]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
f30c2269 | 2 | * linux/drivers/ide/ppc/pmac.c |
1da177e4 LT |
3 | * |
4 | * Support for IDE interfaces on PowerMacs. | |
5 | * These IDE interfaces are memory-mapped and have a DBDMA channel | |
6 | * for doing DMA. | |
7 | * | |
8 | * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or | |
11 | * modify it under the terms of the GNU General Public License | |
12 | * as published by the Free Software Foundation; either version | |
13 | * 2 of the License, or (at your option) any later version. | |
14 | * | |
15 | * Some code taken from drivers/ide/ide-dma.c: | |
16 | * | |
17 | * Copyright (c) 1995-1998 Mark Lord | |
18 | * | |
19 | * TODO: - Use pre-calculated (kauai) timing tables all the time and | |
20 | * get rid of the "rounded" tables used previously, so we have the | |
21 | * same table format for all controllers and can then just have one | |
22 | * big table | |
23 | * | |
24 | */ | |
1da177e4 LT |
25 | #include <linux/types.h> |
26 | #include <linux/kernel.h> | |
1da177e4 LT |
27 | #include <linux/init.h> |
28 | #include <linux/delay.h> | |
29 | #include <linux/ide.h> | |
30 | #include <linux/notifier.h> | |
31 | #include <linux/reboot.h> | |
32 | #include <linux/pci.h> | |
33 | #include <linux/adb.h> | |
34 | #include <linux/pmu.h> | |
35 | #include <linux/scatterlist.h> | |
36 | ||
37 | #include <asm/prom.h> | |
38 | #include <asm/io.h> | |
39 | #include <asm/dbdma.h> | |
40 | #include <asm/ide.h> | |
41 | #include <asm/pci-bridge.h> | |
42 | #include <asm/machdep.h> | |
43 | #include <asm/pmac_feature.h> | |
44 | #include <asm/sections.h> | |
45 | #include <asm/irq.h> | |
46 | ||
47 | #ifndef CONFIG_PPC64 | |
48 | #include <asm/mediabay.h> | |
49 | #endif | |
50 | ||
9e5755bc | 51 | #include "../ide-timing.h" |
1da177e4 LT |
52 | |
53 | #undef IDE_PMAC_DEBUG | |
54 | ||
55 | #define DMA_WAIT_TIMEOUT 50 | |
56 | ||
57 | typedef struct pmac_ide_hwif { | |
58 | unsigned long regbase; | |
59 | int irq; | |
60 | int kind; | |
61 | int aapl_bus_id; | |
62 | unsigned cable_80 : 1; | |
63 | unsigned mediabay : 1; | |
64 | unsigned broken_dma : 1; | |
65 | unsigned broken_dma_warn : 1; | |
66 | struct device_node* node; | |
67 | struct macio_dev *mdev; | |
68 | u32 timings[4]; | |
69 | volatile u32 __iomem * *kauai_fcr; | |
70 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
71 | /* Those fields are duplicating what is in hwif. We currently | |
72 | * can't use the hwif ones because of some assumptions that are | |
73 | * beeing done by the generic code about the kind of dma controller | |
74 | * and format of the dma table. This will have to be fixed though. | |
75 | */ | |
76 | volatile struct dbdma_regs __iomem * dma_regs; | |
77 | struct dbdma_cmd* dma_table_cpu; | |
78 | #endif | |
79 | ||
80 | } pmac_ide_hwif_t; | |
81 | ||
aacaf9bd | 82 | static pmac_ide_hwif_t pmac_ide[MAX_HWIFS]; |
1da177e4 LT |
83 | static int pmac_ide_count; |
84 | ||
85 | enum { | |
86 | controller_ohare, /* OHare based */ | |
87 | controller_heathrow, /* Heathrow/Paddington */ | |
88 | controller_kl_ata3, /* KeyLargo ATA-3 */ | |
89 | controller_kl_ata4, /* KeyLargo ATA-4 */ | |
90 | controller_un_ata6, /* UniNorth2 ATA-6 */ | |
91 | controller_k2_ata6, /* K2 ATA-6 */ | |
92 | controller_sh_ata6, /* Shasta ATA-6 */ | |
93 | }; | |
94 | ||
95 | static const char* model_name[] = { | |
96 | "OHare ATA", /* OHare based */ | |
97 | "Heathrow ATA", /* Heathrow/Paddington */ | |
98 | "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */ | |
99 | "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */ | |
100 | "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */ | |
101 | "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */ | |
102 | "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */ | |
103 | }; | |
104 | ||
105 | /* | |
106 | * Extra registers, both 32-bit little-endian | |
107 | */ | |
108 | #define IDE_TIMING_CONFIG 0x200 | |
109 | #define IDE_INTERRUPT 0x300 | |
110 | ||
111 | /* Kauai (U2) ATA has different register setup */ | |
112 | #define IDE_KAUAI_PIO_CONFIG 0x200 | |
113 | #define IDE_KAUAI_ULTRA_CONFIG 0x210 | |
114 | #define IDE_KAUAI_POLL_CONFIG 0x220 | |
115 | ||
116 | /* | |
117 | * Timing configuration register definitions | |
118 | */ | |
119 | ||
120 | /* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */ | |
121 | #define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS) | |
122 | #define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS) | |
123 | #define IDE_SYSCLK_NS 30 /* 33Mhz cell */ | |
124 | #define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */ | |
125 | ||
126 | /* 133Mhz cell, found in shasta. | |
127 | * See comments about 100 Mhz Uninorth 2... | |
128 | * Note that PIO_MASK and MDMA_MASK seem to overlap | |
129 | */ | |
130 | #define TR_133_PIOREG_PIO_MASK 0xff000fff | |
131 | #define TR_133_PIOREG_MDMA_MASK 0x00fff800 | |
132 | #define TR_133_UDMAREG_UDMA_MASK 0x0003ffff | |
133 | #define TR_133_UDMAREG_UDMA_EN 0x00000001 | |
134 | ||
135 | /* 100Mhz cell, found in Uninorth 2. I don't have much infos about | |
136 | * this one yet, it appears as a pci device (106b/0033) on uninorth | |
137 | * internal PCI bus and it's clock is controlled like gem or fw. It | |
138 | * appears to be an evolution of keylargo ATA4 with a timing register | |
139 | * extended to 2 32bits registers and a similar DBDMA channel. Other | |
140 | * registers seem to exist but I can't tell much about them. | |
141 | * | |
142 | * So far, I'm using pre-calculated tables for this extracted from | |
143 | * the values used by the MacOS X driver. | |
144 | * | |
145 | * The "PIO" register controls PIO and MDMA timings, the "ULTRA" | |
146 | * register controls the UDMA timings. At least, it seems bit 0 | |
147 | * of this one enables UDMA vs. MDMA, and bits 4..7 are the | |
148 | * cycle time in units of 10ns. Bits 8..15 are used by I don't | |
149 | * know their meaning yet | |
150 | */ | |
151 | #define TR_100_PIOREG_PIO_MASK 0xff000fff | |
152 | #define TR_100_PIOREG_MDMA_MASK 0x00fff000 | |
153 | #define TR_100_UDMAREG_UDMA_MASK 0x0000ffff | |
154 | #define TR_100_UDMAREG_UDMA_EN 0x00000001 | |
155 | ||
156 | ||
157 | /* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on | |
158 | * 40 connector cable and to 4 on 80 connector one. | |
159 | * Clock unit is 15ns (66Mhz) | |
160 | * | |
161 | * 3 Values can be programmed: | |
162 | * - Write data setup, which appears to match the cycle time. They | |
163 | * also call it DIOW setup. | |
164 | * - Ready to pause time (from spec) | |
165 | * - Address setup. That one is weird. I don't see where exactly | |
166 | * it fits in UDMA cycles, I got it's name from an obscure piece | |
167 | * of commented out code in Darwin. They leave it to 0, we do as | |
168 | * well, despite a comment that would lead to think it has a | |
169 | * min value of 45ns. | |
170 | * Apple also add 60ns to the write data setup (or cycle time ?) on | |
171 | * reads. | |
172 | */ | |
173 | #define TR_66_UDMA_MASK 0xfff00000 | |
174 | #define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */ | |
175 | #define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */ | |
176 | #define TR_66_UDMA_ADDRSETUP_SHIFT 29 | |
177 | #define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */ | |
178 | #define TR_66_UDMA_RDY2PAUS_SHIFT 25 | |
179 | #define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */ | |
180 | #define TR_66_UDMA_WRDATASETUP_SHIFT 21 | |
181 | #define TR_66_MDMA_MASK 0x000ffc00 | |
182 | #define TR_66_MDMA_RECOVERY_MASK 0x000f8000 | |
183 | #define TR_66_MDMA_RECOVERY_SHIFT 15 | |
184 | #define TR_66_MDMA_ACCESS_MASK 0x00007c00 | |
185 | #define TR_66_MDMA_ACCESS_SHIFT 10 | |
186 | #define TR_66_PIO_MASK 0x000003ff | |
187 | #define TR_66_PIO_RECOVERY_MASK 0x000003e0 | |
188 | #define TR_66_PIO_RECOVERY_SHIFT 5 | |
189 | #define TR_66_PIO_ACCESS_MASK 0x0000001f | |
190 | #define TR_66_PIO_ACCESS_SHIFT 0 | |
191 | ||
192 | /* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo | |
193 | * Can do pio & mdma modes, clock unit is 30ns (33Mhz) | |
194 | * | |
195 | * The access time and recovery time can be programmed. Some older | |
196 | * Darwin code base limit OHare to 150ns cycle time. I decided to do | |
197 | * the same here fore safety against broken old hardware ;) | |
198 | * The HalfTick bit, when set, adds half a clock (15ns) to the access | |
199 | * time and removes one from recovery. It's not supported on KeyLargo | |
200 | * implementation afaik. The E bit appears to be set for PIO mode 0 and | |
201 | * is used to reach long timings used in this mode. | |
202 | */ | |
203 | #define TR_33_MDMA_MASK 0x003ff800 | |
204 | #define TR_33_MDMA_RECOVERY_MASK 0x001f0000 | |
205 | #define TR_33_MDMA_RECOVERY_SHIFT 16 | |
206 | #define TR_33_MDMA_ACCESS_MASK 0x0000f800 | |
207 | #define TR_33_MDMA_ACCESS_SHIFT 11 | |
208 | #define TR_33_MDMA_HALFTICK 0x00200000 | |
209 | #define TR_33_PIO_MASK 0x000007ff | |
210 | #define TR_33_PIO_E 0x00000400 | |
211 | #define TR_33_PIO_RECOVERY_MASK 0x000003e0 | |
212 | #define TR_33_PIO_RECOVERY_SHIFT 5 | |
213 | #define TR_33_PIO_ACCESS_MASK 0x0000001f | |
214 | #define TR_33_PIO_ACCESS_SHIFT 0 | |
215 | ||
216 | /* | |
217 | * Interrupt register definitions | |
218 | */ | |
219 | #define IDE_INTR_DMA 0x80000000 | |
220 | #define IDE_INTR_DEVICE 0x40000000 | |
221 | ||
222 | /* | |
223 | * FCR Register on Kauai. Not sure what bit 0x4 is ... | |
224 | */ | |
225 | #define KAUAI_FCR_UATA_MAGIC 0x00000004 | |
226 | #define KAUAI_FCR_UATA_RESET_N 0x00000002 | |
227 | #define KAUAI_FCR_UATA_ENABLE 0x00000001 | |
228 | ||
229 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
230 | ||
231 | /* Rounded Multiword DMA timings | |
232 | * | |
233 | * I gave up finding a generic formula for all controller | |
234 | * types and instead, built tables based on timing values | |
235 | * used by Apple in Darwin's implementation. | |
236 | */ | |
237 | struct mdma_timings_t { | |
238 | int accessTime; | |
239 | int recoveryTime; | |
240 | int cycleTime; | |
241 | }; | |
242 | ||
aacaf9bd | 243 | struct mdma_timings_t mdma_timings_33[] = |
1da177e4 LT |
244 | { |
245 | { 240, 240, 480 }, | |
246 | { 180, 180, 360 }, | |
247 | { 135, 135, 270 }, | |
248 | { 120, 120, 240 }, | |
249 | { 105, 105, 210 }, | |
250 | { 90, 90, 180 }, | |
251 | { 75, 75, 150 }, | |
252 | { 75, 45, 120 }, | |
253 | { 0, 0, 0 } | |
254 | }; | |
255 | ||
aacaf9bd | 256 | struct mdma_timings_t mdma_timings_33k[] = |
1da177e4 LT |
257 | { |
258 | { 240, 240, 480 }, | |
259 | { 180, 180, 360 }, | |
260 | { 150, 150, 300 }, | |
261 | { 120, 120, 240 }, | |
262 | { 90, 120, 210 }, | |
263 | { 90, 90, 180 }, | |
264 | { 90, 60, 150 }, | |
265 | { 90, 30, 120 }, | |
266 | { 0, 0, 0 } | |
267 | }; | |
268 | ||
aacaf9bd | 269 | struct mdma_timings_t mdma_timings_66[] = |
1da177e4 LT |
270 | { |
271 | { 240, 240, 480 }, | |
272 | { 180, 180, 360 }, | |
273 | { 135, 135, 270 }, | |
274 | { 120, 120, 240 }, | |
275 | { 105, 105, 210 }, | |
276 | { 90, 90, 180 }, | |
277 | { 90, 75, 165 }, | |
278 | { 75, 45, 120 }, | |
279 | { 0, 0, 0 } | |
280 | }; | |
281 | ||
282 | /* KeyLargo ATA-4 Ultra DMA timings (rounded) */ | |
283 | struct { | |
284 | int addrSetup; /* ??? */ | |
285 | int rdy2pause; | |
286 | int wrDataSetup; | |
aacaf9bd | 287 | } kl66_udma_timings[] = |
1da177e4 LT |
288 | { |
289 | { 0, 180, 120 }, /* Mode 0 */ | |
290 | { 0, 150, 90 }, /* 1 */ | |
291 | { 0, 120, 60 }, /* 2 */ | |
292 | { 0, 90, 45 }, /* 3 */ | |
293 | { 0, 90, 30 } /* 4 */ | |
294 | }; | |
295 | ||
296 | /* UniNorth 2 ATA/100 timings */ | |
297 | struct kauai_timing { | |
298 | int cycle_time; | |
299 | u32 timing_reg; | |
300 | }; | |
301 | ||
aacaf9bd | 302 | static struct kauai_timing kauai_pio_timings[] = |
1da177e4 LT |
303 | { |
304 | { 930 , 0x08000fff }, | |
305 | { 600 , 0x08000a92 }, | |
306 | { 383 , 0x0800060f }, | |
307 | { 360 , 0x08000492 }, | |
308 | { 330 , 0x0800048f }, | |
309 | { 300 , 0x080003cf }, | |
310 | { 270 , 0x080003cc }, | |
311 | { 240 , 0x0800038b }, | |
312 | { 239 , 0x0800030c }, | |
313 | { 180 , 0x05000249 }, | |
314 | { 120 , 0x04000148 } | |
315 | }; | |
316 | ||
aacaf9bd | 317 | static struct kauai_timing kauai_mdma_timings[] = |
1da177e4 LT |
318 | { |
319 | { 1260 , 0x00fff000 }, | |
320 | { 480 , 0x00618000 }, | |
321 | { 360 , 0x00492000 }, | |
322 | { 270 , 0x0038e000 }, | |
323 | { 240 , 0x0030c000 }, | |
324 | { 210 , 0x002cb000 }, | |
325 | { 180 , 0x00249000 }, | |
326 | { 150 , 0x00209000 }, | |
327 | { 120 , 0x00148000 }, | |
328 | { 0 , 0 }, | |
329 | }; | |
330 | ||
aacaf9bd | 331 | static struct kauai_timing kauai_udma_timings[] = |
1da177e4 LT |
332 | { |
333 | { 120 , 0x000070c0 }, | |
334 | { 90 , 0x00005d80 }, | |
335 | { 60 , 0x00004a60 }, | |
336 | { 45 , 0x00003a50 }, | |
337 | { 30 , 0x00002a30 }, | |
338 | { 20 , 0x00002921 }, | |
339 | { 0 , 0 }, | |
340 | }; | |
341 | ||
aacaf9bd | 342 | static struct kauai_timing shasta_pio_timings[] = |
1da177e4 LT |
343 | { |
344 | { 930 , 0x08000fff }, | |
345 | { 600 , 0x0A000c97 }, | |
346 | { 383 , 0x07000712 }, | |
347 | { 360 , 0x040003cd }, | |
348 | { 330 , 0x040003cd }, | |
349 | { 300 , 0x040003cd }, | |
350 | { 270 , 0x040003cd }, | |
351 | { 240 , 0x040003cd }, | |
352 | { 239 , 0x040003cd }, | |
353 | { 180 , 0x0400028b }, | |
354 | { 120 , 0x0400010a } | |
355 | }; | |
356 | ||
aacaf9bd | 357 | static struct kauai_timing shasta_mdma_timings[] = |
1da177e4 LT |
358 | { |
359 | { 1260 , 0x00fff000 }, | |
360 | { 480 , 0x00820800 }, | |
361 | { 360 , 0x00820800 }, | |
362 | { 270 , 0x00820800 }, | |
363 | { 240 , 0x00820800 }, | |
364 | { 210 , 0x00820800 }, | |
365 | { 180 , 0x00820800 }, | |
366 | { 150 , 0x0028b000 }, | |
367 | { 120 , 0x001ca000 }, | |
368 | { 0 , 0 }, | |
369 | }; | |
370 | ||
aacaf9bd | 371 | static struct kauai_timing shasta_udma133_timings[] = |
1da177e4 LT |
372 | { |
373 | { 120 , 0x00035901, }, | |
374 | { 90 , 0x000348b1, }, | |
375 | { 60 , 0x00033881, }, | |
376 | { 45 , 0x00033861, }, | |
377 | { 30 , 0x00033841, }, | |
378 | { 20 , 0x00033031, }, | |
379 | { 15 , 0x00033021, }, | |
380 | { 0 , 0 }, | |
381 | }; | |
382 | ||
383 | ||
384 | static inline u32 | |
385 | kauai_lookup_timing(struct kauai_timing* table, int cycle_time) | |
386 | { | |
387 | int i; | |
388 | ||
389 | for (i=0; table[i].cycle_time; i++) | |
390 | if (cycle_time > table[i+1].cycle_time) | |
391 | return table[i].timing_reg; | |
392 | return 0; | |
393 | } | |
394 | ||
395 | /* allow up to 256 DBDMA commands per xfer */ | |
396 | #define MAX_DCMDS 256 | |
397 | ||
398 | /* | |
399 | * Wait 1s for disk to answer on IDE bus after a hard reset | |
400 | * of the device (via GPIO/FCR). | |
401 | * | |
402 | * Some devices seem to "pollute" the bus even after dropping | |
403 | * the BSY bit (typically some combo drives slave on the UDMA | |
404 | * bus) after a hard reset. Since we hard reset all drives on | |
405 | * KeyLargo ATA66, we have to keep that delay around. I may end | |
406 | * up not hard resetting anymore on these and keep the delay only | |
407 | * for older interfaces instead (we have to reset when coming | |
408 | * from MacOS...) --BenH. | |
409 | */ | |
410 | #define IDE_WAKEUP_DELAY (1*HZ) | |
411 | ||
412 | static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif); | |
413 | static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq); | |
1da177e4 LT |
414 | static void pmac_ide_selectproc(ide_drive_t *drive); |
415 | static void pmac_ide_kauai_selectproc(ide_drive_t *drive); | |
416 | ||
417 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
418 | ||
1da177e4 LT |
419 | /* |
420 | * N.B. this can't be an initfunc, because the media-bay task can | |
421 | * call ide_[un]register at any time. | |
422 | */ | |
aacaf9bd | 423 | void |
1da177e4 LT |
424 | pmac_ide_init_hwif_ports(hw_regs_t *hw, |
425 | unsigned long data_port, unsigned long ctrl_port, | |
426 | int *irq) | |
427 | { | |
428 | int i, ix; | |
429 | ||
430 | if (data_port == 0) | |
431 | return; | |
432 | ||
433 | for (ix = 0; ix < MAX_HWIFS; ++ix) | |
434 | if (data_port == pmac_ide[ix].regbase) | |
435 | break; | |
436 | ||
437 | if (ix >= MAX_HWIFS) { | |
438 | /* Probably a PCI interface... */ | |
439 | for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i) | |
440 | hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET; | |
441 | hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port; | |
442 | return; | |
443 | } | |
444 | ||
445 | for (i = 0; i < 8; ++i) | |
446 | hw->io_ports[i] = data_port + i * 0x10; | |
447 | hw->io_ports[8] = data_port + 0x160; | |
448 | ||
449 | if (irq != NULL) | |
450 | *irq = pmac_ide[ix].irq; | |
22192ccd BH |
451 | |
452 | hw->dev = &pmac_ide[ix].mdev->ofdev.dev; | |
1da177e4 LT |
453 | } |
454 | ||
455 | #define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x))) | |
456 | ||
457 | /* | |
458 | * Apply the timings of the proper unit (master/slave) to the shared | |
459 | * timing register when selecting that unit. This version is for | |
460 | * ASICs with a single timing register | |
461 | */ | |
aacaf9bd | 462 | static void |
1da177e4 LT |
463 | pmac_ide_selectproc(ide_drive_t *drive) |
464 | { | |
465 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
466 | ||
467 | if (pmif == NULL) | |
468 | return; | |
469 | ||
470 | if (drive->select.b.unit & 0x01) | |
471 | writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
472 | else | |
473 | writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
474 | (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
475 | } | |
476 | ||
477 | /* | |
478 | * Apply the timings of the proper unit (master/slave) to the shared | |
479 | * timing register when selecting that unit. This version is for | |
480 | * ASICs with a dual timing register (Kauai) | |
481 | */ | |
aacaf9bd | 482 | static void |
1da177e4 LT |
483 | pmac_ide_kauai_selectproc(ide_drive_t *drive) |
484 | { | |
485 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
486 | ||
487 | if (pmif == NULL) | |
488 | return; | |
489 | ||
490 | if (drive->select.b.unit & 0x01) { | |
491 | writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG)); | |
492 | writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG)); | |
493 | } else { | |
494 | writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG)); | |
495 | writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG)); | |
496 | } | |
497 | (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG)); | |
498 | } | |
499 | ||
500 | /* | |
501 | * Force an update of controller timing values for a given drive | |
502 | */ | |
aacaf9bd | 503 | static void |
1da177e4 LT |
504 | pmac_ide_do_update_timings(ide_drive_t *drive) |
505 | { | |
506 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
507 | ||
508 | if (pmif == NULL) | |
509 | return; | |
510 | ||
511 | if (pmif->kind == controller_sh_ata6 || | |
512 | pmif->kind == controller_un_ata6 || | |
513 | pmif->kind == controller_k2_ata6) | |
514 | pmac_ide_kauai_selectproc(drive); | |
515 | else | |
516 | pmac_ide_selectproc(drive); | |
517 | } | |
518 | ||
519 | static void | |
520 | pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port) | |
521 | { | |
522 | u32 tmp; | |
523 | ||
524 | writeb(value, (void __iomem *) port); | |
525 | tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
526 | } | |
527 | ||
528 | /* | |
529 | * Send the SET_FEATURE IDE command to the drive and update drive->id with | |
530 | * the new state. We currently don't use the generic routine as it used to | |
531 | * cause various trouble, especially with older mediabays. | |
532 | * This code is sometimes triggering a spurrious interrupt though, I need | |
533 | * to sort that out sooner or later and see if I can finally get the | |
534 | * common version to work properly in all cases | |
535 | */ | |
aacaf9bd | 536 | static int |
1da177e4 LT |
537 | pmac_ide_do_setfeature(ide_drive_t *drive, u8 command) |
538 | { | |
539 | ide_hwif_t *hwif = HWIF(drive); | |
540 | int result = 1; | |
541 | ||
542 | disable_irq_nosync(hwif->irq); | |
543 | udelay(1); | |
544 | SELECT_DRIVE(drive); | |
545 | SELECT_MASK(drive, 0); | |
546 | udelay(1); | |
547 | /* Get rid of pending error state */ | |
548 | (void) hwif->INB(IDE_STATUS_REG); | |
549 | /* Timeout bumped for some powerbooks */ | |
550 | if (wait_for_ready(drive, 2000)) { | |
551 | /* Timeout bumped for some powerbooks */ | |
552 | printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready " | |
553 | "before SET_FEATURE!\n", drive->name); | |
554 | goto out; | |
555 | } | |
556 | udelay(10); | |
557 | hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG); | |
558 | hwif->OUTB(command, IDE_NSECTOR_REG); | |
559 | hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG); | |
560 | hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG); | |
561 | udelay(1); | |
562 | /* Timeout bumped for some powerbooks */ | |
563 | result = wait_for_ready(drive, 2000); | |
564 | hwif->OUTB(drive->ctl, IDE_CONTROL_REG); | |
565 | if (result) | |
566 | printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready " | |
567 | "after SET_FEATURE !\n", drive->name); | |
568 | out: | |
569 | SELECT_MASK(drive, 0); | |
570 | if (result == 0) { | |
571 | drive->id->dma_ultra &= ~0xFF00; | |
572 | drive->id->dma_mword &= ~0x0F00; | |
573 | drive->id->dma_1word &= ~0x0F00; | |
574 | switch(command) { | |
575 | case XFER_UDMA_7: | |
576 | drive->id->dma_ultra |= 0x8080; break; | |
577 | case XFER_UDMA_6: | |
578 | drive->id->dma_ultra |= 0x4040; break; | |
579 | case XFER_UDMA_5: | |
580 | drive->id->dma_ultra |= 0x2020; break; | |
581 | case XFER_UDMA_4: | |
582 | drive->id->dma_ultra |= 0x1010; break; | |
583 | case XFER_UDMA_3: | |
584 | drive->id->dma_ultra |= 0x0808; break; | |
585 | case XFER_UDMA_2: | |
586 | drive->id->dma_ultra |= 0x0404; break; | |
587 | case XFER_UDMA_1: | |
588 | drive->id->dma_ultra |= 0x0202; break; | |
589 | case XFER_UDMA_0: | |
590 | drive->id->dma_ultra |= 0x0101; break; | |
591 | case XFER_MW_DMA_2: | |
592 | drive->id->dma_mword |= 0x0404; break; | |
593 | case XFER_MW_DMA_1: | |
594 | drive->id->dma_mword |= 0x0202; break; | |
595 | case XFER_MW_DMA_0: | |
596 | drive->id->dma_mword |= 0x0101; break; | |
597 | case XFER_SW_DMA_2: | |
598 | drive->id->dma_1word |= 0x0404; break; | |
599 | case XFER_SW_DMA_1: | |
600 | drive->id->dma_1word |= 0x0202; break; | |
601 | case XFER_SW_DMA_0: | |
602 | drive->id->dma_1word |= 0x0101; break; | |
603 | default: break; | |
604 | } | |
59785c8f BZ |
605 | if (!drive->init_speed) |
606 | drive->init_speed = command; | |
607 | drive->current_speed = command; | |
1da177e4 LT |
608 | } |
609 | enable_irq(hwif->irq); | |
610 | return result; | |
611 | } | |
612 | ||
613 | /* | |
614 | * Old tuning functions (called on hdparm -p), sets up drive PIO timings | |
615 | */ | |
aacaf9bd | 616 | static void |
26bcb879 | 617 | pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio) |
1da177e4 | 618 | { |
1da177e4 LT |
619 | u32 *timings; |
620 | unsigned accessTicks, recTicks; | |
621 | unsigned accessTime, recTime; | |
622 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
7dd00083 BZ |
623 | unsigned int cycle_time; |
624 | ||
1da177e4 LT |
625 | if (pmif == NULL) |
626 | return; | |
627 | ||
628 | /* which drive is it ? */ | |
629 | timings = &pmif->timings[drive->select.b.unit & 0x01]; | |
630 | ||
7dd00083 | 631 | cycle_time = ide_pio_cycle_time(drive, pio); |
1da177e4 LT |
632 | |
633 | switch (pmif->kind) { | |
634 | case controller_sh_ata6: { | |
635 | /* 133Mhz cell */ | |
7dd00083 | 636 | u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time); |
1da177e4 LT |
637 | if (tr == 0) |
638 | return; | |
639 | *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr; | |
640 | break; | |
641 | } | |
642 | case controller_un_ata6: | |
643 | case controller_k2_ata6: { | |
644 | /* 100Mhz cell */ | |
7dd00083 | 645 | u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time); |
1da177e4 LT |
646 | if (tr == 0) |
647 | return; | |
648 | *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr; | |
649 | break; | |
650 | } | |
651 | case controller_kl_ata4: | |
652 | /* 66Mhz cell */ | |
7dd00083 | 653 | recTime = cycle_time - ide_pio_timings[pio].active_time |
1da177e4 LT |
654 | - ide_pio_timings[pio].setup_time; |
655 | recTime = max(recTime, 150U); | |
656 | accessTime = ide_pio_timings[pio].active_time; | |
657 | accessTime = max(accessTime, 150U); | |
658 | accessTicks = SYSCLK_TICKS_66(accessTime); | |
659 | accessTicks = min(accessTicks, 0x1fU); | |
660 | recTicks = SYSCLK_TICKS_66(recTime); | |
661 | recTicks = min(recTicks, 0x1fU); | |
662 | *timings = ((*timings) & ~TR_66_PIO_MASK) | | |
663 | (accessTicks << TR_66_PIO_ACCESS_SHIFT) | | |
664 | (recTicks << TR_66_PIO_RECOVERY_SHIFT); | |
665 | break; | |
666 | default: { | |
667 | /* 33Mhz cell */ | |
668 | int ebit = 0; | |
7dd00083 | 669 | recTime = cycle_time - ide_pio_timings[pio].active_time |
1da177e4 LT |
670 | - ide_pio_timings[pio].setup_time; |
671 | recTime = max(recTime, 150U); | |
672 | accessTime = ide_pio_timings[pio].active_time; | |
673 | accessTime = max(accessTime, 150U); | |
674 | accessTicks = SYSCLK_TICKS(accessTime); | |
675 | accessTicks = min(accessTicks, 0x1fU); | |
676 | accessTicks = max(accessTicks, 4U); | |
677 | recTicks = SYSCLK_TICKS(recTime); | |
678 | recTicks = min(recTicks, 0x1fU); | |
679 | recTicks = max(recTicks, 5U) - 4; | |
680 | if (recTicks > 9) { | |
681 | recTicks--; /* guess, but it's only for PIO0, so... */ | |
682 | ebit = 1; | |
683 | } | |
684 | *timings = ((*timings) & ~TR_33_PIO_MASK) | | |
685 | (accessTicks << TR_33_PIO_ACCESS_SHIFT) | | |
686 | (recTicks << TR_33_PIO_RECOVERY_SHIFT); | |
687 | if (ebit) | |
688 | *timings |= TR_33_PIO_E; | |
689 | break; | |
690 | } | |
691 | } | |
692 | ||
693 | #ifdef IDE_PMAC_DEBUG | |
694 | printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n", | |
695 | drive->name, pio, *timings); | |
696 | #endif | |
697 | ||
698 | if (drive->select.all == HWIF(drive)->INB(IDE_SELECT_REG)) | |
699 | pmac_ide_do_update_timings(drive); | |
700 | } | |
701 | ||
702 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
703 | ||
704 | /* | |
705 | * Calculate KeyLargo ATA/66 UDMA timings | |
706 | */ | |
aacaf9bd | 707 | static int |
1da177e4 LT |
708 | set_timings_udma_ata4(u32 *timings, u8 speed) |
709 | { | |
710 | unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks; | |
711 | ||
712 | if (speed > XFER_UDMA_4) | |
713 | return 1; | |
714 | ||
715 | rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause); | |
716 | wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup); | |
717 | addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup); | |
718 | ||
719 | *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) | | |
720 | (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) | | |
721 | (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) | | |
722 | (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) | | |
723 | TR_66_UDMA_EN; | |
724 | #ifdef IDE_PMAC_DEBUG | |
725 | printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n", | |
726 | speed & 0xf, *timings); | |
727 | #endif | |
728 | ||
729 | return 0; | |
730 | } | |
731 | ||
732 | /* | |
733 | * Calculate Kauai ATA/100 UDMA timings | |
734 | */ | |
aacaf9bd | 735 | static int |
1da177e4 LT |
736 | set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed) |
737 | { | |
738 | struct ide_timing *t = ide_timing_find_mode(speed); | |
739 | u32 tr; | |
740 | ||
741 | if (speed > XFER_UDMA_5 || t == NULL) | |
742 | return 1; | |
743 | tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma); | |
744 | if (tr == 0) | |
745 | return 1; | |
746 | *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr; | |
747 | *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN; | |
748 | ||
749 | return 0; | |
750 | } | |
751 | ||
752 | /* | |
753 | * Calculate Shasta ATA/133 UDMA timings | |
754 | */ | |
aacaf9bd | 755 | static int |
1da177e4 LT |
756 | set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed) |
757 | { | |
758 | struct ide_timing *t = ide_timing_find_mode(speed); | |
759 | u32 tr; | |
760 | ||
761 | if (speed > XFER_UDMA_6 || t == NULL) | |
762 | return 1; | |
763 | tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma); | |
764 | if (tr == 0) | |
765 | return 1; | |
766 | *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr; | |
767 | *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN; | |
768 | ||
769 | return 0; | |
770 | } | |
771 | ||
772 | /* | |
773 | * Calculate MDMA timings for all cells | |
774 | */ | |
aacaf9bd | 775 | static int |
1da177e4 LT |
776 | set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2, |
777 | u8 speed, int drive_cycle_time) | |
778 | { | |
779 | int cycleTime, accessTime = 0, recTime = 0; | |
780 | unsigned accessTicks, recTicks; | |
781 | struct mdma_timings_t* tm = NULL; | |
782 | int i; | |
783 | ||
784 | /* Get default cycle time for mode */ | |
785 | switch(speed & 0xf) { | |
786 | case 0: cycleTime = 480; break; | |
787 | case 1: cycleTime = 150; break; | |
788 | case 2: cycleTime = 120; break; | |
789 | default: | |
790 | return 1; | |
791 | } | |
792 | /* Adjust for drive */ | |
793 | if (drive_cycle_time && drive_cycle_time > cycleTime) | |
794 | cycleTime = drive_cycle_time; | |
795 | /* OHare limits according to some old Apple sources */ | |
796 | if ((intf_type == controller_ohare) && (cycleTime < 150)) | |
797 | cycleTime = 150; | |
798 | /* Get the proper timing array for this controller */ | |
799 | switch(intf_type) { | |
800 | case controller_sh_ata6: | |
801 | case controller_un_ata6: | |
802 | case controller_k2_ata6: | |
803 | break; | |
804 | case controller_kl_ata4: | |
805 | tm = mdma_timings_66; | |
806 | break; | |
807 | case controller_kl_ata3: | |
808 | tm = mdma_timings_33k; | |
809 | break; | |
810 | default: | |
811 | tm = mdma_timings_33; | |
812 | break; | |
813 | } | |
814 | if (tm != NULL) { | |
815 | /* Lookup matching access & recovery times */ | |
816 | i = -1; | |
817 | for (;;) { | |
818 | if (tm[i+1].cycleTime < cycleTime) | |
819 | break; | |
820 | i++; | |
821 | } | |
822 | if (i < 0) | |
823 | return 1; | |
824 | cycleTime = tm[i].cycleTime; | |
825 | accessTime = tm[i].accessTime; | |
826 | recTime = tm[i].recoveryTime; | |
827 | ||
828 | #ifdef IDE_PMAC_DEBUG | |
829 | printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n", | |
830 | drive->name, cycleTime, accessTime, recTime); | |
831 | #endif | |
832 | } | |
833 | switch(intf_type) { | |
834 | case controller_sh_ata6: { | |
835 | /* 133Mhz cell */ | |
836 | u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime); | |
837 | if (tr == 0) | |
838 | return 1; | |
839 | *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr; | |
840 | *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN; | |
841 | } | |
842 | case controller_un_ata6: | |
843 | case controller_k2_ata6: { | |
844 | /* 100Mhz cell */ | |
845 | u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime); | |
846 | if (tr == 0) | |
847 | return 1; | |
848 | *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr; | |
849 | *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN; | |
850 | } | |
851 | break; | |
852 | case controller_kl_ata4: | |
853 | /* 66Mhz cell */ | |
854 | accessTicks = SYSCLK_TICKS_66(accessTime); | |
855 | accessTicks = min(accessTicks, 0x1fU); | |
856 | accessTicks = max(accessTicks, 0x1U); | |
857 | recTicks = SYSCLK_TICKS_66(recTime); | |
858 | recTicks = min(recTicks, 0x1fU); | |
859 | recTicks = max(recTicks, 0x3U); | |
860 | /* Clear out mdma bits and disable udma */ | |
861 | *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) | | |
862 | (accessTicks << TR_66_MDMA_ACCESS_SHIFT) | | |
863 | (recTicks << TR_66_MDMA_RECOVERY_SHIFT); | |
864 | break; | |
865 | case controller_kl_ata3: | |
866 | /* 33Mhz cell on KeyLargo */ | |
867 | accessTicks = SYSCLK_TICKS(accessTime); | |
868 | accessTicks = max(accessTicks, 1U); | |
869 | accessTicks = min(accessTicks, 0x1fU); | |
870 | accessTime = accessTicks * IDE_SYSCLK_NS; | |
871 | recTicks = SYSCLK_TICKS(recTime); | |
872 | recTicks = max(recTicks, 1U); | |
873 | recTicks = min(recTicks, 0x1fU); | |
874 | *timings = ((*timings) & ~TR_33_MDMA_MASK) | | |
875 | (accessTicks << TR_33_MDMA_ACCESS_SHIFT) | | |
876 | (recTicks << TR_33_MDMA_RECOVERY_SHIFT); | |
877 | break; | |
878 | default: { | |
879 | /* 33Mhz cell on others */ | |
880 | int halfTick = 0; | |
881 | int origAccessTime = accessTime; | |
882 | int origRecTime = recTime; | |
883 | ||
884 | accessTicks = SYSCLK_TICKS(accessTime); | |
885 | accessTicks = max(accessTicks, 1U); | |
886 | accessTicks = min(accessTicks, 0x1fU); | |
887 | accessTime = accessTicks * IDE_SYSCLK_NS; | |
888 | recTicks = SYSCLK_TICKS(recTime); | |
889 | recTicks = max(recTicks, 2U) - 1; | |
890 | recTicks = min(recTicks, 0x1fU); | |
891 | recTime = (recTicks + 1) * IDE_SYSCLK_NS; | |
892 | if ((accessTicks > 1) && | |
893 | ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) && | |
894 | ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) { | |
895 | halfTick = 1; | |
896 | accessTicks--; | |
897 | } | |
898 | *timings = ((*timings) & ~TR_33_MDMA_MASK) | | |
899 | (accessTicks << TR_33_MDMA_ACCESS_SHIFT) | | |
900 | (recTicks << TR_33_MDMA_RECOVERY_SHIFT); | |
901 | if (halfTick) | |
902 | *timings |= TR_33_MDMA_HALFTICK; | |
903 | } | |
904 | } | |
905 | #ifdef IDE_PMAC_DEBUG | |
906 | printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n", | |
907 | drive->name, speed & 0xf, *timings); | |
908 | #endif | |
909 | return 0; | |
910 | } | |
911 | #endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
912 | ||
913 | /* | |
914 | * Speedproc. This function is called by the core to set any of the standard | |
915 | * timing (PIO, MDMA or UDMA) to both the drive and the controller. | |
916 | * You may notice we don't use this function on normal "dma check" operation, | |
917 | * our dedicated function is more precise as it uses the drive provided | |
918 | * cycle time value. We should probably fix this one to deal with that too... | |
919 | */ | |
f212ff28 | 920 | static int pmac_ide_tune_chipset(ide_drive_t *drive, const u8 speed) |
1da177e4 LT |
921 | { |
922 | int unit = (drive->select.b.unit & 0x01); | |
923 | int ret = 0; | |
924 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
925 | u32 *timings, *timings2; | |
926 | ||
927 | if (pmif == NULL) | |
928 | return 1; | |
929 | ||
930 | timings = &pmif->timings[unit]; | |
931 | timings2 = &pmif->timings[unit+2]; | |
932 | ||
933 | switch(speed) { | |
934 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
935 | case XFER_UDMA_6: | |
1da177e4 | 936 | case XFER_UDMA_5: |
1da177e4 LT |
937 | case XFER_UDMA_4: |
938 | case XFER_UDMA_3: | |
1da177e4 LT |
939 | case XFER_UDMA_2: |
940 | case XFER_UDMA_1: | |
941 | case XFER_UDMA_0: | |
942 | if (pmif->kind == controller_kl_ata4) | |
943 | ret = set_timings_udma_ata4(timings, speed); | |
944 | else if (pmif->kind == controller_un_ata6 | |
945 | || pmif->kind == controller_k2_ata6) | |
946 | ret = set_timings_udma_ata6(timings, timings2, speed); | |
947 | else if (pmif->kind == controller_sh_ata6) | |
948 | ret = set_timings_udma_shasta(timings, timings2, speed); | |
949 | else | |
950 | ret = 1; | |
951 | break; | |
952 | case XFER_MW_DMA_2: | |
953 | case XFER_MW_DMA_1: | |
954 | case XFER_MW_DMA_0: | |
955 | ret = set_timings_mdma(drive, pmif->kind, timings, timings2, speed, 0); | |
956 | break; | |
957 | case XFER_SW_DMA_2: | |
958 | case XFER_SW_DMA_1: | |
959 | case XFER_SW_DMA_0: | |
960 | return 1; | |
961 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
962 | case XFER_PIO_4: | |
963 | case XFER_PIO_3: | |
964 | case XFER_PIO_2: | |
965 | case XFER_PIO_1: | |
966 | case XFER_PIO_0: | |
26bcb879 | 967 | pmac_ide_set_pio_mode(drive, speed & 0x07); |
1da177e4 LT |
968 | break; |
969 | default: | |
970 | ret = 1; | |
971 | } | |
972 | if (ret) | |
973 | return ret; | |
974 | ||
975 | ret = pmac_ide_do_setfeature(drive, speed); | |
976 | if (ret) | |
977 | return ret; | |
978 | ||
979 | pmac_ide_do_update_timings(drive); | |
1da177e4 LT |
980 | |
981 | return 0; | |
982 | } | |
983 | ||
984 | /* | |
985 | * Blast some well known "safe" values to the timing registers at init or | |
986 | * wakeup from sleep time, before we do real calculation | |
987 | */ | |
aacaf9bd | 988 | static void |
1da177e4 LT |
989 | sanitize_timings(pmac_ide_hwif_t *pmif) |
990 | { | |
991 | unsigned int value, value2 = 0; | |
992 | ||
993 | switch(pmif->kind) { | |
994 | case controller_sh_ata6: | |
995 | value = 0x0a820c97; | |
996 | value2 = 0x00033031; | |
997 | break; | |
998 | case controller_un_ata6: | |
999 | case controller_k2_ata6: | |
1000 | value = 0x08618a92; | |
1001 | value2 = 0x00002921; | |
1002 | break; | |
1003 | case controller_kl_ata4: | |
1004 | value = 0x0008438c; | |
1005 | break; | |
1006 | case controller_kl_ata3: | |
1007 | value = 0x00084526; | |
1008 | break; | |
1009 | case controller_heathrow: | |
1010 | case controller_ohare: | |
1011 | default: | |
1012 | value = 0x00074526; | |
1013 | break; | |
1014 | } | |
1015 | pmif->timings[0] = pmif->timings[1] = value; | |
1016 | pmif->timings[2] = pmif->timings[3] = value2; | |
1017 | } | |
1018 | ||
aacaf9bd | 1019 | unsigned long |
1da177e4 LT |
1020 | pmac_ide_get_base(int index) |
1021 | { | |
1022 | return pmac_ide[index].regbase; | |
1023 | } | |
1024 | ||
aacaf9bd | 1025 | int |
1da177e4 LT |
1026 | pmac_ide_check_base(unsigned long base) |
1027 | { | |
1028 | int ix; | |
1029 | ||
1030 | for (ix = 0; ix < MAX_HWIFS; ++ix) | |
1031 | if (base == pmac_ide[ix].regbase) | |
1032 | return ix; | |
1033 | return -1; | |
1034 | } | |
1035 | ||
aacaf9bd | 1036 | int |
1da177e4 LT |
1037 | pmac_ide_get_irq(unsigned long base) |
1038 | { | |
1039 | int ix; | |
1040 | ||
1041 | for (ix = 0; ix < MAX_HWIFS; ++ix) | |
1042 | if (base == pmac_ide[ix].regbase) | |
1043 | return pmac_ide[ix].irq; | |
1044 | return 0; | |
1045 | } | |
1046 | ||
aacaf9bd | 1047 | static int ide_majors[] = { 3, 22, 33, 34, 56, 57 }; |
1da177e4 LT |
1048 | |
1049 | dev_t __init | |
1050 | pmac_find_ide_boot(char *bootdevice, int n) | |
1051 | { | |
1052 | int i; | |
1053 | ||
1054 | /* | |
1055 | * Look through the list of IDE interfaces for this one. | |
1056 | */ | |
1057 | for (i = 0; i < pmac_ide_count; ++i) { | |
1058 | char *name; | |
1059 | if (!pmac_ide[i].node || !pmac_ide[i].node->full_name) | |
1060 | continue; | |
1061 | name = pmac_ide[i].node->full_name; | |
1062 | if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) { | |
1063 | /* XXX should cope with the 2nd drive as well... */ | |
1064 | return MKDEV(ide_majors[i], 0); | |
1065 | } | |
1066 | } | |
1067 | ||
1068 | return 0; | |
1069 | } | |
1070 | ||
1071 | /* Suspend call back, should be called after the child devices | |
1072 | * have actually been suspended | |
1073 | */ | |
1074 | static int | |
1075 | pmac_ide_do_suspend(ide_hwif_t *hwif) | |
1076 | { | |
1077 | pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1078 | ||
1079 | /* We clear the timings */ | |
1080 | pmif->timings[0] = 0; | |
1081 | pmif->timings[1] = 0; | |
1082 | ||
616299af BH |
1083 | disable_irq(pmif->irq); |
1084 | ||
1da177e4 LT |
1085 | /* The media bay will handle itself just fine */ |
1086 | if (pmif->mediabay) | |
1087 | return 0; | |
1088 | ||
1089 | /* Kauai has bus control FCRs directly here */ | |
1090 | if (pmif->kauai_fcr) { | |
1091 | u32 fcr = readl(pmif->kauai_fcr); | |
1092 | fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE); | |
1093 | writel(fcr, pmif->kauai_fcr); | |
1094 | } | |
1095 | ||
1096 | /* Disable the bus on older machines and the cell on kauai */ | |
1097 | ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, | |
1098 | 0); | |
1099 | ||
1100 | return 0; | |
1101 | } | |
1102 | ||
1103 | /* Resume call back, should be called before the child devices | |
1104 | * are resumed | |
1105 | */ | |
1106 | static int | |
1107 | pmac_ide_do_resume(ide_hwif_t *hwif) | |
1108 | { | |
1109 | pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1110 | ||
1111 | /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */ | |
1112 | if (!pmif->mediabay) { | |
1113 | ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1); | |
1114 | ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1); | |
1115 | msleep(10); | |
1116 | ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0); | |
1da177e4 LT |
1117 | |
1118 | /* Kauai has it different */ | |
1119 | if (pmif->kauai_fcr) { | |
1120 | u32 fcr = readl(pmif->kauai_fcr); | |
1121 | fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE; | |
1122 | writel(fcr, pmif->kauai_fcr); | |
1123 | } | |
616299af BH |
1124 | |
1125 | msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY)); | |
1da177e4 LT |
1126 | } |
1127 | ||
1128 | /* Sanitize drive timings */ | |
1129 | sanitize_timings(pmif); | |
1130 | ||
616299af BH |
1131 | enable_irq(pmif->irq); |
1132 | ||
1da177e4 LT |
1133 | return 0; |
1134 | } | |
1135 | ||
1136 | /* | |
1137 | * Setup, register & probe an IDE channel driven by this driver, this is | |
1138 | * called by one of the 2 probe functions (macio or PCI). Note that a channel | |
1139 | * that ends up beeing free of any device is not kept around by this driver | |
1140 | * (it is kept in 2.4). This introduce an interface numbering change on some | |
1141 | * rare machines unfortunately, but it's better this way. | |
1142 | */ | |
1143 | static int | |
1144 | pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif) | |
1145 | { | |
1146 | struct device_node *np = pmif->node; | |
018a3d1d | 1147 | const int *bidp; |
1da177e4 LT |
1148 | |
1149 | pmif->cable_80 = 0; | |
1150 | pmif->broken_dma = pmif->broken_dma_warn = 0; | |
55b61fec | 1151 | if (of_device_is_compatible(np, "shasta-ata")) |
1da177e4 | 1152 | pmif->kind = controller_sh_ata6; |
55b61fec | 1153 | else if (of_device_is_compatible(np, "kauai-ata")) |
1da177e4 | 1154 | pmif->kind = controller_un_ata6; |
55b61fec | 1155 | else if (of_device_is_compatible(np, "K2-UATA")) |
1da177e4 | 1156 | pmif->kind = controller_k2_ata6; |
55b61fec | 1157 | else if (of_device_is_compatible(np, "keylargo-ata")) { |
1da177e4 LT |
1158 | if (strcmp(np->name, "ata-4") == 0) |
1159 | pmif->kind = controller_kl_ata4; | |
1160 | else | |
1161 | pmif->kind = controller_kl_ata3; | |
55b61fec | 1162 | } else if (of_device_is_compatible(np, "heathrow-ata")) |
1da177e4 LT |
1163 | pmif->kind = controller_heathrow; |
1164 | else { | |
1165 | pmif->kind = controller_ohare; | |
1166 | pmif->broken_dma = 1; | |
1167 | } | |
1168 | ||
40cd3a45 | 1169 | bidp = of_get_property(np, "AAPL,bus-id", NULL); |
1da177e4 LT |
1170 | pmif->aapl_bus_id = bidp ? *bidp : 0; |
1171 | ||
1172 | /* Get cable type from device-tree */ | |
1173 | if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6 | |
1174 | || pmif->kind == controller_k2_ata6 | |
1175 | || pmif->kind == controller_sh_ata6) { | |
40cd3a45 | 1176 | const char* cable = of_get_property(np, "cable-type", NULL); |
1da177e4 LT |
1177 | if (cable && !strncmp(cable, "80-", 3)) |
1178 | pmif->cable_80 = 1; | |
1179 | } | |
1180 | /* G5's seem to have incorrect cable type in device-tree. Let's assume | |
1181 | * they have a 80 conductor cable, this seem to be always the case unless | |
1182 | * the user mucked around | |
1183 | */ | |
55b61fec SR |
1184 | if (of_device_is_compatible(np, "K2-UATA") || |
1185 | of_device_is_compatible(np, "shasta-ata")) | |
1da177e4 LT |
1186 | pmif->cable_80 = 1; |
1187 | ||
1188 | /* On Kauai-type controllers, we make sure the FCR is correct */ | |
1189 | if (pmif->kauai_fcr) | |
1190 | writel(KAUAI_FCR_UATA_MAGIC | | |
1191 | KAUAI_FCR_UATA_RESET_N | | |
1192 | KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr); | |
1193 | ||
1194 | pmif->mediabay = 0; | |
1195 | ||
1196 | /* Make sure we have sane timings */ | |
1197 | sanitize_timings(pmif); | |
1198 | ||
1199 | #ifndef CONFIG_PPC64 | |
1200 | /* XXX FIXME: Media bay stuff need re-organizing */ | |
1201 | if (np->parent && np->parent->name | |
1202 | && strcasecmp(np->parent->name, "media-bay") == 0) { | |
8c870933 | 1203 | #ifdef CONFIG_PMAC_MEDIABAY |
1da177e4 | 1204 | media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index); |
8c870933 | 1205 | #endif /* CONFIG_PMAC_MEDIABAY */ |
1da177e4 LT |
1206 | pmif->mediabay = 1; |
1207 | if (!bidp) | |
1208 | pmif->aapl_bus_id = 1; | |
1209 | } else if (pmif->kind == controller_ohare) { | |
1210 | /* The code below is having trouble on some ohare machines | |
1211 | * (timing related ?). Until I can put my hand on one of these | |
1212 | * units, I keep the old way | |
1213 | */ | |
1214 | ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1); | |
1215 | } else | |
1216 | #endif | |
1217 | { | |
1218 | /* This is necessary to enable IDE when net-booting */ | |
1219 | ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1); | |
1220 | ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1); | |
1221 | msleep(10); | |
1222 | ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0); | |
1223 | msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY)); | |
1224 | } | |
1225 | ||
1226 | /* Setup MMIO ops */ | |
1227 | default_hwif_mmiops(hwif); | |
1228 | hwif->OUTBSYNC = pmac_outbsync; | |
1229 | ||
1230 | /* Tell common code _not_ to mess with resources */ | |
2ad1e558 | 1231 | hwif->mmio = 1; |
1da177e4 LT |
1232 | hwif->hwif_data = pmif; |
1233 | pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq); | |
1234 | memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports)); | |
1235 | hwif->chipset = ide_pmac; | |
1236 | hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay; | |
1237 | hwif->hold = pmif->mediabay; | |
49521f97 | 1238 | hwif->cbl = pmif->cable_80 ? ATA_CBL_PATA80 : ATA_CBL_PATA40; |
1da177e4 LT |
1239 | hwif->drives[0].unmask = 1; |
1240 | hwif->drives[1].unmask = 1; | |
4099d143 | 1241 | hwif->pio_mask = ATA_PIO4; |
26bcb879 | 1242 | hwif->set_pio_mode = pmac_ide_set_pio_mode; |
1da177e4 LT |
1243 | if (pmif->kind == controller_un_ata6 |
1244 | || pmif->kind == controller_k2_ata6 | |
1245 | || pmif->kind == controller_sh_ata6) | |
1246 | hwif->selectproc = pmac_ide_kauai_selectproc; | |
1247 | else | |
1248 | hwif->selectproc = pmac_ide_selectproc; | |
1249 | hwif->speedproc = pmac_ide_tune_chipset; | |
1250 | ||
1da177e4 LT |
1251 | printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n", |
1252 | hwif->index, model_name[pmif->kind], pmif->aapl_bus_id, | |
1253 | pmif->mediabay ? " (mediabay)" : "", hwif->irq); | |
1254 | ||
8c870933 | 1255 | #ifdef CONFIG_PMAC_MEDIABAY |
1da177e4 LT |
1256 | if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0) |
1257 | hwif->noprobe = 0; | |
8c870933 | 1258 | #endif /* CONFIG_PMAC_MEDIABAY */ |
1da177e4 LT |
1259 | |
1260 | hwif->sg_max_nents = MAX_DCMDS; | |
1261 | ||
1262 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
1263 | /* has a DBDMA controller channel */ | |
1264 | if (pmif->dma_regs) | |
1265 | pmac_ide_setup_dma(pmif, hwif); | |
1266 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
1267 | ||
1268 | /* We probe the hwif now */ | |
1269 | probe_hwif_init(hwif); | |
1270 | ||
5cbf79cd BZ |
1271 | ide_proc_register_port(hwif); |
1272 | ||
1da177e4 LT |
1273 | return 0; |
1274 | } | |
1275 | ||
1276 | /* | |
1277 | * Attach to a macio probed interface | |
1278 | */ | |
1279 | static int __devinit | |
5e655772 | 1280 | pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match) |
1da177e4 LT |
1281 | { |
1282 | void __iomem *base; | |
1283 | unsigned long regbase; | |
1284 | int irq; | |
1285 | ide_hwif_t *hwif; | |
1286 | pmac_ide_hwif_t *pmif; | |
1287 | int i, rc; | |
1288 | ||
1289 | i = 0; | |
1290 | while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0 | |
1291 | || pmac_ide[i].node != NULL)) | |
1292 | ++i; | |
1293 | if (i >= MAX_HWIFS) { | |
1294 | printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n"); | |
1295 | printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name); | |
1296 | return -ENODEV; | |
1297 | } | |
1298 | ||
1299 | pmif = &pmac_ide[i]; | |
1300 | hwif = &ide_hwifs[i]; | |
1301 | ||
cc5d0189 | 1302 | if (macio_resource_count(mdev) == 0) { |
1da177e4 LT |
1303 | printk(KERN_WARNING "ide%d: no address for %s\n", |
1304 | i, mdev->ofdev.node->full_name); | |
1305 | return -ENXIO; | |
1306 | } | |
1307 | ||
1308 | /* Request memory resource for IO ports */ | |
1309 | if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) { | |
1310 | printk(KERN_ERR "ide%d: can't request mmio resource !\n", i); | |
1311 | return -EBUSY; | |
1312 | } | |
1313 | ||
1314 | /* XXX This is bogus. Should be fixed in the registry by checking | |
1315 | * the kind of host interrupt controller, a bit like gatwick | |
1316 | * fixes in irq.c. That works well enough for the single case | |
1317 | * where that happens though... | |
1318 | */ | |
1319 | if (macio_irq_count(mdev) == 0) { | |
1320 | printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n", | |
1321 | i, mdev->ofdev.node->full_name); | |
69917c26 | 1322 | irq = irq_create_mapping(NULL, 13); |
1da177e4 LT |
1323 | } else |
1324 | irq = macio_irq(mdev, 0); | |
1325 | ||
1326 | base = ioremap(macio_resource_start(mdev, 0), 0x400); | |
1327 | regbase = (unsigned long) base; | |
1328 | ||
1329 | hwif->pci_dev = mdev->bus->pdev; | |
1330 | hwif->gendev.parent = &mdev->ofdev.dev; | |
1331 | ||
1332 | pmif->mdev = mdev; | |
1333 | pmif->node = mdev->ofdev.node; | |
1334 | pmif->regbase = regbase; | |
1335 | pmif->irq = irq; | |
1336 | pmif->kauai_fcr = NULL; | |
1337 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
1338 | if (macio_resource_count(mdev) >= 2) { | |
1339 | if (macio_request_resource(mdev, 1, "ide-pmac (dma)")) | |
1340 | printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i); | |
1341 | else | |
1342 | pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000); | |
1343 | } else | |
1344 | pmif->dma_regs = NULL; | |
1345 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
1346 | dev_set_drvdata(&mdev->ofdev.dev, hwif); | |
1347 | ||
1348 | rc = pmac_ide_setup_device(pmif, hwif); | |
1349 | if (rc != 0) { | |
1350 | /* The inteface is released to the common IDE layer */ | |
1351 | dev_set_drvdata(&mdev->ofdev.dev, NULL); | |
1352 | iounmap(base); | |
1353 | if (pmif->dma_regs) | |
1354 | iounmap(pmif->dma_regs); | |
1355 | memset(pmif, 0, sizeof(*pmif)); | |
1356 | macio_release_resource(mdev, 0); | |
1357 | if (pmif->dma_regs) | |
1358 | macio_release_resource(mdev, 1); | |
1359 | } | |
1360 | ||
1361 | return rc; | |
1362 | } | |
1363 | ||
1364 | static int | |
8b4b8a24 | 1365 | pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg) |
1da177e4 LT |
1366 | { |
1367 | ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev); | |
1368 | int rc = 0; | |
1369 | ||
8b4b8a24 DB |
1370 | if (mesg.event != mdev->ofdev.dev.power.power_state.event |
1371 | && mesg.event == PM_EVENT_SUSPEND) { | |
1da177e4 LT |
1372 | rc = pmac_ide_do_suspend(hwif); |
1373 | if (rc == 0) | |
8b4b8a24 | 1374 | mdev->ofdev.dev.power.power_state = mesg; |
1da177e4 LT |
1375 | } |
1376 | ||
1377 | return rc; | |
1378 | } | |
1379 | ||
1380 | static int | |
1381 | pmac_ide_macio_resume(struct macio_dev *mdev) | |
1382 | { | |
1383 | ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev); | |
1384 | int rc = 0; | |
1385 | ||
ca078bae | 1386 | if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) { |
1da177e4 LT |
1387 | rc = pmac_ide_do_resume(hwif); |
1388 | if (rc == 0) | |
829ca9a3 | 1389 | mdev->ofdev.dev.power.power_state = PMSG_ON; |
1da177e4 LT |
1390 | } |
1391 | ||
1392 | return rc; | |
1393 | } | |
1394 | ||
1395 | /* | |
1396 | * Attach to a PCI probed interface | |
1397 | */ | |
1398 | static int __devinit | |
1399 | pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id) | |
1400 | { | |
1401 | ide_hwif_t *hwif; | |
1402 | struct device_node *np; | |
1403 | pmac_ide_hwif_t *pmif; | |
1404 | void __iomem *base; | |
1405 | unsigned long rbase, rlen; | |
1406 | int i, rc; | |
1407 | ||
1408 | np = pci_device_to_OF_node(pdev); | |
1409 | if (np == NULL) { | |
1410 | printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n"); | |
1411 | return -ENODEV; | |
1412 | } | |
1413 | i = 0; | |
1414 | while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0 | |
1415 | || pmac_ide[i].node != NULL)) | |
1416 | ++i; | |
1417 | if (i >= MAX_HWIFS) { | |
1418 | printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n"); | |
1419 | printk(KERN_ERR " %s\n", np->full_name); | |
1420 | return -ENODEV; | |
1421 | } | |
1422 | ||
1423 | pmif = &pmac_ide[i]; | |
1424 | hwif = &ide_hwifs[i]; | |
1425 | ||
1426 | if (pci_enable_device(pdev)) { | |
1427 | printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n", | |
1428 | i, np->full_name); | |
1429 | return -ENXIO; | |
1430 | } | |
1431 | pci_set_master(pdev); | |
1432 | ||
1433 | if (pci_request_regions(pdev, "Kauai ATA")) { | |
1434 | printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n", | |
1435 | i, np->full_name); | |
1436 | return -ENXIO; | |
1437 | } | |
1438 | ||
1439 | hwif->pci_dev = pdev; | |
1440 | hwif->gendev.parent = &pdev->dev; | |
1441 | pmif->mdev = NULL; | |
1442 | pmif->node = np; | |
1443 | ||
1444 | rbase = pci_resource_start(pdev, 0); | |
1445 | rlen = pci_resource_len(pdev, 0); | |
1446 | ||
1447 | base = ioremap(rbase, rlen); | |
1448 | pmif->regbase = (unsigned long) base + 0x2000; | |
1449 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
1450 | pmif->dma_regs = base + 0x1000; | |
1451 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ | |
1452 | pmif->kauai_fcr = base; | |
1453 | pmif->irq = pdev->irq; | |
1454 | ||
1455 | pci_set_drvdata(pdev, hwif); | |
1456 | ||
1457 | rc = pmac_ide_setup_device(pmif, hwif); | |
1458 | if (rc != 0) { | |
1459 | /* The inteface is released to the common IDE layer */ | |
1460 | pci_set_drvdata(pdev, NULL); | |
1461 | iounmap(base); | |
1462 | memset(pmif, 0, sizeof(*pmif)); | |
1463 | pci_release_regions(pdev); | |
1464 | } | |
1465 | ||
1466 | return rc; | |
1467 | } | |
1468 | ||
1469 | static int | |
8b4b8a24 | 1470 | pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg) |
1da177e4 LT |
1471 | { |
1472 | ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev); | |
1473 | int rc = 0; | |
1474 | ||
8b4b8a24 DB |
1475 | if (mesg.event != pdev->dev.power.power_state.event |
1476 | && mesg.event == PM_EVENT_SUSPEND) { | |
1da177e4 LT |
1477 | rc = pmac_ide_do_suspend(hwif); |
1478 | if (rc == 0) | |
8b4b8a24 | 1479 | pdev->dev.power.power_state = mesg; |
1da177e4 LT |
1480 | } |
1481 | ||
1482 | return rc; | |
1483 | } | |
1484 | ||
1485 | static int | |
1486 | pmac_ide_pci_resume(struct pci_dev *pdev) | |
1487 | { | |
1488 | ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev); | |
1489 | int rc = 0; | |
1490 | ||
ca078bae | 1491 | if (pdev->dev.power.power_state.event != PM_EVENT_ON) { |
1da177e4 LT |
1492 | rc = pmac_ide_do_resume(hwif); |
1493 | if (rc == 0) | |
829ca9a3 | 1494 | pdev->dev.power.power_state = PMSG_ON; |
1da177e4 LT |
1495 | } |
1496 | ||
1497 | return rc; | |
1498 | } | |
1499 | ||
5e655772 | 1500 | static struct of_device_id pmac_ide_macio_match[] = |
1da177e4 LT |
1501 | { |
1502 | { | |
1503 | .name = "IDE", | |
1da177e4 LT |
1504 | }, |
1505 | { | |
1506 | .name = "ATA", | |
1da177e4 LT |
1507 | }, |
1508 | { | |
1da177e4 | 1509 | .type = "ide", |
1da177e4 LT |
1510 | }, |
1511 | { | |
1da177e4 | 1512 | .type = "ata", |
1da177e4 LT |
1513 | }, |
1514 | {}, | |
1515 | }; | |
1516 | ||
1517 | static struct macio_driver pmac_ide_macio_driver = | |
1518 | { | |
1519 | .name = "ide-pmac", | |
1520 | .match_table = pmac_ide_macio_match, | |
1521 | .probe = pmac_ide_macio_attach, | |
1522 | .suspend = pmac_ide_macio_suspend, | |
1523 | .resume = pmac_ide_macio_resume, | |
1524 | }; | |
1525 | ||
1526 | static struct pci_device_id pmac_ide_pci_match[] = { | |
7fce260a OJ |
1527 | { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA, |
1528 | PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, | |
1529 | { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100, | |
1530 | PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, | |
1531 | { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100, | |
1532 | PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, | |
1da177e4 LT |
1533 | { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA, |
1534 | PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, | |
7fce260a OJ |
1535 | { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA, |
1536 | PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, | |
71e4eda8 | 1537 | {}, |
1da177e4 LT |
1538 | }; |
1539 | ||
1540 | static struct pci_driver pmac_ide_pci_driver = { | |
1541 | .name = "ide-pmac", | |
1542 | .id_table = pmac_ide_pci_match, | |
1543 | .probe = pmac_ide_pci_attach, | |
1544 | .suspend = pmac_ide_pci_suspend, | |
1545 | .resume = pmac_ide_pci_resume, | |
1546 | }; | |
1547 | MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match); | |
1548 | ||
9e5755bc | 1549 | int __init pmac_ide_probe(void) |
1da177e4 | 1550 | { |
9e5755bc AM |
1551 | int error; |
1552 | ||
e8222502 | 1553 | if (!machine_is(powermac)) |
9e5755bc | 1554 | return -ENODEV; |
1da177e4 LT |
1555 | |
1556 | #ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST | |
9e5755bc AM |
1557 | error = pci_register_driver(&pmac_ide_pci_driver); |
1558 | if (error) | |
1559 | goto out; | |
1560 | error = macio_register_driver(&pmac_ide_macio_driver); | |
1561 | if (error) { | |
1562 | pci_unregister_driver(&pmac_ide_pci_driver); | |
1563 | goto out; | |
1564 | } | |
1da177e4 | 1565 | #else |
9e5755bc AM |
1566 | error = macio_register_driver(&pmac_ide_macio_driver); |
1567 | if (error) | |
1568 | goto out; | |
1569 | error = pci_register_driver(&pmac_ide_pci_driver); | |
1570 | if (error) { | |
1571 | macio_unregister_driver(&pmac_ide_macio_driver); | |
1572 | goto out; | |
1573 | } | |
1beb6a7d | 1574 | #endif |
9e5755bc AM |
1575 | out: |
1576 | return error; | |
1da177e4 LT |
1577 | } |
1578 | ||
1579 | #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC | |
1580 | ||
1581 | /* | |
1582 | * pmac_ide_build_dmatable builds the DBDMA command list | |
1583 | * for a transfer and sets the DBDMA channel to point to it. | |
1584 | */ | |
aacaf9bd | 1585 | static int |
1da177e4 LT |
1586 | pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq) |
1587 | { | |
1588 | struct dbdma_cmd *table; | |
1589 | int i, count = 0; | |
1590 | ide_hwif_t *hwif = HWIF(drive); | |
1591 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1592 | volatile struct dbdma_regs __iomem *dma = pmif->dma_regs; | |
1593 | struct scatterlist *sg; | |
1594 | int wr = (rq_data_dir(rq) == WRITE); | |
1595 | ||
1596 | /* DMA table is already aligned */ | |
1597 | table = (struct dbdma_cmd *) pmif->dma_table_cpu; | |
1598 | ||
1599 | /* Make sure DMA controller is stopped (necessary ?) */ | |
1600 | writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control); | |
1601 | while (readl(&dma->status) & RUN) | |
1602 | udelay(1); | |
1603 | ||
1604 | hwif->sg_nents = i = ide_build_sglist(drive, rq); | |
1605 | ||
1606 | if (!i) | |
1607 | return 0; | |
1608 | ||
1609 | /* Build DBDMA commands list */ | |
1610 | sg = hwif->sg_table; | |
1611 | while (i && sg_dma_len(sg)) { | |
1612 | u32 cur_addr; | |
1613 | u32 cur_len; | |
1614 | ||
1615 | cur_addr = sg_dma_address(sg); | |
1616 | cur_len = sg_dma_len(sg); | |
1617 | ||
1618 | if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) { | |
1619 | if (pmif->broken_dma_warn == 0) { | |
1620 | printk(KERN_WARNING "%s: DMA on non aligned address," | |
1621 | "switching to PIO on Ohare chipset\n", drive->name); | |
1622 | pmif->broken_dma_warn = 1; | |
1623 | } | |
1624 | goto use_pio_instead; | |
1625 | } | |
1626 | while (cur_len) { | |
1627 | unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00; | |
1628 | ||
1629 | if (count++ >= MAX_DCMDS) { | |
1630 | printk(KERN_WARNING "%s: DMA table too small\n", | |
1631 | drive->name); | |
1632 | goto use_pio_instead; | |
1633 | } | |
1634 | st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE); | |
1635 | st_le16(&table->req_count, tc); | |
1636 | st_le32(&table->phy_addr, cur_addr); | |
1637 | table->cmd_dep = 0; | |
1638 | table->xfer_status = 0; | |
1639 | table->res_count = 0; | |
1640 | cur_addr += tc; | |
1641 | cur_len -= tc; | |
1642 | ++table; | |
1643 | } | |
1644 | sg++; | |
1645 | i--; | |
1646 | } | |
1647 | ||
1648 | /* convert the last command to an input/output last command */ | |
1649 | if (count) { | |
1650 | st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST); | |
1651 | /* add the stop command to the end of the list */ | |
1652 | memset(table, 0, sizeof(struct dbdma_cmd)); | |
1653 | st_le16(&table->command, DBDMA_STOP); | |
1654 | mb(); | |
1655 | writel(hwif->dmatable_dma, &dma->cmdptr); | |
1656 | return 1; | |
1657 | } | |
1658 | ||
1659 | printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name); | |
1660 | use_pio_instead: | |
1661 | pci_unmap_sg(hwif->pci_dev, | |
1662 | hwif->sg_table, | |
1663 | hwif->sg_nents, | |
1664 | hwif->sg_dma_direction); | |
1665 | return 0; /* revert to PIO for this request */ | |
1666 | } | |
1667 | ||
1668 | /* Teardown mappings after DMA has completed. */ | |
aacaf9bd | 1669 | static void |
1da177e4 LT |
1670 | pmac_ide_destroy_dmatable (ide_drive_t *drive) |
1671 | { | |
1672 | ide_hwif_t *hwif = drive->hwif; | |
1673 | struct pci_dev *dev = HWIF(drive)->pci_dev; | |
1674 | struct scatterlist *sg = hwif->sg_table; | |
1675 | int nents = hwif->sg_nents; | |
1676 | ||
1677 | if (nents) { | |
1678 | pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction); | |
1679 | hwif->sg_nents = 0; | |
1680 | } | |
1681 | } | |
1682 | ||
1683 | /* | |
1684 | * Pick up best MDMA timing for the drive and apply it | |
1685 | */ | |
aacaf9bd | 1686 | static int |
1da177e4 LT |
1687 | pmac_ide_mdma_enable(ide_drive_t *drive, u16 mode) |
1688 | { | |
1689 | ide_hwif_t *hwif = HWIF(drive); | |
1690 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1691 | int drive_cycle_time; | |
1692 | struct hd_driveid *id = drive->id; | |
1693 | u32 *timings, *timings2; | |
1694 | u32 timing_local[2]; | |
1695 | int ret; | |
1696 | ||
1697 | /* which drive is it ? */ | |
1698 | timings = &pmif->timings[drive->select.b.unit & 0x01]; | |
1699 | timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2]; | |
1700 | ||
1701 | /* Check if drive provide explicit cycle time */ | |
1702 | if ((id->field_valid & 2) && (id->eide_dma_time)) | |
1703 | drive_cycle_time = id->eide_dma_time; | |
1704 | else | |
1705 | drive_cycle_time = 0; | |
1706 | ||
1707 | /* Copy timings to local image */ | |
1708 | timing_local[0] = *timings; | |
1709 | timing_local[1] = *timings2; | |
1710 | ||
1711 | /* Calculate controller timings */ | |
1712 | ret = set_timings_mdma( drive, pmif->kind, | |
1713 | &timing_local[0], | |
1714 | &timing_local[1], | |
1715 | mode, | |
1716 | drive_cycle_time); | |
1717 | if (ret) | |
1718 | return 0; | |
1719 | ||
1720 | /* Set feature on drive */ | |
1721 | printk(KERN_INFO "%s: Enabling MultiWord DMA %d\n", drive->name, mode & 0xf); | |
1722 | ret = pmac_ide_do_setfeature(drive, mode); | |
1723 | if (ret) { | |
1724 | printk(KERN_WARNING "%s: Failed !\n", drive->name); | |
1725 | return 0; | |
1726 | } | |
1727 | ||
1728 | /* Apply timings to controller */ | |
1729 | *timings = timing_local[0]; | |
1730 | *timings2 = timing_local[1]; | |
1da177e4 LT |
1731 | |
1732 | return 1; | |
1733 | } | |
1734 | ||
1735 | /* | |
1736 | * Pick up best UDMA timing for the drive and apply it | |
1737 | */ | |
aacaf9bd | 1738 | static int |
1da177e4 LT |
1739 | pmac_ide_udma_enable(ide_drive_t *drive, u16 mode) |
1740 | { | |
1741 | ide_hwif_t *hwif = HWIF(drive); | |
1742 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1743 | u32 *timings, *timings2; | |
1744 | u32 timing_local[2]; | |
1745 | int ret; | |
1746 | ||
1747 | /* which drive is it ? */ | |
1748 | timings = &pmif->timings[drive->select.b.unit & 0x01]; | |
1749 | timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2]; | |
1750 | ||
1751 | /* Copy timings to local image */ | |
1752 | timing_local[0] = *timings; | |
1753 | timing_local[1] = *timings2; | |
1754 | ||
1755 | /* Calculate timings for interface */ | |
1756 | if (pmif->kind == controller_un_ata6 | |
1757 | || pmif->kind == controller_k2_ata6) | |
1758 | ret = set_timings_udma_ata6( &timing_local[0], | |
1759 | &timing_local[1], | |
1760 | mode); | |
1761 | else if (pmif->kind == controller_sh_ata6) | |
1762 | ret = set_timings_udma_shasta( &timing_local[0], | |
1763 | &timing_local[1], | |
1764 | mode); | |
1765 | else | |
1766 | ret = set_timings_udma_ata4(&timing_local[0], mode); | |
1767 | if (ret) | |
1768 | return 0; | |
1769 | ||
1770 | /* Set feature on drive */ | |
1771 | printk(KERN_INFO "%s: Enabling Ultra DMA %d\n", drive->name, mode & 0x0f); | |
1772 | ret = pmac_ide_do_setfeature(drive, mode); | |
1773 | if (ret) { | |
1774 | printk(KERN_WARNING "%s: Failed !\n", drive->name); | |
1775 | return 0; | |
1776 | } | |
1777 | ||
1778 | /* Apply timings to controller */ | |
1779 | *timings = timing_local[0]; | |
1780 | *timings2 = timing_local[1]; | |
1781 | ||
1da177e4 LT |
1782 | return 1; |
1783 | } | |
1784 | ||
1785 | /* | |
1786 | * Check what is the best DMA timing setting for the drive and | |
1787 | * call appropriate functions to apply it. | |
1788 | */ | |
aacaf9bd | 1789 | static int |
1da177e4 LT |
1790 | pmac_ide_dma_check(ide_drive_t *drive) |
1791 | { | |
1792 | struct hd_driveid *id = drive->id; | |
1793 | ide_hwif_t *hwif = HWIF(drive); | |
1da177e4 | 1794 | int enable = 1; |
1da177e4 LT |
1795 | drive->using_dma = 0; |
1796 | ||
1797 | if (drive->media == ide_floppy) | |
1798 | enable = 0; | |
1799 | if (((id->capability & 1) == 0) && !__ide_dma_good_drive(drive)) | |
1800 | enable = 0; | |
1801 | if (__ide_dma_bad_drive(drive)) | |
1802 | enable = 0; | |
1803 | ||
1804 | if (enable) { | |
75b1d975 BZ |
1805 | u8 mode = ide_max_dma_mode(drive); |
1806 | ||
1807 | if (mode >= XFER_UDMA_0) | |
1da177e4 | 1808 | drive->using_dma = pmac_ide_udma_enable(drive, mode); |
75b1d975 | 1809 | else if (mode >= XFER_MW_DMA_0) |
1da177e4 LT |
1810 | drive->using_dma = pmac_ide_mdma_enable(drive, mode); |
1811 | hwif->OUTB(0, IDE_CONTROL_REG); | |
1812 | /* Apply settings to controller */ | |
1813 | pmac_ide_do_update_timings(drive); | |
1814 | } | |
1815 | return 0; | |
1816 | } | |
1817 | ||
1818 | /* | |
1819 | * Prepare a DMA transfer. We build the DMA table, adjust the timings for | |
1820 | * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion | |
1821 | */ | |
aacaf9bd | 1822 | static int |
1da177e4 LT |
1823 | pmac_ide_dma_setup(ide_drive_t *drive) |
1824 | { | |
1825 | ide_hwif_t *hwif = HWIF(drive); | |
1826 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data; | |
1827 | struct request *rq = HWGROUP(drive)->rq; | |
1828 | u8 unit = (drive->select.b.unit & 0x01); | |
1829 | u8 ata4; | |
1830 | ||
1831 | if (pmif == NULL) | |
1832 | return 1; | |
1833 | ata4 = (pmif->kind == controller_kl_ata4); | |
1834 | ||
1835 | if (!pmac_ide_build_dmatable(drive, rq)) { | |
1836 | ide_map_sg(drive, rq); | |
1837 | return 1; | |
1838 | } | |
1839 | ||
1840 | /* Apple adds 60ns to wrDataSetup on reads */ | |
1841 | if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) { | |
1842 | writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0), | |
1843 | PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
1844 | (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG)); | |
1845 | } | |
1846 | ||
1847 | drive->waiting_for_dma = 1; | |
1848 | ||
1849 | return 0; | |
1850 | } | |
1851 | ||
aacaf9bd | 1852 | static void |
1da177e4 LT |
1853 | pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command) |
1854 | { | |
1855 | /* issue cmd to drive */ | |
1856 | ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL); | |
1857 | } | |
1858 | ||
1859 | /* | |
1860 | * Kick the DMA controller into life after the DMA command has been issued | |
1861 | * to the drive. | |
1862 | */ | |
aacaf9bd | 1863 | static void |
1da177e4 LT |
1864 | pmac_ide_dma_start(ide_drive_t *drive) |
1865 | { | |
1866 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
1867 | volatile struct dbdma_regs __iomem *dma; | |
1868 | ||
1869 | dma = pmif->dma_regs; | |
1870 | ||
1871 | writel((RUN << 16) | RUN, &dma->control); | |
1872 | /* Make sure it gets to the controller right now */ | |
1873 | (void)readl(&dma->control); | |
1874 | } | |
1875 | ||
1876 | /* | |
1877 | * After a DMA transfer, make sure the controller is stopped | |
1878 | */ | |
aacaf9bd | 1879 | static int |
1da177e4 LT |
1880 | pmac_ide_dma_end (ide_drive_t *drive) |
1881 | { | |
1882 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
1883 | volatile struct dbdma_regs __iomem *dma; | |
1884 | u32 dstat; | |
1885 | ||
1886 | if (pmif == NULL) | |
1887 | return 0; | |
1888 | dma = pmif->dma_regs; | |
1889 | ||
1890 | drive->waiting_for_dma = 0; | |
1891 | dstat = readl(&dma->status); | |
1892 | writel(((RUN|WAKE|DEAD) << 16), &dma->control); | |
1893 | pmac_ide_destroy_dmatable(drive); | |
1894 | /* verify good dma status. we don't check for ACTIVE beeing 0. We should... | |
1895 | * in theory, but with ATAPI decices doing buffer underruns, that would | |
1896 | * cause us to disable DMA, which isn't what we want | |
1897 | */ | |
1898 | return (dstat & (RUN|DEAD)) != RUN; | |
1899 | } | |
1900 | ||
1901 | /* | |
1902 | * Check out that the interrupt we got was for us. We can't always know this | |
1903 | * for sure with those Apple interfaces (well, we could on the recent ones but | |
1904 | * that's not implemented yet), on the other hand, we don't have shared interrupts | |
1905 | * so it's not really a problem | |
1906 | */ | |
aacaf9bd | 1907 | static int |
1da177e4 LT |
1908 | pmac_ide_dma_test_irq (ide_drive_t *drive) |
1909 | { | |
1910 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
1911 | volatile struct dbdma_regs __iomem *dma; | |
1912 | unsigned long status, timeout; | |
1913 | ||
1914 | if (pmif == NULL) | |
1915 | return 0; | |
1916 | dma = pmif->dma_regs; | |
1917 | ||
1918 | /* We have to things to deal with here: | |
1919 | * | |
1920 | * - The dbdma won't stop if the command was started | |
1921 | * but completed with an error without transferring all | |
1922 | * datas. This happens when bad blocks are met during | |
1923 | * a multi-block transfer. | |
1924 | * | |
1925 | * - The dbdma fifo hasn't yet finished flushing to | |
1926 | * to system memory when the disk interrupt occurs. | |
1927 | * | |
1928 | */ | |
1929 | ||
1930 | /* If ACTIVE is cleared, the STOP command have passed and | |
1931 | * transfer is complete. | |
1932 | */ | |
1933 | status = readl(&dma->status); | |
1934 | if (!(status & ACTIVE)) | |
1935 | return 1; | |
1936 | if (!drive->waiting_for_dma) | |
1937 | printk(KERN_WARNING "ide%d, ide_dma_test_irq \ | |
1938 | called while not waiting\n", HWIF(drive)->index); | |
1939 | ||
1940 | /* If dbdma didn't execute the STOP command yet, the | |
1941 | * active bit is still set. We consider that we aren't | |
1942 | * sharing interrupts (which is hopefully the case with | |
1943 | * those controllers) and so we just try to flush the | |
1944 | * channel for pending data in the fifo | |
1945 | */ | |
1946 | udelay(1); | |
1947 | writel((FLUSH << 16) | FLUSH, &dma->control); | |
1948 | timeout = 0; | |
1949 | for (;;) { | |
1950 | udelay(1); | |
1951 | status = readl(&dma->status); | |
1952 | if ((status & FLUSH) == 0) | |
1953 | break; | |
1954 | if (++timeout > 100) { | |
1955 | printk(KERN_WARNING "ide%d, ide_dma_test_irq \ | |
1956 | timeout flushing channel\n", HWIF(drive)->index); | |
1957 | break; | |
1958 | } | |
1959 | } | |
1960 | return 1; | |
1961 | } | |
1962 | ||
7469aaf6 | 1963 | static void pmac_ide_dma_host_off(ide_drive_t *drive) |
1da177e4 | 1964 | { |
1da177e4 LT |
1965 | } |
1966 | ||
9e5755bc | 1967 | static void pmac_ide_dma_host_on(ide_drive_t *drive) |
1da177e4 | 1968 | { |
1da177e4 LT |
1969 | } |
1970 | ||
841d2a9b SS |
1971 | static void |
1972 | pmac_ide_dma_lost_irq (ide_drive_t *drive) | |
1da177e4 LT |
1973 | { |
1974 | pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data; | |
1975 | volatile struct dbdma_regs __iomem *dma; | |
1976 | unsigned long status; | |
1977 | ||
1978 | if (pmif == NULL) | |
841d2a9b | 1979 | return; |
1da177e4 LT |
1980 | dma = pmif->dma_regs; |
1981 | ||
1982 | status = readl(&dma->status); | |
1983 | printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status); | |
1da177e4 LT |
1984 | } |
1985 | ||
1986 | /* | |
1987 | * Allocate the data structures needed for using DMA with an interface | |
1988 | * and fill the proper list of functions pointers | |
1989 | */ | |
1990 | static void __init | |
1991 | pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif) | |
1992 | { | |
1993 | /* We won't need pci_dev if we switch to generic consistent | |
1994 | * DMA routines ... | |
1995 | */ | |
1996 | if (hwif->pci_dev == NULL) | |
1997 | return; | |
1998 | /* | |
1999 | * Allocate space for the DBDMA commands. | |
2000 | * The +2 is +1 for the stop command and +1 to allow for | |
2001 | * aligning the start address to a multiple of 16 bytes. | |
2002 | */ | |
2003 | pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent( | |
2004 | hwif->pci_dev, | |
2005 | (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd), | |
2006 | &hwif->dmatable_dma); | |
2007 | if (pmif->dma_table_cpu == NULL) { | |
2008 | printk(KERN_ERR "%s: unable to allocate DMA command list\n", | |
2009 | hwif->name); | |
2010 | return; | |
2011 | } | |
2012 | ||
7469aaf6 | 2013 | hwif->dma_off_quietly = &ide_dma_off_quietly; |
1da177e4 LT |
2014 | hwif->ide_dma_on = &__ide_dma_on; |
2015 | hwif->ide_dma_check = &pmac_ide_dma_check; | |
2016 | hwif->dma_setup = &pmac_ide_dma_setup; | |
2017 | hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd; | |
2018 | hwif->dma_start = &pmac_ide_dma_start; | |
2019 | hwif->ide_dma_end = &pmac_ide_dma_end; | |
2020 | hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq; | |
7469aaf6 | 2021 | hwif->dma_host_off = &pmac_ide_dma_host_off; |
ccf35289 | 2022 | hwif->dma_host_on = &pmac_ide_dma_host_on; |
c283f5db | 2023 | hwif->dma_timeout = &ide_dma_timeout; |
841d2a9b | 2024 | hwif->dma_lost_irq = &pmac_ide_dma_lost_irq; |
1da177e4 LT |
2025 | |
2026 | hwif->atapi_dma = 1; | |
2027 | switch(pmif->kind) { | |
2028 | case controller_sh_ata6: | |
2029 | hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07; | |
2030 | hwif->mwdma_mask = 0x07; | |
2031 | hwif->swdma_mask = 0x00; | |
2032 | break; | |
2033 | case controller_un_ata6: | |
2034 | case controller_k2_ata6: | |
2035 | hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07; | |
2036 | hwif->mwdma_mask = 0x07; | |
2037 | hwif->swdma_mask = 0x00; | |
2038 | break; | |
2039 | case controller_kl_ata4: | |
2040 | hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07; | |
2041 | hwif->mwdma_mask = 0x07; | |
2042 | hwif->swdma_mask = 0x00; | |
2043 | break; | |
2044 | default: | |
2045 | hwif->ultra_mask = 0x00; | |
2046 | hwif->mwdma_mask = 0x07; | |
2047 | hwif->swdma_mask = 0x00; | |
2048 | break; | |
2049 | } | |
2050 | } | |
2051 | ||
2052 | #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */ |