]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/idle/intel_idle.c
Merge tag 'pm-urgent-4.14' of git://git.kernel.org/pub/scm/linux/kernel/git/rafael...
[mirror_ubuntu-bionic-kernel.git] / drivers / idle / intel_idle.c
CommitLineData
26717172
LB
1/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
fab04b22 4 * Copyright (c) 2013, Intel Corporation.
26717172
LB
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
26717172
LB
49 */
50
51/* un-comment DEBUG to enable pr_debug() statements */
52#define DEBUG
53
654d08a4
JP
54#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
55
26717172
LB
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
76962caa 58#include <linux/tick.h>
26717172
LB
59#include <trace/events/power.h>
60#include <linux/sched.h>
2a2d31c8
SL
61#include <linux/notifier.h>
62#include <linux/cpu.h>
02c4fae9 63#include <linux/moduleparam.h>
b66b8b9a 64#include <asm/cpu_device_id.h>
db73c5a8 65#include <asm/intel-family.h>
bc83cccc 66#include <asm/mwait.h>
14796fca 67#include <asm/msr.h>
26717172 68
d70e28f5 69#define INTEL_IDLE_VERSION "0.4.1"
26717172 70
26717172
LB
71static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
137ecc77 76static int max_cstate = CPUIDLE_STATE_MAX - 1;
26717172 77
c4236282 78static unsigned int mwait_substates;
26717172 79
2a2d31c8 80#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
26717172 81/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
d13780d4 82static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
26717172 83
b66b8b9a
AK
84struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
8c058d53 92 bool byt_auto_demotion_disable_flag;
32e95180 93 bool disable_promotion_to_c1e;
b66b8b9a
AK
94};
95
96static const struct idle_cpu *icpu;
3265eba0 97static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
46bcfad7
DD
98static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
28ba086e 100static void intel_idle_s2idle(struct cpuidle_device *dev,
5fe2e527 101 struct cpuidle_driver *drv, int index);
26717172
LB
102static struct cpuidle_state *cpuidle_state_table;
103
956d033f
LB
104/*
105 * Set this flag for states where the HW flushes the TLB for us
106 * and so we don't need cross-calls to keep it consistent.
107 * If this flag is set, SW flushes the TLB, so even if the
108 * HW doesn't do the flushing, this flag is safe to use.
109 */
110#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
111
b1beab48
LB
112/*
113 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
114 * the C-state (top nibble) and sub-state (bottom nibble)
115 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
116 *
117 * We store the hint at the top of our "flags" for each state.
118 */
119#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
120#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
121
26717172
LB
122/*
123 * States are indexed by the cstate number,
124 * which is also the index into the MWAIT hint array.
125 * Thus C0 is a dummy.
126 */
ba0dc81e 127static struct cpuidle_state nehalem_cstates[] = {
e022e7eb 128 {
de09cdd0 129 .name = "C1",
26717172 130 .desc = "MWAIT 0x00",
b82b6cca 131 .flags = MWAIT2flg(0x00),
26717172 132 .exit_latency = 3,
26717172 133 .target_residency = 6,
5fe2e527 134 .enter = &intel_idle,
28ba086e 135 .enter_s2idle = intel_idle_s2idle, },
32e95180 136 {
de09cdd0 137 .name = "C1E",
32e95180 138 .desc = "MWAIT 0x01",
b82b6cca 139 .flags = MWAIT2flg(0x01),
32e95180
LB
140 .exit_latency = 10,
141 .target_residency = 20,
5fe2e527 142 .enter = &intel_idle,
28ba086e 143 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 144 {
de09cdd0 145 .name = "C3",
26717172 146 .desc = "MWAIT 0x10",
b82b6cca 147 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 148 .exit_latency = 20,
26717172 149 .target_residency = 80,
5fe2e527 150 .enter = &intel_idle,
28ba086e 151 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 152 {
de09cdd0 153 .name = "C6",
26717172 154 .desc = "MWAIT 0x20",
b82b6cca 155 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 156 .exit_latency = 200,
26717172 157 .target_residency = 800,
5fe2e527 158 .enter = &intel_idle,
28ba086e 159 .enter_s2idle = intel_idle_s2idle, },
e022e7eb
LB
160 {
161 .enter = NULL }
26717172
LB
162};
163
ba0dc81e 164static struct cpuidle_state snb_cstates[] = {
e022e7eb 165 {
de09cdd0 166 .name = "C1",
d13780d4 167 .desc = "MWAIT 0x00",
b82b6cca 168 .flags = MWAIT2flg(0x00),
32e95180
LB
169 .exit_latency = 2,
170 .target_residency = 2,
5fe2e527 171 .enter = &intel_idle,
28ba086e 172 .enter_s2idle = intel_idle_s2idle, },
32e95180 173 {
de09cdd0 174 .name = "C1E",
32e95180 175 .desc = "MWAIT 0x01",
b82b6cca 176 .flags = MWAIT2flg(0x01),
32e95180
LB
177 .exit_latency = 10,
178 .target_residency = 20,
5fe2e527 179 .enter = &intel_idle,
28ba086e 180 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 181 {
de09cdd0 182 .name = "C3",
d13780d4 183 .desc = "MWAIT 0x10",
b82b6cca 184 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 185 .exit_latency = 80,
ddbd550d 186 .target_residency = 211,
5fe2e527 187 .enter = &intel_idle,
28ba086e 188 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 189 {
de09cdd0 190 .name = "C6",
d13780d4 191 .desc = "MWAIT 0x20",
b82b6cca 192 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 193 .exit_latency = 104,
ddbd550d 194 .target_residency = 345,
5fe2e527 195 .enter = &intel_idle,
28ba086e 196 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 197 {
de09cdd0 198 .name = "C7",
d13780d4 199 .desc = "MWAIT 0x30",
b82b6cca 200 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 201 .exit_latency = 109,
ddbd550d 202 .target_residency = 345,
5fe2e527 203 .enter = &intel_idle,
28ba086e 204 .enter_s2idle = intel_idle_s2idle, },
e022e7eb
LB
205 {
206 .enter = NULL }
d13780d4
LB
207};
208
718987d6
LB
209static struct cpuidle_state byt_cstates[] = {
210 {
de09cdd0 211 .name = "C1",
718987d6 212 .desc = "MWAIT 0x00",
b82b6cca 213 .flags = MWAIT2flg(0x00),
718987d6
LB
214 .exit_latency = 1,
215 .target_residency = 1,
5fe2e527 216 .enter = &intel_idle,
28ba086e 217 .enter_s2idle = intel_idle_s2idle, },
718987d6 218 {
de09cdd0 219 .name = "C6N",
718987d6 220 .desc = "MWAIT 0x58",
b82b6cca 221 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 222 .exit_latency = 300,
718987d6 223 .target_residency = 275,
5fe2e527 224 .enter = &intel_idle,
28ba086e 225 .enter_s2idle = intel_idle_s2idle, },
718987d6 226 {
de09cdd0 227 .name = "C6S",
718987d6 228 .desc = "MWAIT 0x52",
b82b6cca 229 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 230 .exit_latency = 500,
718987d6 231 .target_residency = 560,
5fe2e527 232 .enter = &intel_idle,
28ba086e 233 .enter_s2idle = intel_idle_s2idle, },
718987d6 234 {
de09cdd0 235 .name = "C7",
718987d6 236 .desc = "MWAIT 0x60",
b82b6cca 237 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6 238 .exit_latency = 1200,
d7ef7671 239 .target_residency = 4000,
5fe2e527 240 .enter = &intel_idle,
28ba086e 241 .enter_s2idle = intel_idle_s2idle, },
718987d6 242 {
de09cdd0 243 .name = "C7S",
718987d6 244 .desc = "MWAIT 0x64",
b82b6cca 245 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
246 .exit_latency = 10000,
247 .target_residency = 20000,
5fe2e527 248 .enter = &intel_idle,
28ba086e 249 .enter_s2idle = intel_idle_s2idle, },
718987d6
LB
250 {
251 .enter = NULL }
252};
253
cab07a56
LB
254static struct cpuidle_state cht_cstates[] = {
255 {
de09cdd0 256 .name = "C1",
cab07a56
LB
257 .desc = "MWAIT 0x00",
258 .flags = MWAIT2flg(0x00),
259 .exit_latency = 1,
260 .target_residency = 1,
261 .enter = &intel_idle,
28ba086e 262 .enter_s2idle = intel_idle_s2idle, },
cab07a56 263 {
de09cdd0 264 .name = "C6N",
cab07a56
LB
265 .desc = "MWAIT 0x58",
266 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
267 .exit_latency = 80,
268 .target_residency = 275,
269 .enter = &intel_idle,
28ba086e 270 .enter_s2idle = intel_idle_s2idle, },
cab07a56 271 {
de09cdd0 272 .name = "C6S",
cab07a56
LB
273 .desc = "MWAIT 0x52",
274 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
275 .exit_latency = 200,
276 .target_residency = 560,
277 .enter = &intel_idle,
28ba086e 278 .enter_s2idle = intel_idle_s2idle, },
cab07a56 279 {
de09cdd0 280 .name = "C7",
cab07a56
LB
281 .desc = "MWAIT 0x60",
282 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
283 .exit_latency = 1200,
284 .target_residency = 4000,
285 .enter = &intel_idle,
28ba086e 286 .enter_s2idle = intel_idle_s2idle, },
cab07a56 287 {
de09cdd0 288 .name = "C7S",
cab07a56
LB
289 .desc = "MWAIT 0x64",
290 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
291 .exit_latency = 10000,
292 .target_residency = 20000,
293 .enter = &intel_idle,
28ba086e 294 .enter_s2idle = intel_idle_s2idle, },
cab07a56
LB
295 {
296 .enter = NULL }
297};
298
ba0dc81e 299static struct cpuidle_state ivb_cstates[] = {
e022e7eb 300 {
de09cdd0 301 .name = "C1",
6edab08c 302 .desc = "MWAIT 0x00",
b82b6cca 303 .flags = MWAIT2flg(0x00),
6edab08c
LB
304 .exit_latency = 1,
305 .target_residency = 1,
5fe2e527 306 .enter = &intel_idle,
28ba086e 307 .enter_s2idle = intel_idle_s2idle, },
32e95180 308 {
de09cdd0 309 .name = "C1E",
32e95180 310 .desc = "MWAIT 0x01",
b82b6cca 311 .flags = MWAIT2flg(0x01),
32e95180
LB
312 .exit_latency = 10,
313 .target_residency = 20,
5fe2e527 314 .enter = &intel_idle,
28ba086e 315 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 316 {
de09cdd0 317 .name = "C3",
6edab08c 318 .desc = "MWAIT 0x10",
b82b6cca 319 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
320 .exit_latency = 59,
321 .target_residency = 156,
5fe2e527 322 .enter = &intel_idle,
28ba086e 323 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 324 {
de09cdd0 325 .name = "C6",
6edab08c 326 .desc = "MWAIT 0x20",
b82b6cca 327 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
328 .exit_latency = 80,
329 .target_residency = 300,
5fe2e527 330 .enter = &intel_idle,
28ba086e 331 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 332 {
de09cdd0 333 .name = "C7",
6edab08c 334 .desc = "MWAIT 0x30",
b82b6cca 335 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
336 .exit_latency = 87,
337 .target_residency = 300,
5fe2e527 338 .enter = &intel_idle,
28ba086e 339 .enter_s2idle = intel_idle_s2idle, },
e022e7eb
LB
340 {
341 .enter = NULL }
6edab08c
LB
342};
343
0138d8f0
LB
344static struct cpuidle_state ivt_cstates[] = {
345 {
de09cdd0 346 .name = "C1",
0138d8f0 347 .desc = "MWAIT 0x00",
b82b6cca 348 .flags = MWAIT2flg(0x00),
0138d8f0
LB
349 .exit_latency = 1,
350 .target_residency = 1,
5fe2e527 351 .enter = &intel_idle,
28ba086e 352 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 353 {
de09cdd0 354 .name = "C1E",
0138d8f0 355 .desc = "MWAIT 0x01",
b82b6cca 356 .flags = MWAIT2flg(0x01),
0138d8f0
LB
357 .exit_latency = 10,
358 .target_residency = 80,
5fe2e527 359 .enter = &intel_idle,
28ba086e 360 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 361 {
de09cdd0 362 .name = "C3",
0138d8f0 363 .desc = "MWAIT 0x10",
b82b6cca 364 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
365 .exit_latency = 59,
366 .target_residency = 156,
5fe2e527 367 .enter = &intel_idle,
28ba086e 368 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 369 {
de09cdd0 370 .name = "C6",
0138d8f0 371 .desc = "MWAIT 0x20",
b82b6cca 372 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
373 .exit_latency = 82,
374 .target_residency = 300,
5fe2e527 375 .enter = &intel_idle,
28ba086e 376 .enter_s2idle = intel_idle_s2idle, },
0138d8f0
LB
377 {
378 .enter = NULL }
379};
380
381static struct cpuidle_state ivt_cstates_4s[] = {
382 {
de09cdd0 383 .name = "C1",
0138d8f0 384 .desc = "MWAIT 0x00",
b82b6cca 385 .flags = MWAIT2flg(0x00),
0138d8f0
LB
386 .exit_latency = 1,
387 .target_residency = 1,
5fe2e527 388 .enter = &intel_idle,
28ba086e 389 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 390 {
de09cdd0 391 .name = "C1E",
0138d8f0 392 .desc = "MWAIT 0x01",
b82b6cca 393 .flags = MWAIT2flg(0x01),
0138d8f0
LB
394 .exit_latency = 10,
395 .target_residency = 250,
5fe2e527 396 .enter = &intel_idle,
28ba086e 397 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 398 {
de09cdd0 399 .name = "C3",
0138d8f0 400 .desc = "MWAIT 0x10",
b82b6cca 401 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
402 .exit_latency = 59,
403 .target_residency = 300,
5fe2e527 404 .enter = &intel_idle,
28ba086e 405 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 406 {
de09cdd0 407 .name = "C6",
0138d8f0 408 .desc = "MWAIT 0x20",
b82b6cca 409 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
410 .exit_latency = 84,
411 .target_residency = 400,
5fe2e527 412 .enter = &intel_idle,
28ba086e 413 .enter_s2idle = intel_idle_s2idle, },
0138d8f0
LB
414 {
415 .enter = NULL }
416};
417
418static struct cpuidle_state ivt_cstates_8s[] = {
419 {
de09cdd0 420 .name = "C1",
0138d8f0 421 .desc = "MWAIT 0x00",
b82b6cca 422 .flags = MWAIT2flg(0x00),
0138d8f0
LB
423 .exit_latency = 1,
424 .target_residency = 1,
5fe2e527 425 .enter = &intel_idle,
28ba086e 426 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 427 {
de09cdd0 428 .name = "C1E",
0138d8f0 429 .desc = "MWAIT 0x01",
b82b6cca 430 .flags = MWAIT2flg(0x01),
0138d8f0
LB
431 .exit_latency = 10,
432 .target_residency = 500,
5fe2e527 433 .enter = &intel_idle,
28ba086e 434 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 435 {
de09cdd0 436 .name = "C3",
0138d8f0 437 .desc = "MWAIT 0x10",
b82b6cca 438 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
439 .exit_latency = 59,
440 .target_residency = 600,
5fe2e527 441 .enter = &intel_idle,
28ba086e 442 .enter_s2idle = intel_idle_s2idle, },
0138d8f0 443 {
de09cdd0 444 .name = "C6",
0138d8f0 445 .desc = "MWAIT 0x20",
b82b6cca 446 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
447 .exit_latency = 88,
448 .target_residency = 700,
5fe2e527 449 .enter = &intel_idle,
28ba086e 450 .enter_s2idle = intel_idle_s2idle, },
0138d8f0
LB
451 {
452 .enter = NULL }
453};
454
ba0dc81e 455static struct cpuidle_state hsw_cstates[] = {
e022e7eb 456 {
de09cdd0 457 .name = "C1",
85a4d2d4 458 .desc = "MWAIT 0x00",
b82b6cca 459 .flags = MWAIT2flg(0x00),
85a4d2d4
LB
460 .exit_latency = 2,
461 .target_residency = 2,
5fe2e527 462 .enter = &intel_idle,
28ba086e 463 .enter_s2idle = intel_idle_s2idle, },
32e95180 464 {
de09cdd0 465 .name = "C1E",
32e95180 466 .desc = "MWAIT 0x01",
b82b6cca 467 .flags = MWAIT2flg(0x01),
32e95180
LB
468 .exit_latency = 10,
469 .target_residency = 20,
5fe2e527 470 .enter = &intel_idle,
28ba086e 471 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 472 {
de09cdd0 473 .name = "C3",
85a4d2d4 474 .desc = "MWAIT 0x10",
b82b6cca 475 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
476 .exit_latency = 33,
477 .target_residency = 100,
5fe2e527 478 .enter = &intel_idle,
28ba086e 479 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 480 {
de09cdd0 481 .name = "C6",
85a4d2d4 482 .desc = "MWAIT 0x20",
b82b6cca 483 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
484 .exit_latency = 133,
485 .target_residency = 400,
5fe2e527 486 .enter = &intel_idle,
28ba086e 487 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 488 {
de09cdd0 489 .name = "C7s",
85a4d2d4 490 .desc = "MWAIT 0x32",
b82b6cca 491 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
492 .exit_latency = 166,
493 .target_residency = 500,
5fe2e527 494 .enter = &intel_idle,
28ba086e 495 .enter_s2idle = intel_idle_s2idle, },
86239ceb 496 {
de09cdd0 497 .name = "C8",
86239ceb 498 .desc = "MWAIT 0x40",
b82b6cca 499 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
500 .exit_latency = 300,
501 .target_residency = 900,
5fe2e527 502 .enter = &intel_idle,
28ba086e 503 .enter_s2idle = intel_idle_s2idle, },
86239ceb 504 {
de09cdd0 505 .name = "C9",
86239ceb 506 .desc = "MWAIT 0x50",
b82b6cca 507 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
508 .exit_latency = 600,
509 .target_residency = 1800,
5fe2e527 510 .enter = &intel_idle,
28ba086e 511 .enter_s2idle = intel_idle_s2idle, },
86239ceb 512 {
de09cdd0 513 .name = "C10",
86239ceb 514 .desc = "MWAIT 0x60",
b82b6cca 515 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
516 .exit_latency = 2600,
517 .target_residency = 7700,
5fe2e527 518 .enter = &intel_idle,
28ba086e 519 .enter_s2idle = intel_idle_s2idle, },
e022e7eb
LB
520 {
521 .enter = NULL }
85a4d2d4 522};
a138b568
LB
523static struct cpuidle_state bdw_cstates[] = {
524 {
de09cdd0 525 .name = "C1",
a138b568 526 .desc = "MWAIT 0x00",
b82b6cca 527 .flags = MWAIT2flg(0x00),
a138b568
LB
528 .exit_latency = 2,
529 .target_residency = 2,
5fe2e527 530 .enter = &intel_idle,
28ba086e 531 .enter_s2idle = intel_idle_s2idle, },
a138b568 532 {
de09cdd0 533 .name = "C1E",
a138b568 534 .desc = "MWAIT 0x01",
b82b6cca 535 .flags = MWAIT2flg(0x01),
a138b568
LB
536 .exit_latency = 10,
537 .target_residency = 20,
5fe2e527 538 .enter = &intel_idle,
28ba086e 539 .enter_s2idle = intel_idle_s2idle, },
a138b568 540 {
de09cdd0 541 .name = "C3",
a138b568 542 .desc = "MWAIT 0x10",
b82b6cca 543 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
544 .exit_latency = 40,
545 .target_residency = 100,
5fe2e527 546 .enter = &intel_idle,
28ba086e 547 .enter_s2idle = intel_idle_s2idle, },
a138b568 548 {
de09cdd0 549 .name = "C6",
a138b568 550 .desc = "MWAIT 0x20",
b82b6cca 551 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
552 .exit_latency = 133,
553 .target_residency = 400,
5fe2e527 554 .enter = &intel_idle,
28ba086e 555 .enter_s2idle = intel_idle_s2idle, },
a138b568 556 {
de09cdd0 557 .name = "C7s",
a138b568 558 .desc = "MWAIT 0x32",
b82b6cca 559 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
560 .exit_latency = 166,
561 .target_residency = 500,
5fe2e527 562 .enter = &intel_idle,
28ba086e 563 .enter_s2idle = intel_idle_s2idle, },
a138b568 564 {
de09cdd0 565 .name = "C8",
a138b568 566 .desc = "MWAIT 0x40",
b82b6cca 567 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
568 .exit_latency = 300,
569 .target_residency = 900,
5fe2e527 570 .enter = &intel_idle,
28ba086e 571 .enter_s2idle = intel_idle_s2idle, },
a138b568 572 {
de09cdd0 573 .name = "C9",
a138b568 574 .desc = "MWAIT 0x50",
b82b6cca 575 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
576 .exit_latency = 600,
577 .target_residency = 1800,
5fe2e527 578 .enter = &intel_idle,
28ba086e 579 .enter_s2idle = intel_idle_s2idle, },
a138b568 580 {
de09cdd0 581 .name = "C10",
a138b568 582 .desc = "MWAIT 0x60",
b82b6cca 583 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
584 .exit_latency = 2600,
585 .target_residency = 7700,
5fe2e527 586 .enter = &intel_idle,
28ba086e 587 .enter_s2idle = intel_idle_s2idle, },
a138b568
LB
588 {
589 .enter = NULL }
590};
85a4d2d4 591
493f133f
LB
592static struct cpuidle_state skl_cstates[] = {
593 {
de09cdd0 594 .name = "C1",
493f133f
LB
595 .desc = "MWAIT 0x00",
596 .flags = MWAIT2flg(0x00),
597 .exit_latency = 2,
598 .target_residency = 2,
599 .enter = &intel_idle,
28ba086e 600 .enter_s2idle = intel_idle_s2idle, },
493f133f 601 {
de09cdd0 602 .name = "C1E",
493f133f
LB
603 .desc = "MWAIT 0x01",
604 .flags = MWAIT2flg(0x01),
605 .exit_latency = 10,
606 .target_residency = 20,
607 .enter = &intel_idle,
28ba086e 608 .enter_s2idle = intel_idle_s2idle, },
493f133f 609 {
de09cdd0 610 .name = "C3",
493f133f
LB
611 .desc = "MWAIT 0x10",
612 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
613 .exit_latency = 70,
614 .target_residency = 100,
615 .enter = &intel_idle,
28ba086e 616 .enter_s2idle = intel_idle_s2idle, },
493f133f 617 {
de09cdd0 618 .name = "C6",
493f133f
LB
619 .desc = "MWAIT 0x20",
620 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 621 .exit_latency = 85,
493f133f
LB
622 .target_residency = 200,
623 .enter = &intel_idle,
28ba086e 624 .enter_s2idle = intel_idle_s2idle, },
493f133f 625 {
de09cdd0 626 .name = "C7s",
493f133f
LB
627 .desc = "MWAIT 0x33",
628 .flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
629 .exit_latency = 124,
630 .target_residency = 800,
631 .enter = &intel_idle,
28ba086e 632 .enter_s2idle = intel_idle_s2idle, },
493f133f 633 {
de09cdd0 634 .name = "C8",
493f133f
LB
635 .desc = "MWAIT 0x40",
636 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 637 .exit_latency = 200,
493f133f
LB
638 .target_residency = 800,
639 .enter = &intel_idle,
28ba086e 640 .enter_s2idle = intel_idle_s2idle, },
135919a3 641 {
de09cdd0 642 .name = "C9",
135919a3
LB
643 .desc = "MWAIT 0x50",
644 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
645 .exit_latency = 480,
646 .target_residency = 5000,
647 .enter = &intel_idle,
28ba086e 648 .enter_s2idle = intel_idle_s2idle, },
493f133f 649 {
de09cdd0 650 .name = "C10",
493f133f
LB
651 .desc = "MWAIT 0x60",
652 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
653 .exit_latency = 890,
654 .target_residency = 5000,
655 .enter = &intel_idle,
28ba086e 656 .enter_s2idle = intel_idle_s2idle, },
493f133f
LB
657 {
658 .enter = NULL }
659};
660
f9e71657
LB
661static struct cpuidle_state skx_cstates[] = {
662 {
de09cdd0 663 .name = "C1",
f9e71657
LB
664 .desc = "MWAIT 0x00",
665 .flags = MWAIT2flg(0x00),
666 .exit_latency = 2,
667 .target_residency = 2,
668 .enter = &intel_idle,
28ba086e 669 .enter_s2idle = intel_idle_s2idle, },
f9e71657 670 {
de09cdd0 671 .name = "C1E",
f9e71657
LB
672 .desc = "MWAIT 0x01",
673 .flags = MWAIT2flg(0x01),
674 .exit_latency = 10,
675 .target_residency = 20,
676 .enter = &intel_idle,
28ba086e 677 .enter_s2idle = intel_idle_s2idle, },
f9e71657 678 {
de09cdd0 679 .name = "C6",
f9e71657
LB
680 .desc = "MWAIT 0x20",
681 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
682 .exit_latency = 133,
683 .target_residency = 600,
684 .enter = &intel_idle,
28ba086e 685 .enter_s2idle = intel_idle_s2idle, },
f9e71657
LB
686 {
687 .enter = NULL }
688};
689
ba0dc81e 690static struct cpuidle_state atom_cstates[] = {
e022e7eb 691 {
de09cdd0 692 .name = "C1E",
26717172 693 .desc = "MWAIT 0x00",
b82b6cca 694 .flags = MWAIT2flg(0x00),
32e95180
LB
695 .exit_latency = 10,
696 .target_residency = 20,
5fe2e527 697 .enter = &intel_idle,
28ba086e 698 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 699 {
de09cdd0 700 .name = "C2",
26717172 701 .desc = "MWAIT 0x10",
b82b6cca 702 .flags = MWAIT2flg(0x10),
26717172 703 .exit_latency = 20,
26717172 704 .target_residency = 80,
5fe2e527 705 .enter = &intel_idle,
28ba086e 706 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 707 {
de09cdd0 708 .name = "C4",
26717172 709 .desc = "MWAIT 0x30",
b82b6cca 710 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 711 .exit_latency = 100,
26717172 712 .target_residency = 400,
5fe2e527 713 .enter = &intel_idle,
28ba086e 714 .enter_s2idle = intel_idle_s2idle, },
e022e7eb 715 {
de09cdd0 716 .name = "C6",
7fcca7d9 717 .desc = "MWAIT 0x52",
b82b6cca 718 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
7fcca7d9 719 .exit_latency = 140,
7fcca7d9 720 .target_residency = 560,
5fe2e527 721 .enter = &intel_idle,
28ba086e 722 .enter_s2idle = intel_idle_s2idle, },
e022e7eb
LB
723 {
724 .enter = NULL }
26717172 725};
5e7ec268
AS
726static struct cpuidle_state tangier_cstates[] = {
727 {
de09cdd0 728 .name = "C1",
5e7ec268
AS
729 .desc = "MWAIT 0x00",
730 .flags = MWAIT2flg(0x00),
731 .exit_latency = 1,
732 .target_residency = 4,
733 .enter = &intel_idle,
28ba086e 734 .enter_s2idle = intel_idle_s2idle, },
5e7ec268 735 {
de09cdd0 736 .name = "C4",
5e7ec268
AS
737 .desc = "MWAIT 0x30",
738 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
739 .exit_latency = 100,
740 .target_residency = 400,
741 .enter = &intel_idle,
28ba086e 742 .enter_s2idle = intel_idle_s2idle, },
5e7ec268 743 {
de09cdd0 744 .name = "C6",
5e7ec268
AS
745 .desc = "MWAIT 0x52",
746 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
747 .exit_latency = 140,
748 .target_residency = 560,
749 .enter = &intel_idle,
28ba086e 750 .enter_s2idle = intel_idle_s2idle, },
5e7ec268 751 {
de09cdd0 752 .name = "C7",
5e7ec268
AS
753 .desc = "MWAIT 0x60",
754 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
755 .exit_latency = 1200,
756 .target_residency = 4000,
757 .enter = &intel_idle,
28ba086e 758 .enter_s2idle = intel_idle_s2idle, },
5e7ec268 759 {
de09cdd0 760 .name = "C9",
5e7ec268
AS
761 .desc = "MWAIT 0x64",
762 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
763 .exit_latency = 10000,
764 .target_residency = 20000,
765 .enter = &intel_idle,
28ba086e 766 .enter_s2idle = intel_idle_s2idle, },
5e7ec268
AS
767 {
768 .enter = NULL }
769};
88390996 770static struct cpuidle_state avn_cstates[] = {
fab04b22 771 {
de09cdd0 772 .name = "C1",
fab04b22 773 .desc = "MWAIT 0x00",
b82b6cca 774 .flags = MWAIT2flg(0x00),
fab04b22
LB
775 .exit_latency = 2,
776 .target_residency = 2,
5fe2e527 777 .enter = &intel_idle,
28ba086e 778 .enter_s2idle = intel_idle_s2idle, },
fab04b22 779 {
de09cdd0 780 .name = "C6",
fab04b22 781 .desc = "MWAIT 0x51",
b82b6cca 782 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
fab04b22
LB
783 .exit_latency = 15,
784 .target_residency = 45,
5fe2e527 785 .enter = &intel_idle,
28ba086e 786 .enter_s2idle = intel_idle_s2idle, },
88390996
JL
787 {
788 .enter = NULL }
fab04b22 789};
281baf7a
DC
790static struct cpuidle_state knl_cstates[] = {
791 {
de09cdd0 792 .name = "C1",
281baf7a
DC
793 .desc = "MWAIT 0x00",
794 .flags = MWAIT2flg(0x00),
795 .exit_latency = 1,
796 .target_residency = 2,
797 .enter = &intel_idle,
28ba086e 798 .enter_s2idle = intel_idle_s2idle },
281baf7a 799 {
de09cdd0 800 .name = "C6",
281baf7a
DC
801 .desc = "MWAIT 0x10",
802 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
803 .exit_latency = 120,
804 .target_residency = 500,
805 .enter = &intel_idle,
28ba086e 806 .enter_s2idle = intel_idle_s2idle },
281baf7a
DC
807 {
808 .enter = NULL }
809};
26717172 810
5dcef694
LB
811static struct cpuidle_state bxt_cstates[] = {
812 {
de09cdd0 813 .name = "C1",
5dcef694
LB
814 .desc = "MWAIT 0x00",
815 .flags = MWAIT2flg(0x00),
816 .exit_latency = 2,
817 .target_residency = 2,
818 .enter = &intel_idle,
28ba086e 819 .enter_s2idle = intel_idle_s2idle, },
5dcef694 820 {
de09cdd0 821 .name = "C1E",
5dcef694
LB
822 .desc = "MWAIT 0x01",
823 .flags = MWAIT2flg(0x01),
824 .exit_latency = 10,
825 .target_residency = 20,
826 .enter = &intel_idle,
28ba086e 827 .enter_s2idle = intel_idle_s2idle, },
5dcef694 828 {
de09cdd0 829 .name = "C6",
5dcef694
LB
830 .desc = "MWAIT 0x20",
831 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
832 .exit_latency = 133,
833 .target_residency = 133,
834 .enter = &intel_idle,
28ba086e 835 .enter_s2idle = intel_idle_s2idle, },
5dcef694 836 {
de09cdd0 837 .name = "C7s",
5dcef694
LB
838 .desc = "MWAIT 0x31",
839 .flags = MWAIT2flg(0x31) | CPUIDLE_FLAG_TLB_FLUSHED,
840 .exit_latency = 155,
841 .target_residency = 155,
842 .enter = &intel_idle,
28ba086e 843 .enter_s2idle = intel_idle_s2idle, },
5dcef694 844 {
de09cdd0 845 .name = "C8",
5dcef694
LB
846 .desc = "MWAIT 0x40",
847 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
848 .exit_latency = 1000,
849 .target_residency = 1000,
850 .enter = &intel_idle,
28ba086e 851 .enter_s2idle = intel_idle_s2idle, },
5dcef694 852 {
de09cdd0 853 .name = "C9",
5dcef694
LB
854 .desc = "MWAIT 0x50",
855 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
856 .exit_latency = 2000,
857 .target_residency = 2000,
858 .enter = &intel_idle,
28ba086e 859 .enter_s2idle = intel_idle_s2idle, },
5dcef694 860 {
de09cdd0 861 .name = "C10",
5dcef694
LB
862 .desc = "MWAIT 0x60",
863 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
864 .exit_latency = 10000,
865 .target_residency = 10000,
866 .enter = &intel_idle,
28ba086e 867 .enter_s2idle = intel_idle_s2idle, },
5dcef694
LB
868 {
869 .enter = NULL }
870};
871
0080d65b
JP
872static struct cpuidle_state dnv_cstates[] = {
873 {
de09cdd0 874 .name = "C1",
0080d65b
JP
875 .desc = "MWAIT 0x00",
876 .flags = MWAIT2flg(0x00),
877 .exit_latency = 2,
878 .target_residency = 2,
879 .enter = &intel_idle,
28ba086e 880 .enter_s2idle = intel_idle_s2idle, },
0080d65b 881 {
de09cdd0 882 .name = "C1E",
0080d65b
JP
883 .desc = "MWAIT 0x01",
884 .flags = MWAIT2flg(0x01),
885 .exit_latency = 10,
886 .target_residency = 20,
887 .enter = &intel_idle,
28ba086e 888 .enter_s2idle = intel_idle_s2idle, },
0080d65b 889 {
de09cdd0 890 .name = "C6",
0080d65b
JP
891 .desc = "MWAIT 0x20",
892 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
893 .exit_latency = 50,
894 .target_residency = 500,
895 .enter = &intel_idle,
28ba086e 896 .enter_s2idle = intel_idle_s2idle, },
0080d65b
JP
897 {
898 .enter = NULL }
899};
900
26717172
LB
901/**
902 * intel_idle
903 * @dev: cpuidle_device
46bcfad7 904 * @drv: cpuidle driver
e978aa7d 905 * @index: index of cpuidle state
26717172 906 *
63ff07be 907 * Must be called under local_irq_disable().
26717172 908 */
6727ad9e
CM
909static __cpuidle int intel_idle(struct cpuidle_device *dev,
910 struct cpuidle_driver *drv, int index)
26717172
LB
911{
912 unsigned long ecx = 1; /* break on interrupt flag */
46bcfad7 913 struct cpuidle_state *state = &drv->states[index];
b1beab48 914 unsigned long eax = flg2MWAIT(state->flags);
26717172 915 unsigned int cstate;
26717172
LB
916
917 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
918
6110a1f4 919 /*
43858b4f
AL
920 * NB: if CPUIDLE_FLAG_TLB_FLUSHED is set, this idle transition
921 * will probably flush the TLB. It's not guaranteed to flush
922 * the TLB, though, so it's not clear that we can do anything
923 * useful with this knowledge.
6110a1f4 924 */
6110a1f4 925
26717172 926 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 927 tick_broadcast_enter();
26717172 928
16824255 929 mwait_idle_with_hints(eax, ecx);
26717172 930
26717172 931 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 932 tick_broadcast_exit();
26717172 933
e978aa7d 934 return index;
26717172
LB
935}
936
5fe2e527 937/**
28ba086e 938 * intel_idle_s2idle - simplified "enter" callback routine for suspend-to-idle
5fe2e527
RW
939 * @dev: cpuidle_device
940 * @drv: cpuidle driver
941 * @index: state index
942 */
28ba086e 943static void intel_idle_s2idle(struct cpuidle_device *dev,
5fe2e527
RW
944 struct cpuidle_driver *drv, int index)
945{
946 unsigned long ecx = 1; /* break on interrupt flag */
947 unsigned long eax = flg2MWAIT(drv->states[index].flags);
948
949 mwait_idle_with_hints(eax, ecx);
950}
951
fb1013a0 952static void __setup_broadcast_timer(bool on)
2a2d31c8 953{
76962caa
TG
954 if (on)
955 tick_broadcast_enable();
956 else
957 tick_broadcast_disable();
2a2d31c8
SL
958}
959
fb1013a0 960static void auto_demotion_disable(void)
14796fca
LB
961{
962 unsigned long long msr_bits;
963
6cfb2374 964 rdmsrl(MSR_PKG_CST_CONFIG_CONTROL, msr_bits);
b66b8b9a 965 msr_bits &= ~(icpu->auto_demotion_disable_flags);
6cfb2374 966 wrmsrl(MSR_PKG_CST_CONFIG_CONTROL, msr_bits);
14796fca 967}
fb1013a0 968static void c1e_promotion_disable(void)
32e95180
LB
969{
970 unsigned long long msr_bits;
971
972 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
973 msr_bits &= ~0x2;
974 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
975}
14796fca 976
b66b8b9a
AK
977static const struct idle_cpu idle_cpu_nehalem = {
978 .state_table = nehalem_cstates,
b66b8b9a 979 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
32e95180 980 .disable_promotion_to_c1e = true,
b66b8b9a
AK
981};
982
983static const struct idle_cpu idle_cpu_atom = {
984 .state_table = atom_cstates,
985};
986
5e7ec268
AS
987static const struct idle_cpu idle_cpu_tangier = {
988 .state_table = tangier_cstates,
989};
990
b66b8b9a
AK
991static const struct idle_cpu idle_cpu_lincroft = {
992 .state_table = atom_cstates,
993 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
994};
995
996static const struct idle_cpu idle_cpu_snb = {
997 .state_table = snb_cstates,
32e95180 998 .disable_promotion_to_c1e = true,
b66b8b9a
AK
999};
1000
718987d6
LB
1001static const struct idle_cpu idle_cpu_byt = {
1002 .state_table = byt_cstates,
1003 .disable_promotion_to_c1e = true,
8c058d53 1004 .byt_auto_demotion_disable_flag = true,
718987d6
LB
1005};
1006
cab07a56
LB
1007static const struct idle_cpu idle_cpu_cht = {
1008 .state_table = cht_cstates,
1009 .disable_promotion_to_c1e = true,
1010 .byt_auto_demotion_disable_flag = true,
1011};
1012
6edab08c
LB
1013static const struct idle_cpu idle_cpu_ivb = {
1014 .state_table = ivb_cstates,
32e95180 1015 .disable_promotion_to_c1e = true,
6edab08c
LB
1016};
1017
0138d8f0
LB
1018static const struct idle_cpu idle_cpu_ivt = {
1019 .state_table = ivt_cstates,
1020 .disable_promotion_to_c1e = true,
1021};
1022
85a4d2d4
LB
1023static const struct idle_cpu idle_cpu_hsw = {
1024 .state_table = hsw_cstates,
32e95180 1025 .disable_promotion_to_c1e = true,
85a4d2d4
LB
1026};
1027
a138b568
LB
1028static const struct idle_cpu idle_cpu_bdw = {
1029 .state_table = bdw_cstates,
1030 .disable_promotion_to_c1e = true,
1031};
1032
493f133f
LB
1033static const struct idle_cpu idle_cpu_skl = {
1034 .state_table = skl_cstates,
1035 .disable_promotion_to_c1e = true,
1036};
1037
f9e71657
LB
1038static const struct idle_cpu idle_cpu_skx = {
1039 .state_table = skx_cstates,
1040 .disable_promotion_to_c1e = true,
1041};
493f133f 1042
fab04b22
LB
1043static const struct idle_cpu idle_cpu_avn = {
1044 .state_table = avn_cstates,
1045 .disable_promotion_to_c1e = true,
1046};
1047
281baf7a
DC
1048static const struct idle_cpu idle_cpu_knl = {
1049 .state_table = knl_cstates,
1050};
1051
5dcef694
LB
1052static const struct idle_cpu idle_cpu_bxt = {
1053 .state_table = bxt_cstates,
1054 .disable_promotion_to_c1e = true,
1055};
1056
0080d65b
JP
1057static const struct idle_cpu idle_cpu_dnv = {
1058 .state_table = dnv_cstates,
1059 .disable_promotion_to_c1e = true,
1060};
1061
b66b8b9a
AK
1062#define ICPU(model, cpu) \
1063 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
1064
d5cdc3c4 1065static const struct x86_cpu_id intel_idle_ids[] __initconst = {
db73c5a8
DH
1066 ICPU(INTEL_FAM6_NEHALEM_EP, idle_cpu_nehalem),
1067 ICPU(INTEL_FAM6_NEHALEM, idle_cpu_nehalem),
4b3b234f 1068 ICPU(INTEL_FAM6_NEHALEM_G, idle_cpu_nehalem),
db73c5a8
DH
1069 ICPU(INTEL_FAM6_WESTMERE, idle_cpu_nehalem),
1070 ICPU(INTEL_FAM6_WESTMERE_EP, idle_cpu_nehalem),
1071 ICPU(INTEL_FAM6_NEHALEM_EX, idle_cpu_nehalem),
1072 ICPU(INTEL_FAM6_ATOM_PINEVIEW, idle_cpu_atom),
1073 ICPU(INTEL_FAM6_ATOM_LINCROFT, idle_cpu_lincroft),
1074 ICPU(INTEL_FAM6_WESTMERE_EX, idle_cpu_nehalem),
1075 ICPU(INTEL_FAM6_SANDYBRIDGE, idle_cpu_snb),
1076 ICPU(INTEL_FAM6_SANDYBRIDGE_X, idle_cpu_snb),
1077 ICPU(INTEL_FAM6_ATOM_CEDARVIEW, idle_cpu_atom),
1078 ICPU(INTEL_FAM6_ATOM_SILVERMONT1, idle_cpu_byt),
5e7ec268 1079 ICPU(INTEL_FAM6_ATOM_MERRIFIELD, idle_cpu_tangier),
db73c5a8
DH
1080 ICPU(INTEL_FAM6_ATOM_AIRMONT, idle_cpu_cht),
1081 ICPU(INTEL_FAM6_IVYBRIDGE, idle_cpu_ivb),
1082 ICPU(INTEL_FAM6_IVYBRIDGE_X, idle_cpu_ivt),
1083 ICPU(INTEL_FAM6_HASWELL_CORE, idle_cpu_hsw),
1084 ICPU(INTEL_FAM6_HASWELL_X, idle_cpu_hsw),
1085 ICPU(INTEL_FAM6_HASWELL_ULT, idle_cpu_hsw),
1086 ICPU(INTEL_FAM6_HASWELL_GT3E, idle_cpu_hsw),
1087 ICPU(INTEL_FAM6_ATOM_SILVERMONT2, idle_cpu_avn),
1088 ICPU(INTEL_FAM6_BROADWELL_CORE, idle_cpu_bdw),
1089 ICPU(INTEL_FAM6_BROADWELL_GT3E, idle_cpu_bdw),
1090 ICPU(INTEL_FAM6_BROADWELL_X, idle_cpu_bdw),
1091 ICPU(INTEL_FAM6_BROADWELL_XEON_D, idle_cpu_bdw),
1092 ICPU(INTEL_FAM6_SKYLAKE_MOBILE, idle_cpu_skl),
1093 ICPU(INTEL_FAM6_SKYLAKE_DESKTOP, idle_cpu_skl),
1094 ICPU(INTEL_FAM6_KABYLAKE_MOBILE, idle_cpu_skl),
1095 ICPU(INTEL_FAM6_KABYLAKE_DESKTOP, idle_cpu_skl),
1096 ICPU(INTEL_FAM6_SKYLAKE_X, idle_cpu_skx),
1097 ICPU(INTEL_FAM6_XEON_PHI_KNL, idle_cpu_knl),
a2c1bc64 1098 ICPU(INTEL_FAM6_XEON_PHI_KNM, idle_cpu_knl),
db73c5a8 1099 ICPU(INTEL_FAM6_ATOM_GOLDMONT, idle_cpu_bxt),
1b2e8768 1100 ICPU(INTEL_FAM6_ATOM_GEMINI_LAKE, idle_cpu_bxt),
0080d65b 1101 ICPU(INTEL_FAM6_ATOM_DENVERTON, idle_cpu_dnv),
b66b8b9a
AK
1102 {}
1103};
b66b8b9a 1104
26717172
LB
1105/*
1106 * intel_idle_probe()
1107 */
00f3e755 1108static int __init intel_idle_probe(void)
26717172 1109{
c4236282 1110 unsigned int eax, ebx, ecx;
b66b8b9a 1111 const struct x86_cpu_id *id;
26717172
LB
1112
1113 if (max_cstate == 0) {
654d08a4 1114 pr_debug("disabled\n");
26717172
LB
1115 return -EPERM;
1116 }
1117
b66b8b9a
AK
1118 id = x86_match_cpu(intel_idle_ids);
1119 if (!id) {
1120 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
1121 boot_cpu_data.x86 == 6)
654d08a4
JP
1122 pr_debug("does not run on family %d model %d\n",
1123 boot_cpu_data.x86, boot_cpu_data.x86_model);
26717172 1124 return -ENODEV;
b66b8b9a 1125 }
26717172
LB
1126
1127 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
1128 return -ENODEV;
1129
c4236282 1130 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
26717172
LB
1131
1132 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
5c2a9f06
TR
1133 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
1134 !mwait_substates)
26717172 1135 return -ENODEV;
26717172 1136
654d08a4 1137 pr_debug("MWAIT substates: 0x%x\n", mwait_substates);
26717172 1138
b66b8b9a
AK
1139 icpu = (const struct idle_cpu *)id->driver_data;
1140 cpuidle_state_table = icpu->state_table;
26717172 1141
654d08a4
JP
1142 pr_debug("v" INTEL_IDLE_VERSION " model 0x%X\n",
1143 boot_cpu_data.x86_model);
26717172 1144
26717172
LB
1145 return 0;
1146}
1147
1148/*
1149 * intel_idle_cpuidle_devices_uninit()
ca42489d 1150 * Unregisters the cpuidle devices.
26717172
LB
1151 */
1152static void intel_idle_cpuidle_devices_uninit(void)
1153{
1154 int i;
1155 struct cpuidle_device *dev;
1156
1157 for_each_online_cpu(i) {
1158 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
1159 cpuidle_unregister_device(dev);
1160 }
26717172 1161}
0138d8f0
LB
1162
1163/*
d70e28f5 1164 * ivt_idle_state_table_update(void)
0138d8f0 1165 *
d70e28f5 1166 * Tune IVT multi-socket targets
0138d8f0
LB
1167 * Assumption: num_sockets == (max_package_num + 1)
1168 */
d70e28f5 1169static void ivt_idle_state_table_update(void)
0138d8f0
LB
1170{
1171 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
d70e28f5
LB
1172 int cpu, package_num, num_sockets = 1;
1173
1174 for_each_online_cpu(cpu) {
1175 package_num = topology_physical_package_id(cpu);
1176 if (package_num + 1 > num_sockets) {
1177 num_sockets = package_num + 1;
1178
1179 if (num_sockets > 4) {
1180 cpuidle_state_table = ivt_cstates_8s;
1181 return;
0138d8f0
LB
1182 }
1183 }
d70e28f5
LB
1184 }
1185
1186 if (num_sockets > 2)
1187 cpuidle_state_table = ivt_cstates_4s;
1188
1189 /* else, 1 and 2 socket systems use default ivt_cstates */
1190}
5dcef694
LB
1191
1192/*
1193 * Translate IRTL (Interrupt Response Time Limit) MSR to usec
1194 */
1195
1196static unsigned int irtl_ns_units[] = {
1197 1, 32, 1024, 32768, 1048576, 33554432, 0, 0 };
1198
1199static unsigned long long irtl_2_usec(unsigned long long irtl)
1200{
1201 unsigned long long ns;
1202
3451ab3e
JB
1203 if (!irtl)
1204 return 0;
1205
bef45096 1206 ns = irtl_ns_units[(irtl >> 10) & 0x7];
5dcef694
LB
1207
1208 return div64_u64((irtl & 0x3FF) * ns, 1000);
1209}
1210/*
1211 * bxt_idle_state_table_update(void)
1212 *
1213 * On BXT, we trust the IRTL to show the definitive maximum latency
1214 * We use the same value for target_residency.
1215 */
1216static void bxt_idle_state_table_update(void)
1217{
1218 unsigned long long msr;
3451ab3e 1219 unsigned int usec;
5dcef694
LB
1220
1221 rdmsrl(MSR_PKGC6_IRTL, msr);
3451ab3e
JB
1222 usec = irtl_2_usec(msr);
1223 if (usec) {
5dcef694
LB
1224 bxt_cstates[2].exit_latency = usec;
1225 bxt_cstates[2].target_residency = usec;
1226 }
1227
1228 rdmsrl(MSR_PKGC7_IRTL, msr);
3451ab3e
JB
1229 usec = irtl_2_usec(msr);
1230 if (usec) {
5dcef694
LB
1231 bxt_cstates[3].exit_latency = usec;
1232 bxt_cstates[3].target_residency = usec;
1233 }
1234
1235 rdmsrl(MSR_PKGC8_IRTL, msr);
3451ab3e
JB
1236 usec = irtl_2_usec(msr);
1237 if (usec) {
5dcef694
LB
1238 bxt_cstates[4].exit_latency = usec;
1239 bxt_cstates[4].target_residency = usec;
1240 }
1241
1242 rdmsrl(MSR_PKGC9_IRTL, msr);
3451ab3e
JB
1243 usec = irtl_2_usec(msr);
1244 if (usec) {
5dcef694
LB
1245 bxt_cstates[5].exit_latency = usec;
1246 bxt_cstates[5].target_residency = usec;
1247 }
1248
1249 rdmsrl(MSR_PKGC10_IRTL, msr);
3451ab3e
JB
1250 usec = irtl_2_usec(msr);
1251 if (usec) {
5dcef694
LB
1252 bxt_cstates[6].exit_latency = usec;
1253 bxt_cstates[6].target_residency = usec;
1254 }
1255
1256}
d70e28f5
LB
1257/*
1258 * sklh_idle_state_table_update(void)
1259 *
1260 * On SKL-H (model 0x5e) disable C8 and C9 if:
1261 * C10 is enabled and SGX disabled
1262 */
1263static void sklh_idle_state_table_update(void)
1264{
1265 unsigned long long msr;
1266 unsigned int eax, ebx, ecx, edx;
1267
1268
1269 /* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
1270 if (max_cstate <= 7)
1271 return;
1272
1273 /* if PC10 not present in CPUID.MWAIT.EDX */
1274 if ((mwait_substates & (0xF << 28)) == 0)
1275 return;
1276
6cfb2374 1277 rdmsrl(MSR_PKG_CST_CONFIG_CONTROL, msr);
d70e28f5
LB
1278
1279 /* PC10 is not enabled in PKG C-state limit */
1280 if ((msr & 0xF) != 8)
1281 return;
1282
1283 ecx = 0;
1284 cpuid(7, &eax, &ebx, &ecx, &edx);
1285
1286 /* if SGX is present */
1287 if (ebx & (1 << 2)) {
0138d8f0 1288
d70e28f5
LB
1289 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
1290
1291 /* if SGX is enabled */
1292 if (msr & (1 << 18))
1293 return;
1294 }
1295
1296 skl_cstates[5].disabled = 1; /* C8-SKL */
1297 skl_cstates[6].disabled = 1; /* C9-SKL */
1298}
1299/*
1300 * intel_idle_state_table_update()
1301 *
1302 * Update the default state_table for this CPU-id
1303 */
1304
1305static void intel_idle_state_table_update(void)
1306{
1307 switch (boot_cpu_data.x86_model) {
1308
db73c5a8 1309 case INTEL_FAM6_IVYBRIDGE_X:
d70e28f5
LB
1310 ivt_idle_state_table_update();
1311 break;
db73c5a8 1312 case INTEL_FAM6_ATOM_GOLDMONT:
1b2e8768 1313 case INTEL_FAM6_ATOM_GEMINI_LAKE:
5dcef694
LB
1314 bxt_idle_state_table_update();
1315 break;
db73c5a8 1316 case INTEL_FAM6_SKYLAKE_DESKTOP:
d70e28f5
LB
1317 sklh_idle_state_table_update();
1318 break;
0138d8f0 1319 }
0138d8f0
LB
1320}
1321
46bcfad7
DD
1322/*
1323 * intel_idle_cpuidle_driver_init()
1324 * allocate, initialize cpuidle_states
1325 */
5469c827 1326static void __init intel_idle_cpuidle_driver_init(void)
46bcfad7
DD
1327{
1328 int cstate;
1329 struct cpuidle_driver *drv = &intel_idle_driver;
1330
0138d8f0
LB
1331 intel_idle_state_table_update();
1332
1b39e3f8 1333 cpuidle_poll_state_init(drv);
46bcfad7
DD
1334 drv->state_count = 1;
1335
e022e7eb 1336 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
24bfa950 1337 int num_substates, mwait_hint, mwait_cstate;
46bcfad7 1338
7dd0e0af 1339 if ((cpuidle_state_table[cstate].enter == NULL) &&
28ba086e 1340 (cpuidle_state_table[cstate].enter_s2idle == NULL))
e022e7eb
LB
1341 break;
1342
1343 if (cstate + 1 > max_cstate) {
654d08a4 1344 pr_info("max_cstate %d reached\n", max_cstate);
46bcfad7
DD
1345 break;
1346 }
1347
e022e7eb
LB
1348 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
1349 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
e022e7eb 1350
24bfa950 1351 /* number of sub-states for this state in CPUID.MWAIT */
e022e7eb 1352 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
46bcfad7 1353 & MWAIT_SUBSTATE_MASK;
e022e7eb 1354
24bfa950
LB
1355 /* if NO sub-states for this state in CPUID, skip it */
1356 if (num_substates == 0)
46bcfad7 1357 continue;
46bcfad7 1358
d70e28f5
LB
1359 /* if state marked as disabled, skip it */
1360 if (cpuidle_state_table[cstate].disabled != 0) {
654d08a4
JP
1361 pr_debug("state %s is disabled\n",
1362 cpuidle_state_table[cstate].name);
d70e28f5
LB
1363 continue;
1364 }
1365
1366
e022e7eb 1367 if (((mwait_cstate + 1) > 2) &&
46bcfad7
DD
1368 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
1369 mark_tsc_unstable("TSC halts in idle"
1370 " states deeper than C2");
1371
1372 drv->states[drv->state_count] = /* structure copy */
1373 cpuidle_state_table[cstate];
1374
1375 drv->state_count += 1;
1376 }
1377
8c058d53
LB
1378 if (icpu->byt_auto_demotion_disable_flag) {
1379 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1380 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1381 }
46bcfad7
DD
1382}
1383
1384
26717172 1385/*
65b7f839 1386 * intel_idle_cpu_init()
26717172 1387 * allocate, initialize, register cpuidle_devices
65b7f839 1388 * @cpu: cpu/core to initialize
26717172 1389 */
fb1013a0 1390static int intel_idle_cpu_init(unsigned int cpu)
26717172 1391{
26717172
LB
1392 struct cpuidle_device *dev;
1393
65b7f839 1394 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
65b7f839 1395 dev->cpu = cpu;
26717172 1396
65b7f839 1397 if (cpuidle_register_device(dev)) {
654d08a4 1398 pr_debug("cpuidle_register_device %d failed!\n", cpu);
65b7f839 1399 return -EIO;
26717172
LB
1400 }
1401
b66b8b9a 1402 if (icpu->auto_demotion_disable_flags)
fb1013a0 1403 auto_demotion_disable();
65b7f839 1404
dbf87ab8 1405 if (icpu->disable_promotion_to_c1e)
fb1013a0
SAS
1406 c1e_promotion_disable();
1407
1408 return 0;
1409}
1410
1411static int intel_idle_cpu_online(unsigned int cpu)
1412{
1413 struct cpuidle_device *dev;
1414
1415 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
1416 __setup_broadcast_timer(true);
1417
1418 /*
1419 * Some systems can hotplug a cpu at runtime after
1420 * the kernel has booted, we have to initialize the
1421 * driver in this case
1422 */
1423 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
1424 if (!dev->registered)
1425 return intel_idle_cpu_init(cpu);
dbf87ab8 1426
26717172
LB
1427 return 0;
1428}
26717172
LB
1429
1430static int __init intel_idle_init(void)
1431{
fb1013a0 1432 int retval;
26717172 1433
d1896049
TR
1434 /* Do not load intel_idle at all for now if idle= is passed */
1435 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1436 return -ENODEV;
1437
26717172
LB
1438 retval = intel_idle_probe();
1439 if (retval)
1440 return retval;
1441
e9df69cc
RC
1442 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1443 if (intel_idle_cpuidle_devices == NULL)
1444 return -ENOMEM;
1445
46bcfad7 1446 intel_idle_cpuidle_driver_init();
26717172
LB
1447 retval = cpuidle_register_driver(&intel_idle_driver);
1448 if (retval) {
3735d524 1449 struct cpuidle_driver *drv = cpuidle_get_driver();
654d08a4
JP
1450 printk(KERN_DEBUG pr_fmt("intel_idle yielding to %s\n"),
1451 drv ? drv->name : "none");
fb1013a0 1452 goto init_driver_fail;
26717172
LB
1453 }
1454
2259a819
RC
1455 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
1456 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
2259a819 1457
fb1013a0
SAS
1458 retval = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "idle/intel:online",
1459 intel_idle_cpu_online, NULL);
1460 if (retval < 0)
1461 goto hp_setup_fail;
26717172 1462
654d08a4
JP
1463 pr_debug("lapic_timer_reliable_states 0x%x\n",
1464 lapic_timer_reliable_states);
2259a819 1465
26717172 1466 return 0;
fb1013a0
SAS
1467
1468hp_setup_fail:
1469 intel_idle_cpuidle_devices_uninit();
1470 cpuidle_unregister_driver(&intel_idle_driver);
1471init_driver_fail:
1472 free_percpu(intel_idle_cpuidle_devices);
1473 return retval;
1474
26717172 1475}
02c4fae9 1476device_initcall(intel_idle_init);
26717172 1477
02c4fae9
PG
1478/*
1479 * We are not really modular, but we used to support that. Meaning we also
1480 * support "intel_idle.max_cstate=..." at boot and also a read-only export of
1481 * it at /sys/module/intel_idle/parameters/max_cstate -- so using module_param
1482 * is the easiest way (currently) to continue doing that.
1483 */
26717172 1484module_param(max_cstate, int, 0444);