]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/infiniband/hw/hfi1/hfi.h
IB/hfi1: Unify access to GUID entries
[mirror_ubuntu-jammy-kernel.git] / drivers / infiniband / hw / hfi1 / hfi.h
CommitLineData
77241056
MM
1#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
05d6ac1d 4 * Copyright(c) 2015, 2016 Intel Corporation.
77241056
MM
5 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
77241056
MM
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
77241056
MM
22 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
57#include <linux/io.h>
58#include <linux/fs.h>
59#include <linux/completion.h>
60#include <linux/kref.h>
61#include <linux/sched.h>
62#include <linux/cdev.h>
63#include <linux/delay.h>
64#include <linux/kthread.h>
dba715f0
DL
65#include <linux/i2c.h>
66#include <linux/i2c-algo-bit.h>
261a4351 67#include <rdma/ib_hdrs.h>
0cb2aa69 68#include <linux/rhashtable.h>
ec3f2c12 69#include <rdma/rdma_vt.h>
77241056
MM
70
71#include "chip_registers.h"
72#include "common.h"
73#include "verbs.h"
74#include "pio.h"
75#include "chip.h"
76#include "mad.h"
77#include "qsfp.h"
8ebd4cf1 78#include "platform.h"
957558c9 79#include "affinity.h"
77241056
MM
80
81/* bumped 1 from s/w major version of TrueScale */
82#define HFI1_CHIP_VERS_MAJ 3U
83
84/* don't care about this except printing */
85#define HFI1_CHIP_VERS_MIN 0U
86
87/* The Organization Unique Identifier (Mfg code), and its position in GUID */
88#define HFI1_OUI 0x001175
89#define HFI1_OUI_LSB 40
90
91#define DROP_PACKET_OFF 0
92#define DROP_PACKET_ON 1
93
94extern unsigned long hfi1_cap_mask;
95#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
96#define HFI1_CAP_UGET_MASK(mask, cap) \
97 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
98#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
99#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
100#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
101#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
102#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
103 HFI1_CAP_MISC_MASK)
a9c05e35
BM
104/* Offline Disabled Reason is 4-bits */
105#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
77241056 106
82c2611d
NV
107/*
108 * Control context is always 0 and handles the error packets.
109 * It also handles the VL15 and multicast packets.
110 */
111#define HFI1_CTRL_CTXT 0
112
2c5b521a
JR
113/*
114 * Driver context will store software counters for each of the events
115 * associated with these status registers
116 */
117#define NUM_CCE_ERR_STATUS_COUNTERS 41
118#define NUM_RCV_ERR_STATUS_COUNTERS 64
119#define NUM_MISC_ERR_STATUS_COUNTERS 13
120#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
121#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
122#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
123#define NUM_SEND_ERR_STATUS_COUNTERS 3
124#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
125#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
126
77241056
MM
127/*
128 * per driver stats, either not device nor port-specific, or
129 * summed over all of the devices and ports.
130 * They are described by name via ipathfs filesystem, so layout
131 * and number of elements can change without breaking compatibility.
132 * If members are added or deleted hfi1_statnames[] in debugfs.c must
133 * change to match.
134 */
135struct hfi1_ib_stats {
136 __u64 sps_ints; /* number of interrupts handled */
137 __u64 sps_errints; /* number of error interrupts */
138 __u64 sps_txerrs; /* tx-related packet errors */
139 __u64 sps_rcverrs; /* non-crc rcv packet errors */
140 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
141 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
142 __u64 sps_ctxts; /* number of contexts currently open */
143 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
144 __u64 sps_buffull;
145 __u64 sps_hdrfull;
146};
147
148extern struct hfi1_ib_stats hfi1_stats;
149extern const struct pci_error_handlers hfi1_pci_err_handler;
150
151/*
152 * First-cut criterion for "device is active" is
153 * two thousand dwords combined Tx, Rx traffic per
154 * 5-second interval. SMA packets are 64 dwords,
155 * and occur "a few per second", presumably each way.
156 */
157#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
158
159/*
160 * Below contains all data related to a single context (formerly called port).
161 */
162
163#ifdef CONFIG_DEBUG_FS
164struct hfi1_opcode_stats_perctx;
165#endif
166
77241056
MM
167struct ctxt_eager_bufs {
168 ssize_t size; /* total size of eager buffers */
169 u32 count; /* size of buffers array */
170 u32 numbufs; /* number of buffers allocated */
171 u32 alloced; /* number of rcvarray entries used */
172 u32 rcvtid_size; /* size of each eager rcv tid */
173 u32 threshold; /* head update threshold */
174 struct eager_buffer {
175 void *addr;
60368186 176 dma_addr_t dma;
77241056
MM
177 ssize_t len;
178 } *buffers;
179 struct {
180 void *addr;
60368186 181 dma_addr_t dma;
77241056
MM
182 } *rcvtids;
183};
184
a86cd357
MH
185struct exp_tid_set {
186 struct list_head list;
187 u32 count;
188};
189
77241056
MM
190struct hfi1_ctxtdata {
191 /* shadow the ctxt's RcvCtrl register */
192 u64 rcvctrl;
193 /* rcvhdrq base, needs mmap before useful */
194 void *rcvhdrq;
195 /* kernel virtual address where hdrqtail is updated */
196 volatile __le64 *rcvhdrtail_kvaddr;
197 /*
198 * Shared page for kernel to signal user processes that send buffers
199 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
200 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
201 */
202 unsigned long *user_event_mask;
203 /* when waiting for rcv or pioavail */
204 wait_queue_head_t wait;
205 /* rcvhdrq size (for freeing) */
206 size_t rcvhdrq_size;
207 /* number of rcvhdrq entries */
208 u16 rcvhdrq_cnt;
209 /* size of each of the rcvhdrq entries */
210 u16 rcvhdrqentsize;
211 /* mmap of hdrq, must fit in 44 bits */
60368186
TK
212 dma_addr_t rcvhdrq_dma;
213 dma_addr_t rcvhdrqtailaddr_dma;
77241056
MM
214 struct ctxt_eager_bufs egrbufs;
215 /* this receive context's assigned PIO ACK send context */
216 struct send_context *sc;
217
218 /* dynamic receive available interrupt timeout */
219 u32 rcvavail_timeout;
220 /*
221 * number of opens (including slave sub-contexts) on this instance
222 * (ignoring forks, dup, etc. for now)
223 */
224 int cnt;
225 /*
226 * how much space to leave at start of eager TID entries for
227 * protocol use, on each TID
228 */
229 /* instead of calculating it */
230 unsigned ctxt;
231 /* non-zero if ctxt is being shared. */
232 u16 subctxt_cnt;
233 /* non-zero if ctxt is being shared. */
234 u16 subctxt_id;
235 u8 uuid[16];
236 /* job key */
237 u16 jkey;
238 /* number of RcvArray groups for this context. */
239 u32 rcv_array_groups;
240 /* index of first eager TID entry. */
241 u32 eager_base;
242 /* number of expected TID entries */
243 u32 expected_count;
244 /* index of first expected TID entry. */
245 u32 expected_base;
a86cd357
MH
246
247 struct exp_tid_set tid_group_list;
248 struct exp_tid_set tid_used_list;
249 struct exp_tid_set tid_full_list;
250
77241056 251 /* lock protecting all Expected TID data */
463e6ebc 252 struct mutex exp_lock;
77241056
MM
253 /* number of pio bufs for this ctxt (all procs, if shared) */
254 u32 piocnt;
255 /* first pio buffer for this ctxt */
256 u32 pio_base;
257 /* chip offset of PIO buffers for this ctxt */
258 u32 piobufs;
259 /* per-context configuration flags */
bdf7752e 260 unsigned long flags;
77241056
MM
261 /* per-context event flags for fileops/intr communication */
262 unsigned long event_flags;
263 /* WAIT_RCV that timed out, no interrupt */
264 u32 rcvwait_to;
265 /* WAIT_PIO that timed out, no interrupt */
266 u32 piowait_to;
267 /* WAIT_RCV already happened, no wait */
268 u32 rcvnowait;
269 /* WAIT_PIO already happened, no wait */
270 u32 pionowait;
271 /* total number of polled urgent packets */
272 u32 urgent;
273 /* saved total number of polled urgent packets for poll edge trigger */
274 u32 urgent_poll;
77241056 275 /* same size as task_struct .comm[], command that opened context */
c3af8a28 276 char comm[TASK_COMM_LEN];
77241056
MM
277 /* so file ops can get at unit */
278 struct hfi1_devdata *dd;
279 /* so functions that need physical port can get it easily */
280 struct hfi1_pportdata *ppd;
281 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
282 void *subctxt_uregbase;
283 /* An array of pages for the eager receive buffers * N */
284 void *subctxt_rcvegrbuf;
285 /* An array of pages for the eager header queue entries * N */
286 void *subctxt_rcvhdr_base;
287 /* The version of the library which opened this ctxt */
288 u32 userversion;
289 /* Bitmask of active slaves */
290 u32 active_slaves;
291 /* Type of packets or conditions we want to poll for */
292 u16 poll_type;
293 /* receive packet sequence counter */
294 u8 seq_cnt;
295 u8 redirect_seq_cnt;
296 /* ctxt rcvhdrq head offset */
297 u32 head;
298 u32 pkt_count;
299 /* QPs waiting for context processing */
300 struct list_head qp_wait_list;
301 /* interrupt handling */
302 u64 imask; /* clear interrupt mask */
303 int ireg; /* clear interrupt register */
304 unsigned numa_id; /* numa node of this context */
305 /* verbs stats per CTX */
306 struct hfi1_opcode_stats_perctx *opstats;
307 /*
308 * This is the kernel thread that will keep making
309 * progress on the user sdma requests behind the scenes.
310 * There is one per context (shared contexts use the master's).
311 */
312 struct task_struct *progress;
313 struct list_head sdma_queues;
6a14c5ea 314 /* protect sdma queues */
77241056
MM
315 spinlock_t sdma_qlock;
316
affa48de
AD
317 /* Is ASPM interrupt supported for this context */
318 bool aspm_intr_supported;
319 /* ASPM state (enabled/disabled) for this context */
320 bool aspm_enabled;
321 /* Timer for re-enabling ASPM if interrupt activity quietens down */
322 struct timer_list aspm_timer;
323 /* Lock to serialize between intr, timer intr and user threads */
324 spinlock_t aspm_lock;
325 /* Is ASPM processing enabled for this context (in intr context) */
326 bool aspm_intr_enable;
327 /* Last interrupt timestamp */
328 ktime_t aspm_ts_last_intr;
329 /* Last timestamp at which we scheduled a timer for this context */
330 ktime_t aspm_ts_timer_sched;
331
77241056
MM
332 /*
333 * The interrupt handler for a particular receive context can vary
334 * throughout it's lifetime. This is not a lock protected data member so
335 * it must be updated atomically and the prev and new value must always
336 * be valid. Worst case is we process an extra interrupt and up to 64
337 * packets with the wrong interrupt handler.
338 */
f4f30031 339 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
77241056
MM
340};
341
342/*
343 * Represents a single packet at a high level. Put commonly computed things in
344 * here so we do not have to keep doing them over and over. The rule of thumb is
345 * if something is used one time to derive some value, store that something in
346 * here. If it is used multiple times, then store the result of that derivation
347 * in here.
348 */
349struct hfi1_packet {
350 void *ebuf;
351 void *hdr;
352 struct hfi1_ctxtdata *rcd;
353 __le32 *rhf_addr;
895420dd 354 struct rvt_qp *qp;
261a4351 355 struct ib_other_headers *ohdr;
77241056
MM
356 u64 rhf;
357 u32 maxcnt;
358 u32 rhqoff;
359 u32 hdrqtail;
360 int numpkt;
361 u16 tlen;
362 u16 hlen;
363 s16 etail;
364 u16 rsize;
365 u8 updegr;
366 u8 rcv_flags;
367 u8 etype;
368};
369
77241056
MM
370/*
371 * Private data for snoop/capture support.
372 */
373struct hfi1_snoop_data {
374 int mode_flag;
375 struct cdev cdev;
376 struct device *class_dev;
6a14c5ea 377 /* protect snoop data */
77241056
MM
378 spinlock_t snoop_lock;
379 struct list_head queue;
380 wait_queue_head_t waitq;
381 void *filter_value;
382 int (*filter_callback)(void *hdr, void *data, void *value);
383 u64 dcc_cfg; /* saved value of DCC Cfg register */
384};
385
386/* snoop mode_flag values */
387#define HFI1_PORT_SNOOP_MODE 1U
388#define HFI1_PORT_CAPTURE_MODE 2U
389
895420dd 390struct rvt_sge_state;
77241056
MM
391
392/*
393 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
394 * Mostly for MADs that set or query link parameters, also ipath
395 * config interfaces
396 */
397#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
398#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
399#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
400#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
401#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
402#define HFI1_IB_CFG_SPD 5 /* current Link spd */
403#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
404#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
405#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
406#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
407#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
408#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
409#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
410#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
411#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
412#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
413#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
414#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
415#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
416#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
417#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
418
419/*
420 * HFI or Host Link States
421 *
422 * These describe the states the driver thinks the logical and physical
423 * states are in. Used as an argument to set_link_state(). Implemented
424 * as bits for easy multi-state checking. The actual state can only be
425 * one.
426 */
427#define __HLS_UP_INIT_BP 0
428#define __HLS_UP_ARMED_BP 1
429#define __HLS_UP_ACTIVE_BP 2
430#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
431#define __HLS_DN_POLL_BP 4
432#define __HLS_DN_DISABLE_BP 5
433#define __HLS_DN_OFFLINE_BP 6
434#define __HLS_VERIFY_CAP_BP 7
435#define __HLS_GOING_UP_BP 8
436#define __HLS_GOING_OFFLINE_BP 9
437#define __HLS_LINK_COOLDOWN_BP 10
438
349ac71f 439#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
440#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
441#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
442#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
443#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
444#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
445#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
446#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
447#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
448#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
449#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
77241056
MM
450
451#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
0c7f77af 452#define HLS_DOWN ~(HLS_UP)
77241056
MM
453
454/* use this MTU size if none other is given */
ef699e84 455#define HFI1_DEFAULT_ACTIVE_MTU 10240
77241056 456/* use this MTU size as the default maximum */
ef699e84 457#define HFI1_DEFAULT_MAX_MTU 10240
77241056
MM
458/* default partition key */
459#define DEFAULT_PKEY 0xffff
460
461/*
462 * Possible fabric manager config parameters for fm_{get,set}_table()
463 */
464#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
465#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
466#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
467#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
468#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
469#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
470
471/*
472 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
473 * these are bits so they can be combined, e.g.
474 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
475 */
476#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
477#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
478#define HFI1_RCVCTRL_CTXT_ENB 0x04
479#define HFI1_RCVCTRL_CTXT_DIS 0x08
480#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
481#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
482#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
483#define HFI1_RCVCTRL_PKEY_DIS 0x80
484#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
485#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
486#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
487#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
488#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
489#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
490#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
491#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
492
493/* partition enforcement flags */
494#define HFI1_PART_ENFORCE_IN 0x1
495#define HFI1_PART_ENFORCE_OUT 0x2
496
497/* how often we check for synthetic counter wrap around */
498#define SYNTH_CNT_TIME 2
499
500/* Counter flags */
501#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
502#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
503#define CNTR_DISABLED 0x2 /* Disable this counter */
504#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
505#define CNTR_VL 0x8 /* Per VL counter */
a699c6c2 506#define CNTR_SDMA 0x10
77241056
MM
507#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
508#define CNTR_MODE_W 0x0
509#define CNTR_MODE_R 0x1
510
511/* VLs Supported/Operational */
512#define HFI1_MIN_VLS_SUPPORTED 1
513#define HFI1_MAX_VLS_SUPPORTED 8
514
a6cd5f08
JP
515#define HFI1_GUIDS_PER_PORT 5
516#define HFI1_PORT_GUID_INDEX 0
517
77241056
MM
518static inline void incr_cntr64(u64 *cntr)
519{
520 if (*cntr < (u64)-1LL)
521 (*cntr)++;
522}
523
524static inline void incr_cntr32(u32 *cntr)
525{
526 if (*cntr < (u32)-1LL)
527 (*cntr)++;
528}
529
530#define MAX_NAME_SIZE 64
531struct hfi1_msix_entry {
957558c9 532 enum irq_type type;
77241056
MM
533 struct msix_entry msix;
534 void *arg;
535 char name[MAX_NAME_SIZE];
957558c9 536 cpumask_t mask;
2d01c37d 537 struct irq_affinity_notify notify;
77241056
MM
538};
539
540/* per-SL CCA information */
541struct cca_timer {
542 struct hrtimer hrtimer;
543 struct hfi1_pportdata *ppd; /* read-only */
544 int sl; /* read-only */
545 u16 ccti; /* read/write - current value of CCTI */
546};
547
548struct link_down_reason {
549 /*
550 * SMA-facing value. Should be set from .latest when
551 * HLS_UP_* -> HLS_DN_* transition actually occurs.
552 */
553 u8 sma;
554 u8 latest;
555};
556
557enum {
558 LO_PRIO_TABLE,
559 HI_PRIO_TABLE,
560 MAX_PRIO_TABLE
561};
562
563struct vl_arb_cache {
6a14c5ea 564 /* protect vl arb cache */
77241056
MM
565 spinlock_t lock;
566 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
567};
568
569/*
570 * The structure below encapsulates data relevant to a physical IB Port.
571 * Current chips support only one such port, but the separation
572 * clarifies things a bit. Note that to conform to IB conventions,
573 * port-numbers are one-based. The first or only port is port1.
574 */
575struct hfi1_pportdata {
576 struct hfi1_ibport ibport_data;
577
578 struct hfi1_devdata *dd;
579 struct kobject pport_cc_kobj;
580 struct kobject sc2vl_kobj;
581 struct kobject sl2sc_kobj;
582 struct kobject vl2mtu_kobj;
583
8ebd4cf1
EH
584 /* PHY support */
585 u32 port_type;
77241056
MM
586 struct qsfp_data qsfp_info;
587
a6cd5f08
JP
588 /* GUIDs for this interface, in host order, guids[0] is a port guid */
589 u64 guids[HFI1_GUIDS_PER_PORT];
590
77241056
MM
591 /* GUID for peer interface, in host order */
592 u64 neighbor_guid;
593
594 /* up or down physical link state */
595 u32 linkup;
596
597 /*
598 * this address is mapped read-only into user processes so they can
599 * get status cheaply, whenever they want. One qword of status per port
600 */
601 u64 *statusp;
602
603 /* SendDMA related entries */
604
605 struct workqueue_struct *hfi1_wq;
606
607 /* move out of interrupt context */
608 struct work_struct link_vc_work;
609 struct work_struct link_up_work;
610 struct work_struct link_down_work;
611 struct work_struct sma_message_work;
612 struct work_struct freeze_work;
613 struct work_struct link_downgrade_work;
614 struct work_struct link_bounce_work;
673b975f 615 struct delayed_work start_link_work;
77241056
MM
616 /* host link state variables */
617 struct mutex hls_lock;
618 u32 host_link_state;
619
620 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
621
622 u32 lstate; /* logical link state */
623
624 /* these are the "32 bit" regs */
625
626 u32 ibmtu; /* The MTU programmed for this unit */
627 /*
628 * Current max size IB packet (in bytes) including IB headers, that
629 * we can send. Changes when ibmtu changes.
630 */
631 u32 ibmaxlen;
632 u32 current_egress_rate; /* units [10^6 bits/sec] */
633 /* LID programmed for this instance */
634 u16 lid;
635 /* list of pkeys programmed; 0 if not set */
636 u16 pkeys[MAX_PKEY_VALUES];
637 u16 link_width_supported;
638 u16 link_width_downgrade_supported;
639 u16 link_speed_supported;
640 u16 link_width_enabled;
641 u16 link_width_downgrade_enabled;
642 u16 link_speed_enabled;
643 u16 link_width_active;
644 u16 link_width_downgrade_tx_active;
645 u16 link_width_downgrade_rx_active;
646 u16 link_speed_active;
647 u8 vls_supported;
648 u8 vls_operational;
8a4d3444 649 u8 actual_vls_operational;
77241056
MM
650 /* LID mask control */
651 u8 lmc;
652 /* Rx Polarity inversion (compensate for ~tx on partner) */
653 u8 rx_pol_inv;
654
655 u8 hw_pidx; /* physical port index */
656 u8 port; /* IB port number and index into dd->pports - 1 */
657 /* type of neighbor node */
658 u8 neighbor_type;
659 u8 neighbor_normal;
660 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
661 u8 neighbor_port_number;
662 u8 is_sm_config_started;
663 u8 offline_disabled_reason;
664 u8 is_active_optimize_enabled;
665 u8 driver_link_ready; /* driver ready for active link */
666 u8 link_enabled; /* link enabled? */
667 u8 linkinit_reason;
668 u8 local_tx_rate; /* rate given to 8051 firmware */
f45c8dc8 669 u8 last_pstate; /* info only */
673b975f 670 u8 qsfp_retry_count;
77241056
MM
671
672 /* placeholders for IB MAD packet settings */
673 u8 overrun_threshold;
674 u8 phy_error_threshold;
675
91ab4ed3
EH
676 /* Used to override LED behavior for things like maintenance beaconing*/
677 /*
678 * Alternates per phase of blink
679 * [0] holds LED off duration, [1] holds LED on duration
680 */
681 unsigned long led_override_vals[2];
682 u8 led_override_phase; /* LSB picks from vals[] */
77241056
MM
683 atomic_t led_override_timer_active;
684 /* Used to flash LEDs in override mode */
685 struct timer_list led_override_timer;
91ab4ed3 686
77241056
MM
687 u32 sm_trap_qp;
688 u32 sa_qp;
689
690 /*
691 * cca_timer_lock protects access to the per-SL cca_timer
692 * structures (specifically the ccti member).
693 */
694 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
695 struct cca_timer cca_timer[OPA_MAX_SLS];
696
697 /* List of congestion control table entries */
698 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
699
700 /* congestion entries, each entry corresponding to a SL */
701 struct opa_congestion_setting_entry_shadow
702 congestion_entries[OPA_MAX_SLS];
703
704 /*
705 * cc_state_lock protects (write) access to the per-port
706 * struct cc_state.
707 */
708 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
709
710 struct cc_state __rcu *cc_state;
711
712 /* Total number of congestion control table entries */
713 u16 total_cct_entry;
714
715 /* Bit map identifying service level */
716 u32 cc_sl_control_map;
717
718 /* CA's max number of 64 entry units in the congestion control table */
719 u8 cc_max_table_entries;
720
4d114fdd
JJ
721 /*
722 * begin congestion log related entries
723 * cc_log_lock protects all congestion log related data
724 */
77241056 725 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
8638b77f 726 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
77241056
MM
727 u16 threshold_event_counter;
728 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
729 int cc_log_idx; /* index for logging events */
730 int cc_mad_idx; /* index for reporting events */
731 /* end congestion log related entries */
732
733 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
734
735 /* port relative counter buffer */
736 u64 *cntrs;
737 /* port relative synthetic counter buffer */
738 u64 *scntrs;
69a00b8e 739 /* port_xmit_discards are synthesized from different egress errors */
77241056 740 u64 port_xmit_discards;
69a00b8e 741 u64 port_xmit_discards_vl[C_VL_COUNT];
77241056
MM
742 u64 port_xmit_constraint_errors;
743 u64 port_rcv_constraint_errors;
744 /* count of 'link_err' interrupts from DC */
745 u64 link_downed;
746 /* number of times link retrained successfully */
747 u64 link_up;
6d014530
DL
748 /* number of times a link unknown frame was reported */
749 u64 unknown_frame_count;
77241056
MM
750 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
751 u16 port_ltp_crc_mode;
752 /* port_crc_mode_enabled is the crc we support */
753 u8 port_crc_mode_enabled;
754 /* mgmt_allowed is also returned in 'portinfo' MADs */
755 u8 mgmt_allowed;
756 u8 part_enforce; /* partition enforcement flags */
757 struct link_down_reason local_link_down_reason;
758 struct link_down_reason neigh_link_down_reason;
759 /* Value to be sent to link peer on LinkDown .*/
760 u8 remote_link_down_reason;
761 /* Error events that will cause a port bounce. */
762 u32 port_error_action;
fb9036dd 763 struct work_struct linkstate_active_work;
6c9e50f8
VM
764 /* Does this port need to prescan for FECNs */
765 bool cc_prescan;
77241056
MM
766};
767
768typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
769
770typedef void (*opcode_handler)(struct hfi1_packet *packet);
771
772/* return values for the RHF receive functions */
773#define RHF_RCV_CONTINUE 0 /* keep going */
774#define RHF_RCV_DONE 1 /* stop, this packet processed */
775#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
776
777struct rcv_array_data {
778 u8 group_size;
779 u16 ngroups;
780 u16 nctxt_extra;
781};
782
783struct per_vl_data {
784 u16 mtu;
785 struct send_context *sc;
786};
787
788/* 16 to directly index */
789#define PER_VL_SEND_CONTEXTS 16
790
791struct err_info_rcvport {
792 u8 status_and_code;
793 u64 packet_flit1;
794 u64 packet_flit2;
795};
796
797struct err_info_constraint {
798 u8 status;
799 u16 pkey;
800 u32 slid;
801};
802
803struct hfi1_temp {
804 unsigned int curr; /* current temperature */
805 unsigned int lo_lim; /* low temperature limit */
806 unsigned int hi_lim; /* high temperature limit */
807 unsigned int crit_lim; /* critical temperature limit */
808 u8 triggers; /* temperature triggers */
809};
810
dba715f0
DL
811struct hfi1_i2c_bus {
812 struct hfi1_devdata *controlling_dd; /* current controlling device */
813 struct i2c_adapter adapter; /* bus details */
814 struct i2c_algo_bit_data algo; /* bus algorithm details */
815 int num; /* bus number, 0 or 1 */
816};
817
78eb129d
DL
818/* common data between shared ASIC HFIs */
819struct hfi1_asic_data {
820 struct hfi1_devdata *dds[2]; /* back pointers */
821 struct mutex asic_resource_mutex;
dba715f0
DL
822 struct hfi1_i2c_bus *i2c_bus0;
823 struct hfi1_i2c_bus *i2c_bus1;
78eb129d
DL
824};
825
77241056
MM
826/* device data struct now contains only "general per-device" info.
827 * fields related to a physical IB port are in a hfi1_pportdata struct.
828 */
829struct sdma_engine;
830struct sdma_vl_map;
831
832#define BOARD_VERS_MAX 96 /* how long the version string can be */
833#define SERIAL_MAX 16 /* length of the serial number */
834
14553ca1 835typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
77241056
MM
836struct hfi1_devdata {
837 struct hfi1_ibdev verbs_dev; /* must be first */
838 struct list_head list;
839 /* pointers to related structs for this device */
840 /* pci access data structure */
841 struct pci_dev *pcidev;
842 struct cdev user_cdev;
843 struct cdev diag_cdev;
844 struct cdev ui_cdev;
845 struct device *user_device;
846 struct device *diag_device;
847 struct device *ui_device;
848
849 /* mem-mapped pointer to base of chip regs */
850 u8 __iomem *kregbase;
851 /* end of mem-mapped chip space excluding sendbuf and user regs */
852 u8 __iomem *kregend;
853 /* physical address of chip for io_remap, etc. */
854 resource_size_t physaddr;
855 /* receive context data */
856 struct hfi1_ctxtdata **rcd;
857 /* send context data */
858 struct send_context_info *send_contexts;
859 /* map hardware send contexts to software index */
860 u8 *hw_to_sw;
861 /* spinlock for allocating and releasing send context resources */
862 spinlock_t sc_lock;
863 /* Per VL data. Enough for all VLs but not all elements are set/used. */
864 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
35f6befc
JJ
865 /* lock for pio_map */
866 spinlock_t pio_map_lock;
867 /* array of kernel send contexts */
868 struct send_context **kernel_send_context;
869 /* array of vl maps */
870 struct pio_vl_map __rcu *pio_map;
77241056
MM
871 /* seqlock for sc2vl */
872 seqlock_t sc2vl_lock;
873 u64 sc2vl[4];
874 /* Send Context initialization lock. */
875 spinlock_t sc_init_lock;
876
877 /* fields common to all SDMA engines */
878
879 /* default flags to last descriptor */
880 u64 default_desc1;
881 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
882 dma_addr_t sdma_heads_phys;
883 void *sdma_pad_dma; /* DMA'ed by chip */
884 dma_addr_t sdma_pad_phys;
885 /* for deallocation */
886 size_t sdma_heads_size;
887 /* number from the chip */
888 u32 chip_sdma_engines;
889 /* num used */
890 u32 num_sdma;
891 /* lock for sdma_map */
892 spinlock_t sde_map_lock;
893 /* array of engines sized by num_sdma */
894 struct sdma_engine *per_sdma;
895 /* array of vl maps */
896 struct sdma_vl_map __rcu *sdma_map;
897 /* SPC freeze waitqueue and variable */
898 wait_queue_head_t sdma_unfreeze_wq;
899 atomic_t sdma_unfreeze_count;
900
78eb129d
DL
901 /* common data between shared ASIC HFIs in this OS */
902 struct hfi1_asic_data *asic_data;
903
77241056
MM
904 /* hfi1_pportdata, points to array of (physical) port-specific
905 * data structs, indexed by pidx (0..n-1)
906 */
907 struct hfi1_pportdata *pport;
908
909 /* mem-mapped pointer to base of PIO buffers */
910 void __iomem *piobase;
911 /*
912 * write-combining mem-mapped pointer to base of RcvArray
913 * memory.
914 */
915 void __iomem *rcvarray_wc;
916 /*
917 * credit return base - a per-NUMA range of DMA address that
918 * the chip will use to update the per-context free counter
919 */
920 struct credit_return_base *cr_base;
921
922 /* send context numbers and sizes for each type */
923 struct sc_config_sizes sc_sizes[SC_MAX];
924
925 u32 lcb_access_count; /* count of LCB users */
926
927 char *boardname; /* human readable board info */
928
929 /* device (not port) flags, basically device capabilities */
930 u32 flags;
931
932 /* reset value */
933 u64 z_int_counter;
934 u64 z_rcv_limit;
89abfc8d 935 u64 z_send_schedule;
77241056
MM
936 /* percpu int_counter */
937 u64 __percpu *int_counter;
938 u64 __percpu *rcv_limit;
89abfc8d 939 u64 __percpu *send_schedule;
77241056
MM
940 /* number of receive contexts in use by the driver */
941 u32 num_rcv_contexts;
942 /* number of pio send contexts in use by the driver */
943 u32 num_send_contexts;
944 /*
945 * number of ctxts available for PSM open
946 */
947 u32 freectxts;
affa48de
AD
948 /* total number of available user/PSM contexts */
949 u32 num_user_contexts;
77241056
MM
950 /* base receive interrupt timeout, in CSR units */
951 u32 rcv_intr_timeout_csr;
952
953 u64 __iomem *egrtidbase;
954 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
955 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
956 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
957 spinlock_t uctxt_lock; /* rcd and user context changes */
958 /* exclusive access to 8051 */
959 spinlock_t dc8051_lock;
960 /* exclusive access to 8051 memory */
961 spinlock_t dc8051_memlock;
962 int dc8051_timed_out; /* remember if the 8051 timed out */
963 /*
964 * A page that will hold event notification bitmaps for all
965 * contexts. This page will be mapped into all processes.
966 */
967 unsigned long *events;
968 /*
969 * per unit status, see also portdata statusp
970 * mapped read-only into user processes so they can get unit and
971 * IB link status cheaply
972 */
973 struct hfi1_status *status;
974 u32 freezelen; /* max length of freezemsg */
975
976 /* revision register shadow */
977 u64 revision;
978 /* Base GUID for device (network order) */
979 u64 base_guid;
980
981 /* these are the "32 bit" regs */
982
983 /* value we put in kr_rcvhdrsize */
984 u32 rcvhdrsize;
985 /* number of receive contexts the chip supports */
986 u32 chip_rcv_contexts;
987 /* number of receive array entries */
988 u32 chip_rcv_array_count;
989 /* number of PIO send contexts the chip supports */
990 u32 chip_send_contexts;
991 /* number of bytes in the PIO memory buffer */
992 u32 chip_pio_mem_size;
993 /* number of bytes in the SDMA memory buffer */
994 u32 chip_sdma_mem_size;
995
996 /* size of each rcvegrbuffer */
997 u32 rcvegrbufsize;
998 /* log2 of above */
999 u16 rcvegrbufsize_shift;
1000 /* both sides of the PCIe link are gen3 capable */
1001 u8 link_gen3_capable;
1002 /* localbus width (1, 2,4,8,16,32) from config space */
1003 u32 lbus_width;
1004 /* localbus speed in MHz */
1005 u32 lbus_speed;
1006 int unit; /* unit # of this chip */
1007 int node; /* home node of this chip */
1008
1009 /* save these PCI fields to restore after a reset */
1010 u32 pcibar0;
1011 u32 pcibar1;
1012 u32 pci_rom;
1013 u16 pci_command;
1014 u16 pcie_devctl;
1015 u16 pcie_lnkctl;
1016 u16 pcie_devctl2;
1017 u32 pci_msix0;
1018 u32 pci_lnkctl3;
1019 u32 pci_tph2;
1020
1021 /*
1022 * ASCII serial number, from flash, large enough for original
1023 * all digit strings, and longer serial number format
1024 */
1025 u8 serial[SERIAL_MAX];
1026 /* human readable board version */
1027 u8 boardversion[BOARD_VERS_MAX];
1028 u8 lbus_info[32]; /* human readable localbus info */
1029 /* chip major rev, from CceRevision */
1030 u8 majrev;
1031 /* chip minor rev, from CceRevision */
1032 u8 minrev;
1033 /* hardware ID */
1034 u8 hfi1_id;
1035 /* implementation code */
1036 u8 icode;
1037 /* default link down value (poll/sleep) */
1038 u8 link_default;
1039 /* vAU of this device */
1040 u8 vau;
1041 /* vCU of this device */
1042 u8 vcu;
1043 /* link credits of this device */
1044 u16 link_credits;
1045 /* initial vl15 credits to use */
1046 u16 vl15_init;
1047
1048 /* Misc small ints */
1049 /* Number of physical ports available */
1050 u8 num_pports;
1051 /* Lowest context number which can be used by user processes */
1052 u8 first_user_ctxt;
1053 u8 n_krcv_queues;
1054 u8 qos_shift;
1055 u8 qpn_mask;
1056
1057 u16 rhf_offset; /* offset of RHF within receive header entry */
1058 u16 irev; /* implementation revision */
1059 u16 dc8051_ver; /* 8051 firmware version */
1060
c3838b39 1061 struct platform_config platform_config;
77241056 1062 struct platform_config_cache pcfg_cache;
77241056
MM
1063
1064 struct diag_client *diag_client;
1065 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1066
1067 u8 psxmitwait_supported;
1068 /* cycle length of PS* counters in HW (in picoseconds) */
1069 u16 psxmitwait_check_rate;
77241056
MM
1070
1071 /* MSI-X information */
1072 struct hfi1_msix_entry *msix_entries;
1073 u32 num_msix_entries;
1074
1075 /* INTx information */
1076 u32 requested_intx_irq; /* did we request one? */
1077 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1078
1079 /* general interrupt: mask of handled interrupts */
1080 u64 gi_mask[CCE_NUM_INT_CSRS];
1081
1082 struct rcv_array_data rcv_entries;
1083
1084 /*
1085 * 64 bit synthetic counters
1086 */
1087 struct timer_list synth_stats_timer;
1088
1089 /*
1090 * device counters
1091 */
1092 char *cntrnames;
1093 size_t cntrnameslen;
1094 size_t ndevcntrs;
1095 u64 *cntrs;
1096 u64 *scntrs;
1097
1098 /*
1099 * remembered values for synthetic counters
1100 */
1101 u64 last_tx;
1102 u64 last_rx;
1103
1104 /*
1105 * per-port counters
1106 */
1107 size_t nportcntrs;
1108 char *portcntrnames;
1109 size_t portcntrnameslen;
1110
1111 struct hfi1_snoop_data hfi1_snoop;
1112
1113 struct err_info_rcvport err_info_rcvport;
1114 struct err_info_constraint err_info_rcv_constraint;
1115 struct err_info_constraint err_info_xmit_constraint;
1116 u8 err_info_uncorrectable;
1117 u8 err_info_fmconfig;
1118
1119 atomic_t drop_packet;
1120 u8 do_drop;
1121
2c5b521a
JR
1122 /*
1123 * Software counters for the status bits defined by the
1124 * associated error status registers
1125 */
1126 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1127 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1128 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1129 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1130 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1131 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1132 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1133
1134 /* Software counter that spans all contexts */
1135 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1136 /* Software counter that spans all DMA engines */
1137 u64 sw_send_dma_eng_err_status_cnt[
1138 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1139 /* Software counter that aggregates all cce_err_status errors */
1140 u64 sw_cce_err_status_aggregate;
2b719046
JP
1141 /* Software counter that aggregates all bypass packet rcv errors */
1142 u64 sw_rcv_bypass_packet_errors;
77241056
MM
1143 /* receive interrupt functions */
1144 rhf_rcv_function_ptr *rhf_rcv_function_map;
1145 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1146
1147 /*
1148 * Handlers for outgoing data so that snoop/capture does not
1149 * have to have its hooks in the send path
1150 */
14553ca1
MM
1151 send_routine process_pio_send;
1152 send_routine process_dma_send;
77241056
MM
1153 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1154 u64 pbc, const void *from, size_t count);
1155
1156 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1157 u8 oui1;
1158 u8 oui2;
1159 u8 oui3;
1160 /* Timer and counter used to detect RcvBufOvflCnt changes */
1161 struct timer_list rcverr_timer;
1162 u32 rcv_ovfl_cnt;
1163
77241056
MM
1164 wait_queue_head_t event_queue;
1165
1166 /* Save the enabled LCB error bits */
1167 u64 lcb_err_en;
1168 u8 dc_shutdown;
46b010d3
MB
1169
1170 /* receive context tail dummy address */
1171 __le64 *rcvhdrtail_dummy_kvaddr;
60368186 1172 dma_addr_t rcvhdrtail_dummy_dma;
affa48de 1173
e154f127 1174 bool eprom_available; /* true if EPROM is available for this device */
affa48de
AD
1175 bool aspm_supported; /* Does HW support ASPM */
1176 bool aspm_enabled; /* ASPM state: enabled/disabled */
1177 /* Serialize ASPM enable/disable between multiple verbs contexts */
1178 spinlock_t aspm_lock;
1179 /* Number of verbs contexts which have disabled ASPM */
1180 atomic_t aspm_disabled_cnt;
957558c9
MH
1181
1182 struct hfi1_affinity *affinity;
0cb2aa69 1183 struct rhashtable sdma_rht;
e11ffbd5 1184 struct kobject kobj;
77241056
MM
1185};
1186
1187/* 8051 firmware version helper */
1188#define dc8051_ver(a, b) ((a) << 8 | (b))
939b6ca8
IW
1189#define dc8051_ver_maj(a) ((a & 0xff00) >> 8)
1190#define dc8051_ver_min(a) (a & 0x00ff)
77241056
MM
1191
1192/* f_put_tid types */
1193#define PT_EXPECTED 0
1194#define PT_EAGER 1
1195#define PT_INVALID 2
1196
06e0ffa6 1197struct tid_rb_node;
f727a0c3 1198struct mmu_rb_node;
e0b09ac5 1199struct mmu_rb_handler;
f727a0c3 1200
77241056
MM
1201/* Private data for file operations */
1202struct hfi1_filedata {
1203 struct hfi1_ctxtdata *uctxt;
1204 unsigned subctxt;
1205 struct hfi1_user_sdma_comp_q *cq;
1206 struct hfi1_user_sdma_pkt_q *pq;
1207 /* for cpu affinity; -1 if none */
1208 int rec_cpu_num;
a7922f7d 1209 u32 tid_n_pinned;
e0b09ac5 1210 struct mmu_rb_handler *handler;
06e0ffa6 1211 struct tid_rb_node **entry_to_rb;
a86cd357
MH
1212 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1213 u32 tid_limit;
1214 u32 tid_used;
a86cd357
MH
1215 u32 *invalid_tids;
1216 u32 invalid_tid_idx;
06e0ffa6
MH
1217 /* protect invalid_tids array and invalid_tid_idx */
1218 spinlock_t invalid_lock;
3faa3d9a 1219 struct mm_struct *mm;
77241056
MM
1220};
1221
1222extern struct list_head hfi1_dev_list;
1223extern spinlock_t hfi1_devs_lock;
1224struct hfi1_devdata *hfi1_lookup(int unit);
1225extern u32 hfi1_cpulist_count;
1226extern unsigned long *hfi1_cpulist;
1227
1228extern unsigned int snoop_drop_send;
1229extern unsigned int snoop_force_capture;
1230int hfi1_init(struct hfi1_devdata *, int);
1231int hfi1_count_units(int *npresentp, int *nupp);
1232int hfi1_count_active_units(void);
1233
1234int hfi1_diag_add(struct hfi1_devdata *);
1235void hfi1_diag_remove(struct hfi1_devdata *);
1236void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1237
1238void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1239
1240int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1241int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1242int hfi1_create_ctxts(struct hfi1_devdata *dd);
957558c9 1243struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32, int);
77241056
MM
1244void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1245 struct hfi1_devdata *, u8, u8);
1246void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1247
f4f30031
DL
1248int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1249int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1250int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
fb9036dd 1251void set_all_slowpath(struct hfi1_devdata *dd);
f4f30031 1252
d6373019
SS
1253extern const struct pci_device_id hfi1_pci_tbl[];
1254
f4f30031
DL
1255/* receive packet handler dispositions */
1256#define RCV_PKT_OK 0x0 /* keep going */
1257#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1258#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1259
1260/* calculate the current RHF address */
1261static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1262{
1263 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1264}
1265
77241056
MM
1266int hfi1_reset_device(int);
1267
1268/* return the driver's idea of the logical OPA port state */
1269static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1270{
1271 return ppd->lstate; /* use the cached value */
1272}
1273
fb9036dd
JS
1274void receive_interrupt_work(struct work_struct *work);
1275
1276/* extract service channel from header and rhf */
261a4351 1277static inline int hdr2sc(struct ib_header *hdr, u64 rhf)
fb9036dd
JS
1278{
1279 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
b736a469 1280 ((!!(rhf_dc_info(rhf))) << 4);
fb9036dd
JS
1281}
1282
08fe16f6
MH
1283#define HFI1_JKEY_WIDTH 16
1284#define HFI1_JKEY_MASK (BIT(16) - 1)
1285#define HFI1_ADMIN_JKEY_RANGE 32
1286
1287/*
1288 * J_KEYs are split and allocated in the following groups:
1289 * 0 - 31 - users with administrator privileges
1290 * 32 - 63 - kernel protocols using KDETH packets
1291 * 64 - 65535 - all other users using KDETH packets
1292 */
77241056
MM
1293static inline u16 generate_jkey(kuid_t uid)
1294{
08fe16f6
MH
1295 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1296
1297 if (capable(CAP_SYS_ADMIN))
1298 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1299 else if (jkey < 64)
1300 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1301
1302 return jkey;
77241056
MM
1303}
1304
1305/*
1306 * active_egress_rate
1307 *
1308 * returns the active egress rate in units of [10^6 bits/sec]
1309 */
1310static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1311{
1312 u16 link_speed = ppd->link_speed_active;
1313 u16 link_width = ppd->link_width_active;
1314 u32 egress_rate;
1315
1316 if (link_speed == OPA_LINK_SPEED_25G)
1317 egress_rate = 25000;
1318 else /* assume OPA_LINK_SPEED_12_5G */
1319 egress_rate = 12500;
1320
1321 switch (link_width) {
1322 case OPA_LINK_WIDTH_4X:
1323 egress_rate *= 4;
1324 break;
1325 case OPA_LINK_WIDTH_3X:
1326 egress_rate *= 3;
1327 break;
1328 case OPA_LINK_WIDTH_2X:
1329 egress_rate *= 2;
1330 break;
1331 default:
1332 /* assume IB_WIDTH_1X */
1333 break;
1334 }
1335
1336 return egress_rate;
1337}
1338
1339/*
1340 * egress_cycles
1341 *
1342 * Returns the number of 'fabric clock cycles' to egress a packet
1343 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1344 * rate is (approximately) 805 MHz, the units of the returned value
1345 * are (1/805 MHz).
1346 */
1347static inline u32 egress_cycles(u32 len, u32 rate)
1348{
1349 u32 cycles;
1350
1351 /*
1352 * cycles is:
1353 *
1354 * (length) [bits] / (rate) [bits/sec]
1355 * ---------------------------------------------------
1356 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1357 */
1358
1359 cycles = len * 8; /* bits */
1360 cycles *= 805;
1361 cycles /= rate;
1362
1363 return cycles;
1364}
1365
1366void set_link_ipg(struct hfi1_pportdata *ppd);
1367void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1368 u32 rqpn, u8 svc_type);
895420dd 1369void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
77241056
MM
1370 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1371 const struct ib_grh *old_grh);
e38d1e4f
SS
1372#define PKEY_CHECK_INVALID -1
1373int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1374 u8 sc5, int8_t s_pkey_index);
77241056
MM
1375
1376#define PACKET_EGRESS_TIMEOUT 350
1377static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1378{
1379 /* Pause at least 1us, to ensure chip returns all credits */
1380 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1381
1382 udelay(usec ? usec : 1);
1383}
1384
1385/**
1386 * sc_to_vlt() reverse lookup sc to vl
1387 * @dd - devdata
1388 * @sc5 - 5 bit sc
1389 */
1390static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1391{
1392 unsigned seq;
1393 u8 rval;
1394
1395 if (sc5 >= OPA_MAX_SCS)
1396 return (u8)(0xff);
1397
1398 do {
1399 seq = read_seqbegin(&dd->sc2vl_lock);
1400 rval = *(((u8 *)dd->sc2vl) + sc5);
1401 } while (read_seqretry(&dd->sc2vl_lock, seq));
1402
1403 return rval;
1404}
1405
1406#define PKEY_MEMBER_MASK 0x8000
1407#define PKEY_LOW_15_MASK 0x7fff
1408
1409/*
1410 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1411 * being an entry from the ingress partition key table), return 0
1412 * otherwise. Use the matching criteria for ingress partition keys
1413 * specified in the OPAv1 spec., section 9.10.14.
1414 */
1415static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1416{
1417 u16 mkey = pkey & PKEY_LOW_15_MASK;
1418 u16 ment = ent & PKEY_LOW_15_MASK;
1419
1420 if (mkey == ment) {
1421 /*
1422 * If pkey[15] is clear (limited partition member),
1423 * is bit 15 in the corresponding table element
1424 * clear (limited member)?
1425 */
1426 if (!(pkey & PKEY_MEMBER_MASK))
1427 return !!(ent & PKEY_MEMBER_MASK);
1428 return 1;
1429 }
1430 return 0;
1431}
1432
1433/*
1434 * ingress_pkey_table_search - search the entire pkey table for
1435 * an entry which matches 'pkey'. return 0 if a match is found,
1436 * and 1 otherwise.
1437 */
1438static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1439{
1440 int i;
1441
1442 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1443 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1444 return 0;
1445 }
1446 return 1;
1447}
1448
1449/*
1450 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1451 * i.e., increment port_rcv_constraint_errors for the port, and record
1452 * the 'error info' for this failure.
1453 */
1454static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1455 u16 slid)
1456{
1457 struct hfi1_devdata *dd = ppd->dd;
1458
1459 incr_cntr64(&ppd->port_rcv_constraint_errors);
1460 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1461 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1462 dd->err_info_rcv_constraint.slid = slid;
1463 dd->err_info_rcv_constraint.pkey = pkey;
1464 }
1465}
1466
1467/*
1468 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1469 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1470 * is a hint as to the best place in the partition key table to begin
1471 * searching. This function should not be called on the data path because
1472 * of performance reasons. On datapath pkey check is expected to be done
1473 * by HW and rcv_pkey_check function should be called instead.
1474 */
1475static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1476 u8 sc5, u8 idx, u16 slid)
1477{
1478 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1479 return 0;
1480
1481 /* If SC15, pkey[0:14] must be 0x7fff */
1482 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1483 goto bad;
1484
1485 /* Is the pkey = 0x0, or 0x8000? */
1486 if ((pkey & PKEY_LOW_15_MASK) == 0)
1487 goto bad;
1488
1489 /* The most likely matching pkey has index 'idx' */
1490 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1491 return 0;
1492
1493 /* no match - try the whole table */
1494 if (!ingress_pkey_table_search(ppd, pkey))
1495 return 0;
1496
1497bad:
1498 ingress_pkey_table_fail(ppd, pkey, slid);
1499 return 1;
1500}
1501
1502/*
1503 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1504 * otherwise. It only ensures pkey is vlid for QP0. This function
1505 * should be called on the data path instead of ingress_pkey_check
1506 * as on data path, pkey check is done by HW (except for QP0).
1507 */
1508static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1509 u8 sc5, u16 slid)
1510{
1511 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1512 return 0;
1513
1514 /* If SC15, pkey[0:14] must be 0x7fff */
1515 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1516 goto bad;
1517
1518 return 0;
1519bad:
1520 ingress_pkey_table_fail(ppd, pkey, slid);
1521 return 1;
1522}
1523
1524/* MTU handling */
1525
1526/* MTU enumeration, 256-4k match IB */
1527#define OPA_MTU_0 0
1528#define OPA_MTU_256 1
1529#define OPA_MTU_512 2
1530#define OPA_MTU_1024 3
1531#define OPA_MTU_2048 4
1532#define OPA_MTU_4096 5
1533
1534u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1535int mtu_to_enum(u32 mtu, int default_if_bad);
1536u16 enum_to_mtu(int);
1537static inline int valid_ib_mtu(unsigned int mtu)
1538{
1539 return mtu == 256 || mtu == 512 ||
1540 mtu == 1024 || mtu == 2048 ||
1541 mtu == 4096;
1542}
f4d507cd 1543
77241056
MM
1544static inline int valid_opa_max_mtu(unsigned int mtu)
1545{
1546 return mtu >= 2048 &&
1547 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1548}
1549
1550int set_mtu(struct hfi1_pportdata *);
1551
1552int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1553void hfi1_disable_after_error(struct hfi1_devdata *);
1554int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1555int hfi1_rcvbuf_validate(u32, u8, u16 *);
1556
1557int fm_get_table(struct hfi1_pportdata *, int, void *);
1558int fm_set_table(struct hfi1_pportdata *, int, void *);
1559
1560void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1561void reset_link_credits(struct hfi1_devdata *dd);
1562void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1563
1564int snoop_recv_handler(struct hfi1_packet *packet);
895420dd 1565int snoop_send_dma_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
d46e5144 1566 u64 pbc);
895420dd 1567int snoop_send_pio_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
d46e5144 1568 u64 pbc);
77241056
MM
1569void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1570 u64 pbc, const void *from, size_t count);
8a4d3444 1571int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
77241056 1572
77241056
MM
1573static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1574{
1575 return ppd->dd;
1576}
1577
1578static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1579{
1580 return container_of(dev, struct hfi1_devdata, verbs_dev);
1581}
1582
1583static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1584{
1585 return dd_from_dev(to_idev(ibdev));
1586}
1587
1588static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1589{
1590 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1591}
1592
45b59eef
HC
1593static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1594{
1595 return container_of(rdi, struct hfi1_ibdev, rdi);
1596}
1597
77241056
MM
1598static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1599{
1600 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1601 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1602
1603 WARN_ON(pidx >= dd->num_pports);
1604 return &dd->pport[pidx].ibport_data;
1605}
1606
5fd2b562
MH
1607void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1608 bool do_cnp);
1609static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1610 bool do_cnp)
1611{
261a4351 1612 struct ib_other_headers *ohdr = pkt->ohdr;
5fd2b562
MH
1613 u32 bth1;
1614
1615 bth1 = be32_to_cpu(ohdr->bth[1]);
1616 if (unlikely(bth1 & (HFI1_BECN_SMASK | HFI1_FECN_SMASK))) {
1617 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
1618 return bth1 & HFI1_FECN_SMASK;
1619 }
1620 return false;
1621}
1622
77241056
MM
1623/*
1624 * Return the indexed PKEY from the port PKEY table.
1625 */
1626static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1627{
1628 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1629 u16 ret;
1630
1631 if (index >= ARRAY_SIZE(ppd->pkeys))
1632 ret = 0;
1633 else
1634 ret = ppd->pkeys[index];
1635
1636 return ret;
1637}
1638
a6cd5f08
JP
1639/*
1640 * Return the indexed GUID from the port GUIDs table.
1641 */
1642static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1643{
1644 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1645
1646 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1647 return cpu_to_be64(ppd->guids[index]);
1648}
1649
77241056 1650/*
8adf71fa 1651 * Called by readers of cc_state only, must call under rcu_read_lock().
77241056
MM
1652 */
1653static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1654{
1655 return rcu_dereference(ppd->cc_state);
1656}
1657
8adf71fa
JX
1658/*
1659 * Called by writers of cc_state only, must call under cc_state_lock.
1660 */
1661static inline
1662struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1663{
1664 return rcu_dereference_protected(ppd->cc_state,
1665 lockdep_is_held(&ppd->cc_state_lock));
1666}
1667
77241056
MM
1668/*
1669 * values for dd->flags (_device_ related flags)
1670 */
1671#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1672#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1673#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1674#define HFI1_HAS_SDMA_TIMEOUT 0x8
1675#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1676#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
77241056
MM
1677
1678/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1679#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1680
77241056
MM
1681/* ctxt_flag bit offsets */
1682 /* context has been setup */
1683#define HFI1_CTXT_SETUP_DONE 1
1684 /* waiting for a packet to arrive */
1685#define HFI1_CTXT_WAITING_RCV 2
1686 /* master has not finished initializing */
1687#define HFI1_CTXT_MASTER_UNINIT 4
1688 /* waiting for an urgent packet to arrive */
1689#define HFI1_CTXT_WAITING_URG 5
1690
1691/* free up any allocated data at closes */
1692struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1693 const struct pci_device_id *);
1694void hfi1_free_devdata(struct hfi1_devdata *);
77241056
MM
1695struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1696
2243472e
EH
1697/* LED beaconing functions */
1698void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1699 unsigned int timeoff);
91ab4ed3 1700void shutdown_led_override(struct hfi1_pportdata *ppd);
77241056
MM
1701
1702#define HFI1_CREDIT_RETURN_RATE (100)
1703
1704/*
1705 * The number of words for the KDETH protocol field. If this is
1706 * larger then the actual field used, then part of the payload
1707 * will be in the header.
1708 *
1709 * Optimally, we want this sized so that a typical case will
1710 * use full cache lines. The typical local KDETH header would
1711 * be:
1712 *
1713 * Bytes Field
1714 * 8 LRH
1715 * 12 BHT
1716 * ?? KDETH
1717 * 8 RHF
1718 * ---
1719 * 28 + KDETH
1720 *
1721 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1722 */
1723#define DEFAULT_RCVHDRSIZE 9
1724
1725/*
1726 * Maximal header byte count:
1727 *
1728 * Bytes Field
1729 * 8 LRH
1730 * 40 GRH (optional)
1731 * 12 BTH
1732 * ?? KDETH
1733 * 8 RHF
1734 * ---
1735 * 68 + KDETH
1736 *
1737 * We also want to maintain a cache line alignment to assist DMA'ing
1738 * of the header bytes. Round up to a good size.
1739 */
1740#define DEFAULT_RCVHDR_ENTSIZE 32
1741
3faa3d9a
IW
1742bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1743 u32 nlocked, u32 npages);
1744int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1745 size_t npages, bool writable, struct page **pages);
ac335e7e
IW
1746void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1747 size_t npages, bool dirty);
77241056
MM
1748
1749static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1750{
50e5dcbe 1751 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
77241056
MM
1752}
1753
1754static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1755{
1756 /*
1757 * volatile because it's a DMA target from the chip, routine is
1758 * inlined, and don't want register caching or reordering.
1759 */
50e5dcbe 1760 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
77241056
MM
1761}
1762
1763/*
1764 * sysfs interface.
1765 */
1766
1767extern const char ib_hfi1_version[];
1768
1769int hfi1_device_create(struct hfi1_devdata *);
1770void hfi1_device_remove(struct hfi1_devdata *);
1771
1772int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1773 struct kobject *kobj);
1774int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1775void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1776/* Hook for sysfs read of QSFP */
1777int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1778
1779int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1780void hfi1_pcie_cleanup(struct pci_dev *);
1781int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1782 const struct pci_device_id *);
1783void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1784void hfi1_pcie_flr(struct hfi1_devdata *);
1785int pcie_speeds(struct hfi1_devdata *);
1786void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1787void hfi1_enable_intx(struct pci_dev *);
77241056
MM
1788void restore_pci_variables(struct hfi1_devdata *dd);
1789int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1790int parse_platform_config(struct hfi1_devdata *dd);
1791int get_platform_config_field(struct hfi1_devdata *dd,
17fb4f29
JJ
1792 enum platform_config_table_type_encoding
1793 table_type, int table_index, int field_index,
1794 u32 *data, u32 len);
77241056 1795
77241056 1796const char *get_unit_name(int unit);
49dbb6cf
DD
1797const char *get_card_name(struct rvt_dev_info *rdi);
1798struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
77241056
MM
1799
1800/*
1801 * Flush write combining store buffers (if present) and perform a write
1802 * barrier.
1803 */
1804static inline void flush_wc(void)
1805{
1806 asm volatile("sfence" : : : "memory");
1807}
1808
1809void handle_eflags(struct hfi1_packet *packet);
1810int process_receive_ib(struct hfi1_packet *packet);
1811int process_receive_bypass(struct hfi1_packet *packet);
1812int process_receive_error(struct hfi1_packet *packet);
1813int kdeth_process_expected(struct hfi1_packet *packet);
1814int kdeth_process_eager(struct hfi1_packet *packet);
1815int process_receive_invalid(struct hfi1_packet *packet);
1816
1817extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1818
895420dd 1819void update_sge(struct rvt_sge_state *ss, u32 length);
77241056
MM
1820
1821/* global module parameter variables */
1822extern unsigned int hfi1_max_mtu;
1823extern unsigned int hfi1_cu;
1824extern unsigned int user_credit_return_threshold;
2ce6bf22 1825extern int num_user_contexts;
429b6a72 1826extern unsigned long n_krcvqs;
5b55ea3b 1827extern uint krcvqs[];
77241056
MM
1828extern int krcvqsset;
1829extern uint kdeth_qp;
1830extern uint loopback;
1831extern uint quick_linkup;
1832extern uint rcv_intr_timeout;
1833extern uint rcv_intr_count;
1834extern uint rcv_intr_dynamic;
1835extern ushort link_crc_mask;
1836
1837extern struct mutex hfi1_mutex;
1838
1839/* Number of seconds before our card status check... */
1840#define STATUS_TIMEOUT 60
1841
1842#define DRIVER_NAME "hfi1"
1843#define HFI1_USER_MINOR_BASE 0
1844#define HFI1_TRACE_MINOR 127
1845#define HFI1_DIAGPKT_MINOR 128
1846#define HFI1_DIAG_MINOR_BASE 129
1847#define HFI1_SNOOP_CAPTURE_BASE 200
1848#define HFI1_NMINORS 255
1849
1850#define PCI_VENDOR_ID_INTEL 0x8086
1851#define PCI_DEVICE_ID_INTEL0 0x24f0
1852#define PCI_DEVICE_ID_INTEL1 0x24f1
1853
1854#define HFI1_PKT_USER_SC_INTEGRITY \
1855 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
e38d1e4f 1856 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
77241056
MM
1857 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1858 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1859
1860#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1861 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1862
1863static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1864 u16 ctxt_type)
1865{
1866 u64 base_sc_integrity =
1867 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1868 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1869 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1870 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1871 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1872 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1873 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1874 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1875 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1876 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1877 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1878 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1879 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1880 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1881 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1882 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1883 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1884
1885 if (ctxt_type == SC_USER)
1886 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1887 else
1888 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1889
995deafa 1890 if (is_ax(dd))
624be1db 1891 /* turn off send-side job key checks - A0 */
77241056
MM
1892 return base_sc_integrity &
1893 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1894 return base_sc_integrity;
1895}
1896
1897static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1898{
1899 u64 base_sdma_integrity =
1900 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1901 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1902 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1903 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1904 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1905 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1906 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1907 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1908 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1909 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1910 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1911 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1912 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1913 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1914 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1915 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1916
995deafa 1917 if (is_ax(dd))
624be1db 1918 /* turn off send-side job key checks - A0 */
77241056
MM
1919 return base_sdma_integrity &
1920 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1921 return base_sdma_integrity;
1922}
1923
1924/*
1925 * hfi1_early_err is used (only!) to print early errors before devdata is
1926 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1927 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1928 * the same as dd_dev_err, but is used when the message really needs
1929 * the IB port# to be definitive as to what's happening..
1930 */
1931#define hfi1_early_err(dev, fmt, ...) \
1932 dev_err(dev, fmt, ##__VA_ARGS__)
1933
1934#define hfi1_early_info(dev, fmt, ...) \
1935 dev_info(dev, fmt, ##__VA_ARGS__)
1936
1937#define dd_dev_emerg(dd, fmt, ...) \
1938 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1939 get_unit_name((dd)->unit), ##__VA_ARGS__)
1940#define dd_dev_err(dd, fmt, ...) \
1941 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1942 get_unit_name((dd)->unit), ##__VA_ARGS__)
1943#define dd_dev_warn(dd, fmt, ...) \
1944 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1945 get_unit_name((dd)->unit), ##__VA_ARGS__)
1946
1947#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1948 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1949 get_unit_name((dd)->unit), ##__VA_ARGS__)
1950
1951#define dd_dev_info(dd, fmt, ...) \
1952 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1953 get_unit_name((dd)->unit), ##__VA_ARGS__)
1954
a1edc18a
IW
1955#define dd_dev_dbg(dd, fmt, ...) \
1956 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
1957 get_unit_name((dd)->unit), ##__VA_ARGS__)
1958
77241056 1959#define hfi1_dev_porterr(dd, port, fmt, ...) \
cde10afa
JP
1960 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
1961 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
77241056
MM
1962
1963/*
1964 * this is used for formatting hw error messages...
1965 */
1966struct hfi1_hwerror_msgs {
1967 u64 mask;
1968 const char *msg;
1969 size_t sz;
1970};
1971
1972/* in intr.c... */
1973void hfi1_format_hwerrors(u64 hwerrs,
1974 const struct hfi1_hwerror_msgs *hwerrmsgs,
1975 size_t nhwerrmsgs, char *msg, size_t lmsg);
1976
1977#define USER_OPCODE_CHECK_VAL 0xC0
1978#define USER_OPCODE_CHECK_MASK 0xC0
1979#define OPCODE_CHECK_VAL_DISABLED 0x0
1980#define OPCODE_CHECK_MASK_DISABLED 0x0
1981
1982static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1983{
1984 struct hfi1_pportdata *ppd;
1985 int i;
1986
1987 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1988 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
89abfc8d 1989 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
77241056
MM
1990
1991 ppd = (struct hfi1_pportdata *)(dd + 1);
1992 for (i = 0; i < dd->num_pports; i++, ppd++) {
4eb06882
DD
1993 ppd->ibport_data.rvp.z_rc_acks =
1994 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
1995 ppd->ibport_data.rvp.z_rc_qacks =
1996 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
77241056
MM
1997 }
1998}
1999
2000/* Control LED state */
2001static inline void setextled(struct hfi1_devdata *dd, u32 on)
2002{
2003 if (on)
2004 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2005 else
2006 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2007}
2008
765a6fac
DL
2009/* return the i2c resource given the target */
2010static inline u32 i2c_target(u32 target)
2011{
2012 return target ? CR_I2C2 : CR_I2C1;
2013}
2014
2015/* return the i2c chain chip resource that this HFI uses for QSFP */
2016static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2017{
2018 return i2c_target(dd->hfi1_id);
2019}
2020
77241056
MM
2021int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2022
462b6b21
SS
2023#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2024#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
2025
2026#define packettype_name(etype) { RHF_RCV_TYPE_##etype, #etype }
2027#define show_packettype(etype) \
2028__print_symbolic(etype, \
2029 packettype_name(EXPECTED), \
2030 packettype_name(EAGER), \
2031 packettype_name(IB), \
2032 packettype_name(ERROR), \
2033 packettype_name(BYPASS))
2034
2035#define ib_opcode_name(opcode) { IB_OPCODE_##opcode, #opcode }
2036#define show_ib_opcode(opcode) \
2037__print_symbolic(opcode, \
2038 ib_opcode_name(RC_SEND_FIRST), \
2039 ib_opcode_name(RC_SEND_MIDDLE), \
2040 ib_opcode_name(RC_SEND_LAST), \
2041 ib_opcode_name(RC_SEND_LAST_WITH_IMMEDIATE), \
2042 ib_opcode_name(RC_SEND_ONLY), \
2043 ib_opcode_name(RC_SEND_ONLY_WITH_IMMEDIATE), \
2044 ib_opcode_name(RC_RDMA_WRITE_FIRST), \
2045 ib_opcode_name(RC_RDMA_WRITE_MIDDLE), \
2046 ib_opcode_name(RC_RDMA_WRITE_LAST), \
2047 ib_opcode_name(RC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2048 ib_opcode_name(RC_RDMA_WRITE_ONLY), \
2049 ib_opcode_name(RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2050 ib_opcode_name(RC_RDMA_READ_REQUEST), \
2051 ib_opcode_name(RC_RDMA_READ_RESPONSE_FIRST), \
2052 ib_opcode_name(RC_RDMA_READ_RESPONSE_MIDDLE), \
2053 ib_opcode_name(RC_RDMA_READ_RESPONSE_LAST), \
2054 ib_opcode_name(RC_RDMA_READ_RESPONSE_ONLY), \
2055 ib_opcode_name(RC_ACKNOWLEDGE), \
2056 ib_opcode_name(RC_ATOMIC_ACKNOWLEDGE), \
2057 ib_opcode_name(RC_COMPARE_SWAP), \
2058 ib_opcode_name(RC_FETCH_ADD), \
2059 ib_opcode_name(UC_SEND_FIRST), \
2060 ib_opcode_name(UC_SEND_MIDDLE), \
2061 ib_opcode_name(UC_SEND_LAST), \
2062 ib_opcode_name(UC_SEND_LAST_WITH_IMMEDIATE), \
2063 ib_opcode_name(UC_SEND_ONLY), \
2064 ib_opcode_name(UC_SEND_ONLY_WITH_IMMEDIATE), \
2065 ib_opcode_name(UC_RDMA_WRITE_FIRST), \
2066 ib_opcode_name(UC_RDMA_WRITE_MIDDLE), \
2067 ib_opcode_name(UC_RDMA_WRITE_LAST), \
2068 ib_opcode_name(UC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2069 ib_opcode_name(UC_RDMA_WRITE_ONLY), \
2070 ib_opcode_name(UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2071 ib_opcode_name(UD_SEND_ONLY), \
2072 ib_opcode_name(UD_SEND_ONLY_WITH_IMMEDIATE), \
2073 ib_opcode_name(CNP))
77241056 2074#endif /* _HFI1_KERNEL_H */