]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/infiniband/hw/mlx5/mlx5_ib.h
IB/mlx5: Extend UAR stuff to support dynamic allocation
[mirror_ubuntu-hirsute-kernel.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
146d2f1a 45#include <linux/mlx5/transobj.h>
d2370e0a 46#include <rdma/ib_user_verbs.h>
3085e29e 47#include <rdma/mlx5-abi.h>
e126ba97
EC
48
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
b368d7cb
MB
61#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
cfb5e088
HA
63#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
b368d7cb 65
762f899a
MD
66#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
e126ba97
EC
68enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
d69e3bcf 75 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
37aa5c36
GL
76 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
d69e3bcf
MB
78 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
e126ba97
EC
80};
81
82enum {
83 MLX5_RES_SCAT_DATA32_CQE = 0x1,
84 MLX5_RES_SCAT_DATA64_CQE = 0x2,
85 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
86 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
87};
88
89enum mlx5_ib_latency_class {
90 MLX5_IB_LATENCY_CLASS_LOW,
91 MLX5_IB_LATENCY_CLASS_MEDIUM,
92 MLX5_IB_LATENCY_CLASS_HIGH,
e126ba97
EC
93};
94
95enum mlx5_ib_mad_ifc_flags {
96 MLX5_MAD_IFC_IGNORE_MKEY = 1,
97 MLX5_MAD_IFC_IGNORE_BKEY = 2,
98 MLX5_MAD_IFC_NET_VIEW = 4,
99};
100
051f2630 101enum {
2f5ff264 102 MLX5_CROSS_CHANNEL_BFREG = 0,
051f2630
LR
103};
104
cfb5e088
HA
105enum {
106 MLX5_CQE_VERSION_V0,
107 MLX5_CQE_VERSION_V1,
108};
109
eb761894
AK
110enum {
111 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
112 MLX5_TM_MAX_SGE = 1,
113};
114
7c2344c3
MG
115struct mlx5_ib_vma_private_data {
116 struct list_head list;
117 struct vm_area_struct *vma;
ad9a3668
MD
118 /* protect vma_private_list add/del */
119 struct mutex *vma_private_list_mutex;
7c2344c3
MG
120};
121
e126ba97
EC
122struct mlx5_ib_ucontext {
123 struct ib_ucontext ibucontext;
124 struct list_head db_page_list;
125
126 /* protect doorbell record alloc/free
127 */
128 struct mutex db_page_mutex;
2f5ff264 129 struct mlx5_bfreg_info bfregi;
cfb5e088 130 u8 cqe_version;
146d2f1a 131 /* Transport Domain number */
132 u32 tdn;
7c2344c3 133 struct list_head vma_private_list;
ad9a3668
MD
134 /* protect vma_private_list add/del */
135 struct mutex vma_private_list_mutex;
7d0cc6ed
AK
136
137 unsigned long upd_xlt_page;
138 /* protect ODP/KSM */
139 struct mutex upd_xlt_page_mutex;
b037c29a 140 u64 lib_caps;
e126ba97
EC
141};
142
143static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
144{
145 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
146}
147
148struct mlx5_ib_pd {
149 struct ib_pd ibpd;
150 u32 pdn;
e126ba97
EC
151};
152
038d2ef8 153#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
35d19011 154#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
038d2ef8
MG
155#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
156#error "Invalid number of bypass priorities"
157#endif
158#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
159
160#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
cc0e5d42 161#define MLX5_IB_NUM_SNIFFER_FTS 2
038d2ef8
MG
162struct mlx5_ib_flow_prio {
163 struct mlx5_flow_table *flow_table;
164 unsigned int refcount;
165};
166
167struct mlx5_ib_flow_handler {
168 struct list_head list;
169 struct ib_flow ibflow;
5497adc6 170 struct mlx5_ib_flow_prio *prio;
74491de9 171 struct mlx5_flow_handle *rule;
038d2ef8
MG
172};
173
174struct mlx5_ib_flow_db {
175 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
cc0e5d42 176 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
9ef9c640 177 struct mlx5_flow_table *lag_demux_ft;
038d2ef8
MG
178 /* Protect flow steering bypass flow tables
179 * when add/del flow rules.
180 * only single add/removal of flow steering rule could be done
181 * simultaneously.
182 */
183 struct mutex lock;
184};
185
e126ba97
EC
186/* Use macros here so that don't have to duplicate
187 * enum ib_send_flags and enum ib_qp_type for low-level driver
188 */
189
31616255
AK
190#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
191#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
192#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
193#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
194#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
195#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
56e11d62 196
e126ba97 197#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
d16e91da
HE
198/*
199 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
200 * creates the actual hardware QP.
201 */
202#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
e126ba97
EC
203#define MLX5_IB_WR_UMR IB_WR_RESERVED1
204
31616255
AK
205#define MLX5_IB_UMR_OCTOWORD 16
206#define MLX5_IB_UMR_XLT_ALIGNMENT 64
207
7d0cc6ed
AK
208#define MLX5_IB_UPD_XLT_ZAP BIT(0)
209#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
210#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
211#define MLX5_IB_UPD_XLT_ADDR BIT(3)
212#define MLX5_IB_UPD_XLT_PD BIT(4)
213#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
81713d37 214#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
7d0cc6ed 215
b11a4f9c
HE
216/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
217 *
218 * These flags are intended for internal use by the mlx5_ib driver, and they
219 * rely on the range reserved for that use in the ib_qp_create_flags enum.
220 */
221
222/* Create a UD QP whose source QP number is 1 */
223static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
224{
225 return IB_QP_CREATE_RESERVED_START;
226}
227
e126ba97
EC
228struct wr_list {
229 u16 opcode;
230 u16 next;
231};
232
e4cc4fa7
NO
233enum mlx5_ib_rq_flags {
234 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
b1383aa6 235 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
e4cc4fa7
NO
236};
237
e126ba97
EC
238struct mlx5_ib_wq {
239 u64 *wrid;
240 u32 *wr_data;
241 struct wr_list *w_list;
242 unsigned *wqe_head;
243 u16 unsig_count;
244
245 /* serialize post to the work queue
246 */
247 spinlock_t lock;
248 int wqe_cnt;
249 int max_post;
250 int max_gs;
251 int offset;
252 int wqe_shift;
253 unsigned head;
254 unsigned tail;
255 u16 cur_post;
256 u16 last_poll;
257 void *qend;
258};
259
03404e8a
MG
260enum mlx5_ib_wq_flags {
261 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
ccc87087 262 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
03404e8a
MG
263};
264
b4f34597
NO
265#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
266#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
267#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
268#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
269
79b20a6c
YH
270struct mlx5_ib_rwq {
271 struct ib_wq ibwq;
350d0e4c 272 struct mlx5_core_qp core_qp;
79b20a6c
YH
273 u32 rq_num_pas;
274 u32 log_rq_stride;
275 u32 log_rq_size;
276 u32 rq_page_offset;
277 u32 log_page_size;
ccc87087
NO
278 u32 log_num_strides;
279 u32 two_byte_shift_en;
280 u32 single_stride_log_num_of_bytes;
79b20a6c
YH
281 struct ib_umem *umem;
282 size_t buf_size;
283 unsigned int page_shift;
284 int create_type;
285 struct mlx5_db db;
286 u32 user_index;
287 u32 wqe_count;
288 u32 wqe_shift;
289 int wq_sig;
03404e8a 290 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
79b20a6c
YH
291};
292
e126ba97
EC
293enum {
294 MLX5_QP_USER,
295 MLX5_QP_KERNEL,
296 MLX5_QP_EMPTY
297};
298
79b20a6c
YH
299enum {
300 MLX5_WQ_USER,
301 MLX5_WQ_KERNEL
302};
303
c5f90929
YH
304struct mlx5_ib_rwq_ind_table {
305 struct ib_rwq_ind_table ib_rwq_ind_tbl;
306 u32 rqtn;
307};
308
19098df2 309struct mlx5_ib_ubuffer {
310 struct ib_umem *umem;
311 int buf_size;
312 u64 buf_addr;
313};
314
315struct mlx5_ib_qp_base {
316 struct mlx5_ib_qp *container_mibqp;
317 struct mlx5_core_qp mqp;
318 struct mlx5_ib_ubuffer ubuffer;
319};
320
321struct mlx5_ib_qp_trans {
322 struct mlx5_ib_qp_base base;
323 u16 xrcdn;
324 u8 alt_port;
325 u8 atomic_rd_en;
326 u8 resp_depth;
327};
328
28d61370
YH
329struct mlx5_ib_rss_qp {
330 u32 tirn;
331};
332
038d2ef8 333struct mlx5_ib_rq {
0fb2ed66 334 struct mlx5_ib_qp_base base;
335 struct mlx5_ib_wq *rq;
336 struct mlx5_ib_ubuffer ubuffer;
337 struct mlx5_db *doorbell;
038d2ef8 338 u32 tirn;
0fb2ed66 339 u8 state;
e4cc4fa7 340 u32 flags;
0fb2ed66 341};
342
343struct mlx5_ib_sq {
344 struct mlx5_ib_qp_base base;
345 struct mlx5_ib_wq *sq;
346 struct mlx5_ib_ubuffer ubuffer;
347 struct mlx5_db *doorbell;
348 u32 tisn;
349 u8 state;
038d2ef8
MG
350};
351
352struct mlx5_ib_raw_packet_qp {
0fb2ed66 353 struct mlx5_ib_sq sq;
038d2ef8
MG
354 struct mlx5_ib_rq rq;
355};
356
5fe9dec0
EC
357struct mlx5_bf {
358 int buf_size;
359 unsigned long offset;
360 struct mlx5_sq_bfreg *bfreg;
361};
362
e126ba97
EC
363struct mlx5_ib_qp {
364 struct ib_qp ibqp;
038d2ef8 365 union {
0fb2ed66 366 struct mlx5_ib_qp_trans trans_qp;
367 struct mlx5_ib_raw_packet_qp raw_packet_qp;
28d61370 368 struct mlx5_ib_rss_qp rss_qp;
038d2ef8 369 };
e126ba97
EC
370 struct mlx5_buf buf;
371
372 struct mlx5_db db;
373 struct mlx5_ib_wq rq;
374
e126ba97 375 u8 sq_signal_bits;
6e8484c5 376 u8 next_fence;
e126ba97
EC
377 struct mlx5_ib_wq sq;
378
e126ba97
EC
379 /* serialize qp state modifications
380 */
381 struct mutex mutex;
e126ba97
EC
382 u32 flags;
383 u8 port;
e126ba97 384 u8 state;
e126ba97
EC
385 int wq_sig;
386 int scat_cqe;
387 int max_inline_data;
5fe9dec0 388 struct mlx5_bf bf;
e126ba97
EC
389 int has_rq;
390
391 /* only for user space QPs. For kernel
392 * we have it from the bf object
393 */
2f5ff264 394 int bfregn;
e126ba97
EC
395
396 int create_type;
e1e66cc2
SG
397
398 /* Store signature errors */
399 bool signature_en;
6aec21f6 400
89ea94a7
MG
401 struct list_head qps_list;
402 struct list_head cq_recv_list;
403 struct list_head cq_send_list;
7d29f349 404 u32 rate_limit;
c2e53b2c 405 u32 underlay_qpn;
f95ef6cb 406 bool tunnel_offload_en;
e126ba97
EC
407};
408
409struct mlx5_ib_cq_buf {
410 struct mlx5_buf buf;
411 struct ib_umem *umem;
412 int cqe_size;
bde51583 413 int nent;
e126ba97
EC
414};
415
416enum mlx5_ib_qp_flags {
f0313965
ES
417 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
418 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
419 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
420 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
421 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
422 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
b11a4f9c
HE
423 /* QP uses 1 as its source QP number */
424 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
358e42ea 425 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
d9f88e5a 426 MLX5_IB_QP_RSS = 1 << 8,
e4cc4fa7 427 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
c2e53b2c 428 MLX5_IB_QP_UNDERLAY = 1 << 10,
b1383aa6 429 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
f95ef6cb 430 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
e126ba97
EC
431};
432
968e78dd 433struct mlx5_umr_wr {
e622f2f4 434 struct ib_send_wr wr;
31616255
AK
435 u64 virt_addr;
436 u64 offset;
968e78dd
HE
437 struct ib_pd *pd;
438 unsigned int page_shift;
31616255 439 unsigned int xlt_size;
b216af40 440 u64 length;
968e78dd
HE
441 int access_flags;
442 u32 mkey;
443};
444
e622f2f4
CH
445static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
446{
447 return container_of(wr, struct mlx5_umr_wr, wr);
448}
449
e126ba97
EC
450struct mlx5_shared_mr_info {
451 int mr_id;
452 struct ib_umem *umem;
453};
454
7a0c8f42
GL
455enum mlx5_ib_cq_pr_flags {
456 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
457};
458
e126ba97
EC
459struct mlx5_ib_cq {
460 struct ib_cq ibcq;
461 struct mlx5_core_cq mcq;
462 struct mlx5_ib_cq_buf buf;
463 struct mlx5_db db;
464
465 /* serialize access to the CQ
466 */
467 spinlock_t lock;
468
469 /* protect resize cq
470 */
471 struct mutex resize_mutex;
bde51583 472 struct mlx5_ib_cq_buf *resize_buf;
e126ba97
EC
473 struct ib_umem *resize_umem;
474 int cqe_size;
89ea94a7
MG
475 struct list_head list_send_qp;
476 struct list_head list_recv_qp;
051f2630 477 u32 create_flags;
25361e02
HE
478 struct list_head wc_list;
479 enum ib_cq_notify_flags notify_flags;
480 struct work_struct notify_work;
7a0c8f42 481 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
25361e02
HE
482};
483
484struct mlx5_ib_wc {
485 struct ib_wc wc;
486 struct list_head list;
e126ba97
EC
487};
488
489struct mlx5_ib_srq {
490 struct ib_srq ibsrq;
491 struct mlx5_core_srq msrq;
492 struct mlx5_buf buf;
493 struct mlx5_db db;
494 u64 *wrid;
495 /* protect SRQ hanlding
496 */
497 spinlock_t lock;
498 int head;
499 int tail;
500 u16 wqe_ctr;
501 struct ib_umem *umem;
502 /* serialize arming a SRQ
503 */
504 struct mutex mutex;
505 int wq_sig;
506};
507
508struct mlx5_ib_xrcd {
509 struct ib_xrcd ibxrcd;
510 u32 xrcdn;
511};
512
cc149f75
HE
513enum mlx5_ib_mtt_access_flags {
514 MLX5_IB_MTT_READ = (1 << 0),
515 MLX5_IB_MTT_WRITE = (1 << 1),
516};
517
518#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
519
e126ba97
EC
520struct mlx5_ib_mr {
521 struct ib_mr ibmr;
8a187ee5
SG
522 void *descs;
523 dma_addr_t desc_map;
524 int ndescs;
525 int max_descs;
526 int desc_size;
b005d316 527 int access_mode;
a606b0f6 528 struct mlx5_core_mkey mmkey;
e126ba97
EC
529 struct ib_umem *umem;
530 struct mlx5_shared_mr_info *smr_info;
531 struct list_head list;
532 int order;
8b7ff7f3 533 bool allocated_from_cache;
e126ba97 534 int npages;
746b5583 535 struct mlx5_ib_dev *dev;
ec22eb53 536 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
3121e3c4 537 struct mlx5_core_sig_ctx *sig;
b4cfe447 538 int live;
8a187ee5 539 void *descs_alloc;
56e11d62 540 int access_flags; /* Needed for rereg MR */
81713d37
AK
541
542 struct mlx5_ib_mr *parent;
543 atomic_t num_leaf_free;
544 wait_queue_head_t q_leaf_free;
e126ba97
EC
545};
546
d2370e0a
MB
547struct mlx5_ib_mw {
548 struct ib_mw ibmw;
549 struct mlx5_core_mkey mmkey;
db570d7d 550 int ndescs;
e126ba97
EC
551};
552
a74d2416 553struct mlx5_ib_umr_context {
add08d76 554 struct ib_cqe cqe;
a74d2416
SR
555 enum ib_wc_status status;
556 struct completion done;
557};
558
e126ba97
EC
559struct umr_common {
560 struct ib_pd *pd;
561 struct ib_cq *cq;
562 struct ib_qp *qp;
e126ba97
EC
563 /* control access to UMR QP
564 */
565 struct semaphore sem;
566};
567
568enum {
569 MLX5_FMR_INVALID,
570 MLX5_FMR_VALID,
571 MLX5_FMR_BUSY,
572};
573
e126ba97
EC
574struct mlx5_cache_ent {
575 struct list_head head;
576 /* sync access to the cahce entry
577 */
578 spinlock_t lock;
579
580
581 struct dentry *dir;
582 char name[4];
583 u32 order;
49780d42
AK
584 u32 xlt;
585 u32 access_mode;
586 u32 page;
587
e126ba97
EC
588 u32 size;
589 u32 cur;
590 u32 miss;
591 u32 limit;
592
593 struct dentry *fsize;
594 struct dentry *fcur;
595 struct dentry *fmiss;
596 struct dentry *flimit;
597
598 struct mlx5_ib_dev *dev;
599 struct work_struct work;
600 struct delayed_work dwork;
746b5583 601 int pending;
49780d42 602 struct completion compl;
e126ba97
EC
603};
604
605struct mlx5_mr_cache {
606 struct workqueue_struct *wq;
607 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
608 int stopped;
609 struct dentry *root;
610 unsigned long last_add;
611};
612
d16e91da
HE
613struct mlx5_ib_gsi_qp;
614
615struct mlx5_ib_port_resources {
7722f47e 616 struct mlx5_ib_resources *devr;
d16e91da 617 struct mlx5_ib_gsi_qp *gsi;
7722f47e 618 struct work_struct pkey_change_work;
d16e91da
HE
619};
620
e126ba97
EC
621struct mlx5_ib_resources {
622 struct ib_cq *c0;
623 struct ib_xrcd *x0;
624 struct ib_xrcd *x1;
625 struct ib_pd *p0;
626 struct ib_srq *s0;
4aa17b28 627 struct ib_srq *s1;
d16e91da
HE
628 struct mlx5_ib_port_resources ports[2];
629 /* Protects changes to the port resources */
630 struct mutex mutex;
e126ba97
EC
631};
632
e1f24a79 633struct mlx5_ib_counters {
7c16f477
KH
634 const char **names;
635 size_t *offsets;
e1f24a79
PP
636 u32 num_q_counters;
637 u32 num_cong_counters;
7c16f477
KH
638 u16 set_id;
639};
640
0837e86a 641struct mlx5_ib_port {
e1f24a79 642 struct mlx5_ib_counters cnts;
0837e86a
MB
643};
644
fc24fc5e
AS
645struct mlx5_roce {
646 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
647 * netdev pointer
648 */
649 rwlock_t netdev_lock;
650 struct net_device *netdev;
651 struct notifier_block nb;
13eab21f 652 atomic_t next_port;
fd65f1b8 653 enum ib_port_state last_port_state;
fc24fc5e
AS
654};
655
4a2da0b8
PP
656struct mlx5_ib_dbg_param {
657 int offset;
658 struct mlx5_ib_dev *dev;
659 struct dentry *dentry;
660};
661
662enum mlx5_ib_dbg_cc_types {
663 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
664 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
665 MLX5_IB_DBG_CC_RP_TIME_RESET,
666 MLX5_IB_DBG_CC_RP_BYTE_RESET,
667 MLX5_IB_DBG_CC_RP_THRESHOLD,
668 MLX5_IB_DBG_CC_RP_AI_RATE,
669 MLX5_IB_DBG_CC_RP_HAI_RATE,
670 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
671 MLX5_IB_DBG_CC_RP_MIN_RATE,
672 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
673 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
674 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
675 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
676 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
677 MLX5_IB_DBG_CC_RP_GD,
678 MLX5_IB_DBG_CC_NP_CNP_DSCP,
679 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
680 MLX5_IB_DBG_CC_NP_CNP_PRIO,
681 MLX5_IB_DBG_CC_MAX,
682};
683
684struct mlx5_ib_dbg_cc_params {
685 struct dentry *root;
686 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
687};
688
03404e8a
MG
689enum {
690 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
691};
692
fe248c3a
MG
693struct mlx5_ib_dbg_delay_drop {
694 struct dentry *dir_debugfs;
695 struct dentry *rqs_cnt_debugfs;
696 struct dentry *events_cnt_debugfs;
697 struct dentry *timeout_debugfs;
698};
699
03404e8a
MG
700struct mlx5_ib_delay_drop {
701 struct mlx5_ib_dev *dev;
702 struct work_struct delay_drop_work;
703 /* serialize setting of delay drop */
704 struct mutex lock;
705 u32 timeout;
706 bool activate;
fe248c3a
MG
707 atomic_t events_cnt;
708 atomic_t rqs_cnt;
709 struct mlx5_ib_dbg_delay_drop *dbg;
03404e8a
MG
710};
711
e126ba97
EC
712struct mlx5_ib_dev {
713 struct ib_device ib_dev;
9603b61d 714 struct mlx5_core_dev *mdev;
fc24fc5e 715 struct mlx5_roce roce;
e126ba97 716 int num_ports;
e126ba97
EC
717 /* serialize update of capability mask
718 */
719 struct mutex cap_mask_mutex;
720 bool ib_active;
721 struct umr_common umrc;
722 /* sync used page count stats
723 */
e126ba97
EC
724 struct mlx5_ib_resources devr;
725 struct mlx5_mr_cache cache;
746b5583 726 struct timer_list delay_timer;
6bc1a656
ML
727 /* Prevents soft lock on massive reg MRs */
728 struct mutex slow_path_mutex;
746b5583 729 int fill_delay;
8cdd312c
HE
730#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
731 struct ib_odp_caps odp_caps;
c438fde1 732 u64 odp_max_size;
6aec21f6
HE
733 /*
734 * Sleepable RCU that prevents destruction of MRs while they are still
735 * being used by a page fault handler.
736 */
737 struct srcu_struct mr_srcu;
81713d37 738 u32 null_mkey;
8cdd312c 739#endif
038d2ef8 740 struct mlx5_ib_flow_db flow_db;
89ea94a7
MG
741 /* protect resources needed as part of reset flow */
742 spinlock_t reset_flow_resource_lock;
743 struct list_head qp_list;
0837e86a
MB
744 /* Array with num_ports elements */
745 struct mlx5_ib_port *port;
c85023e1
HN
746 struct mlx5_sq_bfreg bfreg;
747 struct mlx5_sq_bfreg fp_bfreg;
03404e8a 748 struct mlx5_ib_delay_drop delay_drop;
4a2da0b8 749 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
c85023e1
HN
750
751 /* protect the user_td */
752 struct mutex lb_mutex;
753 u32 user_td;
754 u8 umr_fence;
e126ba97
EC
755};
756
757static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
758{
759 return container_of(mcq, struct mlx5_ib_cq, mcq);
760}
761
762static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
763{
764 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
765}
766
767static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
768{
769 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
770}
771
e126ba97
EC
772static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
773{
774 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
775}
776
777static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
778{
19098df2 779 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
e126ba97
EC
780}
781
350d0e4c
YH
782static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
783{
784 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
785}
786
a606b0f6 787static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
d5436ba0 788{
a606b0f6 789 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
d5436ba0
SG
790}
791
e126ba97
EC
792static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
793{
794 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
795}
796
797static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
798{
799 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
800}
801
802static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
803{
804 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
805}
806
79b20a6c
YH
807static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
808{
809 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
810}
811
c5f90929
YH
812static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
813{
814 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
815}
816
e126ba97
EC
817static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
818{
819 return container_of(msrq, struct mlx5_ib_srq, msrq);
820}
821
822static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
823{
824 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
825}
826
d2370e0a
MB
827static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
828{
829 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
830}
831
e126ba97
EC
832int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
833 struct mlx5_db *db);
834void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
835void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
836void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
837void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
838int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
a97e2d86
IW
839 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
840 const void *in_mad, void *response_mad);
90898850 841struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
477864c8 842 struct ib_udata *udata);
90898850 843int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
e126ba97
EC
844int mlx5_ib_destroy_ah(struct ib_ah *ah);
845struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
846 struct ib_srq_init_attr *init_attr,
847 struct ib_udata *udata);
848int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
849 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
850int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
851int mlx5_ib_destroy_srq(struct ib_srq *srq);
852int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
853 struct ib_recv_wr **bad_wr);
854struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
855 struct ib_qp_init_attr *init_attr,
856 struct ib_udata *udata);
857int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
858 int attr_mask, struct ib_udata *udata);
859int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
860 struct ib_qp_init_attr *qp_init_attr);
861int mlx5_ib_destroy_qp(struct ib_qp *qp);
862int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
863 struct ib_send_wr **bad_wr);
864int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
865 struct ib_recv_wr **bad_wr);
866void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
c1395a2a 867int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
19098df2 868 void *buffer, u32 length,
869 struct mlx5_ib_qp_base *base);
bcf4c1ea
MB
870struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
871 const struct ib_cq_init_attr *attr,
872 struct ib_ucontext *context,
e126ba97
EC
873 struct ib_udata *udata);
874int mlx5_ib_destroy_cq(struct ib_cq *cq);
875int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
876int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
877int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
878int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
879struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
880struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
881 u64 virt_addr, int access_flags,
882 struct ib_udata *udata);
d2370e0a
MB
883struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
884 struct ib_udata *udata);
885int mlx5_ib_dealloc_mw(struct ib_mw *mw);
7d0cc6ed
AK
886int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
887 int page_shift, int flags);
81713d37
AK
888struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
889 int access_flags);
890void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
56e11d62
NO
891int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
892 u64 length, u64 virt_addr, int access_flags,
893 struct ib_pd *pd, struct ib_udata *udata);
e126ba97 894int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
9bee178b
SG
895struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
896 enum ib_mr_type mr_type,
897 u32 max_num_sg);
ff2ba993 898int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 899 unsigned int *sg_offset);
e126ba97 900int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
a97e2d86 901 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
4cd7c947
IW
902 const struct ib_mad_hdr *in, size_t in_mad_size,
903 struct ib_mad_hdr *out, size_t *out_mad_size,
904 u16 *out_mad_pkey_index);
e126ba97
EC
905struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
906 struct ib_ucontext *context,
907 struct ib_udata *udata);
908int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
e126ba97
EC
909int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
910int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1b5daf11
MD
911int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
912 struct ib_smp *out_mad);
913int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
914 __be64 *sys_image_guid);
915int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
916 u16 *max_pkeys);
917int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
918 u32 *vendor_id);
919int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
920int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
921int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
922 u16 *pkey);
923int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
924 union ib_gid *gid);
925int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
926 struct ib_port_attr *props);
e126ba97
EC
927int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
928 struct ib_port_attr *props);
929int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
930void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
762f899a
MD
931void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
932 unsigned long max_page_shift,
933 int *count, int *shift,
e126ba97 934 int *ncont, int *order);
832a6b06
HE
935void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
936 int page_shift, size_t offset, size_t num_pages,
937 __be64 *pas, int access_flags);
e126ba97 938void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
cc149f75 939 int page_shift, __be64 *pas, int access_flags);
e126ba97
EC
940void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
941int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
942int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
943int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
49780d42
AK
944
945struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
946void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
d5436ba0
SG
947int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
948 struct ib_mr_status *mr_status);
79b20a6c
YH
949struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
950 struct ib_wq_init_attr *init_attr,
951 struct ib_udata *udata);
952int mlx5_ib_destroy_wq(struct ib_wq *wq);
953int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
954 u32 wq_attr_mask, struct ib_udata *udata);
c5f90929
YH
955struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
956 struct ib_rwq_ind_table_init_attr *init_attr,
957 struct ib_udata *udata);
958int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
e126ba97 959
8cdd312c 960#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
938fe83c 961void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
d9aaed83
AK
962void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
963 struct mlx5_pagefault *pfault);
6aec21f6
HE
964int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
965void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
966int __init mlx5_ib_odp_init(void);
967void mlx5_ib_odp_cleanup(void);
b4cfe447
HE
968void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
969 unsigned long end);
81713d37
AK
970void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
971void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
972 size_t nentries, struct mlx5_ib_mr *mr, int flags);
6aec21f6 973#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
938fe83c 974static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
8cdd312c 975{
938fe83c 976 return;
8cdd312c 977}
6aec21f6 978
6aec21f6 979static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
81713d37 980static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
6aec21f6 981static inline int mlx5_ib_odp_init(void) { return 0; }
81713d37
AK
982static inline void mlx5_ib_odp_cleanup(void) {}
983static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
984static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
985 size_t nentries, struct mlx5_ib_mr *mr,
986 int flags) {}
6aec21f6 987
8cdd312c
HE
988#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
989
9967c70a
AB
990int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
991 u8 port, struct ifla_vf_info *info);
992int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
993 u8 port, int state);
994int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
995 u8 port, struct ifla_vf_stats *stats);
996int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
997 u64 guid, int type);
998
2811ba51
AS
999__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
1000 int index);
ed88451e
MD
1001int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
1002 int index, enum ib_gid_type *gid_type);
2811ba51 1003
4a2da0b8
PP
1004void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev);
1005int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev);
1006
d16e91da
HE
1007/* GSI QP helper functions */
1008struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1009 struct ib_qp_init_attr *init_attr);
1010int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1011int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1012 int attr_mask);
1013int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1014 int qp_attr_mask,
1015 struct ib_qp_init_attr *qp_init_attr);
1016int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
1017 struct ib_send_wr **bad_wr);
1018int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
1019 struct ib_recv_wr **bad_wr);
7722f47e 1020void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
d16e91da 1021
25361e02
HE
1022int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1023
e126ba97
EC
1024static inline void init_query_mad(struct ib_smp *mad)
1025{
1026 mad->base_version = 1;
1027 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1028 mad->class_version = 1;
1029 mad->method = IB_MGMT_METHOD_GET;
1030}
1031
1032static inline u8 convert_access(int acc)
1033{
1034 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1035 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1036 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1037 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1038 MLX5_PERM_LOCAL_READ;
1039}
1040
b636401f
SG
1041static inline int is_qp1(enum ib_qp_type qp_type)
1042{
d16e91da 1043 return qp_type == MLX5_IB_QPT_HW_GSI;
b636401f
SG
1044}
1045
cc149f75
HE
1046#define MLX5_MAX_UMR_SHIFT 16
1047#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1048
051f2630
LR
1049static inline u32 check_cq_create_flags(u32 flags)
1050{
1051 /*
1052 * It returns non-zero value for unsupported CQ
1053 * create flags, otherwise it returns zero.
1054 */
34356f64
LR
1055 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
1056 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
051f2630 1057}
cfb5e088
HA
1058
1059static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1060 u32 *user_index)
1061{
1062 if (cqe_version) {
1063 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1064 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1065 return -EINVAL;
1066 *user_index = cmd_uidx;
1067 } else {
1068 *user_index = MLX5_IB_DEFAULT_UIDX;
1069 }
1070
1071 return 0;
1072}
3085e29e
LR
1073
1074static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1075 struct mlx5_ib_create_qp *ucmd,
1076 int inlen,
1077 u32 *user_index)
1078{
1079 u8 cqe_version = ucontext->cqe_version;
1080
1081 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1082 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1083 return 0;
1084
1085 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1086 !!cqe_version))
1087 return -EINVAL;
1088
1089 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1090}
1091
1092static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1093 struct mlx5_ib_create_srq *ucmd,
1094 int inlen,
1095 u32 *user_index)
1096{
1097 u8 cqe_version = ucontext->cqe_version;
1098
1099 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1100 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1101 return 0;
1102
1103 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1104 !!cqe_version))
1105 return -EINVAL;
1106
1107 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1108}
b037c29a
EC
1109
1110static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1111{
1112 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1113 MLX5_UARS_IN_PAGE : 1;
1114}
1115
31a78a5a
YH
1116static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1117 struct mlx5_bfreg_info *bfregi)
b037c29a 1118{
31a78a5a 1119 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
b037c29a
EC
1120}
1121
e126ba97 1122#endif /* MLX5_IB_H */