]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/infiniband/hw/mlx5/mr.c
IB/cma: Accept connection without a valid netdev on RoCE
[mirror_ubuntu-artful-kernel.git] / drivers / infiniband / hw / mlx5 / mr.c
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33
34#include <linux/kref.h>
35#include <linux/random.h>
36#include <linux/debugfs.h>
37#include <linux/export.h>
746b5583 38#include <linux/delay.h>
e126ba97 39#include <rdma/ib_umem.h>
b4cfe447 40#include <rdma/ib_umem_odp.h>
968e78dd 41#include <rdma/ib_verbs.h>
e126ba97
EC
42#include "mlx5_ib.h"
43
44enum {
746b5583 45 MAX_PENDING_REG_MR = 8,
e126ba97
EC
46};
47
832a6b06
HE
48#define MLX5_UMR_ALIGN 2048
49#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
50static __be64 mlx5_ib_update_mtt_emergency_buffer[
51 MLX5_UMR_MTT_MIN_CHUNK_SIZE/sizeof(__be64)]
52 __aligned(MLX5_UMR_ALIGN);
53static DEFINE_MUTEX(mlx5_ib_update_mtt_emergency_buffer_mutex);
54#endif
fe45f827 55
6aec21f6
HE
56static int clean_mr(struct mlx5_ib_mr *mr);
57
b4cfe447
HE
58static int destroy_mkey(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
59{
60 int err = mlx5_core_destroy_mkey(dev->mdev, &mr->mmr);
61
62#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
63 /* Wait until all page fault handlers using the mr complete. */
64 synchronize_srcu(&dev->mr_srcu);
65#endif
66
67 return err;
68}
69
e126ba97
EC
70static int order2idx(struct mlx5_ib_dev *dev, int order)
71{
72 struct mlx5_mr_cache *cache = &dev->cache;
73
74 if (order < cache->ent[0].order)
75 return 0;
76 else
77 return order - cache->ent[0].order;
78}
79
746b5583
EC
80static void reg_mr_callback(int status, void *context)
81{
82 struct mlx5_ib_mr *mr = context;
83 struct mlx5_ib_dev *dev = mr->dev;
84 struct mlx5_mr_cache *cache = &dev->cache;
85 int c = order2idx(dev, mr->order);
86 struct mlx5_cache_ent *ent = &cache->ent[c];
87 u8 key;
746b5583 88 unsigned long flags;
9603b61d 89 struct mlx5_mr_table *table = &dev->mdev->priv.mr_table;
8605933a 90 int err;
746b5583 91
746b5583
EC
92 spin_lock_irqsave(&ent->lock, flags);
93 ent->pending--;
94 spin_unlock_irqrestore(&ent->lock, flags);
95 if (status) {
96 mlx5_ib_warn(dev, "async reg mr failed. status %d\n", status);
97 kfree(mr);
98 dev->fill_delay = 1;
99 mod_timer(&dev->delay_timer, jiffies + HZ);
100 return;
101 }
102
103 if (mr->out.hdr.status) {
104 mlx5_ib_warn(dev, "failed - status %d, syndorme 0x%x\n",
105 mr->out.hdr.status,
106 be32_to_cpu(mr->out.hdr.syndrome));
107 kfree(mr);
108 dev->fill_delay = 1;
109 mod_timer(&dev->delay_timer, jiffies + HZ);
110 return;
111 }
112
9603b61d
JM
113 spin_lock_irqsave(&dev->mdev->priv.mkey_lock, flags);
114 key = dev->mdev->priv.mkey_key++;
115 spin_unlock_irqrestore(&dev->mdev->priv.mkey_lock, flags);
746b5583
EC
116 mr->mmr.key = mlx5_idx_to_mkey(be32_to_cpu(mr->out.mkey) & 0xffffff) | key;
117
118 cache->last_add = jiffies;
119
120 spin_lock_irqsave(&ent->lock, flags);
121 list_add_tail(&mr->list, &ent->head);
122 ent->cur++;
123 ent->size++;
124 spin_unlock_irqrestore(&ent->lock, flags);
8605933a
HE
125
126 write_lock_irqsave(&table->lock, flags);
127 err = radix_tree_insert(&table->tree, mlx5_base_mkey(mr->mmr.key),
128 &mr->mmr);
129 if (err)
130 pr_err("Error inserting to mr tree. 0x%x\n", -err);
131 write_unlock_irqrestore(&table->lock, flags);
746b5583
EC
132}
133
e126ba97
EC
134static int add_keys(struct mlx5_ib_dev *dev, int c, int num)
135{
e126ba97
EC
136 struct mlx5_mr_cache *cache = &dev->cache;
137 struct mlx5_cache_ent *ent = &cache->ent[c];
138 struct mlx5_create_mkey_mbox_in *in;
139 struct mlx5_ib_mr *mr;
140 int npages = 1 << ent->order;
e126ba97
EC
141 int err = 0;
142 int i;
143
144 in = kzalloc(sizeof(*in), GFP_KERNEL);
145 if (!in)
146 return -ENOMEM;
147
148 for (i = 0; i < num; i++) {
746b5583
EC
149 if (ent->pending >= MAX_PENDING_REG_MR) {
150 err = -EAGAIN;
151 break;
152 }
153
e126ba97
EC
154 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
155 if (!mr) {
156 err = -ENOMEM;
746b5583 157 break;
e126ba97
EC
158 }
159 mr->order = ent->order;
160 mr->umred = 1;
746b5583 161 mr->dev = dev;
968e78dd 162 in->seg.status = MLX5_MKEY_STATUS_FREE;
e126ba97
EC
163 in->seg.xlt_oct_size = cpu_to_be32((npages + 1) / 2);
164 in->seg.qpn_mkey7_0 = cpu_to_be32(0xffffff << 8);
165 in->seg.flags = MLX5_ACCESS_MODE_MTT | MLX5_PERM_UMR_EN;
166 in->seg.log2_page_size = 12;
167
746b5583
EC
168 spin_lock_irq(&ent->lock);
169 ent->pending++;
170 spin_unlock_irq(&ent->lock);
9603b61d 171 err = mlx5_core_create_mkey(dev->mdev, &mr->mmr, in,
746b5583
EC
172 sizeof(*in), reg_mr_callback,
173 mr, &mr->out);
e126ba97 174 if (err) {
d14e7110
EC
175 spin_lock_irq(&ent->lock);
176 ent->pending--;
177 spin_unlock_irq(&ent->lock);
e126ba97 178 mlx5_ib_warn(dev, "create mkey failed %d\n", err);
e126ba97 179 kfree(mr);
746b5583 180 break;
e126ba97 181 }
e126ba97
EC
182 }
183
e126ba97
EC
184 kfree(in);
185 return err;
186}
187
188static void remove_keys(struct mlx5_ib_dev *dev, int c, int num)
189{
e126ba97
EC
190 struct mlx5_mr_cache *cache = &dev->cache;
191 struct mlx5_cache_ent *ent = &cache->ent[c];
192 struct mlx5_ib_mr *mr;
e126ba97
EC
193 int err;
194 int i;
195
196 for (i = 0; i < num; i++) {
746b5583 197 spin_lock_irq(&ent->lock);
e126ba97 198 if (list_empty(&ent->head)) {
746b5583 199 spin_unlock_irq(&ent->lock);
e126ba97
EC
200 return;
201 }
202 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
203 list_del(&mr->list);
204 ent->cur--;
205 ent->size--;
746b5583 206 spin_unlock_irq(&ent->lock);
b4cfe447 207 err = destroy_mkey(dev, mr);
203099fd 208 if (err)
e126ba97 209 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 210 else
e126ba97 211 kfree(mr);
e126ba97
EC
212 }
213}
214
215static ssize_t size_write(struct file *filp, const char __user *buf,
216 size_t count, loff_t *pos)
217{
218 struct mlx5_cache_ent *ent = filp->private_data;
219 struct mlx5_ib_dev *dev = ent->dev;
220 char lbuf[20];
221 u32 var;
222 int err;
223 int c;
224
225 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 226 return -EFAULT;
e126ba97
EC
227
228 c = order2idx(dev, ent->order);
229 lbuf[sizeof(lbuf) - 1] = 0;
230
231 if (sscanf(lbuf, "%u", &var) != 1)
232 return -EINVAL;
233
234 if (var < ent->limit)
235 return -EINVAL;
236
237 if (var > ent->size) {
746b5583
EC
238 do {
239 err = add_keys(dev, c, var - ent->size);
240 if (err && err != -EAGAIN)
241 return err;
242
243 usleep_range(3000, 5000);
244 } while (err);
e126ba97
EC
245 } else if (var < ent->size) {
246 remove_keys(dev, c, ent->size - var);
247 }
248
249 return count;
250}
251
252static ssize_t size_read(struct file *filp, char __user *buf, size_t count,
253 loff_t *pos)
254{
255 struct mlx5_cache_ent *ent = filp->private_data;
256 char lbuf[20];
257 int err;
258
259 if (*pos)
260 return 0;
261
262 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->size);
263 if (err < 0)
264 return err;
265
266 if (copy_to_user(buf, lbuf, err))
5e631a03 267 return -EFAULT;
e126ba97
EC
268
269 *pos += err;
270
271 return err;
272}
273
274static const struct file_operations size_fops = {
275 .owner = THIS_MODULE,
276 .open = simple_open,
277 .write = size_write,
278 .read = size_read,
279};
280
281static ssize_t limit_write(struct file *filp, const char __user *buf,
282 size_t count, loff_t *pos)
283{
284 struct mlx5_cache_ent *ent = filp->private_data;
285 struct mlx5_ib_dev *dev = ent->dev;
286 char lbuf[20];
287 u32 var;
288 int err;
289 int c;
290
291 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 292 return -EFAULT;
e126ba97
EC
293
294 c = order2idx(dev, ent->order);
295 lbuf[sizeof(lbuf) - 1] = 0;
296
297 if (sscanf(lbuf, "%u", &var) != 1)
298 return -EINVAL;
299
300 if (var > ent->size)
301 return -EINVAL;
302
303 ent->limit = var;
304
305 if (ent->cur < ent->limit) {
306 err = add_keys(dev, c, 2 * ent->limit - ent->cur);
307 if (err)
308 return err;
309 }
310
311 return count;
312}
313
314static ssize_t limit_read(struct file *filp, char __user *buf, size_t count,
315 loff_t *pos)
316{
317 struct mlx5_cache_ent *ent = filp->private_data;
318 char lbuf[20];
319 int err;
320
321 if (*pos)
322 return 0;
323
324 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->limit);
325 if (err < 0)
326 return err;
327
328 if (copy_to_user(buf, lbuf, err))
5e631a03 329 return -EFAULT;
e126ba97
EC
330
331 *pos += err;
332
333 return err;
334}
335
336static const struct file_operations limit_fops = {
337 .owner = THIS_MODULE,
338 .open = simple_open,
339 .write = limit_write,
340 .read = limit_read,
341};
342
343static int someone_adding(struct mlx5_mr_cache *cache)
344{
345 int i;
346
347 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
348 if (cache->ent[i].cur < cache->ent[i].limit)
349 return 1;
350 }
351
352 return 0;
353}
354
355static void __cache_work_func(struct mlx5_cache_ent *ent)
356{
357 struct mlx5_ib_dev *dev = ent->dev;
358 struct mlx5_mr_cache *cache = &dev->cache;
359 int i = order2idx(dev, ent->order);
746b5583 360 int err;
e126ba97
EC
361
362 if (cache->stopped)
363 return;
364
365 ent = &dev->cache.ent[i];
746b5583
EC
366 if (ent->cur < 2 * ent->limit && !dev->fill_delay) {
367 err = add_keys(dev, i, 1);
368 if (ent->cur < 2 * ent->limit) {
369 if (err == -EAGAIN) {
370 mlx5_ib_dbg(dev, "returned eagain, order %d\n",
371 i + 2);
372 queue_delayed_work(cache->wq, &ent->dwork,
373 msecs_to_jiffies(3));
374 } else if (err) {
375 mlx5_ib_warn(dev, "command failed order %d, err %d\n",
376 i + 2, err);
377 queue_delayed_work(cache->wq, &ent->dwork,
378 msecs_to_jiffies(1000));
379 } else {
380 queue_work(cache->wq, &ent->work);
381 }
382 }
e126ba97
EC
383 } else if (ent->cur > 2 * ent->limit) {
384 if (!someone_adding(cache) &&
746b5583 385 time_after(jiffies, cache->last_add + 300 * HZ)) {
e126ba97
EC
386 remove_keys(dev, i, 1);
387 if (ent->cur > ent->limit)
388 queue_work(cache->wq, &ent->work);
389 } else {
746b5583 390 queue_delayed_work(cache->wq, &ent->dwork, 300 * HZ);
e126ba97
EC
391 }
392 }
393}
394
395static void delayed_cache_work_func(struct work_struct *work)
396{
397 struct mlx5_cache_ent *ent;
398
399 ent = container_of(work, struct mlx5_cache_ent, dwork.work);
400 __cache_work_func(ent);
401}
402
403static void cache_work_func(struct work_struct *work)
404{
405 struct mlx5_cache_ent *ent;
406
407 ent = container_of(work, struct mlx5_cache_ent, work);
408 __cache_work_func(ent);
409}
410
411static struct mlx5_ib_mr *alloc_cached_mr(struct mlx5_ib_dev *dev, int order)
412{
413 struct mlx5_mr_cache *cache = &dev->cache;
414 struct mlx5_ib_mr *mr = NULL;
415 struct mlx5_cache_ent *ent;
416 int c;
417 int i;
418
419 c = order2idx(dev, order);
420 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
421 mlx5_ib_warn(dev, "order %d, cache index %d\n", order, c);
422 return NULL;
423 }
424
425 for (i = c; i < MAX_MR_CACHE_ENTRIES; i++) {
426 ent = &cache->ent[i];
427
428 mlx5_ib_dbg(dev, "order %d, cache index %d\n", ent->order, i);
429
746b5583 430 spin_lock_irq(&ent->lock);
e126ba97
EC
431 if (!list_empty(&ent->head)) {
432 mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
433 list);
434 list_del(&mr->list);
435 ent->cur--;
746b5583 436 spin_unlock_irq(&ent->lock);
e126ba97
EC
437 if (ent->cur < ent->limit)
438 queue_work(cache->wq, &ent->work);
439 break;
440 }
746b5583 441 spin_unlock_irq(&ent->lock);
e126ba97
EC
442
443 queue_work(cache->wq, &ent->work);
e126ba97
EC
444 }
445
446 if (!mr)
447 cache->ent[c].miss++;
448
449 return mr;
450}
451
452static void free_cached_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
453{
454 struct mlx5_mr_cache *cache = &dev->cache;
455 struct mlx5_cache_ent *ent;
456 int shrink = 0;
457 int c;
458
459 c = order2idx(dev, mr->order);
460 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
461 mlx5_ib_warn(dev, "order %d, cache index %d\n", mr->order, c);
462 return;
463 }
464 ent = &cache->ent[c];
746b5583 465 spin_lock_irq(&ent->lock);
e126ba97
EC
466 list_add_tail(&mr->list, &ent->head);
467 ent->cur++;
468 if (ent->cur > 2 * ent->limit)
469 shrink = 1;
746b5583 470 spin_unlock_irq(&ent->lock);
e126ba97
EC
471
472 if (shrink)
473 queue_work(cache->wq, &ent->work);
474}
475
476static void clean_keys(struct mlx5_ib_dev *dev, int c)
477{
e126ba97
EC
478 struct mlx5_mr_cache *cache = &dev->cache;
479 struct mlx5_cache_ent *ent = &cache->ent[c];
480 struct mlx5_ib_mr *mr;
e126ba97
EC
481 int err;
482
3c461911 483 cancel_delayed_work(&ent->dwork);
e126ba97 484 while (1) {
746b5583 485 spin_lock_irq(&ent->lock);
e126ba97 486 if (list_empty(&ent->head)) {
746b5583 487 spin_unlock_irq(&ent->lock);
e126ba97
EC
488 return;
489 }
490 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
491 list_del(&mr->list);
492 ent->cur--;
493 ent->size--;
746b5583 494 spin_unlock_irq(&ent->lock);
b4cfe447 495 err = destroy_mkey(dev, mr);
203099fd 496 if (err)
e126ba97 497 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 498 else
e126ba97 499 kfree(mr);
e126ba97
EC
500 }
501}
502
503static int mlx5_mr_cache_debugfs_init(struct mlx5_ib_dev *dev)
504{
505 struct mlx5_mr_cache *cache = &dev->cache;
506 struct mlx5_cache_ent *ent;
507 int i;
508
509 if (!mlx5_debugfs_root)
510 return 0;
511
9603b61d 512 cache->root = debugfs_create_dir("mr_cache", dev->mdev->priv.dbg_root);
e126ba97
EC
513 if (!cache->root)
514 return -ENOMEM;
515
516 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
517 ent = &cache->ent[i];
518 sprintf(ent->name, "%d", ent->order);
519 ent->dir = debugfs_create_dir(ent->name, cache->root);
520 if (!ent->dir)
521 return -ENOMEM;
522
523 ent->fsize = debugfs_create_file("size", 0600, ent->dir, ent,
524 &size_fops);
525 if (!ent->fsize)
526 return -ENOMEM;
527
528 ent->flimit = debugfs_create_file("limit", 0600, ent->dir, ent,
529 &limit_fops);
530 if (!ent->flimit)
531 return -ENOMEM;
532
533 ent->fcur = debugfs_create_u32("cur", 0400, ent->dir,
534 &ent->cur);
535 if (!ent->fcur)
536 return -ENOMEM;
537
538 ent->fmiss = debugfs_create_u32("miss", 0600, ent->dir,
539 &ent->miss);
540 if (!ent->fmiss)
541 return -ENOMEM;
542 }
543
544 return 0;
545}
546
547static void mlx5_mr_cache_debugfs_cleanup(struct mlx5_ib_dev *dev)
548{
549 if (!mlx5_debugfs_root)
550 return;
551
552 debugfs_remove_recursive(dev->cache.root);
553}
554
746b5583
EC
555static void delay_time_func(unsigned long ctx)
556{
557 struct mlx5_ib_dev *dev = (struct mlx5_ib_dev *)ctx;
558
559 dev->fill_delay = 0;
560}
561
e126ba97
EC
562int mlx5_mr_cache_init(struct mlx5_ib_dev *dev)
563{
564 struct mlx5_mr_cache *cache = &dev->cache;
565 struct mlx5_cache_ent *ent;
566 int limit;
e126ba97
EC
567 int err;
568 int i;
569
570 cache->wq = create_singlethread_workqueue("mkey_cache");
571 if (!cache->wq) {
572 mlx5_ib_warn(dev, "failed to create work queue\n");
573 return -ENOMEM;
574 }
575
746b5583 576 setup_timer(&dev->delay_timer, delay_time_func, (unsigned long)dev);
e126ba97
EC
577 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
578 INIT_LIST_HEAD(&cache->ent[i].head);
579 spin_lock_init(&cache->ent[i].lock);
580
581 ent = &cache->ent[i];
582 INIT_LIST_HEAD(&ent->head);
583 spin_lock_init(&ent->lock);
584 ent->order = i + 2;
585 ent->dev = dev;
586
9603b61d
JM
587 if (dev->mdev->profile->mask & MLX5_PROF_MASK_MR_CACHE)
588 limit = dev->mdev->profile->mr_cache[i].limit;
2d036fad 589 else
e126ba97 590 limit = 0;
2d036fad 591
e126ba97
EC
592 INIT_WORK(&ent->work, cache_work_func);
593 INIT_DELAYED_WORK(&ent->dwork, delayed_cache_work_func);
594 ent->limit = limit;
595 queue_work(cache->wq, &ent->work);
596 }
597
598 err = mlx5_mr_cache_debugfs_init(dev);
599 if (err)
600 mlx5_ib_warn(dev, "cache debugfs failure\n");
601
602 return 0;
603}
604
605int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev)
606{
607 int i;
608
609 dev->cache.stopped = 1;
3c461911 610 flush_workqueue(dev->cache.wq);
e126ba97
EC
611
612 mlx5_mr_cache_debugfs_cleanup(dev);
613
614 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++)
615 clean_keys(dev, i);
616
3c461911 617 destroy_workqueue(dev->cache.wq);
746b5583 618 del_timer_sync(&dev->delay_timer);
3c461911 619
e126ba97
EC
620 return 0;
621}
622
623struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc)
624{
625 struct mlx5_ib_dev *dev = to_mdev(pd->device);
9603b61d 626 struct mlx5_core_dev *mdev = dev->mdev;
e126ba97
EC
627 struct mlx5_create_mkey_mbox_in *in;
628 struct mlx5_mkey_seg *seg;
629 struct mlx5_ib_mr *mr;
630 int err;
631
632 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
633 if (!mr)
634 return ERR_PTR(-ENOMEM);
635
636 in = kzalloc(sizeof(*in), GFP_KERNEL);
637 if (!in) {
638 err = -ENOMEM;
639 goto err_free;
640 }
641
642 seg = &in->seg;
643 seg->flags = convert_access(acc) | MLX5_ACCESS_MODE_PA;
644 seg->flags_pd = cpu_to_be32(to_mpd(pd)->pdn | MLX5_MKEY_LEN64);
645 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff << 8);
646 seg->start_addr = 0;
647
746b5583
EC
648 err = mlx5_core_create_mkey(mdev, &mr->mmr, in, sizeof(*in), NULL, NULL,
649 NULL);
e126ba97
EC
650 if (err)
651 goto err_in;
652
653 kfree(in);
654 mr->ibmr.lkey = mr->mmr.key;
655 mr->ibmr.rkey = mr->mmr.key;
656 mr->umem = NULL;
657
658 return &mr->ibmr;
659
660err_in:
661 kfree(in);
662
663err_free:
664 kfree(mr);
665
666 return ERR_PTR(err);
667}
668
669static int get_octo_len(u64 addr, u64 len, int page_size)
670{
671 u64 offset;
672 int npages;
673
674 offset = addr & (page_size - 1);
675 npages = ALIGN(len + offset, page_size) >> ilog2(page_size);
676 return (npages + 1) / 2;
677}
678
679static int use_umr(int order)
680{
cc149f75 681 return order <= MLX5_MAX_UMR_SHIFT;
e126ba97
EC
682}
683
684static void prep_umr_reg_wqe(struct ib_pd *pd, struct ib_send_wr *wr,
685 struct ib_sge *sg, u64 dma, int n, u32 key,
686 int page_shift, u64 virt_addr, u64 len,
687 int access_flags)
688{
689 struct mlx5_ib_dev *dev = to_mdev(pd->device);
968e78dd 690 struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
e126ba97
EC
691
692 sg->addr = dma;
693 sg->length = ALIGN(sizeof(u64) * n, 64);
b37c788f 694 sg->lkey = dev->umrc.pd->local_dma_lkey;
e126ba97
EC
695
696 wr->next = NULL;
697 wr->send_flags = 0;
698 wr->sg_list = sg;
699 if (n)
700 wr->num_sge = 1;
701 else
702 wr->num_sge = 0;
703
704 wr->opcode = MLX5_IB_WR_UMR;
968e78dd
HE
705
706 umrwr->npages = n;
707 umrwr->page_shift = page_shift;
708 umrwr->mkey = key;
709 umrwr->target.virt_addr = virt_addr;
710 umrwr->length = len;
711 umrwr->access_flags = access_flags;
712 umrwr->pd = pd;
e126ba97
EC
713}
714
715static void prep_umr_unreg_wqe(struct mlx5_ib_dev *dev,
716 struct ib_send_wr *wr, u32 key)
717{
968e78dd
HE
718 struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
719
720 wr->send_flags = MLX5_IB_SEND_UMR_UNREG | MLX5_IB_SEND_UMR_FAIL_IF_FREE;
e126ba97 721 wr->opcode = MLX5_IB_WR_UMR;
968e78dd 722 umrwr->mkey = key;
e126ba97
EC
723}
724
725void mlx5_umr_cq_handler(struct ib_cq *cq, void *cq_context)
726{
a74d2416 727 struct mlx5_ib_umr_context *context;
e126ba97
EC
728 struct ib_wc wc;
729 int err;
730
731 while (1) {
732 err = ib_poll_cq(cq, 1, &wc);
733 if (err < 0) {
734 pr_warn("poll cq error %d\n", err);
735 return;
736 }
737 if (err == 0)
738 break;
739
6c9b5d9b 740 context = (struct mlx5_ib_umr_context *) (unsigned long) wc.wr_id;
a74d2416
SR
741 context->status = wc.status;
742 complete(&context->done);
e126ba97
EC
743 }
744 ib_req_notify_cq(cq, IB_CQ_NEXT_COMP);
745}
746
747static struct mlx5_ib_mr *reg_umr(struct ib_pd *pd, struct ib_umem *umem,
748 u64 virt_addr, u64 len, int npages,
749 int page_shift, int order, int access_flags)
750{
751 struct mlx5_ib_dev *dev = to_mdev(pd->device);
203099fd 752 struct device *ddev = dev->ib_dev.dma_device;
e126ba97 753 struct umr_common *umrc = &dev->umrc;
a74d2416 754 struct mlx5_ib_umr_context umr_context;
e126ba97
EC
755 struct ib_send_wr wr, *bad;
756 struct mlx5_ib_mr *mr;
757 struct ib_sge sg;
cc149f75 758 int size;
21af2c3e 759 __be64 *mr_pas;
cc149f75 760 __be64 *pas;
21af2c3e 761 dma_addr_t dma;
096f7e72 762 int err = 0;
e126ba97
EC
763 int i;
764
746b5583 765 for (i = 0; i < 1; i++) {
e126ba97
EC
766 mr = alloc_cached_mr(dev, order);
767 if (mr)
768 break;
769
770 err = add_keys(dev, order2idx(dev, order), 1);
746b5583
EC
771 if (err && err != -EAGAIN) {
772 mlx5_ib_warn(dev, "add_keys failed, err %d\n", err);
e126ba97
EC
773 break;
774 }
775 }
776
777 if (!mr)
778 return ERR_PTR(-EAGAIN);
779
cc149f75
HE
780 /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
781 * To avoid copying garbage after the pas array, we allocate
782 * a little more. */
783 size = ALIGN(sizeof(u64) * npages, MLX5_UMR_MTT_ALIGNMENT);
21af2c3e
HE
784 mr_pas = kmalloc(size + MLX5_UMR_ALIGN - 1, GFP_KERNEL);
785 if (!mr_pas) {
203099fd 786 err = -ENOMEM;
096f7e72 787 goto free_mr;
203099fd 788 }
54313907 789
cc149f75
HE
790 pas = PTR_ALIGN(mr_pas, MLX5_UMR_ALIGN);
791 mlx5_ib_populate_pas(dev, umem, page_shift, pas, MLX5_IB_MTT_PRESENT);
792 /* Clear padding after the actual pages. */
793 memset(pas + npages, 0, size - npages * sizeof(u64));
54313907 794
cc149f75 795 dma = dma_map_single(ddev, pas, size, DMA_TO_DEVICE);
21af2c3e 796 if (dma_mapping_error(ddev, dma)) {
203099fd 797 err = -ENOMEM;
096f7e72 798 goto free_pas;
203099fd
EC
799 }
800
e126ba97 801 memset(&wr, 0, sizeof(wr));
a74d2416 802 wr.wr_id = (u64)(unsigned long)&umr_context;
21af2c3e
HE
803 prep_umr_reg_wqe(pd, &wr, &sg, dma, npages, mr->mmr.key, page_shift,
804 virt_addr, len, access_flags);
e126ba97 805
a74d2416 806 mlx5_ib_init_umr_context(&umr_context);
e126ba97 807 down(&umrc->sem);
e126ba97
EC
808 err = ib_post_send(umrc->qp, &wr, &bad);
809 if (err) {
810 mlx5_ib_warn(dev, "post send failed, err %d\n", err);
096f7e72 811 goto unmap_dma;
a74d2416
SR
812 } else {
813 wait_for_completion(&umr_context.done);
814 if (umr_context.status != IB_WC_SUCCESS) {
815 mlx5_ib_warn(dev, "reg umr failed\n");
816 err = -EFAULT;
817 }
096f7e72 818 }
e126ba97 819
b475598a
HE
820 mr->mmr.iova = virt_addr;
821 mr->mmr.size = len;
822 mr->mmr.pd = to_mpd(pd)->pdn;
823
b4cfe447
HE
824 mr->live = 1;
825
096f7e72
HE
826unmap_dma:
827 up(&umrc->sem);
21af2c3e 828 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
096f7e72
HE
829
830free_pas:
21af2c3e 831 kfree(mr_pas);
203099fd 832
096f7e72
HE
833free_mr:
834 if (err) {
835 free_cached_mr(dev, mr);
836 return ERR_PTR(err);
e126ba97
EC
837 }
838
839 return mr;
e126ba97
EC
840}
841
832a6b06
HE
842#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
843int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index, int npages,
844 int zap)
845{
846 struct mlx5_ib_dev *dev = mr->dev;
847 struct device *ddev = dev->ib_dev.dma_device;
848 struct umr_common *umrc = &dev->umrc;
849 struct mlx5_ib_umr_context umr_context;
850 struct ib_umem *umem = mr->umem;
851 int size;
852 __be64 *pas;
853 dma_addr_t dma;
854 struct ib_send_wr wr, *bad;
855 struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr.wr.fast_reg;
856 struct ib_sge sg;
857 int err = 0;
858 const int page_index_alignment = MLX5_UMR_MTT_ALIGNMENT / sizeof(u64);
859 const int page_index_mask = page_index_alignment - 1;
860 size_t pages_mapped = 0;
861 size_t pages_to_map = 0;
862 size_t pages_iter = 0;
863 int use_emergency_buf = 0;
864
865 /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes,
866 * so we need to align the offset and length accordingly */
867 if (start_page_index & page_index_mask) {
868 npages += start_page_index & page_index_mask;
869 start_page_index &= ~page_index_mask;
870 }
871
872 pages_to_map = ALIGN(npages, page_index_alignment);
873
874 if (start_page_index + pages_to_map > MLX5_MAX_UMR_PAGES)
875 return -EINVAL;
876
877 size = sizeof(u64) * pages_to_map;
878 size = min_t(int, PAGE_SIZE, size);
879 /* We allocate with GFP_ATOMIC to avoid recursion into page-reclaim
880 * code, when we are called from an invalidation. The pas buffer must
881 * be 2k-aligned for Connect-IB. */
882 pas = (__be64 *)get_zeroed_page(GFP_ATOMIC);
883 if (!pas) {
884 mlx5_ib_warn(dev, "unable to allocate memory during MTT update, falling back to slower chunked mechanism.\n");
885 pas = mlx5_ib_update_mtt_emergency_buffer;
886 size = MLX5_UMR_MTT_MIN_CHUNK_SIZE;
887 use_emergency_buf = 1;
888 mutex_lock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
889 memset(pas, 0, size);
890 }
891 pages_iter = size / sizeof(u64);
892 dma = dma_map_single(ddev, pas, size, DMA_TO_DEVICE);
893 if (dma_mapping_error(ddev, dma)) {
894 mlx5_ib_err(dev, "unable to map DMA during MTT update.\n");
895 err = -ENOMEM;
896 goto free_pas;
897 }
898
899 for (pages_mapped = 0;
900 pages_mapped < pages_to_map && !err;
901 pages_mapped += pages_iter, start_page_index += pages_iter) {
902 dma_sync_single_for_cpu(ddev, dma, size, DMA_TO_DEVICE);
903
904 npages = min_t(size_t,
905 pages_iter,
906 ib_umem_num_pages(umem) - start_page_index);
907
908 if (!zap) {
909 __mlx5_ib_populate_pas(dev, umem, PAGE_SHIFT,
910 start_page_index, npages, pas,
911 MLX5_IB_MTT_PRESENT);
912 /* Clear padding after the pages brought from the
913 * umem. */
914 memset(pas + npages, 0, size - npages * sizeof(u64));
915 }
916
917 dma_sync_single_for_device(ddev, dma, size, DMA_TO_DEVICE);
918
919 memset(&wr, 0, sizeof(wr));
920 wr.wr_id = (u64)(unsigned long)&umr_context;
921
922 sg.addr = dma;
923 sg.length = ALIGN(npages * sizeof(u64),
924 MLX5_UMR_MTT_ALIGNMENT);
b37c788f 925 sg.lkey = dev->umrc.pd->local_dma_lkey;
832a6b06
HE
926
927 wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE |
928 MLX5_IB_SEND_UMR_UPDATE_MTT;
929 wr.sg_list = &sg;
930 wr.num_sge = 1;
931 wr.opcode = MLX5_IB_WR_UMR;
932 umrwr->npages = sg.length / sizeof(u64);
933 umrwr->page_shift = PAGE_SHIFT;
934 umrwr->mkey = mr->mmr.key;
935 umrwr->target.offset = start_page_index;
936
937 mlx5_ib_init_umr_context(&umr_context);
938 down(&umrc->sem);
939 err = ib_post_send(umrc->qp, &wr, &bad);
940 if (err) {
941 mlx5_ib_err(dev, "UMR post send failed, err %d\n", err);
942 } else {
943 wait_for_completion(&umr_context.done);
944 if (umr_context.status != IB_WC_SUCCESS) {
945 mlx5_ib_err(dev, "UMR completion failed, code %d\n",
946 umr_context.status);
947 err = -EFAULT;
948 }
949 }
950 up(&umrc->sem);
951 }
952 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
953
954free_pas:
955 if (!use_emergency_buf)
956 free_page((unsigned long)pas);
957 else
958 mutex_unlock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
959
960 return err;
961}
962#endif
963
e126ba97
EC
964static struct mlx5_ib_mr *reg_create(struct ib_pd *pd, u64 virt_addr,
965 u64 length, struct ib_umem *umem,
966 int npages, int page_shift,
967 int access_flags)
968{
969 struct mlx5_ib_dev *dev = to_mdev(pd->device);
970 struct mlx5_create_mkey_mbox_in *in;
971 struct mlx5_ib_mr *mr;
972 int inlen;
973 int err;
938fe83c 974 bool pg_cap = !!(MLX5_CAP_GEN(dev->mdev, pg));
e126ba97
EC
975
976 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
977 if (!mr)
978 return ERR_PTR(-ENOMEM);
979
980 inlen = sizeof(*in) + sizeof(*in->pas) * ((npages + 1) / 2) * 2;
981 in = mlx5_vzalloc(inlen);
982 if (!in) {
983 err = -ENOMEM;
984 goto err_1;
985 }
cc149f75
HE
986 mlx5_ib_populate_pas(dev, umem, page_shift, in->pas,
987 pg_cap ? MLX5_IB_MTT_PRESENT : 0);
e126ba97 988
cc149f75
HE
989 /* The MLX5_MKEY_INBOX_PG_ACCESS bit allows setting the access flags
990 * in the page list submitted with the command. */
991 in->flags = pg_cap ? cpu_to_be32(MLX5_MKEY_INBOX_PG_ACCESS) : 0;
e126ba97
EC
992 in->seg.flags = convert_access(access_flags) |
993 MLX5_ACCESS_MODE_MTT;
994 in->seg.flags_pd = cpu_to_be32(to_mpd(pd)->pdn);
995 in->seg.start_addr = cpu_to_be64(virt_addr);
996 in->seg.len = cpu_to_be64(length);
997 in->seg.bsfs_octo_size = 0;
998 in->seg.xlt_oct_size = cpu_to_be32(get_octo_len(virt_addr, length, 1 << page_shift));
999 in->seg.log2_page_size = page_shift;
1000 in->seg.qpn_mkey7_0 = cpu_to_be32(0xffffff << 8);
746b5583
EC
1001 in->xlat_oct_act_size = cpu_to_be32(get_octo_len(virt_addr, length,
1002 1 << page_shift));
9603b61d 1003 err = mlx5_core_create_mkey(dev->mdev, &mr->mmr, in, inlen, NULL,
746b5583 1004 NULL, NULL);
e126ba97
EC
1005 if (err) {
1006 mlx5_ib_warn(dev, "create mkey failed\n");
1007 goto err_2;
1008 }
1009 mr->umem = umem;
7eae20db 1010 mr->dev = dev;
b4cfe447 1011 mr->live = 1;
479163f4 1012 kvfree(in);
e126ba97
EC
1013
1014 mlx5_ib_dbg(dev, "mkey = 0x%x\n", mr->mmr.key);
1015
1016 return mr;
1017
1018err_2:
479163f4 1019 kvfree(in);
e126ba97
EC
1020
1021err_1:
1022 kfree(mr);
1023
1024 return ERR_PTR(err);
1025}
1026
1027struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1028 u64 virt_addr, int access_flags,
1029 struct ib_udata *udata)
1030{
1031 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1032 struct mlx5_ib_mr *mr = NULL;
1033 struct ib_umem *umem;
1034 int page_shift;
1035 int npages;
1036 int ncont;
1037 int order;
1038 int err;
1039
900a6d79
EC
1040 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1041 start, virt_addr, length, access_flags);
e126ba97
EC
1042 umem = ib_umem_get(pd->uobject->context, start, length, access_flags,
1043 0);
1044 if (IS_ERR(umem)) {
900a6d79 1045 mlx5_ib_dbg(dev, "umem get failed (%ld)\n", PTR_ERR(umem));
e126ba97
EC
1046 return (void *)umem;
1047 }
1048
1049 mlx5_ib_cont_pages(umem, start, &npages, &page_shift, &ncont, &order);
1050 if (!npages) {
1051 mlx5_ib_warn(dev, "avoid zero region\n");
1052 err = -EINVAL;
1053 goto error;
1054 }
1055
1056 mlx5_ib_dbg(dev, "npages %d, ncont %d, order %d, page_shift %d\n",
1057 npages, ncont, order, page_shift);
1058
1059 if (use_umr(order)) {
1060 mr = reg_umr(pd, umem, virt_addr, length, ncont, page_shift,
1061 order, access_flags);
1062 if (PTR_ERR(mr) == -EAGAIN) {
1063 mlx5_ib_dbg(dev, "cache empty for order %d", order);
1064 mr = NULL;
1065 }
6aec21f6
HE
1066 } else if (access_flags & IB_ACCESS_ON_DEMAND) {
1067 err = -EINVAL;
1068 pr_err("Got MR registration for ODP MR > 512MB, not supported for Connect-IB");
1069 goto error;
e126ba97
EC
1070 }
1071
1072 if (!mr)
1073 mr = reg_create(pd, virt_addr, length, umem, ncont, page_shift,
1074 access_flags);
1075
1076 if (IS_ERR(mr)) {
1077 err = PTR_ERR(mr);
1078 goto error;
1079 }
1080
1081 mlx5_ib_dbg(dev, "mkey 0x%x\n", mr->mmr.key);
1082
1083 mr->umem = umem;
1084 mr->npages = npages;
6aec21f6 1085 atomic_add(npages, &dev->mdev->priv.reg_pages);
e126ba97
EC
1086 mr->ibmr.lkey = mr->mmr.key;
1087 mr->ibmr.rkey = mr->mmr.key;
1088
b4cfe447
HE
1089#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1090 if (umem->odp_data) {
1091 /*
1092 * This barrier prevents the compiler from moving the
1093 * setting of umem->odp_data->private to point to our
1094 * MR, before reg_umr finished, to ensure that the MR
1095 * initialization have finished before starting to
1096 * handle invalidations.
1097 */
1098 smp_wmb();
1099 mr->umem->odp_data->private = mr;
1100 /*
1101 * Make sure we will see the new
1102 * umem->odp_data->private value in the invalidation
1103 * routines, before we can get page faults on the
1104 * MR. Page faults can happen once we put the MR in
1105 * the tree, below this line. Without the barrier,
1106 * there can be a fault handling and an invalidation
1107 * before umem->odp_data->private == mr is visible to
1108 * the invalidation handler.
1109 */
1110 smp_wmb();
1111 }
1112#endif
1113
e126ba97
EC
1114 return &mr->ibmr;
1115
1116error:
1117 ib_umem_release(umem);
1118 return ERR_PTR(err);
1119}
1120
1121static int unreg_umr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1122{
1123 struct umr_common *umrc = &dev->umrc;
a74d2416 1124 struct mlx5_ib_umr_context umr_context;
e126ba97
EC
1125 struct ib_send_wr wr, *bad;
1126 int err;
1127
1128 memset(&wr, 0, sizeof(wr));
a74d2416 1129 wr.wr_id = (u64)(unsigned long)&umr_context;
e126ba97
EC
1130 prep_umr_unreg_wqe(dev, &wr, mr->mmr.key);
1131
a74d2416 1132 mlx5_ib_init_umr_context(&umr_context);
e126ba97 1133 down(&umrc->sem);
e126ba97
EC
1134 err = ib_post_send(umrc->qp, &wr, &bad);
1135 if (err) {
1136 up(&umrc->sem);
1137 mlx5_ib_dbg(dev, "err %d\n", err);
1138 goto error;
a74d2416
SR
1139 } else {
1140 wait_for_completion(&umr_context.done);
1141 up(&umrc->sem);
e126ba97 1142 }
a74d2416 1143 if (umr_context.status != IB_WC_SUCCESS) {
e126ba97
EC
1144 mlx5_ib_warn(dev, "unreg umr failed\n");
1145 err = -EFAULT;
1146 goto error;
1147 }
1148 return 0;
1149
1150error:
1151 return err;
1152}
1153
6aec21f6 1154static int clean_mr(struct mlx5_ib_mr *mr)
e126ba97 1155{
6aec21f6 1156 struct mlx5_ib_dev *dev = to_mdev(mr->ibmr.device);
e126ba97
EC
1157 int umred = mr->umred;
1158 int err;
1159
8b91ffc1
SG
1160 if (mr->sig) {
1161 if (mlx5_core_destroy_psv(dev->mdev,
1162 mr->sig->psv_memory.psv_idx))
1163 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1164 mr->sig->psv_memory.psv_idx);
1165 if (mlx5_core_destroy_psv(dev->mdev,
1166 mr->sig->psv_wire.psv_idx))
1167 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1168 mr->sig->psv_wire.psv_idx);
1169 kfree(mr->sig);
1170 mr->sig = NULL;
1171 }
1172
e126ba97 1173 if (!umred) {
b4cfe447 1174 err = destroy_mkey(dev, mr);
e126ba97
EC
1175 if (err) {
1176 mlx5_ib_warn(dev, "failed to destroy mkey 0x%x (%d)\n",
1177 mr->mmr.key, err);
1178 return err;
1179 }
1180 } else {
1181 err = unreg_umr(dev, mr);
1182 if (err) {
1183 mlx5_ib_warn(dev, "failed unregister\n");
1184 return err;
1185 }
1186 free_cached_mr(dev, mr);
1187 }
1188
6aec21f6
HE
1189 if (!umred)
1190 kfree(mr);
1191
1192 return 0;
1193}
1194
1195int mlx5_ib_dereg_mr(struct ib_mr *ibmr)
1196{
1197 struct mlx5_ib_dev *dev = to_mdev(ibmr->device);
1198 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1199 int npages = mr->npages;
1200 struct ib_umem *umem = mr->umem;
1201
1202#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
b4cfe447
HE
1203 if (umem && umem->odp_data) {
1204 /* Prevent new page faults from succeeding */
1205 mr->live = 0;
6aec21f6
HE
1206 /* Wait for all running page-fault handlers to finish. */
1207 synchronize_srcu(&dev->mr_srcu);
b4cfe447
HE
1208 /* Destroy all page mappings */
1209 mlx5_ib_invalidate_range(umem, ib_umem_start(umem),
1210 ib_umem_end(umem));
1211 /*
1212 * We kill the umem before the MR for ODP,
1213 * so that there will not be any invalidations in
1214 * flight, looking at the *mr struct.
1215 */
1216 ib_umem_release(umem);
1217 atomic_sub(npages, &dev->mdev->priv.reg_pages);
1218
1219 /* Avoid double-freeing the umem. */
1220 umem = NULL;
1221 }
6aec21f6
HE
1222#endif
1223
1224 clean_mr(mr);
1225
e126ba97
EC
1226 if (umem) {
1227 ib_umem_release(umem);
6aec21f6 1228 atomic_sub(npages, &dev->mdev->priv.reg_pages);
e126ba97
EC
1229 }
1230
e126ba97
EC
1231 return 0;
1232}
1233
9bee178b
SG
1234struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1235 enum ib_mr_type mr_type,
1236 u32 max_num_sg)
3121e3c4
SG
1237{
1238 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1239 struct mlx5_create_mkey_mbox_in *in;
1240 struct mlx5_ib_mr *mr;
1241 int access_mode, err;
9bee178b 1242 int ndescs = roundup(max_num_sg, 4);
3121e3c4
SG
1243
1244 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
1245 if (!mr)
1246 return ERR_PTR(-ENOMEM);
1247
1248 in = kzalloc(sizeof(*in), GFP_KERNEL);
1249 if (!in) {
1250 err = -ENOMEM;
1251 goto err_free;
1252 }
1253
968e78dd 1254 in->seg.status = MLX5_MKEY_STATUS_FREE;
3121e3c4
SG
1255 in->seg.xlt_oct_size = cpu_to_be32(ndescs);
1256 in->seg.qpn_mkey7_0 = cpu_to_be32(0xffffff << 8);
1257 in->seg.flags_pd = cpu_to_be32(to_mpd(pd)->pdn);
3121e3c4 1258
9bee178b
SG
1259 if (mr_type == IB_MR_TYPE_MEM_REG) {
1260 access_mode = MLX5_ACCESS_MODE_MTT;
1261 in->seg.log2_page_size = PAGE_SHIFT;
1262 } else if (mr_type == IB_MR_TYPE_SIGNATURE) {
3121e3c4
SG
1263 u32 psv_index[2];
1264
1265 in->seg.flags_pd = cpu_to_be32(be32_to_cpu(in->seg.flags_pd) |
1266 MLX5_MKEY_BSF_EN);
1267 in->seg.bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
1268 mr->sig = kzalloc(sizeof(*mr->sig), GFP_KERNEL);
1269 if (!mr->sig) {
1270 err = -ENOMEM;
1271 goto err_free_in;
1272 }
1273
1274 /* create mem & wire PSVs */
9603b61d 1275 err = mlx5_core_create_psv(dev->mdev, to_mpd(pd)->pdn,
3121e3c4
SG
1276 2, psv_index);
1277 if (err)
1278 goto err_free_sig;
1279
1280 access_mode = MLX5_ACCESS_MODE_KLM;
1281 mr->sig->psv_memory.psv_idx = psv_index[0];
1282 mr->sig->psv_wire.psv_idx = psv_index[1];
d5436ba0
SG
1283
1284 mr->sig->sig_status_checked = true;
1285 mr->sig->sig_err_exists = false;
1286 /* Next UMR, Arm SIGERR */
1287 ++mr->sig->sigerr_count;
9bee178b
SG
1288 } else {
1289 mlx5_ib_warn(dev, "Invalid mr type %d\n", mr_type);
1290 err = -EINVAL;
1291 goto err_free_in;
3121e3c4
SG
1292 }
1293
1294 in->seg.flags = MLX5_PERM_UMR_EN | access_mode;
9603b61d 1295 err = mlx5_core_create_mkey(dev->mdev, &mr->mmr, in, sizeof(*in),
3121e3c4
SG
1296 NULL, NULL, NULL);
1297 if (err)
1298 goto err_destroy_psv;
1299
1300 mr->ibmr.lkey = mr->mmr.key;
1301 mr->ibmr.rkey = mr->mmr.key;
1302 mr->umem = NULL;
1303 kfree(in);
1304
1305 return &mr->ibmr;
1306
1307err_destroy_psv:
1308 if (mr->sig) {
9603b61d 1309 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1310 mr->sig->psv_memory.psv_idx))
1311 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1312 mr->sig->psv_memory.psv_idx);
9603b61d 1313 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1314 mr->sig->psv_wire.psv_idx))
1315 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1316 mr->sig->psv_wire.psv_idx);
1317 }
1318err_free_sig:
1319 kfree(mr->sig);
1320err_free_in:
1321 kfree(in);
1322err_free:
1323 kfree(mr);
1324 return ERR_PTR(err);
1325}
1326
e126ba97
EC
1327struct ib_fast_reg_page_list *mlx5_ib_alloc_fast_reg_page_list(struct ib_device *ibdev,
1328 int page_list_len)
1329{
1330 struct mlx5_ib_fast_reg_page_list *mfrpl;
1331 int size = page_list_len * sizeof(u64);
1332
1333 mfrpl = kmalloc(sizeof(*mfrpl), GFP_KERNEL);
1334 if (!mfrpl)
1335 return ERR_PTR(-ENOMEM);
1336
1337 mfrpl->ibfrpl.page_list = kmalloc(size, GFP_KERNEL);
1338 if (!mfrpl->ibfrpl.page_list)
1339 goto err_free;
1340
1341 mfrpl->mapped_page_list = dma_alloc_coherent(ibdev->dma_device,
1342 size, &mfrpl->map,
1343 GFP_KERNEL);
1344 if (!mfrpl->mapped_page_list)
1345 goto err_free;
1346
1347 WARN_ON(mfrpl->map & 0x3f);
1348
1349 return &mfrpl->ibfrpl;
1350
1351err_free:
1352 kfree(mfrpl->ibfrpl.page_list);
1353 kfree(mfrpl);
1354 return ERR_PTR(-ENOMEM);
1355}
1356
1357void mlx5_ib_free_fast_reg_page_list(struct ib_fast_reg_page_list *page_list)
1358{
1359 struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(page_list);
1360 struct mlx5_ib_dev *dev = to_mdev(page_list->device);
1361 int size = page_list->max_page_list_len * sizeof(u64);
1362
9603b61d 1363 dma_free_coherent(&dev->mdev->pdev->dev, size, mfrpl->mapped_page_list,
e126ba97
EC
1364 mfrpl->map);
1365 kfree(mfrpl->ibfrpl.page_list);
1366 kfree(mfrpl);
1367}
d5436ba0
SG
1368
1369int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1370 struct ib_mr_status *mr_status)
1371{
1372 struct mlx5_ib_mr *mmr = to_mmr(ibmr);
1373 int ret = 0;
1374
1375 if (check_mask & ~IB_MR_CHECK_SIG_STATUS) {
1376 pr_err("Invalid status check mask\n");
1377 ret = -EINVAL;
1378 goto done;
1379 }
1380
1381 mr_status->fail_status = 0;
1382 if (check_mask & IB_MR_CHECK_SIG_STATUS) {
1383 if (!mmr->sig) {
1384 ret = -EINVAL;
1385 pr_err("signature status check requested on a non-signature enabled MR\n");
1386 goto done;
1387 }
1388
1389 mmr->sig->sig_status_checked = true;
1390 if (!mmr->sig->sig_err_exists)
1391 goto done;
1392
1393 if (ibmr->lkey == mmr->sig->err_item.key)
1394 memcpy(&mr_status->sig_err, &mmr->sig->err_item,
1395 sizeof(mr_status->sig_err));
1396 else {
1397 mr_status->sig_err.err_type = IB_SIG_BAD_GUARD;
1398 mr_status->sig_err.sig_err_offset = 0;
1399 mr_status->sig_err.key = mmr->sig->err_item.key;
1400 }
1401
1402 mmr->sig->sig_err_exists = false;
1403 mr_status->fail_status |= IB_MR_CHECK_SIG_STATUS;
1404 }
1405
1406done:
1407 return ret;
1408}