]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/infiniband/hw/mlx5/mr.c
IB/mlx5: Add support for big MRs
[mirror_ubuntu-artful-kernel.git] / drivers / infiniband / hw / mlx5 / mr.c
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33
34#include <linux/kref.h>
35#include <linux/random.h>
36#include <linux/debugfs.h>
37#include <linux/export.h>
746b5583 38#include <linux/delay.h>
e126ba97 39#include <rdma/ib_umem.h>
b4cfe447 40#include <rdma/ib_umem_odp.h>
968e78dd 41#include <rdma/ib_verbs.h>
e126ba97
EC
42#include "mlx5_ib.h"
43
44enum {
746b5583 45 MAX_PENDING_REG_MR = 8,
e126ba97
EC
46};
47
832a6b06
HE
48#define MLX5_UMR_ALIGN 2048
49#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
50static __be64 mlx5_ib_update_mtt_emergency_buffer[
51 MLX5_UMR_MTT_MIN_CHUNK_SIZE/sizeof(__be64)]
52 __aligned(MLX5_UMR_ALIGN);
53static DEFINE_MUTEX(mlx5_ib_update_mtt_emergency_buffer_mutex);
54#endif
fe45f827 55
6aec21f6
HE
56static int clean_mr(struct mlx5_ib_mr *mr);
57
b4cfe447
HE
58static int destroy_mkey(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
59{
a606b0f6 60 int err = mlx5_core_destroy_mkey(dev->mdev, &mr->mmkey);
b4cfe447
HE
61
62#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
63 /* Wait until all page fault handlers using the mr complete. */
64 synchronize_srcu(&dev->mr_srcu);
65#endif
66
67 return err;
68}
69
e126ba97
EC
70static int order2idx(struct mlx5_ib_dev *dev, int order)
71{
72 struct mlx5_mr_cache *cache = &dev->cache;
73
74 if (order < cache->ent[0].order)
75 return 0;
76 else
77 return order - cache->ent[0].order;
78}
79
56e11d62
NO
80static bool use_umr_mtt_update(struct mlx5_ib_mr *mr, u64 start, u64 length)
81{
82 return ((u64)1 << mr->order) * MLX5_ADAPTER_PAGE_SIZE >=
83 length + (start & (MLX5_ADAPTER_PAGE_SIZE - 1));
84}
85
395a8e4c
NO
86#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
87static void update_odp_mr(struct mlx5_ib_mr *mr)
88{
89 if (mr->umem->odp_data) {
90 /*
91 * This barrier prevents the compiler from moving the
92 * setting of umem->odp_data->private to point to our
93 * MR, before reg_umr finished, to ensure that the MR
94 * initialization have finished before starting to
95 * handle invalidations.
96 */
97 smp_wmb();
98 mr->umem->odp_data->private = mr;
99 /*
100 * Make sure we will see the new
101 * umem->odp_data->private value in the invalidation
102 * routines, before we can get page faults on the
103 * MR. Page faults can happen once we put the MR in
104 * the tree, below this line. Without the barrier,
105 * there can be a fault handling and an invalidation
106 * before umem->odp_data->private == mr is visible to
107 * the invalidation handler.
108 */
109 smp_wmb();
110 }
111}
112#endif
113
746b5583
EC
114static void reg_mr_callback(int status, void *context)
115{
116 struct mlx5_ib_mr *mr = context;
117 struct mlx5_ib_dev *dev = mr->dev;
118 struct mlx5_mr_cache *cache = &dev->cache;
119 int c = order2idx(dev, mr->order);
120 struct mlx5_cache_ent *ent = &cache->ent[c];
121 u8 key;
746b5583 122 unsigned long flags;
a606b0f6 123 struct mlx5_mkey_table *table = &dev->mdev->priv.mkey_table;
8605933a 124 int err;
746b5583 125
746b5583
EC
126 spin_lock_irqsave(&ent->lock, flags);
127 ent->pending--;
128 spin_unlock_irqrestore(&ent->lock, flags);
129 if (status) {
130 mlx5_ib_warn(dev, "async reg mr failed. status %d\n", status);
131 kfree(mr);
132 dev->fill_delay = 1;
133 mod_timer(&dev->delay_timer, jiffies + HZ);
134 return;
135 }
136
9603b61d
JM
137 spin_lock_irqsave(&dev->mdev->priv.mkey_lock, flags);
138 key = dev->mdev->priv.mkey_key++;
139 spin_unlock_irqrestore(&dev->mdev->priv.mkey_lock, flags);
ec22eb53 140 mr->mmkey.key = mlx5_idx_to_mkey(MLX5_GET(create_mkey_out, mr->out, mkey_index)) | key;
746b5583
EC
141
142 cache->last_add = jiffies;
143
144 spin_lock_irqsave(&ent->lock, flags);
145 list_add_tail(&mr->list, &ent->head);
146 ent->cur++;
147 ent->size++;
148 spin_unlock_irqrestore(&ent->lock, flags);
8605933a
HE
149
150 write_lock_irqsave(&table->lock, flags);
a606b0f6
MB
151 err = radix_tree_insert(&table->tree, mlx5_base_mkey(mr->mmkey.key),
152 &mr->mmkey);
8605933a 153 if (err)
a606b0f6 154 pr_err("Error inserting to mkey tree. 0x%x\n", -err);
8605933a 155 write_unlock_irqrestore(&table->lock, flags);
746b5583
EC
156}
157
e126ba97
EC
158static int add_keys(struct mlx5_ib_dev *dev, int c, int num)
159{
e126ba97
EC
160 struct mlx5_mr_cache *cache = &dev->cache;
161 struct mlx5_cache_ent *ent = &cache->ent[c];
ec22eb53 162 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
e126ba97
EC
163 struct mlx5_ib_mr *mr;
164 int npages = 1 << ent->order;
ec22eb53
SM
165 void *mkc;
166 u32 *in;
e126ba97
EC
167 int err = 0;
168 int i;
169
ec22eb53 170 in = kzalloc(inlen, GFP_KERNEL);
e126ba97
EC
171 if (!in)
172 return -ENOMEM;
173
ec22eb53 174 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
e126ba97 175 for (i = 0; i < num; i++) {
746b5583
EC
176 if (ent->pending >= MAX_PENDING_REG_MR) {
177 err = -EAGAIN;
178 break;
179 }
180
e126ba97
EC
181 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
182 if (!mr) {
183 err = -ENOMEM;
746b5583 184 break;
e126ba97
EC
185 }
186 mr->order = ent->order;
187 mr->umred = 1;
746b5583 188 mr->dev = dev;
ec22eb53
SM
189
190 MLX5_SET(mkc, mkc, free, 1);
191 MLX5_SET(mkc, mkc, umr_en, 1);
192 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);
193
194 MLX5_SET(mkc, mkc, qpn, 0xffffff);
195 MLX5_SET(mkc, mkc, translations_octword_size, (npages + 1) / 2);
196 MLX5_SET(mkc, mkc, log_page_size, 12);
e126ba97 197
746b5583
EC
198 spin_lock_irq(&ent->lock);
199 ent->pending++;
200 spin_unlock_irq(&ent->lock);
ec22eb53
SM
201 err = mlx5_core_create_mkey_cb(dev->mdev, &mr->mmkey,
202 in, inlen,
203 mr->out, sizeof(mr->out),
204 reg_mr_callback, mr);
e126ba97 205 if (err) {
d14e7110
EC
206 spin_lock_irq(&ent->lock);
207 ent->pending--;
208 spin_unlock_irq(&ent->lock);
e126ba97 209 mlx5_ib_warn(dev, "create mkey failed %d\n", err);
e126ba97 210 kfree(mr);
746b5583 211 break;
e126ba97 212 }
e126ba97
EC
213 }
214
e126ba97
EC
215 kfree(in);
216 return err;
217}
218
219static void remove_keys(struct mlx5_ib_dev *dev, int c, int num)
220{
e126ba97
EC
221 struct mlx5_mr_cache *cache = &dev->cache;
222 struct mlx5_cache_ent *ent = &cache->ent[c];
223 struct mlx5_ib_mr *mr;
e126ba97
EC
224 int err;
225 int i;
226
227 for (i = 0; i < num; i++) {
746b5583 228 spin_lock_irq(&ent->lock);
e126ba97 229 if (list_empty(&ent->head)) {
746b5583 230 spin_unlock_irq(&ent->lock);
e126ba97
EC
231 return;
232 }
233 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
234 list_del(&mr->list);
235 ent->cur--;
236 ent->size--;
746b5583 237 spin_unlock_irq(&ent->lock);
b4cfe447 238 err = destroy_mkey(dev, mr);
203099fd 239 if (err)
e126ba97 240 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 241 else
e126ba97 242 kfree(mr);
e126ba97
EC
243 }
244}
245
246static ssize_t size_write(struct file *filp, const char __user *buf,
247 size_t count, loff_t *pos)
248{
249 struct mlx5_cache_ent *ent = filp->private_data;
250 struct mlx5_ib_dev *dev = ent->dev;
251 char lbuf[20];
252 u32 var;
253 int err;
254 int c;
255
256 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 257 return -EFAULT;
e126ba97
EC
258
259 c = order2idx(dev, ent->order);
260 lbuf[sizeof(lbuf) - 1] = 0;
261
262 if (sscanf(lbuf, "%u", &var) != 1)
263 return -EINVAL;
264
265 if (var < ent->limit)
266 return -EINVAL;
267
268 if (var > ent->size) {
746b5583
EC
269 do {
270 err = add_keys(dev, c, var - ent->size);
271 if (err && err != -EAGAIN)
272 return err;
273
274 usleep_range(3000, 5000);
275 } while (err);
e126ba97
EC
276 } else if (var < ent->size) {
277 remove_keys(dev, c, ent->size - var);
278 }
279
280 return count;
281}
282
283static ssize_t size_read(struct file *filp, char __user *buf, size_t count,
284 loff_t *pos)
285{
286 struct mlx5_cache_ent *ent = filp->private_data;
287 char lbuf[20];
288 int err;
289
290 if (*pos)
291 return 0;
292
293 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->size);
294 if (err < 0)
295 return err;
296
297 if (copy_to_user(buf, lbuf, err))
5e631a03 298 return -EFAULT;
e126ba97
EC
299
300 *pos += err;
301
302 return err;
303}
304
305static const struct file_operations size_fops = {
306 .owner = THIS_MODULE,
307 .open = simple_open,
308 .write = size_write,
309 .read = size_read,
310};
311
312static ssize_t limit_write(struct file *filp, const char __user *buf,
313 size_t count, loff_t *pos)
314{
315 struct mlx5_cache_ent *ent = filp->private_data;
316 struct mlx5_ib_dev *dev = ent->dev;
317 char lbuf[20];
318 u32 var;
319 int err;
320 int c;
321
322 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 323 return -EFAULT;
e126ba97
EC
324
325 c = order2idx(dev, ent->order);
326 lbuf[sizeof(lbuf) - 1] = 0;
327
328 if (sscanf(lbuf, "%u", &var) != 1)
329 return -EINVAL;
330
331 if (var > ent->size)
332 return -EINVAL;
333
334 ent->limit = var;
335
336 if (ent->cur < ent->limit) {
337 err = add_keys(dev, c, 2 * ent->limit - ent->cur);
338 if (err)
339 return err;
340 }
341
342 return count;
343}
344
345static ssize_t limit_read(struct file *filp, char __user *buf, size_t count,
346 loff_t *pos)
347{
348 struct mlx5_cache_ent *ent = filp->private_data;
349 char lbuf[20];
350 int err;
351
352 if (*pos)
353 return 0;
354
355 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->limit);
356 if (err < 0)
357 return err;
358
359 if (copy_to_user(buf, lbuf, err))
5e631a03 360 return -EFAULT;
e126ba97
EC
361
362 *pos += err;
363
364 return err;
365}
366
367static const struct file_operations limit_fops = {
368 .owner = THIS_MODULE,
369 .open = simple_open,
370 .write = limit_write,
371 .read = limit_read,
372};
373
374static int someone_adding(struct mlx5_mr_cache *cache)
375{
376 int i;
377
378 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
379 if (cache->ent[i].cur < cache->ent[i].limit)
380 return 1;
381 }
382
383 return 0;
384}
385
386static void __cache_work_func(struct mlx5_cache_ent *ent)
387{
388 struct mlx5_ib_dev *dev = ent->dev;
389 struct mlx5_mr_cache *cache = &dev->cache;
390 int i = order2idx(dev, ent->order);
746b5583 391 int err;
e126ba97
EC
392
393 if (cache->stopped)
394 return;
395
396 ent = &dev->cache.ent[i];
746b5583
EC
397 if (ent->cur < 2 * ent->limit && !dev->fill_delay) {
398 err = add_keys(dev, i, 1);
399 if (ent->cur < 2 * ent->limit) {
400 if (err == -EAGAIN) {
401 mlx5_ib_dbg(dev, "returned eagain, order %d\n",
402 i + 2);
403 queue_delayed_work(cache->wq, &ent->dwork,
404 msecs_to_jiffies(3));
405 } else if (err) {
406 mlx5_ib_warn(dev, "command failed order %d, err %d\n",
407 i + 2, err);
408 queue_delayed_work(cache->wq, &ent->dwork,
409 msecs_to_jiffies(1000));
410 } else {
411 queue_work(cache->wq, &ent->work);
412 }
413 }
e126ba97 414 } else if (ent->cur > 2 * ent->limit) {
ab5cdc31
LR
415 /*
416 * The remove_keys() logic is performed as garbage collection
417 * task. Such task is intended to be run when no other active
418 * processes are running.
419 *
420 * The need_resched() will return TRUE if there are user tasks
421 * to be activated in near future.
422 *
423 * In such case, we don't execute remove_keys() and postpone
424 * the garbage collection work to try to run in next cycle,
425 * in order to free CPU resources to other tasks.
426 */
427 if (!need_resched() && !someone_adding(cache) &&
746b5583 428 time_after(jiffies, cache->last_add + 300 * HZ)) {
e126ba97
EC
429 remove_keys(dev, i, 1);
430 if (ent->cur > ent->limit)
431 queue_work(cache->wq, &ent->work);
432 } else {
746b5583 433 queue_delayed_work(cache->wq, &ent->dwork, 300 * HZ);
e126ba97
EC
434 }
435 }
436}
437
438static void delayed_cache_work_func(struct work_struct *work)
439{
440 struct mlx5_cache_ent *ent;
441
442 ent = container_of(work, struct mlx5_cache_ent, dwork.work);
443 __cache_work_func(ent);
444}
445
446static void cache_work_func(struct work_struct *work)
447{
448 struct mlx5_cache_ent *ent;
449
450 ent = container_of(work, struct mlx5_cache_ent, work);
451 __cache_work_func(ent);
452}
453
454static struct mlx5_ib_mr *alloc_cached_mr(struct mlx5_ib_dev *dev, int order)
455{
456 struct mlx5_mr_cache *cache = &dev->cache;
457 struct mlx5_ib_mr *mr = NULL;
458 struct mlx5_cache_ent *ent;
459 int c;
460 int i;
461
462 c = order2idx(dev, order);
463 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
464 mlx5_ib_warn(dev, "order %d, cache index %d\n", order, c);
465 return NULL;
466 }
467
468 for (i = c; i < MAX_MR_CACHE_ENTRIES; i++) {
469 ent = &cache->ent[i];
470
471 mlx5_ib_dbg(dev, "order %d, cache index %d\n", ent->order, i);
472
746b5583 473 spin_lock_irq(&ent->lock);
e126ba97
EC
474 if (!list_empty(&ent->head)) {
475 mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
476 list);
477 list_del(&mr->list);
478 ent->cur--;
746b5583 479 spin_unlock_irq(&ent->lock);
e126ba97
EC
480 if (ent->cur < ent->limit)
481 queue_work(cache->wq, &ent->work);
482 break;
483 }
746b5583 484 spin_unlock_irq(&ent->lock);
e126ba97
EC
485
486 queue_work(cache->wq, &ent->work);
e126ba97
EC
487 }
488
489 if (!mr)
490 cache->ent[c].miss++;
491
492 return mr;
493}
494
495static void free_cached_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
496{
497 struct mlx5_mr_cache *cache = &dev->cache;
498 struct mlx5_cache_ent *ent;
499 int shrink = 0;
500 int c;
501
502 c = order2idx(dev, mr->order);
503 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
504 mlx5_ib_warn(dev, "order %d, cache index %d\n", mr->order, c);
505 return;
506 }
507 ent = &cache->ent[c];
746b5583 508 spin_lock_irq(&ent->lock);
e126ba97
EC
509 list_add_tail(&mr->list, &ent->head);
510 ent->cur++;
511 if (ent->cur > 2 * ent->limit)
512 shrink = 1;
746b5583 513 spin_unlock_irq(&ent->lock);
e126ba97
EC
514
515 if (shrink)
516 queue_work(cache->wq, &ent->work);
517}
518
519static void clean_keys(struct mlx5_ib_dev *dev, int c)
520{
e126ba97
EC
521 struct mlx5_mr_cache *cache = &dev->cache;
522 struct mlx5_cache_ent *ent = &cache->ent[c];
523 struct mlx5_ib_mr *mr;
e126ba97
EC
524 int err;
525
3c461911 526 cancel_delayed_work(&ent->dwork);
e126ba97 527 while (1) {
746b5583 528 spin_lock_irq(&ent->lock);
e126ba97 529 if (list_empty(&ent->head)) {
746b5583 530 spin_unlock_irq(&ent->lock);
e126ba97
EC
531 return;
532 }
533 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
534 list_del(&mr->list);
535 ent->cur--;
536 ent->size--;
746b5583 537 spin_unlock_irq(&ent->lock);
b4cfe447 538 err = destroy_mkey(dev, mr);
203099fd 539 if (err)
e126ba97 540 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 541 else
e126ba97 542 kfree(mr);
e126ba97
EC
543 }
544}
545
546static int mlx5_mr_cache_debugfs_init(struct mlx5_ib_dev *dev)
547{
548 struct mlx5_mr_cache *cache = &dev->cache;
549 struct mlx5_cache_ent *ent;
550 int i;
551
552 if (!mlx5_debugfs_root)
553 return 0;
554
9603b61d 555 cache->root = debugfs_create_dir("mr_cache", dev->mdev->priv.dbg_root);
e126ba97
EC
556 if (!cache->root)
557 return -ENOMEM;
558
559 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
560 ent = &cache->ent[i];
561 sprintf(ent->name, "%d", ent->order);
562 ent->dir = debugfs_create_dir(ent->name, cache->root);
563 if (!ent->dir)
564 return -ENOMEM;
565
566 ent->fsize = debugfs_create_file("size", 0600, ent->dir, ent,
567 &size_fops);
568 if (!ent->fsize)
569 return -ENOMEM;
570
571 ent->flimit = debugfs_create_file("limit", 0600, ent->dir, ent,
572 &limit_fops);
573 if (!ent->flimit)
574 return -ENOMEM;
575
576 ent->fcur = debugfs_create_u32("cur", 0400, ent->dir,
577 &ent->cur);
578 if (!ent->fcur)
579 return -ENOMEM;
580
581 ent->fmiss = debugfs_create_u32("miss", 0600, ent->dir,
582 &ent->miss);
583 if (!ent->fmiss)
584 return -ENOMEM;
585 }
586
587 return 0;
588}
589
590static void mlx5_mr_cache_debugfs_cleanup(struct mlx5_ib_dev *dev)
591{
592 if (!mlx5_debugfs_root)
593 return;
594
595 debugfs_remove_recursive(dev->cache.root);
596}
597
746b5583
EC
598static void delay_time_func(unsigned long ctx)
599{
600 struct mlx5_ib_dev *dev = (struct mlx5_ib_dev *)ctx;
601
602 dev->fill_delay = 0;
603}
604
e126ba97
EC
605int mlx5_mr_cache_init(struct mlx5_ib_dev *dev)
606{
607 struct mlx5_mr_cache *cache = &dev->cache;
608 struct mlx5_cache_ent *ent;
609 int limit;
e126ba97
EC
610 int err;
611 int i;
612
6bc1a656 613 mutex_init(&dev->slow_path_mutex);
3c856c82 614 cache->wq = alloc_ordered_workqueue("mkey_cache", WQ_MEM_RECLAIM);
e126ba97
EC
615 if (!cache->wq) {
616 mlx5_ib_warn(dev, "failed to create work queue\n");
617 return -ENOMEM;
618 }
619
746b5583 620 setup_timer(&dev->delay_timer, delay_time_func, (unsigned long)dev);
e126ba97
EC
621 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
622 INIT_LIST_HEAD(&cache->ent[i].head);
623 spin_lock_init(&cache->ent[i].lock);
624
625 ent = &cache->ent[i];
626 INIT_LIST_HEAD(&ent->head);
627 spin_lock_init(&ent->lock);
628 ent->order = i + 2;
629 ent->dev = dev;
630
afd02cd3
EC
631 if ((dev->mdev->profile->mask & MLX5_PROF_MASK_MR_CACHE) &&
632 (mlx5_core_is_pf(dev->mdev)))
9603b61d 633 limit = dev->mdev->profile->mr_cache[i].limit;
2d036fad 634 else
e126ba97 635 limit = 0;
2d036fad 636
e126ba97
EC
637 INIT_WORK(&ent->work, cache_work_func);
638 INIT_DELAYED_WORK(&ent->dwork, delayed_cache_work_func);
639 ent->limit = limit;
640 queue_work(cache->wq, &ent->work);
641 }
642
643 err = mlx5_mr_cache_debugfs_init(dev);
644 if (err)
645 mlx5_ib_warn(dev, "cache debugfs failure\n");
646
647 return 0;
648}
649
acbda523
EC
650static void wait_for_async_commands(struct mlx5_ib_dev *dev)
651{
652 struct mlx5_mr_cache *cache = &dev->cache;
653 struct mlx5_cache_ent *ent;
654 int total = 0;
655 int i;
656 int j;
657
658 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
659 ent = &cache->ent[i];
660 for (j = 0 ; j < 1000; j++) {
661 if (!ent->pending)
662 break;
663 msleep(50);
664 }
665 }
666 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
667 ent = &cache->ent[i];
668 total += ent->pending;
669 }
670
671 if (total)
672 mlx5_ib_warn(dev, "aborted while there are %d pending mr requests\n", total);
673 else
674 mlx5_ib_warn(dev, "done with all pending requests\n");
675}
676
e126ba97
EC
677int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev)
678{
679 int i;
680
681 dev->cache.stopped = 1;
3c461911 682 flush_workqueue(dev->cache.wq);
e126ba97
EC
683
684 mlx5_mr_cache_debugfs_cleanup(dev);
685
686 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++)
687 clean_keys(dev, i);
688
3c461911 689 destroy_workqueue(dev->cache.wq);
acbda523 690 wait_for_async_commands(dev);
746b5583 691 del_timer_sync(&dev->delay_timer);
3c461911 692
e126ba97
EC
693 return 0;
694}
695
696struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc)
697{
698 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 699 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
9603b61d 700 struct mlx5_core_dev *mdev = dev->mdev;
e126ba97 701 struct mlx5_ib_mr *mr;
ec22eb53
SM
702 void *mkc;
703 u32 *in;
e126ba97
EC
704 int err;
705
706 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
707 if (!mr)
708 return ERR_PTR(-ENOMEM);
709
ec22eb53 710 in = kzalloc(inlen, GFP_KERNEL);
e126ba97
EC
711 if (!in) {
712 err = -ENOMEM;
713 goto err_free;
714 }
715
ec22eb53
SM
716 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
717
718 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_PA);
719 MLX5_SET(mkc, mkc, a, !!(acc & IB_ACCESS_REMOTE_ATOMIC));
720 MLX5_SET(mkc, mkc, rw, !!(acc & IB_ACCESS_REMOTE_WRITE));
721 MLX5_SET(mkc, mkc, rr, !!(acc & IB_ACCESS_REMOTE_READ));
722 MLX5_SET(mkc, mkc, lw, !!(acc & IB_ACCESS_LOCAL_WRITE));
723 MLX5_SET(mkc, mkc, lr, 1);
e126ba97 724
ec22eb53
SM
725 MLX5_SET(mkc, mkc, length64, 1);
726 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
727 MLX5_SET(mkc, mkc, qpn, 0xffffff);
728 MLX5_SET64(mkc, mkc, start_addr, 0);
729
730 err = mlx5_core_create_mkey(mdev, &mr->mmkey, in, inlen);
e126ba97
EC
731 if (err)
732 goto err_in;
733
734 kfree(in);
a606b0f6
MB
735 mr->ibmr.lkey = mr->mmkey.key;
736 mr->ibmr.rkey = mr->mmkey.key;
e126ba97
EC
737 mr->umem = NULL;
738
739 return &mr->ibmr;
740
741err_in:
742 kfree(in);
743
744err_free:
745 kfree(mr);
746
747 return ERR_PTR(err);
748}
749
750static int get_octo_len(u64 addr, u64 len, int page_size)
751{
752 u64 offset;
753 int npages;
754
755 offset = addr & (page_size - 1);
756 npages = ALIGN(len + offset, page_size) >> ilog2(page_size);
757 return (npages + 1) / 2;
758}
759
760static int use_umr(int order)
761{
cc149f75 762 return order <= MLX5_MAX_UMR_SHIFT;
e126ba97
EC
763}
764
395a8e4c
NO
765static int dma_map_mr_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
766 int npages, int page_shift, int *size,
767 __be64 **mr_pas, dma_addr_t *dma)
768{
769 __be64 *pas;
770 struct device *ddev = dev->ib_dev.dma_device;
771
772 /*
773 * UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
774 * To avoid copying garbage after the pas array, we allocate
775 * a little more.
776 */
31616255 777 *size = ALIGN(sizeof(struct mlx5_mtt) * npages, MLX5_UMR_MTT_ALIGNMENT);
395a8e4c
NO
778 *mr_pas = kmalloc(*size + MLX5_UMR_ALIGN - 1, GFP_KERNEL);
779 if (!(*mr_pas))
780 return -ENOMEM;
781
782 pas = PTR_ALIGN(*mr_pas, MLX5_UMR_ALIGN);
783 mlx5_ib_populate_pas(dev, umem, page_shift, pas, MLX5_IB_MTT_PRESENT);
784 /* Clear padding after the actual pages. */
31616255 785 memset(pas + npages, 0, *size - npages * sizeof(struct mlx5_mtt));
395a8e4c
NO
786
787 *dma = dma_map_single(ddev, pas, *size, DMA_TO_DEVICE);
788 if (dma_mapping_error(ddev, *dma)) {
789 kfree(*mr_pas);
790 return -ENOMEM;
791 }
792
793 return 0;
794}
795
796static void prep_umr_wqe_common(struct ib_pd *pd, struct ib_send_wr *wr,
797 struct ib_sge *sg, u64 dma, int n, u32 key,
798 int page_shift)
e126ba97
EC
799{
800 struct mlx5_ib_dev *dev = to_mdev(pd->device);
e622f2f4 801 struct mlx5_umr_wr *umrwr = umr_wr(wr);
e126ba97
EC
802
803 sg->addr = dma;
31616255
AK
804 sg->length = ALIGN(sizeof(struct mlx5_mtt) * n,
805 MLX5_IB_UMR_XLT_ALIGNMENT);
b37c788f 806 sg->lkey = dev->umrc.pd->local_dma_lkey;
e126ba97
EC
807
808 wr->next = NULL;
e126ba97
EC
809 wr->sg_list = sg;
810 if (n)
811 wr->num_sge = 1;
812 else
813 wr->num_sge = 0;
814
815 wr->opcode = MLX5_IB_WR_UMR;
968e78dd 816
31616255 817 umrwr->xlt_size = sg->length;
968e78dd
HE
818 umrwr->page_shift = page_shift;
819 umrwr->mkey = key;
395a8e4c
NO
820}
821
822static void prep_umr_reg_wqe(struct ib_pd *pd, struct ib_send_wr *wr,
823 struct ib_sge *sg, u64 dma, int n, u32 key,
824 int page_shift, u64 virt_addr, u64 len,
825 int access_flags)
826{
827 struct mlx5_umr_wr *umrwr = umr_wr(wr);
828
829 prep_umr_wqe_common(pd, wr, sg, dma, n, key, page_shift);
830
31616255
AK
831 wr->send_flags = MLX5_IB_SEND_UMR_ENABLE_MR |
832 MLX5_IB_SEND_UMR_UPDATE_TRANSLATION |
833 MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
395a8e4c 834
31616255 835 umrwr->virt_addr = virt_addr;
968e78dd
HE
836 umrwr->length = len;
837 umrwr->access_flags = access_flags;
838 umrwr->pd = pd;
e126ba97
EC
839}
840
841static void prep_umr_unreg_wqe(struct mlx5_ib_dev *dev,
842 struct ib_send_wr *wr, u32 key)
843{
e622f2f4 844 struct mlx5_umr_wr *umrwr = umr_wr(wr);
968e78dd 845
31616255
AK
846 wr->send_flags = MLX5_IB_SEND_UMR_DISABLE_MR |
847 MLX5_IB_SEND_UMR_FAIL_IF_FREE;
e126ba97 848 wr->opcode = MLX5_IB_WR_UMR;
968e78dd 849 umrwr->mkey = key;
e126ba97
EC
850}
851
14ab8896
AB
852static int mr_umem_get(struct ib_pd *pd, u64 start, u64 length,
853 int access_flags, struct ib_umem **umem,
854 int *npages, int *page_shift, int *ncont,
855 int *order)
395a8e4c
NO
856{
857 struct mlx5_ib_dev *dev = to_mdev(pd->device);
14ab8896
AB
858 int err;
859
860 *umem = ib_umem_get(pd->uobject->context, start, length,
861 access_flags, 0);
862 err = PTR_ERR_OR_ZERO(*umem);
863 if (err < 0) {
395a8e4c 864 mlx5_ib_err(dev, "umem get failed (%ld)\n", PTR_ERR(umem));
14ab8896 865 return err;
395a8e4c
NO
866 }
867
14ab8896 868 mlx5_ib_cont_pages(*umem, start, MLX5_MKEY_PAGE_SHIFT_MASK, npages,
762f899a 869 page_shift, ncont, order);
395a8e4c
NO
870 if (!*npages) {
871 mlx5_ib_warn(dev, "avoid zero region\n");
14ab8896
AB
872 ib_umem_release(*umem);
873 return -EINVAL;
395a8e4c
NO
874 }
875
876 mlx5_ib_dbg(dev, "npages %d, ncont %d, order %d, page_shift %d\n",
877 *npages, *ncont, *order, *page_shift);
878
14ab8896 879 return 0;
395a8e4c
NO
880}
881
add08d76 882static void mlx5_ib_umr_done(struct ib_cq *cq, struct ib_wc *wc)
e126ba97 883{
add08d76
CH
884 struct mlx5_ib_umr_context *context =
885 container_of(wc->wr_cqe, struct mlx5_ib_umr_context, cqe);
e126ba97 886
add08d76
CH
887 context->status = wc->status;
888 complete(&context->done);
889}
e126ba97 890
add08d76
CH
891static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
892{
893 context->cqe.done = mlx5_ib_umr_done;
894 context->status = -1;
895 init_completion(&context->done);
e126ba97
EC
896}
897
d5ea2df9
BJ
898static int mlx5_ib_post_send_wait(struct mlx5_ib_dev *dev,
899 struct mlx5_umr_wr *umrwr)
900{
901 struct umr_common *umrc = &dev->umrc;
902 struct ib_send_wr *bad;
903 int err;
904 struct mlx5_ib_umr_context umr_context;
905
906 mlx5_ib_init_umr_context(&umr_context);
907 umrwr->wr.wr_cqe = &umr_context.cqe;
908
909 down(&umrc->sem);
910 err = ib_post_send(umrc->qp, &umrwr->wr, &bad);
911 if (err) {
912 mlx5_ib_warn(dev, "UMR post send failed, err %d\n", err);
913 } else {
914 wait_for_completion(&umr_context.done);
915 if (umr_context.status != IB_WC_SUCCESS) {
916 mlx5_ib_warn(dev, "reg umr failed (%u)\n",
917 umr_context.status);
918 err = -EFAULT;
919 }
920 }
921 up(&umrc->sem);
922 return err;
923}
924
e126ba97
EC
925static struct mlx5_ib_mr *reg_umr(struct ib_pd *pd, struct ib_umem *umem,
926 u64 virt_addr, u64 len, int npages,
927 int page_shift, int order, int access_flags)
928{
929 struct mlx5_ib_dev *dev = to_mdev(pd->device);
203099fd 930 struct device *ddev = dev->ib_dev.dma_device;
0025b0bd 931 struct mlx5_umr_wr umrwr = {};
e126ba97
EC
932 struct mlx5_ib_mr *mr;
933 struct ib_sge sg;
cc149f75 934 int size;
21af2c3e
HE
935 __be64 *mr_pas;
936 dma_addr_t dma;
096f7e72 937 int err = 0;
e126ba97
EC
938 int i;
939
746b5583 940 for (i = 0; i < 1; i++) {
e126ba97
EC
941 mr = alloc_cached_mr(dev, order);
942 if (mr)
943 break;
944
945 err = add_keys(dev, order2idx(dev, order), 1);
746b5583
EC
946 if (err && err != -EAGAIN) {
947 mlx5_ib_warn(dev, "add_keys failed, err %d\n", err);
e126ba97
EC
948 break;
949 }
950 }
951
952 if (!mr)
953 return ERR_PTR(-EAGAIN);
954
395a8e4c
NO
955 err = dma_map_mr_pas(dev, umem, npages, page_shift, &size, &mr_pas,
956 &dma);
957 if (err)
096f7e72 958 goto free_mr;
203099fd 959
a606b0f6 960 prep_umr_reg_wqe(pd, &umrwr.wr, &sg, dma, npages, mr->mmkey.key,
e622f2f4 961 page_shift, virt_addr, len, access_flags);
e126ba97 962
d5ea2df9
BJ
963 err = mlx5_ib_post_send_wait(dev, &umrwr);
964 if (err && err != -EFAULT)
096f7e72 965 goto unmap_dma;
e126ba97 966
a606b0f6
MB
967 mr->mmkey.iova = virt_addr;
968 mr->mmkey.size = len;
969 mr->mmkey.pd = to_mpd(pd)->pdn;
b475598a 970
b4cfe447
HE
971 mr->live = 1;
972
096f7e72 973unmap_dma:
21af2c3e 974 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
096f7e72 975
21af2c3e 976 kfree(mr_pas);
203099fd 977
096f7e72
HE
978free_mr:
979 if (err) {
980 free_cached_mr(dev, mr);
981 return ERR_PTR(err);
e126ba97
EC
982 }
983
984 return mr;
e126ba97
EC
985}
986
832a6b06
HE
987#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
988int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index, int npages,
989 int zap)
990{
991 struct mlx5_ib_dev *dev = mr->dev;
992 struct device *ddev = dev->ib_dev.dma_device;
832a6b06
HE
993 struct ib_umem *umem = mr->umem;
994 int size;
995 __be64 *pas;
996 dma_addr_t dma;
e622f2f4 997 struct mlx5_umr_wr wr;
832a6b06
HE
998 struct ib_sge sg;
999 int err = 0;
31616255
AK
1000 const int page_index_alignment = MLX5_UMR_MTT_ALIGNMENT /
1001 sizeof(struct mlx5_mtt);
832a6b06
HE
1002 const int page_index_mask = page_index_alignment - 1;
1003 size_t pages_mapped = 0;
1004 size_t pages_to_map = 0;
1005 size_t pages_iter = 0;
1006 int use_emergency_buf = 0;
1007
1008 /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes,
1009 * so we need to align the offset and length accordingly */
1010 if (start_page_index & page_index_mask) {
1011 npages += start_page_index & page_index_mask;
1012 start_page_index &= ~page_index_mask;
1013 }
1014
1015 pages_to_map = ALIGN(npages, page_index_alignment);
1016
1017 if (start_page_index + pages_to_map > MLX5_MAX_UMR_PAGES)
1018 return -EINVAL;
1019
31616255 1020 size = sizeof(struct mlx5_mtt) * pages_to_map;
832a6b06
HE
1021 size = min_t(int, PAGE_SIZE, size);
1022 /* We allocate with GFP_ATOMIC to avoid recursion into page-reclaim
1023 * code, when we are called from an invalidation. The pas buffer must
1024 * be 2k-aligned for Connect-IB. */
1025 pas = (__be64 *)get_zeroed_page(GFP_ATOMIC);
1026 if (!pas) {
1027 mlx5_ib_warn(dev, "unable to allocate memory during MTT update, falling back to slower chunked mechanism.\n");
1028 pas = mlx5_ib_update_mtt_emergency_buffer;
1029 size = MLX5_UMR_MTT_MIN_CHUNK_SIZE;
1030 use_emergency_buf = 1;
1031 mutex_lock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
1032 memset(pas, 0, size);
1033 }
31616255 1034 pages_iter = size / sizeof(struct mlx5_mtt);
832a6b06
HE
1035 dma = dma_map_single(ddev, pas, size, DMA_TO_DEVICE);
1036 if (dma_mapping_error(ddev, dma)) {
1037 mlx5_ib_err(dev, "unable to map DMA during MTT update.\n");
1038 err = -ENOMEM;
1039 goto free_pas;
1040 }
1041
1042 for (pages_mapped = 0;
1043 pages_mapped < pages_to_map && !err;
1044 pages_mapped += pages_iter, start_page_index += pages_iter) {
1045 dma_sync_single_for_cpu(ddev, dma, size, DMA_TO_DEVICE);
1046
1047 npages = min_t(size_t,
1048 pages_iter,
1049 ib_umem_num_pages(umem) - start_page_index);
1050
1051 if (!zap) {
1052 __mlx5_ib_populate_pas(dev, umem, PAGE_SHIFT,
1053 start_page_index, npages, pas,
1054 MLX5_IB_MTT_PRESENT);
1055 /* Clear padding after the pages brought from the
1056 * umem. */
31616255
AK
1057 memset(pas + npages, 0, size - npages *
1058 sizeof(struct mlx5_mtt));
832a6b06
HE
1059 }
1060
1061 dma_sync_single_for_device(ddev, dma, size, DMA_TO_DEVICE);
1062
1063 memset(&wr, 0, sizeof(wr));
832a6b06
HE
1064
1065 sg.addr = dma;
31616255 1066 sg.length = ALIGN(npages * sizeof(struct mlx5_mtt),
832a6b06 1067 MLX5_UMR_MTT_ALIGNMENT);
b37c788f 1068 sg.lkey = dev->umrc.pd->local_dma_lkey;
832a6b06 1069
e622f2f4 1070 wr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE |
31616255 1071 MLX5_IB_SEND_UMR_UPDATE_XLT;
e622f2f4
CH
1072 wr.wr.sg_list = &sg;
1073 wr.wr.num_sge = 1;
1074 wr.wr.opcode = MLX5_IB_WR_UMR;
31616255 1075 wr.xlt_size = sg.length;
e622f2f4 1076 wr.page_shift = PAGE_SHIFT;
a606b0f6 1077 wr.mkey = mr->mmkey.key;
31616255 1078 wr.offset = start_page_index * sizeof(struct mlx5_mtt);
832a6b06 1079
d5ea2df9 1080 err = mlx5_ib_post_send_wait(dev, &wr);
832a6b06
HE
1081 }
1082 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
1083
1084free_pas:
1085 if (!use_emergency_buf)
1086 free_page((unsigned long)pas);
1087 else
1088 mutex_unlock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
1089
1090 return err;
1091}
1092#endif
1093
395a8e4c
NO
1094/*
1095 * If ibmr is NULL it will be allocated by reg_create.
1096 * Else, the given ibmr will be used.
1097 */
1098static struct mlx5_ib_mr *reg_create(struct ib_mr *ibmr, struct ib_pd *pd,
1099 u64 virt_addr, u64 length,
1100 struct ib_umem *umem, int npages,
1101 int page_shift, int access_flags)
e126ba97
EC
1102{
1103 struct mlx5_ib_dev *dev = to_mdev(pd->device);
e126ba97 1104 struct mlx5_ib_mr *mr;
ec22eb53
SM
1105 __be64 *pas;
1106 void *mkc;
e126ba97 1107 int inlen;
ec22eb53 1108 u32 *in;
e126ba97 1109 int err;
938fe83c 1110 bool pg_cap = !!(MLX5_CAP_GEN(dev->mdev, pg));
e126ba97 1111
395a8e4c 1112 mr = ibmr ? to_mmr(ibmr) : kzalloc(sizeof(*mr), GFP_KERNEL);
e126ba97
EC
1113 if (!mr)
1114 return ERR_PTR(-ENOMEM);
1115
ec22eb53
SM
1116 inlen = MLX5_ST_SZ_BYTES(create_mkey_in) +
1117 sizeof(*pas) * ((npages + 1) / 2) * 2;
e126ba97
EC
1118 in = mlx5_vzalloc(inlen);
1119 if (!in) {
1120 err = -ENOMEM;
1121 goto err_1;
1122 }
ec22eb53 1123 pas = (__be64 *)MLX5_ADDR_OF(create_mkey_in, in, klm_pas_mtt);
c438fde1
AK
1124 if (!(access_flags & IB_ACCESS_ON_DEMAND))
1125 mlx5_ib_populate_pas(dev, umem, page_shift, pas,
1126 pg_cap ? MLX5_IB_MTT_PRESENT : 0);
e126ba97 1127
ec22eb53 1128 /* The pg_access bit allows setting the access flags
cc149f75 1129 * in the page list submitted with the command. */
ec22eb53
SM
1130 MLX5_SET(create_mkey_in, in, pg_access, !!(pg_cap));
1131
1132 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1133 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);
1134 MLX5_SET(mkc, mkc, a, !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
1135 MLX5_SET(mkc, mkc, rw, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
1136 MLX5_SET(mkc, mkc, rr, !!(access_flags & IB_ACCESS_REMOTE_READ));
1137 MLX5_SET(mkc, mkc, lw, !!(access_flags & IB_ACCESS_LOCAL_WRITE));
1138 MLX5_SET(mkc, mkc, lr, 1);
1139
1140 MLX5_SET64(mkc, mkc, start_addr, virt_addr);
1141 MLX5_SET64(mkc, mkc, len, length);
1142 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1143 MLX5_SET(mkc, mkc, bsf_octword_size, 0);
1144 MLX5_SET(mkc, mkc, translations_octword_size,
1145 get_octo_len(virt_addr, length, 1 << page_shift));
1146 MLX5_SET(mkc, mkc, log_page_size, page_shift);
1147 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1148 MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
1149 get_octo_len(virt_addr, length, 1 << page_shift));
1150
1151 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
e126ba97
EC
1152 if (err) {
1153 mlx5_ib_warn(dev, "create mkey failed\n");
1154 goto err_2;
1155 }
1156 mr->umem = umem;
7eae20db 1157 mr->dev = dev;
b4cfe447 1158 mr->live = 1;
479163f4 1159 kvfree(in);
e126ba97 1160
a606b0f6 1161 mlx5_ib_dbg(dev, "mkey = 0x%x\n", mr->mmkey.key);
e126ba97
EC
1162
1163 return mr;
1164
1165err_2:
479163f4 1166 kvfree(in);
e126ba97
EC
1167
1168err_1:
395a8e4c
NO
1169 if (!ibmr)
1170 kfree(mr);
e126ba97
EC
1171
1172 return ERR_PTR(err);
1173}
1174
395a8e4c
NO
1175static void set_mr_fileds(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr,
1176 int npages, u64 length, int access_flags)
1177{
1178 mr->npages = npages;
1179 atomic_add(npages, &dev->mdev->priv.reg_pages);
a606b0f6
MB
1180 mr->ibmr.lkey = mr->mmkey.key;
1181 mr->ibmr.rkey = mr->mmkey.key;
395a8e4c 1182 mr->ibmr.length = length;
56e11d62 1183 mr->access_flags = access_flags;
395a8e4c
NO
1184}
1185
e126ba97
EC
1186struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1187 u64 virt_addr, int access_flags,
1188 struct ib_udata *udata)
1189{
1190 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1191 struct mlx5_ib_mr *mr = NULL;
1192 struct ib_umem *umem;
1193 int page_shift;
1194 int npages;
1195 int ncont;
1196 int order;
1197 int err;
1198
900a6d79
EC
1199 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1200 start, virt_addr, length, access_flags);
14ab8896 1201 err = mr_umem_get(pd, start, length, access_flags, &umem, &npages,
395a8e4c 1202 &page_shift, &ncont, &order);
e126ba97 1203
14ab8896
AB
1204 if (err < 0)
1205 return ERR_PTR(err);
e126ba97
EC
1206
1207 if (use_umr(order)) {
1208 mr = reg_umr(pd, umem, virt_addr, length, ncont, page_shift,
1209 order, access_flags);
1210 if (PTR_ERR(mr) == -EAGAIN) {
1211 mlx5_ib_dbg(dev, "cache empty for order %d", order);
1212 mr = NULL;
1213 }
c438fde1
AK
1214 } else if (access_flags & IB_ACCESS_ON_DEMAND &&
1215 !MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset)) {
6aec21f6
HE
1216 err = -EINVAL;
1217 pr_err("Got MR registration for ODP MR > 512MB, not supported for Connect-IB");
1218 goto error;
e126ba97
EC
1219 }
1220
6bc1a656
ML
1221 if (!mr) {
1222 mutex_lock(&dev->slow_path_mutex);
395a8e4c
NO
1223 mr = reg_create(NULL, pd, virt_addr, length, umem, ncont,
1224 page_shift, access_flags);
6bc1a656
ML
1225 mutex_unlock(&dev->slow_path_mutex);
1226 }
e126ba97
EC
1227
1228 if (IS_ERR(mr)) {
1229 err = PTR_ERR(mr);
1230 goto error;
1231 }
1232
a606b0f6 1233 mlx5_ib_dbg(dev, "mkey 0x%x\n", mr->mmkey.key);
e126ba97
EC
1234
1235 mr->umem = umem;
395a8e4c 1236 set_mr_fileds(dev, mr, npages, length, access_flags);
e126ba97 1237
b4cfe447 1238#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
395a8e4c 1239 update_odp_mr(mr);
b4cfe447
HE
1240#endif
1241
e126ba97
EC
1242 return &mr->ibmr;
1243
1244error:
1245 ib_umem_release(umem);
1246 return ERR_PTR(err);
1247}
1248
1249static int unreg_umr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1250{
89ea94a7 1251 struct mlx5_core_dev *mdev = dev->mdev;
0025b0bd 1252 struct mlx5_umr_wr umrwr = {};
e126ba97 1253
89ea94a7
MG
1254 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR)
1255 return 0;
1256
a606b0f6 1257 prep_umr_unreg_wqe(dev, &umrwr.wr, mr->mmkey.key);
e126ba97 1258
d5ea2df9 1259 return mlx5_ib_post_send_wait(dev, &umrwr);
e126ba97
EC
1260}
1261
56e11d62
NO
1262static int rereg_umr(struct ib_pd *pd, struct mlx5_ib_mr *mr, u64 virt_addr,
1263 u64 length, int npages, int page_shift, int order,
1264 int access_flags, int flags)
1265{
1266 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1267 struct device *ddev = dev->ib_dev.dma_device;
56e11d62
NO
1268 struct mlx5_umr_wr umrwr = {};
1269 struct ib_sge sg;
56e11d62
NO
1270 dma_addr_t dma = 0;
1271 __be64 *mr_pas = NULL;
1272 int size;
1273 int err;
1274
56e11d62
NO
1275 umrwr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE;
1276
1277 if (flags & IB_MR_REREG_TRANS) {
1278 err = dma_map_mr_pas(dev, mr->umem, npages, page_shift, &size,
1279 &mr_pas, &dma);
1280 if (err)
1281 return err;
1282
31616255 1283 umrwr.virt_addr = virt_addr;
56e11d62
NO
1284 umrwr.length = length;
1285 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
1286 }
1287
a606b0f6 1288 prep_umr_wqe_common(pd, &umrwr.wr, &sg, dma, npages, mr->mmkey.key,
56e11d62
NO
1289 page_shift);
1290
31616255 1291 if (flags & IB_MR_REREG_PD || flags & IB_MR_REREG_ACCESS) {
56e11d62 1292 umrwr.pd = pd;
56e11d62 1293 umrwr.access_flags = access_flags;
31616255 1294 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS;
56e11d62
NO
1295 }
1296
56e11d62 1297 /* post send request to UMR QP */
d5ea2df9 1298 err = mlx5_ib_post_send_wait(dev, &umrwr);
56e11d62 1299
56e11d62
NO
1300 if (flags & IB_MR_REREG_TRANS) {
1301 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
1302 kfree(mr_pas);
1303 }
1304 return err;
1305}
1306
1307int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1308 u64 length, u64 virt_addr, int new_access_flags,
1309 struct ib_pd *new_pd, struct ib_udata *udata)
1310{
1311 struct mlx5_ib_dev *dev = to_mdev(ib_mr->device);
1312 struct mlx5_ib_mr *mr = to_mmr(ib_mr);
1313 struct ib_pd *pd = (flags & IB_MR_REREG_PD) ? new_pd : ib_mr->pd;
1314 int access_flags = flags & IB_MR_REREG_ACCESS ?
1315 new_access_flags :
1316 mr->access_flags;
1317 u64 addr = (flags & IB_MR_REREG_TRANS) ? virt_addr : mr->umem->address;
1318 u64 len = (flags & IB_MR_REREG_TRANS) ? length : mr->umem->length;
1319 int page_shift = 0;
1320 int npages = 0;
1321 int ncont = 0;
1322 int order = 0;
1323 int err;
1324
1325 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1326 start, virt_addr, length, access_flags);
1327
1328 if (flags != IB_MR_REREG_PD) {
1329 /*
1330 * Replace umem. This needs to be done whether or not UMR is
1331 * used.
1332 */
1333 flags |= IB_MR_REREG_TRANS;
1334 ib_umem_release(mr->umem);
14ab8896
AB
1335 err = mr_umem_get(pd, addr, len, access_flags, &mr->umem,
1336 &npages, &page_shift, &ncont, &order);
1337 if (err < 0) {
56e11d62
NO
1338 mr->umem = NULL;
1339 return err;
1340 }
1341 }
1342
1343 if (flags & IB_MR_REREG_TRANS && !use_umr_mtt_update(mr, addr, len)) {
1344 /*
1345 * UMR can't be used - MKey needs to be replaced.
1346 */
1347 if (mr->umred) {
1348 err = unreg_umr(dev, mr);
1349 if (err)
1350 mlx5_ib_warn(dev, "Failed to unregister MR\n");
1351 } else {
1352 err = destroy_mkey(dev, mr);
1353 if (err)
1354 mlx5_ib_warn(dev, "Failed to destroy MKey\n");
1355 }
1356 if (err)
1357 return err;
1358
1359 mr = reg_create(ib_mr, pd, addr, len, mr->umem, ncont,
1360 page_shift, access_flags);
1361
1362 if (IS_ERR(mr))
1363 return PTR_ERR(mr);
1364
1365 mr->umred = 0;
1366 } else {
1367 /*
1368 * Send a UMR WQE
1369 */
1370 err = rereg_umr(pd, mr, addr, len, npages, page_shift,
1371 order, access_flags, flags);
1372 if (err) {
1373 mlx5_ib_warn(dev, "Failed to rereg UMR\n");
1374 return err;
1375 }
1376 }
1377
1378 if (flags & IB_MR_REREG_PD) {
1379 ib_mr->pd = pd;
a606b0f6 1380 mr->mmkey.pd = to_mpd(pd)->pdn;
56e11d62
NO
1381 }
1382
1383 if (flags & IB_MR_REREG_ACCESS)
1384 mr->access_flags = access_flags;
1385
1386 if (flags & IB_MR_REREG_TRANS) {
1387 atomic_sub(mr->npages, &dev->mdev->priv.reg_pages);
1388 set_mr_fileds(dev, mr, npages, len, access_flags);
a606b0f6
MB
1389 mr->mmkey.iova = addr;
1390 mr->mmkey.size = len;
56e11d62
NO
1391 }
1392#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1393 update_odp_mr(mr);
1394#endif
1395
1396 return 0;
1397}
1398
8a187ee5
SG
1399static int
1400mlx5_alloc_priv_descs(struct ib_device *device,
1401 struct mlx5_ib_mr *mr,
1402 int ndescs,
1403 int desc_size)
1404{
1405 int size = ndescs * desc_size;
1406 int add_size;
1407 int ret;
1408
1409 add_size = max_t(int, MLX5_UMR_ALIGN - ARCH_KMALLOC_MINALIGN, 0);
1410
1411 mr->descs_alloc = kzalloc(size + add_size, GFP_KERNEL);
1412 if (!mr->descs_alloc)
1413 return -ENOMEM;
1414
1415 mr->descs = PTR_ALIGN(mr->descs_alloc, MLX5_UMR_ALIGN);
1416
1417 mr->desc_map = dma_map_single(device->dma_device, mr->descs,
1418 size, DMA_TO_DEVICE);
1419 if (dma_mapping_error(device->dma_device, mr->desc_map)) {
1420 ret = -ENOMEM;
1421 goto err;
1422 }
1423
1424 return 0;
1425err:
1426 kfree(mr->descs_alloc);
1427
1428 return ret;
1429}
1430
1431static void
1432mlx5_free_priv_descs(struct mlx5_ib_mr *mr)
1433{
1434 if (mr->descs) {
1435 struct ib_device *device = mr->ibmr.device;
1436 int size = mr->max_descs * mr->desc_size;
1437
1438 dma_unmap_single(device->dma_device, mr->desc_map,
1439 size, DMA_TO_DEVICE);
1440 kfree(mr->descs_alloc);
1441 mr->descs = NULL;
1442 }
1443}
1444
6aec21f6 1445static int clean_mr(struct mlx5_ib_mr *mr)
e126ba97 1446{
6aec21f6 1447 struct mlx5_ib_dev *dev = to_mdev(mr->ibmr.device);
e126ba97
EC
1448 int umred = mr->umred;
1449 int err;
1450
8b91ffc1
SG
1451 if (mr->sig) {
1452 if (mlx5_core_destroy_psv(dev->mdev,
1453 mr->sig->psv_memory.psv_idx))
1454 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1455 mr->sig->psv_memory.psv_idx);
1456 if (mlx5_core_destroy_psv(dev->mdev,
1457 mr->sig->psv_wire.psv_idx))
1458 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1459 mr->sig->psv_wire.psv_idx);
1460 kfree(mr->sig);
1461 mr->sig = NULL;
1462 }
1463
8a187ee5
SG
1464 mlx5_free_priv_descs(mr);
1465
e126ba97 1466 if (!umred) {
b4cfe447 1467 err = destroy_mkey(dev, mr);
e126ba97
EC
1468 if (err) {
1469 mlx5_ib_warn(dev, "failed to destroy mkey 0x%x (%d)\n",
a606b0f6 1470 mr->mmkey.key, err);
e126ba97
EC
1471 return err;
1472 }
1473 } else {
1474 err = unreg_umr(dev, mr);
1475 if (err) {
1476 mlx5_ib_warn(dev, "failed unregister\n");
1477 return err;
1478 }
1479 free_cached_mr(dev, mr);
1480 }
1481
6aec21f6
HE
1482 if (!umred)
1483 kfree(mr);
1484
1485 return 0;
1486}
1487
1488int mlx5_ib_dereg_mr(struct ib_mr *ibmr)
1489{
1490 struct mlx5_ib_dev *dev = to_mdev(ibmr->device);
1491 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1492 int npages = mr->npages;
1493 struct ib_umem *umem = mr->umem;
1494
1495#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
b4cfe447
HE
1496 if (umem && umem->odp_data) {
1497 /* Prevent new page faults from succeeding */
1498 mr->live = 0;
6aec21f6
HE
1499 /* Wait for all running page-fault handlers to finish. */
1500 synchronize_srcu(&dev->mr_srcu);
b4cfe447
HE
1501 /* Destroy all page mappings */
1502 mlx5_ib_invalidate_range(umem, ib_umem_start(umem),
1503 ib_umem_end(umem));
1504 /*
1505 * We kill the umem before the MR for ODP,
1506 * so that there will not be any invalidations in
1507 * flight, looking at the *mr struct.
1508 */
1509 ib_umem_release(umem);
1510 atomic_sub(npages, &dev->mdev->priv.reg_pages);
1511
1512 /* Avoid double-freeing the umem. */
1513 umem = NULL;
1514 }
6aec21f6
HE
1515#endif
1516
1517 clean_mr(mr);
1518
e126ba97
EC
1519 if (umem) {
1520 ib_umem_release(umem);
6aec21f6 1521 atomic_sub(npages, &dev->mdev->priv.reg_pages);
e126ba97
EC
1522 }
1523
e126ba97
EC
1524 return 0;
1525}
1526
9bee178b
SG
1527struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1528 enum ib_mr_type mr_type,
1529 u32 max_num_sg)
3121e3c4
SG
1530{
1531 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 1532 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
b005d316 1533 int ndescs = ALIGN(max_num_sg, 4);
ec22eb53
SM
1534 struct mlx5_ib_mr *mr;
1535 void *mkc;
1536 u32 *in;
b005d316 1537 int err;
3121e3c4
SG
1538
1539 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
1540 if (!mr)
1541 return ERR_PTR(-ENOMEM);
1542
ec22eb53 1543 in = kzalloc(inlen, GFP_KERNEL);
3121e3c4
SG
1544 if (!in) {
1545 err = -ENOMEM;
1546 goto err_free;
1547 }
1548
ec22eb53
SM
1549 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1550 MLX5_SET(mkc, mkc, free, 1);
1551 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1552 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1553 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
3121e3c4 1554
9bee178b 1555 if (mr_type == IB_MR_TYPE_MEM_REG) {
ec22eb53
SM
1556 mr->access_mode = MLX5_MKC_ACCESS_MODE_MTT;
1557 MLX5_SET(mkc, mkc, log_page_size, PAGE_SHIFT);
8a187ee5 1558 err = mlx5_alloc_priv_descs(pd->device, mr,
31616255 1559 ndescs, sizeof(struct mlx5_mtt));
8a187ee5
SG
1560 if (err)
1561 goto err_free_in;
1562
31616255 1563 mr->desc_size = sizeof(struct mlx5_mtt);
8a187ee5 1564 mr->max_descs = ndescs;
b005d316 1565 } else if (mr_type == IB_MR_TYPE_SG_GAPS) {
ec22eb53 1566 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
b005d316
SG
1567
1568 err = mlx5_alloc_priv_descs(pd->device, mr,
1569 ndescs, sizeof(struct mlx5_klm));
1570 if (err)
1571 goto err_free_in;
1572 mr->desc_size = sizeof(struct mlx5_klm);
1573 mr->max_descs = ndescs;
9bee178b 1574 } else if (mr_type == IB_MR_TYPE_SIGNATURE) {
3121e3c4
SG
1575 u32 psv_index[2];
1576
ec22eb53
SM
1577 MLX5_SET(mkc, mkc, bsf_en, 1);
1578 MLX5_SET(mkc, mkc, bsf_octword_size, MLX5_MKEY_BSF_OCTO_SIZE);
3121e3c4
SG
1579 mr->sig = kzalloc(sizeof(*mr->sig), GFP_KERNEL);
1580 if (!mr->sig) {
1581 err = -ENOMEM;
1582 goto err_free_in;
1583 }
1584
1585 /* create mem & wire PSVs */
9603b61d 1586 err = mlx5_core_create_psv(dev->mdev, to_mpd(pd)->pdn,
3121e3c4
SG
1587 2, psv_index);
1588 if (err)
1589 goto err_free_sig;
1590
ec22eb53 1591 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
3121e3c4
SG
1592 mr->sig->psv_memory.psv_idx = psv_index[0];
1593 mr->sig->psv_wire.psv_idx = psv_index[1];
d5436ba0
SG
1594
1595 mr->sig->sig_status_checked = true;
1596 mr->sig->sig_err_exists = false;
1597 /* Next UMR, Arm SIGERR */
1598 ++mr->sig->sigerr_count;
9bee178b
SG
1599 } else {
1600 mlx5_ib_warn(dev, "Invalid mr type %d\n", mr_type);
1601 err = -EINVAL;
1602 goto err_free_in;
3121e3c4
SG
1603 }
1604
ec22eb53
SM
1605 MLX5_SET(mkc, mkc, access_mode, mr->access_mode);
1606 MLX5_SET(mkc, mkc, umr_en, 1);
1607
1608 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
3121e3c4
SG
1609 if (err)
1610 goto err_destroy_psv;
1611
a606b0f6
MB
1612 mr->ibmr.lkey = mr->mmkey.key;
1613 mr->ibmr.rkey = mr->mmkey.key;
3121e3c4
SG
1614 mr->umem = NULL;
1615 kfree(in);
1616
1617 return &mr->ibmr;
1618
1619err_destroy_psv:
1620 if (mr->sig) {
9603b61d 1621 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1622 mr->sig->psv_memory.psv_idx))
1623 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1624 mr->sig->psv_memory.psv_idx);
9603b61d 1625 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1626 mr->sig->psv_wire.psv_idx))
1627 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1628 mr->sig->psv_wire.psv_idx);
1629 }
8a187ee5 1630 mlx5_free_priv_descs(mr);
3121e3c4
SG
1631err_free_sig:
1632 kfree(mr->sig);
1633err_free_in:
1634 kfree(in);
1635err_free:
1636 kfree(mr);
1637 return ERR_PTR(err);
1638}
1639
d2370e0a
MB
1640struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1641 struct ib_udata *udata)
1642{
1643 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 1644 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
d2370e0a 1645 struct mlx5_ib_mw *mw = NULL;
ec22eb53
SM
1646 u32 *in = NULL;
1647 void *mkc;
d2370e0a
MB
1648 int ndescs;
1649 int err;
1650 struct mlx5_ib_alloc_mw req = {};
1651 struct {
1652 __u32 comp_mask;
1653 __u32 response_length;
1654 } resp = {};
1655
1656 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
1657 if (err)
1658 return ERR_PTR(err);
1659
1660 if (req.comp_mask || req.reserved1 || req.reserved2)
1661 return ERR_PTR(-EOPNOTSUPP);
1662
1663 if (udata->inlen > sizeof(req) &&
1664 !ib_is_udata_cleared(udata, sizeof(req),
1665 udata->inlen - sizeof(req)))
1666 return ERR_PTR(-EOPNOTSUPP);
1667
1668 ndescs = req.num_klms ? roundup(req.num_klms, 4) : roundup(1, 4);
1669
1670 mw = kzalloc(sizeof(*mw), GFP_KERNEL);
ec22eb53 1671 in = kzalloc(inlen, GFP_KERNEL);
d2370e0a
MB
1672 if (!mw || !in) {
1673 err = -ENOMEM;
1674 goto free;
1675 }
1676
ec22eb53
SM
1677 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1678
1679 MLX5_SET(mkc, mkc, free, 1);
1680 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1681 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1682 MLX5_SET(mkc, mkc, umr_en, 1);
1683 MLX5_SET(mkc, mkc, lr, 1);
1684 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_KLMS);
1685 MLX5_SET(mkc, mkc, en_rinval, !!((type == IB_MW_TYPE_2)));
1686 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1687
1688 err = mlx5_core_create_mkey(dev->mdev, &mw->mmkey, in, inlen);
d2370e0a
MB
1689 if (err)
1690 goto free;
1691
1692 mw->ibmw.rkey = mw->mmkey.key;
1693
1694 resp.response_length = min(offsetof(typeof(resp), response_length) +
1695 sizeof(resp.response_length), udata->outlen);
1696 if (resp.response_length) {
1697 err = ib_copy_to_udata(udata, &resp, resp.response_length);
1698 if (err) {
1699 mlx5_core_destroy_mkey(dev->mdev, &mw->mmkey);
1700 goto free;
1701 }
1702 }
1703
1704 kfree(in);
1705 return &mw->ibmw;
1706
1707free:
1708 kfree(mw);
1709 kfree(in);
1710 return ERR_PTR(err);
1711}
1712
1713int mlx5_ib_dealloc_mw(struct ib_mw *mw)
1714{
1715 struct mlx5_ib_mw *mmw = to_mmw(mw);
1716 int err;
1717
1718 err = mlx5_core_destroy_mkey((to_mdev(mw->device))->mdev,
1719 &mmw->mmkey);
1720 if (!err)
1721 kfree(mmw);
1722 return err;
1723}
1724
d5436ba0
SG
1725int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1726 struct ib_mr_status *mr_status)
1727{
1728 struct mlx5_ib_mr *mmr = to_mmr(ibmr);
1729 int ret = 0;
1730
1731 if (check_mask & ~IB_MR_CHECK_SIG_STATUS) {
1732 pr_err("Invalid status check mask\n");
1733 ret = -EINVAL;
1734 goto done;
1735 }
1736
1737 mr_status->fail_status = 0;
1738 if (check_mask & IB_MR_CHECK_SIG_STATUS) {
1739 if (!mmr->sig) {
1740 ret = -EINVAL;
1741 pr_err("signature status check requested on a non-signature enabled MR\n");
1742 goto done;
1743 }
1744
1745 mmr->sig->sig_status_checked = true;
1746 if (!mmr->sig->sig_err_exists)
1747 goto done;
1748
1749 if (ibmr->lkey == mmr->sig->err_item.key)
1750 memcpy(&mr_status->sig_err, &mmr->sig->err_item,
1751 sizeof(mr_status->sig_err));
1752 else {
1753 mr_status->sig_err.err_type = IB_SIG_BAD_GUARD;
1754 mr_status->sig_err.sig_err_offset = 0;
1755 mr_status->sig_err.key = mmr->sig->err_item.key;
1756 }
1757
1758 mmr->sig->sig_err_exists = false;
1759 mr_status->fail_status |= IB_MR_CHECK_SIG_STATUS;
1760 }
1761
1762done:
1763 return ret;
1764}
8a187ee5 1765
b005d316
SG
1766static int
1767mlx5_ib_sg_to_klms(struct mlx5_ib_mr *mr,
1768 struct scatterlist *sgl,
ff2ba993 1769 unsigned short sg_nents,
9aa8b321 1770 unsigned int *sg_offset_p)
b005d316
SG
1771{
1772 struct scatterlist *sg = sgl;
1773 struct mlx5_klm *klms = mr->descs;
9aa8b321 1774 unsigned int sg_offset = sg_offset_p ? *sg_offset_p : 0;
b005d316
SG
1775 u32 lkey = mr->ibmr.pd->local_dma_lkey;
1776 int i;
1777
ff2ba993 1778 mr->ibmr.iova = sg_dma_address(sg) + sg_offset;
b005d316
SG
1779 mr->ibmr.length = 0;
1780 mr->ndescs = sg_nents;
1781
1782 for_each_sg(sgl, sg, sg_nents, i) {
1783 if (unlikely(i > mr->max_descs))
1784 break;
ff2ba993
CH
1785 klms[i].va = cpu_to_be64(sg_dma_address(sg) + sg_offset);
1786 klms[i].bcount = cpu_to_be32(sg_dma_len(sg) - sg_offset);
b005d316
SG
1787 klms[i].key = cpu_to_be32(lkey);
1788 mr->ibmr.length += sg_dma_len(sg);
ff2ba993
CH
1789
1790 sg_offset = 0;
b005d316
SG
1791 }
1792
9aa8b321
BVA
1793 if (sg_offset_p)
1794 *sg_offset_p = sg_offset;
1795
b005d316
SG
1796 return i;
1797}
1798
8a187ee5
SG
1799static int mlx5_set_page(struct ib_mr *ibmr, u64 addr)
1800{
1801 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1802 __be64 *descs;
1803
1804 if (unlikely(mr->ndescs == mr->max_descs))
1805 return -ENOMEM;
1806
1807 descs = mr->descs;
1808 descs[mr->ndescs++] = cpu_to_be64(addr | MLX5_EN_RD | MLX5_EN_WR);
1809
1810 return 0;
1811}
1812
ff2ba993 1813int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 1814 unsigned int *sg_offset)
8a187ee5
SG
1815{
1816 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1817 int n;
1818
1819 mr->ndescs = 0;
1820
1821 ib_dma_sync_single_for_cpu(ibmr->device, mr->desc_map,
1822 mr->desc_size * mr->max_descs,
1823 DMA_TO_DEVICE);
1824
ec22eb53 1825 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
ff2ba993 1826 n = mlx5_ib_sg_to_klms(mr, sg, sg_nents, sg_offset);
b005d316 1827 else
ff2ba993
CH
1828 n = ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset,
1829 mlx5_set_page);
8a187ee5
SG
1830
1831 ib_dma_sync_single_for_device(ibmr->device, mr->desc_map,
1832 mr->desc_size * mr->max_descs,
1833 DMA_TO_DEVICE);
1834
1835 return n;
1836}