]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/infiniband/hw/mlx5/mr.c
IB/mlx5: Assign SRQ type earlier
[mirror_ubuntu-artful-kernel.git] / drivers / infiniband / hw / mlx5 / mr.c
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33
34#include <linux/kref.h>
35#include <linux/random.h>
36#include <linux/debugfs.h>
37#include <linux/export.h>
746b5583 38#include <linux/delay.h>
e126ba97 39#include <rdma/ib_umem.h>
b4cfe447 40#include <rdma/ib_umem_odp.h>
968e78dd 41#include <rdma/ib_verbs.h>
e126ba97
EC
42#include "mlx5_ib.h"
43
44enum {
746b5583 45 MAX_PENDING_REG_MR = 8,
e126ba97
EC
46};
47
832a6b06
HE
48#define MLX5_UMR_ALIGN 2048
49#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
50static __be64 mlx5_ib_update_mtt_emergency_buffer[
51 MLX5_UMR_MTT_MIN_CHUNK_SIZE/sizeof(__be64)]
52 __aligned(MLX5_UMR_ALIGN);
53static DEFINE_MUTEX(mlx5_ib_update_mtt_emergency_buffer_mutex);
54#endif
fe45f827 55
6aec21f6
HE
56static int clean_mr(struct mlx5_ib_mr *mr);
57
b4cfe447
HE
58static int destroy_mkey(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
59{
a606b0f6 60 int err = mlx5_core_destroy_mkey(dev->mdev, &mr->mmkey);
b4cfe447
HE
61
62#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
63 /* Wait until all page fault handlers using the mr complete. */
64 synchronize_srcu(&dev->mr_srcu);
65#endif
66
67 return err;
68}
69
e126ba97
EC
70static int order2idx(struct mlx5_ib_dev *dev, int order)
71{
72 struct mlx5_mr_cache *cache = &dev->cache;
73
74 if (order < cache->ent[0].order)
75 return 0;
76 else
77 return order - cache->ent[0].order;
78}
79
56e11d62
NO
80static bool use_umr_mtt_update(struct mlx5_ib_mr *mr, u64 start, u64 length)
81{
82 return ((u64)1 << mr->order) * MLX5_ADAPTER_PAGE_SIZE >=
83 length + (start & (MLX5_ADAPTER_PAGE_SIZE - 1));
84}
85
395a8e4c
NO
86#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
87static void update_odp_mr(struct mlx5_ib_mr *mr)
88{
89 if (mr->umem->odp_data) {
90 /*
91 * This barrier prevents the compiler from moving the
92 * setting of umem->odp_data->private to point to our
93 * MR, before reg_umr finished, to ensure that the MR
94 * initialization have finished before starting to
95 * handle invalidations.
96 */
97 smp_wmb();
98 mr->umem->odp_data->private = mr;
99 /*
100 * Make sure we will see the new
101 * umem->odp_data->private value in the invalidation
102 * routines, before we can get page faults on the
103 * MR. Page faults can happen once we put the MR in
104 * the tree, below this line. Without the barrier,
105 * there can be a fault handling and an invalidation
106 * before umem->odp_data->private == mr is visible to
107 * the invalidation handler.
108 */
109 smp_wmb();
110 }
111}
112#endif
113
746b5583
EC
114static void reg_mr_callback(int status, void *context)
115{
116 struct mlx5_ib_mr *mr = context;
117 struct mlx5_ib_dev *dev = mr->dev;
118 struct mlx5_mr_cache *cache = &dev->cache;
119 int c = order2idx(dev, mr->order);
120 struct mlx5_cache_ent *ent = &cache->ent[c];
121 u8 key;
746b5583 122 unsigned long flags;
a606b0f6 123 struct mlx5_mkey_table *table = &dev->mdev->priv.mkey_table;
8605933a 124 int err;
746b5583 125
746b5583
EC
126 spin_lock_irqsave(&ent->lock, flags);
127 ent->pending--;
128 spin_unlock_irqrestore(&ent->lock, flags);
129 if (status) {
130 mlx5_ib_warn(dev, "async reg mr failed. status %d\n", status);
131 kfree(mr);
132 dev->fill_delay = 1;
133 mod_timer(&dev->delay_timer, jiffies + HZ);
134 return;
135 }
136
9603b61d
JM
137 spin_lock_irqsave(&dev->mdev->priv.mkey_lock, flags);
138 key = dev->mdev->priv.mkey_key++;
139 spin_unlock_irqrestore(&dev->mdev->priv.mkey_lock, flags);
ec22eb53 140 mr->mmkey.key = mlx5_idx_to_mkey(MLX5_GET(create_mkey_out, mr->out, mkey_index)) | key;
746b5583
EC
141
142 cache->last_add = jiffies;
143
144 spin_lock_irqsave(&ent->lock, flags);
145 list_add_tail(&mr->list, &ent->head);
146 ent->cur++;
147 ent->size++;
148 spin_unlock_irqrestore(&ent->lock, flags);
8605933a
HE
149
150 write_lock_irqsave(&table->lock, flags);
a606b0f6
MB
151 err = radix_tree_insert(&table->tree, mlx5_base_mkey(mr->mmkey.key),
152 &mr->mmkey);
8605933a 153 if (err)
a606b0f6 154 pr_err("Error inserting to mkey tree. 0x%x\n", -err);
8605933a 155 write_unlock_irqrestore(&table->lock, flags);
746b5583
EC
156}
157
e126ba97
EC
158static int add_keys(struct mlx5_ib_dev *dev, int c, int num)
159{
e126ba97
EC
160 struct mlx5_mr_cache *cache = &dev->cache;
161 struct mlx5_cache_ent *ent = &cache->ent[c];
ec22eb53 162 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
e126ba97
EC
163 struct mlx5_ib_mr *mr;
164 int npages = 1 << ent->order;
ec22eb53
SM
165 void *mkc;
166 u32 *in;
e126ba97
EC
167 int err = 0;
168 int i;
169
ec22eb53 170 in = kzalloc(inlen, GFP_KERNEL);
e126ba97
EC
171 if (!in)
172 return -ENOMEM;
173
ec22eb53 174 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
e126ba97 175 for (i = 0; i < num; i++) {
746b5583
EC
176 if (ent->pending >= MAX_PENDING_REG_MR) {
177 err = -EAGAIN;
178 break;
179 }
180
e126ba97
EC
181 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
182 if (!mr) {
183 err = -ENOMEM;
746b5583 184 break;
e126ba97
EC
185 }
186 mr->order = ent->order;
187 mr->umred = 1;
746b5583 188 mr->dev = dev;
ec22eb53
SM
189
190 MLX5_SET(mkc, mkc, free, 1);
191 MLX5_SET(mkc, mkc, umr_en, 1);
192 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);
193
194 MLX5_SET(mkc, mkc, qpn, 0xffffff);
195 MLX5_SET(mkc, mkc, translations_octword_size, (npages + 1) / 2);
196 MLX5_SET(mkc, mkc, log_page_size, 12);
e126ba97 197
746b5583
EC
198 spin_lock_irq(&ent->lock);
199 ent->pending++;
200 spin_unlock_irq(&ent->lock);
ec22eb53
SM
201 err = mlx5_core_create_mkey_cb(dev->mdev, &mr->mmkey,
202 in, inlen,
203 mr->out, sizeof(mr->out),
204 reg_mr_callback, mr);
e126ba97 205 if (err) {
d14e7110
EC
206 spin_lock_irq(&ent->lock);
207 ent->pending--;
208 spin_unlock_irq(&ent->lock);
e126ba97 209 mlx5_ib_warn(dev, "create mkey failed %d\n", err);
e126ba97 210 kfree(mr);
746b5583 211 break;
e126ba97 212 }
e126ba97
EC
213 }
214
e126ba97
EC
215 kfree(in);
216 return err;
217}
218
219static void remove_keys(struct mlx5_ib_dev *dev, int c, int num)
220{
e126ba97
EC
221 struct mlx5_mr_cache *cache = &dev->cache;
222 struct mlx5_cache_ent *ent = &cache->ent[c];
223 struct mlx5_ib_mr *mr;
e126ba97
EC
224 int err;
225 int i;
226
227 for (i = 0; i < num; i++) {
746b5583 228 spin_lock_irq(&ent->lock);
e126ba97 229 if (list_empty(&ent->head)) {
746b5583 230 spin_unlock_irq(&ent->lock);
e126ba97
EC
231 return;
232 }
233 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
234 list_del(&mr->list);
235 ent->cur--;
236 ent->size--;
746b5583 237 spin_unlock_irq(&ent->lock);
b4cfe447 238 err = destroy_mkey(dev, mr);
203099fd 239 if (err)
e126ba97 240 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 241 else
e126ba97 242 kfree(mr);
e126ba97
EC
243 }
244}
245
246static ssize_t size_write(struct file *filp, const char __user *buf,
247 size_t count, loff_t *pos)
248{
249 struct mlx5_cache_ent *ent = filp->private_data;
250 struct mlx5_ib_dev *dev = ent->dev;
251 char lbuf[20];
252 u32 var;
253 int err;
254 int c;
255
256 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 257 return -EFAULT;
e126ba97
EC
258
259 c = order2idx(dev, ent->order);
260 lbuf[sizeof(lbuf) - 1] = 0;
261
262 if (sscanf(lbuf, "%u", &var) != 1)
263 return -EINVAL;
264
265 if (var < ent->limit)
266 return -EINVAL;
267
268 if (var > ent->size) {
746b5583
EC
269 do {
270 err = add_keys(dev, c, var - ent->size);
271 if (err && err != -EAGAIN)
272 return err;
273
274 usleep_range(3000, 5000);
275 } while (err);
e126ba97
EC
276 } else if (var < ent->size) {
277 remove_keys(dev, c, ent->size - var);
278 }
279
280 return count;
281}
282
283static ssize_t size_read(struct file *filp, char __user *buf, size_t count,
284 loff_t *pos)
285{
286 struct mlx5_cache_ent *ent = filp->private_data;
287 char lbuf[20];
288 int err;
289
290 if (*pos)
291 return 0;
292
293 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->size);
294 if (err < 0)
295 return err;
296
297 if (copy_to_user(buf, lbuf, err))
5e631a03 298 return -EFAULT;
e126ba97
EC
299
300 *pos += err;
301
302 return err;
303}
304
305static const struct file_operations size_fops = {
306 .owner = THIS_MODULE,
307 .open = simple_open,
308 .write = size_write,
309 .read = size_read,
310};
311
312static ssize_t limit_write(struct file *filp, const char __user *buf,
313 size_t count, loff_t *pos)
314{
315 struct mlx5_cache_ent *ent = filp->private_data;
316 struct mlx5_ib_dev *dev = ent->dev;
317 char lbuf[20];
318 u32 var;
319 int err;
320 int c;
321
322 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
5e631a03 323 return -EFAULT;
e126ba97
EC
324
325 c = order2idx(dev, ent->order);
326 lbuf[sizeof(lbuf) - 1] = 0;
327
328 if (sscanf(lbuf, "%u", &var) != 1)
329 return -EINVAL;
330
331 if (var > ent->size)
332 return -EINVAL;
333
334 ent->limit = var;
335
336 if (ent->cur < ent->limit) {
337 err = add_keys(dev, c, 2 * ent->limit - ent->cur);
338 if (err)
339 return err;
340 }
341
342 return count;
343}
344
345static ssize_t limit_read(struct file *filp, char __user *buf, size_t count,
346 loff_t *pos)
347{
348 struct mlx5_cache_ent *ent = filp->private_data;
349 char lbuf[20];
350 int err;
351
352 if (*pos)
353 return 0;
354
355 err = snprintf(lbuf, sizeof(lbuf), "%d\n", ent->limit);
356 if (err < 0)
357 return err;
358
359 if (copy_to_user(buf, lbuf, err))
5e631a03 360 return -EFAULT;
e126ba97
EC
361
362 *pos += err;
363
364 return err;
365}
366
367static const struct file_operations limit_fops = {
368 .owner = THIS_MODULE,
369 .open = simple_open,
370 .write = limit_write,
371 .read = limit_read,
372};
373
374static int someone_adding(struct mlx5_mr_cache *cache)
375{
376 int i;
377
378 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
379 if (cache->ent[i].cur < cache->ent[i].limit)
380 return 1;
381 }
382
383 return 0;
384}
385
386static void __cache_work_func(struct mlx5_cache_ent *ent)
387{
388 struct mlx5_ib_dev *dev = ent->dev;
389 struct mlx5_mr_cache *cache = &dev->cache;
390 int i = order2idx(dev, ent->order);
746b5583 391 int err;
e126ba97
EC
392
393 if (cache->stopped)
394 return;
395
396 ent = &dev->cache.ent[i];
746b5583
EC
397 if (ent->cur < 2 * ent->limit && !dev->fill_delay) {
398 err = add_keys(dev, i, 1);
399 if (ent->cur < 2 * ent->limit) {
400 if (err == -EAGAIN) {
401 mlx5_ib_dbg(dev, "returned eagain, order %d\n",
402 i + 2);
403 queue_delayed_work(cache->wq, &ent->dwork,
404 msecs_to_jiffies(3));
405 } else if (err) {
406 mlx5_ib_warn(dev, "command failed order %d, err %d\n",
407 i + 2, err);
408 queue_delayed_work(cache->wq, &ent->dwork,
409 msecs_to_jiffies(1000));
410 } else {
411 queue_work(cache->wq, &ent->work);
412 }
413 }
e126ba97 414 } else if (ent->cur > 2 * ent->limit) {
ab5cdc31
LR
415 /*
416 * The remove_keys() logic is performed as garbage collection
417 * task. Such task is intended to be run when no other active
418 * processes are running.
419 *
420 * The need_resched() will return TRUE if there are user tasks
421 * to be activated in near future.
422 *
423 * In such case, we don't execute remove_keys() and postpone
424 * the garbage collection work to try to run in next cycle,
425 * in order to free CPU resources to other tasks.
426 */
427 if (!need_resched() && !someone_adding(cache) &&
746b5583 428 time_after(jiffies, cache->last_add + 300 * HZ)) {
e126ba97
EC
429 remove_keys(dev, i, 1);
430 if (ent->cur > ent->limit)
431 queue_work(cache->wq, &ent->work);
432 } else {
746b5583 433 queue_delayed_work(cache->wq, &ent->dwork, 300 * HZ);
e126ba97
EC
434 }
435 }
436}
437
438static void delayed_cache_work_func(struct work_struct *work)
439{
440 struct mlx5_cache_ent *ent;
441
442 ent = container_of(work, struct mlx5_cache_ent, dwork.work);
443 __cache_work_func(ent);
444}
445
446static void cache_work_func(struct work_struct *work)
447{
448 struct mlx5_cache_ent *ent;
449
450 ent = container_of(work, struct mlx5_cache_ent, work);
451 __cache_work_func(ent);
452}
453
454static struct mlx5_ib_mr *alloc_cached_mr(struct mlx5_ib_dev *dev, int order)
455{
456 struct mlx5_mr_cache *cache = &dev->cache;
457 struct mlx5_ib_mr *mr = NULL;
458 struct mlx5_cache_ent *ent;
459 int c;
460 int i;
461
462 c = order2idx(dev, order);
463 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
464 mlx5_ib_warn(dev, "order %d, cache index %d\n", order, c);
465 return NULL;
466 }
467
468 for (i = c; i < MAX_MR_CACHE_ENTRIES; i++) {
469 ent = &cache->ent[i];
470
471 mlx5_ib_dbg(dev, "order %d, cache index %d\n", ent->order, i);
472
746b5583 473 spin_lock_irq(&ent->lock);
e126ba97
EC
474 if (!list_empty(&ent->head)) {
475 mr = list_first_entry(&ent->head, struct mlx5_ib_mr,
476 list);
477 list_del(&mr->list);
478 ent->cur--;
746b5583 479 spin_unlock_irq(&ent->lock);
e126ba97
EC
480 if (ent->cur < ent->limit)
481 queue_work(cache->wq, &ent->work);
482 break;
483 }
746b5583 484 spin_unlock_irq(&ent->lock);
e126ba97
EC
485
486 queue_work(cache->wq, &ent->work);
e126ba97
EC
487 }
488
489 if (!mr)
490 cache->ent[c].miss++;
491
492 return mr;
493}
494
495static void free_cached_mr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
496{
497 struct mlx5_mr_cache *cache = &dev->cache;
498 struct mlx5_cache_ent *ent;
499 int shrink = 0;
500 int c;
501
502 c = order2idx(dev, mr->order);
503 if (c < 0 || c >= MAX_MR_CACHE_ENTRIES) {
504 mlx5_ib_warn(dev, "order %d, cache index %d\n", mr->order, c);
505 return;
506 }
507 ent = &cache->ent[c];
746b5583 508 spin_lock_irq(&ent->lock);
e126ba97
EC
509 list_add_tail(&mr->list, &ent->head);
510 ent->cur++;
511 if (ent->cur > 2 * ent->limit)
512 shrink = 1;
746b5583 513 spin_unlock_irq(&ent->lock);
e126ba97
EC
514
515 if (shrink)
516 queue_work(cache->wq, &ent->work);
517}
518
519static void clean_keys(struct mlx5_ib_dev *dev, int c)
520{
e126ba97
EC
521 struct mlx5_mr_cache *cache = &dev->cache;
522 struct mlx5_cache_ent *ent = &cache->ent[c];
523 struct mlx5_ib_mr *mr;
e126ba97
EC
524 int err;
525
3c461911 526 cancel_delayed_work(&ent->dwork);
e126ba97 527 while (1) {
746b5583 528 spin_lock_irq(&ent->lock);
e126ba97 529 if (list_empty(&ent->head)) {
746b5583 530 spin_unlock_irq(&ent->lock);
e126ba97
EC
531 return;
532 }
533 mr = list_first_entry(&ent->head, struct mlx5_ib_mr, list);
534 list_del(&mr->list);
535 ent->cur--;
536 ent->size--;
746b5583 537 spin_unlock_irq(&ent->lock);
b4cfe447 538 err = destroy_mkey(dev, mr);
203099fd 539 if (err)
e126ba97 540 mlx5_ib_warn(dev, "failed destroy mkey\n");
203099fd 541 else
e126ba97 542 kfree(mr);
e126ba97
EC
543 }
544}
545
546static int mlx5_mr_cache_debugfs_init(struct mlx5_ib_dev *dev)
547{
548 struct mlx5_mr_cache *cache = &dev->cache;
549 struct mlx5_cache_ent *ent;
550 int i;
551
552 if (!mlx5_debugfs_root)
553 return 0;
554
9603b61d 555 cache->root = debugfs_create_dir("mr_cache", dev->mdev->priv.dbg_root);
e126ba97
EC
556 if (!cache->root)
557 return -ENOMEM;
558
559 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
560 ent = &cache->ent[i];
561 sprintf(ent->name, "%d", ent->order);
562 ent->dir = debugfs_create_dir(ent->name, cache->root);
563 if (!ent->dir)
564 return -ENOMEM;
565
566 ent->fsize = debugfs_create_file("size", 0600, ent->dir, ent,
567 &size_fops);
568 if (!ent->fsize)
569 return -ENOMEM;
570
571 ent->flimit = debugfs_create_file("limit", 0600, ent->dir, ent,
572 &limit_fops);
573 if (!ent->flimit)
574 return -ENOMEM;
575
576 ent->fcur = debugfs_create_u32("cur", 0400, ent->dir,
577 &ent->cur);
578 if (!ent->fcur)
579 return -ENOMEM;
580
581 ent->fmiss = debugfs_create_u32("miss", 0600, ent->dir,
582 &ent->miss);
583 if (!ent->fmiss)
584 return -ENOMEM;
585 }
586
587 return 0;
588}
589
590static void mlx5_mr_cache_debugfs_cleanup(struct mlx5_ib_dev *dev)
591{
592 if (!mlx5_debugfs_root)
593 return;
594
595 debugfs_remove_recursive(dev->cache.root);
596}
597
746b5583
EC
598static void delay_time_func(unsigned long ctx)
599{
600 struct mlx5_ib_dev *dev = (struct mlx5_ib_dev *)ctx;
601
602 dev->fill_delay = 0;
603}
604
e126ba97
EC
605int mlx5_mr_cache_init(struct mlx5_ib_dev *dev)
606{
607 struct mlx5_mr_cache *cache = &dev->cache;
608 struct mlx5_cache_ent *ent;
609 int limit;
e126ba97
EC
610 int err;
611 int i;
612
3c856c82 613 cache->wq = alloc_ordered_workqueue("mkey_cache", WQ_MEM_RECLAIM);
e126ba97
EC
614 if (!cache->wq) {
615 mlx5_ib_warn(dev, "failed to create work queue\n");
616 return -ENOMEM;
617 }
618
746b5583 619 setup_timer(&dev->delay_timer, delay_time_func, (unsigned long)dev);
e126ba97
EC
620 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
621 INIT_LIST_HEAD(&cache->ent[i].head);
622 spin_lock_init(&cache->ent[i].lock);
623
624 ent = &cache->ent[i];
625 INIT_LIST_HEAD(&ent->head);
626 spin_lock_init(&ent->lock);
627 ent->order = i + 2;
628 ent->dev = dev;
629
9603b61d
JM
630 if (dev->mdev->profile->mask & MLX5_PROF_MASK_MR_CACHE)
631 limit = dev->mdev->profile->mr_cache[i].limit;
2d036fad 632 else
e126ba97 633 limit = 0;
2d036fad 634
e126ba97
EC
635 INIT_WORK(&ent->work, cache_work_func);
636 INIT_DELAYED_WORK(&ent->dwork, delayed_cache_work_func);
637 ent->limit = limit;
638 queue_work(cache->wq, &ent->work);
639 }
640
641 err = mlx5_mr_cache_debugfs_init(dev);
642 if (err)
643 mlx5_ib_warn(dev, "cache debugfs failure\n");
644
645 return 0;
646}
647
acbda523
EC
648static void wait_for_async_commands(struct mlx5_ib_dev *dev)
649{
650 struct mlx5_mr_cache *cache = &dev->cache;
651 struct mlx5_cache_ent *ent;
652 int total = 0;
653 int i;
654 int j;
655
656 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
657 ent = &cache->ent[i];
658 for (j = 0 ; j < 1000; j++) {
659 if (!ent->pending)
660 break;
661 msleep(50);
662 }
663 }
664 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++) {
665 ent = &cache->ent[i];
666 total += ent->pending;
667 }
668
669 if (total)
670 mlx5_ib_warn(dev, "aborted while there are %d pending mr requests\n", total);
671 else
672 mlx5_ib_warn(dev, "done with all pending requests\n");
673}
674
e126ba97
EC
675int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev)
676{
677 int i;
678
679 dev->cache.stopped = 1;
3c461911 680 flush_workqueue(dev->cache.wq);
e126ba97
EC
681
682 mlx5_mr_cache_debugfs_cleanup(dev);
683
684 for (i = 0; i < MAX_MR_CACHE_ENTRIES; i++)
685 clean_keys(dev, i);
686
3c461911 687 destroy_workqueue(dev->cache.wq);
acbda523 688 wait_for_async_commands(dev);
746b5583 689 del_timer_sync(&dev->delay_timer);
3c461911 690
e126ba97
EC
691 return 0;
692}
693
694struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc)
695{
696 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 697 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
9603b61d 698 struct mlx5_core_dev *mdev = dev->mdev;
e126ba97 699 struct mlx5_ib_mr *mr;
ec22eb53
SM
700 void *mkc;
701 u32 *in;
e126ba97
EC
702 int err;
703
704 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
705 if (!mr)
706 return ERR_PTR(-ENOMEM);
707
ec22eb53 708 in = kzalloc(inlen, GFP_KERNEL);
e126ba97
EC
709 if (!in) {
710 err = -ENOMEM;
711 goto err_free;
712 }
713
ec22eb53
SM
714 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
715
716 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_PA);
717 MLX5_SET(mkc, mkc, a, !!(acc & IB_ACCESS_REMOTE_ATOMIC));
718 MLX5_SET(mkc, mkc, rw, !!(acc & IB_ACCESS_REMOTE_WRITE));
719 MLX5_SET(mkc, mkc, rr, !!(acc & IB_ACCESS_REMOTE_READ));
720 MLX5_SET(mkc, mkc, lw, !!(acc & IB_ACCESS_LOCAL_WRITE));
721 MLX5_SET(mkc, mkc, lr, 1);
e126ba97 722
ec22eb53
SM
723 MLX5_SET(mkc, mkc, length64, 1);
724 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
725 MLX5_SET(mkc, mkc, qpn, 0xffffff);
726 MLX5_SET64(mkc, mkc, start_addr, 0);
727
728 err = mlx5_core_create_mkey(mdev, &mr->mmkey, in, inlen);
e126ba97
EC
729 if (err)
730 goto err_in;
731
732 kfree(in);
a606b0f6
MB
733 mr->ibmr.lkey = mr->mmkey.key;
734 mr->ibmr.rkey = mr->mmkey.key;
e126ba97
EC
735 mr->umem = NULL;
736
737 return &mr->ibmr;
738
739err_in:
740 kfree(in);
741
742err_free:
743 kfree(mr);
744
745 return ERR_PTR(err);
746}
747
748static int get_octo_len(u64 addr, u64 len, int page_size)
749{
750 u64 offset;
751 int npages;
752
753 offset = addr & (page_size - 1);
754 npages = ALIGN(len + offset, page_size) >> ilog2(page_size);
755 return (npages + 1) / 2;
756}
757
758static int use_umr(int order)
759{
cc149f75 760 return order <= MLX5_MAX_UMR_SHIFT;
e126ba97
EC
761}
762
395a8e4c
NO
763static int dma_map_mr_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
764 int npages, int page_shift, int *size,
765 __be64 **mr_pas, dma_addr_t *dma)
766{
767 __be64 *pas;
768 struct device *ddev = dev->ib_dev.dma_device;
769
770 /*
771 * UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes.
772 * To avoid copying garbage after the pas array, we allocate
773 * a little more.
774 */
775 *size = ALIGN(sizeof(u64) * npages, MLX5_UMR_MTT_ALIGNMENT);
776 *mr_pas = kmalloc(*size + MLX5_UMR_ALIGN - 1, GFP_KERNEL);
777 if (!(*mr_pas))
778 return -ENOMEM;
779
780 pas = PTR_ALIGN(*mr_pas, MLX5_UMR_ALIGN);
781 mlx5_ib_populate_pas(dev, umem, page_shift, pas, MLX5_IB_MTT_PRESENT);
782 /* Clear padding after the actual pages. */
783 memset(pas + npages, 0, *size - npages * sizeof(u64));
784
785 *dma = dma_map_single(ddev, pas, *size, DMA_TO_DEVICE);
786 if (dma_mapping_error(ddev, *dma)) {
787 kfree(*mr_pas);
788 return -ENOMEM;
789 }
790
791 return 0;
792}
793
794static void prep_umr_wqe_common(struct ib_pd *pd, struct ib_send_wr *wr,
795 struct ib_sge *sg, u64 dma, int n, u32 key,
796 int page_shift)
e126ba97
EC
797{
798 struct mlx5_ib_dev *dev = to_mdev(pd->device);
e622f2f4 799 struct mlx5_umr_wr *umrwr = umr_wr(wr);
e126ba97
EC
800
801 sg->addr = dma;
802 sg->length = ALIGN(sizeof(u64) * n, 64);
b37c788f 803 sg->lkey = dev->umrc.pd->local_dma_lkey;
e126ba97
EC
804
805 wr->next = NULL;
e126ba97
EC
806 wr->sg_list = sg;
807 if (n)
808 wr->num_sge = 1;
809 else
810 wr->num_sge = 0;
811
812 wr->opcode = MLX5_IB_WR_UMR;
968e78dd
HE
813
814 umrwr->npages = n;
815 umrwr->page_shift = page_shift;
816 umrwr->mkey = key;
395a8e4c
NO
817}
818
819static void prep_umr_reg_wqe(struct ib_pd *pd, struct ib_send_wr *wr,
820 struct ib_sge *sg, u64 dma, int n, u32 key,
821 int page_shift, u64 virt_addr, u64 len,
822 int access_flags)
823{
824 struct mlx5_umr_wr *umrwr = umr_wr(wr);
825
826 prep_umr_wqe_common(pd, wr, sg, dma, n, key, page_shift);
827
828 wr->send_flags = 0;
829
968e78dd
HE
830 umrwr->target.virt_addr = virt_addr;
831 umrwr->length = len;
832 umrwr->access_flags = access_flags;
833 umrwr->pd = pd;
e126ba97
EC
834}
835
836static void prep_umr_unreg_wqe(struct mlx5_ib_dev *dev,
837 struct ib_send_wr *wr, u32 key)
838{
e622f2f4 839 struct mlx5_umr_wr *umrwr = umr_wr(wr);
968e78dd
HE
840
841 wr->send_flags = MLX5_IB_SEND_UMR_UNREG | MLX5_IB_SEND_UMR_FAIL_IF_FREE;
e126ba97 842 wr->opcode = MLX5_IB_WR_UMR;
968e78dd 843 umrwr->mkey = key;
e126ba97
EC
844}
845
395a8e4c
NO
846static struct ib_umem *mr_umem_get(struct ib_pd *pd, u64 start, u64 length,
847 int access_flags, int *npages,
848 int *page_shift, int *ncont, int *order)
849{
850 struct mlx5_ib_dev *dev = to_mdev(pd->device);
851 struct ib_umem *umem = ib_umem_get(pd->uobject->context, start, length,
852 access_flags, 0);
853 if (IS_ERR(umem)) {
854 mlx5_ib_err(dev, "umem get failed (%ld)\n", PTR_ERR(umem));
855 return (void *)umem;
856 }
857
762f899a
MD
858 mlx5_ib_cont_pages(umem, start, MLX5_MKEY_PAGE_SHIFT_MASK, npages,
859 page_shift, ncont, order);
395a8e4c
NO
860 if (!*npages) {
861 mlx5_ib_warn(dev, "avoid zero region\n");
862 ib_umem_release(umem);
863 return ERR_PTR(-EINVAL);
864 }
865
866 mlx5_ib_dbg(dev, "npages %d, ncont %d, order %d, page_shift %d\n",
867 *npages, *ncont, *order, *page_shift);
868
869 return umem;
870}
871
add08d76 872static void mlx5_ib_umr_done(struct ib_cq *cq, struct ib_wc *wc)
e126ba97 873{
add08d76
CH
874 struct mlx5_ib_umr_context *context =
875 container_of(wc->wr_cqe, struct mlx5_ib_umr_context, cqe);
e126ba97 876
add08d76
CH
877 context->status = wc->status;
878 complete(&context->done);
879}
e126ba97 880
add08d76
CH
881static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
882{
883 context->cqe.done = mlx5_ib_umr_done;
884 context->status = -1;
885 init_completion(&context->done);
e126ba97
EC
886}
887
888static struct mlx5_ib_mr *reg_umr(struct ib_pd *pd, struct ib_umem *umem,
889 u64 virt_addr, u64 len, int npages,
890 int page_shift, int order, int access_flags)
891{
892 struct mlx5_ib_dev *dev = to_mdev(pd->device);
203099fd 893 struct device *ddev = dev->ib_dev.dma_device;
e126ba97 894 struct umr_common *umrc = &dev->umrc;
a74d2416 895 struct mlx5_ib_umr_context umr_context;
0025b0bd 896 struct mlx5_umr_wr umrwr = {};
e622f2f4 897 struct ib_send_wr *bad;
e126ba97
EC
898 struct mlx5_ib_mr *mr;
899 struct ib_sge sg;
cc149f75 900 int size;
21af2c3e
HE
901 __be64 *mr_pas;
902 dma_addr_t dma;
096f7e72 903 int err = 0;
e126ba97
EC
904 int i;
905
746b5583 906 for (i = 0; i < 1; i++) {
e126ba97
EC
907 mr = alloc_cached_mr(dev, order);
908 if (mr)
909 break;
910
911 err = add_keys(dev, order2idx(dev, order), 1);
746b5583
EC
912 if (err && err != -EAGAIN) {
913 mlx5_ib_warn(dev, "add_keys failed, err %d\n", err);
e126ba97
EC
914 break;
915 }
916 }
917
918 if (!mr)
919 return ERR_PTR(-EAGAIN);
920
395a8e4c
NO
921 err = dma_map_mr_pas(dev, umem, npages, page_shift, &size, &mr_pas,
922 &dma);
923 if (err)
096f7e72 924 goto free_mr;
203099fd 925
add08d76
CH
926 mlx5_ib_init_umr_context(&umr_context);
927
add08d76 928 umrwr.wr.wr_cqe = &umr_context.cqe;
a606b0f6 929 prep_umr_reg_wqe(pd, &umrwr.wr, &sg, dma, npages, mr->mmkey.key,
e622f2f4 930 page_shift, virt_addr, len, access_flags);
e126ba97 931
e126ba97 932 down(&umrc->sem);
e622f2f4 933 err = ib_post_send(umrc->qp, &umrwr.wr, &bad);
e126ba97
EC
934 if (err) {
935 mlx5_ib_warn(dev, "post send failed, err %d\n", err);
096f7e72 936 goto unmap_dma;
a74d2416
SR
937 } else {
938 wait_for_completion(&umr_context.done);
939 if (umr_context.status != IB_WC_SUCCESS) {
940 mlx5_ib_warn(dev, "reg umr failed\n");
941 err = -EFAULT;
942 }
096f7e72 943 }
e126ba97 944
a606b0f6
MB
945 mr->mmkey.iova = virt_addr;
946 mr->mmkey.size = len;
947 mr->mmkey.pd = to_mpd(pd)->pdn;
b475598a 948
b4cfe447
HE
949 mr->live = 1;
950
096f7e72
HE
951unmap_dma:
952 up(&umrc->sem);
21af2c3e 953 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
096f7e72 954
21af2c3e 955 kfree(mr_pas);
203099fd 956
096f7e72
HE
957free_mr:
958 if (err) {
959 free_cached_mr(dev, mr);
960 return ERR_PTR(err);
e126ba97
EC
961 }
962
963 return mr;
e126ba97
EC
964}
965
832a6b06
HE
966#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
967int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index, int npages,
968 int zap)
969{
970 struct mlx5_ib_dev *dev = mr->dev;
971 struct device *ddev = dev->ib_dev.dma_device;
972 struct umr_common *umrc = &dev->umrc;
973 struct mlx5_ib_umr_context umr_context;
974 struct ib_umem *umem = mr->umem;
975 int size;
976 __be64 *pas;
977 dma_addr_t dma;
e622f2f4
CH
978 struct ib_send_wr *bad;
979 struct mlx5_umr_wr wr;
832a6b06
HE
980 struct ib_sge sg;
981 int err = 0;
982 const int page_index_alignment = MLX5_UMR_MTT_ALIGNMENT / sizeof(u64);
983 const int page_index_mask = page_index_alignment - 1;
984 size_t pages_mapped = 0;
985 size_t pages_to_map = 0;
986 size_t pages_iter = 0;
987 int use_emergency_buf = 0;
988
989 /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes,
990 * so we need to align the offset and length accordingly */
991 if (start_page_index & page_index_mask) {
992 npages += start_page_index & page_index_mask;
993 start_page_index &= ~page_index_mask;
994 }
995
996 pages_to_map = ALIGN(npages, page_index_alignment);
997
998 if (start_page_index + pages_to_map > MLX5_MAX_UMR_PAGES)
999 return -EINVAL;
1000
1001 size = sizeof(u64) * pages_to_map;
1002 size = min_t(int, PAGE_SIZE, size);
1003 /* We allocate with GFP_ATOMIC to avoid recursion into page-reclaim
1004 * code, when we are called from an invalidation. The pas buffer must
1005 * be 2k-aligned for Connect-IB. */
1006 pas = (__be64 *)get_zeroed_page(GFP_ATOMIC);
1007 if (!pas) {
1008 mlx5_ib_warn(dev, "unable to allocate memory during MTT update, falling back to slower chunked mechanism.\n");
1009 pas = mlx5_ib_update_mtt_emergency_buffer;
1010 size = MLX5_UMR_MTT_MIN_CHUNK_SIZE;
1011 use_emergency_buf = 1;
1012 mutex_lock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
1013 memset(pas, 0, size);
1014 }
1015 pages_iter = size / sizeof(u64);
1016 dma = dma_map_single(ddev, pas, size, DMA_TO_DEVICE);
1017 if (dma_mapping_error(ddev, dma)) {
1018 mlx5_ib_err(dev, "unable to map DMA during MTT update.\n");
1019 err = -ENOMEM;
1020 goto free_pas;
1021 }
1022
1023 for (pages_mapped = 0;
1024 pages_mapped < pages_to_map && !err;
1025 pages_mapped += pages_iter, start_page_index += pages_iter) {
1026 dma_sync_single_for_cpu(ddev, dma, size, DMA_TO_DEVICE);
1027
1028 npages = min_t(size_t,
1029 pages_iter,
1030 ib_umem_num_pages(umem) - start_page_index);
1031
1032 if (!zap) {
1033 __mlx5_ib_populate_pas(dev, umem, PAGE_SHIFT,
1034 start_page_index, npages, pas,
1035 MLX5_IB_MTT_PRESENT);
1036 /* Clear padding after the pages brought from the
1037 * umem. */
1038 memset(pas + npages, 0, size - npages * sizeof(u64));
1039 }
1040
1041 dma_sync_single_for_device(ddev, dma, size, DMA_TO_DEVICE);
1042
add08d76
CH
1043 mlx5_ib_init_umr_context(&umr_context);
1044
832a6b06 1045 memset(&wr, 0, sizeof(wr));
add08d76 1046 wr.wr.wr_cqe = &umr_context.cqe;
832a6b06
HE
1047
1048 sg.addr = dma;
1049 sg.length = ALIGN(npages * sizeof(u64),
1050 MLX5_UMR_MTT_ALIGNMENT);
b37c788f 1051 sg.lkey = dev->umrc.pd->local_dma_lkey;
832a6b06 1052
e622f2f4 1053 wr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE |
832a6b06 1054 MLX5_IB_SEND_UMR_UPDATE_MTT;
e622f2f4
CH
1055 wr.wr.sg_list = &sg;
1056 wr.wr.num_sge = 1;
1057 wr.wr.opcode = MLX5_IB_WR_UMR;
1058 wr.npages = sg.length / sizeof(u64);
1059 wr.page_shift = PAGE_SHIFT;
a606b0f6 1060 wr.mkey = mr->mmkey.key;
e622f2f4 1061 wr.target.offset = start_page_index;
832a6b06 1062
832a6b06 1063 down(&umrc->sem);
e622f2f4 1064 err = ib_post_send(umrc->qp, &wr.wr, &bad);
832a6b06
HE
1065 if (err) {
1066 mlx5_ib_err(dev, "UMR post send failed, err %d\n", err);
1067 } else {
1068 wait_for_completion(&umr_context.done);
1069 if (umr_context.status != IB_WC_SUCCESS) {
1070 mlx5_ib_err(dev, "UMR completion failed, code %d\n",
1071 umr_context.status);
1072 err = -EFAULT;
1073 }
1074 }
1075 up(&umrc->sem);
1076 }
1077 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
1078
1079free_pas:
1080 if (!use_emergency_buf)
1081 free_page((unsigned long)pas);
1082 else
1083 mutex_unlock(&mlx5_ib_update_mtt_emergency_buffer_mutex);
1084
1085 return err;
1086}
1087#endif
1088
395a8e4c
NO
1089/*
1090 * If ibmr is NULL it will be allocated by reg_create.
1091 * Else, the given ibmr will be used.
1092 */
1093static struct mlx5_ib_mr *reg_create(struct ib_mr *ibmr, struct ib_pd *pd,
1094 u64 virt_addr, u64 length,
1095 struct ib_umem *umem, int npages,
1096 int page_shift, int access_flags)
e126ba97
EC
1097{
1098 struct mlx5_ib_dev *dev = to_mdev(pd->device);
e126ba97 1099 struct mlx5_ib_mr *mr;
ec22eb53
SM
1100 __be64 *pas;
1101 void *mkc;
e126ba97 1102 int inlen;
ec22eb53 1103 u32 *in;
e126ba97 1104 int err;
938fe83c 1105 bool pg_cap = !!(MLX5_CAP_GEN(dev->mdev, pg));
e126ba97 1106
395a8e4c 1107 mr = ibmr ? to_mmr(ibmr) : kzalloc(sizeof(*mr), GFP_KERNEL);
e126ba97
EC
1108 if (!mr)
1109 return ERR_PTR(-ENOMEM);
1110
ec22eb53
SM
1111 inlen = MLX5_ST_SZ_BYTES(create_mkey_in) +
1112 sizeof(*pas) * ((npages + 1) / 2) * 2;
e126ba97
EC
1113 in = mlx5_vzalloc(inlen);
1114 if (!in) {
1115 err = -ENOMEM;
1116 goto err_1;
1117 }
ec22eb53
SM
1118 pas = (__be64 *)MLX5_ADDR_OF(create_mkey_in, in, klm_pas_mtt);
1119 mlx5_ib_populate_pas(dev, umem, page_shift, pas,
cc149f75 1120 pg_cap ? MLX5_IB_MTT_PRESENT : 0);
e126ba97 1121
ec22eb53 1122 /* The pg_access bit allows setting the access flags
cc149f75 1123 * in the page list submitted with the command. */
ec22eb53
SM
1124 MLX5_SET(create_mkey_in, in, pg_access, !!(pg_cap));
1125
1126 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1127 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_MTT);
1128 MLX5_SET(mkc, mkc, a, !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
1129 MLX5_SET(mkc, mkc, rw, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
1130 MLX5_SET(mkc, mkc, rr, !!(access_flags & IB_ACCESS_REMOTE_READ));
1131 MLX5_SET(mkc, mkc, lw, !!(access_flags & IB_ACCESS_LOCAL_WRITE));
1132 MLX5_SET(mkc, mkc, lr, 1);
1133
1134 MLX5_SET64(mkc, mkc, start_addr, virt_addr);
1135 MLX5_SET64(mkc, mkc, len, length);
1136 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1137 MLX5_SET(mkc, mkc, bsf_octword_size, 0);
1138 MLX5_SET(mkc, mkc, translations_octword_size,
1139 get_octo_len(virt_addr, length, 1 << page_shift));
1140 MLX5_SET(mkc, mkc, log_page_size, page_shift);
1141 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1142 MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
1143 get_octo_len(virt_addr, length, 1 << page_shift));
1144
1145 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
e126ba97
EC
1146 if (err) {
1147 mlx5_ib_warn(dev, "create mkey failed\n");
1148 goto err_2;
1149 }
1150 mr->umem = umem;
7eae20db 1151 mr->dev = dev;
b4cfe447 1152 mr->live = 1;
479163f4 1153 kvfree(in);
e126ba97 1154
a606b0f6 1155 mlx5_ib_dbg(dev, "mkey = 0x%x\n", mr->mmkey.key);
e126ba97
EC
1156
1157 return mr;
1158
1159err_2:
479163f4 1160 kvfree(in);
e126ba97
EC
1161
1162err_1:
395a8e4c
NO
1163 if (!ibmr)
1164 kfree(mr);
e126ba97
EC
1165
1166 return ERR_PTR(err);
1167}
1168
395a8e4c
NO
1169static void set_mr_fileds(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr,
1170 int npages, u64 length, int access_flags)
1171{
1172 mr->npages = npages;
1173 atomic_add(npages, &dev->mdev->priv.reg_pages);
a606b0f6
MB
1174 mr->ibmr.lkey = mr->mmkey.key;
1175 mr->ibmr.rkey = mr->mmkey.key;
395a8e4c 1176 mr->ibmr.length = length;
56e11d62 1177 mr->access_flags = access_flags;
395a8e4c
NO
1178}
1179
e126ba97
EC
1180struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1181 u64 virt_addr, int access_flags,
1182 struct ib_udata *udata)
1183{
1184 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1185 struct mlx5_ib_mr *mr = NULL;
1186 struct ib_umem *umem;
1187 int page_shift;
1188 int npages;
1189 int ncont;
1190 int order;
1191 int err;
1192
900a6d79
EC
1193 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1194 start, virt_addr, length, access_flags);
395a8e4c
NO
1195 umem = mr_umem_get(pd, start, length, access_flags, &npages,
1196 &page_shift, &ncont, &order);
e126ba97 1197
395a8e4c
NO
1198 if (IS_ERR(umem))
1199 return (void *)umem;
e126ba97
EC
1200
1201 if (use_umr(order)) {
1202 mr = reg_umr(pd, umem, virt_addr, length, ncont, page_shift,
1203 order, access_flags);
1204 if (PTR_ERR(mr) == -EAGAIN) {
1205 mlx5_ib_dbg(dev, "cache empty for order %d", order);
1206 mr = NULL;
1207 }
6aec21f6
HE
1208 } else if (access_flags & IB_ACCESS_ON_DEMAND) {
1209 err = -EINVAL;
1210 pr_err("Got MR registration for ODP MR > 512MB, not supported for Connect-IB");
1211 goto error;
e126ba97
EC
1212 }
1213
1214 if (!mr)
395a8e4c
NO
1215 mr = reg_create(NULL, pd, virt_addr, length, umem, ncont,
1216 page_shift, access_flags);
e126ba97
EC
1217
1218 if (IS_ERR(mr)) {
1219 err = PTR_ERR(mr);
1220 goto error;
1221 }
1222
a606b0f6 1223 mlx5_ib_dbg(dev, "mkey 0x%x\n", mr->mmkey.key);
e126ba97
EC
1224
1225 mr->umem = umem;
395a8e4c 1226 set_mr_fileds(dev, mr, npages, length, access_flags);
e126ba97 1227
b4cfe447 1228#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
395a8e4c 1229 update_odp_mr(mr);
b4cfe447
HE
1230#endif
1231
e126ba97
EC
1232 return &mr->ibmr;
1233
1234error:
1235 ib_umem_release(umem);
1236 return ERR_PTR(err);
1237}
1238
1239static int unreg_umr(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr)
1240{
89ea94a7 1241 struct mlx5_core_dev *mdev = dev->mdev;
e126ba97 1242 struct umr_common *umrc = &dev->umrc;
a74d2416 1243 struct mlx5_ib_umr_context umr_context;
0025b0bd 1244 struct mlx5_umr_wr umrwr = {};
e622f2f4 1245 struct ib_send_wr *bad;
e126ba97
EC
1246 int err;
1247
89ea94a7
MG
1248 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR)
1249 return 0;
1250
add08d76
CH
1251 mlx5_ib_init_umr_context(&umr_context);
1252
add08d76 1253 umrwr.wr.wr_cqe = &umr_context.cqe;
a606b0f6 1254 prep_umr_unreg_wqe(dev, &umrwr.wr, mr->mmkey.key);
e126ba97
EC
1255
1256 down(&umrc->sem);
e622f2f4 1257 err = ib_post_send(umrc->qp, &umrwr.wr, &bad);
e126ba97
EC
1258 if (err) {
1259 up(&umrc->sem);
1260 mlx5_ib_dbg(dev, "err %d\n", err);
1261 goto error;
a74d2416
SR
1262 } else {
1263 wait_for_completion(&umr_context.done);
1264 up(&umrc->sem);
e126ba97 1265 }
a74d2416 1266 if (umr_context.status != IB_WC_SUCCESS) {
e126ba97
EC
1267 mlx5_ib_warn(dev, "unreg umr failed\n");
1268 err = -EFAULT;
1269 goto error;
1270 }
1271 return 0;
1272
1273error:
1274 return err;
1275}
1276
56e11d62
NO
1277static int rereg_umr(struct ib_pd *pd, struct mlx5_ib_mr *mr, u64 virt_addr,
1278 u64 length, int npages, int page_shift, int order,
1279 int access_flags, int flags)
1280{
1281 struct mlx5_ib_dev *dev = to_mdev(pd->device);
1282 struct device *ddev = dev->ib_dev.dma_device;
1283 struct mlx5_ib_umr_context umr_context;
1284 struct ib_send_wr *bad;
1285 struct mlx5_umr_wr umrwr = {};
1286 struct ib_sge sg;
1287 struct umr_common *umrc = &dev->umrc;
1288 dma_addr_t dma = 0;
1289 __be64 *mr_pas = NULL;
1290 int size;
1291 int err;
1292
add08d76
CH
1293 mlx5_ib_init_umr_context(&umr_context);
1294
1295 umrwr.wr.wr_cqe = &umr_context.cqe;
56e11d62
NO
1296 umrwr.wr.send_flags = MLX5_IB_SEND_UMR_FAIL_IF_FREE;
1297
1298 if (flags & IB_MR_REREG_TRANS) {
1299 err = dma_map_mr_pas(dev, mr->umem, npages, page_shift, &size,
1300 &mr_pas, &dma);
1301 if (err)
1302 return err;
1303
1304 umrwr.target.virt_addr = virt_addr;
1305 umrwr.length = length;
1306 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_TRANSLATION;
1307 }
1308
a606b0f6 1309 prep_umr_wqe_common(pd, &umrwr.wr, &sg, dma, npages, mr->mmkey.key,
56e11d62
NO
1310 page_shift);
1311
1312 if (flags & IB_MR_REREG_PD) {
1313 umrwr.pd = pd;
1314 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_PD;
1315 }
1316
1317 if (flags & IB_MR_REREG_ACCESS) {
1318 umrwr.access_flags = access_flags;
1319 umrwr.wr.send_flags |= MLX5_IB_SEND_UMR_UPDATE_ACCESS;
1320 }
1321
56e11d62
NO
1322 /* post send request to UMR QP */
1323 down(&umrc->sem);
1324 err = ib_post_send(umrc->qp, &umrwr.wr, &bad);
1325
1326 if (err) {
1327 mlx5_ib_warn(dev, "post send failed, err %d\n", err);
1328 } else {
1329 wait_for_completion(&umr_context.done);
1330 if (umr_context.status != IB_WC_SUCCESS) {
1331 mlx5_ib_warn(dev, "reg umr failed (%u)\n",
1332 umr_context.status);
1333 err = -EFAULT;
1334 }
1335 }
1336
1337 up(&umrc->sem);
1338 if (flags & IB_MR_REREG_TRANS) {
1339 dma_unmap_single(ddev, dma, size, DMA_TO_DEVICE);
1340 kfree(mr_pas);
1341 }
1342 return err;
1343}
1344
1345int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1346 u64 length, u64 virt_addr, int new_access_flags,
1347 struct ib_pd *new_pd, struct ib_udata *udata)
1348{
1349 struct mlx5_ib_dev *dev = to_mdev(ib_mr->device);
1350 struct mlx5_ib_mr *mr = to_mmr(ib_mr);
1351 struct ib_pd *pd = (flags & IB_MR_REREG_PD) ? new_pd : ib_mr->pd;
1352 int access_flags = flags & IB_MR_REREG_ACCESS ?
1353 new_access_flags :
1354 mr->access_flags;
1355 u64 addr = (flags & IB_MR_REREG_TRANS) ? virt_addr : mr->umem->address;
1356 u64 len = (flags & IB_MR_REREG_TRANS) ? length : mr->umem->length;
1357 int page_shift = 0;
1358 int npages = 0;
1359 int ncont = 0;
1360 int order = 0;
1361 int err;
1362
1363 mlx5_ib_dbg(dev, "start 0x%llx, virt_addr 0x%llx, length 0x%llx, access_flags 0x%x\n",
1364 start, virt_addr, length, access_flags);
1365
1366 if (flags != IB_MR_REREG_PD) {
1367 /*
1368 * Replace umem. This needs to be done whether or not UMR is
1369 * used.
1370 */
1371 flags |= IB_MR_REREG_TRANS;
1372 ib_umem_release(mr->umem);
1373 mr->umem = mr_umem_get(pd, addr, len, access_flags, &npages,
1374 &page_shift, &ncont, &order);
1375 if (IS_ERR(mr->umem)) {
1376 err = PTR_ERR(mr->umem);
1377 mr->umem = NULL;
1378 return err;
1379 }
1380 }
1381
1382 if (flags & IB_MR_REREG_TRANS && !use_umr_mtt_update(mr, addr, len)) {
1383 /*
1384 * UMR can't be used - MKey needs to be replaced.
1385 */
1386 if (mr->umred) {
1387 err = unreg_umr(dev, mr);
1388 if (err)
1389 mlx5_ib_warn(dev, "Failed to unregister MR\n");
1390 } else {
1391 err = destroy_mkey(dev, mr);
1392 if (err)
1393 mlx5_ib_warn(dev, "Failed to destroy MKey\n");
1394 }
1395 if (err)
1396 return err;
1397
1398 mr = reg_create(ib_mr, pd, addr, len, mr->umem, ncont,
1399 page_shift, access_flags);
1400
1401 if (IS_ERR(mr))
1402 return PTR_ERR(mr);
1403
1404 mr->umred = 0;
1405 } else {
1406 /*
1407 * Send a UMR WQE
1408 */
1409 err = rereg_umr(pd, mr, addr, len, npages, page_shift,
1410 order, access_flags, flags);
1411 if (err) {
1412 mlx5_ib_warn(dev, "Failed to rereg UMR\n");
1413 return err;
1414 }
1415 }
1416
1417 if (flags & IB_MR_REREG_PD) {
1418 ib_mr->pd = pd;
a606b0f6 1419 mr->mmkey.pd = to_mpd(pd)->pdn;
56e11d62
NO
1420 }
1421
1422 if (flags & IB_MR_REREG_ACCESS)
1423 mr->access_flags = access_flags;
1424
1425 if (flags & IB_MR_REREG_TRANS) {
1426 atomic_sub(mr->npages, &dev->mdev->priv.reg_pages);
1427 set_mr_fileds(dev, mr, npages, len, access_flags);
a606b0f6
MB
1428 mr->mmkey.iova = addr;
1429 mr->mmkey.size = len;
56e11d62
NO
1430 }
1431#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1432 update_odp_mr(mr);
1433#endif
1434
1435 return 0;
1436}
1437
8a187ee5
SG
1438static int
1439mlx5_alloc_priv_descs(struct ib_device *device,
1440 struct mlx5_ib_mr *mr,
1441 int ndescs,
1442 int desc_size)
1443{
1444 int size = ndescs * desc_size;
1445 int add_size;
1446 int ret;
1447
1448 add_size = max_t(int, MLX5_UMR_ALIGN - ARCH_KMALLOC_MINALIGN, 0);
1449
1450 mr->descs_alloc = kzalloc(size + add_size, GFP_KERNEL);
1451 if (!mr->descs_alloc)
1452 return -ENOMEM;
1453
1454 mr->descs = PTR_ALIGN(mr->descs_alloc, MLX5_UMR_ALIGN);
1455
1456 mr->desc_map = dma_map_single(device->dma_device, mr->descs,
1457 size, DMA_TO_DEVICE);
1458 if (dma_mapping_error(device->dma_device, mr->desc_map)) {
1459 ret = -ENOMEM;
1460 goto err;
1461 }
1462
1463 return 0;
1464err:
1465 kfree(mr->descs_alloc);
1466
1467 return ret;
1468}
1469
1470static void
1471mlx5_free_priv_descs(struct mlx5_ib_mr *mr)
1472{
1473 if (mr->descs) {
1474 struct ib_device *device = mr->ibmr.device;
1475 int size = mr->max_descs * mr->desc_size;
1476
1477 dma_unmap_single(device->dma_device, mr->desc_map,
1478 size, DMA_TO_DEVICE);
1479 kfree(mr->descs_alloc);
1480 mr->descs = NULL;
1481 }
1482}
1483
6aec21f6 1484static int clean_mr(struct mlx5_ib_mr *mr)
e126ba97 1485{
6aec21f6 1486 struct mlx5_ib_dev *dev = to_mdev(mr->ibmr.device);
e126ba97
EC
1487 int umred = mr->umred;
1488 int err;
1489
8b91ffc1
SG
1490 if (mr->sig) {
1491 if (mlx5_core_destroy_psv(dev->mdev,
1492 mr->sig->psv_memory.psv_idx))
1493 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1494 mr->sig->psv_memory.psv_idx);
1495 if (mlx5_core_destroy_psv(dev->mdev,
1496 mr->sig->psv_wire.psv_idx))
1497 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1498 mr->sig->psv_wire.psv_idx);
1499 kfree(mr->sig);
1500 mr->sig = NULL;
1501 }
1502
8a187ee5
SG
1503 mlx5_free_priv_descs(mr);
1504
e126ba97 1505 if (!umred) {
b4cfe447 1506 err = destroy_mkey(dev, mr);
e126ba97
EC
1507 if (err) {
1508 mlx5_ib_warn(dev, "failed to destroy mkey 0x%x (%d)\n",
a606b0f6 1509 mr->mmkey.key, err);
e126ba97
EC
1510 return err;
1511 }
1512 } else {
1513 err = unreg_umr(dev, mr);
1514 if (err) {
1515 mlx5_ib_warn(dev, "failed unregister\n");
1516 return err;
1517 }
1518 free_cached_mr(dev, mr);
1519 }
1520
6aec21f6
HE
1521 if (!umred)
1522 kfree(mr);
1523
1524 return 0;
1525}
1526
1527int mlx5_ib_dereg_mr(struct ib_mr *ibmr)
1528{
1529 struct mlx5_ib_dev *dev = to_mdev(ibmr->device);
1530 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1531 int npages = mr->npages;
1532 struct ib_umem *umem = mr->umem;
1533
1534#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
b4cfe447
HE
1535 if (umem && umem->odp_data) {
1536 /* Prevent new page faults from succeeding */
1537 mr->live = 0;
6aec21f6
HE
1538 /* Wait for all running page-fault handlers to finish. */
1539 synchronize_srcu(&dev->mr_srcu);
b4cfe447
HE
1540 /* Destroy all page mappings */
1541 mlx5_ib_invalidate_range(umem, ib_umem_start(umem),
1542 ib_umem_end(umem));
1543 /*
1544 * We kill the umem before the MR for ODP,
1545 * so that there will not be any invalidations in
1546 * flight, looking at the *mr struct.
1547 */
1548 ib_umem_release(umem);
1549 atomic_sub(npages, &dev->mdev->priv.reg_pages);
1550
1551 /* Avoid double-freeing the umem. */
1552 umem = NULL;
1553 }
6aec21f6
HE
1554#endif
1555
1556 clean_mr(mr);
1557
e126ba97
EC
1558 if (umem) {
1559 ib_umem_release(umem);
6aec21f6 1560 atomic_sub(npages, &dev->mdev->priv.reg_pages);
e126ba97
EC
1561 }
1562
e126ba97
EC
1563 return 0;
1564}
1565
9bee178b
SG
1566struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1567 enum ib_mr_type mr_type,
1568 u32 max_num_sg)
3121e3c4
SG
1569{
1570 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 1571 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
b005d316 1572 int ndescs = ALIGN(max_num_sg, 4);
ec22eb53
SM
1573 struct mlx5_ib_mr *mr;
1574 void *mkc;
1575 u32 *in;
b005d316 1576 int err;
3121e3c4
SG
1577
1578 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
1579 if (!mr)
1580 return ERR_PTR(-ENOMEM);
1581
ec22eb53 1582 in = kzalloc(inlen, GFP_KERNEL);
3121e3c4
SG
1583 if (!in) {
1584 err = -ENOMEM;
1585 goto err_free;
1586 }
1587
ec22eb53
SM
1588 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1589 MLX5_SET(mkc, mkc, free, 1);
1590 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1591 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1592 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
3121e3c4 1593
9bee178b 1594 if (mr_type == IB_MR_TYPE_MEM_REG) {
ec22eb53
SM
1595 mr->access_mode = MLX5_MKC_ACCESS_MODE_MTT;
1596 MLX5_SET(mkc, mkc, log_page_size, PAGE_SHIFT);
8a187ee5
SG
1597 err = mlx5_alloc_priv_descs(pd->device, mr,
1598 ndescs, sizeof(u64));
1599 if (err)
1600 goto err_free_in;
1601
1602 mr->desc_size = sizeof(u64);
1603 mr->max_descs = ndescs;
b005d316 1604 } else if (mr_type == IB_MR_TYPE_SG_GAPS) {
ec22eb53 1605 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
b005d316
SG
1606
1607 err = mlx5_alloc_priv_descs(pd->device, mr,
1608 ndescs, sizeof(struct mlx5_klm));
1609 if (err)
1610 goto err_free_in;
1611 mr->desc_size = sizeof(struct mlx5_klm);
1612 mr->max_descs = ndescs;
9bee178b 1613 } else if (mr_type == IB_MR_TYPE_SIGNATURE) {
3121e3c4
SG
1614 u32 psv_index[2];
1615
ec22eb53
SM
1616 MLX5_SET(mkc, mkc, bsf_en, 1);
1617 MLX5_SET(mkc, mkc, bsf_octword_size, MLX5_MKEY_BSF_OCTO_SIZE);
3121e3c4
SG
1618 mr->sig = kzalloc(sizeof(*mr->sig), GFP_KERNEL);
1619 if (!mr->sig) {
1620 err = -ENOMEM;
1621 goto err_free_in;
1622 }
1623
1624 /* create mem & wire PSVs */
9603b61d 1625 err = mlx5_core_create_psv(dev->mdev, to_mpd(pd)->pdn,
3121e3c4
SG
1626 2, psv_index);
1627 if (err)
1628 goto err_free_sig;
1629
ec22eb53 1630 mr->access_mode = MLX5_MKC_ACCESS_MODE_KLMS;
3121e3c4
SG
1631 mr->sig->psv_memory.psv_idx = psv_index[0];
1632 mr->sig->psv_wire.psv_idx = psv_index[1];
d5436ba0
SG
1633
1634 mr->sig->sig_status_checked = true;
1635 mr->sig->sig_err_exists = false;
1636 /* Next UMR, Arm SIGERR */
1637 ++mr->sig->sigerr_count;
9bee178b
SG
1638 } else {
1639 mlx5_ib_warn(dev, "Invalid mr type %d\n", mr_type);
1640 err = -EINVAL;
1641 goto err_free_in;
3121e3c4
SG
1642 }
1643
ec22eb53
SM
1644 MLX5_SET(mkc, mkc, access_mode, mr->access_mode);
1645 MLX5_SET(mkc, mkc, umr_en, 1);
1646
1647 err = mlx5_core_create_mkey(dev->mdev, &mr->mmkey, in, inlen);
3121e3c4
SG
1648 if (err)
1649 goto err_destroy_psv;
1650
a606b0f6
MB
1651 mr->ibmr.lkey = mr->mmkey.key;
1652 mr->ibmr.rkey = mr->mmkey.key;
3121e3c4
SG
1653 mr->umem = NULL;
1654 kfree(in);
1655
1656 return &mr->ibmr;
1657
1658err_destroy_psv:
1659 if (mr->sig) {
9603b61d 1660 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1661 mr->sig->psv_memory.psv_idx))
1662 mlx5_ib_warn(dev, "failed to destroy mem psv %d\n",
1663 mr->sig->psv_memory.psv_idx);
9603b61d 1664 if (mlx5_core_destroy_psv(dev->mdev,
3121e3c4
SG
1665 mr->sig->psv_wire.psv_idx))
1666 mlx5_ib_warn(dev, "failed to destroy wire psv %d\n",
1667 mr->sig->psv_wire.psv_idx);
1668 }
8a187ee5 1669 mlx5_free_priv_descs(mr);
3121e3c4
SG
1670err_free_sig:
1671 kfree(mr->sig);
1672err_free_in:
1673 kfree(in);
1674err_free:
1675 kfree(mr);
1676 return ERR_PTR(err);
1677}
1678
d2370e0a
MB
1679struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1680 struct ib_udata *udata)
1681{
1682 struct mlx5_ib_dev *dev = to_mdev(pd->device);
ec22eb53 1683 int inlen = MLX5_ST_SZ_BYTES(create_mkey_in);
d2370e0a 1684 struct mlx5_ib_mw *mw = NULL;
ec22eb53
SM
1685 u32 *in = NULL;
1686 void *mkc;
d2370e0a
MB
1687 int ndescs;
1688 int err;
1689 struct mlx5_ib_alloc_mw req = {};
1690 struct {
1691 __u32 comp_mask;
1692 __u32 response_length;
1693 } resp = {};
1694
1695 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
1696 if (err)
1697 return ERR_PTR(err);
1698
1699 if (req.comp_mask || req.reserved1 || req.reserved2)
1700 return ERR_PTR(-EOPNOTSUPP);
1701
1702 if (udata->inlen > sizeof(req) &&
1703 !ib_is_udata_cleared(udata, sizeof(req),
1704 udata->inlen - sizeof(req)))
1705 return ERR_PTR(-EOPNOTSUPP);
1706
1707 ndescs = req.num_klms ? roundup(req.num_klms, 4) : roundup(1, 4);
1708
1709 mw = kzalloc(sizeof(*mw), GFP_KERNEL);
ec22eb53 1710 in = kzalloc(inlen, GFP_KERNEL);
d2370e0a
MB
1711 if (!mw || !in) {
1712 err = -ENOMEM;
1713 goto free;
1714 }
1715
ec22eb53
SM
1716 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
1717
1718 MLX5_SET(mkc, mkc, free, 1);
1719 MLX5_SET(mkc, mkc, translations_octword_size, ndescs);
1720 MLX5_SET(mkc, mkc, pd, to_mpd(pd)->pdn);
1721 MLX5_SET(mkc, mkc, umr_en, 1);
1722 MLX5_SET(mkc, mkc, lr, 1);
1723 MLX5_SET(mkc, mkc, access_mode, MLX5_MKC_ACCESS_MODE_KLMS);
1724 MLX5_SET(mkc, mkc, en_rinval, !!((type == IB_MW_TYPE_2)));
1725 MLX5_SET(mkc, mkc, qpn, 0xffffff);
1726
1727 err = mlx5_core_create_mkey(dev->mdev, &mw->mmkey, in, inlen);
d2370e0a
MB
1728 if (err)
1729 goto free;
1730
1731 mw->ibmw.rkey = mw->mmkey.key;
1732
1733 resp.response_length = min(offsetof(typeof(resp), response_length) +
1734 sizeof(resp.response_length), udata->outlen);
1735 if (resp.response_length) {
1736 err = ib_copy_to_udata(udata, &resp, resp.response_length);
1737 if (err) {
1738 mlx5_core_destroy_mkey(dev->mdev, &mw->mmkey);
1739 goto free;
1740 }
1741 }
1742
1743 kfree(in);
1744 return &mw->ibmw;
1745
1746free:
1747 kfree(mw);
1748 kfree(in);
1749 return ERR_PTR(err);
1750}
1751
1752int mlx5_ib_dealloc_mw(struct ib_mw *mw)
1753{
1754 struct mlx5_ib_mw *mmw = to_mmw(mw);
1755 int err;
1756
1757 err = mlx5_core_destroy_mkey((to_mdev(mw->device))->mdev,
1758 &mmw->mmkey);
1759 if (!err)
1760 kfree(mmw);
1761 return err;
1762}
1763
d5436ba0
SG
1764int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1765 struct ib_mr_status *mr_status)
1766{
1767 struct mlx5_ib_mr *mmr = to_mmr(ibmr);
1768 int ret = 0;
1769
1770 if (check_mask & ~IB_MR_CHECK_SIG_STATUS) {
1771 pr_err("Invalid status check mask\n");
1772 ret = -EINVAL;
1773 goto done;
1774 }
1775
1776 mr_status->fail_status = 0;
1777 if (check_mask & IB_MR_CHECK_SIG_STATUS) {
1778 if (!mmr->sig) {
1779 ret = -EINVAL;
1780 pr_err("signature status check requested on a non-signature enabled MR\n");
1781 goto done;
1782 }
1783
1784 mmr->sig->sig_status_checked = true;
1785 if (!mmr->sig->sig_err_exists)
1786 goto done;
1787
1788 if (ibmr->lkey == mmr->sig->err_item.key)
1789 memcpy(&mr_status->sig_err, &mmr->sig->err_item,
1790 sizeof(mr_status->sig_err));
1791 else {
1792 mr_status->sig_err.err_type = IB_SIG_BAD_GUARD;
1793 mr_status->sig_err.sig_err_offset = 0;
1794 mr_status->sig_err.key = mmr->sig->err_item.key;
1795 }
1796
1797 mmr->sig->sig_err_exists = false;
1798 mr_status->fail_status |= IB_MR_CHECK_SIG_STATUS;
1799 }
1800
1801done:
1802 return ret;
1803}
8a187ee5 1804
b005d316
SG
1805static int
1806mlx5_ib_sg_to_klms(struct mlx5_ib_mr *mr,
1807 struct scatterlist *sgl,
ff2ba993 1808 unsigned short sg_nents,
9aa8b321 1809 unsigned int *sg_offset_p)
b005d316
SG
1810{
1811 struct scatterlist *sg = sgl;
1812 struct mlx5_klm *klms = mr->descs;
9aa8b321 1813 unsigned int sg_offset = sg_offset_p ? *sg_offset_p : 0;
b005d316
SG
1814 u32 lkey = mr->ibmr.pd->local_dma_lkey;
1815 int i;
1816
ff2ba993 1817 mr->ibmr.iova = sg_dma_address(sg) + sg_offset;
b005d316
SG
1818 mr->ibmr.length = 0;
1819 mr->ndescs = sg_nents;
1820
1821 for_each_sg(sgl, sg, sg_nents, i) {
1822 if (unlikely(i > mr->max_descs))
1823 break;
ff2ba993
CH
1824 klms[i].va = cpu_to_be64(sg_dma_address(sg) + sg_offset);
1825 klms[i].bcount = cpu_to_be32(sg_dma_len(sg) - sg_offset);
b005d316
SG
1826 klms[i].key = cpu_to_be32(lkey);
1827 mr->ibmr.length += sg_dma_len(sg);
ff2ba993
CH
1828
1829 sg_offset = 0;
b005d316
SG
1830 }
1831
9aa8b321
BVA
1832 if (sg_offset_p)
1833 *sg_offset_p = sg_offset;
1834
b005d316
SG
1835 return i;
1836}
1837
8a187ee5
SG
1838static int mlx5_set_page(struct ib_mr *ibmr, u64 addr)
1839{
1840 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1841 __be64 *descs;
1842
1843 if (unlikely(mr->ndescs == mr->max_descs))
1844 return -ENOMEM;
1845
1846 descs = mr->descs;
1847 descs[mr->ndescs++] = cpu_to_be64(addr | MLX5_EN_RD | MLX5_EN_WR);
1848
1849 return 0;
1850}
1851
ff2ba993 1852int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
9aa8b321 1853 unsigned int *sg_offset)
8a187ee5
SG
1854{
1855 struct mlx5_ib_mr *mr = to_mmr(ibmr);
1856 int n;
1857
1858 mr->ndescs = 0;
1859
1860 ib_dma_sync_single_for_cpu(ibmr->device, mr->desc_map,
1861 mr->desc_size * mr->max_descs,
1862 DMA_TO_DEVICE);
1863
ec22eb53 1864 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
ff2ba993 1865 n = mlx5_ib_sg_to_klms(mr, sg, sg_nents, sg_offset);
b005d316 1866 else
ff2ba993
CH
1867 n = ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset,
1868 mlx5_set_page);
8a187ee5
SG
1869
1870 ib_dma_sync_single_for_device(ibmr->device, mr->desc_map,
1871 mr->desc_size * mr->max_descs,
1872 DMA_TO_DEVICE);
1873
1874 return n;
1875}