]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/iommu/amd_iommu.c
iommu: Introduce new 'struct iommu_device'
[mirror_ubuntu-artful-kernel.git] / drivers / iommu / amd_iommu.c
CommitLineData
b6c02715 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
63ce3ae8 3 * Author: Joerg Roedel <jroedel@suse.de>
b6c02715
JR
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
72e1dcc4 20#include <linux/ratelimit.h>
b6c02715 21#include <linux/pci.h>
2bf9a0a1 22#include <linux/acpi.h>
9a4d3bf5 23#include <linux/amba/bus.h>
0076cd3d 24#include <linux/platform_device.h>
cb41ed85 25#include <linux/pci-ats.h>
a66022c4 26#include <linux/bitmap.h>
5a0e3ad6 27#include <linux/slab.h>
7f26508b 28#include <linux/debugfs.h>
b6c02715 29#include <linux/scatterlist.h>
51491367 30#include <linux/dma-mapping.h>
b6c02715 31#include <linux/iommu-helper.h>
c156e347 32#include <linux/iommu.h>
815b33fd 33#include <linux/delay.h>
403f81d8 34#include <linux/amd-iommu.h>
72e1dcc4
JR
35#include <linux/notifier.h>
36#include <linux/export.h>
2b324506
JR
37#include <linux/irq.h>
38#include <linux/msi.h>
3b839a57 39#include <linux/dma-contiguous.h>
7c71d306 40#include <linux/irqdomain.h>
5f6bed50 41#include <linux/percpu.h>
307d5851 42#include <linux/iova.h>
2b324506
JR
43#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
17f5b569 47#include <asm/msidef.h>
b6c02715 48#include <asm/proto.h>
46a7fa27 49#include <asm/iommu.h>
1d9b16d1 50#include <asm/gart.h>
27c2127a 51#include <asm/dma.h>
403f81d8
JR
52
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
6b474b82 55#include "irq_remapping.h"
b6c02715
JR
56
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
815b33fd 59#define LOOP_TIMEOUT 100000
136f78a1 60
307d5851
JR
61/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
81cd07b9
JR
66/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
aa3de9c0
OBC
72/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
954e3dd8 78 * 512GB Pages are not supported due to a hardware bug
aa3de9c0 79 */
954e3dd8 80#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
aa3de9c0 81
b6c02715
JR
82static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
8fa5f802
JR
84/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
6efed63b
JR
88LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
2a0cb4e2 90LIST_HEAD(acpihid_map);
6efed63b 91
c5b5da9c
JR
92#define FLUSH_QUEUE_SIZE 256
93
94struct flush_queue_entry {
95 unsigned long iova_pfn;
96 unsigned long pages;
97 struct dma_ops_domain *dma_dom;
98};
99
100struct flush_queue {
101 spinlock_t lock;
102 unsigned next;
103 struct flush_queue_entry *entries;
104};
105
a5604f26 106static DEFINE_PER_CPU(struct flush_queue, flush_queue);
c5b5da9c 107
bb279475
JR
108static atomic_t queue_timer_on;
109static struct timer_list queue_timer;
110
0feae533
JR
111/*
112 * Domain for untranslated devices - only allocated
113 * if iommu=pt passed on kernel cmd line.
114 */
b0119e87 115const struct iommu_ops amd_iommu_ops;
26961efe 116
72e1dcc4 117static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
52815b75 118int amd_iommu_max_glx_val = -1;
72e1dcc4 119
ac1534a5
JR
120static struct dma_map_ops amd_iommu_dma_ops;
121
50917e26
JR
122/*
123 * This struct contains device specific data for the IOMMU
124 */
125struct iommu_dev_data {
126 struct list_head list; /* For domain->dev_list */
127 struct list_head dev_data_list; /* For global dev_data_list */
50917e26 128 struct protection_domain *domain; /* Domain the device is bound to */
50917e26 129 u16 devid; /* PCI Device ID */
e3156048 130 u16 alias; /* Alias Device ID */
50917e26 131 bool iommu_v2; /* Device can make use of IOMMUv2 */
1e6a7b04 132 bool passthrough; /* Device is identity mapped */
50917e26
JR
133 struct {
134 bool enabled;
135 int qdep;
136 } ats; /* ATS state */
137 bool pri_tlp; /* PASID TLB required for
138 PPR completions */
139 u32 errata; /* Bitmap for errata to apply */
d98de49a 140 bool use_vapic; /* Enable device to use vapic mode */
50917e26
JR
141};
142
431b2a20
JR
143/*
144 * general struct to manage commands send to an IOMMU
145 */
d6449536 146struct iommu_cmd {
b6c02715
JR
147 u32 data[4];
148};
149
05152a04
JR
150struct kmem_cache *amd_iommu_irq_cache;
151
04bfdd84 152static void update_domain(struct protection_domain *domain);
7a5a566e 153static int protection_domain_init(struct protection_domain *domain);
b6809ee5 154static void detach_device(struct device *dev);
c1eee67b 155
007b74ba
JR
156/*
157 * Data container for a dma_ops specific protection domain
158 */
159struct dma_ops_domain {
160 /* generic protection domain information */
161 struct protection_domain domain;
162
307d5851
JR
163 /* IOVA RB-Tree */
164 struct iova_domain iovad;
007b74ba
JR
165};
166
81cd07b9
JR
167static struct iova_domain reserved_iova_ranges;
168static struct lock_class_key reserved_rbtree_key;
169
15898bbc
JR
170/****************************************************************************
171 *
172 * Helper functions
173 *
174 ****************************************************************************/
175
2bf9a0a1
WZ
176static inline int match_hid_uid(struct device *dev,
177 struct acpihid_map_entry *entry)
3f4b87b9 178{
2bf9a0a1
WZ
179 const char *hid, *uid;
180
181 hid = acpi_device_hid(ACPI_COMPANION(dev));
182 uid = acpi_device_uid(ACPI_COMPANION(dev));
183
184 if (!hid || !(*hid))
185 return -ENODEV;
186
187 if (!uid || !(*uid))
188 return strcmp(hid, entry->hid);
189
190 if (!(*entry->uid))
191 return strcmp(hid, entry->hid);
192
193 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
3f4b87b9
JR
194}
195
2bf9a0a1 196static inline u16 get_pci_device_id(struct device *dev)
e3156048
JR
197{
198 struct pci_dev *pdev = to_pci_dev(dev);
199
200 return PCI_DEVID(pdev->bus->number, pdev->devfn);
201}
202
2bf9a0a1
WZ
203static inline int get_acpihid_device_id(struct device *dev,
204 struct acpihid_map_entry **entry)
205{
206 struct acpihid_map_entry *p;
207
208 list_for_each_entry(p, &acpihid_map, list) {
209 if (!match_hid_uid(dev, p)) {
210 if (entry)
211 *entry = p;
212 return p->devid;
213 }
214 }
215 return -EINVAL;
216}
217
218static inline int get_device_id(struct device *dev)
219{
220 int devid;
221
222 if (dev_is_pci(dev))
223 devid = get_pci_device_id(dev);
224 else
225 devid = get_acpihid_device_id(dev, NULL);
226
227 return devid;
228}
229
3f4b87b9
JR
230static struct protection_domain *to_pdomain(struct iommu_domain *dom)
231{
232 return container_of(dom, struct protection_domain, domain);
233}
234
b3311b06
JR
235static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
236{
237 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
238 return container_of(domain, struct dma_ops_domain, domain);
239}
240
f62dda66 241static struct iommu_dev_data *alloc_dev_data(u16 devid)
8fa5f802
JR
242{
243 struct iommu_dev_data *dev_data;
244 unsigned long flags;
245
246 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
247 if (!dev_data)
248 return NULL;
249
f62dda66 250 dev_data->devid = devid;
8fa5f802
JR
251
252 spin_lock_irqsave(&dev_data_list_lock, flags);
253 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
254 spin_unlock_irqrestore(&dev_data_list_lock, flags);
255
256 return dev_data;
257}
258
3b03bb74
JR
259static struct iommu_dev_data *search_dev_data(u16 devid)
260{
261 struct iommu_dev_data *dev_data;
262 unsigned long flags;
263
264 spin_lock_irqsave(&dev_data_list_lock, flags);
265 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
266 if (dev_data->devid == devid)
267 goto out_unlock;
268 }
269
270 dev_data = NULL;
271
272out_unlock:
273 spin_unlock_irqrestore(&dev_data_list_lock, flags);
274
275 return dev_data;
276}
277
e3156048
JR
278static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
279{
280 *(u16 *)data = alias;
281 return 0;
282}
283
284static u16 get_alias(struct device *dev)
285{
286 struct pci_dev *pdev = to_pci_dev(dev);
287 u16 devid, ivrs_alias, pci_alias;
288
6c0b43df 289 /* The callers make sure that get_device_id() does not fail here */
e3156048
JR
290 devid = get_device_id(dev);
291 ivrs_alias = amd_iommu_alias_table[devid];
292 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
293
294 if (ivrs_alias == pci_alias)
295 return ivrs_alias;
296
297 /*
298 * DMA alias showdown
299 *
300 * The IVRS is fairly reliable in telling us about aliases, but it
301 * can't know about every screwy device. If we don't have an IVRS
302 * reported alias, use the PCI reported alias. In that case we may
303 * still need to initialize the rlookup and dev_table entries if the
304 * alias is to a non-existent device.
305 */
306 if (ivrs_alias == devid) {
307 if (!amd_iommu_rlookup_table[pci_alias]) {
308 amd_iommu_rlookup_table[pci_alias] =
309 amd_iommu_rlookup_table[devid];
310 memcpy(amd_iommu_dev_table[pci_alias].data,
311 amd_iommu_dev_table[devid].data,
312 sizeof(amd_iommu_dev_table[pci_alias].data));
313 }
314
315 return pci_alias;
316 }
317
318 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
319 "for device %s[%04x:%04x], kernel reported alias "
320 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
321 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
322 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
323 PCI_FUNC(pci_alias));
324
325 /*
326 * If we don't have a PCI DMA alias and the IVRS alias is on the same
327 * bus, then the IVRS table may know about a quirk that we don't.
328 */
329 if (pci_alias == devid &&
330 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
7afd16f8 331 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
e3156048
JR
332 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
333 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
334 dev_name(dev));
335 }
336
337 return ivrs_alias;
338}
339
3b03bb74
JR
340static struct iommu_dev_data *find_dev_data(u16 devid)
341{
342 struct iommu_dev_data *dev_data;
343
344 dev_data = search_dev_data(devid);
345
346 if (dev_data == NULL)
347 dev_data = alloc_dev_data(devid);
348
349 return dev_data;
350}
351
657cbb6b
JR
352static struct iommu_dev_data *get_dev_data(struct device *dev)
353{
354 return dev->archdata.iommu;
355}
356
b097d11a
WZ
357/*
358* Find or create an IOMMU group for a acpihid device.
359*/
360static struct iommu_group *acpihid_device_group(struct device *dev)
657cbb6b 361{
b097d11a 362 struct acpihid_map_entry *p, *entry = NULL;
2d8e1f03 363 int devid;
b097d11a
WZ
364
365 devid = get_acpihid_device_id(dev, &entry);
366 if (devid < 0)
367 return ERR_PTR(devid);
368
369 list_for_each_entry(p, &acpihid_map, list) {
370 if ((devid == p->devid) && p->group)
371 entry->group = p->group;
372 }
373
374 if (!entry->group)
375 entry->group = generic_device_group(dev);
f2f101f6
RM
376 else
377 iommu_group_ref_get(entry->group);
b097d11a
WZ
378
379 return entry->group;
657cbb6b
JR
380}
381
5abcdba4
JR
382static bool pci_iommuv2_capable(struct pci_dev *pdev)
383{
384 static const int caps[] = {
385 PCI_EXT_CAP_ID_ATS,
46277b75
JR
386 PCI_EXT_CAP_ID_PRI,
387 PCI_EXT_CAP_ID_PASID,
5abcdba4
JR
388 };
389 int i, pos;
390
391 for (i = 0; i < 3; ++i) {
392 pos = pci_find_ext_capability(pdev, caps[i]);
393 if (pos == 0)
394 return false;
395 }
396
397 return true;
398}
399
6a113ddc
JR
400static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
401{
402 struct iommu_dev_data *dev_data;
403
404 dev_data = get_dev_data(&pdev->dev);
405
406 return dev_data->errata & (1 << erratum) ? true : false;
407}
408
98fc5a69
JR
409/*
410 * This function checks if the driver got a valid device from the caller to
411 * avoid dereferencing invalid pointers.
412 */
413static bool check_device(struct device *dev)
414{
7aba6cb9 415 int devid;
98fc5a69
JR
416
417 if (!dev || !dev->dma_mask)
418 return false;
419
98fc5a69 420 devid = get_device_id(dev);
9ee35e4c 421 if (devid < 0)
7aba6cb9 422 return false;
98fc5a69
JR
423
424 /* Out of our scope? */
425 if (devid > amd_iommu_last_bdf)
426 return false;
427
428 if (amd_iommu_rlookup_table[devid] == NULL)
429 return false;
430
431 return true;
432}
433
25b11ce2 434static void init_iommu_group(struct device *dev)
2851db21 435{
2851db21 436 struct iommu_group *group;
2851db21 437
65d5352f 438 group = iommu_group_get_for_dev(dev);
0bb6e243
JR
439 if (IS_ERR(group))
440 return;
441
0bb6e243 442 iommu_group_put(group);
eb9c9527
AW
443}
444
445static int iommu_init_device(struct device *dev)
446{
eb9c9527 447 struct iommu_dev_data *dev_data;
7aba6cb9 448 int devid;
eb9c9527
AW
449
450 if (dev->archdata.iommu)
451 return 0;
452
7aba6cb9 453 devid = get_device_id(dev);
9ee35e4c 454 if (devid < 0)
7aba6cb9
WZ
455 return devid;
456
457 dev_data = find_dev_data(devid);
eb9c9527
AW
458 if (!dev_data)
459 return -ENOMEM;
460
e3156048
JR
461 dev_data->alias = get_alias(dev);
462
2bf9a0a1 463 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
5abcdba4
JR
464 struct amd_iommu *iommu;
465
2bf9a0a1 466 iommu = amd_iommu_rlookup_table[dev_data->devid];
5abcdba4
JR
467 dev_data->iommu_v2 = iommu->is_iommu_v2;
468 }
469
657cbb6b
JR
470 dev->archdata.iommu = dev_data;
471
066f2e98
AW
472 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
473 dev);
474
657cbb6b
JR
475 return 0;
476}
477
26018874
JR
478static void iommu_ignore_device(struct device *dev)
479{
7aba6cb9
WZ
480 u16 alias;
481 int devid;
26018874
JR
482
483 devid = get_device_id(dev);
9ee35e4c 484 if (devid < 0)
7aba6cb9
WZ
485 return;
486
e3156048 487 alias = get_alias(dev);
26018874
JR
488
489 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
490 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
491
492 amd_iommu_rlookup_table[devid] = NULL;
493 amd_iommu_rlookup_table[alias] = NULL;
494}
495
657cbb6b
JR
496static void iommu_uninit_device(struct device *dev)
497{
7aba6cb9
WZ
498 int devid;
499 struct iommu_dev_data *dev_data;
c1931090 500
7aba6cb9 501 devid = get_device_id(dev);
9ee35e4c 502 if (devid < 0)
7aba6cb9 503 return;
c1931090 504
7aba6cb9 505 dev_data = search_dev_data(devid);
c1931090
AW
506 if (!dev_data)
507 return;
508
b6809ee5
JR
509 if (dev_data->domain)
510 detach_device(dev);
511
066f2e98
AW
512 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
513 dev);
514
9dcd6130
AW
515 iommu_group_remove_device(dev);
516
aafd8ba0
JR
517 /* Remove dma-ops */
518 dev->archdata.dma_ops = NULL;
519
8fa5f802 520 /*
c1931090
AW
521 * We keep dev_data around for unplugged devices and reuse it when the
522 * device is re-plugged - not doing so would introduce a ton of races.
8fa5f802 523 */
657cbb6b 524}
b7cc9554 525
a80dc3e0
JR
526/****************************************************************************
527 *
528 * Interrupt handling functions
529 *
530 ****************************************************************************/
531
e3e59876
JR
532static void dump_dte_entry(u16 devid)
533{
534 int i;
535
ee6c2868
JR
536 for (i = 0; i < 4; ++i)
537 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
e3e59876
JR
538 amd_iommu_dev_table[devid].data[i]);
539}
540
945b4ac4
JR
541static void dump_command(unsigned long phys_addr)
542{
543 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
544 int i;
545
546 for (i = 0; i < 4; ++i)
547 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
548}
549
a345b23b 550static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
90008ee4 551{
3d06fca8
JR
552 int type, devid, domid, flags;
553 volatile u32 *event = __evt;
554 int count = 0;
555 u64 address;
556
557retry:
558 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
559 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
560 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
561 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
562 address = (u64)(((u64)event[3]) << 32) | event[2];
563
564 if (type == 0) {
565 /* Did we hit the erratum? */
566 if (++count == LOOP_TIMEOUT) {
567 pr_err("AMD-Vi: No event written to event log\n");
568 return;
569 }
570 udelay(1);
571 goto retry;
572 }
90008ee4 573
4c6f40d4 574 printk(KERN_ERR "AMD-Vi: Event logged [");
90008ee4
JR
575
576 switch (type) {
577 case EVENT_TYPE_ILL_DEV:
578 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
579 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 580 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4 581 address, flags);
e3e59876 582 dump_dte_entry(devid);
90008ee4
JR
583 break;
584 case EVENT_TYPE_IO_FAULT:
585 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
586 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
c5081cd7 587 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
588 domid, address, flags);
589 break;
590 case EVENT_TYPE_DEV_TAB_ERR:
591 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
592 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 593 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
594 address, flags);
595 break;
596 case EVENT_TYPE_PAGE_TAB_ERR:
597 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
598 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
c5081cd7 599 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
600 domid, address, flags);
601 break;
602 case EVENT_TYPE_ILL_CMD:
603 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
945b4ac4 604 dump_command(address);
90008ee4
JR
605 break;
606 case EVENT_TYPE_CMD_HARD_ERR:
607 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
608 "flags=0x%04x]\n", address, flags);
609 break;
610 case EVENT_TYPE_IOTLB_INV_TO:
611 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
612 "address=0x%016llx]\n",
c5081cd7 613 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
614 address);
615 break;
616 case EVENT_TYPE_INV_DEV_REQ:
617 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
618 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 619 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
620 address, flags);
621 break;
622 default:
623 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
624 }
3d06fca8
JR
625
626 memset(__evt, 0, 4 * sizeof(u32));
90008ee4
JR
627}
628
629static void iommu_poll_events(struct amd_iommu *iommu)
630{
631 u32 head, tail;
90008ee4
JR
632
633 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
634 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
635
636 while (head != tail) {
a345b23b 637 iommu_print_event(iommu, iommu->evt_buf + head);
deba4bce 638 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
90008ee4
JR
639 }
640
641 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
90008ee4
JR
642}
643
eee53537 644static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
72e1dcc4
JR
645{
646 struct amd_iommu_fault fault;
72e1dcc4 647
72e1dcc4
JR
648 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
649 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
650 return;
651 }
652
653 fault.address = raw[1];
654 fault.pasid = PPR_PASID(raw[0]);
655 fault.device_id = PPR_DEVID(raw[0]);
656 fault.tag = PPR_TAG(raw[0]);
657 fault.flags = PPR_FLAGS(raw[0]);
658
72e1dcc4
JR
659 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
660}
661
662static void iommu_poll_ppr_log(struct amd_iommu *iommu)
663{
72e1dcc4
JR
664 u32 head, tail;
665
666 if (iommu->ppr_log == NULL)
667 return;
668
72e1dcc4
JR
669 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
670 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
671
672 while (head != tail) {
eee53537
JR
673 volatile u64 *raw;
674 u64 entry[2];
675 int i;
676
677 raw = (u64 *)(iommu->ppr_log + head);
678
679 /*
680 * Hardware bug: Interrupt may arrive before the entry is
681 * written to memory. If this happens we need to wait for the
682 * entry to arrive.
683 */
684 for (i = 0; i < LOOP_TIMEOUT; ++i) {
685 if (PPR_REQ_TYPE(raw[0]) != 0)
686 break;
687 udelay(1);
688 }
72e1dcc4 689
eee53537
JR
690 /* Avoid memcpy function-call overhead */
691 entry[0] = raw[0];
692 entry[1] = raw[1];
72e1dcc4 693
eee53537
JR
694 /*
695 * To detect the hardware bug we need to clear the entry
696 * back to zero.
697 */
698 raw[0] = raw[1] = 0UL;
699
700 /* Update head pointer of hardware ring-buffer */
72e1dcc4
JR
701 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
702 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
eee53537 703
eee53537
JR
704 /* Handle PPR entry */
705 iommu_handle_ppr_entry(iommu, entry);
706
eee53537
JR
707 /* Refresh ring-buffer information */
708 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
72e1dcc4
JR
709 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
710 }
72e1dcc4
JR
711}
712
bd6fcefc
SS
713#ifdef CONFIG_IRQ_REMAP
714static int (*iommu_ga_log_notifier)(u32);
715
716int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
717{
718 iommu_ga_log_notifier = notifier;
719
720 return 0;
721}
722EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
723
724static void iommu_poll_ga_log(struct amd_iommu *iommu)
725{
726 u32 head, tail, cnt = 0;
727
728 if (iommu->ga_log == NULL)
729 return;
730
731 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
732 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
733
734 while (head != tail) {
735 volatile u64 *raw;
736 u64 log_entry;
737
738 raw = (u64 *)(iommu->ga_log + head);
739 cnt++;
740
741 /* Avoid memcpy function-call overhead */
742 log_entry = *raw;
743
744 /* Update head pointer of hardware ring-buffer */
745 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
746 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
747
748 /* Handle GA entry */
749 switch (GA_REQ_TYPE(log_entry)) {
750 case GA_GUEST_NR:
751 if (!iommu_ga_log_notifier)
752 break;
753
754 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
755 __func__, GA_DEVID(log_entry),
756 GA_TAG(log_entry));
757
758 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
759 pr_err("AMD-Vi: GA log notifier failed.\n");
760 break;
761 default:
762 break;
763 }
764 }
765}
766#endif /* CONFIG_IRQ_REMAP */
767
768#define AMD_IOMMU_INT_MASK \
769 (MMIO_STATUS_EVT_INT_MASK | \
770 MMIO_STATUS_PPR_INT_MASK | \
771 MMIO_STATUS_GALOG_INT_MASK)
772
72fe00f0 773irqreturn_t amd_iommu_int_thread(int irq, void *data)
a80dc3e0 774{
3f398bc7
SS
775 struct amd_iommu *iommu = (struct amd_iommu *) data;
776 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
90008ee4 777
bd6fcefc
SS
778 while (status & AMD_IOMMU_INT_MASK) {
779 /* Enable EVT and PPR and GA interrupts again */
780 writel(AMD_IOMMU_INT_MASK,
3f398bc7 781 iommu->mmio_base + MMIO_STATUS_OFFSET);
90008ee4 782
3f398bc7
SS
783 if (status & MMIO_STATUS_EVT_INT_MASK) {
784 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
785 iommu_poll_events(iommu);
786 }
90008ee4 787
3f398bc7
SS
788 if (status & MMIO_STATUS_PPR_INT_MASK) {
789 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
790 iommu_poll_ppr_log(iommu);
791 }
90008ee4 792
bd6fcefc
SS
793#ifdef CONFIG_IRQ_REMAP
794 if (status & MMIO_STATUS_GALOG_INT_MASK) {
795 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
796 iommu_poll_ga_log(iommu);
797 }
798#endif
799
3f398bc7
SS
800 /*
801 * Hardware bug: ERBT1312
802 * When re-enabling interrupt (by writing 1
803 * to clear the bit), the hardware might also try to set
804 * the interrupt bit in the event status register.
805 * In this scenario, the bit will be set, and disable
806 * subsequent interrupts.
807 *
808 * Workaround: The IOMMU driver should read back the
809 * status register and check if the interrupt bits are cleared.
810 * If not, driver will need to go through the interrupt handler
811 * again and re-clear the bits
812 */
813 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
814 }
90008ee4 815 return IRQ_HANDLED;
a80dc3e0
JR
816}
817
72fe00f0
JR
818irqreturn_t amd_iommu_int_handler(int irq, void *data)
819{
820 return IRQ_WAKE_THREAD;
821}
822
431b2a20
JR
823/****************************************************************************
824 *
825 * IOMMU command queuing functions
826 *
827 ****************************************************************************/
828
ac0ea6e9
JR
829static int wait_on_sem(volatile u64 *sem)
830{
831 int i = 0;
832
833 while (*sem == 0 && i < LOOP_TIMEOUT) {
834 udelay(1);
835 i += 1;
836 }
837
838 if (i == LOOP_TIMEOUT) {
839 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
840 return -EIO;
841 }
842
843 return 0;
844}
845
846static void copy_cmd_to_buffer(struct amd_iommu *iommu,
847 struct iommu_cmd *cmd,
848 u32 tail)
a19ae1ec 849{
a19ae1ec
JR
850 u8 *target;
851
8a7c5ef3 852 target = iommu->cmd_buf + tail;
deba4bce 853 tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
ac0ea6e9
JR
854
855 /* Copy command to buffer */
856 memcpy(target, cmd, sizeof(*cmd));
857
858 /* Tell the IOMMU about it */
a19ae1ec 859 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
ac0ea6e9 860}
a19ae1ec 861
815b33fd 862static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
ded46737 863{
815b33fd
JR
864 WARN_ON(address & 0x7ULL);
865
ded46737 866 memset(cmd, 0, sizeof(*cmd));
815b33fd
JR
867 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
868 cmd->data[1] = upper_32_bits(__pa(address));
869 cmd->data[2] = 1;
ded46737
JR
870 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
871}
872
94fe79e2
JR
873static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
874{
875 memset(cmd, 0, sizeof(*cmd));
876 cmd->data[0] = devid;
877 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
878}
879
11b6402c
JR
880static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
881 size_t size, u16 domid, int pde)
882{
883 u64 pages;
ae0cbbb1 884 bool s;
11b6402c
JR
885
886 pages = iommu_num_pages(address, size, PAGE_SIZE);
ae0cbbb1 887 s = false;
11b6402c
JR
888
889 if (pages > 1) {
890 /*
891 * If we have to flush more than one page, flush all
892 * TLB entries for this domain
893 */
894 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
ae0cbbb1 895 s = true;
11b6402c
JR
896 }
897
898 address &= PAGE_MASK;
899
900 memset(cmd, 0, sizeof(*cmd));
901 cmd->data[1] |= domid;
902 cmd->data[2] = lower_32_bits(address);
903 cmd->data[3] = upper_32_bits(address);
904 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
905 if (s) /* size bit - we flush more than one 4kb page */
906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
df805abb 907 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
11b6402c
JR
908 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
909}
910
cb41ed85
JR
911static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
912 u64 address, size_t size)
913{
914 u64 pages;
ae0cbbb1 915 bool s;
cb41ed85
JR
916
917 pages = iommu_num_pages(address, size, PAGE_SIZE);
ae0cbbb1 918 s = false;
cb41ed85
JR
919
920 if (pages > 1) {
921 /*
922 * If we have to flush more than one page, flush all
923 * TLB entries for this domain
924 */
925 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
ae0cbbb1 926 s = true;
cb41ed85
JR
927 }
928
929 address &= PAGE_MASK;
930
931 memset(cmd, 0, sizeof(*cmd));
932 cmd->data[0] = devid;
933 cmd->data[0] |= (qdep & 0xff) << 24;
934 cmd->data[1] = devid;
935 cmd->data[2] = lower_32_bits(address);
936 cmd->data[3] = upper_32_bits(address);
937 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
938 if (s)
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
940}
941
22e266c7
JR
942static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
943 u64 address, bool size)
944{
945 memset(cmd, 0, sizeof(*cmd));
946
947 address &= ~(0xfffULL);
948
a919a018 949 cmd->data[0] = pasid;
22e266c7
JR
950 cmd->data[1] = domid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
955 if (size)
956 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
957 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
958}
959
960static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
961 int qdep, u64 address, bool size)
962{
963 memset(cmd, 0, sizeof(*cmd));
964
965 address &= ~(0xfffULL);
966
967 cmd->data[0] = devid;
e8d2d82d 968 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
22e266c7
JR
969 cmd->data[0] |= (qdep & 0xff) << 24;
970 cmd->data[1] = devid;
e8d2d82d 971 cmd->data[1] |= (pasid & 0xff) << 16;
22e266c7
JR
972 cmd->data[2] = lower_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
974 cmd->data[3] = upper_32_bits(address);
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
978}
979
c99afa25
JR
980static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int status, int tag, bool gn)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 cmd->data[0] = devid;
986 if (gn) {
a919a018 987 cmd->data[1] = pasid;
c99afa25
JR
988 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
989 }
990 cmd->data[3] = tag & 0x1ff;
991 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
992
993 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
994}
995
58fc7f14
JR
996static void build_inv_all(struct iommu_cmd *cmd)
997{
998 memset(cmd, 0, sizeof(*cmd));
999 CMD_SET_TYPE(cmd, CMD_INV_ALL);
a19ae1ec
JR
1000}
1001
7ef2798d
JR
1002static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005 cmd->data[0] = devid;
1006 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1007}
1008
431b2a20 1009/*
431b2a20 1010 * Writes the command to the IOMMUs command buffer and informs the
ac0ea6e9 1011 * hardware about the new command.
431b2a20 1012 */
4bf5beef
JR
1013static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1014 struct iommu_cmd *cmd,
1015 bool sync)
a19ae1ec 1016{
ac0ea6e9 1017 u32 left, tail, head, next_tail;
a19ae1ec 1018
ac0ea6e9 1019again:
a19ae1ec 1020
ac0ea6e9
JR
1021 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
1022 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
deba4bce
JR
1023 next_tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1024 left = (head - next_tail) % CMD_BUFFER_SIZE;
a19ae1ec 1025
ac0ea6e9
JR
1026 if (left <= 2) {
1027 struct iommu_cmd sync_cmd;
ac0ea6e9 1028 int ret;
8d201968 1029
4bf5beef 1030 iommu->cmd_sem = 0;
da49f6df 1031
4bf5beef
JR
1032 build_completion_wait(&sync_cmd, (u64)&iommu->cmd_sem);
1033 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
ac0ea6e9 1034
4bf5beef 1035 if ((ret = wait_on_sem(&iommu->cmd_sem)) != 0)
ac0ea6e9
JR
1036 return ret;
1037
1038 goto again;
8d201968
JR
1039 }
1040
ac0ea6e9
JR
1041 copy_cmd_to_buffer(iommu, cmd, tail);
1042
1043 /* We need to sync now to make sure all commands are processed */
f1ca1512 1044 iommu->need_sync = sync;
ac0ea6e9 1045
4bf5beef
JR
1046 return 0;
1047}
1048
1049static int iommu_queue_command_sync(struct amd_iommu *iommu,
1050 struct iommu_cmd *cmd,
1051 bool sync)
1052{
1053 unsigned long flags;
1054 int ret;
1055
1056 spin_lock_irqsave(&iommu->lock, flags);
1057 ret = __iommu_queue_command_sync(iommu, cmd, sync);
a19ae1ec 1058 spin_unlock_irqrestore(&iommu->lock, flags);
8d201968 1059
4bf5beef 1060 return ret;
8d201968
JR
1061}
1062
f1ca1512
JR
1063static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1064{
1065 return iommu_queue_command_sync(iommu, cmd, true);
1066}
1067
8d201968
JR
1068/*
1069 * This function queues a completion wait command into the command
1070 * buffer of an IOMMU
1071 */
a19ae1ec 1072static int iommu_completion_wait(struct amd_iommu *iommu)
8d201968
JR
1073{
1074 struct iommu_cmd cmd;
4bf5beef 1075 unsigned long flags;
ac0ea6e9 1076 int ret;
8d201968 1077
09ee17eb 1078 if (!iommu->need_sync)
815b33fd 1079 return 0;
09ee17eb 1080
a19ae1ec 1081
4bf5beef
JR
1082 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1083
1084 spin_lock_irqsave(&iommu->lock, flags);
1085
1086 iommu->cmd_sem = 0;
1087
1088 ret = __iommu_queue_command_sync(iommu, &cmd, false);
a19ae1ec 1089 if (ret)
4bf5beef
JR
1090 goto out_unlock;
1091
1092 ret = wait_on_sem(&iommu->cmd_sem);
1093
1094out_unlock:
1095 spin_unlock_irqrestore(&iommu->lock, flags);
8d201968 1096
4bf5beef 1097 return ret;
8d201968
JR
1098}
1099
d8c13085 1100static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
a19ae1ec 1101{
d8c13085 1102 struct iommu_cmd cmd;
a19ae1ec 1103
d8c13085 1104 build_inv_dte(&cmd, devid);
7e4f88da 1105
d8c13085
JR
1106 return iommu_queue_command(iommu, &cmd);
1107}
09ee17eb 1108
7d0c5cc5
JR
1109static void iommu_flush_dte_all(struct amd_iommu *iommu)
1110{
1111 u32 devid;
09ee17eb 1112
7d0c5cc5
JR
1113 for (devid = 0; devid <= 0xffff; ++devid)
1114 iommu_flush_dte(iommu, devid);
a19ae1ec 1115
7d0c5cc5
JR
1116 iommu_completion_wait(iommu);
1117}
84df8175 1118
7d0c5cc5
JR
1119/*
1120 * This function uses heavy locking and may disable irqs for some time. But
1121 * this is no issue because it is only called during resume.
1122 */
1123static void iommu_flush_tlb_all(struct amd_iommu *iommu)
1124{
1125 u32 dom_id;
a19ae1ec 1126
7d0c5cc5
JR
1127 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1128 struct iommu_cmd cmd;
1129 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1130 dom_id, 1);
1131 iommu_queue_command(iommu, &cmd);
1132 }
8eed9833 1133
7d0c5cc5 1134 iommu_completion_wait(iommu);
a19ae1ec
JR
1135}
1136
58fc7f14 1137static void iommu_flush_all(struct amd_iommu *iommu)
0518a3a4 1138{
58fc7f14 1139 struct iommu_cmd cmd;
0518a3a4 1140
58fc7f14 1141 build_inv_all(&cmd);
0518a3a4 1142
58fc7f14
JR
1143 iommu_queue_command(iommu, &cmd);
1144 iommu_completion_wait(iommu);
1145}
1146
7ef2798d
JR
1147static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1148{
1149 struct iommu_cmd cmd;
1150
1151 build_inv_irt(&cmd, devid);
1152
1153 iommu_queue_command(iommu, &cmd);
1154}
1155
1156static void iommu_flush_irt_all(struct amd_iommu *iommu)
1157{
1158 u32 devid;
1159
1160 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1161 iommu_flush_irt(iommu, devid);
1162
1163 iommu_completion_wait(iommu);
1164}
1165
7d0c5cc5
JR
1166void iommu_flush_all_caches(struct amd_iommu *iommu)
1167{
58fc7f14
JR
1168 if (iommu_feature(iommu, FEATURE_IA)) {
1169 iommu_flush_all(iommu);
1170 } else {
1171 iommu_flush_dte_all(iommu);
7ef2798d 1172 iommu_flush_irt_all(iommu);
58fc7f14 1173 iommu_flush_tlb_all(iommu);
0518a3a4
JR
1174 }
1175}
1176
431b2a20 1177/*
cb41ed85 1178 * Command send function for flushing on-device TLB
431b2a20 1179 */
6c542047
JR
1180static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1181 u64 address, size_t size)
3fa43655
JR
1182{
1183 struct amd_iommu *iommu;
b00d3bcf 1184 struct iommu_cmd cmd;
cb41ed85 1185 int qdep;
3fa43655 1186
ea61cddb
JR
1187 qdep = dev_data->ats.qdep;
1188 iommu = amd_iommu_rlookup_table[dev_data->devid];
3fa43655 1189
ea61cddb 1190 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
b00d3bcf
JR
1191
1192 return iommu_queue_command(iommu, &cmd);
3fa43655
JR
1193}
1194
431b2a20 1195/*
431b2a20 1196 * Command send function for invalidating a device table entry
431b2a20 1197 */
6c542047 1198static int device_flush_dte(struct iommu_dev_data *dev_data)
a19ae1ec 1199{
3fa43655 1200 struct amd_iommu *iommu;
e25bfb56 1201 u16 alias;
ee2fa743 1202 int ret;
a19ae1ec 1203
6c542047 1204 iommu = amd_iommu_rlookup_table[dev_data->devid];
e3156048 1205 alias = dev_data->alias;
a19ae1ec 1206
f62dda66 1207 ret = iommu_flush_dte(iommu, dev_data->devid);
e25bfb56
JR
1208 if (!ret && alias != dev_data->devid)
1209 ret = iommu_flush_dte(iommu, alias);
cb41ed85
JR
1210 if (ret)
1211 return ret;
1212
ea61cddb 1213 if (dev_data->ats.enabled)
6c542047 1214 ret = device_flush_iotlb(dev_data, 0, ~0UL);
ee2fa743 1215
ee2fa743 1216 return ret;
a19ae1ec
JR
1217}
1218
431b2a20
JR
1219/*
1220 * TLB invalidation function which is called from the mapping functions.
1221 * It invalidates a single PTE if the range to flush is within a single
1222 * page. Otherwise it flushes the whole TLB of the IOMMU.
1223 */
17b124bf
JR
1224static void __domain_flush_pages(struct protection_domain *domain,
1225 u64 address, size_t size, int pde)
a19ae1ec 1226{
cb41ed85 1227 struct iommu_dev_data *dev_data;
11b6402c
JR
1228 struct iommu_cmd cmd;
1229 int ret = 0, i;
a19ae1ec 1230
11b6402c 1231 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
999ba417 1232
6de8ad9b
JR
1233 for (i = 0; i < amd_iommus_present; ++i) {
1234 if (!domain->dev_iommu[i])
1235 continue;
1236
1237 /*
1238 * Devices of this domain are behind this IOMMU
1239 * We need a TLB flush
1240 */
11b6402c 1241 ret |= iommu_queue_command(amd_iommus[i], &cmd);
6de8ad9b
JR
1242 }
1243
cb41ed85 1244 list_for_each_entry(dev_data, &domain->dev_list, list) {
cb41ed85 1245
ea61cddb 1246 if (!dev_data->ats.enabled)
cb41ed85
JR
1247 continue;
1248
6c542047 1249 ret |= device_flush_iotlb(dev_data, address, size);
cb41ed85
JR
1250 }
1251
11b6402c 1252 WARN_ON(ret);
6de8ad9b
JR
1253}
1254
17b124bf
JR
1255static void domain_flush_pages(struct protection_domain *domain,
1256 u64 address, size_t size)
6de8ad9b 1257{
17b124bf 1258 __domain_flush_pages(domain, address, size, 0);
a19ae1ec 1259}
b6c02715 1260
1c655773 1261/* Flush the whole IO/TLB for a given protection domain */
17b124bf 1262static void domain_flush_tlb(struct protection_domain *domain)
1c655773 1263{
17b124bf 1264 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
1c655773
JR
1265}
1266
42a49f96 1267/* Flush the whole IO/TLB for a given protection domain - including PDE */
17b124bf 1268static void domain_flush_tlb_pde(struct protection_domain *domain)
42a49f96 1269{
17b124bf 1270 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
42a49f96
CW
1271}
1272
17b124bf 1273static void domain_flush_complete(struct protection_domain *domain)
b00d3bcf 1274{
17b124bf 1275 int i;
18811f55 1276
17b124bf 1277 for (i = 0; i < amd_iommus_present; ++i) {
f1eae7c5 1278 if (domain && !domain->dev_iommu[i])
17b124bf 1279 continue;
bfd1be18 1280
17b124bf
JR
1281 /*
1282 * Devices of this domain are behind this IOMMU
1283 * We need to wait for completion of all commands.
1284 */
1285 iommu_completion_wait(amd_iommus[i]);
bfd1be18 1286 }
e394d72a
JR
1287}
1288
b00d3bcf 1289
09b42804 1290/*
b00d3bcf 1291 * This function flushes the DTEs for all devices in domain
09b42804 1292 */
17b124bf 1293static void domain_flush_devices(struct protection_domain *domain)
e394d72a 1294{
b00d3bcf 1295 struct iommu_dev_data *dev_data;
b26e81b8 1296
b00d3bcf 1297 list_for_each_entry(dev_data, &domain->dev_list, list)
6c542047 1298 device_flush_dte(dev_data);
a345b23b
JR
1299}
1300
431b2a20
JR
1301/****************************************************************************
1302 *
1303 * The functions below are used the create the page table mappings for
1304 * unity mapped regions.
1305 *
1306 ****************************************************************************/
1307
308973d3
JR
1308/*
1309 * This function is used to add another level to an IO page table. Adding
1310 * another level increases the size of the address space by 9 bits to a size up
1311 * to 64 bits.
1312 */
1313static bool increase_address_space(struct protection_domain *domain,
1314 gfp_t gfp)
1315{
1316 u64 *pte;
1317
1318 if (domain->mode == PAGE_MODE_6_LEVEL)
1319 /* address space already 64 bit large */
1320 return false;
1321
1322 pte = (void *)get_zeroed_page(gfp);
1323 if (!pte)
1324 return false;
1325
1326 *pte = PM_LEVEL_PDE(domain->mode,
1327 virt_to_phys(domain->pt_root));
1328 domain->pt_root = pte;
1329 domain->mode += 1;
1330 domain->updated = true;
1331
1332 return true;
1333}
1334
1335static u64 *alloc_pte(struct protection_domain *domain,
1336 unsigned long address,
cbb9d729 1337 unsigned long page_size,
308973d3
JR
1338 u64 **pte_page,
1339 gfp_t gfp)
1340{
cbb9d729 1341 int level, end_lvl;
308973d3 1342 u64 *pte, *page;
cbb9d729
JR
1343
1344 BUG_ON(!is_power_of_2(page_size));
308973d3
JR
1345
1346 while (address > PM_LEVEL_SIZE(domain->mode))
1347 increase_address_space(domain, gfp);
1348
cbb9d729
JR
1349 level = domain->mode - 1;
1350 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1351 address = PAGE_SIZE_ALIGN(address, page_size);
1352 end_lvl = PAGE_SIZE_LEVEL(page_size);
308973d3
JR
1353
1354 while (level > end_lvl) {
7bfa5bd2
JR
1355 u64 __pte, __npte;
1356
1357 __pte = *pte;
1358
1359 if (!IOMMU_PTE_PRESENT(__pte)) {
308973d3
JR
1360 page = (u64 *)get_zeroed_page(gfp);
1361 if (!page)
1362 return NULL;
7bfa5bd2
JR
1363
1364 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1365
134414ff
BH
1366 /* pte could have been changed somewhere. */
1367 if (cmpxchg64(pte, __pte, __npte) != __pte) {
7bfa5bd2
JR
1368 free_page((unsigned long)page);
1369 continue;
1370 }
308973d3
JR
1371 }
1372
cbb9d729
JR
1373 /* No level skipping support yet */
1374 if (PM_PTE_LEVEL(*pte) != level)
1375 return NULL;
1376
308973d3
JR
1377 level -= 1;
1378
1379 pte = IOMMU_PTE_PAGE(*pte);
1380
1381 if (pte_page && level == end_lvl)
1382 *pte_page = pte;
1383
1384 pte = &pte[PM_LEVEL_INDEX(level, address)];
1385 }
1386
1387 return pte;
1388}
1389
1390/*
1391 * This function checks if there is a PTE for a given dma address. If
1392 * there is one, it returns the pointer to it.
1393 */
3039ca1b
JR
1394static u64 *fetch_pte(struct protection_domain *domain,
1395 unsigned long address,
1396 unsigned long *page_size)
308973d3
JR
1397{
1398 int level;
1399 u64 *pte;
1400
24cd7723
JR
1401 if (address > PM_LEVEL_SIZE(domain->mode))
1402 return NULL;
1403
3039ca1b
JR
1404 level = domain->mode - 1;
1405 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1406 *page_size = PTE_LEVEL_PAGE_SIZE(level);
308973d3 1407
24cd7723
JR
1408 while (level > 0) {
1409
1410 /* Not Present */
308973d3
JR
1411 if (!IOMMU_PTE_PRESENT(*pte))
1412 return NULL;
1413
24cd7723 1414 /* Large PTE */
3039ca1b
JR
1415 if (PM_PTE_LEVEL(*pte) == 7 ||
1416 PM_PTE_LEVEL(*pte) == 0)
1417 break;
24cd7723
JR
1418
1419 /* No level skipping support yet */
1420 if (PM_PTE_LEVEL(*pte) != level)
1421 return NULL;
1422
308973d3
JR
1423 level -= 1;
1424
24cd7723 1425 /* Walk to the next level */
3039ca1b
JR
1426 pte = IOMMU_PTE_PAGE(*pte);
1427 pte = &pte[PM_LEVEL_INDEX(level, address)];
1428 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1429 }
1430
1431 if (PM_PTE_LEVEL(*pte) == 0x07) {
1432 unsigned long pte_mask;
1433
1434 /*
1435 * If we have a series of large PTEs, make
1436 * sure to return a pointer to the first one.
1437 */
1438 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1439 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1440 pte = (u64 *)(((unsigned long)pte) & pte_mask);
308973d3
JR
1441 }
1442
1443 return pte;
1444}
1445
431b2a20
JR
1446/*
1447 * Generic mapping functions. It maps a physical address into a DMA
1448 * address space. It allocates the page table pages if necessary.
1449 * In the future it can be extended to a generic mapping function
1450 * supporting all features of AMD IOMMU page tables like level skipping
1451 * and full 64 bit address spaces.
1452 */
38e817fe
JR
1453static int iommu_map_page(struct protection_domain *dom,
1454 unsigned long bus_addr,
1455 unsigned long phys_addr,
b911b89b 1456 unsigned long page_size,
abdc5eb3 1457 int prot,
b911b89b 1458 gfp_t gfp)
bd0e5211 1459{
8bda3092 1460 u64 __pte, *pte;
cbb9d729 1461 int i, count;
abdc5eb3 1462
d4b03664
JR
1463 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1464 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1465
bad1cac2 1466 if (!(prot & IOMMU_PROT_MASK))
bd0e5211
JR
1467 return -EINVAL;
1468
d4b03664 1469 count = PAGE_SIZE_PTE_COUNT(page_size);
b911b89b 1470 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
cbb9d729 1471
63eaa75e
ML
1472 if (!pte)
1473 return -ENOMEM;
1474
cbb9d729
JR
1475 for (i = 0; i < count; ++i)
1476 if (IOMMU_PTE_PRESENT(pte[i]))
1477 return -EBUSY;
bd0e5211 1478
d4b03664 1479 if (count > 1) {
cbb9d729
JR
1480 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1481 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1482 } else
1483 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
bd0e5211 1484
bd0e5211
JR
1485 if (prot & IOMMU_PROT_IR)
1486 __pte |= IOMMU_PTE_IR;
1487 if (prot & IOMMU_PROT_IW)
1488 __pte |= IOMMU_PTE_IW;
1489
cbb9d729
JR
1490 for (i = 0; i < count; ++i)
1491 pte[i] = __pte;
bd0e5211 1492
04bfdd84
JR
1493 update_domain(dom);
1494
bd0e5211
JR
1495 return 0;
1496}
1497
24cd7723
JR
1498static unsigned long iommu_unmap_page(struct protection_domain *dom,
1499 unsigned long bus_addr,
1500 unsigned long page_size)
eb74ff6c 1501{
71b390e9
JR
1502 unsigned long long unmapped;
1503 unsigned long unmap_size;
24cd7723
JR
1504 u64 *pte;
1505
1506 BUG_ON(!is_power_of_2(page_size));
1507
1508 unmapped = 0;
eb74ff6c 1509
24cd7723
JR
1510 while (unmapped < page_size) {
1511
71b390e9
JR
1512 pte = fetch_pte(dom, bus_addr, &unmap_size);
1513
1514 if (pte) {
1515 int i, count;
1516
1517 count = PAGE_SIZE_PTE_COUNT(unmap_size);
24cd7723
JR
1518 for (i = 0; i < count; i++)
1519 pte[i] = 0ULL;
1520 }
1521
1522 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1523 unmapped += unmap_size;
1524 }
1525
60d0ca3c 1526 BUG_ON(unmapped && !is_power_of_2(unmapped));
eb74ff6c 1527
24cd7723 1528 return unmapped;
eb74ff6c 1529}
eb74ff6c 1530
431b2a20
JR
1531/****************************************************************************
1532 *
1533 * The next functions belong to the address allocator for the dma_ops
2d4c515b 1534 * interface functions.
431b2a20
JR
1535 *
1536 ****************************************************************************/
d3086444 1537
9cabe89b 1538
256e4621
JR
1539static unsigned long dma_ops_alloc_iova(struct device *dev,
1540 struct dma_ops_domain *dma_dom,
1541 unsigned int pages, u64 dma_mask)
384de729 1542{
256e4621 1543 unsigned long pfn = 0;
384de729 1544
256e4621 1545 pages = __roundup_pow_of_two(pages);
ccb50e03 1546
256e4621
JR
1547 if (dma_mask > DMA_BIT_MASK(32))
1548 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1549 IOVA_PFN(DMA_BIT_MASK(32)));
7b5e25b8 1550
256e4621
JR
1551 if (!pfn)
1552 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
5f6bed50 1553
256e4621 1554 return (pfn << PAGE_SHIFT);
384de729
JR
1555}
1556
256e4621
JR
1557static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1558 unsigned long address,
1559 unsigned int pages)
d3086444 1560{
256e4621
JR
1561 pages = __roundup_pow_of_two(pages);
1562 address >>= PAGE_SHIFT;
384de729 1563
256e4621 1564 free_iova_fast(&dma_dom->iovad, address, pages);
d3086444
JR
1565}
1566
431b2a20
JR
1567/****************************************************************************
1568 *
1569 * The next functions belong to the domain allocation. A domain is
1570 * allocated for every IOMMU as the default domain. If device isolation
1571 * is enabled, every device get its own domain. The most important thing
1572 * about domains is the page table mapping the DMA address space they
1573 * contain.
1574 *
1575 ****************************************************************************/
1576
aeb26f55
JR
1577/*
1578 * This function adds a protection domain to the global protection domain list
1579 */
1580static void add_domain_to_list(struct protection_domain *domain)
1581{
1582 unsigned long flags;
1583
1584 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1585 list_add(&domain->list, &amd_iommu_pd_list);
1586 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1587}
1588
1589/*
1590 * This function removes a protection domain to the global
1591 * protection domain list
1592 */
1593static void del_domain_from_list(struct protection_domain *domain)
1594{
1595 unsigned long flags;
1596
1597 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1598 list_del(&domain->list);
1599 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1600}
1601
ec487d1a
JR
1602static u16 domain_id_alloc(void)
1603{
1604 unsigned long flags;
1605 int id;
1606
1607 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1608 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1609 BUG_ON(id == 0);
1610 if (id > 0 && id < MAX_DOMAIN_ID)
1611 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1612 else
1613 id = 0;
1614 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1615
1616 return id;
1617}
1618
a2acfb75
JR
1619static void domain_id_free(int id)
1620{
1621 unsigned long flags;
1622
1623 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1624 if (id > 0 && id < MAX_DOMAIN_ID)
1625 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1626 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1627}
a2acfb75 1628
5c34c403
JR
1629#define DEFINE_FREE_PT_FN(LVL, FN) \
1630static void free_pt_##LVL (unsigned long __pt) \
1631{ \
1632 unsigned long p; \
1633 u64 *pt; \
1634 int i; \
1635 \
1636 pt = (u64 *)__pt; \
1637 \
1638 for (i = 0; i < 512; ++i) { \
0b3fff54 1639 /* PTE present? */ \
5c34c403
JR
1640 if (!IOMMU_PTE_PRESENT(pt[i])) \
1641 continue; \
1642 \
0b3fff54
JR
1643 /* Large PTE? */ \
1644 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1645 PM_PTE_LEVEL(pt[i]) == 7) \
1646 continue; \
1647 \
5c34c403
JR
1648 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1649 FN(p); \
1650 } \
1651 free_page((unsigned long)pt); \
1652}
1653
1654DEFINE_FREE_PT_FN(l2, free_page)
1655DEFINE_FREE_PT_FN(l3, free_pt_l2)
1656DEFINE_FREE_PT_FN(l4, free_pt_l3)
1657DEFINE_FREE_PT_FN(l5, free_pt_l4)
1658DEFINE_FREE_PT_FN(l6, free_pt_l5)
1659
86db2e5d 1660static void free_pagetable(struct protection_domain *domain)
ec487d1a 1661{
5c34c403 1662 unsigned long root = (unsigned long)domain->pt_root;
ec487d1a 1663
5c34c403
JR
1664 switch (domain->mode) {
1665 case PAGE_MODE_NONE:
1666 break;
1667 case PAGE_MODE_1_LEVEL:
1668 free_page(root);
1669 break;
1670 case PAGE_MODE_2_LEVEL:
1671 free_pt_l2(root);
1672 break;
1673 case PAGE_MODE_3_LEVEL:
1674 free_pt_l3(root);
1675 break;
1676 case PAGE_MODE_4_LEVEL:
1677 free_pt_l4(root);
1678 break;
1679 case PAGE_MODE_5_LEVEL:
1680 free_pt_l5(root);
1681 break;
1682 case PAGE_MODE_6_LEVEL:
1683 free_pt_l6(root);
1684 break;
1685 default:
1686 BUG();
ec487d1a 1687 }
ec487d1a
JR
1688}
1689
b16137b1
JR
1690static void free_gcr3_tbl_level1(u64 *tbl)
1691{
1692 u64 *ptr;
1693 int i;
1694
1695 for (i = 0; i < 512; ++i) {
1696 if (!(tbl[i] & GCR3_VALID))
1697 continue;
1698
1699 ptr = __va(tbl[i] & PAGE_MASK);
1700
1701 free_page((unsigned long)ptr);
1702 }
1703}
1704
1705static void free_gcr3_tbl_level2(u64 *tbl)
1706{
1707 u64 *ptr;
1708 int i;
1709
1710 for (i = 0; i < 512; ++i) {
1711 if (!(tbl[i] & GCR3_VALID))
1712 continue;
1713
1714 ptr = __va(tbl[i] & PAGE_MASK);
1715
1716 free_gcr3_tbl_level1(ptr);
1717 }
1718}
1719
52815b75
JR
1720static void free_gcr3_table(struct protection_domain *domain)
1721{
b16137b1
JR
1722 if (domain->glx == 2)
1723 free_gcr3_tbl_level2(domain->gcr3_tbl);
1724 else if (domain->glx == 1)
1725 free_gcr3_tbl_level1(domain->gcr3_tbl);
23d3a98c
JR
1726 else
1727 BUG_ON(domain->glx != 0);
b16137b1 1728
52815b75
JR
1729 free_page((unsigned long)domain->gcr3_tbl);
1730}
1731
431b2a20
JR
1732/*
1733 * Free a domain, only used if something went wrong in the
1734 * allocation path and we need to free an already allocated page table
1735 */
ec487d1a
JR
1736static void dma_ops_domain_free(struct dma_ops_domain *dom)
1737{
1738 if (!dom)
1739 return;
1740
aeb26f55
JR
1741 del_domain_from_list(&dom->domain);
1742
2d4c515b 1743 put_iova_domain(&dom->iovad);
ec487d1a 1744
2d4c515b 1745 free_pagetable(&dom->domain);
ec487d1a 1746
c3db901c
BH
1747 if (dom->domain.id)
1748 domain_id_free(dom->domain.id);
1749
ec487d1a
JR
1750 kfree(dom);
1751}
1752
431b2a20
JR
1753/*
1754 * Allocates a new protection domain usable for the dma_ops functions.
b595076a 1755 * It also initializes the page table and the address allocator data
431b2a20
JR
1756 * structures required for the dma_ops interface
1757 */
87a64d52 1758static struct dma_ops_domain *dma_ops_domain_alloc(void)
ec487d1a
JR
1759{
1760 struct dma_ops_domain *dma_dom;
ec487d1a
JR
1761
1762 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1763 if (!dma_dom)
1764 return NULL;
1765
7a5a566e 1766 if (protection_domain_init(&dma_dom->domain))
ec487d1a 1767 goto free_dma_dom;
7a5a566e 1768
ffec2197 1769 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
ec487d1a 1770 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
9fdb19d6 1771 dma_dom->domain.flags = PD_DMA_OPS_MASK;
ec487d1a
JR
1772 if (!dma_dom->domain.pt_root)
1773 goto free_dma_dom;
ec487d1a 1774
307d5851
JR
1775 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1776 IOVA_START_PFN, DMA_32BIT_PFN);
1777
81cd07b9
JR
1778 /* Initialize reserved ranges */
1779 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1780
2d4c515b
JR
1781 add_domain_to_list(&dma_dom->domain);
1782
ec487d1a
JR
1783 return dma_dom;
1784
1785free_dma_dom:
1786 dma_ops_domain_free(dma_dom);
1787
1788 return NULL;
1789}
1790
5b28df6f
JR
1791/*
1792 * little helper function to check whether a given protection domain is a
1793 * dma_ops domain
1794 */
1795static bool dma_ops_domain(struct protection_domain *domain)
1796{
1797 return domain->flags & PD_DMA_OPS_MASK;
1798}
1799
fd7b5535 1800static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
b20ac0d4 1801{
132bd68f 1802 u64 pte_root = 0;
ee6c2868 1803 u64 flags = 0;
863c74eb 1804
132bd68f
JR
1805 if (domain->mode != PAGE_MODE_NONE)
1806 pte_root = virt_to_phys(domain->pt_root);
1807
38ddf41b
JR
1808 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1809 << DEV_ENTRY_MODE_SHIFT;
1810 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
b20ac0d4 1811
ee6c2868
JR
1812 flags = amd_iommu_dev_table[devid].data[1];
1813
fd7b5535
JR
1814 if (ats)
1815 flags |= DTE_FLAG_IOTLB;
1816
52815b75
JR
1817 if (domain->flags & PD_IOMMUV2_MASK) {
1818 u64 gcr3 = __pa(domain->gcr3_tbl);
1819 u64 glx = domain->glx;
1820 u64 tmp;
1821
1822 pte_root |= DTE_FLAG_GV;
1823 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1824
1825 /* First mask out possible old values for GCR3 table */
1826 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1827 flags &= ~tmp;
1828
1829 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1830 flags &= ~tmp;
1831
1832 /* Encode GCR3 table into DTE */
1833 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1834 pte_root |= tmp;
1835
1836 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1837 flags |= tmp;
1838
1839 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1840 flags |= tmp;
1841 }
1842
ee6c2868
JR
1843 flags &= ~(0xffffUL);
1844 flags |= domain->id;
1845
1846 amd_iommu_dev_table[devid].data[1] = flags;
1847 amd_iommu_dev_table[devid].data[0] = pte_root;
15898bbc
JR
1848}
1849
1850static void clear_dte_entry(u16 devid)
1851{
15898bbc 1852 /* remove entry from the device table seen by the hardware */
cbf3ccd0
JR
1853 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1854 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
15898bbc
JR
1855
1856 amd_iommu_apply_erratum_63(devid);
7f760ddd
JR
1857}
1858
ec9e79ef
JR
1859static void do_attach(struct iommu_dev_data *dev_data,
1860 struct protection_domain *domain)
7f760ddd 1861{
7f760ddd 1862 struct amd_iommu *iommu;
e25bfb56 1863 u16 alias;
ec9e79ef 1864 bool ats;
fd7b5535 1865
ec9e79ef 1866 iommu = amd_iommu_rlookup_table[dev_data->devid];
e3156048 1867 alias = dev_data->alias;
ec9e79ef 1868 ats = dev_data->ats.enabled;
7f760ddd
JR
1869
1870 /* Update data structures */
1871 dev_data->domain = domain;
1872 list_add(&dev_data->list, &domain->dev_list);
7f760ddd
JR
1873
1874 /* Do reference counting */
1875 domain->dev_iommu[iommu->index] += 1;
1876 domain->dev_cnt += 1;
1877
e25bfb56
JR
1878 /* Update device table */
1879 set_dte_entry(dev_data->devid, domain, ats);
1880 if (alias != dev_data->devid)
9b1a12d2 1881 set_dte_entry(alias, domain, ats);
e25bfb56 1882
6c542047 1883 device_flush_dte(dev_data);
7f760ddd
JR
1884}
1885
ec9e79ef 1886static void do_detach(struct iommu_dev_data *dev_data)
7f760ddd 1887{
7f760ddd 1888 struct amd_iommu *iommu;
e25bfb56 1889 u16 alias;
7f760ddd 1890
5adad991
JR
1891 /*
1892 * First check if the device is still attached. It might already
1893 * be detached from its domain because the generic
1894 * iommu_detach_group code detached it and we try again here in
1895 * our alias handling.
1896 */
1897 if (!dev_data->domain)
1898 return;
1899
ec9e79ef 1900 iommu = amd_iommu_rlookup_table[dev_data->devid];
e3156048 1901 alias = dev_data->alias;
15898bbc
JR
1902
1903 /* decrease reference counters */
7f760ddd
JR
1904 dev_data->domain->dev_iommu[iommu->index] -= 1;
1905 dev_data->domain->dev_cnt -= 1;
1906
1907 /* Update data structures */
1908 dev_data->domain = NULL;
1909 list_del(&dev_data->list);
f62dda66 1910 clear_dte_entry(dev_data->devid);
e25bfb56
JR
1911 if (alias != dev_data->devid)
1912 clear_dte_entry(alias);
15898bbc 1913
7f760ddd 1914 /* Flush the DTE entry */
6c542047 1915 device_flush_dte(dev_data);
2b681faf
JR
1916}
1917
1918/*
1919 * If a device is not yet associated with a domain, this function does
1920 * assigns it visible for the hardware
1921 */
ec9e79ef 1922static int __attach_device(struct iommu_dev_data *dev_data,
15898bbc 1923 struct protection_domain *domain)
2b681faf 1924{
84fe6c19 1925 int ret;
657cbb6b 1926
272e4f99
JR
1927 /*
1928 * Must be called with IRQs disabled. Warn here to detect early
1929 * when its not.
1930 */
1931 WARN_ON(!irqs_disabled());
1932
2b681faf
JR
1933 /* lock domain */
1934 spin_lock(&domain->lock);
1935
397111ab 1936 ret = -EBUSY;
150952f9 1937 if (dev_data->domain != NULL)
397111ab 1938 goto out_unlock;
15898bbc 1939
397111ab 1940 /* Attach alias group root */
150952f9 1941 do_attach(dev_data, domain);
24100055 1942
84fe6c19
JL
1943 ret = 0;
1944
1945out_unlock:
1946
eba6ac60
JR
1947 /* ready */
1948 spin_unlock(&domain->lock);
15898bbc 1949
84fe6c19 1950 return ret;
0feae533 1951}
b20ac0d4 1952
52815b75
JR
1953
1954static void pdev_iommuv2_disable(struct pci_dev *pdev)
1955{
1956 pci_disable_ats(pdev);
1957 pci_disable_pri(pdev);
1958 pci_disable_pasid(pdev);
1959}
1960
6a113ddc
JR
1961/* FIXME: Change generic reset-function to do the same */
1962static int pri_reset_while_enabled(struct pci_dev *pdev)
1963{
1964 u16 control;
1965 int pos;
1966
46277b75 1967 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
6a113ddc
JR
1968 if (!pos)
1969 return -EINVAL;
1970
46277b75
JR
1971 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1972 control |= PCI_PRI_CTRL_RESET;
1973 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
6a113ddc
JR
1974
1975 return 0;
1976}
1977
52815b75
JR
1978static int pdev_iommuv2_enable(struct pci_dev *pdev)
1979{
6a113ddc
JR
1980 bool reset_enable;
1981 int reqs, ret;
1982
1983 /* FIXME: Hardcode number of outstanding requests for now */
1984 reqs = 32;
1985 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
1986 reqs = 1;
1987 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
52815b75
JR
1988
1989 /* Only allow access to user-accessible pages */
1990 ret = pci_enable_pasid(pdev, 0);
1991 if (ret)
1992 goto out_err;
1993
1994 /* First reset the PRI state of the device */
1995 ret = pci_reset_pri(pdev);
1996 if (ret)
1997 goto out_err;
1998
6a113ddc
JR
1999 /* Enable PRI */
2000 ret = pci_enable_pri(pdev, reqs);
52815b75
JR
2001 if (ret)
2002 goto out_err;
2003
6a113ddc
JR
2004 if (reset_enable) {
2005 ret = pri_reset_while_enabled(pdev);
2006 if (ret)
2007 goto out_err;
2008 }
2009
52815b75
JR
2010 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2011 if (ret)
2012 goto out_err;
2013
2014 return 0;
2015
2016out_err:
2017 pci_disable_pri(pdev);
2018 pci_disable_pasid(pdev);
2019
2020 return ret;
2021}
2022
c99afa25 2023/* FIXME: Move this to PCI code */
a3b93121 2024#define PCI_PRI_TLP_OFF (1 << 15)
c99afa25 2025
98f1ad25 2026static bool pci_pri_tlp_required(struct pci_dev *pdev)
c99afa25 2027{
a3b93121 2028 u16 status;
c99afa25
JR
2029 int pos;
2030
46277b75 2031 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
c99afa25
JR
2032 if (!pos)
2033 return false;
2034
a3b93121 2035 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
c99afa25 2036
a3b93121 2037 return (status & PCI_PRI_TLP_OFF) ? true : false;
c99afa25
JR
2038}
2039
407d733e 2040/*
df805abb 2041 * If a device is not yet associated with a domain, this function
407d733e
JR
2042 * assigns it visible for the hardware
2043 */
15898bbc
JR
2044static int attach_device(struct device *dev,
2045 struct protection_domain *domain)
0feae533 2046{
2bf9a0a1 2047 struct pci_dev *pdev;
ea61cddb 2048 struct iommu_dev_data *dev_data;
eba6ac60 2049 unsigned long flags;
15898bbc 2050 int ret;
eba6ac60 2051
ea61cddb
JR
2052 dev_data = get_dev_data(dev);
2053
2bf9a0a1
WZ
2054 if (!dev_is_pci(dev))
2055 goto skip_ats_check;
2056
2057 pdev = to_pci_dev(dev);
52815b75 2058 if (domain->flags & PD_IOMMUV2_MASK) {
02ca2021 2059 if (!dev_data->passthrough)
52815b75
JR
2060 return -EINVAL;
2061
02ca2021
JR
2062 if (dev_data->iommu_v2) {
2063 if (pdev_iommuv2_enable(pdev) != 0)
2064 return -EINVAL;
52815b75 2065
02ca2021
JR
2066 dev_data->ats.enabled = true;
2067 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2068 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2069 }
52815b75
JR
2070 } else if (amd_iommu_iotlb_sup &&
2071 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
ea61cddb
JR
2072 dev_data->ats.enabled = true;
2073 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2074 }
fd7b5535 2075
2bf9a0a1 2076skip_ats_check:
eba6ac60 2077 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
ec9e79ef 2078 ret = __attach_device(dev_data, domain);
b20ac0d4
JR
2079 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2080
0feae533
JR
2081 /*
2082 * We might boot into a crash-kernel here. The crashed kernel
2083 * left the caches in the IOMMU dirty. So we have to flush
2084 * here to evict all dirty stuff.
2085 */
17b124bf 2086 domain_flush_tlb_pde(domain);
15898bbc
JR
2087
2088 return ret;
b20ac0d4
JR
2089}
2090
355bf553
JR
2091/*
2092 * Removes a device from a protection domain (unlocked)
2093 */
ec9e79ef 2094static void __detach_device(struct iommu_dev_data *dev_data)
355bf553 2095{
2ca76279 2096 struct protection_domain *domain;
c4596114 2097
272e4f99
JR
2098 /*
2099 * Must be called with IRQs disabled. Warn here to detect early
2100 * when its not.
2101 */
2102 WARN_ON(!irqs_disabled());
2ca76279 2103
f34c73f5
JR
2104 if (WARN_ON(!dev_data->domain))
2105 return;
24100055 2106
2ca76279 2107 domain = dev_data->domain;
71f77580 2108
f1dd0a8b 2109 spin_lock(&domain->lock);
24100055 2110
150952f9 2111 do_detach(dev_data);
7f760ddd 2112
f1dd0a8b 2113 spin_unlock(&domain->lock);
355bf553
JR
2114}
2115
2116/*
2117 * Removes a device from a protection domain (with devtable_lock held)
2118 */
15898bbc 2119static void detach_device(struct device *dev)
355bf553 2120{
52815b75 2121 struct protection_domain *domain;
ea61cddb 2122 struct iommu_dev_data *dev_data;
355bf553
JR
2123 unsigned long flags;
2124
ec9e79ef 2125 dev_data = get_dev_data(dev);
52815b75 2126 domain = dev_data->domain;
ec9e79ef 2127
355bf553
JR
2128 /* lock device table */
2129 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
ec9e79ef 2130 __detach_device(dev_data);
355bf553 2131 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
fd7b5535 2132
2bf9a0a1
WZ
2133 if (!dev_is_pci(dev))
2134 return;
2135
02ca2021 2136 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
52815b75
JR
2137 pdev_iommuv2_disable(to_pci_dev(dev));
2138 else if (dev_data->ats.enabled)
ea61cddb 2139 pci_disable_ats(to_pci_dev(dev));
52815b75
JR
2140
2141 dev_data->ats.enabled = false;
355bf553 2142}
e275a2a0 2143
aafd8ba0 2144static int amd_iommu_add_device(struct device *dev)
e275a2a0 2145{
5abcdba4 2146 struct iommu_dev_data *dev_data;
07ee8694 2147 struct iommu_domain *domain;
e275a2a0 2148 struct amd_iommu *iommu;
7aba6cb9 2149 int ret, devid;
e275a2a0 2150
aafd8ba0 2151 if (!check_device(dev) || get_dev_data(dev))
98fc5a69 2152 return 0;
e275a2a0 2153
aafd8ba0 2154 devid = get_device_id(dev);
9ee35e4c 2155 if (devid < 0)
7aba6cb9
WZ
2156 return devid;
2157
aafd8ba0 2158 iommu = amd_iommu_rlookup_table[devid];
657cbb6b 2159
aafd8ba0 2160 ret = iommu_init_device(dev);
4d58b8a6
JR
2161 if (ret) {
2162 if (ret != -ENOTSUPP)
2163 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2164 dev_name(dev));
657cbb6b 2165
aafd8ba0 2166 iommu_ignore_device(dev);
343e9cac 2167 dev->archdata.dma_ops = &nommu_dma_ops;
aafd8ba0
JR
2168 goto out;
2169 }
2170 init_iommu_group(dev);
2c9195e9 2171
07ee8694 2172 dev_data = get_dev_data(dev);
2c9195e9 2173
4d58b8a6 2174 BUG_ON(!dev_data);
657cbb6b 2175
1e6a7b04 2176 if (iommu_pass_through || dev_data->iommu_v2)
07ee8694 2177 iommu_request_dm_for_dev(dev);
ac1534a5 2178
07ee8694
JR
2179 /* Domains are initialized for this device - have a look what we ended up with */
2180 domain = iommu_get_domain_for_dev(dev);
32302324 2181 if (domain->type == IOMMU_DOMAIN_IDENTITY)
07ee8694 2182 dev_data->passthrough = true;
32302324 2183 else
2c9195e9 2184 dev->archdata.dma_ops = &amd_iommu_dma_ops;
e275a2a0 2185
aafd8ba0 2186out:
e275a2a0
JR
2187 iommu_completion_wait(iommu);
2188
e275a2a0
JR
2189 return 0;
2190}
2191
aafd8ba0 2192static void amd_iommu_remove_device(struct device *dev)
8638c491 2193{
aafd8ba0 2194 struct amd_iommu *iommu;
7aba6cb9 2195 int devid;
aafd8ba0
JR
2196
2197 if (!check_device(dev))
2198 return;
2199
2200 devid = get_device_id(dev);
9ee35e4c 2201 if (devid < 0)
7aba6cb9
WZ
2202 return;
2203
aafd8ba0
JR
2204 iommu = amd_iommu_rlookup_table[devid];
2205
2206 iommu_uninit_device(dev);
2207 iommu_completion_wait(iommu);
8638c491
JR
2208}
2209
b097d11a
WZ
2210static struct iommu_group *amd_iommu_device_group(struct device *dev)
2211{
2212 if (dev_is_pci(dev))
2213 return pci_device_group(dev);
2214
2215 return acpihid_device_group(dev);
2216}
2217
431b2a20
JR
2218/*****************************************************************************
2219 *
2220 * The next functions belong to the dma_ops mapping/unmapping code.
2221 *
2222 *****************************************************************************/
2223
b1516a14
JR
2224static void __queue_flush(struct flush_queue *queue)
2225{
2226 struct protection_domain *domain;
2227 unsigned long flags;
2228 int idx;
2229
2230 /* First flush TLB of all known domains */
2231 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
2232 list_for_each_entry(domain, &amd_iommu_pd_list, list)
2233 domain_flush_tlb(domain);
2234 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
2235
2236 /* Wait until flushes have completed */
2237 domain_flush_complete(NULL);
2238
2239 for (idx = 0; idx < queue->next; ++idx) {
2240 struct flush_queue_entry *entry;
2241
2242 entry = queue->entries + idx;
2243
2244 free_iova_fast(&entry->dma_dom->iovad,
2245 entry->iova_pfn,
2246 entry->pages);
2247
2248 /* Not really necessary, just to make sure we catch any bugs */
2249 entry->dma_dom = NULL;
2250 }
2251
2252 queue->next = 0;
2253}
2254
281e8ccb 2255static void queue_flush_all(void)
bb279475
JR
2256{
2257 int cpu;
2258
bb279475
JR
2259 for_each_possible_cpu(cpu) {
2260 struct flush_queue *queue;
2261 unsigned long flags;
2262
2263 queue = per_cpu_ptr(&flush_queue, cpu);
2264 spin_lock_irqsave(&queue->lock, flags);
2265 if (queue->next > 0)
2266 __queue_flush(queue);
2267 spin_unlock_irqrestore(&queue->lock, flags);
2268 }
2269}
2270
281e8ccb
JR
2271static void queue_flush_timeout(unsigned long unsused)
2272{
2273 atomic_set(&queue_timer_on, 0);
2274 queue_flush_all();
2275}
2276
b1516a14
JR
2277static void queue_add(struct dma_ops_domain *dma_dom,
2278 unsigned long address, unsigned long pages)
2279{
2280 struct flush_queue_entry *entry;
2281 struct flush_queue *queue;
2282 unsigned long flags;
2283 int idx;
2284
2285 pages = __roundup_pow_of_two(pages);
2286 address >>= PAGE_SHIFT;
2287
2288 queue = get_cpu_ptr(&flush_queue);
2289 spin_lock_irqsave(&queue->lock, flags);
2290
2291 if (queue->next == FLUSH_QUEUE_SIZE)
2292 __queue_flush(queue);
2293
2294 idx = queue->next++;
2295 entry = queue->entries + idx;
2296
2297 entry->iova_pfn = address;
2298 entry->pages = pages;
2299 entry->dma_dom = dma_dom;
2300
2301 spin_unlock_irqrestore(&queue->lock, flags);
bb279475
JR
2302
2303 if (atomic_cmpxchg(&queue_timer_on, 0, 1) == 0)
2304 mod_timer(&queue_timer, jiffies + msecs_to_jiffies(10));
2305
b1516a14
JR
2306 put_cpu_ptr(&flush_queue);
2307}
2308
2309
431b2a20
JR
2310/*
2311 * In the dma_ops path we only have the struct device. This function
2312 * finds the corresponding IOMMU, the protection domain and the
2313 * requestor id for a given device.
2314 * If the device is not yet associated with a domain this is also done
2315 * in this function.
2316 */
94f6d190 2317static struct protection_domain *get_domain(struct device *dev)
b20ac0d4 2318{
94f6d190 2319 struct protection_domain *domain;
b20ac0d4 2320
f99c0f1c 2321 if (!check_device(dev))
94f6d190 2322 return ERR_PTR(-EINVAL);
b20ac0d4 2323
d26592a9 2324 domain = get_dev_data(dev)->domain;
0bb6e243 2325 if (!dma_ops_domain(domain))
94f6d190 2326 return ERR_PTR(-EBUSY);
f91ba190 2327
0bb6e243 2328 return domain;
b20ac0d4
JR
2329}
2330
04bfdd84
JR
2331static void update_device_table(struct protection_domain *domain)
2332{
492667da 2333 struct iommu_dev_data *dev_data;
04bfdd84 2334
3254de6b 2335 list_for_each_entry(dev_data, &domain->dev_list, list) {
ea61cddb 2336 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
3254de6b
JR
2337
2338 if (dev_data->devid == dev_data->alias)
2339 continue;
2340
2341 /* There is an alias, update device table entry for it */
2342 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2343 }
04bfdd84
JR
2344}
2345
2346static void update_domain(struct protection_domain *domain)
2347{
2348 if (!domain->updated)
2349 return;
2350
2351 update_device_table(domain);
17b124bf
JR
2352
2353 domain_flush_devices(domain);
2354 domain_flush_tlb_pde(domain);
04bfdd84
JR
2355
2356 domain->updated = false;
2357}
2358
f37f7f33
JR
2359static int dir2prot(enum dma_data_direction direction)
2360{
2361 if (direction == DMA_TO_DEVICE)
2362 return IOMMU_PROT_IR;
2363 else if (direction == DMA_FROM_DEVICE)
2364 return IOMMU_PROT_IW;
2365 else if (direction == DMA_BIDIRECTIONAL)
2366 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2367 else
2368 return 0;
2369}
431b2a20
JR
2370/*
2371 * This function contains common code for mapping of a physically
24f81160
JR
2372 * contiguous memory region into DMA address space. It is used by all
2373 * mapping functions provided with this IOMMU driver.
431b2a20
JR
2374 * Must be called with the domain lock held.
2375 */
cb76c322 2376static dma_addr_t __map_single(struct device *dev,
cb76c322
JR
2377 struct dma_ops_domain *dma_dom,
2378 phys_addr_t paddr,
2379 size_t size,
f37f7f33 2380 enum dma_data_direction direction,
832a90c3 2381 u64 dma_mask)
cb76c322
JR
2382{
2383 dma_addr_t offset = paddr & ~PAGE_MASK;
53812c11 2384 dma_addr_t address, start, ret;
cb76c322 2385 unsigned int pages;
518d9b45 2386 int prot = 0;
cb76c322
JR
2387 int i;
2388
e3c449f5 2389 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
cb76c322
JR
2390 paddr &= PAGE_MASK;
2391
256e4621 2392 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
266a3bd2
JR
2393 if (address == DMA_ERROR_CODE)
2394 goto out;
cb76c322 2395
f37f7f33 2396 prot = dir2prot(direction);
518d9b45 2397
cb76c322
JR
2398 start = address;
2399 for (i = 0; i < pages; ++i) {
518d9b45
JR
2400 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2401 PAGE_SIZE, prot, GFP_ATOMIC);
2402 if (ret)
53812c11
JR
2403 goto out_unmap;
2404
cb76c322
JR
2405 paddr += PAGE_SIZE;
2406 start += PAGE_SIZE;
2407 }
2408 address += offset;
2409
ab7032bb 2410 if (unlikely(amd_iommu_np_cache)) {
17b124bf 2411 domain_flush_pages(&dma_dom->domain, address, size);
ab7032bb
JR
2412 domain_flush_complete(&dma_dom->domain);
2413 }
270cab24 2414
cb76c322
JR
2415out:
2416 return address;
53812c11
JR
2417
2418out_unmap:
2419
2420 for (--i; i >= 0; --i) {
2421 start -= PAGE_SIZE;
518d9b45 2422 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
53812c11
JR
2423 }
2424
256e4621
JR
2425 domain_flush_tlb(&dma_dom->domain);
2426 domain_flush_complete(&dma_dom->domain);
2427
2428 dma_ops_free_iova(dma_dom, address, pages);
53812c11 2429
8fd524b3 2430 return DMA_ERROR_CODE;
cb76c322
JR
2431}
2432
431b2a20
JR
2433/*
2434 * Does the reverse of the __map_single function. Must be called with
2435 * the domain lock held too
2436 */
cd8c82e8 2437static void __unmap_single(struct dma_ops_domain *dma_dom,
cb76c322
JR
2438 dma_addr_t dma_addr,
2439 size_t size,
2440 int dir)
2441{
04e0463e 2442 dma_addr_t flush_addr;
cb76c322
JR
2443 dma_addr_t i, start;
2444 unsigned int pages;
2445
04e0463e 2446 flush_addr = dma_addr;
e3c449f5 2447 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
cb76c322
JR
2448 dma_addr &= PAGE_MASK;
2449 start = dma_addr;
2450
2451 for (i = 0; i < pages; ++i) {
518d9b45 2452 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
cb76c322
JR
2453 start += PAGE_SIZE;
2454 }
2455
b1516a14
JR
2456 if (amd_iommu_unmap_flush) {
2457 dma_ops_free_iova(dma_dom, dma_addr, pages);
2458 domain_flush_tlb(&dma_dom->domain);
2459 domain_flush_complete(&dma_dom->domain);
2460 } else {
2461 queue_add(dma_dom, dma_addr, pages);
2462 }
cb76c322
JR
2463}
2464
431b2a20
JR
2465/*
2466 * The exported map_single function for dma_ops.
2467 */
51491367
FT
2468static dma_addr_t map_page(struct device *dev, struct page *page,
2469 unsigned long offset, size_t size,
2470 enum dma_data_direction dir,
00085f1e 2471 unsigned long attrs)
4da70b9e 2472{
92d420ec 2473 phys_addr_t paddr = page_to_phys(page) + offset;
4da70b9e 2474 struct protection_domain *domain;
b3311b06 2475 struct dma_ops_domain *dma_dom;
832a90c3 2476 u64 dma_mask;
4da70b9e 2477
94f6d190
JR
2478 domain = get_domain(dev);
2479 if (PTR_ERR(domain) == -EINVAL)
4da70b9e 2480 return (dma_addr_t)paddr;
94f6d190
JR
2481 else if (IS_ERR(domain))
2482 return DMA_ERROR_CODE;
4da70b9e 2483
f99c0f1c 2484 dma_mask = *dev->dma_mask;
b3311b06 2485 dma_dom = to_dma_ops_domain(domain);
f99c0f1c 2486
b3311b06 2487 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
4da70b9e
JR
2488}
2489
431b2a20
JR
2490/*
2491 * The exported unmap_single function for dma_ops.
2492 */
51491367 2493static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
00085f1e 2494 enum dma_data_direction dir, unsigned long attrs)
4da70b9e 2495{
4da70b9e 2496 struct protection_domain *domain;
b3311b06 2497 struct dma_ops_domain *dma_dom;
4da70b9e 2498
94f6d190
JR
2499 domain = get_domain(dev);
2500 if (IS_ERR(domain))
5b28df6f
JR
2501 return;
2502
b3311b06
JR
2503 dma_dom = to_dma_ops_domain(domain);
2504
2505 __unmap_single(dma_dom, dma_addr, size, dir);
4da70b9e
JR
2506}
2507
80187fd3
JR
2508static int sg_num_pages(struct device *dev,
2509 struct scatterlist *sglist,
2510 int nelems)
2511{
2512 unsigned long mask, boundary_size;
2513 struct scatterlist *s;
2514 int i, npages = 0;
2515
2516 mask = dma_get_seg_boundary(dev);
2517 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2518 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2519
2520 for_each_sg(sglist, s, nelems, i) {
2521 int p, n;
2522
2523 s->dma_address = npages << PAGE_SHIFT;
2524 p = npages % boundary_size;
2525 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2526 if (p + n > boundary_size)
2527 npages += boundary_size - p;
2528 npages += n;
2529 }
2530
2531 return npages;
2532}
2533
431b2a20
JR
2534/*
2535 * The exported map_sg function for dma_ops (handles scatter-gather
2536 * lists).
2537 */
65b050ad 2538static int map_sg(struct device *dev, struct scatterlist *sglist,
80187fd3 2539 int nelems, enum dma_data_direction direction,
00085f1e 2540 unsigned long attrs)
65b050ad 2541{
80187fd3 2542 int mapped_pages = 0, npages = 0, prot = 0, i;
65b050ad 2543 struct protection_domain *domain;
80187fd3 2544 struct dma_ops_domain *dma_dom;
65b050ad 2545 struct scatterlist *s;
80187fd3 2546 unsigned long address;
832a90c3 2547 u64 dma_mask;
65b050ad 2548
94f6d190 2549 domain = get_domain(dev);
a0e191b2 2550 if (IS_ERR(domain))
94f6d190 2551 return 0;
dbcc112e 2552
b3311b06 2553 dma_dom = to_dma_ops_domain(domain);
832a90c3 2554 dma_mask = *dev->dma_mask;
65b050ad 2555
80187fd3
JR
2556 npages = sg_num_pages(dev, sglist, nelems);
2557
2558 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2559 if (address == DMA_ERROR_CODE)
2560 goto out_err;
2561
2562 prot = dir2prot(direction);
2563
2564 /* Map all sg entries */
65b050ad 2565 for_each_sg(sglist, s, nelems, i) {
80187fd3
JR
2566 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2567
2568 for (j = 0; j < pages; ++j) {
2569 unsigned long bus_addr, phys_addr;
2570 int ret;
65b050ad 2571
80187fd3
JR
2572 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2573 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2574 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2575 if (ret)
2576 goto out_unmap;
65b050ad 2577
80187fd3
JR
2578 mapped_pages += 1;
2579 }
65b050ad
JR
2580 }
2581
80187fd3
JR
2582 /* Everything is mapped - write the right values into s->dma_address */
2583 for_each_sg(sglist, s, nelems, i) {
2584 s->dma_address += address + s->offset;
2585 s->dma_length = s->length;
2586 }
2587
2588 return nelems;
2589
2590out_unmap:
2591 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2592 dev_name(dev), npages);
2593
2594 for_each_sg(sglist, s, nelems, i) {
2595 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2596
2597 for (j = 0; j < pages; ++j) {
2598 unsigned long bus_addr;
92d420ec 2599
80187fd3
JR
2600 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2601 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2602
2603 if (--mapped_pages)
2604 goto out_free_iova;
2605 }
65b050ad
JR
2606 }
2607
80187fd3
JR
2608out_free_iova:
2609 free_iova_fast(&dma_dom->iovad, address, npages);
2610
2611out_err:
92d420ec 2612 return 0;
65b050ad
JR
2613}
2614
431b2a20
JR
2615/*
2616 * The exported map_sg function for dma_ops (handles scatter-gather
2617 * lists).
2618 */
65b050ad 2619static void unmap_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e 2620 int nelems, enum dma_data_direction dir,
00085f1e 2621 unsigned long attrs)
65b050ad 2622{
65b050ad 2623 struct protection_domain *domain;
b3311b06 2624 struct dma_ops_domain *dma_dom;
80187fd3
JR
2625 unsigned long startaddr;
2626 int npages = 2;
65b050ad 2627
94f6d190
JR
2628 domain = get_domain(dev);
2629 if (IS_ERR(domain))
5b28df6f
JR
2630 return;
2631
80187fd3 2632 startaddr = sg_dma_address(sglist) & PAGE_MASK;
b3311b06 2633 dma_dom = to_dma_ops_domain(domain);
80187fd3
JR
2634 npages = sg_num_pages(dev, sglist, nelems);
2635
b3311b06 2636 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
65b050ad
JR
2637}
2638
431b2a20
JR
2639/*
2640 * The exported alloc_coherent function for dma_ops.
2641 */
5d8b53cf 2642static void *alloc_coherent(struct device *dev, size_t size,
baa676fc 2643 dma_addr_t *dma_addr, gfp_t flag,
00085f1e 2644 unsigned long attrs)
5d8b53cf 2645{
832a90c3 2646 u64 dma_mask = dev->coherent_dma_mask;
3b839a57 2647 struct protection_domain *domain;
b3311b06 2648 struct dma_ops_domain *dma_dom;
3b839a57 2649 struct page *page;
5d8b53cf 2650
94f6d190
JR
2651 domain = get_domain(dev);
2652 if (PTR_ERR(domain) == -EINVAL) {
3b839a57
JR
2653 page = alloc_pages(flag, get_order(size));
2654 *dma_addr = page_to_phys(page);
2655 return page_address(page);
94f6d190
JR
2656 } else if (IS_ERR(domain))
2657 return NULL;
5d8b53cf 2658
b3311b06 2659 dma_dom = to_dma_ops_domain(domain);
3b839a57 2660 size = PAGE_ALIGN(size);
f99c0f1c
JR
2661 dma_mask = dev->coherent_dma_mask;
2662 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2d0ec7a1 2663 flag |= __GFP_ZERO;
5d8b53cf 2664
3b839a57
JR
2665 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2666 if (!page) {
d0164adc 2667 if (!gfpflags_allow_blocking(flag))
3b839a57 2668 return NULL;
5d8b53cf 2669
3b839a57
JR
2670 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2671 get_order(size));
2672 if (!page)
2673 return NULL;
2674 }
5d8b53cf 2675
832a90c3
JR
2676 if (!dma_mask)
2677 dma_mask = *dev->dma_mask;
2678
b3311b06 2679 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
bda350db 2680 size, DMA_BIDIRECTIONAL, dma_mask);
5d8b53cf 2681
92d420ec 2682 if (*dma_addr == DMA_ERROR_CODE)
5b28df6f 2683 goto out_free;
5d8b53cf 2684
3b839a57 2685 return page_address(page);
5b28df6f
JR
2686
2687out_free:
2688
3b839a57
JR
2689 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2690 __free_pages(page, get_order(size));
5b28df6f
JR
2691
2692 return NULL;
5d8b53cf
JR
2693}
2694
431b2a20
JR
2695/*
2696 * The exported free_coherent function for dma_ops.
431b2a20 2697 */
5d8b53cf 2698static void free_coherent(struct device *dev, size_t size,
baa676fc 2699 void *virt_addr, dma_addr_t dma_addr,
00085f1e 2700 unsigned long attrs)
5d8b53cf 2701{
5d8b53cf 2702 struct protection_domain *domain;
b3311b06 2703 struct dma_ops_domain *dma_dom;
3b839a57 2704 struct page *page;
5d8b53cf 2705
3b839a57
JR
2706 page = virt_to_page(virt_addr);
2707 size = PAGE_ALIGN(size);
2708
94f6d190
JR
2709 domain = get_domain(dev);
2710 if (IS_ERR(domain))
5b28df6f
JR
2711 goto free_mem;
2712
b3311b06
JR
2713 dma_dom = to_dma_ops_domain(domain);
2714
2715 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
5d8b53cf 2716
5d8b53cf 2717free_mem:
3b839a57
JR
2718 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2719 __free_pages(page, get_order(size));
5d8b53cf
JR
2720}
2721
b39ba6ad
JR
2722/*
2723 * This function is called by the DMA layer to find out if we can handle a
2724 * particular device. It is part of the dma_ops.
2725 */
2726static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2727{
420aef8a 2728 return check_device(dev);
b39ba6ad
JR
2729}
2730
160c1d8e 2731static struct dma_map_ops amd_iommu_dma_ops = {
a639a8ee
JR
2732 .alloc = alloc_coherent,
2733 .free = free_coherent,
2734 .map_page = map_page,
2735 .unmap_page = unmap_page,
2736 .map_sg = map_sg,
2737 .unmap_sg = unmap_sg,
2738 .dma_supported = amd_iommu_dma_supported,
6631ee9d
JR
2739};
2740
81cd07b9
JR
2741static int init_reserved_iova_ranges(void)
2742{
2743 struct pci_dev *pdev = NULL;
2744 struct iova *val;
2745
2746 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2747 IOVA_START_PFN, DMA_32BIT_PFN);
2748
2749 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2750 &reserved_rbtree_key);
2751
2752 /* MSI memory range */
2753 val = reserve_iova(&reserved_iova_ranges,
2754 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2755 if (!val) {
2756 pr_err("Reserving MSI range failed\n");
2757 return -ENOMEM;
2758 }
2759
2760 /* HT memory range */
2761 val = reserve_iova(&reserved_iova_ranges,
2762 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2763 if (!val) {
2764 pr_err("Reserving HT range failed\n");
2765 return -ENOMEM;
2766 }
2767
2768 /*
2769 * Memory used for PCI resources
2770 * FIXME: Check whether we can reserve the PCI-hole completly
2771 */
2772 for_each_pci_dev(pdev) {
2773 int i;
2774
2775 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2776 struct resource *r = &pdev->resource[i];
2777
2778 if (!(r->flags & IORESOURCE_MEM))
2779 continue;
2780
2781 val = reserve_iova(&reserved_iova_ranges,
2782 IOVA_PFN(r->start),
2783 IOVA_PFN(r->end));
2784 if (!val) {
2785 pr_err("Reserve pci-resource range failed\n");
2786 return -ENOMEM;
2787 }
2788 }
2789 }
2790
2791 return 0;
2792}
2793
3a18404c 2794int __init amd_iommu_init_api(void)
27c2127a 2795{
c5b5da9c 2796 int ret, cpu, err = 0;
307d5851
JR
2797
2798 ret = iova_cache_get();
2799 if (ret)
2800 return ret;
9a4d3bf5 2801
81cd07b9
JR
2802 ret = init_reserved_iova_ranges();
2803 if (ret)
2804 return ret;
2805
c5b5da9c
JR
2806 for_each_possible_cpu(cpu) {
2807 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2808
2809 queue->entries = kzalloc(FLUSH_QUEUE_SIZE *
2810 sizeof(*queue->entries),
2811 GFP_KERNEL);
2812 if (!queue->entries)
2813 goto out_put_iova;
2814
2815 spin_lock_init(&queue->lock);
2816 }
2817
9a4d3bf5
WZ
2818 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2819 if (err)
2820 return err;
2821#ifdef CONFIG_ARM_AMBA
2822 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2823 if (err)
2824 return err;
2825#endif
0076cd3d
WZ
2826 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2827 if (err)
2828 return err;
9a4d3bf5 2829 return 0;
c5b5da9c
JR
2830
2831out_put_iova:
2832 for_each_possible_cpu(cpu) {
2833 struct flush_queue *queue = per_cpu_ptr(&flush_queue, cpu);
2834
2835 kfree(queue->entries);
2836 }
2837
2838 return -ENOMEM;
f5325094
JR
2839}
2840
6631ee9d
JR
2841int __init amd_iommu_init_dma_ops(void)
2842{
bb279475
JR
2843 setup_timer(&queue_timer, queue_flush_timeout, 0);
2844 atomic_set(&queue_timer_on, 0);
2845
32302324 2846 swiotlb = iommu_pass_through ? 1 : 0;
6631ee9d 2847 iommu_detected = 1;
6631ee9d 2848
52717828
JR
2849 /*
2850 * In case we don't initialize SWIOTLB (actually the common case
2851 * when AMD IOMMU is enabled), make sure there are global
2852 * dma_ops set as a fall-back for devices not handled by this
2853 * driver (for example non-PCI devices).
2854 */
2855 if (!swiotlb)
2856 dma_ops = &nommu_dma_ops;
2857
62410eeb
JR
2858 if (amd_iommu_unmap_flush)
2859 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2860 else
2861 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2862
6631ee9d 2863 return 0;
c5b5da9c 2864
6631ee9d 2865}
6d98cd80
JR
2866
2867/*****************************************************************************
2868 *
2869 * The following functions belong to the exported interface of AMD IOMMU
2870 *
2871 * This interface allows access to lower level functions of the IOMMU
2872 * like protection domain handling and assignement of devices to domains
2873 * which is not possible with the dma_ops interface.
2874 *
2875 *****************************************************************************/
2876
6d98cd80
JR
2877static void cleanup_domain(struct protection_domain *domain)
2878{
9b29d3c6 2879 struct iommu_dev_data *entry;
6d98cd80 2880 unsigned long flags;
6d98cd80
JR
2881
2882 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2883
9b29d3c6
JR
2884 while (!list_empty(&domain->dev_list)) {
2885 entry = list_first_entry(&domain->dev_list,
2886 struct iommu_dev_data, list);
2887 __detach_device(entry);
492667da 2888 }
6d98cd80
JR
2889
2890 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2891}
2892
2650815f
JR
2893static void protection_domain_free(struct protection_domain *domain)
2894{
2895 if (!domain)
2896 return;
2897
aeb26f55
JR
2898 del_domain_from_list(domain);
2899
2650815f
JR
2900 if (domain->id)
2901 domain_id_free(domain->id);
2902
2903 kfree(domain);
2904}
2905
7a5a566e
JR
2906static int protection_domain_init(struct protection_domain *domain)
2907{
2908 spin_lock_init(&domain->lock);
2909 mutex_init(&domain->api_lock);
2910 domain->id = domain_id_alloc();
2911 if (!domain->id)
2912 return -ENOMEM;
2913 INIT_LIST_HEAD(&domain->dev_list);
2914
2915 return 0;
2916}
2917
2650815f 2918static struct protection_domain *protection_domain_alloc(void)
c156e347
JR
2919{
2920 struct protection_domain *domain;
2921
2922 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2923 if (!domain)
2650815f 2924 return NULL;
c156e347 2925
7a5a566e 2926 if (protection_domain_init(domain))
2650815f
JR
2927 goto out_err;
2928
aeb26f55
JR
2929 add_domain_to_list(domain);
2930
2650815f
JR
2931 return domain;
2932
2933out_err:
2934 kfree(domain);
2935
2936 return NULL;
2937}
2938
3f4b87b9 2939static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2650815f 2940{
3f4b87b9 2941 struct protection_domain *pdomain;
0bb6e243 2942 struct dma_ops_domain *dma_domain;
2650815f 2943
0bb6e243
JR
2944 switch (type) {
2945 case IOMMU_DOMAIN_UNMANAGED:
2946 pdomain = protection_domain_alloc();
2947 if (!pdomain)
2948 return NULL;
c156e347 2949
0bb6e243
JR
2950 pdomain->mode = PAGE_MODE_3_LEVEL;
2951 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2952 if (!pdomain->pt_root) {
2953 protection_domain_free(pdomain);
2954 return NULL;
2955 }
c156e347 2956
0bb6e243
JR
2957 pdomain->domain.geometry.aperture_start = 0;
2958 pdomain->domain.geometry.aperture_end = ~0ULL;
2959 pdomain->domain.geometry.force_aperture = true;
0ff64f80 2960
0bb6e243
JR
2961 break;
2962 case IOMMU_DOMAIN_DMA:
2963 dma_domain = dma_ops_domain_alloc();
2964 if (!dma_domain) {
2965 pr_err("AMD-Vi: Failed to allocate\n");
2966 return NULL;
2967 }
2968 pdomain = &dma_domain->domain;
2969 break;
07f643a3
JR
2970 case IOMMU_DOMAIN_IDENTITY:
2971 pdomain = protection_domain_alloc();
2972 if (!pdomain)
2973 return NULL;
c156e347 2974
07f643a3
JR
2975 pdomain->mode = PAGE_MODE_NONE;
2976 break;
0bb6e243
JR
2977 default:
2978 return NULL;
2979 }
c156e347 2980
3f4b87b9 2981 return &pdomain->domain;
c156e347
JR
2982}
2983
3f4b87b9 2984static void amd_iommu_domain_free(struct iommu_domain *dom)
98383fc3 2985{
3f4b87b9 2986 struct protection_domain *domain;
cda7005b 2987 struct dma_ops_domain *dma_dom;
98383fc3 2988
3f4b87b9
JR
2989 domain = to_pdomain(dom);
2990
98383fc3
JR
2991 if (domain->dev_cnt > 0)
2992 cleanup_domain(domain);
2993
2994 BUG_ON(domain->dev_cnt != 0);
2995
cda7005b
JR
2996 if (!dom)
2997 return;
98383fc3 2998
cda7005b
JR
2999 switch (dom->type) {
3000 case IOMMU_DOMAIN_DMA:
281e8ccb
JR
3001 /*
3002 * First make sure the domain is no longer referenced from the
3003 * flush queue
3004 */
3005 queue_flush_all();
3006
3007 /* Now release the domain */
b3311b06 3008 dma_dom = to_dma_ops_domain(domain);
cda7005b
JR
3009 dma_ops_domain_free(dma_dom);
3010 break;
3011 default:
3012 if (domain->mode != PAGE_MODE_NONE)
3013 free_pagetable(domain);
52815b75 3014
cda7005b
JR
3015 if (domain->flags & PD_IOMMUV2_MASK)
3016 free_gcr3_table(domain);
3017
3018 protection_domain_free(domain);
3019 break;
3020 }
98383fc3
JR
3021}
3022
684f2888
JR
3023static void amd_iommu_detach_device(struct iommu_domain *dom,
3024 struct device *dev)
3025{
657cbb6b 3026 struct iommu_dev_data *dev_data = dev->archdata.iommu;
684f2888 3027 struct amd_iommu *iommu;
7aba6cb9 3028 int devid;
684f2888 3029
98fc5a69 3030 if (!check_device(dev))
684f2888
JR
3031 return;
3032
98fc5a69 3033 devid = get_device_id(dev);
9ee35e4c 3034 if (devid < 0)
7aba6cb9 3035 return;
684f2888 3036
657cbb6b 3037 if (dev_data->domain != NULL)
15898bbc 3038 detach_device(dev);
684f2888
JR
3039
3040 iommu = amd_iommu_rlookup_table[devid];
3041 if (!iommu)
3042 return;
3043
d98de49a
SS
3044#ifdef CONFIG_IRQ_REMAP
3045 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3046 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3047 dev_data->use_vapic = 0;
3048#endif
3049
684f2888
JR
3050 iommu_completion_wait(iommu);
3051}
3052
01106066
JR
3053static int amd_iommu_attach_device(struct iommu_domain *dom,
3054 struct device *dev)
3055{
3f4b87b9 3056 struct protection_domain *domain = to_pdomain(dom);
657cbb6b 3057 struct iommu_dev_data *dev_data;
01106066 3058 struct amd_iommu *iommu;
15898bbc 3059 int ret;
01106066 3060
98fc5a69 3061 if (!check_device(dev))
01106066
JR
3062 return -EINVAL;
3063
657cbb6b
JR
3064 dev_data = dev->archdata.iommu;
3065
f62dda66 3066 iommu = amd_iommu_rlookup_table[dev_data->devid];
01106066
JR
3067 if (!iommu)
3068 return -EINVAL;
3069
657cbb6b 3070 if (dev_data->domain)
15898bbc 3071 detach_device(dev);
01106066 3072
15898bbc 3073 ret = attach_device(dev, domain);
01106066 3074
d98de49a
SS
3075#ifdef CONFIG_IRQ_REMAP
3076 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3077 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3078 dev_data->use_vapic = 1;
3079 else
3080 dev_data->use_vapic = 0;
3081 }
3082#endif
3083
01106066
JR
3084 iommu_completion_wait(iommu);
3085
15898bbc 3086 return ret;
01106066
JR
3087}
3088
468e2366 3089static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
5009065d 3090 phys_addr_t paddr, size_t page_size, int iommu_prot)
c6229ca6 3091{
3f4b87b9 3092 struct protection_domain *domain = to_pdomain(dom);
c6229ca6
JR
3093 int prot = 0;
3094 int ret;
3095
132bd68f
JR
3096 if (domain->mode == PAGE_MODE_NONE)
3097 return -EINVAL;
3098
c6229ca6
JR
3099 if (iommu_prot & IOMMU_READ)
3100 prot |= IOMMU_PROT_IR;
3101 if (iommu_prot & IOMMU_WRITE)
3102 prot |= IOMMU_PROT_IW;
3103
5d214fe6 3104 mutex_lock(&domain->api_lock);
b911b89b 3105 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
5d214fe6
JR
3106 mutex_unlock(&domain->api_lock);
3107
795e74f7 3108 return ret;
c6229ca6
JR
3109}
3110
5009065d
OBC
3111static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3112 size_t page_size)
eb74ff6c 3113{
3f4b87b9 3114 struct protection_domain *domain = to_pdomain(dom);
5009065d 3115 size_t unmap_size;
eb74ff6c 3116
132bd68f
JR
3117 if (domain->mode == PAGE_MODE_NONE)
3118 return -EINVAL;
3119
5d214fe6 3120 mutex_lock(&domain->api_lock);
468e2366 3121 unmap_size = iommu_unmap_page(domain, iova, page_size);
795e74f7 3122 mutex_unlock(&domain->api_lock);
eb74ff6c 3123
17b124bf 3124 domain_flush_tlb_pde(domain);
5d214fe6 3125
5009065d 3126 return unmap_size;
eb74ff6c
JR
3127}
3128
645c4c8d 3129static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
bb5547ac 3130 dma_addr_t iova)
645c4c8d 3131{
3f4b87b9 3132 struct protection_domain *domain = to_pdomain(dom);
3039ca1b 3133 unsigned long offset_mask, pte_pgsize;
f03152bb 3134 u64 *pte, __pte;
645c4c8d 3135
132bd68f
JR
3136 if (domain->mode == PAGE_MODE_NONE)
3137 return iova;
3138
3039ca1b 3139 pte = fetch_pte(domain, iova, &pte_pgsize);
645c4c8d 3140
a6d41a40 3141 if (!pte || !IOMMU_PTE_PRESENT(*pte))
645c4c8d
JR
3142 return 0;
3143
b24b1b63
JR
3144 offset_mask = pte_pgsize - 1;
3145 __pte = *pte & PM_ADDR_MASK;
645c4c8d 3146
b24b1b63 3147 return (__pte & ~offset_mask) | (iova & offset_mask);
645c4c8d
JR
3148}
3149
ab636481 3150static bool amd_iommu_capable(enum iommu_cap cap)
dbb9fd86 3151{
80a506b8
JR
3152 switch (cap) {
3153 case IOMMU_CAP_CACHE_COHERENCY:
ab636481 3154 return true;
bdddadcb 3155 case IOMMU_CAP_INTR_REMAP:
ab636481 3156 return (irq_remapping_enabled == 1);
cfdeec22
WD
3157 case IOMMU_CAP_NOEXEC:
3158 return false;
80a506b8
JR
3159 }
3160
ab636481 3161 return false;
dbb9fd86
SY
3162}
3163
35cf248f
JR
3164static void amd_iommu_get_dm_regions(struct device *dev,
3165 struct list_head *head)
3166{
3167 struct unity_map_entry *entry;
7aba6cb9 3168 int devid;
35cf248f
JR
3169
3170 devid = get_device_id(dev);
9ee35e4c 3171 if (devid < 0)
7aba6cb9 3172 return;
35cf248f
JR
3173
3174 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
3175 struct iommu_dm_region *region;
3176
3177 if (devid < entry->devid_start || devid > entry->devid_end)
3178 continue;
3179
3180 region = kzalloc(sizeof(*region), GFP_KERNEL);
3181 if (!region) {
3182 pr_err("Out of memory allocating dm-regions for %s\n",
3183 dev_name(dev));
3184 return;
3185 }
3186
3187 region->start = entry->address_start;
3188 region->length = entry->address_end - entry->address_start;
3189 if (entry->prot & IOMMU_PROT_IR)
3190 region->prot |= IOMMU_READ;
3191 if (entry->prot & IOMMU_PROT_IW)
3192 region->prot |= IOMMU_WRITE;
3193
3194 list_add_tail(&region->list, head);
3195 }
3196}
3197
3198static void amd_iommu_put_dm_regions(struct device *dev,
3199 struct list_head *head)
3200{
3201 struct iommu_dm_region *entry, *next;
3202
3203 list_for_each_entry_safe(entry, next, head, list)
3204 kfree(entry);
3205}
3206
8d54d6c8
JR
3207static void amd_iommu_apply_dm_region(struct device *dev,
3208 struct iommu_domain *domain,
3209 struct iommu_dm_region *region)
3210{
b3311b06 3211 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
8d54d6c8
JR
3212 unsigned long start, end;
3213
3214 start = IOVA_PFN(region->start);
3215 end = IOVA_PFN(region->start + region->length);
3216
3217 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3218}
3219
b0119e87 3220const struct iommu_ops amd_iommu_ops = {
ab636481 3221 .capable = amd_iommu_capable,
3f4b87b9
JR
3222 .domain_alloc = amd_iommu_domain_alloc,
3223 .domain_free = amd_iommu_domain_free,
26961efe
JR
3224 .attach_dev = amd_iommu_attach_device,
3225 .detach_dev = amd_iommu_detach_device,
468e2366
JR
3226 .map = amd_iommu_map,
3227 .unmap = amd_iommu_unmap,
315786eb 3228 .map_sg = default_iommu_map_sg,
26961efe 3229 .iova_to_phys = amd_iommu_iova_to_phys,
aafd8ba0
JR
3230 .add_device = amd_iommu_add_device,
3231 .remove_device = amd_iommu_remove_device,
b097d11a 3232 .device_group = amd_iommu_device_group,
35cf248f
JR
3233 .get_dm_regions = amd_iommu_get_dm_regions,
3234 .put_dm_regions = amd_iommu_put_dm_regions,
8d54d6c8 3235 .apply_dm_region = amd_iommu_apply_dm_region,
aa3de9c0 3236 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
26961efe
JR
3237};
3238
0feae533
JR
3239/*****************************************************************************
3240 *
3241 * The next functions do a basic initialization of IOMMU for pass through
3242 * mode
3243 *
3244 * In passthrough mode the IOMMU is initialized and enabled but not used for
3245 * DMA-API translation.
3246 *
3247 *****************************************************************************/
3248
72e1dcc4
JR
3249/* IOMMUv2 specific functions */
3250int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3251{
3252 return atomic_notifier_chain_register(&ppr_notifier, nb);
3253}
3254EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3255
3256int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3257{
3258 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3259}
3260EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
132bd68f
JR
3261
3262void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3263{
3f4b87b9 3264 struct protection_domain *domain = to_pdomain(dom);
132bd68f
JR
3265 unsigned long flags;
3266
3267 spin_lock_irqsave(&domain->lock, flags);
3268
3269 /* Update data structure */
3270 domain->mode = PAGE_MODE_NONE;
3271 domain->updated = true;
3272
3273 /* Make changes visible to IOMMUs */
3274 update_domain(domain);
3275
3276 /* Page-table is not visible to IOMMU anymore, so free it */
3277 free_pagetable(domain);
3278
3279 spin_unlock_irqrestore(&domain->lock, flags);
3280}
3281EXPORT_SYMBOL(amd_iommu_domain_direct_map);
52815b75
JR
3282
3283int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3284{
3f4b87b9 3285 struct protection_domain *domain = to_pdomain(dom);
52815b75
JR
3286 unsigned long flags;
3287 int levels, ret;
3288
3289 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3290 return -EINVAL;
3291
3292 /* Number of GCR3 table levels required */
3293 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3294 levels += 1;
3295
3296 if (levels > amd_iommu_max_glx_val)
3297 return -EINVAL;
3298
3299 spin_lock_irqsave(&domain->lock, flags);
3300
3301 /*
3302 * Save us all sanity checks whether devices already in the
3303 * domain support IOMMUv2. Just force that the domain has no
3304 * devices attached when it is switched into IOMMUv2 mode.
3305 */
3306 ret = -EBUSY;
3307 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3308 goto out;
3309
3310 ret = -ENOMEM;
3311 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3312 if (domain->gcr3_tbl == NULL)
3313 goto out;
3314
3315 domain->glx = levels;
3316 domain->flags |= PD_IOMMUV2_MASK;
3317 domain->updated = true;
3318
3319 update_domain(domain);
3320
3321 ret = 0;
3322
3323out:
3324 spin_unlock_irqrestore(&domain->lock, flags);
3325
3326 return ret;
3327}
3328EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
22e266c7
JR
3329
3330static int __flush_pasid(struct protection_domain *domain, int pasid,
3331 u64 address, bool size)
3332{
3333 struct iommu_dev_data *dev_data;
3334 struct iommu_cmd cmd;
3335 int i, ret;
3336
3337 if (!(domain->flags & PD_IOMMUV2_MASK))
3338 return -EINVAL;
3339
3340 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3341
3342 /*
3343 * IOMMU TLB needs to be flushed before Device TLB to
3344 * prevent device TLB refill from IOMMU TLB
3345 */
3346 for (i = 0; i < amd_iommus_present; ++i) {
3347 if (domain->dev_iommu[i] == 0)
3348 continue;
3349
3350 ret = iommu_queue_command(amd_iommus[i], &cmd);
3351 if (ret != 0)
3352 goto out;
3353 }
3354
3355 /* Wait until IOMMU TLB flushes are complete */
3356 domain_flush_complete(domain);
3357
3358 /* Now flush device TLBs */
3359 list_for_each_entry(dev_data, &domain->dev_list, list) {
3360 struct amd_iommu *iommu;
3361 int qdep;
3362
1c1cc454
JR
3363 /*
3364 There might be non-IOMMUv2 capable devices in an IOMMUv2
3365 * domain.
3366 */
3367 if (!dev_data->ats.enabled)
3368 continue;
22e266c7
JR
3369
3370 qdep = dev_data->ats.qdep;
3371 iommu = amd_iommu_rlookup_table[dev_data->devid];
3372
3373 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3374 qdep, address, size);
3375
3376 ret = iommu_queue_command(iommu, &cmd);
3377 if (ret != 0)
3378 goto out;
3379 }
3380
3381 /* Wait until all device TLBs are flushed */
3382 domain_flush_complete(domain);
3383
3384 ret = 0;
3385
3386out:
3387
3388 return ret;
3389}
3390
3391static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3392 u64 address)
3393{
3394 return __flush_pasid(domain, pasid, address, false);
3395}
3396
3397int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3398 u64 address)
3399{
3f4b87b9 3400 struct protection_domain *domain = to_pdomain(dom);
22e266c7
JR
3401 unsigned long flags;
3402 int ret;
3403
3404 spin_lock_irqsave(&domain->lock, flags);
3405 ret = __amd_iommu_flush_page(domain, pasid, address);
3406 spin_unlock_irqrestore(&domain->lock, flags);
3407
3408 return ret;
3409}
3410EXPORT_SYMBOL(amd_iommu_flush_page);
3411
3412static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3413{
3414 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3415 true);
3416}
3417
3418int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3419{
3f4b87b9 3420 struct protection_domain *domain = to_pdomain(dom);
22e266c7
JR
3421 unsigned long flags;
3422 int ret;
3423
3424 spin_lock_irqsave(&domain->lock, flags);
3425 ret = __amd_iommu_flush_tlb(domain, pasid);
3426 spin_unlock_irqrestore(&domain->lock, flags);
3427
3428 return ret;
3429}
3430EXPORT_SYMBOL(amd_iommu_flush_tlb);
3431
b16137b1
JR
3432static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3433{
3434 int index;
3435 u64 *pte;
3436
3437 while (true) {
3438
3439 index = (pasid >> (9 * level)) & 0x1ff;
3440 pte = &root[index];
3441
3442 if (level == 0)
3443 break;
3444
3445 if (!(*pte & GCR3_VALID)) {
3446 if (!alloc)
3447 return NULL;
3448
3449 root = (void *)get_zeroed_page(GFP_ATOMIC);
3450 if (root == NULL)
3451 return NULL;
3452
3453 *pte = __pa(root) | GCR3_VALID;
3454 }
3455
3456 root = __va(*pte & PAGE_MASK);
3457
3458 level -= 1;
3459 }
3460
3461 return pte;
3462}
3463
3464static int __set_gcr3(struct protection_domain *domain, int pasid,
3465 unsigned long cr3)
3466{
3467 u64 *pte;
3468
3469 if (domain->mode != PAGE_MODE_NONE)
3470 return -EINVAL;
3471
3472 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3473 if (pte == NULL)
3474 return -ENOMEM;
3475
3476 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3477
3478 return __amd_iommu_flush_tlb(domain, pasid);
3479}
3480
3481static int __clear_gcr3(struct protection_domain *domain, int pasid)
3482{
3483 u64 *pte;
3484
3485 if (domain->mode != PAGE_MODE_NONE)
3486 return -EINVAL;
3487
3488 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3489 if (pte == NULL)
3490 return 0;
3491
3492 *pte = 0;
3493
3494 return __amd_iommu_flush_tlb(domain, pasid);
3495}
3496
3497int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3498 unsigned long cr3)
3499{
3f4b87b9 3500 struct protection_domain *domain = to_pdomain(dom);
b16137b1
JR
3501 unsigned long flags;
3502 int ret;
3503
3504 spin_lock_irqsave(&domain->lock, flags);
3505 ret = __set_gcr3(domain, pasid, cr3);
3506 spin_unlock_irqrestore(&domain->lock, flags);
3507
3508 return ret;
3509}
3510EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3511
3512int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3513{
3f4b87b9 3514 struct protection_domain *domain = to_pdomain(dom);
b16137b1
JR
3515 unsigned long flags;
3516 int ret;
3517
3518 spin_lock_irqsave(&domain->lock, flags);
3519 ret = __clear_gcr3(domain, pasid);
3520 spin_unlock_irqrestore(&domain->lock, flags);
3521
3522 return ret;
3523}
3524EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
c99afa25
JR
3525
3526int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3527 int status, int tag)
3528{
3529 struct iommu_dev_data *dev_data;
3530 struct amd_iommu *iommu;
3531 struct iommu_cmd cmd;
3532
3533 dev_data = get_dev_data(&pdev->dev);
3534 iommu = amd_iommu_rlookup_table[dev_data->devid];
3535
3536 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3537 tag, dev_data->pri_tlp);
3538
3539 return iommu_queue_command(iommu, &cmd);
3540}
3541EXPORT_SYMBOL(amd_iommu_complete_ppr);
f3572db8
JR
3542
3543struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3544{
3f4b87b9 3545 struct protection_domain *pdomain;
f3572db8 3546
3f4b87b9
JR
3547 pdomain = get_domain(&pdev->dev);
3548 if (IS_ERR(pdomain))
f3572db8
JR
3549 return NULL;
3550
3551 /* Only return IOMMUv2 domains */
3f4b87b9 3552 if (!(pdomain->flags & PD_IOMMUV2_MASK))
f3572db8
JR
3553 return NULL;
3554
3f4b87b9 3555 return &pdomain->domain;
f3572db8
JR
3556}
3557EXPORT_SYMBOL(amd_iommu_get_v2_domain);
6a113ddc
JR
3558
3559void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3560{
3561 struct iommu_dev_data *dev_data;
3562
3563 if (!amd_iommu_v2_supported())
3564 return;
3565
3566 dev_data = get_dev_data(&pdev->dev);
3567 dev_data->errata |= (1 << erratum);
3568}
3569EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
52efdb89
JR
3570
3571int amd_iommu_device_info(struct pci_dev *pdev,
3572 struct amd_iommu_device_info *info)
3573{
3574 int max_pasids;
3575 int pos;
3576
3577 if (pdev == NULL || info == NULL)
3578 return -EINVAL;
3579
3580 if (!amd_iommu_v2_supported())
3581 return -EINVAL;
3582
3583 memset(info, 0, sizeof(*info));
3584
3585 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3586 if (pos)
3587 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3588
3589 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3590 if (pos)
3591 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3592
3593 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3594 if (pos) {
3595 int features;
3596
3597 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3598 max_pasids = min(max_pasids, (1 << 20));
3599
3600 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3601 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3602
3603 features = pci_pasid_features(pdev);
3604 if (features & PCI_PASID_CAP_EXEC)
3605 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3606 if (features & PCI_PASID_CAP_PRIV)
3607 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3608 }
3609
3610 return 0;
3611}
3612EXPORT_SYMBOL(amd_iommu_device_info);
2b324506
JR
3613
3614#ifdef CONFIG_IRQ_REMAP
3615
3616/*****************************************************************************
3617 *
3618 * Interrupt Remapping Implementation
3619 *
3620 *****************************************************************************/
3621
7c71d306
JL
3622static struct irq_chip amd_ir_chip;
3623
2b324506
JR
3624#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3625#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3626#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3627#define DTE_IRQ_REMAP_ENABLE 1ULL
3628
3629static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3630{
3631 u64 dte;
3632
3633 dte = amd_iommu_dev_table[devid].data[2];
3634 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3635 dte |= virt_to_phys(table->table);
3636 dte |= DTE_IRQ_REMAP_INTCTL;
3637 dte |= DTE_IRQ_TABLE_LEN;
3638 dte |= DTE_IRQ_REMAP_ENABLE;
3639
3640 amd_iommu_dev_table[devid].data[2] = dte;
3641}
3642
2b324506
JR
3643static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3644{
3645 struct irq_remap_table *table = NULL;
3646 struct amd_iommu *iommu;
3647 unsigned long flags;
3648 u16 alias;
3649
3650 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3651
3652 iommu = amd_iommu_rlookup_table[devid];
3653 if (!iommu)
3654 goto out_unlock;
3655
3656 table = irq_lookup_table[devid];
3657 if (table)
09284b9c 3658 goto out_unlock;
2b324506
JR
3659
3660 alias = amd_iommu_alias_table[devid];
3661 table = irq_lookup_table[alias];
3662 if (table) {
3663 irq_lookup_table[devid] = table;
3664 set_dte_irq_entry(devid, table);
3665 iommu_flush_dte(iommu, devid);
3666 goto out;
3667 }
3668
3669 /* Nothing there yet, allocate new irq remapping table */
3670 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3671 if (!table)
09284b9c 3672 goto out_unlock;
2b324506 3673
197887f0
JR
3674 /* Initialize table spin-lock */
3675 spin_lock_init(&table->lock);
3676
2b324506
JR
3677 if (ioapic)
3678 /* Keep the first 32 indexes free for IOAPIC interrupts */
3679 table->min_index = 32;
3680
3681 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3682 if (!table->table) {
3683 kfree(table);
821f0f68 3684 table = NULL;
09284b9c 3685 goto out_unlock;
2b324506
JR
3686 }
3687
77bdab46
SS
3688 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3689 memset(table->table, 0,
3690 MAX_IRQS_PER_TABLE * sizeof(u32));
3691 else
3692 memset(table->table, 0,
3693 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
2b324506
JR
3694
3695 if (ioapic) {
3696 int i;
3697
3698 for (i = 0; i < 32; ++i)
77bdab46 3699 iommu->irte_ops->set_allocated(table, i);
2b324506
JR
3700 }
3701
3702 irq_lookup_table[devid] = table;
3703 set_dte_irq_entry(devid, table);
3704 iommu_flush_dte(iommu, devid);
3705 if (devid != alias) {
3706 irq_lookup_table[alias] = table;
e028a9e6 3707 set_dte_irq_entry(alias, table);
2b324506
JR
3708 iommu_flush_dte(iommu, alias);
3709 }
3710
3711out:
3712 iommu_completion_wait(iommu);
3713
3714out_unlock:
3715 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3716
3717 return table;
3718}
3719
3c3d4f90 3720static int alloc_irq_index(u16 devid, int count)
2b324506
JR
3721{
3722 struct irq_remap_table *table;
3723 unsigned long flags;
3724 int index, c;
77bdab46
SS
3725 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3726
3727 if (!iommu)
3728 return -ENODEV;
2b324506
JR
3729
3730 table = get_irq_table(devid, false);
3731 if (!table)
3732 return -ENODEV;
3733
3734 spin_lock_irqsave(&table->lock, flags);
3735
3736 /* Scan table for free entries */
3737 for (c = 0, index = table->min_index;
3738 index < MAX_IRQS_PER_TABLE;
3739 ++index) {
77bdab46 3740 if (!iommu->irte_ops->is_allocated(table, index))
2b324506
JR
3741 c += 1;
3742 else
3743 c = 0;
3744
3745 if (c == count) {
2b324506 3746 for (; c != 0; --c)
77bdab46 3747 iommu->irte_ops->set_allocated(table, index - c + 1);
2b324506
JR
3748
3749 index -= count - 1;
2b324506
JR
3750 goto out;
3751 }
3752 }
3753
3754 index = -ENOSPC;
3755
3756out:
3757 spin_unlock_irqrestore(&table->lock, flags);
3758
3759 return index;
3760}
3761
b9fc6b56
SS
3762static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3763 struct amd_ir_data *data)
2b324506
JR
3764{
3765 struct irq_remap_table *table;
3766 struct amd_iommu *iommu;
3767 unsigned long flags;
880ac60e 3768 struct irte_ga *entry;
2b324506
JR
3769
3770 iommu = amd_iommu_rlookup_table[devid];
3771 if (iommu == NULL)
3772 return -EINVAL;
3773
3774 table = get_irq_table(devid, false);
3775 if (!table)
3776 return -ENOMEM;
3777
3778 spin_lock_irqsave(&table->lock, flags);
880ac60e
SS
3779
3780 entry = (struct irte_ga *)table->table;
3781 entry = &entry[index];
3782 entry->lo.fields_remap.valid = 0;
3783 entry->hi.val = irte->hi.val;
3784 entry->lo.val = irte->lo.val;
3785 entry->lo.fields_remap.valid = 1;
b9fc6b56
SS
3786 if (data)
3787 data->ref = entry;
880ac60e
SS
3788
3789 spin_unlock_irqrestore(&table->lock, flags);
3790
3791 iommu_flush_irt(iommu, devid);
3792 iommu_completion_wait(iommu);
3793
3794 return 0;
3795}
3796
3797static int modify_irte(u16 devid, int index, union irte *irte)
2b324506
JR
3798{
3799 struct irq_remap_table *table;
3800 struct amd_iommu *iommu;
3801 unsigned long flags;
3802
3803 iommu = amd_iommu_rlookup_table[devid];
3804 if (iommu == NULL)
3805 return -EINVAL;
3806
3807 table = get_irq_table(devid, false);
3808 if (!table)
3809 return -ENOMEM;
3810
3811 spin_lock_irqsave(&table->lock, flags);
880ac60e 3812 table->table[index] = irte->val;
2b324506
JR
3813 spin_unlock_irqrestore(&table->lock, flags);
3814
3815 iommu_flush_irt(iommu, devid);
3816 iommu_completion_wait(iommu);
3817
3818 return 0;
3819}
3820
3821static void free_irte(u16 devid, int index)
3822{
3823 struct irq_remap_table *table;
3824 struct amd_iommu *iommu;
3825 unsigned long flags;
3826
3827 iommu = amd_iommu_rlookup_table[devid];
3828 if (iommu == NULL)
3829 return;
3830
3831 table = get_irq_table(devid, false);
3832 if (!table)
3833 return;
3834
3835 spin_lock_irqsave(&table->lock, flags);
77bdab46 3836 iommu->irte_ops->clear_allocated(table, index);
2b324506
JR
3837 spin_unlock_irqrestore(&table->lock, flags);
3838
3839 iommu_flush_irt(iommu, devid);
3840 iommu_completion_wait(iommu);
3841}
3842
880ac60e
SS
3843static void irte_prepare(void *entry,
3844 u32 delivery_mode, u32 dest_mode,
d98de49a 3845 u8 vector, u32 dest_apicid, int devid)
880ac60e
SS
3846{
3847 union irte *irte = (union irte *) entry;
3848
3849 irte->val = 0;
3850 irte->fields.vector = vector;
3851 irte->fields.int_type = delivery_mode;
3852 irte->fields.destination = dest_apicid;
3853 irte->fields.dm = dest_mode;
3854 irte->fields.valid = 1;
3855}
3856
3857static void irte_ga_prepare(void *entry,
3858 u32 delivery_mode, u32 dest_mode,
d98de49a 3859 u8 vector, u32 dest_apicid, int devid)
880ac60e
SS
3860{
3861 struct irte_ga *irte = (struct irte_ga *) entry;
d98de49a 3862 struct iommu_dev_data *dev_data = search_dev_data(devid);
880ac60e
SS
3863
3864 irte->lo.val = 0;
3865 irte->hi.val = 0;
d98de49a 3866 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
880ac60e
SS
3867 irte->lo.fields_remap.int_type = delivery_mode;
3868 irte->lo.fields_remap.dm = dest_mode;
3869 irte->hi.fields.vector = vector;
3870 irte->lo.fields_remap.destination = dest_apicid;
3871 irte->lo.fields_remap.valid = 1;
3872}
3873
3874static void irte_activate(void *entry, u16 devid, u16 index)
3875{
3876 union irte *irte = (union irte *) entry;
3877
3878 irte->fields.valid = 1;
3879 modify_irte(devid, index, irte);
3880}
3881
3882static void irte_ga_activate(void *entry, u16 devid, u16 index)
3883{
3884 struct irte_ga *irte = (struct irte_ga *) entry;
3885
3886 irte->lo.fields_remap.valid = 1;
b9fc6b56 3887 modify_irte_ga(devid, index, irte, NULL);
880ac60e
SS
3888}
3889
3890static void irte_deactivate(void *entry, u16 devid, u16 index)
3891{
3892 union irte *irte = (union irte *) entry;
3893
3894 irte->fields.valid = 0;
3895 modify_irte(devid, index, irte);
3896}
3897
3898static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3899{
3900 struct irte_ga *irte = (struct irte_ga *) entry;
3901
3902 irte->lo.fields_remap.valid = 0;
b9fc6b56 3903 modify_irte_ga(devid, index, irte, NULL);
880ac60e
SS
3904}
3905
3906static void irte_set_affinity(void *entry, u16 devid, u16 index,
3907 u8 vector, u32 dest_apicid)
3908{
3909 union irte *irte = (union irte *) entry;
3910
3911 irte->fields.vector = vector;
3912 irte->fields.destination = dest_apicid;
3913 modify_irte(devid, index, irte);
3914}
3915
3916static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3917 u8 vector, u32 dest_apicid)
3918{
3919 struct irte_ga *irte = (struct irte_ga *) entry;
d98de49a 3920 struct iommu_dev_data *dev_data = search_dev_data(devid);
880ac60e 3921
d98de49a
SS
3922 if (!dev_data || !dev_data->use_vapic) {
3923 irte->hi.fields.vector = vector;
3924 irte->lo.fields_remap.destination = dest_apicid;
3925 irte->lo.fields_remap.guest_mode = 0;
3926 modify_irte_ga(devid, index, irte, NULL);
3927 }
880ac60e
SS
3928}
3929
77bdab46 3930#define IRTE_ALLOCATED (~1U)
880ac60e
SS
3931static void irte_set_allocated(struct irq_remap_table *table, int index)
3932{
3933 table->table[index] = IRTE_ALLOCATED;
3934}
3935
3936static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3937{
3938 struct irte_ga *ptr = (struct irte_ga *)table->table;
3939 struct irte_ga *irte = &ptr[index];
3940
3941 memset(&irte->lo.val, 0, sizeof(u64));
3942 memset(&irte->hi.val, 0, sizeof(u64));
3943 irte->hi.fields.vector = 0xff;
3944}
3945
3946static bool irte_is_allocated(struct irq_remap_table *table, int index)
3947{
3948 union irte *ptr = (union irte *)table->table;
3949 union irte *irte = &ptr[index];
3950
3951 return irte->val != 0;
3952}
3953
3954static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3955{
3956 struct irte_ga *ptr = (struct irte_ga *)table->table;
3957 struct irte_ga *irte = &ptr[index];
3958
3959 return irte->hi.fields.vector != 0;
3960}
3961
3962static void irte_clear_allocated(struct irq_remap_table *table, int index)
3963{
3964 table->table[index] = 0;
3965}
3966
3967static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3968{
3969 struct irte_ga *ptr = (struct irte_ga *)table->table;
3970 struct irte_ga *irte = &ptr[index];
3971
3972 memset(&irte->lo.val, 0, sizeof(u64));
3973 memset(&irte->hi.val, 0, sizeof(u64));
3974}
3975
7c71d306 3976static int get_devid(struct irq_alloc_info *info)
5527de74 3977{
7c71d306 3978 int devid = -1;
5527de74 3979
7c71d306
JL
3980 switch (info->type) {
3981 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3982 devid = get_ioapic_devid(info->ioapic_id);
3983 break;
3984 case X86_IRQ_ALLOC_TYPE_HPET:
3985 devid = get_hpet_devid(info->hpet_id);
3986 break;
3987 case X86_IRQ_ALLOC_TYPE_MSI:
3988 case X86_IRQ_ALLOC_TYPE_MSIX:
3989 devid = get_device_id(&info->msi_dev->dev);
3990 break;
3991 default:
3992 BUG_ON(1);
3993 break;
3994 }
5527de74 3995
7c71d306
JL
3996 return devid;
3997}
5527de74 3998
7c71d306
JL
3999static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
4000{
4001 struct amd_iommu *iommu;
4002 int devid;
5527de74 4003
7c71d306
JL
4004 if (!info)
4005 return NULL;
5527de74 4006
7c71d306
JL
4007 devid = get_devid(info);
4008 if (devid >= 0) {
4009 iommu = amd_iommu_rlookup_table[devid];
4010 if (iommu)
4011 return iommu->ir_domain;
4012 }
5527de74 4013
7c71d306 4014 return NULL;
5527de74
JR
4015}
4016
7c71d306 4017static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
5527de74 4018{
7c71d306
JL
4019 struct amd_iommu *iommu;
4020 int devid;
5527de74 4021
7c71d306
JL
4022 if (!info)
4023 return NULL;
5527de74 4024
7c71d306
JL
4025 switch (info->type) {
4026 case X86_IRQ_ALLOC_TYPE_MSI:
4027 case X86_IRQ_ALLOC_TYPE_MSIX:
4028 devid = get_device_id(&info->msi_dev->dev);
9ee35e4c 4029 if (devid < 0)
7aba6cb9
WZ
4030 return NULL;
4031
1fb260bc
DC
4032 iommu = amd_iommu_rlookup_table[devid];
4033 if (iommu)
4034 return iommu->msi_domain;
7c71d306
JL
4035 break;
4036 default:
4037 break;
4038 }
5527de74 4039
7c71d306
JL
4040 return NULL;
4041}
5527de74 4042
6b474b82 4043struct irq_remap_ops amd_iommu_irq_ops = {
6b474b82
JR
4044 .prepare = amd_iommu_prepare,
4045 .enable = amd_iommu_enable,
4046 .disable = amd_iommu_disable,
4047 .reenable = amd_iommu_reenable,
4048 .enable_faulting = amd_iommu_enable_faulting,
7c71d306
JL
4049 .get_ir_irq_domain = get_ir_irq_domain,
4050 .get_irq_domain = get_irq_domain,
4051};
5527de74 4052
7c71d306
JL
4053static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4054 struct irq_cfg *irq_cfg,
4055 struct irq_alloc_info *info,
4056 int devid, int index, int sub_handle)
4057{
4058 struct irq_2_irte *irte_info = &data->irq_2_irte;
4059 struct msi_msg *msg = &data->msi_entry;
7c71d306 4060 struct IO_APIC_route_entry *entry;
77bdab46
SS
4061 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4062
4063 if (!iommu)
4064 return;
5527de74 4065
7c71d306
JL
4066 data->irq_2_irte.devid = devid;
4067 data->irq_2_irte.index = index + sub_handle;
77bdab46
SS
4068 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4069 apic->irq_dest_mode, irq_cfg->vector,
d98de49a 4070 irq_cfg->dest_apicid, devid);
7c71d306
JL
4071
4072 switch (info->type) {
4073 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4074 /* Setup IOAPIC entry */
4075 entry = info->ioapic_entry;
4076 info->ioapic_entry = NULL;
4077 memset(entry, 0, sizeof(*entry));
4078 entry->vector = index;
4079 entry->mask = 0;
4080 entry->trigger = info->ioapic_trigger;
4081 entry->polarity = info->ioapic_polarity;
4082 /* Mask level triggered irqs. */
4083 if (info->ioapic_trigger)
4084 entry->mask = 1;
4085 break;
5527de74 4086
7c71d306
JL
4087 case X86_IRQ_ALLOC_TYPE_HPET:
4088 case X86_IRQ_ALLOC_TYPE_MSI:
4089 case X86_IRQ_ALLOC_TYPE_MSIX:
4090 msg->address_hi = MSI_ADDR_BASE_HI;
4091 msg->address_lo = MSI_ADDR_BASE_LO;
4092 msg->data = irte_info->index;
4093 break;
5527de74 4094
7c71d306
JL
4095 default:
4096 BUG_ON(1);
4097 break;
4098 }
5527de74
JR
4099}
4100
880ac60e
SS
4101struct amd_irte_ops irte_32_ops = {
4102 .prepare = irte_prepare,
4103 .activate = irte_activate,
4104 .deactivate = irte_deactivate,
4105 .set_affinity = irte_set_affinity,
4106 .set_allocated = irte_set_allocated,
4107 .is_allocated = irte_is_allocated,
4108 .clear_allocated = irte_clear_allocated,
4109};
4110
4111struct amd_irte_ops irte_128_ops = {
4112 .prepare = irte_ga_prepare,
4113 .activate = irte_ga_activate,
4114 .deactivate = irte_ga_deactivate,
4115 .set_affinity = irte_ga_set_affinity,
4116 .set_allocated = irte_ga_set_allocated,
4117 .is_allocated = irte_ga_is_allocated,
4118 .clear_allocated = irte_ga_clear_allocated,
4119};
4120
7c71d306
JL
4121static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4122 unsigned int nr_irqs, void *arg)
5527de74 4123{
7c71d306
JL
4124 struct irq_alloc_info *info = arg;
4125 struct irq_data *irq_data;
77bdab46 4126 struct amd_ir_data *data = NULL;
5527de74 4127 struct irq_cfg *cfg;
7c71d306
JL
4128 int i, ret, devid;
4129 int index = -1;
5527de74 4130
7c71d306
JL
4131 if (!info)
4132 return -EINVAL;
4133 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4134 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
5527de74
JR
4135 return -EINVAL;
4136
7c71d306
JL
4137 /*
4138 * With IRQ remapping enabled, don't need contiguous CPU vectors
4139 * to support multiple MSI interrupts.
4140 */
4141 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4142 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
5527de74 4143
7c71d306
JL
4144 devid = get_devid(info);
4145 if (devid < 0)
4146 return -EINVAL;
5527de74 4147
7c71d306
JL
4148 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4149 if (ret < 0)
4150 return ret;
0b4d48cb 4151
7c71d306
JL
4152 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4153 if (get_irq_table(devid, true))
4154 index = info->ioapic_pin;
4155 else
4156 ret = -ENOMEM;
4157 } else {
3c3d4f90 4158 index = alloc_irq_index(devid, nr_irqs);
7c71d306
JL
4159 }
4160 if (index < 0) {
4161 pr_warn("Failed to allocate IRTE\n");
517abe49 4162 ret = index;
7c71d306
JL
4163 goto out_free_parent;
4164 }
0b4d48cb 4165
7c71d306
JL
4166 for (i = 0; i < nr_irqs; i++) {
4167 irq_data = irq_domain_get_irq_data(domain, virq + i);
4168 cfg = irqd_cfg(irq_data);
4169 if (!irq_data || !cfg) {
4170 ret = -EINVAL;
4171 goto out_free_data;
4172 }
0b4d48cb 4173
a130e69f
JR
4174 ret = -ENOMEM;
4175 data = kzalloc(sizeof(*data), GFP_KERNEL);
4176 if (!data)
4177 goto out_free_data;
4178
77bdab46
SS
4179 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4180 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4181 else
4182 data->entry = kzalloc(sizeof(struct irte_ga),
4183 GFP_KERNEL);
4184 if (!data->entry) {
4185 kfree(data);
4186 goto out_free_data;
4187 }
4188
7c71d306
JL
4189 irq_data->hwirq = (devid << 16) + i;
4190 irq_data->chip_data = data;
4191 irq_data->chip = &amd_ir_chip;
4192 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4193 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4194 }
a130e69f 4195
7c71d306 4196 return 0;
0b4d48cb 4197
7c71d306
JL
4198out_free_data:
4199 for (i--; i >= 0; i--) {
4200 irq_data = irq_domain_get_irq_data(domain, virq + i);
4201 if (irq_data)
4202 kfree(irq_data->chip_data);
4203 }
4204 for (i = 0; i < nr_irqs; i++)
4205 free_irte(devid, index + i);
4206out_free_parent:
4207 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4208 return ret;
0b4d48cb
JR
4209}
4210
7c71d306
JL
4211static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4212 unsigned int nr_irqs)
0b4d48cb 4213{
7c71d306
JL
4214 struct irq_2_irte *irte_info;
4215 struct irq_data *irq_data;
4216 struct amd_ir_data *data;
4217 int i;
0b4d48cb 4218
7c71d306
JL
4219 for (i = 0; i < nr_irqs; i++) {
4220 irq_data = irq_domain_get_irq_data(domain, virq + i);
4221 if (irq_data && irq_data->chip_data) {
4222 data = irq_data->chip_data;
4223 irte_info = &data->irq_2_irte;
4224 free_irte(irte_info->devid, irte_info->index);
77bdab46 4225 kfree(data->entry);
7c71d306
JL
4226 kfree(data);
4227 }
4228 }
4229 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4230}
0b4d48cb 4231
7c71d306
JL
4232static void irq_remapping_activate(struct irq_domain *domain,
4233 struct irq_data *irq_data)
4234{
4235 struct amd_ir_data *data = irq_data->chip_data;
4236 struct irq_2_irte *irte_info = &data->irq_2_irte;
77bdab46 4237 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
0b4d48cb 4238
77bdab46
SS
4239 if (iommu)
4240 iommu->irte_ops->activate(data->entry, irte_info->devid,
4241 irte_info->index);
0b4d48cb
JR
4242}
4243
7c71d306
JL
4244static void irq_remapping_deactivate(struct irq_domain *domain,
4245 struct irq_data *irq_data)
0b4d48cb 4246{
7c71d306
JL
4247 struct amd_ir_data *data = irq_data->chip_data;
4248 struct irq_2_irte *irte_info = &data->irq_2_irte;
77bdab46 4249 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
0b4d48cb 4250
77bdab46
SS
4251 if (iommu)
4252 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4253 irte_info->index);
7c71d306 4254}
0b4d48cb 4255
7c71d306
JL
4256static struct irq_domain_ops amd_ir_domain_ops = {
4257 .alloc = irq_remapping_alloc,
4258 .free = irq_remapping_free,
4259 .activate = irq_remapping_activate,
4260 .deactivate = irq_remapping_deactivate,
6b474b82 4261};
0b4d48cb 4262
b9fc6b56
SS
4263static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4264{
4265 struct amd_iommu *iommu;
4266 struct amd_iommu_pi_data *pi_data = vcpu_info;
4267 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4268 struct amd_ir_data *ir_data = data->chip_data;
4269 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4270 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
d98de49a
SS
4271 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4272
4273 /* Note:
4274 * This device has never been set up for guest mode.
4275 * we should not modify the IRTE
4276 */
4277 if (!dev_data || !dev_data->use_vapic)
4278 return 0;
b9fc6b56
SS
4279
4280 pi_data->ir_data = ir_data;
4281
4282 /* Note:
4283 * SVM tries to set up for VAPIC mode, but we are in
4284 * legacy mode. So, we force legacy mode instead.
4285 */
4286 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4287 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4288 __func__);
4289 pi_data->is_guest_mode = false;
4290 }
4291
4292 iommu = amd_iommu_rlookup_table[irte_info->devid];
4293 if (iommu == NULL)
4294 return -EINVAL;
4295
4296 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4297 if (pi_data->is_guest_mode) {
4298 /* Setting */
4299 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4300 irte->hi.fields.vector = vcpu_pi_info->vector;
4301 irte->lo.fields_vapic.guest_mode = 1;
4302 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4303
4304 ir_data->cached_ga_tag = pi_data->ga_tag;
4305 } else {
4306 /* Un-Setting */
4307 struct irq_cfg *cfg = irqd_cfg(data);
4308
4309 irte->hi.val = 0;
4310 irte->lo.val = 0;
4311 irte->hi.fields.vector = cfg->vector;
4312 irte->lo.fields_remap.guest_mode = 0;
4313 irte->lo.fields_remap.destination = cfg->dest_apicid;
4314 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4315 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4316
4317 /*
4318 * This communicates the ga_tag back to the caller
4319 * so that it can do all the necessary clean up.
4320 */
4321 ir_data->cached_ga_tag = 0;
4322 }
4323
4324 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4325}
4326
7c71d306
JL
4327static int amd_ir_set_affinity(struct irq_data *data,
4328 const struct cpumask *mask, bool force)
4329{
4330 struct amd_ir_data *ir_data = data->chip_data;
4331 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4332 struct irq_cfg *cfg = irqd_cfg(data);
4333 struct irq_data *parent = data->parent_data;
77bdab46 4334 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
7c71d306 4335 int ret;
0b4d48cb 4336
77bdab46
SS
4337 if (!iommu)
4338 return -ENODEV;
4339
7c71d306
JL
4340 ret = parent->chip->irq_set_affinity(parent, mask, force);
4341 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4342 return ret;
0b4d48cb 4343
7c71d306
JL
4344 /*
4345 * Atomically updates the IRTE with the new destination, vector
4346 * and flushes the interrupt entry cache.
4347 */
77bdab46
SS
4348 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4349 irte_info->index, cfg->vector, cfg->dest_apicid);
0b4d48cb 4350
7c71d306
JL
4351 /*
4352 * After this point, all the interrupts will start arriving
4353 * at the new destination. So, time to cleanup the previous
4354 * vector allocation.
4355 */
c6c2002b 4356 send_cleanup_vector(cfg);
7c71d306
JL
4357
4358 return IRQ_SET_MASK_OK_DONE;
0b4d48cb
JR
4359}
4360
7c71d306 4361static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
d976195c 4362{
7c71d306 4363 struct amd_ir_data *ir_data = irq_data->chip_data;
d976195c 4364
7c71d306
JL
4365 *msg = ir_data->msi_entry;
4366}
d976195c 4367
7c71d306
JL
4368static struct irq_chip amd_ir_chip = {
4369 .irq_ack = ir_ack_apic_edge,
4370 .irq_set_affinity = amd_ir_set_affinity,
b9fc6b56 4371 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
7c71d306
JL
4372 .irq_compose_msi_msg = ir_compose_msi_msg,
4373};
d976195c 4374
7c71d306
JL
4375int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4376{
4377 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4378 if (!iommu->ir_domain)
4379 return -ENOMEM;
d976195c 4380
7c71d306
JL
4381 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4382 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
d976195c
JR
4383
4384 return 0;
4385}
8dbea3fd
SS
4386
4387int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4388{
4389 unsigned long flags;
4390 struct amd_iommu *iommu;
4391 struct irq_remap_table *irt;
4392 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4393 int devid = ir_data->irq_2_irte.devid;
4394 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4395 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4396
4397 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4398 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4399 return 0;
4400
4401 iommu = amd_iommu_rlookup_table[devid];
4402 if (!iommu)
4403 return -ENODEV;
4404
4405 irt = get_irq_table(devid, false);
4406 if (!irt)
4407 return -ENODEV;
4408
4409 spin_lock_irqsave(&irt->lock, flags);
4410
4411 if (ref->lo.fields_vapic.guest_mode) {
4412 if (cpu >= 0)
4413 ref->lo.fields_vapic.destination = cpu;
4414 ref->lo.fields_vapic.is_run = is_run;
4415 barrier();
4416 }
4417
4418 spin_unlock_irqrestore(&irt->lock, flags);
4419
4420 iommu_flush_irt(iommu, devid);
4421 iommu_completion_wait(iommu);
4422 return 0;
4423}
4424EXPORT_SYMBOL(amd_iommu_update_ga);
2b324506 4425#endif