]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/iommu/amd_iommu.c
Linux 4.1-rc6
[mirror_ubuntu-artful-kernel.git] / drivers / iommu / amd_iommu.c
CommitLineData
b6c02715 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
63ce3ae8 3 * Author: Joerg Roedel <jroedel@suse.de>
b6c02715
JR
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
72e1dcc4 20#include <linux/ratelimit.h>
b6c02715 21#include <linux/pci.h>
cb41ed85 22#include <linux/pci-ats.h>
a66022c4 23#include <linux/bitmap.h>
5a0e3ad6 24#include <linux/slab.h>
7f26508b 25#include <linux/debugfs.h>
b6c02715 26#include <linux/scatterlist.h>
51491367 27#include <linux/dma-mapping.h>
b6c02715 28#include <linux/iommu-helper.h>
c156e347 29#include <linux/iommu.h>
815b33fd 30#include <linux/delay.h>
403f81d8 31#include <linux/amd-iommu.h>
72e1dcc4
JR
32#include <linux/notifier.h>
33#include <linux/export.h>
2b324506
JR
34#include <linux/irq.h>
35#include <linux/msi.h>
3b839a57 36#include <linux/dma-contiguous.h>
2b324506
JR
37#include <asm/irq_remapping.h>
38#include <asm/io_apic.h>
39#include <asm/apic.h>
40#include <asm/hw_irq.h>
17f5b569 41#include <asm/msidef.h>
b6c02715 42#include <asm/proto.h>
46a7fa27 43#include <asm/iommu.h>
1d9b16d1 44#include <asm/gart.h>
27c2127a 45#include <asm/dma.h>
403f81d8
JR
46
47#include "amd_iommu_proto.h"
48#include "amd_iommu_types.h"
6b474b82 49#include "irq_remapping.h"
b6c02715
JR
50
51#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
52
815b33fd 53#define LOOP_TIMEOUT 100000
136f78a1 54
aa3de9c0
OBC
55/*
56 * This bitmap is used to advertise the page sizes our hardware support
57 * to the IOMMU core, which will then use this information to split
58 * physically contiguous memory regions it is mapping into page sizes
59 * that we support.
60 *
954e3dd8 61 * 512GB Pages are not supported due to a hardware bug
aa3de9c0 62 */
954e3dd8 63#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
aa3de9c0 64
b6c02715
JR
65static DEFINE_RWLOCK(amd_iommu_devtable_lock);
66
bd60b735
JR
67/* A list of preallocated protection domains */
68static LIST_HEAD(iommu_pd_list);
69static DEFINE_SPINLOCK(iommu_pd_list_lock);
70
8fa5f802
JR
71/* List of all available dev_data structures */
72static LIST_HEAD(dev_data_list);
73static DEFINE_SPINLOCK(dev_data_list_lock);
74
6efed63b
JR
75LIST_HEAD(ioapic_map);
76LIST_HEAD(hpet_map);
77
0feae533
JR
78/*
79 * Domain for untranslated devices - only allocated
80 * if iommu=pt passed on kernel cmd line.
81 */
82static struct protection_domain *pt_domain;
83
b22f6434 84static const struct iommu_ops amd_iommu_ops;
26961efe 85
72e1dcc4 86static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
52815b75 87int amd_iommu_max_glx_val = -1;
72e1dcc4 88
ac1534a5
JR
89static struct dma_map_ops amd_iommu_dma_ops;
90
50917e26
JR
91/*
92 * This struct contains device specific data for the IOMMU
93 */
94struct iommu_dev_data {
95 struct list_head list; /* For domain->dev_list */
96 struct list_head dev_data_list; /* For global dev_data_list */
f251e187 97 struct list_head alias_list; /* Link alias-groups together */
50917e26
JR
98 struct iommu_dev_data *alias_data;/* The alias dev_data */
99 struct protection_domain *domain; /* Domain the device is bound to */
50917e26
JR
100 u16 devid; /* PCI Device ID */
101 bool iommu_v2; /* Device can make use of IOMMUv2 */
102 bool passthrough; /* Default for device is pt_domain */
103 struct {
104 bool enabled;
105 int qdep;
106 } ats; /* ATS state */
107 bool pri_tlp; /* PASID TLB required for
108 PPR completions */
109 u32 errata; /* Bitmap for errata to apply */
110};
111
431b2a20
JR
112/*
113 * general struct to manage commands send to an IOMMU
114 */
d6449536 115struct iommu_cmd {
b6c02715
JR
116 u32 data[4];
117};
118
05152a04
JR
119struct kmem_cache *amd_iommu_irq_cache;
120
04bfdd84 121static void update_domain(struct protection_domain *domain);
5abcdba4 122static int __init alloc_passthrough_domain(void);
c1eee67b 123
15898bbc
JR
124/****************************************************************************
125 *
126 * Helper functions
127 *
128 ****************************************************************************/
129
3f4b87b9
JR
130static struct protection_domain *to_pdomain(struct iommu_domain *dom)
131{
132 return container_of(dom, struct protection_domain, domain);
133}
134
f62dda66 135static struct iommu_dev_data *alloc_dev_data(u16 devid)
8fa5f802
JR
136{
137 struct iommu_dev_data *dev_data;
138 unsigned long flags;
139
140 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
141 if (!dev_data)
142 return NULL;
143
f251e187
JR
144 INIT_LIST_HEAD(&dev_data->alias_list);
145
f62dda66 146 dev_data->devid = devid;
8fa5f802
JR
147
148 spin_lock_irqsave(&dev_data_list_lock, flags);
149 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
150 spin_unlock_irqrestore(&dev_data_list_lock, flags);
151
152 return dev_data;
153}
154
155static void free_dev_data(struct iommu_dev_data *dev_data)
156{
157 unsigned long flags;
158
159 spin_lock_irqsave(&dev_data_list_lock, flags);
160 list_del(&dev_data->dev_data_list);
161 spin_unlock_irqrestore(&dev_data_list_lock, flags);
162
163 kfree(dev_data);
164}
165
3b03bb74
JR
166static struct iommu_dev_data *search_dev_data(u16 devid)
167{
168 struct iommu_dev_data *dev_data;
169 unsigned long flags;
170
171 spin_lock_irqsave(&dev_data_list_lock, flags);
172 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
173 if (dev_data->devid == devid)
174 goto out_unlock;
175 }
176
177 dev_data = NULL;
178
179out_unlock:
180 spin_unlock_irqrestore(&dev_data_list_lock, flags);
181
182 return dev_data;
183}
184
185static struct iommu_dev_data *find_dev_data(u16 devid)
186{
187 struct iommu_dev_data *dev_data;
188
189 dev_data = search_dev_data(devid);
190
191 if (dev_data == NULL)
192 dev_data = alloc_dev_data(devid);
193
194 return dev_data;
195}
196
15898bbc
JR
197static inline u16 get_device_id(struct device *dev)
198{
199 struct pci_dev *pdev = to_pci_dev(dev);
200
6f2729ba 201 return PCI_DEVID(pdev->bus->number, pdev->devfn);
15898bbc
JR
202}
203
657cbb6b
JR
204static struct iommu_dev_data *get_dev_data(struct device *dev)
205{
206 return dev->archdata.iommu;
207}
208
5abcdba4
JR
209static bool pci_iommuv2_capable(struct pci_dev *pdev)
210{
211 static const int caps[] = {
212 PCI_EXT_CAP_ID_ATS,
46277b75
JR
213 PCI_EXT_CAP_ID_PRI,
214 PCI_EXT_CAP_ID_PASID,
5abcdba4
JR
215 };
216 int i, pos;
217
218 for (i = 0; i < 3; ++i) {
219 pos = pci_find_ext_capability(pdev, caps[i]);
220 if (pos == 0)
221 return false;
222 }
223
224 return true;
225}
226
6a113ddc
JR
227static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
228{
229 struct iommu_dev_data *dev_data;
230
231 dev_data = get_dev_data(&pdev->dev);
232
233 return dev_data->errata & (1 << erratum) ? true : false;
234}
235
71c70984
JR
236/*
237 * In this function the list of preallocated protection domains is traversed to
238 * find the domain for a specific device
239 */
240static struct dma_ops_domain *find_protection_domain(u16 devid)
241{
242 struct dma_ops_domain *entry, *ret = NULL;
243 unsigned long flags;
244 u16 alias = amd_iommu_alias_table[devid];
245
246 if (list_empty(&iommu_pd_list))
247 return NULL;
248
249 spin_lock_irqsave(&iommu_pd_list_lock, flags);
250
251 list_for_each_entry(entry, &iommu_pd_list, list) {
252 if (entry->target_dev == devid ||
253 entry->target_dev == alias) {
254 ret = entry;
255 break;
256 }
257 }
258
259 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
260
261 return ret;
262}
263
98fc5a69
JR
264/*
265 * This function checks if the driver got a valid device from the caller to
266 * avoid dereferencing invalid pointers.
267 */
268static bool check_device(struct device *dev)
269{
270 u16 devid;
271
272 if (!dev || !dev->dma_mask)
273 return false;
274
b82a2272
YW
275 /* No PCI device */
276 if (!dev_is_pci(dev))
98fc5a69
JR
277 return false;
278
279 devid = get_device_id(dev);
280
281 /* Out of our scope? */
282 if (devid > amd_iommu_last_bdf)
283 return false;
284
285 if (amd_iommu_rlookup_table[devid] == NULL)
286 return false;
287
288 return true;
289}
290
25b11ce2 291static void init_iommu_group(struct device *dev)
2851db21 292{
2851db21 293 struct iommu_group *group;
2851db21 294
65d5352f 295 group = iommu_group_get_for_dev(dev);
25b11ce2
AW
296 if (!IS_ERR(group))
297 iommu_group_put(group);
eb9c9527
AW
298}
299
c1931090
AW
300static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
301{
302 *(u16 *)data = alias;
303 return 0;
304}
305
306static u16 get_alias(struct device *dev)
307{
308 struct pci_dev *pdev = to_pci_dev(dev);
309 u16 devid, ivrs_alias, pci_alias;
310
311 devid = get_device_id(dev);
312 ivrs_alias = amd_iommu_alias_table[devid];
313 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
314
315 if (ivrs_alias == pci_alias)
316 return ivrs_alias;
317
318 /*
319 * DMA alias showdown
320 *
321 * The IVRS is fairly reliable in telling us about aliases, but it
322 * can't know about every screwy device. If we don't have an IVRS
323 * reported alias, use the PCI reported alias. In that case we may
324 * still need to initialize the rlookup and dev_table entries if the
325 * alias is to a non-existent device.
326 */
327 if (ivrs_alias == devid) {
328 if (!amd_iommu_rlookup_table[pci_alias]) {
329 amd_iommu_rlookup_table[pci_alias] =
330 amd_iommu_rlookup_table[devid];
331 memcpy(amd_iommu_dev_table[pci_alias].data,
332 amd_iommu_dev_table[devid].data,
333 sizeof(amd_iommu_dev_table[pci_alias].data));
334 }
335
336 return pci_alias;
337 }
338
339 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
340 "for device %s[%04x:%04x], kernel reported alias "
341 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
342 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
343 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
344 PCI_FUNC(pci_alias));
345
346 /*
347 * If we don't have a PCI DMA alias and the IVRS alias is on the same
348 * bus, then the IVRS table may know about a quirk that we don't.
349 */
350 if (pci_alias == devid &&
351 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
352 pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
353 pdev->dma_alias_devfn = ivrs_alias & 0xff;
354 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
355 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
356 dev_name(dev));
357 }
358
359 return ivrs_alias;
360}
361
eb9c9527
AW
362static int iommu_init_device(struct device *dev)
363{
364 struct pci_dev *pdev = to_pci_dev(dev);
365 struct iommu_dev_data *dev_data;
366 u16 alias;
eb9c9527
AW
367
368 if (dev->archdata.iommu)
369 return 0;
370
371 dev_data = find_dev_data(get_device_id(dev));
372 if (!dev_data)
373 return -ENOMEM;
374
c1931090
AW
375 alias = get_alias(dev);
376
eb9c9527
AW
377 if (alias != dev_data->devid) {
378 struct iommu_dev_data *alias_data;
379
380 alias_data = find_dev_data(alias);
381 if (alias_data == NULL) {
382 pr_err("AMD-Vi: Warning: Unhandled device %s\n",
383 dev_name(dev));
384 free_dev_data(dev_data);
385 return -ENOTSUPP;
386 }
387 dev_data->alias_data = alias_data;
eb9c9527 388
f251e187
JR
389 /* Add device to the alias_list */
390 list_add(&dev_data->alias_list, &alias_data->alias_list);
e644a013 391 }
9dcd6130 392
5abcdba4
JR
393 if (pci_iommuv2_capable(pdev)) {
394 struct amd_iommu *iommu;
395
396 iommu = amd_iommu_rlookup_table[dev_data->devid];
397 dev_data->iommu_v2 = iommu->is_iommu_v2;
398 }
399
657cbb6b
JR
400 dev->archdata.iommu = dev_data;
401
066f2e98
AW
402 iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
403 dev);
404
657cbb6b
JR
405 return 0;
406}
407
26018874
JR
408static void iommu_ignore_device(struct device *dev)
409{
410 u16 devid, alias;
411
412 devid = get_device_id(dev);
413 alias = amd_iommu_alias_table[devid];
414
415 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
416 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
417
418 amd_iommu_rlookup_table[devid] = NULL;
419 amd_iommu_rlookup_table[alias] = NULL;
420}
421
657cbb6b
JR
422static void iommu_uninit_device(struct device *dev)
423{
c1931090
AW
424 struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
425
426 if (!dev_data)
427 return;
428
066f2e98
AW
429 iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
430 dev);
431
9dcd6130
AW
432 iommu_group_remove_device(dev);
433
c1931090
AW
434 /* Unlink from alias, it may change if another device is re-plugged */
435 dev_data->alias_data = NULL;
436
8fa5f802 437 /*
c1931090
AW
438 * We keep dev_data around for unplugged devices and reuse it when the
439 * device is re-plugged - not doing so would introduce a ton of races.
8fa5f802 440 */
657cbb6b 441}
b7cc9554
JR
442
443void __init amd_iommu_uninit_devices(void)
444{
8fa5f802 445 struct iommu_dev_data *dev_data, *n;
b7cc9554
JR
446 struct pci_dev *pdev = NULL;
447
448 for_each_pci_dev(pdev) {
449
450 if (!check_device(&pdev->dev))
451 continue;
452
453 iommu_uninit_device(&pdev->dev);
454 }
8fa5f802
JR
455
456 /* Free all of our dev_data structures */
457 list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
458 free_dev_data(dev_data);
b7cc9554
JR
459}
460
461int __init amd_iommu_init_devices(void)
462{
463 struct pci_dev *pdev = NULL;
464 int ret = 0;
465
466 for_each_pci_dev(pdev) {
467
468 if (!check_device(&pdev->dev))
469 continue;
470
471 ret = iommu_init_device(&pdev->dev);
26018874
JR
472 if (ret == -ENOTSUPP)
473 iommu_ignore_device(&pdev->dev);
474 else if (ret)
b7cc9554
JR
475 goto out_free;
476 }
477
25b11ce2
AW
478 /*
479 * Initialize IOMMU groups only after iommu_init_device() has
480 * had a chance to populate any IVRS defined aliases.
481 */
482 for_each_pci_dev(pdev) {
483 if (check_device(&pdev->dev))
484 init_iommu_group(&pdev->dev);
485 }
486
b7cc9554
JR
487 return 0;
488
489out_free:
490
491 amd_iommu_uninit_devices();
492
493 return ret;
494}
7f26508b
JR
495#ifdef CONFIG_AMD_IOMMU_STATS
496
497/*
498 * Initialization code for statistics collection
499 */
500
da49f6df 501DECLARE_STATS_COUNTER(compl_wait);
0f2a86f2 502DECLARE_STATS_COUNTER(cnt_map_single);
146a6917 503DECLARE_STATS_COUNTER(cnt_unmap_single);
d03f067a 504DECLARE_STATS_COUNTER(cnt_map_sg);
55877a6b 505DECLARE_STATS_COUNTER(cnt_unmap_sg);
c8f0fb36 506DECLARE_STATS_COUNTER(cnt_alloc_coherent);
5d31ee7e 507DECLARE_STATS_COUNTER(cnt_free_coherent);
c1858976 508DECLARE_STATS_COUNTER(cross_page);
f57d98ae 509DECLARE_STATS_COUNTER(domain_flush_single);
18811f55 510DECLARE_STATS_COUNTER(domain_flush_all);
5774f7c5 511DECLARE_STATS_COUNTER(alloced_io_mem);
8ecaf8f1 512DECLARE_STATS_COUNTER(total_map_requests);
399be2f5
JR
513DECLARE_STATS_COUNTER(complete_ppr);
514DECLARE_STATS_COUNTER(invalidate_iotlb);
515DECLARE_STATS_COUNTER(invalidate_iotlb_all);
516DECLARE_STATS_COUNTER(pri_requests);
517
7f26508b 518static struct dentry *stats_dir;
7f26508b
JR
519static struct dentry *de_fflush;
520
521static void amd_iommu_stats_add(struct __iommu_counter *cnt)
522{
523 if (stats_dir == NULL)
524 return;
525
526 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
527 &cnt->value);
528}
529
530static void amd_iommu_stats_init(void)
531{
532 stats_dir = debugfs_create_dir("amd-iommu", NULL);
533 if (stats_dir == NULL)
534 return;
535
7f26508b 536 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
3775d481 537 &amd_iommu_unmap_flush);
da49f6df
JR
538
539 amd_iommu_stats_add(&compl_wait);
0f2a86f2 540 amd_iommu_stats_add(&cnt_map_single);
146a6917 541 amd_iommu_stats_add(&cnt_unmap_single);
d03f067a 542 amd_iommu_stats_add(&cnt_map_sg);
55877a6b 543 amd_iommu_stats_add(&cnt_unmap_sg);
c8f0fb36 544 amd_iommu_stats_add(&cnt_alloc_coherent);
5d31ee7e 545 amd_iommu_stats_add(&cnt_free_coherent);
c1858976 546 amd_iommu_stats_add(&cross_page);
f57d98ae 547 amd_iommu_stats_add(&domain_flush_single);
18811f55 548 amd_iommu_stats_add(&domain_flush_all);
5774f7c5 549 amd_iommu_stats_add(&alloced_io_mem);
8ecaf8f1 550 amd_iommu_stats_add(&total_map_requests);
399be2f5
JR
551 amd_iommu_stats_add(&complete_ppr);
552 amd_iommu_stats_add(&invalidate_iotlb);
553 amd_iommu_stats_add(&invalidate_iotlb_all);
554 amd_iommu_stats_add(&pri_requests);
7f26508b
JR
555}
556
557#endif
558
a80dc3e0
JR
559/****************************************************************************
560 *
561 * Interrupt handling functions
562 *
563 ****************************************************************************/
564
e3e59876
JR
565static void dump_dte_entry(u16 devid)
566{
567 int i;
568
ee6c2868
JR
569 for (i = 0; i < 4; ++i)
570 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
e3e59876
JR
571 amd_iommu_dev_table[devid].data[i]);
572}
573
945b4ac4
JR
574static void dump_command(unsigned long phys_addr)
575{
576 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
577 int i;
578
579 for (i = 0; i < 4; ++i)
580 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
581}
582
a345b23b 583static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
90008ee4 584{
3d06fca8
JR
585 int type, devid, domid, flags;
586 volatile u32 *event = __evt;
587 int count = 0;
588 u64 address;
589
590retry:
591 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
592 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
593 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
594 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
595 address = (u64)(((u64)event[3]) << 32) | event[2];
596
597 if (type == 0) {
598 /* Did we hit the erratum? */
599 if (++count == LOOP_TIMEOUT) {
600 pr_err("AMD-Vi: No event written to event log\n");
601 return;
602 }
603 udelay(1);
604 goto retry;
605 }
90008ee4 606
4c6f40d4 607 printk(KERN_ERR "AMD-Vi: Event logged [");
90008ee4
JR
608
609 switch (type) {
610 case EVENT_TYPE_ILL_DEV:
611 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
612 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 613 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4 614 address, flags);
e3e59876 615 dump_dte_entry(devid);
90008ee4
JR
616 break;
617 case EVENT_TYPE_IO_FAULT:
618 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
619 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
c5081cd7 620 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
621 domid, address, flags);
622 break;
623 case EVENT_TYPE_DEV_TAB_ERR:
624 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
625 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 626 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
627 address, flags);
628 break;
629 case EVENT_TYPE_PAGE_TAB_ERR:
630 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
631 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
c5081cd7 632 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
633 domid, address, flags);
634 break;
635 case EVENT_TYPE_ILL_CMD:
636 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
945b4ac4 637 dump_command(address);
90008ee4
JR
638 break;
639 case EVENT_TYPE_CMD_HARD_ERR:
640 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
641 "flags=0x%04x]\n", address, flags);
642 break;
643 case EVENT_TYPE_IOTLB_INV_TO:
644 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
645 "address=0x%016llx]\n",
c5081cd7 646 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
647 address);
648 break;
649 case EVENT_TYPE_INV_DEV_REQ:
650 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
651 "address=0x%016llx flags=0x%04x]\n",
c5081cd7 652 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
90008ee4
JR
653 address, flags);
654 break;
655 default:
656 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
657 }
3d06fca8
JR
658
659 memset(__evt, 0, 4 * sizeof(u32));
90008ee4
JR
660}
661
662static void iommu_poll_events(struct amd_iommu *iommu)
663{
664 u32 head, tail;
90008ee4
JR
665
666 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
667 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
668
669 while (head != tail) {
a345b23b 670 iommu_print_event(iommu, iommu->evt_buf + head);
90008ee4
JR
671 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
672 }
673
674 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
90008ee4
JR
675}
676
eee53537 677static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
72e1dcc4
JR
678{
679 struct amd_iommu_fault fault;
72e1dcc4 680
399be2f5
JR
681 INC_STATS_COUNTER(pri_requests);
682
72e1dcc4
JR
683 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
684 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
685 return;
686 }
687
688 fault.address = raw[1];
689 fault.pasid = PPR_PASID(raw[0]);
690 fault.device_id = PPR_DEVID(raw[0]);
691 fault.tag = PPR_TAG(raw[0]);
692 fault.flags = PPR_FLAGS(raw[0]);
693
72e1dcc4
JR
694 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
695}
696
697static void iommu_poll_ppr_log(struct amd_iommu *iommu)
698{
72e1dcc4
JR
699 u32 head, tail;
700
701 if (iommu->ppr_log == NULL)
702 return;
703
72e1dcc4
JR
704 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
705 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
706
707 while (head != tail) {
eee53537
JR
708 volatile u64 *raw;
709 u64 entry[2];
710 int i;
711
712 raw = (u64 *)(iommu->ppr_log + head);
713
714 /*
715 * Hardware bug: Interrupt may arrive before the entry is
716 * written to memory. If this happens we need to wait for the
717 * entry to arrive.
718 */
719 for (i = 0; i < LOOP_TIMEOUT; ++i) {
720 if (PPR_REQ_TYPE(raw[0]) != 0)
721 break;
722 udelay(1);
723 }
72e1dcc4 724
eee53537
JR
725 /* Avoid memcpy function-call overhead */
726 entry[0] = raw[0];
727 entry[1] = raw[1];
72e1dcc4 728
eee53537
JR
729 /*
730 * To detect the hardware bug we need to clear the entry
731 * back to zero.
732 */
733 raw[0] = raw[1] = 0UL;
734
735 /* Update head pointer of hardware ring-buffer */
72e1dcc4
JR
736 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
737 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
eee53537 738
eee53537
JR
739 /* Handle PPR entry */
740 iommu_handle_ppr_entry(iommu, entry);
741
eee53537
JR
742 /* Refresh ring-buffer information */
743 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
72e1dcc4
JR
744 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
745 }
72e1dcc4
JR
746}
747
72fe00f0 748irqreturn_t amd_iommu_int_thread(int irq, void *data)
a80dc3e0 749{
3f398bc7
SS
750 struct amd_iommu *iommu = (struct amd_iommu *) data;
751 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
90008ee4 752
3f398bc7
SS
753 while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
754 /* Enable EVT and PPR interrupts again */
755 writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
756 iommu->mmio_base + MMIO_STATUS_OFFSET);
90008ee4 757
3f398bc7
SS
758 if (status & MMIO_STATUS_EVT_INT_MASK) {
759 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
760 iommu_poll_events(iommu);
761 }
90008ee4 762
3f398bc7
SS
763 if (status & MMIO_STATUS_PPR_INT_MASK) {
764 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
765 iommu_poll_ppr_log(iommu);
766 }
90008ee4 767
3f398bc7
SS
768 /*
769 * Hardware bug: ERBT1312
770 * When re-enabling interrupt (by writing 1
771 * to clear the bit), the hardware might also try to set
772 * the interrupt bit in the event status register.
773 * In this scenario, the bit will be set, and disable
774 * subsequent interrupts.
775 *
776 * Workaround: The IOMMU driver should read back the
777 * status register and check if the interrupt bits are cleared.
778 * If not, driver will need to go through the interrupt handler
779 * again and re-clear the bits
780 */
781 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
782 }
90008ee4 783 return IRQ_HANDLED;
a80dc3e0
JR
784}
785
72fe00f0
JR
786irqreturn_t amd_iommu_int_handler(int irq, void *data)
787{
788 return IRQ_WAKE_THREAD;
789}
790
431b2a20
JR
791/****************************************************************************
792 *
793 * IOMMU command queuing functions
794 *
795 ****************************************************************************/
796
ac0ea6e9
JR
797static int wait_on_sem(volatile u64 *sem)
798{
799 int i = 0;
800
801 while (*sem == 0 && i < LOOP_TIMEOUT) {
802 udelay(1);
803 i += 1;
804 }
805
806 if (i == LOOP_TIMEOUT) {
807 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
808 return -EIO;
809 }
810
811 return 0;
812}
813
814static void copy_cmd_to_buffer(struct amd_iommu *iommu,
815 struct iommu_cmd *cmd,
816 u32 tail)
a19ae1ec 817{
a19ae1ec
JR
818 u8 *target;
819
8a7c5ef3 820 target = iommu->cmd_buf + tail;
ac0ea6e9
JR
821 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
822
823 /* Copy command to buffer */
824 memcpy(target, cmd, sizeof(*cmd));
825
826 /* Tell the IOMMU about it */
a19ae1ec 827 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
ac0ea6e9 828}
a19ae1ec 829
815b33fd 830static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
ded46737 831{
815b33fd
JR
832 WARN_ON(address & 0x7ULL);
833
ded46737 834 memset(cmd, 0, sizeof(*cmd));
815b33fd
JR
835 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
836 cmd->data[1] = upper_32_bits(__pa(address));
837 cmd->data[2] = 1;
ded46737
JR
838 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
839}
840
94fe79e2
JR
841static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
842{
843 memset(cmd, 0, sizeof(*cmd));
844 cmd->data[0] = devid;
845 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
846}
847
11b6402c
JR
848static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
849 size_t size, u16 domid, int pde)
850{
851 u64 pages;
ae0cbbb1 852 bool s;
11b6402c
JR
853
854 pages = iommu_num_pages(address, size, PAGE_SIZE);
ae0cbbb1 855 s = false;
11b6402c
JR
856
857 if (pages > 1) {
858 /*
859 * If we have to flush more than one page, flush all
860 * TLB entries for this domain
861 */
862 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
ae0cbbb1 863 s = true;
11b6402c
JR
864 }
865
866 address &= PAGE_MASK;
867
868 memset(cmd, 0, sizeof(*cmd));
869 cmd->data[1] |= domid;
870 cmd->data[2] = lower_32_bits(address);
871 cmd->data[3] = upper_32_bits(address);
872 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
873 if (s) /* size bit - we flush more than one 4kb page */
874 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
df805abb 875 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
11b6402c
JR
876 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
877}
878
cb41ed85
JR
879static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
880 u64 address, size_t size)
881{
882 u64 pages;
ae0cbbb1 883 bool s;
cb41ed85
JR
884
885 pages = iommu_num_pages(address, size, PAGE_SIZE);
ae0cbbb1 886 s = false;
cb41ed85
JR
887
888 if (pages > 1) {
889 /*
890 * If we have to flush more than one page, flush all
891 * TLB entries for this domain
892 */
893 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
ae0cbbb1 894 s = true;
cb41ed85
JR
895 }
896
897 address &= PAGE_MASK;
898
899 memset(cmd, 0, sizeof(*cmd));
900 cmd->data[0] = devid;
901 cmd->data[0] |= (qdep & 0xff) << 24;
902 cmd->data[1] = devid;
903 cmd->data[2] = lower_32_bits(address);
904 cmd->data[3] = upper_32_bits(address);
905 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
906 if (s)
907 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
908}
909
22e266c7
JR
910static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
911 u64 address, bool size)
912{
913 memset(cmd, 0, sizeof(*cmd));
914
915 address &= ~(0xfffULL);
916
a919a018 917 cmd->data[0] = pasid;
22e266c7
JR
918 cmd->data[1] = domid;
919 cmd->data[2] = lower_32_bits(address);
920 cmd->data[3] = upper_32_bits(address);
921 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
922 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
923 if (size)
924 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
925 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
926}
927
928static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
929 int qdep, u64 address, bool size)
930{
931 memset(cmd, 0, sizeof(*cmd));
932
933 address &= ~(0xfffULL);
934
935 cmd->data[0] = devid;
e8d2d82d 936 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
22e266c7
JR
937 cmd->data[0] |= (qdep & 0xff) << 24;
938 cmd->data[1] = devid;
e8d2d82d 939 cmd->data[1] |= (pasid & 0xff) << 16;
22e266c7
JR
940 cmd->data[2] = lower_32_bits(address);
941 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
942 cmd->data[3] = upper_32_bits(address);
943 if (size)
944 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
945 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
946}
947
c99afa25
JR
948static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
949 int status, int tag, bool gn)
950{
951 memset(cmd, 0, sizeof(*cmd));
952
953 cmd->data[0] = devid;
954 if (gn) {
a919a018 955 cmd->data[1] = pasid;
c99afa25
JR
956 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
957 }
958 cmd->data[3] = tag & 0x1ff;
959 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
960
961 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
962}
963
58fc7f14
JR
964static void build_inv_all(struct iommu_cmd *cmd)
965{
966 memset(cmd, 0, sizeof(*cmd));
967 CMD_SET_TYPE(cmd, CMD_INV_ALL);
a19ae1ec
JR
968}
969
7ef2798d
JR
970static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
971{
972 memset(cmd, 0, sizeof(*cmd));
973 cmd->data[0] = devid;
974 CMD_SET_TYPE(cmd, CMD_INV_IRT);
975}
976
431b2a20 977/*
431b2a20 978 * Writes the command to the IOMMUs command buffer and informs the
ac0ea6e9 979 * hardware about the new command.
431b2a20 980 */
f1ca1512
JR
981static int iommu_queue_command_sync(struct amd_iommu *iommu,
982 struct iommu_cmd *cmd,
983 bool sync)
a19ae1ec 984{
ac0ea6e9 985 u32 left, tail, head, next_tail;
a19ae1ec 986 unsigned long flags;
a19ae1ec 987
549c90dc 988 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
ac0ea6e9
JR
989
990again:
a19ae1ec 991 spin_lock_irqsave(&iommu->lock, flags);
a19ae1ec 992
ac0ea6e9
JR
993 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
994 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
995 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
996 left = (head - next_tail) % iommu->cmd_buf_size;
a19ae1ec 997
ac0ea6e9
JR
998 if (left <= 2) {
999 struct iommu_cmd sync_cmd;
1000 volatile u64 sem = 0;
1001 int ret;
8d201968 1002
ac0ea6e9
JR
1003 build_completion_wait(&sync_cmd, (u64)&sem);
1004 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
da49f6df 1005
ac0ea6e9
JR
1006 spin_unlock_irqrestore(&iommu->lock, flags);
1007
1008 if ((ret = wait_on_sem(&sem)) != 0)
1009 return ret;
1010
1011 goto again;
8d201968
JR
1012 }
1013
ac0ea6e9
JR
1014 copy_cmd_to_buffer(iommu, cmd, tail);
1015
1016 /* We need to sync now to make sure all commands are processed */
f1ca1512 1017 iommu->need_sync = sync;
ac0ea6e9 1018
a19ae1ec 1019 spin_unlock_irqrestore(&iommu->lock, flags);
8d201968 1020
815b33fd 1021 return 0;
8d201968
JR
1022}
1023
f1ca1512
JR
1024static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1025{
1026 return iommu_queue_command_sync(iommu, cmd, true);
1027}
1028
8d201968
JR
1029/*
1030 * This function queues a completion wait command into the command
1031 * buffer of an IOMMU
1032 */
a19ae1ec 1033static int iommu_completion_wait(struct amd_iommu *iommu)
8d201968
JR
1034{
1035 struct iommu_cmd cmd;
815b33fd 1036 volatile u64 sem = 0;
ac0ea6e9 1037 int ret;
8d201968 1038
09ee17eb 1039 if (!iommu->need_sync)
815b33fd 1040 return 0;
09ee17eb 1041
815b33fd 1042 build_completion_wait(&cmd, (u64)&sem);
a19ae1ec 1043
f1ca1512 1044 ret = iommu_queue_command_sync(iommu, &cmd, false);
a19ae1ec 1045 if (ret)
815b33fd 1046 return ret;
8d201968 1047
ac0ea6e9 1048 return wait_on_sem(&sem);
8d201968
JR
1049}
1050
d8c13085 1051static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
a19ae1ec 1052{
d8c13085 1053 struct iommu_cmd cmd;
a19ae1ec 1054
d8c13085 1055 build_inv_dte(&cmd, devid);
7e4f88da 1056
d8c13085
JR
1057 return iommu_queue_command(iommu, &cmd);
1058}
09ee17eb 1059
7d0c5cc5
JR
1060static void iommu_flush_dte_all(struct amd_iommu *iommu)
1061{
1062 u32 devid;
09ee17eb 1063
7d0c5cc5
JR
1064 for (devid = 0; devid <= 0xffff; ++devid)
1065 iommu_flush_dte(iommu, devid);
a19ae1ec 1066
7d0c5cc5
JR
1067 iommu_completion_wait(iommu);
1068}
84df8175 1069
7d0c5cc5
JR
1070/*
1071 * This function uses heavy locking and may disable irqs for some time. But
1072 * this is no issue because it is only called during resume.
1073 */
1074static void iommu_flush_tlb_all(struct amd_iommu *iommu)
1075{
1076 u32 dom_id;
a19ae1ec 1077
7d0c5cc5
JR
1078 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1079 struct iommu_cmd cmd;
1080 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1081 dom_id, 1);
1082 iommu_queue_command(iommu, &cmd);
1083 }
8eed9833 1084
7d0c5cc5 1085 iommu_completion_wait(iommu);
a19ae1ec
JR
1086}
1087
58fc7f14 1088static void iommu_flush_all(struct amd_iommu *iommu)
0518a3a4 1089{
58fc7f14 1090 struct iommu_cmd cmd;
0518a3a4 1091
58fc7f14 1092 build_inv_all(&cmd);
0518a3a4 1093
58fc7f14
JR
1094 iommu_queue_command(iommu, &cmd);
1095 iommu_completion_wait(iommu);
1096}
1097
7ef2798d
JR
1098static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1099{
1100 struct iommu_cmd cmd;
1101
1102 build_inv_irt(&cmd, devid);
1103
1104 iommu_queue_command(iommu, &cmd);
1105}
1106
1107static void iommu_flush_irt_all(struct amd_iommu *iommu)
1108{
1109 u32 devid;
1110
1111 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1112 iommu_flush_irt(iommu, devid);
1113
1114 iommu_completion_wait(iommu);
1115}
1116
7d0c5cc5
JR
1117void iommu_flush_all_caches(struct amd_iommu *iommu)
1118{
58fc7f14
JR
1119 if (iommu_feature(iommu, FEATURE_IA)) {
1120 iommu_flush_all(iommu);
1121 } else {
1122 iommu_flush_dte_all(iommu);
7ef2798d 1123 iommu_flush_irt_all(iommu);
58fc7f14 1124 iommu_flush_tlb_all(iommu);
0518a3a4
JR
1125 }
1126}
1127
431b2a20 1128/*
cb41ed85 1129 * Command send function for flushing on-device TLB
431b2a20 1130 */
6c542047
JR
1131static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1132 u64 address, size_t size)
3fa43655
JR
1133{
1134 struct amd_iommu *iommu;
b00d3bcf 1135 struct iommu_cmd cmd;
cb41ed85 1136 int qdep;
3fa43655 1137
ea61cddb
JR
1138 qdep = dev_data->ats.qdep;
1139 iommu = amd_iommu_rlookup_table[dev_data->devid];
3fa43655 1140
ea61cddb 1141 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
b00d3bcf
JR
1142
1143 return iommu_queue_command(iommu, &cmd);
3fa43655
JR
1144}
1145
431b2a20 1146/*
431b2a20 1147 * Command send function for invalidating a device table entry
431b2a20 1148 */
6c542047 1149static int device_flush_dte(struct iommu_dev_data *dev_data)
a19ae1ec 1150{
3fa43655 1151 struct amd_iommu *iommu;
ee2fa743 1152 int ret;
a19ae1ec 1153
6c542047 1154 iommu = amd_iommu_rlookup_table[dev_data->devid];
a19ae1ec 1155
f62dda66 1156 ret = iommu_flush_dte(iommu, dev_data->devid);
cb41ed85
JR
1157 if (ret)
1158 return ret;
1159
ea61cddb 1160 if (dev_data->ats.enabled)
6c542047 1161 ret = device_flush_iotlb(dev_data, 0, ~0UL);
ee2fa743 1162
ee2fa743 1163 return ret;
a19ae1ec
JR
1164}
1165
431b2a20
JR
1166/*
1167 * TLB invalidation function which is called from the mapping functions.
1168 * It invalidates a single PTE if the range to flush is within a single
1169 * page. Otherwise it flushes the whole TLB of the IOMMU.
1170 */
17b124bf
JR
1171static void __domain_flush_pages(struct protection_domain *domain,
1172 u64 address, size_t size, int pde)
a19ae1ec 1173{
cb41ed85 1174 struct iommu_dev_data *dev_data;
11b6402c
JR
1175 struct iommu_cmd cmd;
1176 int ret = 0, i;
a19ae1ec 1177
11b6402c 1178 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
999ba417 1179
6de8ad9b
JR
1180 for (i = 0; i < amd_iommus_present; ++i) {
1181 if (!domain->dev_iommu[i])
1182 continue;
1183
1184 /*
1185 * Devices of this domain are behind this IOMMU
1186 * We need a TLB flush
1187 */
11b6402c 1188 ret |= iommu_queue_command(amd_iommus[i], &cmd);
6de8ad9b
JR
1189 }
1190
cb41ed85 1191 list_for_each_entry(dev_data, &domain->dev_list, list) {
cb41ed85 1192
ea61cddb 1193 if (!dev_data->ats.enabled)
cb41ed85
JR
1194 continue;
1195
6c542047 1196 ret |= device_flush_iotlb(dev_data, address, size);
cb41ed85
JR
1197 }
1198
11b6402c 1199 WARN_ON(ret);
6de8ad9b
JR
1200}
1201
17b124bf
JR
1202static void domain_flush_pages(struct protection_domain *domain,
1203 u64 address, size_t size)
6de8ad9b 1204{
17b124bf 1205 __domain_flush_pages(domain, address, size, 0);
a19ae1ec 1206}
b6c02715 1207
1c655773 1208/* Flush the whole IO/TLB for a given protection domain */
17b124bf 1209static void domain_flush_tlb(struct protection_domain *domain)
1c655773 1210{
17b124bf 1211 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
1c655773
JR
1212}
1213
42a49f96 1214/* Flush the whole IO/TLB for a given protection domain - including PDE */
17b124bf 1215static void domain_flush_tlb_pde(struct protection_domain *domain)
42a49f96 1216{
17b124bf 1217 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
42a49f96
CW
1218}
1219
17b124bf 1220static void domain_flush_complete(struct protection_domain *domain)
b00d3bcf 1221{
17b124bf 1222 int i;
18811f55 1223
17b124bf
JR
1224 for (i = 0; i < amd_iommus_present; ++i) {
1225 if (!domain->dev_iommu[i])
1226 continue;
bfd1be18 1227
17b124bf
JR
1228 /*
1229 * Devices of this domain are behind this IOMMU
1230 * We need to wait for completion of all commands.
1231 */
1232 iommu_completion_wait(amd_iommus[i]);
bfd1be18 1233 }
e394d72a
JR
1234}
1235
b00d3bcf 1236
09b42804 1237/*
b00d3bcf 1238 * This function flushes the DTEs for all devices in domain
09b42804 1239 */
17b124bf 1240static void domain_flush_devices(struct protection_domain *domain)
e394d72a 1241{
b00d3bcf 1242 struct iommu_dev_data *dev_data;
b26e81b8 1243
b00d3bcf 1244 list_for_each_entry(dev_data, &domain->dev_list, list)
6c542047 1245 device_flush_dte(dev_data);
a345b23b
JR
1246}
1247
431b2a20
JR
1248/****************************************************************************
1249 *
1250 * The functions below are used the create the page table mappings for
1251 * unity mapped regions.
1252 *
1253 ****************************************************************************/
1254
308973d3
JR
1255/*
1256 * This function is used to add another level to an IO page table. Adding
1257 * another level increases the size of the address space by 9 bits to a size up
1258 * to 64 bits.
1259 */
1260static bool increase_address_space(struct protection_domain *domain,
1261 gfp_t gfp)
1262{
1263 u64 *pte;
1264
1265 if (domain->mode == PAGE_MODE_6_LEVEL)
1266 /* address space already 64 bit large */
1267 return false;
1268
1269 pte = (void *)get_zeroed_page(gfp);
1270 if (!pte)
1271 return false;
1272
1273 *pte = PM_LEVEL_PDE(domain->mode,
1274 virt_to_phys(domain->pt_root));
1275 domain->pt_root = pte;
1276 domain->mode += 1;
1277 domain->updated = true;
1278
1279 return true;
1280}
1281
1282static u64 *alloc_pte(struct protection_domain *domain,
1283 unsigned long address,
cbb9d729 1284 unsigned long page_size,
308973d3
JR
1285 u64 **pte_page,
1286 gfp_t gfp)
1287{
cbb9d729 1288 int level, end_lvl;
308973d3 1289 u64 *pte, *page;
cbb9d729
JR
1290
1291 BUG_ON(!is_power_of_2(page_size));
308973d3
JR
1292
1293 while (address > PM_LEVEL_SIZE(domain->mode))
1294 increase_address_space(domain, gfp);
1295
cbb9d729
JR
1296 level = domain->mode - 1;
1297 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1298 address = PAGE_SIZE_ALIGN(address, page_size);
1299 end_lvl = PAGE_SIZE_LEVEL(page_size);
308973d3
JR
1300
1301 while (level > end_lvl) {
1302 if (!IOMMU_PTE_PRESENT(*pte)) {
1303 page = (u64 *)get_zeroed_page(gfp);
1304 if (!page)
1305 return NULL;
1306 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1307 }
1308
cbb9d729
JR
1309 /* No level skipping support yet */
1310 if (PM_PTE_LEVEL(*pte) != level)
1311 return NULL;
1312
308973d3
JR
1313 level -= 1;
1314
1315 pte = IOMMU_PTE_PAGE(*pte);
1316
1317 if (pte_page && level == end_lvl)
1318 *pte_page = pte;
1319
1320 pte = &pte[PM_LEVEL_INDEX(level, address)];
1321 }
1322
1323 return pte;
1324}
1325
1326/*
1327 * This function checks if there is a PTE for a given dma address. If
1328 * there is one, it returns the pointer to it.
1329 */
3039ca1b
JR
1330static u64 *fetch_pte(struct protection_domain *domain,
1331 unsigned long address,
1332 unsigned long *page_size)
308973d3
JR
1333{
1334 int level;
1335 u64 *pte;
1336
24cd7723
JR
1337 if (address > PM_LEVEL_SIZE(domain->mode))
1338 return NULL;
1339
3039ca1b
JR
1340 level = domain->mode - 1;
1341 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1342 *page_size = PTE_LEVEL_PAGE_SIZE(level);
308973d3 1343
24cd7723
JR
1344 while (level > 0) {
1345
1346 /* Not Present */
308973d3
JR
1347 if (!IOMMU_PTE_PRESENT(*pte))
1348 return NULL;
1349
24cd7723 1350 /* Large PTE */
3039ca1b
JR
1351 if (PM_PTE_LEVEL(*pte) == 7 ||
1352 PM_PTE_LEVEL(*pte) == 0)
1353 break;
24cd7723
JR
1354
1355 /* No level skipping support yet */
1356 if (PM_PTE_LEVEL(*pte) != level)
1357 return NULL;
1358
308973d3
JR
1359 level -= 1;
1360
24cd7723 1361 /* Walk to the next level */
3039ca1b
JR
1362 pte = IOMMU_PTE_PAGE(*pte);
1363 pte = &pte[PM_LEVEL_INDEX(level, address)];
1364 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1365 }
1366
1367 if (PM_PTE_LEVEL(*pte) == 0x07) {
1368 unsigned long pte_mask;
1369
1370 /*
1371 * If we have a series of large PTEs, make
1372 * sure to return a pointer to the first one.
1373 */
1374 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1375 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1376 pte = (u64 *)(((unsigned long)pte) & pte_mask);
308973d3
JR
1377 }
1378
1379 return pte;
1380}
1381
431b2a20
JR
1382/*
1383 * Generic mapping functions. It maps a physical address into a DMA
1384 * address space. It allocates the page table pages if necessary.
1385 * In the future it can be extended to a generic mapping function
1386 * supporting all features of AMD IOMMU page tables like level skipping
1387 * and full 64 bit address spaces.
1388 */
38e817fe
JR
1389static int iommu_map_page(struct protection_domain *dom,
1390 unsigned long bus_addr,
1391 unsigned long phys_addr,
abdc5eb3 1392 int prot,
cbb9d729 1393 unsigned long page_size)
bd0e5211 1394{
8bda3092 1395 u64 __pte, *pte;
cbb9d729 1396 int i, count;
abdc5eb3 1397
d4b03664
JR
1398 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1399 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1400
bad1cac2 1401 if (!(prot & IOMMU_PROT_MASK))
bd0e5211
JR
1402 return -EINVAL;
1403
d4b03664
JR
1404 count = PAGE_SIZE_PTE_COUNT(page_size);
1405 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
cbb9d729 1406
63eaa75e
ML
1407 if (!pte)
1408 return -ENOMEM;
1409
cbb9d729
JR
1410 for (i = 0; i < count; ++i)
1411 if (IOMMU_PTE_PRESENT(pte[i]))
1412 return -EBUSY;
bd0e5211 1413
d4b03664 1414 if (count > 1) {
cbb9d729
JR
1415 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1416 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1417 } else
1418 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
bd0e5211 1419
bd0e5211
JR
1420 if (prot & IOMMU_PROT_IR)
1421 __pte |= IOMMU_PTE_IR;
1422 if (prot & IOMMU_PROT_IW)
1423 __pte |= IOMMU_PTE_IW;
1424
cbb9d729
JR
1425 for (i = 0; i < count; ++i)
1426 pte[i] = __pte;
bd0e5211 1427
04bfdd84
JR
1428 update_domain(dom);
1429
bd0e5211
JR
1430 return 0;
1431}
1432
24cd7723
JR
1433static unsigned long iommu_unmap_page(struct protection_domain *dom,
1434 unsigned long bus_addr,
1435 unsigned long page_size)
eb74ff6c 1436{
71b390e9
JR
1437 unsigned long long unmapped;
1438 unsigned long unmap_size;
24cd7723
JR
1439 u64 *pte;
1440
1441 BUG_ON(!is_power_of_2(page_size));
1442
1443 unmapped = 0;
eb74ff6c 1444
24cd7723
JR
1445 while (unmapped < page_size) {
1446
71b390e9
JR
1447 pte = fetch_pte(dom, bus_addr, &unmap_size);
1448
1449 if (pte) {
1450 int i, count;
1451
1452 count = PAGE_SIZE_PTE_COUNT(unmap_size);
24cd7723
JR
1453 for (i = 0; i < count; i++)
1454 pte[i] = 0ULL;
1455 }
1456
1457 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1458 unmapped += unmap_size;
1459 }
1460
60d0ca3c 1461 BUG_ON(unmapped && !is_power_of_2(unmapped));
eb74ff6c 1462
24cd7723 1463 return unmapped;
eb74ff6c 1464}
eb74ff6c 1465
431b2a20
JR
1466/*
1467 * This function checks if a specific unity mapping entry is needed for
1468 * this specific IOMMU.
1469 */
bd0e5211
JR
1470static int iommu_for_unity_map(struct amd_iommu *iommu,
1471 struct unity_map_entry *entry)
1472{
1473 u16 bdf, i;
1474
1475 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
1476 bdf = amd_iommu_alias_table[i];
1477 if (amd_iommu_rlookup_table[bdf] == iommu)
1478 return 1;
1479 }
1480
1481 return 0;
1482}
1483
431b2a20
JR
1484/*
1485 * This function actually applies the mapping to the page table of the
1486 * dma_ops domain.
1487 */
bd0e5211
JR
1488static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
1489 struct unity_map_entry *e)
1490{
1491 u64 addr;
1492 int ret;
1493
1494 for (addr = e->address_start; addr < e->address_end;
1495 addr += PAGE_SIZE) {
abdc5eb3 1496 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
cbb9d729 1497 PAGE_SIZE);
bd0e5211
JR
1498 if (ret)
1499 return ret;
1500 /*
1501 * if unity mapping is in aperture range mark the page
1502 * as allocated in the aperture
1503 */
1504 if (addr < dma_dom->aperture_size)
c3239567 1505 __set_bit(addr >> PAGE_SHIFT,
384de729 1506 dma_dom->aperture[0]->bitmap);
bd0e5211
JR
1507 }
1508
1509 return 0;
1510}
1511
171e7b37
JR
1512/*
1513 * Init the unity mappings for a specific IOMMU in the system
1514 *
1515 * Basically iterates over all unity mapping entries and applies them to
1516 * the default domain DMA of that IOMMU if necessary.
1517 */
1518static int iommu_init_unity_mappings(struct amd_iommu *iommu)
1519{
1520 struct unity_map_entry *entry;
1521 int ret;
1522
1523 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
1524 if (!iommu_for_unity_map(iommu, entry))
1525 continue;
1526 ret = dma_ops_unity_map(iommu->default_dom, entry);
1527 if (ret)
1528 return ret;
1529 }
1530
1531 return 0;
1532}
1533
431b2a20
JR
1534/*
1535 * Inits the unity mappings required for a specific device
1536 */
bd0e5211
JR
1537static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
1538 u16 devid)
1539{
1540 struct unity_map_entry *e;
1541 int ret;
1542
1543 list_for_each_entry(e, &amd_iommu_unity_map, list) {
1544 if (!(devid >= e->devid_start && devid <= e->devid_end))
1545 continue;
1546 ret = dma_ops_unity_map(dma_dom, e);
1547 if (ret)
1548 return ret;
1549 }
1550
1551 return 0;
1552}
1553
431b2a20
JR
1554/****************************************************************************
1555 *
1556 * The next functions belong to the address allocator for the dma_ops
1557 * interface functions. They work like the allocators in the other IOMMU
1558 * drivers. Its basically a bitmap which marks the allocated pages in
1559 * the aperture. Maybe it could be enhanced in the future to a more
1560 * efficient allocator.
1561 *
1562 ****************************************************************************/
d3086444 1563
431b2a20 1564/*
384de729 1565 * The address allocator core functions.
431b2a20
JR
1566 *
1567 * called with domain->lock held
1568 */
384de729 1569
171e7b37
JR
1570/*
1571 * Used to reserve address ranges in the aperture (e.g. for exclusion
1572 * ranges.
1573 */
1574static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1575 unsigned long start_page,
1576 unsigned int pages)
1577{
1578 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1579
1580 if (start_page + pages > last_page)
1581 pages = last_page - start_page;
1582
1583 for (i = start_page; i < start_page + pages; ++i) {
1584 int index = i / APERTURE_RANGE_PAGES;
1585 int page = i % APERTURE_RANGE_PAGES;
1586 __set_bit(page, dom->aperture[index]->bitmap);
1587 }
1588}
1589
9cabe89b
JR
1590/*
1591 * This function is used to add a new aperture range to an existing
1592 * aperture in case of dma_ops domain allocation or address allocation
1593 * failure.
1594 */
576175c2 1595static int alloc_new_range(struct dma_ops_domain *dma_dom,
9cabe89b
JR
1596 bool populate, gfp_t gfp)
1597{
1598 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
576175c2 1599 struct amd_iommu *iommu;
5d7c94c3 1600 unsigned long i, old_size, pte_pgsize;
9cabe89b 1601
f5e9705c
JR
1602#ifdef CONFIG_IOMMU_STRESS
1603 populate = false;
1604#endif
1605
9cabe89b
JR
1606 if (index >= APERTURE_MAX_RANGES)
1607 return -ENOMEM;
1608
1609 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1610 if (!dma_dom->aperture[index])
1611 return -ENOMEM;
1612
1613 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1614 if (!dma_dom->aperture[index]->bitmap)
1615 goto out_free;
1616
1617 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1618
1619 if (populate) {
1620 unsigned long address = dma_dom->aperture_size;
1621 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1622 u64 *pte, *pte_page;
1623
1624 for (i = 0; i < num_ptes; ++i) {
cbb9d729 1625 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
9cabe89b
JR
1626 &pte_page, gfp);
1627 if (!pte)
1628 goto out_free;
1629
1630 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1631
1632 address += APERTURE_RANGE_SIZE / 64;
1633 }
1634 }
1635
17f5b569 1636 old_size = dma_dom->aperture_size;
9cabe89b
JR
1637 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1638
17f5b569
JR
1639 /* Reserve address range used for MSI messages */
1640 if (old_size < MSI_ADDR_BASE_LO &&
1641 dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
1642 unsigned long spage;
1643 int pages;
1644
1645 pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
1646 spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
1647
1648 dma_ops_reserve_addresses(dma_dom, spage, pages);
1649 }
1650
b595076a 1651 /* Initialize the exclusion range if necessary */
576175c2
JR
1652 for_each_iommu(iommu) {
1653 if (iommu->exclusion_start &&
1654 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1655 && iommu->exclusion_start < dma_dom->aperture_size) {
1656 unsigned long startpage;
1657 int pages = iommu_num_pages(iommu->exclusion_start,
1658 iommu->exclusion_length,
1659 PAGE_SIZE);
1660 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1661 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1662 }
00cd122a
JR
1663 }
1664
1665 /*
1666 * Check for areas already mapped as present in the new aperture
1667 * range and mark those pages as reserved in the allocator. Such
1668 * mappings may already exist as a result of requested unity
1669 * mappings for devices.
1670 */
1671 for (i = dma_dom->aperture[index]->offset;
1672 i < dma_dom->aperture_size;
5d7c94c3 1673 i += pte_pgsize) {
3039ca1b 1674 u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
00cd122a
JR
1675 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1676 continue;
1677
5d7c94c3
JR
1678 dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
1679 pte_pgsize >> 12);
00cd122a
JR
1680 }
1681
04bfdd84
JR
1682 update_domain(&dma_dom->domain);
1683
9cabe89b
JR
1684 return 0;
1685
1686out_free:
04bfdd84
JR
1687 update_domain(&dma_dom->domain);
1688
9cabe89b
JR
1689 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1690
1691 kfree(dma_dom->aperture[index]);
1692 dma_dom->aperture[index] = NULL;
1693
1694 return -ENOMEM;
1695}
1696
384de729
JR
1697static unsigned long dma_ops_area_alloc(struct device *dev,
1698 struct dma_ops_domain *dom,
1699 unsigned int pages,
1700 unsigned long align_mask,
1701 u64 dma_mask,
1702 unsigned long start)
1703{
803b8cb4 1704 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
384de729
JR
1705 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1706 int i = start >> APERTURE_RANGE_SHIFT;
1707 unsigned long boundary_size;
1708 unsigned long address = -1;
1709 unsigned long limit;
1710
803b8cb4
JR
1711 next_bit >>= PAGE_SHIFT;
1712
384de729
JR
1713 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
1714 PAGE_SIZE) >> PAGE_SHIFT;
1715
1716 for (;i < max_index; ++i) {
1717 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1718
1719 if (dom->aperture[i]->offset >= dma_mask)
1720 break;
1721
1722 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1723 dma_mask >> PAGE_SHIFT);
1724
1725 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1726 limit, next_bit, pages, 0,
1727 boundary_size, align_mask);
1728 if (address != -1) {
1729 address = dom->aperture[i]->offset +
1730 (address << PAGE_SHIFT);
803b8cb4 1731 dom->next_address = address + (pages << PAGE_SHIFT);
384de729
JR
1732 break;
1733 }
1734
1735 next_bit = 0;
1736 }
1737
1738 return address;
1739}
1740
d3086444
JR
1741static unsigned long dma_ops_alloc_addresses(struct device *dev,
1742 struct dma_ops_domain *dom,
6d4f343f 1743 unsigned int pages,
832a90c3
JR
1744 unsigned long align_mask,
1745 u64 dma_mask)
d3086444 1746{
d3086444 1747 unsigned long address;
d3086444 1748
fe16f088
JR
1749#ifdef CONFIG_IOMMU_STRESS
1750 dom->next_address = 0;
1751 dom->need_flush = true;
1752#endif
d3086444 1753
384de729 1754 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
803b8cb4 1755 dma_mask, dom->next_address);
d3086444 1756
1c655773 1757 if (address == -1) {
803b8cb4 1758 dom->next_address = 0;
384de729
JR
1759 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1760 dma_mask, 0);
1c655773
JR
1761 dom->need_flush = true;
1762 }
d3086444 1763
384de729 1764 if (unlikely(address == -1))
8fd524b3 1765 address = DMA_ERROR_CODE;
d3086444
JR
1766
1767 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1768
1769 return address;
1770}
1771
431b2a20
JR
1772/*
1773 * The address free function.
1774 *
1775 * called with domain->lock held
1776 */
d3086444
JR
1777static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1778 unsigned long address,
1779 unsigned int pages)
1780{
384de729
JR
1781 unsigned i = address >> APERTURE_RANGE_SHIFT;
1782 struct aperture_range *range = dom->aperture[i];
80be308d 1783
384de729
JR
1784 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1785
47bccd6b
JR
1786#ifdef CONFIG_IOMMU_STRESS
1787 if (i < 4)
1788 return;
1789#endif
80be308d 1790
803b8cb4 1791 if (address >= dom->next_address)
80be308d 1792 dom->need_flush = true;
384de729
JR
1793
1794 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
803b8cb4 1795
a66022c4 1796 bitmap_clear(range->bitmap, address, pages);
384de729 1797
d3086444
JR
1798}
1799
431b2a20
JR
1800/****************************************************************************
1801 *
1802 * The next functions belong to the domain allocation. A domain is
1803 * allocated for every IOMMU as the default domain. If device isolation
1804 * is enabled, every device get its own domain. The most important thing
1805 * about domains is the page table mapping the DMA address space they
1806 * contain.
1807 *
1808 ****************************************************************************/
1809
aeb26f55
JR
1810/*
1811 * This function adds a protection domain to the global protection domain list
1812 */
1813static void add_domain_to_list(struct protection_domain *domain)
1814{
1815 unsigned long flags;
1816
1817 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1818 list_add(&domain->list, &amd_iommu_pd_list);
1819 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1820}
1821
1822/*
1823 * This function removes a protection domain to the global
1824 * protection domain list
1825 */
1826static void del_domain_from_list(struct protection_domain *domain)
1827{
1828 unsigned long flags;
1829
1830 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1831 list_del(&domain->list);
1832 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1833}
1834
ec487d1a
JR
1835static u16 domain_id_alloc(void)
1836{
1837 unsigned long flags;
1838 int id;
1839
1840 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1841 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1842 BUG_ON(id == 0);
1843 if (id > 0 && id < MAX_DOMAIN_ID)
1844 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1845 else
1846 id = 0;
1847 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1848
1849 return id;
1850}
1851
a2acfb75
JR
1852static void domain_id_free(int id)
1853{
1854 unsigned long flags;
1855
1856 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1857 if (id > 0 && id < MAX_DOMAIN_ID)
1858 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1859 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1860}
a2acfb75 1861
5c34c403
JR
1862#define DEFINE_FREE_PT_FN(LVL, FN) \
1863static void free_pt_##LVL (unsigned long __pt) \
1864{ \
1865 unsigned long p; \
1866 u64 *pt; \
1867 int i; \
1868 \
1869 pt = (u64 *)__pt; \
1870 \
1871 for (i = 0; i < 512; ++i) { \
1872 if (!IOMMU_PTE_PRESENT(pt[i])) \
1873 continue; \
1874 \
1875 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1876 FN(p); \
1877 } \
1878 free_page((unsigned long)pt); \
1879}
1880
1881DEFINE_FREE_PT_FN(l2, free_page)
1882DEFINE_FREE_PT_FN(l3, free_pt_l2)
1883DEFINE_FREE_PT_FN(l4, free_pt_l3)
1884DEFINE_FREE_PT_FN(l5, free_pt_l4)
1885DEFINE_FREE_PT_FN(l6, free_pt_l5)
1886
86db2e5d 1887static void free_pagetable(struct protection_domain *domain)
ec487d1a 1888{
5c34c403 1889 unsigned long root = (unsigned long)domain->pt_root;
ec487d1a 1890
5c34c403
JR
1891 switch (domain->mode) {
1892 case PAGE_MODE_NONE:
1893 break;
1894 case PAGE_MODE_1_LEVEL:
1895 free_page(root);
1896 break;
1897 case PAGE_MODE_2_LEVEL:
1898 free_pt_l2(root);
1899 break;
1900 case PAGE_MODE_3_LEVEL:
1901 free_pt_l3(root);
1902 break;
1903 case PAGE_MODE_4_LEVEL:
1904 free_pt_l4(root);
1905 break;
1906 case PAGE_MODE_5_LEVEL:
1907 free_pt_l5(root);
1908 break;
1909 case PAGE_MODE_6_LEVEL:
1910 free_pt_l6(root);
1911 break;
1912 default:
1913 BUG();
ec487d1a 1914 }
ec487d1a
JR
1915}
1916
b16137b1
JR
1917static void free_gcr3_tbl_level1(u64 *tbl)
1918{
1919 u64 *ptr;
1920 int i;
1921
1922 for (i = 0; i < 512; ++i) {
1923 if (!(tbl[i] & GCR3_VALID))
1924 continue;
1925
1926 ptr = __va(tbl[i] & PAGE_MASK);
1927
1928 free_page((unsigned long)ptr);
1929 }
1930}
1931
1932static void free_gcr3_tbl_level2(u64 *tbl)
1933{
1934 u64 *ptr;
1935 int i;
1936
1937 for (i = 0; i < 512; ++i) {
1938 if (!(tbl[i] & GCR3_VALID))
1939 continue;
1940
1941 ptr = __va(tbl[i] & PAGE_MASK);
1942
1943 free_gcr3_tbl_level1(ptr);
1944 }
1945}
1946
52815b75
JR
1947static void free_gcr3_table(struct protection_domain *domain)
1948{
b16137b1
JR
1949 if (domain->glx == 2)
1950 free_gcr3_tbl_level2(domain->gcr3_tbl);
1951 else if (domain->glx == 1)
1952 free_gcr3_tbl_level1(domain->gcr3_tbl);
1953 else if (domain->glx != 0)
1954 BUG();
1955
52815b75
JR
1956 free_page((unsigned long)domain->gcr3_tbl);
1957}
1958
431b2a20
JR
1959/*
1960 * Free a domain, only used if something went wrong in the
1961 * allocation path and we need to free an already allocated page table
1962 */
ec487d1a
JR
1963static void dma_ops_domain_free(struct dma_ops_domain *dom)
1964{
384de729
JR
1965 int i;
1966
ec487d1a
JR
1967 if (!dom)
1968 return;
1969
aeb26f55
JR
1970 del_domain_from_list(&dom->domain);
1971
86db2e5d 1972 free_pagetable(&dom->domain);
ec487d1a 1973
384de729
JR
1974 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1975 if (!dom->aperture[i])
1976 continue;
1977 free_page((unsigned long)dom->aperture[i]->bitmap);
1978 kfree(dom->aperture[i]);
1979 }
ec487d1a
JR
1980
1981 kfree(dom);
1982}
1983
431b2a20
JR
1984/*
1985 * Allocates a new protection domain usable for the dma_ops functions.
b595076a 1986 * It also initializes the page table and the address allocator data
431b2a20
JR
1987 * structures required for the dma_ops interface
1988 */
87a64d52 1989static struct dma_ops_domain *dma_ops_domain_alloc(void)
ec487d1a
JR
1990{
1991 struct dma_ops_domain *dma_dom;
ec487d1a
JR
1992
1993 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1994 if (!dma_dom)
1995 return NULL;
1996
1997 spin_lock_init(&dma_dom->domain.lock);
1998
1999 dma_dom->domain.id = domain_id_alloc();
2000 if (dma_dom->domain.id == 0)
2001 goto free_dma_dom;
7c392cbe 2002 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
8f7a017c 2003 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
ec487d1a 2004 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
9fdb19d6 2005 dma_dom->domain.flags = PD_DMA_OPS_MASK;
ec487d1a
JR
2006 dma_dom->domain.priv = dma_dom;
2007 if (!dma_dom->domain.pt_root)
2008 goto free_dma_dom;
ec487d1a 2009
1c655773 2010 dma_dom->need_flush = false;
bd60b735 2011 dma_dom->target_dev = 0xffff;
1c655773 2012
aeb26f55
JR
2013 add_domain_to_list(&dma_dom->domain);
2014
576175c2 2015 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
ec487d1a 2016 goto free_dma_dom;
ec487d1a 2017
431b2a20 2018 /*
ec487d1a
JR
2019 * mark the first page as allocated so we never return 0 as
2020 * a valid dma-address. So we can use 0 as error value
431b2a20 2021 */
384de729 2022 dma_dom->aperture[0]->bitmap[0] = 1;
803b8cb4 2023 dma_dom->next_address = 0;
ec487d1a 2024
ec487d1a
JR
2025
2026 return dma_dom;
2027
2028free_dma_dom:
2029 dma_ops_domain_free(dma_dom);
2030
2031 return NULL;
2032}
2033
5b28df6f
JR
2034/*
2035 * little helper function to check whether a given protection domain is a
2036 * dma_ops domain
2037 */
2038static bool dma_ops_domain(struct protection_domain *domain)
2039{
2040 return domain->flags & PD_DMA_OPS_MASK;
2041}
2042
fd7b5535 2043static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
b20ac0d4 2044{
132bd68f 2045 u64 pte_root = 0;
ee6c2868 2046 u64 flags = 0;
863c74eb 2047
132bd68f
JR
2048 if (domain->mode != PAGE_MODE_NONE)
2049 pte_root = virt_to_phys(domain->pt_root);
2050
38ddf41b
JR
2051 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2052 << DEV_ENTRY_MODE_SHIFT;
2053 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
b20ac0d4 2054
ee6c2868
JR
2055 flags = amd_iommu_dev_table[devid].data[1];
2056
fd7b5535
JR
2057 if (ats)
2058 flags |= DTE_FLAG_IOTLB;
2059
52815b75
JR
2060 if (domain->flags & PD_IOMMUV2_MASK) {
2061 u64 gcr3 = __pa(domain->gcr3_tbl);
2062 u64 glx = domain->glx;
2063 u64 tmp;
2064
2065 pte_root |= DTE_FLAG_GV;
2066 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2067
2068 /* First mask out possible old values for GCR3 table */
2069 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2070 flags &= ~tmp;
2071
2072 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2073 flags &= ~tmp;
2074
2075 /* Encode GCR3 table into DTE */
2076 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2077 pte_root |= tmp;
2078
2079 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2080 flags |= tmp;
2081
2082 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2083 flags |= tmp;
2084 }
2085
ee6c2868
JR
2086 flags &= ~(0xffffUL);
2087 flags |= domain->id;
2088
2089 amd_iommu_dev_table[devid].data[1] = flags;
2090 amd_iommu_dev_table[devid].data[0] = pte_root;
15898bbc
JR
2091}
2092
2093static void clear_dte_entry(u16 devid)
2094{
15898bbc
JR
2095 /* remove entry from the device table seen by the hardware */
2096 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2097 amd_iommu_dev_table[devid].data[1] = 0;
15898bbc
JR
2098
2099 amd_iommu_apply_erratum_63(devid);
7f760ddd
JR
2100}
2101
ec9e79ef
JR
2102static void do_attach(struct iommu_dev_data *dev_data,
2103 struct protection_domain *domain)
7f760ddd 2104{
7f760ddd 2105 struct amd_iommu *iommu;
ec9e79ef 2106 bool ats;
fd7b5535 2107
ec9e79ef
JR
2108 iommu = amd_iommu_rlookup_table[dev_data->devid];
2109 ats = dev_data->ats.enabled;
7f760ddd
JR
2110
2111 /* Update data structures */
2112 dev_data->domain = domain;
2113 list_add(&dev_data->list, &domain->dev_list);
f62dda66 2114 set_dte_entry(dev_data->devid, domain, ats);
7f760ddd
JR
2115
2116 /* Do reference counting */
2117 domain->dev_iommu[iommu->index] += 1;
2118 domain->dev_cnt += 1;
2119
2120 /* Flush the DTE entry */
6c542047 2121 device_flush_dte(dev_data);
7f760ddd
JR
2122}
2123
ec9e79ef 2124static void do_detach(struct iommu_dev_data *dev_data)
7f760ddd 2125{
7f760ddd 2126 struct amd_iommu *iommu;
7f760ddd 2127
ec9e79ef 2128 iommu = amd_iommu_rlookup_table[dev_data->devid];
15898bbc
JR
2129
2130 /* decrease reference counters */
7f760ddd
JR
2131 dev_data->domain->dev_iommu[iommu->index] -= 1;
2132 dev_data->domain->dev_cnt -= 1;
2133
2134 /* Update data structures */
2135 dev_data->domain = NULL;
2136 list_del(&dev_data->list);
f62dda66 2137 clear_dte_entry(dev_data->devid);
15898bbc 2138
7f760ddd 2139 /* Flush the DTE entry */
6c542047 2140 device_flush_dte(dev_data);
2b681faf
JR
2141}
2142
2143/*
2144 * If a device is not yet associated with a domain, this function does
2145 * assigns it visible for the hardware
2146 */
ec9e79ef 2147static int __attach_device(struct iommu_dev_data *dev_data,
15898bbc 2148 struct protection_domain *domain)
2b681faf 2149{
397111ab 2150 struct iommu_dev_data *head, *entry;
84fe6c19 2151 int ret;
657cbb6b 2152
2b681faf
JR
2153 /* lock domain */
2154 spin_lock(&domain->lock);
2155
397111ab 2156 head = dev_data;
15898bbc 2157
397111ab
JR
2158 if (head->alias_data != NULL)
2159 head = head->alias_data;
eba6ac60 2160
397111ab 2161 /* Now we have the root of the alias group, if any */
15898bbc 2162
397111ab
JR
2163 ret = -EBUSY;
2164 if (head->domain != NULL)
2165 goto out_unlock;
15898bbc 2166
397111ab
JR
2167 /* Attach alias group root */
2168 do_attach(head, domain);
eba6ac60 2169
397111ab
JR
2170 /* Attach other devices in the alias group */
2171 list_for_each_entry(entry, &head->alias_list, alias_list)
2172 do_attach(entry, domain);
24100055 2173
84fe6c19
JL
2174 ret = 0;
2175
2176out_unlock:
2177
eba6ac60
JR
2178 /* ready */
2179 spin_unlock(&domain->lock);
15898bbc 2180
84fe6c19 2181 return ret;
0feae533 2182}
b20ac0d4 2183
52815b75
JR
2184
2185static void pdev_iommuv2_disable(struct pci_dev *pdev)
2186{
2187 pci_disable_ats(pdev);
2188 pci_disable_pri(pdev);
2189 pci_disable_pasid(pdev);
2190}
2191
6a113ddc
JR
2192/* FIXME: Change generic reset-function to do the same */
2193static int pri_reset_while_enabled(struct pci_dev *pdev)
2194{
2195 u16 control;
2196 int pos;
2197
46277b75 2198 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
6a113ddc
JR
2199 if (!pos)
2200 return -EINVAL;
2201
46277b75
JR
2202 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2203 control |= PCI_PRI_CTRL_RESET;
2204 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
6a113ddc
JR
2205
2206 return 0;
2207}
2208
52815b75
JR
2209static int pdev_iommuv2_enable(struct pci_dev *pdev)
2210{
6a113ddc
JR
2211 bool reset_enable;
2212 int reqs, ret;
2213
2214 /* FIXME: Hardcode number of outstanding requests for now */
2215 reqs = 32;
2216 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2217 reqs = 1;
2218 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
52815b75
JR
2219
2220 /* Only allow access to user-accessible pages */
2221 ret = pci_enable_pasid(pdev, 0);
2222 if (ret)
2223 goto out_err;
2224
2225 /* First reset the PRI state of the device */
2226 ret = pci_reset_pri(pdev);
2227 if (ret)
2228 goto out_err;
2229
6a113ddc
JR
2230 /* Enable PRI */
2231 ret = pci_enable_pri(pdev, reqs);
52815b75
JR
2232 if (ret)
2233 goto out_err;
2234
6a113ddc
JR
2235 if (reset_enable) {
2236 ret = pri_reset_while_enabled(pdev);
2237 if (ret)
2238 goto out_err;
2239 }
2240
52815b75
JR
2241 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2242 if (ret)
2243 goto out_err;
2244
2245 return 0;
2246
2247out_err:
2248 pci_disable_pri(pdev);
2249 pci_disable_pasid(pdev);
2250
2251 return ret;
2252}
2253
c99afa25 2254/* FIXME: Move this to PCI code */
a3b93121 2255#define PCI_PRI_TLP_OFF (1 << 15)
c99afa25 2256
98f1ad25 2257static bool pci_pri_tlp_required(struct pci_dev *pdev)
c99afa25 2258{
a3b93121 2259 u16 status;
c99afa25
JR
2260 int pos;
2261
46277b75 2262 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
c99afa25
JR
2263 if (!pos)
2264 return false;
2265
a3b93121 2266 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
c99afa25 2267
a3b93121 2268 return (status & PCI_PRI_TLP_OFF) ? true : false;
c99afa25
JR
2269}
2270
407d733e 2271/*
df805abb 2272 * If a device is not yet associated with a domain, this function
407d733e
JR
2273 * assigns it visible for the hardware
2274 */
15898bbc
JR
2275static int attach_device(struct device *dev,
2276 struct protection_domain *domain)
0feae533 2277{
fd7b5535 2278 struct pci_dev *pdev = to_pci_dev(dev);
ea61cddb 2279 struct iommu_dev_data *dev_data;
eba6ac60 2280 unsigned long flags;
15898bbc 2281 int ret;
eba6ac60 2282
ea61cddb
JR
2283 dev_data = get_dev_data(dev);
2284
52815b75
JR
2285 if (domain->flags & PD_IOMMUV2_MASK) {
2286 if (!dev_data->iommu_v2 || !dev_data->passthrough)
2287 return -EINVAL;
2288
2289 if (pdev_iommuv2_enable(pdev) != 0)
2290 return -EINVAL;
2291
2292 dev_data->ats.enabled = true;
2293 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
c99afa25 2294 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
52815b75
JR
2295 } else if (amd_iommu_iotlb_sup &&
2296 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
ea61cddb
JR
2297 dev_data->ats.enabled = true;
2298 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2299 }
fd7b5535 2300
eba6ac60 2301 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
ec9e79ef 2302 ret = __attach_device(dev_data, domain);
b20ac0d4
JR
2303 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2304
0feae533
JR
2305 /*
2306 * We might boot into a crash-kernel here. The crashed kernel
2307 * left the caches in the IOMMU dirty. So we have to flush
2308 * here to evict all dirty stuff.
2309 */
17b124bf 2310 domain_flush_tlb_pde(domain);
15898bbc
JR
2311
2312 return ret;
b20ac0d4
JR
2313}
2314
355bf553
JR
2315/*
2316 * Removes a device from a protection domain (unlocked)
2317 */
ec9e79ef 2318static void __detach_device(struct iommu_dev_data *dev_data)
355bf553 2319{
397111ab 2320 struct iommu_dev_data *head, *entry;
2ca76279 2321 struct protection_domain *domain;
7c392cbe 2322 unsigned long flags;
c4596114 2323
7f760ddd 2324 BUG_ON(!dev_data->domain);
355bf553 2325
2ca76279
JR
2326 domain = dev_data->domain;
2327
2328 spin_lock_irqsave(&domain->lock, flags);
24100055 2329
397111ab
JR
2330 head = dev_data;
2331 if (head->alias_data != NULL)
2332 head = head->alias_data;
71f77580 2333
397111ab
JR
2334 list_for_each_entry(entry, &head->alias_list, alias_list)
2335 do_detach(entry);
24100055 2336
397111ab 2337 do_detach(head);
7f760ddd 2338
2ca76279 2339 spin_unlock_irqrestore(&domain->lock, flags);
21129f78
JR
2340
2341 /*
2342 * If we run in passthrough mode the device must be assigned to the
d3ad9373
JR
2343 * passthrough domain if it is detached from any other domain.
2344 * Make sure we can deassign from the pt_domain itself.
21129f78 2345 */
5abcdba4 2346 if (dev_data->passthrough &&
d3ad9373 2347 (dev_data->domain == NULL && domain != pt_domain))
ec9e79ef 2348 __attach_device(dev_data, pt_domain);
355bf553
JR
2349}
2350
2351/*
2352 * Removes a device from a protection domain (with devtable_lock held)
2353 */
15898bbc 2354static void detach_device(struct device *dev)
355bf553 2355{
52815b75 2356 struct protection_domain *domain;
ea61cddb 2357 struct iommu_dev_data *dev_data;
355bf553
JR
2358 unsigned long flags;
2359
ec9e79ef 2360 dev_data = get_dev_data(dev);
52815b75 2361 domain = dev_data->domain;
ec9e79ef 2362
355bf553
JR
2363 /* lock device table */
2364 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
ec9e79ef 2365 __detach_device(dev_data);
355bf553 2366 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
fd7b5535 2367
52815b75
JR
2368 if (domain->flags & PD_IOMMUV2_MASK)
2369 pdev_iommuv2_disable(to_pci_dev(dev));
2370 else if (dev_data->ats.enabled)
ea61cddb 2371 pci_disable_ats(to_pci_dev(dev));
52815b75
JR
2372
2373 dev_data->ats.enabled = false;
355bf553 2374}
e275a2a0 2375
15898bbc
JR
2376/*
2377 * Find out the protection domain structure for a given PCI device. This
2378 * will give us the pointer to the page table root for example.
2379 */
2380static struct protection_domain *domain_for_device(struct device *dev)
2381{
71f77580 2382 struct iommu_dev_data *dev_data;
2b02b091 2383 struct protection_domain *dom = NULL;
15898bbc 2384 unsigned long flags;
15898bbc 2385
657cbb6b 2386 dev_data = get_dev_data(dev);
15898bbc 2387
2b02b091
JR
2388 if (dev_data->domain)
2389 return dev_data->domain;
15898bbc 2390
71f77580
JR
2391 if (dev_data->alias_data != NULL) {
2392 struct iommu_dev_data *alias_data = dev_data->alias_data;
2b02b091
JR
2393
2394 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
2395 if (alias_data->domain != NULL) {
2396 __attach_device(dev_data, alias_data->domain);
2397 dom = alias_data->domain;
2398 }
2399 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2400 }
15898bbc
JR
2401
2402 return dom;
2403}
2404
e275a2a0
JR
2405static int device_change_notifier(struct notifier_block *nb,
2406 unsigned long action, void *data)
2407{
e275a2a0 2408 struct dma_ops_domain *dma_domain;
5abcdba4
JR
2409 struct protection_domain *domain;
2410 struct iommu_dev_data *dev_data;
2411 struct device *dev = data;
e275a2a0 2412 struct amd_iommu *iommu;
1ac4cbbc 2413 unsigned long flags;
5abcdba4 2414 u16 devid;
e275a2a0 2415
98fc5a69
JR
2416 if (!check_device(dev))
2417 return 0;
e275a2a0 2418
5abcdba4
JR
2419 devid = get_device_id(dev);
2420 iommu = amd_iommu_rlookup_table[devid];
2421 dev_data = get_dev_data(dev);
e275a2a0
JR
2422
2423 switch (action) {
1ac4cbbc 2424 case BUS_NOTIFY_ADD_DEVICE:
657cbb6b
JR
2425
2426 iommu_init_device(dev);
25b11ce2 2427 init_iommu_group(dev);
657cbb6b 2428
2c9195e9
JR
2429 /*
2430 * dev_data is still NULL and
2431 * got initialized in iommu_init_device
2432 */
2433 dev_data = get_dev_data(dev);
2434
2435 if (iommu_pass_through || dev_data->iommu_v2) {
2436 dev_data->passthrough = true;
2437 attach_device(dev, pt_domain);
2438 break;
2439 }
2440
657cbb6b
JR
2441 domain = domain_for_device(dev);
2442
1ac4cbbc
JR
2443 /* allocate a protection domain if a device is added */
2444 dma_domain = find_protection_domain(devid);
c2a2876e
JR
2445 if (!dma_domain) {
2446 dma_domain = dma_ops_domain_alloc();
2447 if (!dma_domain)
2448 goto out;
2449 dma_domain->target_dev = devid;
2450
2451 spin_lock_irqsave(&iommu_pd_list_lock, flags);
2452 list_add_tail(&dma_domain->list, &iommu_pd_list);
2453 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
2454 }
ac1534a5 2455
2c9195e9 2456 dev->archdata.dma_ops = &amd_iommu_dma_ops;
ac1534a5 2457
e275a2a0 2458 break;
6c5cc801 2459 case BUS_NOTIFY_REMOVED_DEVICE:
657cbb6b
JR
2460
2461 iommu_uninit_device(dev);
2462
e275a2a0
JR
2463 default:
2464 goto out;
2465 }
2466
e275a2a0
JR
2467 iommu_completion_wait(iommu);
2468
2469out:
2470 return 0;
2471}
2472
b25ae679 2473static struct notifier_block device_nb = {
e275a2a0
JR
2474 .notifier_call = device_change_notifier,
2475};
355bf553 2476
8638c491
JR
2477void amd_iommu_init_notifier(void)
2478{
2479 bus_register_notifier(&pci_bus_type, &device_nb);
2480}
2481
431b2a20
JR
2482/*****************************************************************************
2483 *
2484 * The next functions belong to the dma_ops mapping/unmapping code.
2485 *
2486 *****************************************************************************/
2487
2488/*
2489 * In the dma_ops path we only have the struct device. This function
2490 * finds the corresponding IOMMU, the protection domain and the
2491 * requestor id for a given device.
2492 * If the device is not yet associated with a domain this is also done
2493 * in this function.
2494 */
94f6d190 2495static struct protection_domain *get_domain(struct device *dev)
b20ac0d4 2496{
94f6d190 2497 struct protection_domain *domain;
b20ac0d4 2498 struct dma_ops_domain *dma_dom;
94f6d190 2499 u16 devid = get_device_id(dev);
b20ac0d4 2500
f99c0f1c 2501 if (!check_device(dev))
94f6d190 2502 return ERR_PTR(-EINVAL);
b20ac0d4 2503
94f6d190
JR
2504 domain = domain_for_device(dev);
2505 if (domain != NULL && !dma_ops_domain(domain))
2506 return ERR_PTR(-EBUSY);
f99c0f1c 2507
94f6d190
JR
2508 if (domain != NULL)
2509 return domain;
b20ac0d4 2510
df805abb 2511 /* Device not bound yet - bind it */
94f6d190 2512 dma_dom = find_protection_domain(devid);
15898bbc 2513 if (!dma_dom)
94f6d190
JR
2514 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
2515 attach_device(dev, &dma_dom->domain);
15898bbc 2516 DUMP_printk("Using protection domain %d for device %s\n",
94f6d190 2517 dma_dom->domain.id, dev_name(dev));
f91ba190 2518
94f6d190 2519 return &dma_dom->domain;
b20ac0d4
JR
2520}
2521
04bfdd84
JR
2522static void update_device_table(struct protection_domain *domain)
2523{
492667da 2524 struct iommu_dev_data *dev_data;
04bfdd84 2525
ea61cddb
JR
2526 list_for_each_entry(dev_data, &domain->dev_list, list)
2527 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
04bfdd84
JR
2528}
2529
2530static void update_domain(struct protection_domain *domain)
2531{
2532 if (!domain->updated)
2533 return;
2534
2535 update_device_table(domain);
17b124bf
JR
2536
2537 domain_flush_devices(domain);
2538 domain_flush_tlb_pde(domain);
04bfdd84
JR
2539
2540 domain->updated = false;
2541}
2542
8bda3092
JR
2543/*
2544 * This function fetches the PTE for a given address in the aperture
2545 */
2546static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
2547 unsigned long address)
2548{
384de729 2549 struct aperture_range *aperture;
8bda3092
JR
2550 u64 *pte, *pte_page;
2551
384de729
JR
2552 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2553 if (!aperture)
2554 return NULL;
2555
2556 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
8bda3092 2557 if (!pte) {
cbb9d729 2558 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
abdc5eb3 2559 GFP_ATOMIC);
384de729
JR
2560 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
2561 } else
8c8c143c 2562 pte += PM_LEVEL_INDEX(0, address);
8bda3092 2563
04bfdd84 2564 update_domain(&dom->domain);
8bda3092
JR
2565
2566 return pte;
2567}
2568
431b2a20
JR
2569/*
2570 * This is the generic map function. It maps one 4kb page at paddr to
2571 * the given address in the DMA address space for the domain.
2572 */
680525e0 2573static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
cb76c322
JR
2574 unsigned long address,
2575 phys_addr_t paddr,
2576 int direction)
2577{
2578 u64 *pte, __pte;
2579
2580 WARN_ON(address > dom->aperture_size);
2581
2582 paddr &= PAGE_MASK;
2583
8bda3092 2584 pte = dma_ops_get_pte(dom, address);
53812c11 2585 if (!pte)
8fd524b3 2586 return DMA_ERROR_CODE;
cb76c322
JR
2587
2588 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
2589
2590 if (direction == DMA_TO_DEVICE)
2591 __pte |= IOMMU_PTE_IR;
2592 else if (direction == DMA_FROM_DEVICE)
2593 __pte |= IOMMU_PTE_IW;
2594 else if (direction == DMA_BIDIRECTIONAL)
2595 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
2596
2597 WARN_ON(*pte);
2598
2599 *pte = __pte;
2600
2601 return (dma_addr_t)address;
2602}
2603
431b2a20
JR
2604/*
2605 * The generic unmapping function for on page in the DMA address space.
2606 */
680525e0 2607static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
cb76c322
JR
2608 unsigned long address)
2609{
384de729 2610 struct aperture_range *aperture;
cb76c322
JR
2611 u64 *pte;
2612
2613 if (address >= dom->aperture_size)
2614 return;
2615
384de729
JR
2616 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
2617 if (!aperture)
2618 return;
2619
2620 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
2621 if (!pte)
2622 return;
cb76c322 2623
8c8c143c 2624 pte += PM_LEVEL_INDEX(0, address);
cb76c322
JR
2625
2626 WARN_ON(!*pte);
2627
2628 *pte = 0ULL;
2629}
2630
431b2a20
JR
2631/*
2632 * This function contains common code for mapping of a physically
24f81160
JR
2633 * contiguous memory region into DMA address space. It is used by all
2634 * mapping functions provided with this IOMMU driver.
431b2a20
JR
2635 * Must be called with the domain lock held.
2636 */
cb76c322 2637static dma_addr_t __map_single(struct device *dev,
cb76c322
JR
2638 struct dma_ops_domain *dma_dom,
2639 phys_addr_t paddr,
2640 size_t size,
6d4f343f 2641 int dir,
832a90c3
JR
2642 bool align,
2643 u64 dma_mask)
cb76c322
JR
2644{
2645 dma_addr_t offset = paddr & ~PAGE_MASK;
53812c11 2646 dma_addr_t address, start, ret;
cb76c322 2647 unsigned int pages;
6d4f343f 2648 unsigned long align_mask = 0;
cb76c322
JR
2649 int i;
2650
e3c449f5 2651 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
cb76c322
JR
2652 paddr &= PAGE_MASK;
2653
8ecaf8f1
JR
2654 INC_STATS_COUNTER(total_map_requests);
2655
c1858976
JR
2656 if (pages > 1)
2657 INC_STATS_COUNTER(cross_page);
2658
6d4f343f
JR
2659 if (align)
2660 align_mask = (1UL << get_order(size)) - 1;
2661
11b83888 2662retry:
832a90c3
JR
2663 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2664 dma_mask);
8fd524b3 2665 if (unlikely(address == DMA_ERROR_CODE)) {
11b83888
JR
2666 /*
2667 * setting next_address here will let the address
2668 * allocator only scan the new allocated range in the
2669 * first run. This is a small optimization.
2670 */
2671 dma_dom->next_address = dma_dom->aperture_size;
2672
576175c2 2673 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
11b83888
JR
2674 goto out;
2675
2676 /*
af901ca1 2677 * aperture was successfully enlarged by 128 MB, try
11b83888
JR
2678 * allocation again
2679 */
2680 goto retry;
2681 }
cb76c322
JR
2682
2683 start = address;
2684 for (i = 0; i < pages; ++i) {
680525e0 2685 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
8fd524b3 2686 if (ret == DMA_ERROR_CODE)
53812c11
JR
2687 goto out_unmap;
2688
cb76c322
JR
2689 paddr += PAGE_SIZE;
2690 start += PAGE_SIZE;
2691 }
2692 address += offset;
2693
5774f7c5
JR
2694 ADD_STATS_COUNTER(alloced_io_mem, size);
2695
afa9fdc2 2696 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
17b124bf 2697 domain_flush_tlb(&dma_dom->domain);
1c655773 2698 dma_dom->need_flush = false;
318afd41 2699 } else if (unlikely(amd_iommu_np_cache))
17b124bf 2700 domain_flush_pages(&dma_dom->domain, address, size);
270cab24 2701
cb76c322
JR
2702out:
2703 return address;
53812c11
JR
2704
2705out_unmap:
2706
2707 for (--i; i >= 0; --i) {
2708 start -= PAGE_SIZE;
680525e0 2709 dma_ops_domain_unmap(dma_dom, start);
53812c11
JR
2710 }
2711
2712 dma_ops_free_addresses(dma_dom, address, pages);
2713
8fd524b3 2714 return DMA_ERROR_CODE;
cb76c322
JR
2715}
2716
431b2a20
JR
2717/*
2718 * Does the reverse of the __map_single function. Must be called with
2719 * the domain lock held too
2720 */
cd8c82e8 2721static void __unmap_single(struct dma_ops_domain *dma_dom,
cb76c322
JR
2722 dma_addr_t dma_addr,
2723 size_t size,
2724 int dir)
2725{
04e0463e 2726 dma_addr_t flush_addr;
cb76c322
JR
2727 dma_addr_t i, start;
2728 unsigned int pages;
2729
8fd524b3 2730 if ((dma_addr == DMA_ERROR_CODE) ||
b8d9905d 2731 (dma_addr + size > dma_dom->aperture_size))
cb76c322
JR
2732 return;
2733
04e0463e 2734 flush_addr = dma_addr;
e3c449f5 2735 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
cb76c322
JR
2736 dma_addr &= PAGE_MASK;
2737 start = dma_addr;
2738
2739 for (i = 0; i < pages; ++i) {
680525e0 2740 dma_ops_domain_unmap(dma_dom, start);
cb76c322
JR
2741 start += PAGE_SIZE;
2742 }
2743
5774f7c5
JR
2744 SUB_STATS_COUNTER(alloced_io_mem, size);
2745
cb76c322 2746 dma_ops_free_addresses(dma_dom, dma_addr, pages);
270cab24 2747
80be308d 2748 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
17b124bf 2749 domain_flush_pages(&dma_dom->domain, flush_addr, size);
80be308d
JR
2750 dma_dom->need_flush = false;
2751 }
cb76c322
JR
2752}
2753
431b2a20
JR
2754/*
2755 * The exported map_single function for dma_ops.
2756 */
51491367
FT
2757static dma_addr_t map_page(struct device *dev, struct page *page,
2758 unsigned long offset, size_t size,
2759 enum dma_data_direction dir,
2760 struct dma_attrs *attrs)
4da70b9e
JR
2761{
2762 unsigned long flags;
4da70b9e 2763 struct protection_domain *domain;
4da70b9e 2764 dma_addr_t addr;
832a90c3 2765 u64 dma_mask;
51491367 2766 phys_addr_t paddr = page_to_phys(page) + offset;
4da70b9e 2767
0f2a86f2
JR
2768 INC_STATS_COUNTER(cnt_map_single);
2769
94f6d190
JR
2770 domain = get_domain(dev);
2771 if (PTR_ERR(domain) == -EINVAL)
4da70b9e 2772 return (dma_addr_t)paddr;
94f6d190
JR
2773 else if (IS_ERR(domain))
2774 return DMA_ERROR_CODE;
4da70b9e 2775
f99c0f1c
JR
2776 dma_mask = *dev->dma_mask;
2777
4da70b9e 2778 spin_lock_irqsave(&domain->lock, flags);
94f6d190 2779
cd8c82e8 2780 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
832a90c3 2781 dma_mask);
8fd524b3 2782 if (addr == DMA_ERROR_CODE)
4da70b9e
JR
2783 goto out;
2784
17b124bf 2785 domain_flush_complete(domain);
4da70b9e
JR
2786
2787out:
2788 spin_unlock_irqrestore(&domain->lock, flags);
2789
2790 return addr;
2791}
2792
431b2a20
JR
2793/*
2794 * The exported unmap_single function for dma_ops.
2795 */
51491367
FT
2796static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2797 enum dma_data_direction dir, struct dma_attrs *attrs)
4da70b9e
JR
2798{
2799 unsigned long flags;
4da70b9e 2800 struct protection_domain *domain;
4da70b9e 2801
146a6917
JR
2802 INC_STATS_COUNTER(cnt_unmap_single);
2803
94f6d190
JR
2804 domain = get_domain(dev);
2805 if (IS_ERR(domain))
5b28df6f
JR
2806 return;
2807
4da70b9e
JR
2808 spin_lock_irqsave(&domain->lock, flags);
2809
cd8c82e8 2810 __unmap_single(domain->priv, dma_addr, size, dir);
4da70b9e 2811
17b124bf 2812 domain_flush_complete(domain);
4da70b9e
JR
2813
2814 spin_unlock_irqrestore(&domain->lock, flags);
2815}
2816
431b2a20
JR
2817/*
2818 * The exported map_sg function for dma_ops (handles scatter-gather
2819 * lists).
2820 */
65b050ad 2821static int map_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2822 int nelems, enum dma_data_direction dir,
2823 struct dma_attrs *attrs)
65b050ad
JR
2824{
2825 unsigned long flags;
65b050ad 2826 struct protection_domain *domain;
65b050ad
JR
2827 int i;
2828 struct scatterlist *s;
2829 phys_addr_t paddr;
2830 int mapped_elems = 0;
832a90c3 2831 u64 dma_mask;
65b050ad 2832
d03f067a
JR
2833 INC_STATS_COUNTER(cnt_map_sg);
2834
94f6d190 2835 domain = get_domain(dev);
a0e191b2 2836 if (IS_ERR(domain))
94f6d190 2837 return 0;
dbcc112e 2838
832a90c3 2839 dma_mask = *dev->dma_mask;
65b050ad 2840
65b050ad
JR
2841 spin_lock_irqsave(&domain->lock, flags);
2842
2843 for_each_sg(sglist, s, nelems, i) {
2844 paddr = sg_phys(s);
2845
cd8c82e8 2846 s->dma_address = __map_single(dev, domain->priv,
832a90c3
JR
2847 paddr, s->length, dir, false,
2848 dma_mask);
65b050ad
JR
2849
2850 if (s->dma_address) {
2851 s->dma_length = s->length;
2852 mapped_elems++;
2853 } else
2854 goto unmap;
65b050ad
JR
2855 }
2856
17b124bf 2857 domain_flush_complete(domain);
65b050ad
JR
2858
2859out:
2860 spin_unlock_irqrestore(&domain->lock, flags);
2861
2862 return mapped_elems;
2863unmap:
2864 for_each_sg(sglist, s, mapped_elems, i) {
2865 if (s->dma_address)
cd8c82e8 2866 __unmap_single(domain->priv, s->dma_address,
65b050ad
JR
2867 s->dma_length, dir);
2868 s->dma_address = s->dma_length = 0;
2869 }
2870
2871 mapped_elems = 0;
2872
2873 goto out;
2874}
2875
431b2a20
JR
2876/*
2877 * The exported map_sg function for dma_ops (handles scatter-gather
2878 * lists).
2879 */
65b050ad 2880static void unmap_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2881 int nelems, enum dma_data_direction dir,
2882 struct dma_attrs *attrs)
65b050ad
JR
2883{
2884 unsigned long flags;
65b050ad
JR
2885 struct protection_domain *domain;
2886 struct scatterlist *s;
65b050ad
JR
2887 int i;
2888
55877a6b
JR
2889 INC_STATS_COUNTER(cnt_unmap_sg);
2890
94f6d190
JR
2891 domain = get_domain(dev);
2892 if (IS_ERR(domain))
5b28df6f
JR
2893 return;
2894
65b050ad
JR
2895 spin_lock_irqsave(&domain->lock, flags);
2896
2897 for_each_sg(sglist, s, nelems, i) {
cd8c82e8 2898 __unmap_single(domain->priv, s->dma_address,
65b050ad 2899 s->dma_length, dir);
65b050ad
JR
2900 s->dma_address = s->dma_length = 0;
2901 }
2902
17b124bf 2903 domain_flush_complete(domain);
65b050ad
JR
2904
2905 spin_unlock_irqrestore(&domain->lock, flags);
2906}
2907
431b2a20
JR
2908/*
2909 * The exported alloc_coherent function for dma_ops.
2910 */
5d8b53cf 2911static void *alloc_coherent(struct device *dev, size_t size,
baa676fc
AP
2912 dma_addr_t *dma_addr, gfp_t flag,
2913 struct dma_attrs *attrs)
5d8b53cf 2914{
832a90c3 2915 u64 dma_mask = dev->coherent_dma_mask;
3b839a57
JR
2916 struct protection_domain *domain;
2917 unsigned long flags;
2918 struct page *page;
5d8b53cf 2919
c8f0fb36
JR
2920 INC_STATS_COUNTER(cnt_alloc_coherent);
2921
94f6d190
JR
2922 domain = get_domain(dev);
2923 if (PTR_ERR(domain) == -EINVAL) {
3b839a57
JR
2924 page = alloc_pages(flag, get_order(size));
2925 *dma_addr = page_to_phys(page);
2926 return page_address(page);
94f6d190
JR
2927 } else if (IS_ERR(domain))
2928 return NULL;
5d8b53cf 2929
3b839a57 2930 size = PAGE_ALIGN(size);
f99c0f1c
JR
2931 dma_mask = dev->coherent_dma_mask;
2932 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
5d8b53cf 2933
3b839a57
JR
2934 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2935 if (!page) {
2936 if (!(flag & __GFP_WAIT))
2937 return NULL;
5d8b53cf 2938
3b839a57
JR
2939 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
2940 get_order(size));
2941 if (!page)
2942 return NULL;
2943 }
5d8b53cf 2944
832a90c3
JR
2945 if (!dma_mask)
2946 dma_mask = *dev->dma_mask;
2947
5d8b53cf
JR
2948 spin_lock_irqsave(&domain->lock, flags);
2949
3b839a57 2950 *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
832a90c3 2951 size, DMA_BIDIRECTIONAL, true, dma_mask);
5d8b53cf 2952
8fd524b3 2953 if (*dma_addr == DMA_ERROR_CODE) {
367d04c4 2954 spin_unlock_irqrestore(&domain->lock, flags);
5b28df6f 2955 goto out_free;
367d04c4 2956 }
5d8b53cf 2957
17b124bf 2958 domain_flush_complete(domain);
5d8b53cf 2959
5d8b53cf
JR
2960 spin_unlock_irqrestore(&domain->lock, flags);
2961
3b839a57 2962 return page_address(page);
5b28df6f
JR
2963
2964out_free:
2965
3b839a57
JR
2966 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2967 __free_pages(page, get_order(size));
5b28df6f
JR
2968
2969 return NULL;
5d8b53cf
JR
2970}
2971
431b2a20
JR
2972/*
2973 * The exported free_coherent function for dma_ops.
431b2a20 2974 */
5d8b53cf 2975static void free_coherent(struct device *dev, size_t size,
baa676fc
AP
2976 void *virt_addr, dma_addr_t dma_addr,
2977 struct dma_attrs *attrs)
5d8b53cf 2978{
5d8b53cf 2979 struct protection_domain *domain;
3b839a57
JR
2980 unsigned long flags;
2981 struct page *page;
5d8b53cf 2982
5d31ee7e
JR
2983 INC_STATS_COUNTER(cnt_free_coherent);
2984
3b839a57
JR
2985 page = virt_to_page(virt_addr);
2986 size = PAGE_ALIGN(size);
2987
94f6d190
JR
2988 domain = get_domain(dev);
2989 if (IS_ERR(domain))
5b28df6f
JR
2990 goto free_mem;
2991
5d8b53cf
JR
2992 spin_lock_irqsave(&domain->lock, flags);
2993
cd8c82e8 2994 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
5d8b53cf 2995
17b124bf 2996 domain_flush_complete(domain);
5d8b53cf
JR
2997
2998 spin_unlock_irqrestore(&domain->lock, flags);
2999
3000free_mem:
3b839a57
JR
3001 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3002 __free_pages(page, get_order(size));
5d8b53cf
JR
3003}
3004
b39ba6ad
JR
3005/*
3006 * This function is called by the DMA layer to find out if we can handle a
3007 * particular device. It is part of the dma_ops.
3008 */
3009static int amd_iommu_dma_supported(struct device *dev, u64 mask)
3010{
420aef8a 3011 return check_device(dev);
b39ba6ad
JR
3012}
3013
c432f3df 3014/*
431b2a20
JR
3015 * The function for pre-allocating protection domains.
3016 *
c432f3df
JR
3017 * If the driver core informs the DMA layer if a driver grabs a device
3018 * we don't need to preallocate the protection domains anymore.
3019 * For now we have to.
3020 */
943bc7e1 3021static void __init prealloc_protection_domains(void)
c432f3df 3022{
5abcdba4 3023 struct iommu_dev_data *dev_data;
c432f3df 3024 struct dma_ops_domain *dma_dom;
5abcdba4 3025 struct pci_dev *dev = NULL;
98fc5a69 3026 u16 devid;
c432f3df 3027
d18c69d3 3028 for_each_pci_dev(dev) {
98fc5a69
JR
3029
3030 /* Do we handle this device? */
3031 if (!check_device(&dev->dev))
c432f3df 3032 continue;
98fc5a69 3033
5abcdba4
JR
3034 dev_data = get_dev_data(&dev->dev);
3035 if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
3036 /* Make sure passthrough domain is allocated */
3037 alloc_passthrough_domain();
3038 dev_data->passthrough = true;
3039 attach_device(&dev->dev, pt_domain);
df805abb 3040 pr_info("AMD-Vi: Using passthrough domain for device %s\n",
5abcdba4
JR
3041 dev_name(&dev->dev));
3042 }
3043
98fc5a69 3044 /* Is there already any domain for it? */
15898bbc 3045 if (domain_for_device(&dev->dev))
c432f3df 3046 continue;
98fc5a69
JR
3047
3048 devid = get_device_id(&dev->dev);
3049
87a64d52 3050 dma_dom = dma_ops_domain_alloc();
c432f3df
JR
3051 if (!dma_dom)
3052 continue;
3053 init_unity_mappings_for_device(dma_dom, devid);
bd60b735
JR
3054 dma_dom->target_dev = devid;
3055
15898bbc 3056 attach_device(&dev->dev, &dma_dom->domain);
be831297 3057
bd60b735 3058 list_add_tail(&dma_dom->list, &iommu_pd_list);
c432f3df
JR
3059 }
3060}
3061
160c1d8e 3062static struct dma_map_ops amd_iommu_dma_ops = {
baa676fc
AP
3063 .alloc = alloc_coherent,
3064 .free = free_coherent,
51491367
FT
3065 .map_page = map_page,
3066 .unmap_page = unmap_page,
6631ee9d
JR
3067 .map_sg = map_sg,
3068 .unmap_sg = unmap_sg,
b39ba6ad 3069 .dma_supported = amd_iommu_dma_supported,
6631ee9d
JR
3070};
3071
27c2127a
JR
3072static unsigned device_dma_ops_init(void)
3073{
5abcdba4 3074 struct iommu_dev_data *dev_data;
27c2127a
JR
3075 struct pci_dev *pdev = NULL;
3076 unsigned unhandled = 0;
3077
3078 for_each_pci_dev(pdev) {
3079 if (!check_device(&pdev->dev)) {
af1be049
JR
3080
3081 iommu_ignore_device(&pdev->dev);
3082
27c2127a
JR
3083 unhandled += 1;
3084 continue;
3085 }
3086
5abcdba4
JR
3087 dev_data = get_dev_data(&pdev->dev);
3088
3089 if (!dev_data->passthrough)
3090 pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
3091 else
3092 pdev->dev.archdata.dma_ops = &nommu_dma_ops;
27c2127a
JR
3093 }
3094
3095 return unhandled;
3096}
3097
431b2a20
JR
3098/*
3099 * The function which clues the AMD IOMMU driver into dma_ops.
3100 */
f5325094
JR
3101
3102void __init amd_iommu_init_api(void)
3103{
2cc21c42 3104 bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
f5325094
JR
3105}
3106
6631ee9d
JR
3107int __init amd_iommu_init_dma_ops(void)
3108{
3109 struct amd_iommu *iommu;
27c2127a 3110 int ret, unhandled;
6631ee9d 3111
431b2a20
JR
3112 /*
3113 * first allocate a default protection domain for every IOMMU we
3114 * found in the system. Devices not assigned to any other
3115 * protection domain will be assigned to the default one.
3116 */
3bd22172 3117 for_each_iommu(iommu) {
87a64d52 3118 iommu->default_dom = dma_ops_domain_alloc();
6631ee9d
JR
3119 if (iommu->default_dom == NULL)
3120 return -ENOMEM;
e2dc14a2 3121 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
6631ee9d
JR
3122 ret = iommu_init_unity_mappings(iommu);
3123 if (ret)
3124 goto free_domains;
3125 }
3126
431b2a20 3127 /*
8793abeb 3128 * Pre-allocate the protection domains for each device.
431b2a20 3129 */
8793abeb 3130 prealloc_protection_domains();
6631ee9d
JR
3131
3132 iommu_detected = 1;
75f1cdf1 3133 swiotlb = 0;
6631ee9d 3134
431b2a20 3135 /* Make the driver finally visible to the drivers */
27c2127a
JR
3136 unhandled = device_dma_ops_init();
3137 if (unhandled && max_pfn > MAX_DMA32_PFN) {
3138 /* There are unhandled devices - initialize swiotlb for them */
3139 swiotlb = 1;
3140 }
6631ee9d 3141
7f26508b
JR
3142 amd_iommu_stats_init();
3143
62410eeb
JR
3144 if (amd_iommu_unmap_flush)
3145 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3146 else
3147 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3148
6631ee9d
JR
3149 return 0;
3150
3151free_domains:
3152
3bd22172 3153 for_each_iommu(iommu) {
91457df7 3154 dma_ops_domain_free(iommu->default_dom);
6631ee9d
JR
3155 }
3156
3157 return ret;
3158}
6d98cd80
JR
3159
3160/*****************************************************************************
3161 *
3162 * The following functions belong to the exported interface of AMD IOMMU
3163 *
3164 * This interface allows access to lower level functions of the IOMMU
3165 * like protection domain handling and assignement of devices to domains
3166 * which is not possible with the dma_ops interface.
3167 *
3168 *****************************************************************************/
3169
6d98cd80
JR
3170static void cleanup_domain(struct protection_domain *domain)
3171{
9b29d3c6 3172 struct iommu_dev_data *entry;
6d98cd80 3173 unsigned long flags;
6d98cd80
JR
3174
3175 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3176
9b29d3c6
JR
3177 while (!list_empty(&domain->dev_list)) {
3178 entry = list_first_entry(&domain->dev_list,
3179 struct iommu_dev_data, list);
3180 __detach_device(entry);
492667da 3181 }
6d98cd80
JR
3182
3183 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3184}
3185
2650815f
JR
3186static void protection_domain_free(struct protection_domain *domain)
3187{
3188 if (!domain)
3189 return;
3190
aeb26f55
JR
3191 del_domain_from_list(domain);
3192
2650815f
JR
3193 if (domain->id)
3194 domain_id_free(domain->id);
3195
3196 kfree(domain);
3197}
3198
3199static struct protection_domain *protection_domain_alloc(void)
c156e347
JR
3200{
3201 struct protection_domain *domain;
3202
3203 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3204 if (!domain)
2650815f 3205 return NULL;
c156e347
JR
3206
3207 spin_lock_init(&domain->lock);
5d214fe6 3208 mutex_init(&domain->api_lock);
c156e347
JR
3209 domain->id = domain_id_alloc();
3210 if (!domain->id)
2650815f 3211 goto out_err;
7c392cbe 3212 INIT_LIST_HEAD(&domain->dev_list);
2650815f 3213
aeb26f55
JR
3214 add_domain_to_list(domain);
3215
2650815f
JR
3216 return domain;
3217
3218out_err:
3219 kfree(domain);
3220
3221 return NULL;
3222}
3223
5abcdba4
JR
3224static int __init alloc_passthrough_domain(void)
3225{
3226 if (pt_domain != NULL)
3227 return 0;
3228
3229 /* allocate passthrough domain */
3230 pt_domain = protection_domain_alloc();
3231 if (!pt_domain)
3232 return -ENOMEM;
3233
3234 pt_domain->mode = PAGE_MODE_NONE;
3235
3236 return 0;
3237}
3f4b87b9
JR
3238
3239static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2650815f 3240{
3f4b87b9 3241 struct protection_domain *pdomain;
2650815f 3242
3f4b87b9
JR
3243 /* We only support unmanaged domains for now */
3244 if (type != IOMMU_DOMAIN_UNMANAGED)
3245 return NULL;
2650815f 3246
3f4b87b9
JR
3247 pdomain = protection_domain_alloc();
3248 if (!pdomain)
c156e347
JR
3249 goto out_free;
3250
3f4b87b9
JR
3251 pdomain->mode = PAGE_MODE_3_LEVEL;
3252 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3253 if (!pdomain->pt_root)
3254 goto out_free;
c156e347 3255
3f4b87b9
JR
3256 pdomain->domain.geometry.aperture_start = 0;
3257 pdomain->domain.geometry.aperture_end = ~0ULL;
3258 pdomain->domain.geometry.force_aperture = true;
0ff64f80 3259
3f4b87b9 3260 return &pdomain->domain;
c156e347
JR
3261
3262out_free:
3f4b87b9 3263 protection_domain_free(pdomain);
c156e347 3264
3f4b87b9 3265 return NULL;
c156e347
JR
3266}
3267
3f4b87b9 3268static void amd_iommu_domain_free(struct iommu_domain *dom)
98383fc3 3269{
3f4b87b9 3270 struct protection_domain *domain;
98383fc3 3271
3f4b87b9 3272 if (!dom)
98383fc3
JR
3273 return;
3274
3f4b87b9
JR
3275 domain = to_pdomain(dom);
3276
98383fc3
JR
3277 if (domain->dev_cnt > 0)
3278 cleanup_domain(domain);
3279
3280 BUG_ON(domain->dev_cnt != 0);
3281
132bd68f
JR
3282 if (domain->mode != PAGE_MODE_NONE)
3283 free_pagetable(domain);
98383fc3 3284
52815b75
JR
3285 if (domain->flags & PD_IOMMUV2_MASK)
3286 free_gcr3_table(domain);
3287
8b408fe4 3288 protection_domain_free(domain);
98383fc3
JR
3289}
3290
684f2888
JR
3291static void amd_iommu_detach_device(struct iommu_domain *dom,
3292 struct device *dev)
3293{
657cbb6b 3294 struct iommu_dev_data *dev_data = dev->archdata.iommu;
684f2888 3295 struct amd_iommu *iommu;
684f2888
JR
3296 u16 devid;
3297
98fc5a69 3298 if (!check_device(dev))
684f2888
JR
3299 return;
3300
98fc5a69 3301 devid = get_device_id(dev);
684f2888 3302
657cbb6b 3303 if (dev_data->domain != NULL)
15898bbc 3304 detach_device(dev);
684f2888
JR
3305
3306 iommu = amd_iommu_rlookup_table[devid];
3307 if (!iommu)
3308 return;
3309
684f2888
JR
3310 iommu_completion_wait(iommu);
3311}
3312
01106066
JR
3313static int amd_iommu_attach_device(struct iommu_domain *dom,
3314 struct device *dev)
3315{
3f4b87b9 3316 struct protection_domain *domain = to_pdomain(dom);
657cbb6b 3317 struct iommu_dev_data *dev_data;
01106066 3318 struct amd_iommu *iommu;
15898bbc 3319 int ret;
01106066 3320
98fc5a69 3321 if (!check_device(dev))
01106066
JR
3322 return -EINVAL;
3323
657cbb6b
JR
3324 dev_data = dev->archdata.iommu;
3325
f62dda66 3326 iommu = amd_iommu_rlookup_table[dev_data->devid];
01106066
JR
3327 if (!iommu)
3328 return -EINVAL;
3329
657cbb6b 3330 if (dev_data->domain)
15898bbc 3331 detach_device(dev);
01106066 3332
15898bbc 3333 ret = attach_device(dev, domain);
01106066
JR
3334
3335 iommu_completion_wait(iommu);
3336
15898bbc 3337 return ret;
01106066
JR
3338}
3339
468e2366 3340static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
5009065d 3341 phys_addr_t paddr, size_t page_size, int iommu_prot)
c6229ca6 3342{
3f4b87b9 3343 struct protection_domain *domain = to_pdomain(dom);
c6229ca6
JR
3344 int prot = 0;
3345 int ret;
3346
132bd68f
JR
3347 if (domain->mode == PAGE_MODE_NONE)
3348 return -EINVAL;
3349
c6229ca6
JR
3350 if (iommu_prot & IOMMU_READ)
3351 prot |= IOMMU_PROT_IR;
3352 if (iommu_prot & IOMMU_WRITE)
3353 prot |= IOMMU_PROT_IW;
3354
5d214fe6 3355 mutex_lock(&domain->api_lock);
795e74f7 3356 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
5d214fe6
JR
3357 mutex_unlock(&domain->api_lock);
3358
795e74f7 3359 return ret;
c6229ca6
JR
3360}
3361
5009065d
OBC
3362static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3363 size_t page_size)
eb74ff6c 3364{
3f4b87b9 3365 struct protection_domain *domain = to_pdomain(dom);
5009065d 3366 size_t unmap_size;
eb74ff6c 3367
132bd68f
JR
3368 if (domain->mode == PAGE_MODE_NONE)
3369 return -EINVAL;
3370
5d214fe6 3371 mutex_lock(&domain->api_lock);
468e2366 3372 unmap_size = iommu_unmap_page(domain, iova, page_size);
795e74f7 3373 mutex_unlock(&domain->api_lock);
eb74ff6c 3374
17b124bf 3375 domain_flush_tlb_pde(domain);
5d214fe6 3376
5009065d 3377 return unmap_size;
eb74ff6c
JR
3378}
3379
645c4c8d 3380static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
bb5547ac 3381 dma_addr_t iova)
645c4c8d 3382{
3f4b87b9 3383 struct protection_domain *domain = to_pdomain(dom);
3039ca1b 3384 unsigned long offset_mask, pte_pgsize;
f03152bb 3385 u64 *pte, __pte;
645c4c8d 3386
132bd68f
JR
3387 if (domain->mode == PAGE_MODE_NONE)
3388 return iova;
3389
3039ca1b 3390 pte = fetch_pte(domain, iova, &pte_pgsize);
645c4c8d 3391
a6d41a40 3392 if (!pte || !IOMMU_PTE_PRESENT(*pte))
645c4c8d
JR
3393 return 0;
3394
b24b1b63
JR
3395 offset_mask = pte_pgsize - 1;
3396 __pte = *pte & PM_ADDR_MASK;
645c4c8d 3397
b24b1b63 3398 return (__pte & ~offset_mask) | (iova & offset_mask);
645c4c8d
JR
3399}
3400
ab636481 3401static bool amd_iommu_capable(enum iommu_cap cap)
dbb9fd86 3402{
80a506b8
JR
3403 switch (cap) {
3404 case IOMMU_CAP_CACHE_COHERENCY:
ab636481 3405 return true;
bdddadcb 3406 case IOMMU_CAP_INTR_REMAP:
ab636481 3407 return (irq_remapping_enabled == 1);
cfdeec22
WD
3408 case IOMMU_CAP_NOEXEC:
3409 return false;
80a506b8
JR
3410 }
3411
ab636481 3412 return false;
dbb9fd86
SY
3413}
3414
b22f6434 3415static const struct iommu_ops amd_iommu_ops = {
ab636481 3416 .capable = amd_iommu_capable,
3f4b87b9
JR
3417 .domain_alloc = amd_iommu_domain_alloc,
3418 .domain_free = amd_iommu_domain_free,
26961efe
JR
3419 .attach_dev = amd_iommu_attach_device,
3420 .detach_dev = amd_iommu_detach_device,
468e2366
JR
3421 .map = amd_iommu_map,
3422 .unmap = amd_iommu_unmap,
315786eb 3423 .map_sg = default_iommu_map_sg,
26961efe 3424 .iova_to_phys = amd_iommu_iova_to_phys,
aa3de9c0 3425 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
26961efe
JR
3426};
3427
0feae533
JR
3428/*****************************************************************************
3429 *
3430 * The next functions do a basic initialization of IOMMU for pass through
3431 * mode
3432 *
3433 * In passthrough mode the IOMMU is initialized and enabled but not used for
3434 * DMA-API translation.
3435 *
3436 *****************************************************************************/
3437
3438int __init amd_iommu_init_passthrough(void)
3439{
5abcdba4 3440 struct iommu_dev_data *dev_data;
0feae533 3441 struct pci_dev *dev = NULL;
5abcdba4 3442 int ret;
0feae533 3443
5abcdba4
JR
3444 ret = alloc_passthrough_domain();
3445 if (ret)
3446 return ret;
0feae533 3447
6c54aabd 3448 for_each_pci_dev(dev) {
98fc5a69 3449 if (!check_device(&dev->dev))
0feae533
JR
3450 continue;
3451
5abcdba4
JR
3452 dev_data = get_dev_data(&dev->dev);
3453 dev_data->passthrough = true;
3454
15898bbc 3455 attach_device(&dev->dev, pt_domain);
0feae533
JR
3456 }
3457
2655d7a2
JR
3458 amd_iommu_stats_init();
3459
0feae533
JR
3460 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
3461
3462 return 0;
3463}
72e1dcc4
JR
3464
3465/* IOMMUv2 specific functions */
3466int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3467{
3468 return atomic_notifier_chain_register(&ppr_notifier, nb);
3469}
3470EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3471
3472int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3473{
3474 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3475}
3476EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
132bd68f
JR
3477
3478void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3479{
3f4b87b9 3480 struct protection_domain *domain = to_pdomain(dom);
132bd68f
JR
3481 unsigned long flags;
3482
3483 spin_lock_irqsave(&domain->lock, flags);
3484
3485 /* Update data structure */
3486 domain->mode = PAGE_MODE_NONE;
3487 domain->updated = true;
3488
3489 /* Make changes visible to IOMMUs */
3490 update_domain(domain);
3491
3492 /* Page-table is not visible to IOMMU anymore, so free it */
3493 free_pagetable(domain);
3494
3495 spin_unlock_irqrestore(&domain->lock, flags);
3496}
3497EXPORT_SYMBOL(amd_iommu_domain_direct_map);
52815b75
JR
3498
3499int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3500{
3f4b87b9 3501 struct protection_domain *domain = to_pdomain(dom);
52815b75
JR
3502 unsigned long flags;
3503 int levels, ret;
3504
3505 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3506 return -EINVAL;
3507
3508 /* Number of GCR3 table levels required */
3509 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3510 levels += 1;
3511
3512 if (levels > amd_iommu_max_glx_val)
3513 return -EINVAL;
3514
3515 spin_lock_irqsave(&domain->lock, flags);
3516
3517 /*
3518 * Save us all sanity checks whether devices already in the
3519 * domain support IOMMUv2. Just force that the domain has no
3520 * devices attached when it is switched into IOMMUv2 mode.
3521 */
3522 ret = -EBUSY;
3523 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3524 goto out;
3525
3526 ret = -ENOMEM;
3527 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3528 if (domain->gcr3_tbl == NULL)
3529 goto out;
3530
3531 domain->glx = levels;
3532 domain->flags |= PD_IOMMUV2_MASK;
3533 domain->updated = true;
3534
3535 update_domain(domain);
3536
3537 ret = 0;
3538
3539out:
3540 spin_unlock_irqrestore(&domain->lock, flags);
3541
3542 return ret;
3543}
3544EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
22e266c7
JR
3545
3546static int __flush_pasid(struct protection_domain *domain, int pasid,
3547 u64 address, bool size)
3548{
3549 struct iommu_dev_data *dev_data;
3550 struct iommu_cmd cmd;
3551 int i, ret;
3552
3553 if (!(domain->flags & PD_IOMMUV2_MASK))
3554 return -EINVAL;
3555
3556 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3557
3558 /*
3559 * IOMMU TLB needs to be flushed before Device TLB to
3560 * prevent device TLB refill from IOMMU TLB
3561 */
3562 for (i = 0; i < amd_iommus_present; ++i) {
3563 if (domain->dev_iommu[i] == 0)
3564 continue;
3565
3566 ret = iommu_queue_command(amd_iommus[i], &cmd);
3567 if (ret != 0)
3568 goto out;
3569 }
3570
3571 /* Wait until IOMMU TLB flushes are complete */
3572 domain_flush_complete(domain);
3573
3574 /* Now flush device TLBs */
3575 list_for_each_entry(dev_data, &domain->dev_list, list) {
3576 struct amd_iommu *iommu;
3577 int qdep;
3578
3579 BUG_ON(!dev_data->ats.enabled);
3580
3581 qdep = dev_data->ats.qdep;
3582 iommu = amd_iommu_rlookup_table[dev_data->devid];
3583
3584 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3585 qdep, address, size);
3586
3587 ret = iommu_queue_command(iommu, &cmd);
3588 if (ret != 0)
3589 goto out;
3590 }
3591
3592 /* Wait until all device TLBs are flushed */
3593 domain_flush_complete(domain);
3594
3595 ret = 0;
3596
3597out:
3598
3599 return ret;
3600}
3601
3602static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3603 u64 address)
3604{
399be2f5
JR
3605 INC_STATS_COUNTER(invalidate_iotlb);
3606
22e266c7
JR
3607 return __flush_pasid(domain, pasid, address, false);
3608}
3609
3610int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3611 u64 address)
3612{
3f4b87b9 3613 struct protection_domain *domain = to_pdomain(dom);
22e266c7
JR
3614 unsigned long flags;
3615 int ret;
3616
3617 spin_lock_irqsave(&domain->lock, flags);
3618 ret = __amd_iommu_flush_page(domain, pasid, address);
3619 spin_unlock_irqrestore(&domain->lock, flags);
3620
3621 return ret;
3622}
3623EXPORT_SYMBOL(amd_iommu_flush_page);
3624
3625static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3626{
399be2f5
JR
3627 INC_STATS_COUNTER(invalidate_iotlb_all);
3628
22e266c7
JR
3629 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3630 true);
3631}
3632
3633int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3634{
3f4b87b9 3635 struct protection_domain *domain = to_pdomain(dom);
22e266c7
JR
3636 unsigned long flags;
3637 int ret;
3638
3639 spin_lock_irqsave(&domain->lock, flags);
3640 ret = __amd_iommu_flush_tlb(domain, pasid);
3641 spin_unlock_irqrestore(&domain->lock, flags);
3642
3643 return ret;
3644}
3645EXPORT_SYMBOL(amd_iommu_flush_tlb);
3646
b16137b1
JR
3647static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3648{
3649 int index;
3650 u64 *pte;
3651
3652 while (true) {
3653
3654 index = (pasid >> (9 * level)) & 0x1ff;
3655 pte = &root[index];
3656
3657 if (level == 0)
3658 break;
3659
3660 if (!(*pte & GCR3_VALID)) {
3661 if (!alloc)
3662 return NULL;
3663
3664 root = (void *)get_zeroed_page(GFP_ATOMIC);
3665 if (root == NULL)
3666 return NULL;
3667
3668 *pte = __pa(root) | GCR3_VALID;
3669 }
3670
3671 root = __va(*pte & PAGE_MASK);
3672
3673 level -= 1;
3674 }
3675
3676 return pte;
3677}
3678
3679static int __set_gcr3(struct protection_domain *domain, int pasid,
3680 unsigned long cr3)
3681{
3682 u64 *pte;
3683
3684 if (domain->mode != PAGE_MODE_NONE)
3685 return -EINVAL;
3686
3687 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3688 if (pte == NULL)
3689 return -ENOMEM;
3690
3691 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3692
3693 return __amd_iommu_flush_tlb(domain, pasid);
3694}
3695
3696static int __clear_gcr3(struct protection_domain *domain, int pasid)
3697{
3698 u64 *pte;
3699
3700 if (domain->mode != PAGE_MODE_NONE)
3701 return -EINVAL;
3702
3703 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3704 if (pte == NULL)
3705 return 0;
3706
3707 *pte = 0;
3708
3709 return __amd_iommu_flush_tlb(domain, pasid);
3710}
3711
3712int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3713 unsigned long cr3)
3714{
3f4b87b9 3715 struct protection_domain *domain = to_pdomain(dom);
b16137b1
JR
3716 unsigned long flags;
3717 int ret;
3718
3719 spin_lock_irqsave(&domain->lock, flags);
3720 ret = __set_gcr3(domain, pasid, cr3);
3721 spin_unlock_irqrestore(&domain->lock, flags);
3722
3723 return ret;
3724}
3725EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3726
3727int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3728{
3f4b87b9 3729 struct protection_domain *domain = to_pdomain(dom);
b16137b1
JR
3730 unsigned long flags;
3731 int ret;
3732
3733 spin_lock_irqsave(&domain->lock, flags);
3734 ret = __clear_gcr3(domain, pasid);
3735 spin_unlock_irqrestore(&domain->lock, flags);
3736
3737 return ret;
3738}
3739EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
c99afa25
JR
3740
3741int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3742 int status, int tag)
3743{
3744 struct iommu_dev_data *dev_data;
3745 struct amd_iommu *iommu;
3746 struct iommu_cmd cmd;
3747
399be2f5
JR
3748 INC_STATS_COUNTER(complete_ppr);
3749
c99afa25
JR
3750 dev_data = get_dev_data(&pdev->dev);
3751 iommu = amd_iommu_rlookup_table[dev_data->devid];
3752
3753 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3754 tag, dev_data->pri_tlp);
3755
3756 return iommu_queue_command(iommu, &cmd);
3757}
3758EXPORT_SYMBOL(amd_iommu_complete_ppr);
f3572db8
JR
3759
3760struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3761{
3f4b87b9 3762 struct protection_domain *pdomain;
f3572db8 3763
3f4b87b9
JR
3764 pdomain = get_domain(&pdev->dev);
3765 if (IS_ERR(pdomain))
f3572db8
JR
3766 return NULL;
3767
3768 /* Only return IOMMUv2 domains */
3f4b87b9 3769 if (!(pdomain->flags & PD_IOMMUV2_MASK))
f3572db8
JR
3770 return NULL;
3771
3f4b87b9 3772 return &pdomain->domain;
f3572db8
JR
3773}
3774EXPORT_SYMBOL(amd_iommu_get_v2_domain);
6a113ddc
JR
3775
3776void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3777{
3778 struct iommu_dev_data *dev_data;
3779
3780 if (!amd_iommu_v2_supported())
3781 return;
3782
3783 dev_data = get_dev_data(&pdev->dev);
3784 dev_data->errata |= (1 << erratum);
3785}
3786EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
52efdb89
JR
3787
3788int amd_iommu_device_info(struct pci_dev *pdev,
3789 struct amd_iommu_device_info *info)
3790{
3791 int max_pasids;
3792 int pos;
3793
3794 if (pdev == NULL || info == NULL)
3795 return -EINVAL;
3796
3797 if (!amd_iommu_v2_supported())
3798 return -EINVAL;
3799
3800 memset(info, 0, sizeof(*info));
3801
3802 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3803 if (pos)
3804 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3805
3806 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3807 if (pos)
3808 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3809
3810 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3811 if (pos) {
3812 int features;
3813
3814 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3815 max_pasids = min(max_pasids, (1 << 20));
3816
3817 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3818 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3819
3820 features = pci_pasid_features(pdev);
3821 if (features & PCI_PASID_CAP_EXEC)
3822 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3823 if (features & PCI_PASID_CAP_PRIV)
3824 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3825 }
3826
3827 return 0;
3828}
3829EXPORT_SYMBOL(amd_iommu_device_info);
2b324506
JR
3830
3831#ifdef CONFIG_IRQ_REMAP
3832
3833/*****************************************************************************
3834 *
3835 * Interrupt Remapping Implementation
3836 *
3837 *****************************************************************************/
3838
3839union irte {
3840 u32 val;
3841 struct {
3842 u32 valid : 1,
3843 no_fault : 1,
3844 int_type : 3,
3845 rq_eoi : 1,
3846 dm : 1,
3847 rsvd_1 : 1,
3848 destination : 8,
3849 vector : 8,
3850 rsvd_2 : 8;
3851 } fields;
3852};
3853
3854#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3855#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3856#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3857#define DTE_IRQ_REMAP_ENABLE 1ULL
3858
3859static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3860{
3861 u64 dte;
3862
3863 dte = amd_iommu_dev_table[devid].data[2];
3864 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3865 dte |= virt_to_phys(table->table);
3866 dte |= DTE_IRQ_REMAP_INTCTL;
3867 dte |= DTE_IRQ_TABLE_LEN;
3868 dte |= DTE_IRQ_REMAP_ENABLE;
3869
3870 amd_iommu_dev_table[devid].data[2] = dte;
3871}
3872
3873#define IRTE_ALLOCATED (~1U)
3874
3875static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3876{
3877 struct irq_remap_table *table = NULL;
3878 struct amd_iommu *iommu;
3879 unsigned long flags;
3880 u16 alias;
3881
3882 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3883
3884 iommu = amd_iommu_rlookup_table[devid];
3885 if (!iommu)
3886 goto out_unlock;
3887
3888 table = irq_lookup_table[devid];
3889 if (table)
3890 goto out;
3891
3892 alias = amd_iommu_alias_table[devid];
3893 table = irq_lookup_table[alias];
3894 if (table) {
3895 irq_lookup_table[devid] = table;
3896 set_dte_irq_entry(devid, table);
3897 iommu_flush_dte(iommu, devid);
3898 goto out;
3899 }
3900
3901 /* Nothing there yet, allocate new irq remapping table */
3902 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3903 if (!table)
3904 goto out;
3905
197887f0
JR
3906 /* Initialize table spin-lock */
3907 spin_lock_init(&table->lock);
3908
2b324506
JR
3909 if (ioapic)
3910 /* Keep the first 32 indexes free for IOAPIC interrupts */
3911 table->min_index = 32;
3912
3913 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3914 if (!table->table) {
3915 kfree(table);
821f0f68 3916 table = NULL;
2b324506
JR
3917 goto out;
3918 }
3919
3920 memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
3921
3922 if (ioapic) {
3923 int i;
3924
3925 for (i = 0; i < 32; ++i)
3926 table->table[i] = IRTE_ALLOCATED;
3927 }
3928
3929 irq_lookup_table[devid] = table;
3930 set_dte_irq_entry(devid, table);
3931 iommu_flush_dte(iommu, devid);
3932 if (devid != alias) {
3933 irq_lookup_table[alias] = table;
e028a9e6 3934 set_dte_irq_entry(alias, table);
2b324506
JR
3935 iommu_flush_dte(iommu, alias);
3936 }
3937
3938out:
3939 iommu_completion_wait(iommu);
3940
3941out_unlock:
3942 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3943
3944 return table;
3945}
3946
3947static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
3948{
3949 struct irq_remap_table *table;
3950 unsigned long flags;
3951 int index, c;
3952
3953 table = get_irq_table(devid, false);
3954 if (!table)
3955 return -ENODEV;
3956
3957 spin_lock_irqsave(&table->lock, flags);
3958
3959 /* Scan table for free entries */
3960 for (c = 0, index = table->min_index;
3961 index < MAX_IRQS_PER_TABLE;
3962 ++index) {
3963 if (table->table[index] == 0)
3964 c += 1;
3965 else
3966 c = 0;
3967
3968 if (c == count) {
0dfedd61 3969 struct irq_2_irte *irte_info;
2b324506
JR
3970
3971 for (; c != 0; --c)
3972 table->table[index - c + 1] = IRTE_ALLOCATED;
3973
3974 index -= count - 1;
3975
9b1b0e42 3976 cfg->remapped = 1;
0dfedd61
JR
3977 irte_info = &cfg->irq_2_irte;
3978 irte_info->devid = devid;
3979 irte_info->index = index;
2b324506
JR
3980
3981 goto out;
3982 }
3983 }
3984
3985 index = -ENOSPC;
3986
3987out:
3988 spin_unlock_irqrestore(&table->lock, flags);
3989
3990 return index;
3991}
3992
3993static int get_irte(u16 devid, int index, union irte *irte)
3994{
3995 struct irq_remap_table *table;
3996 unsigned long flags;
3997
3998 table = get_irq_table(devid, false);
3999 if (!table)
4000 return -ENOMEM;
4001
4002 spin_lock_irqsave(&table->lock, flags);
4003 irte->val = table->table[index];
4004 spin_unlock_irqrestore(&table->lock, flags);
4005
4006 return 0;
4007}
4008
4009static int modify_irte(u16 devid, int index, union irte irte)
4010{
4011 struct irq_remap_table *table;
4012 struct amd_iommu *iommu;
4013 unsigned long flags;
4014
4015 iommu = amd_iommu_rlookup_table[devid];
4016 if (iommu == NULL)
4017 return -EINVAL;
4018
4019 table = get_irq_table(devid, false);
4020 if (!table)
4021 return -ENOMEM;
4022
4023 spin_lock_irqsave(&table->lock, flags);
4024 table->table[index] = irte.val;
4025 spin_unlock_irqrestore(&table->lock, flags);
4026
4027 iommu_flush_irt(iommu, devid);
4028 iommu_completion_wait(iommu);
4029
4030 return 0;
4031}
4032
4033static void free_irte(u16 devid, int index)
4034{
4035 struct irq_remap_table *table;
4036 struct amd_iommu *iommu;
4037 unsigned long flags;
4038
4039 iommu = amd_iommu_rlookup_table[devid];
4040 if (iommu == NULL)
4041 return;
4042
4043 table = get_irq_table(devid, false);
4044 if (!table)
4045 return;
4046
4047 spin_lock_irqsave(&table->lock, flags);
4048 table->table[index] = 0;
4049 spin_unlock_irqrestore(&table->lock, flags);
4050
4051 iommu_flush_irt(iommu, devid);
4052 iommu_completion_wait(iommu);
4053}
4054
5527de74
JR
4055static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
4056 unsigned int destination, int vector,
4057 struct io_apic_irq_attr *attr)
4058{
4059 struct irq_remap_table *table;
0dfedd61 4060 struct irq_2_irte *irte_info;
5527de74
JR
4061 struct irq_cfg *cfg;
4062 union irte irte;
4063 int ioapic_id;
4064 int index;
4065 int devid;
4066 int ret;
4067
719b530c 4068 cfg = irq_cfg(irq);
5527de74
JR
4069 if (!cfg)
4070 return -EINVAL;
4071
0dfedd61 4072 irte_info = &cfg->irq_2_irte;
5527de74
JR
4073 ioapic_id = mpc_ioapic_id(attr->ioapic);
4074 devid = get_ioapic_devid(ioapic_id);
4075
4076 if (devid < 0)
4077 return devid;
4078
4079 table = get_irq_table(devid, true);
4080 if (table == NULL)
4081 return -ENOMEM;
4082
4083 index = attr->ioapic_pin;
4084
4085 /* Setup IRQ remapping info */
9b1b0e42 4086 cfg->remapped = 1;
0dfedd61
JR
4087 irte_info->devid = devid;
4088 irte_info->index = index;
5527de74
JR
4089
4090 /* Setup IRTE for IOMMU */
4091 irte.val = 0;
4092 irte.fields.vector = vector;
4093 irte.fields.int_type = apic->irq_delivery_mode;
4094 irte.fields.destination = destination;
4095 irte.fields.dm = apic->irq_dest_mode;
4096 irte.fields.valid = 1;
4097
4098 ret = modify_irte(devid, index, irte);
4099 if (ret)
4100 return ret;
4101
4102 /* Setup IOAPIC entry */
4103 memset(entry, 0, sizeof(*entry));
4104
4105 entry->vector = index;
4106 entry->mask = 0;
4107 entry->trigger = attr->trigger;
4108 entry->polarity = attr->polarity;
4109
4110 /*
4111 * Mask level triggered irqs.
5527de74
JR
4112 */
4113 if (attr->trigger)
4114 entry->mask = 1;
4115
4116 return 0;
4117}
4118
4119static int set_affinity(struct irq_data *data, const struct cpumask *mask,
4120 bool force)
4121{
0dfedd61 4122 struct irq_2_irte *irte_info;
5527de74
JR
4123 unsigned int dest, irq;
4124 struct irq_cfg *cfg;
4125 union irte irte;
4126 int err;
4127
4128 if (!config_enabled(CONFIG_SMP))
4129 return -1;
4130
719b530c 4131 cfg = irqd_cfg(data);
5527de74 4132 irq = data->irq;
0dfedd61 4133 irte_info = &cfg->irq_2_irte;
5527de74
JR
4134
4135 if (!cpumask_intersects(mask, cpu_online_mask))
4136 return -EINVAL;
4137
0dfedd61 4138 if (get_irte(irte_info->devid, irte_info->index, &irte))
5527de74
JR
4139 return -EBUSY;
4140
4141 if (assign_irq_vector(irq, cfg, mask))
4142 return -EBUSY;
4143
4144 err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
4145 if (err) {
4146 if (assign_irq_vector(irq, cfg, data->affinity))
4147 pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
4148 return err;
4149 }
4150
4151 irte.fields.vector = cfg->vector;
4152 irte.fields.destination = dest;
4153
0dfedd61 4154 modify_irte(irte_info->devid, irte_info->index, irte);
5527de74
JR
4155
4156 if (cfg->move_in_progress)
4157 send_cleanup_vector(cfg);
4158
4159 cpumask_copy(data->affinity, mask);
4160
4161 return 0;
4162}
4163
4164static int free_irq(int irq)
4165{
0dfedd61 4166 struct irq_2_irte *irte_info;
5527de74
JR
4167 struct irq_cfg *cfg;
4168
719b530c 4169 cfg = irq_cfg(irq);
5527de74
JR
4170 if (!cfg)
4171 return -EINVAL;
4172
0dfedd61 4173 irte_info = &cfg->irq_2_irte;
5527de74 4174
0dfedd61 4175 free_irte(irte_info->devid, irte_info->index);
5527de74
JR
4176
4177 return 0;
4178}
4179
0b4d48cb
JR
4180static void compose_msi_msg(struct pci_dev *pdev,
4181 unsigned int irq, unsigned int dest,
4182 struct msi_msg *msg, u8 hpet_id)
4183{
0dfedd61 4184 struct irq_2_irte *irte_info;
0b4d48cb
JR
4185 struct irq_cfg *cfg;
4186 union irte irte;
4187
719b530c 4188 cfg = irq_cfg(irq);
0b4d48cb
JR
4189 if (!cfg)
4190 return;
4191
0dfedd61 4192 irte_info = &cfg->irq_2_irte;
0b4d48cb
JR
4193
4194 irte.val = 0;
4195 irte.fields.vector = cfg->vector;
4196 irte.fields.int_type = apic->irq_delivery_mode;
4197 irte.fields.destination = dest;
4198 irte.fields.dm = apic->irq_dest_mode;
4199 irte.fields.valid = 1;
4200
0dfedd61 4201 modify_irte(irte_info->devid, irte_info->index, irte);
0b4d48cb
JR
4202
4203 msg->address_hi = MSI_ADDR_BASE_HI;
4204 msg->address_lo = MSI_ADDR_BASE_LO;
0dfedd61 4205 msg->data = irte_info->index;
0b4d48cb
JR
4206}
4207
4208static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
4209{
4210 struct irq_cfg *cfg;
4211 int index;
4212 u16 devid;
4213
4214 if (!pdev)
4215 return -EINVAL;
4216
719b530c 4217 cfg = irq_cfg(irq);
0b4d48cb
JR
4218 if (!cfg)
4219 return -EINVAL;
4220
4221 devid = get_device_id(&pdev->dev);
4222 index = alloc_irq_index(cfg, devid, nvec);
4223
4224 return index < 0 ? MAX_IRQS_PER_TABLE : index;
4225}
4226
4227static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
4228 int index, int offset)
4229{
0dfedd61 4230 struct irq_2_irte *irte_info;
0b4d48cb
JR
4231 struct irq_cfg *cfg;
4232 u16 devid;
4233
4234 if (!pdev)
4235 return -EINVAL;
4236
719b530c 4237 cfg = irq_cfg(irq);
0b4d48cb
JR
4238 if (!cfg)
4239 return -EINVAL;
4240
4241 if (index >= MAX_IRQS_PER_TABLE)
4242 return 0;
4243
4244 devid = get_device_id(&pdev->dev);
0dfedd61 4245 irte_info = &cfg->irq_2_irte;
0b4d48cb 4246
9b1b0e42 4247 cfg->remapped = 1;
0dfedd61
JR
4248 irte_info->devid = devid;
4249 irte_info->index = index + offset;
0b4d48cb
JR
4250
4251 return 0;
4252}
4253
5fc24d8c 4254static int alloc_hpet_msi(unsigned int irq, unsigned int id)
d976195c 4255{
0dfedd61 4256 struct irq_2_irte *irte_info;
d976195c
JR
4257 struct irq_cfg *cfg;
4258 int index, devid;
4259
719b530c 4260 cfg = irq_cfg(irq);
d976195c
JR
4261 if (!cfg)
4262 return -EINVAL;
4263
0dfedd61 4264 irte_info = &cfg->irq_2_irte;
d976195c
JR
4265 devid = get_hpet_devid(id);
4266 if (devid < 0)
4267 return devid;
4268
4269 index = alloc_irq_index(cfg, devid, 1);
4270 if (index < 0)
4271 return index;
4272
9b1b0e42 4273 cfg->remapped = 1;
0dfedd61
JR
4274 irte_info->devid = devid;
4275 irte_info->index = index;
d976195c
JR
4276
4277 return 0;
4278}
4279
6b474b82 4280struct irq_remap_ops amd_iommu_irq_ops = {
6b474b82
JR
4281 .prepare = amd_iommu_prepare,
4282 .enable = amd_iommu_enable,
4283 .disable = amd_iommu_disable,
4284 .reenable = amd_iommu_reenable,
4285 .enable_faulting = amd_iommu_enable_faulting,
4286 .setup_ioapic_entry = setup_ioapic_entry,
4287 .set_affinity = set_affinity,
4288 .free_irq = free_irq,
4289 .compose_msi_msg = compose_msi_msg,
4290 .msi_alloc_irq = msi_alloc_irq,
4291 .msi_setup_irq = msi_setup_irq,
5fc24d8c 4292 .alloc_hpet_msi = alloc_hpet_msi,
6b474b82 4293};
2b324506 4294#endif