]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/iommu/intel-iommu.c
can: flexcan: activate individual RX masking and initialize reg_rximr
[mirror_ubuntu-artful-kernel.git] / drivers / iommu / intel-iommu.c
CommitLineData
ba395927 1/*
ea8ea460 2 * Copyright © 2006-2014 Intel Corporation.
ba395927
KA
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
ea8ea460
DW
13 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
9f10e5bf 18 * Joerg Roedel <jroedel@suse.de>
ba395927
KA
19 */
20
9f10e5bf
JR
21#define pr_fmt(fmt) "DMAR: " fmt
22
ba395927
KA
23#include <linux/init.h>
24#include <linux/bitmap.h>
5e0d2a6f 25#include <linux/debugfs.h>
54485c30 26#include <linux/export.h>
ba395927
KA
27#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
ba395927
KA
30#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
75f05569 35#include <linux/memory.h>
aa473240 36#include <linux/cpu.h>
5e0d2a6f 37#include <linux/timer.h>
dfddb969 38#include <linux/io.h>
38717946 39#include <linux/iova.h>
5d450806 40#include <linux/iommu.h>
38717946 41#include <linux/intel-iommu.h>
134fac3f 42#include <linux/syscore_ops.h>
69575d38 43#include <linux/tboot.h>
adb2fe02 44#include <linux/dmi.h>
5cdede24 45#include <linux/pci-ats.h>
0ee332c1 46#include <linux/memblock.h>
36746436 47#include <linux/dma-contiguous.h>
091d42e4 48#include <linux/crash_dump.h>
8a8f422d 49#include <asm/irq_remapping.h>
ba395927 50#include <asm/cacheflush.h>
46a7fa27 51#include <asm/iommu.h>
ba395927 52
078e1ee2
JR
53#include "irq_remapping.h"
54
5b6985ce
FY
55#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
ba395927 58#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
18436afd 59#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
ba395927 60#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
e0fc7e0b 61#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
ba395927
KA
62
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
4ed0d3e6 69#define MAX_AGAW_WIDTH 64
5c645b35 70#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
4ed0d3e6 71
2ebe3151
DW
72#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
ba395927 80
1b722500
RM
81/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
f27be03b 84#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
284901a9 85#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
6a35528a 86#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
5e0d2a6f 87
df08cdc7
AM
88/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
6d1c56a9
OBC
92/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
df08cdc7
AM
110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
5c645b35 117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
df08cdc7
AM
118}
119
120static inline int width_to_agaw(int width)
121{
5c645b35 122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
df08cdc7
AM
123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
fd18de50 149
6dd9a7c7
YS
150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
5c645b35 152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
6dd9a7c7
YS
153}
154
dd4e8319
DW
155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
d9630fe9
WH
175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
e0fc7e0b 178static void __init check_tylersburg_isoch(void);
9af88143
DW
179static int rwbf_quirk;
180
b779260b
JC
181/*
182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
46b08e1a
MM
187/*
188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
03ecc32c
DW
194 u64 lo;
195 u64 hi;
46b08e1a
MM
196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
46b08e1a 198
091d42e4
JR
199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
207
208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
46b08e1a 219
091d42e4
JR
220 return re->hi & VTD_PAGE_MASK;
221}
7a8fc25e
MM
222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
c07e7d21 237
cf484d0e
JR
238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
c07e7d21
MM
259{
260 return (context->lo & 1);
261}
cf484d0e
JR
262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
c07e7d21
MM
270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
c07e7d21
MM
280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
1a2262f9 290 context->lo &= ~VTD_PAGE_MASK;
c07e7d21
MM
291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
dbcd861f
JR
306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
c07e7d21
MM
311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
7a8fc25e 316
622ba12a
MM
317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
9cf06697
SY
322 * 8-10: available
323 * 11: snoop behavior
622ba12a
MM
324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
622ba12a 329
19c239ce
MM
330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
19c239ce
MM
335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
c85994e4
DW
337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
1a8bd481 341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
c85994e4 342#endif
19c239ce
MM
343}
344
19c239ce
MM
345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
622ba12a 349
4399c8bf
AK
350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
c3c75eb7 352 return (pte->val & DMA_PTE_LARGE_PAGE);
4399c8bf
AK
353}
354
75e6bf96
DW
355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
2c2e2c38
FY
360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
19943b0e
DW
366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
2c2e2c38 368
28ccce0d
JR
369/*
370 * Domain represents a virtual machine, more than one devices
1ce28feb
WH
371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
ab8dfe25 373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
1ce28feb 374
2c2e2c38 375/* si_domain contains mulitple devices */
ab8dfe25 376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
2c2e2c38 377
29a27719
JR
378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
99126f7c 382struct dmar_domain {
4c923d47 383 int nid; /* node id */
29a27719
JR
384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
99126f7c 388
c0e8a6c8
JR
389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
99126f7c 393
0824c592 394 bool has_iotlb_device;
00a77deb 395 struct list_head devices; /* all devices' list */
99126f7c
MM
396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
99126f7c
MM
399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
3b5410e7 404 int flags; /* flags to find out type of domain */
8e604097
WH
405
406 int iommu_coherency;/* indicate coherency of iommu access */
58c610bd 407 int iommu_snooping; /* indicate snooping control feature*/
c7151a8d 408 int iommu_count; /* reference count of iommu */
6dd9a7c7
YS
409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
fe40f1e0 412 u64 max_addr; /* maximum mapped address */
00a77deb
JR
413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
99126f7c
MM
416};
417
a647dacb
MM
418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
276dbf99 422 u8 bus; /* PCI bus number */
a647dacb 423 u8 devfn; /* PCI devfn number */
b16d0cb9
DW
424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
0bcb3e28 431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
93a23a72 432 struct intel_iommu *iommu; /* IOMMU used by this device */
a647dacb
MM
433 struct dmar_domain *domain; /* pointer to domain */
434};
435
b94e4117
JL
436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
832bd858 441 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
832bd858 448 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
5e0d2a6f 459static void flush_unmaps_timeout(unsigned long data);
460
314f1dc1 461struct deferred_flush_entry {
2aac6304 462 unsigned long iova_pfn;
769530e4 463 unsigned long nrpages;
314f1dc1
OP
464 struct dmar_domain *domain;
465 struct page *freelist;
466};
5e0d2a6f 467
80b20dd8 468#define HIGH_WATER_MARK 250
314f1dc1 469struct deferred_flush_table {
80b20dd8 470 int next;
314f1dc1 471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
80b20dd8 472};
473
aa473240
OP
474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
80b20dd8 480};
481
aa473240 482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
80b20dd8 483
5e0d2a6f 484/* bitmap for indexing intel_iommus */
5e0d2a6f 485static int g_num_of_iommus;
486
92d03cc8 487static void domain_exit(struct dmar_domain *domain);
ba395927 488static void domain_remove_dev_info(struct dmar_domain *domain);
e6de0f8d
JR
489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
127c7615 491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
2452d9db
JR
492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
2a46ddf7
JL
494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
ba395927 496
d3f13810 497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
0cd5c3c8
KM
498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
d3f13810 501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
0cd5c3c8 502
8bc1f85c
ED
503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
2d9e667e 506static int dmar_map_gfx = 1;
7d3b03ce 507static int dmar_forcedac;
5e0d2a6f 508static int intel_iommu_strict;
6dd9a7c7 509static int intel_iommu_superpage = 1;
c83b2f20 510static int intel_iommu_ecs = 1;
ae853ddb
DW
511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
c83b2f20 513
ae853ddb
DW
514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
c83b2f20 517
d42fde70
DW
518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
c83b2f20 536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
d42fde70
DW
537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
ba395927 542
c0771df8
DW
543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
ba395927
KA
546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
b22f6434 550static const struct iommu_ops intel_iommu_ops;
a8bcbb0d 551
4158c2ec
JR
552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
091d42e4
JR
557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
4158c2ec
JR
562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
00a77deb
JR
571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
ba395927
KA
577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
0cd5c3c8
KM
582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
9f10e5bf 584 pr_info("IOMMU enabled\n");
0cd5c3c8 585 } else if (!strncmp(str, "off", 3)) {
ba395927 586 dmar_disabled = 1;
9f10e5bf 587 pr_info("IOMMU disabled\n");
ba395927
KA
588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
9f10e5bf 590 pr_info("Disable GFX device mapping\n");
7d3b03ce 591 } else if (!strncmp(str, "forcedac", 8)) {
9f10e5bf 592 pr_info("Forcing DAC for PCI devices\n");
7d3b03ce 593 dmar_forcedac = 1;
5e0d2a6f 594 } else if (!strncmp(str, "strict", 6)) {
9f10e5bf 595 pr_info("Disable batched IOTLB flush\n");
5e0d2a6f 596 intel_iommu_strict = 1;
6dd9a7c7 597 } else if (!strncmp(str, "sp_off", 6)) {
9f10e5bf 598 pr_info("Disable supported super page\n");
6dd9a7c7 599 intel_iommu_superpage = 0;
c83b2f20
DW
600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
ae853ddb
DW
604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
ba395927
KA
609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
ba395927 621
9452d5bf
JR
622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
8bf47816
JR
624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
9452d5bf
JR
632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
8bf47816
JR
637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
9452d5bf
JR
650}
651
4c923d47 652static inline void *alloc_pgtable_page(int node)
eb3fa7cb 653{
4c923d47
SS
654 struct page *page;
655 void *vaddr = NULL;
eb3fa7cb 656
4c923d47
SS
657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
eb3fa7cb 660 return vaddr;
ba395927
KA
661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
354bb65e 670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
ba395927
KA
671}
672
38717946 673static void free_domain_mem(void *vaddr)
ba395927
KA
674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
354bb65e 680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
ba395927
KA
681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
ab8dfe25
JL
688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
28ccce0d
JR
693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
ab8dfe25
JL
698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
1b573683 703
162d1b10
JL
704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
4ed0d3e6 712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
1b573683
WH
713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
4ed0d3e6 718 for (agaw = width_to_agaw(max_gaw);
1b573683
WH
719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
4ed0d3e6
FY
727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
2c2e2c38 745/* This functionin only returns single iommu in a domain */
8c11e798
WH
746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
2c2e2c38 750 /* si_domain and vm domain should not get here. */
ab8dfe25 751 BUG_ON(domain_type_is_vm_or_si(domain));
29a27719
JR
752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
8c11e798
WH
755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
8e604097
WH
761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
d0501960
DW
763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
2f119c78
QL
765 bool found = false;
766 int i;
2e12bc29 767
d0501960 768 domain->iommu_coherency = 1;
8e604097 769
29a27719 770 for_each_domain_iommu(i, domain) {
2f119c78 771 found = true;
8e604097
WH
772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
8e604097 776 }
d0501960
DW
777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
8e604097
WH
789}
790
161f6934 791static int domain_update_iommu_snooping(struct intel_iommu *skip)
58c610bd 792{
161f6934
JL
793 struct dmar_drhd_unit *drhd;
794 struct intel_iommu *iommu;
795 int ret = 1;
58c610bd 796
161f6934
JL
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
58c610bd 804 }
58c610bd 805 }
161f6934
JL
806 rcu_read_unlock();
807
808 return ret;
58c610bd
SY
809}
810
161f6934 811static int domain_update_iommu_superpage(struct intel_iommu *skip)
6dd9a7c7 812{
8140a95d 813 struct dmar_drhd_unit *drhd;
161f6934 814 struct intel_iommu *iommu;
8140a95d 815 int mask = 0xf;
6dd9a7c7
YS
816
817 if (!intel_iommu_superpage) {
161f6934 818 return 0;
6dd9a7c7
YS
819 }
820
8140a95d 821 /* set iommu_superpage to the smallest common denominator */
0e242612 822 rcu_read_lock();
8140a95d 823 for_each_active_iommu(iommu, drhd) {
161f6934
JL
824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
6dd9a7c7
YS
828 }
829 }
0e242612
JL
830 rcu_read_unlock();
831
161f6934 832 return fls(mask);
6dd9a7c7
YS
833}
834
58c610bd
SY
835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
161f6934
JL
839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
58c610bd
SY
841}
842
03ecc32c
DW
843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
4df4eab1 850 entry = &root->lo;
c83b2f20 851 if (ecs_enabled(iommu)) {
03ecc32c
DW
852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
03ecc32c
DW
858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
4ed6a540
DW
877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
156baca8 882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
c7151a8d
WH
883{
884 struct dmar_drhd_unit *drhd = NULL;
b683b230 885 struct intel_iommu *iommu;
156baca8
DW
886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
aa4d066a 888 u16 segment = 0;
c7151a8d
WH
889 int i;
890
4ed6a540
DW
891 if (iommu_dummy(dev))
892 return NULL;
893
156baca8 894 if (dev_is_pci(dev)) {
1c387188
AR
895 struct pci_dev *pf_pdev;
896
156baca8 897 pdev = to_pci_dev(dev);
1c387188
AR
898 /* VFs aren't listed in scope tables; we need to look up
899 * the PF instead to find the IOMMU. */
900 pf_pdev = pci_physfn(pdev);
901 dev = &pf_pdev->dev;
156baca8 902 segment = pci_domain_nr(pdev->bus);
ca5b74d2 903 } else if (has_acpi_companion(dev))
156baca8
DW
904 dev = &ACPI_COMPANION(dev)->dev;
905
0e242612 906 rcu_read_lock();
b683b230 907 for_each_active_iommu(iommu, drhd) {
156baca8 908 if (pdev && segment != drhd->segment)
276dbf99 909 continue;
c7151a8d 910
b683b230 911 for_each_active_dev_scope(drhd->devices,
156baca8
DW
912 drhd->devices_cnt, i, tmp) {
913 if (tmp == dev) {
1c387188
AR
914 /* For a VF use its original BDF# not that of the PF
915 * which we used for the IOMMU lookup. Strictly speaking
916 * we could do this for all PCI devices; we only need to
917 * get the BDF# from the scope table for ACPI matches. */
918 if (pdev->is_virtfn)
919 goto got_pdev;
920
156baca8
DW
921 *bus = drhd->devices[i].bus;
922 *devfn = drhd->devices[i].devfn;
b683b230 923 goto out;
156baca8
DW
924 }
925
926 if (!pdev || !dev_is_pci(tmp))
927 continue;
928
929 ptmp = to_pci_dev(tmp);
930 if (ptmp->subordinate &&
931 ptmp->subordinate->number <= pdev->bus->number &&
932 ptmp->subordinate->busn_res.end >= pdev->bus->number)
933 goto got_pdev;
924b6231 934 }
c7151a8d 935
156baca8
DW
936 if (pdev && drhd->include_all) {
937 got_pdev:
938 *bus = pdev->bus->number;
939 *devfn = pdev->devfn;
b683b230 940 goto out;
156baca8 941 }
c7151a8d 942 }
b683b230 943 iommu = NULL;
156baca8 944 out:
0e242612 945 rcu_read_unlock();
c7151a8d 946
b683b230 947 return iommu;
c7151a8d
WH
948}
949
5331fe6f
WH
950static void domain_flush_cache(struct dmar_domain *domain,
951 void *addr, int size)
952{
953 if (!domain->iommu_coherency)
954 clflush_cache_range(addr, size);
955}
956
ba395927
KA
957static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
958{
ba395927 959 struct context_entry *context;
03ecc32c 960 int ret = 0;
ba395927
KA
961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
03ecc32c
DW
964 context = iommu_context_addr(iommu, bus, devfn, 0);
965 if (context)
966 ret = context_present(context);
ba395927
KA
967 spin_unlock_irqrestore(&iommu->lock, flags);
968 return ret;
969}
970
971static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
972{
ba395927
KA
973 struct context_entry *context;
974 unsigned long flags;
975
976 spin_lock_irqsave(&iommu->lock, flags);
03ecc32c 977 context = iommu_context_addr(iommu, bus, devfn, 0);
ba395927 978 if (context) {
03ecc32c
DW
979 context_clear_entry(context);
980 __iommu_flush_cache(iommu, context, sizeof(*context));
ba395927
KA
981 }
982 spin_unlock_irqrestore(&iommu->lock, flags);
983}
984
985static void free_context_table(struct intel_iommu *iommu)
986{
ba395927
KA
987 int i;
988 unsigned long flags;
989 struct context_entry *context;
990
991 spin_lock_irqsave(&iommu->lock, flags);
992 if (!iommu->root_entry) {
993 goto out;
994 }
995 for (i = 0; i < ROOT_ENTRY_NR; i++) {
03ecc32c 996 context = iommu_context_addr(iommu, i, 0, 0);
ba395927
KA
997 if (context)
998 free_pgtable_page(context);
03ecc32c 999
c83b2f20 1000 if (!ecs_enabled(iommu))
03ecc32c
DW
1001 continue;
1002
1003 context = iommu_context_addr(iommu, i, 0x80, 0);
1004 if (context)
1005 free_pgtable_page(context);
1006
ba395927
KA
1007 }
1008 free_pgtable_page(iommu->root_entry);
1009 iommu->root_entry = NULL;
1010out:
1011 spin_unlock_irqrestore(&iommu->lock, flags);
1012}
1013
b026fd28 1014static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
5cf0a76f 1015 unsigned long pfn, int *target_level)
ba395927 1016{
ba395927
KA
1017 struct dma_pte *parent, *pte = NULL;
1018 int level = agaw_to_level(domain->agaw);
4399c8bf 1019 int offset;
ba395927
KA
1020
1021 BUG_ON(!domain->pgd);
f9423606 1022
162d1b10 1023 if (!domain_pfn_supported(domain, pfn))
f9423606
JS
1024 /* Address beyond IOMMU's addressing capabilities. */
1025 return NULL;
1026
ba395927
KA
1027 parent = domain->pgd;
1028
5cf0a76f 1029 while (1) {
ba395927
KA
1030 void *tmp_page;
1031
b026fd28 1032 offset = pfn_level_offset(pfn, level);
ba395927 1033 pte = &parent[offset];
5cf0a76f 1034 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
6dd9a7c7 1035 break;
5cf0a76f 1036 if (level == *target_level)
ba395927
KA
1037 break;
1038
19c239ce 1039 if (!dma_pte_present(pte)) {
c85994e4
DW
1040 uint64_t pteval;
1041
4c923d47 1042 tmp_page = alloc_pgtable_page(domain->nid);
ba395927 1043
206a73c1 1044 if (!tmp_page)
ba395927 1045 return NULL;
206a73c1 1046
c85994e4 1047 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
64de5af0 1048 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
effad4b5 1049 if (cmpxchg64(&pte->val, 0ULL, pteval))
c85994e4
DW
1050 /* Someone else set it while we were thinking; use theirs. */
1051 free_pgtable_page(tmp_page);
effad4b5 1052 else
c85994e4 1053 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927 1054 }
5cf0a76f
DW
1055 if (level == 1)
1056 break;
1057
19c239ce 1058 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
1059 level--;
1060 }
1061
5cf0a76f
DW
1062 if (!*target_level)
1063 *target_level = level;
1064
ba395927
KA
1065 return pte;
1066}
1067
6dd9a7c7 1068
ba395927 1069/* return address's pte at specific level */
90dcfb5e
DW
1070static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1071 unsigned long pfn,
6dd9a7c7 1072 int level, int *large_page)
ba395927
KA
1073{
1074 struct dma_pte *parent, *pte = NULL;
1075 int total = agaw_to_level(domain->agaw);
1076 int offset;
1077
1078 parent = domain->pgd;
1079 while (level <= total) {
90dcfb5e 1080 offset = pfn_level_offset(pfn, total);
ba395927
KA
1081 pte = &parent[offset];
1082 if (level == total)
1083 return pte;
1084
6dd9a7c7
YS
1085 if (!dma_pte_present(pte)) {
1086 *large_page = total;
ba395927 1087 break;
6dd9a7c7
YS
1088 }
1089
e16922af 1090 if (dma_pte_superpage(pte)) {
6dd9a7c7
YS
1091 *large_page = total;
1092 return pte;
1093 }
1094
19c239ce 1095 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
1096 total--;
1097 }
1098 return NULL;
1099}
1100
ba395927 1101/* clear last level pte, a tlb flush should be followed */
5cf0a76f 1102static void dma_pte_clear_range(struct dmar_domain *domain,
595badf5
DW
1103 unsigned long start_pfn,
1104 unsigned long last_pfn)
ba395927 1105{
6dd9a7c7 1106 unsigned int large_page = 1;
310a5ab9 1107 struct dma_pte *first_pte, *pte;
66eae846 1108
162d1b10
JL
1109 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1110 BUG_ON(!domain_pfn_supported(domain, last_pfn));
59c36286 1111 BUG_ON(start_pfn > last_pfn);
ba395927 1112
04b18e65 1113 /* we don't need lock here; nobody else touches the iova range */
59c36286 1114 do {
6dd9a7c7
YS
1115 large_page = 1;
1116 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
310a5ab9 1117 if (!pte) {
6dd9a7c7 1118 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
310a5ab9
DW
1119 continue;
1120 }
6dd9a7c7 1121 do {
310a5ab9 1122 dma_clear_pte(pte);
6dd9a7c7 1123 start_pfn += lvl_to_nr_pages(large_page);
310a5ab9 1124 pte++;
75e6bf96
DW
1125 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1126
310a5ab9
DW
1127 domain_flush_cache(domain, first_pte,
1128 (void *)pte - (void *)first_pte);
59c36286
DW
1129
1130 } while (start_pfn && start_pfn <= last_pfn);
ba395927
KA
1131}
1132
3269ee0b
AW
1133static void dma_pte_free_level(struct dmar_domain *domain, int level,
1134 struct dma_pte *pte, unsigned long pfn,
1135 unsigned long start_pfn, unsigned long last_pfn)
1136{
1137 pfn = max(start_pfn, pfn);
1138 pte = &pte[pfn_level_offset(pfn, level)];
1139
1140 do {
1141 unsigned long level_pfn;
1142 struct dma_pte *level_pte;
1143
1144 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1145 goto next;
1146
1147 level_pfn = pfn & level_mask(level - 1);
1148 level_pte = phys_to_virt(dma_pte_addr(pte));
1149
1150 if (level > 2)
1151 dma_pte_free_level(domain, level - 1, level_pte,
1152 level_pfn, start_pfn, last_pfn);
1153
1154 /* If range covers entire pagetable, free it */
1155 if (!(start_pfn > level_pfn ||
08336fd2 1156 last_pfn < level_pfn + level_size(level) - 1)) {
3269ee0b
AW
1157 dma_clear_pte(pte);
1158 domain_flush_cache(domain, pte, sizeof(*pte));
1159 free_pgtable_page(level_pte);
1160 }
1161next:
1162 pfn += level_size(level);
1163 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1164}
1165
3d1a2442 1166/* clear last level (leaf) ptes and free page table pages. */
ba395927 1167static void dma_pte_free_pagetable(struct dmar_domain *domain,
d794dc9b
DW
1168 unsigned long start_pfn,
1169 unsigned long last_pfn)
ba395927 1170{
162d1b10
JL
1171 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1172 BUG_ON(!domain_pfn_supported(domain, last_pfn));
59c36286 1173 BUG_ON(start_pfn > last_pfn);
ba395927 1174
d41a4adb
JL
1175 dma_pte_clear_range(domain, start_pfn, last_pfn);
1176
f3a0a52f 1177 /* We don't need lock here; nobody else touches the iova range */
3269ee0b
AW
1178 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1179 domain->pgd, 0, start_pfn, last_pfn);
6660c63a 1180
ba395927 1181 /* free pgd */
d794dc9b 1182 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
ba395927
KA
1183 free_pgtable_page(domain->pgd);
1184 domain->pgd = NULL;
1185 }
1186}
1187
ea8ea460
DW
1188/* When a page at a given level is being unlinked from its parent, we don't
1189 need to *modify* it at all. All we need to do is make a list of all the
1190 pages which can be freed just as soon as we've flushed the IOTLB and we
1191 know the hardware page-walk will no longer touch them.
1192 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1193 be freed. */
1194static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1195 int level, struct dma_pte *pte,
1196 struct page *freelist)
1197{
1198 struct page *pg;
1199
1200 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1201 pg->freelist = freelist;
1202 freelist = pg;
1203
1204 if (level == 1)
1205 return freelist;
1206
adeb2590
JL
1207 pte = page_address(pg);
1208 do {
ea8ea460
DW
1209 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1210 freelist = dma_pte_list_pagetables(domain, level - 1,
1211 pte, freelist);
adeb2590
JL
1212 pte++;
1213 } while (!first_pte_in_page(pte));
ea8ea460
DW
1214
1215 return freelist;
1216}
1217
1218static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1219 struct dma_pte *pte, unsigned long pfn,
1220 unsigned long start_pfn,
1221 unsigned long last_pfn,
1222 struct page *freelist)
1223{
1224 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1225
1226 pfn = max(start_pfn, pfn);
1227 pte = &pte[pfn_level_offset(pfn, level)];
1228
1229 do {
1230 unsigned long level_pfn;
1231
1232 if (!dma_pte_present(pte))
1233 goto next;
1234
1235 level_pfn = pfn & level_mask(level);
1236
1237 /* If range covers entire pagetable, free it */
1238 if (start_pfn <= level_pfn &&
1239 last_pfn >= level_pfn + level_size(level) - 1) {
1240 /* These suborbinate page tables are going away entirely. Don't
1241 bother to clear them; we're just going to *free* them. */
1242 if (level > 1 && !dma_pte_superpage(pte))
1243 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1244
1245 dma_clear_pte(pte);
1246 if (!first_pte)
1247 first_pte = pte;
1248 last_pte = pte;
1249 } else if (level > 1) {
1250 /* Recurse down into a level that isn't *entirely* obsolete */
1251 freelist = dma_pte_clear_level(domain, level - 1,
1252 phys_to_virt(dma_pte_addr(pte)),
1253 level_pfn, start_pfn, last_pfn,
1254 freelist);
1255 }
1256next:
1257 pfn += level_size(level);
1258 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1259
1260 if (first_pte)
1261 domain_flush_cache(domain, first_pte,
1262 (void *)++last_pte - (void *)first_pte);
1263
1264 return freelist;
1265}
1266
1267/* We can't just free the pages because the IOMMU may still be walking
1268 the page tables, and may have cached the intermediate levels. The
1269 pages can only be freed after the IOTLB flush has been done. */
b690420a
JR
1270static struct page *domain_unmap(struct dmar_domain *domain,
1271 unsigned long start_pfn,
1272 unsigned long last_pfn)
ea8ea460 1273{
ea8ea460
DW
1274 struct page *freelist = NULL;
1275
162d1b10
JL
1276 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1277 BUG_ON(!domain_pfn_supported(domain, last_pfn));
ea8ea460
DW
1278 BUG_ON(start_pfn > last_pfn);
1279
1280 /* we don't need lock here; nobody else touches the iova range */
1281 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1282 domain->pgd, 0, start_pfn, last_pfn, NULL);
1283
1284 /* free pgd */
1285 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1286 struct page *pgd_page = virt_to_page(domain->pgd);
1287 pgd_page->freelist = freelist;
1288 freelist = pgd_page;
1289
1290 domain->pgd = NULL;
1291 }
1292
1293 return freelist;
1294}
1295
b690420a 1296static void dma_free_pagelist(struct page *freelist)
ea8ea460
DW
1297{
1298 struct page *pg;
1299
1300 while ((pg = freelist)) {
1301 freelist = pg->freelist;
1302 free_pgtable_page(page_address(pg));
1303 }
1304}
1305
ba395927
KA
1306/* iommu handling */
1307static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1308{
1309 struct root_entry *root;
1310 unsigned long flags;
1311
4c923d47 1312 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
ffebeb46 1313 if (!root) {
9f10e5bf 1314 pr_err("Allocating root entry for %s failed\n",
ffebeb46 1315 iommu->name);
ba395927 1316 return -ENOMEM;
ffebeb46 1317 }
ba395927 1318
5b6985ce 1319 __iommu_flush_cache(iommu, root, ROOT_SIZE);
ba395927
KA
1320
1321 spin_lock_irqsave(&iommu->lock, flags);
1322 iommu->root_entry = root;
1323 spin_unlock_irqrestore(&iommu->lock, flags);
1324
1325 return 0;
1326}
1327
ba395927
KA
1328static void iommu_set_root_entry(struct intel_iommu *iommu)
1329{
03ecc32c 1330 u64 addr;
c416daa9 1331 u32 sts;
ba395927
KA
1332 unsigned long flag;
1333
03ecc32c 1334 addr = virt_to_phys(iommu->root_entry);
c83b2f20 1335 if (ecs_enabled(iommu))
03ecc32c 1336 addr |= DMA_RTADDR_RTT;
ba395927 1337
1f5b3c3f 1338 raw_spin_lock_irqsave(&iommu->register_lock, flag);
03ecc32c 1339 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
ba395927 1340
c416daa9 1341 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1342
1343 /* Make sure hardware complete it */
1344 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1345 readl, (sts & DMA_GSTS_RTPS), sts);
ba395927 1346
1f5b3c3f 1347 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1348}
1349
1350static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1351{
1352 u32 val;
1353 unsigned long flag;
1354
9af88143 1355 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
ba395927 1356 return;
ba395927 1357
1f5b3c3f 1358 raw_spin_lock_irqsave(&iommu->register_lock, flag);
462b60f6 1359 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1360
1361 /* Make sure hardware complete it */
1362 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1363 readl, (!(val & DMA_GSTS_WBFS)), val);
ba395927 1364
1f5b3c3f 1365 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1366}
1367
1368/* return value determine if we need a write buffer flush */
4c25a2c1
DW
1369static void __iommu_flush_context(struct intel_iommu *iommu,
1370 u16 did, u16 source_id, u8 function_mask,
1371 u64 type)
ba395927
KA
1372{
1373 u64 val = 0;
1374 unsigned long flag;
1375
ba395927
KA
1376 switch (type) {
1377 case DMA_CCMD_GLOBAL_INVL:
1378 val = DMA_CCMD_GLOBAL_INVL;
1379 break;
1380 case DMA_CCMD_DOMAIN_INVL:
1381 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1382 break;
1383 case DMA_CCMD_DEVICE_INVL:
1384 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1385 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1386 break;
1387 default:
1388 BUG();
1389 }
1390 val |= DMA_CCMD_ICC;
1391
1f5b3c3f 1392 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1393 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1397 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1398
1f5b3c3f 1399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1400}
1401
ba395927 1402/* return value determine if we need a write buffer flush */
1f0ef2aa
DW
1403static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1404 u64 addr, unsigned int size_order, u64 type)
ba395927
KA
1405{
1406 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1407 u64 val = 0, val_iva = 0;
1408 unsigned long flag;
1409
ba395927
KA
1410 switch (type) {
1411 case DMA_TLB_GLOBAL_FLUSH:
1412 /* global flush doesn't need set IVA_REG */
1413 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1414 break;
1415 case DMA_TLB_DSI_FLUSH:
1416 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1417 break;
1418 case DMA_TLB_PSI_FLUSH:
1419 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
ea8ea460 1420 /* IH bit is passed in as part of address */
ba395927
KA
1421 val_iva = size_order | addr;
1422 break;
1423 default:
1424 BUG();
1425 }
1426 /* Note: set drain read/write */
1427#if 0
1428 /*
1429 * This is probably to be super secure.. Looks like we can
1430 * ignore it without any impact.
1431 */
1432 if (cap_read_drain(iommu->cap))
1433 val |= DMA_TLB_READ_DRAIN;
1434#endif
1435 if (cap_write_drain(iommu->cap))
1436 val |= DMA_TLB_WRITE_DRAIN;
1437
1f5b3c3f 1438 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1439 /* Note: Only uses first TLB reg currently */
1440 if (val_iva)
1441 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1442 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1443
1444 /* Make sure hardware complete it */
1445 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1446 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1447
1f5b3c3f 1448 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1449
1450 /* check IOTLB invalidation granularity */
1451 if (DMA_TLB_IAIG(val) == 0)
9f10e5bf 1452 pr_err("Flush IOTLB failed\n");
ba395927 1453 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
9f10e5bf 1454 pr_debug("TLB flush request %Lx, actual %Lx\n",
5b6985ce
FY
1455 (unsigned long long)DMA_TLB_IIRG(type),
1456 (unsigned long long)DMA_TLB_IAIG(val));
ba395927
KA
1457}
1458
64ae892b
DW
1459static struct device_domain_info *
1460iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1461 u8 bus, u8 devfn)
93a23a72 1462{
93a23a72 1463 struct device_domain_info *info;
93a23a72 1464
55d94043
JR
1465 assert_spin_locked(&device_domain_lock);
1466
93a23a72
YZ
1467 if (!iommu->qi)
1468 return NULL;
1469
93a23a72 1470 list_for_each_entry(info, &domain->devices, link)
c3b497c6
JL
1471 if (info->iommu == iommu && info->bus == bus &&
1472 info->devfn == devfn) {
b16d0cb9
DW
1473 if (info->ats_supported && info->dev)
1474 return info;
93a23a72
YZ
1475 break;
1476 }
93a23a72 1477
b16d0cb9 1478 return NULL;
93a23a72
YZ
1479}
1480
0824c592
OP
1481static void domain_update_iotlb(struct dmar_domain *domain)
1482{
1483 struct device_domain_info *info;
1484 bool has_iotlb_device = false;
1485
1486 assert_spin_locked(&device_domain_lock);
1487
1488 list_for_each_entry(info, &domain->devices, link) {
1489 struct pci_dev *pdev;
1490
1491 if (!info->dev || !dev_is_pci(info->dev))
1492 continue;
1493
1494 pdev = to_pci_dev(info->dev);
1495 if (pdev->ats_enabled) {
1496 has_iotlb_device = true;
1497 break;
1498 }
1499 }
1500
1501 domain->has_iotlb_device = has_iotlb_device;
1502}
1503
93a23a72 1504static void iommu_enable_dev_iotlb(struct device_domain_info *info)
ba395927 1505{
fb0cc3aa
BH
1506 struct pci_dev *pdev;
1507
0824c592
OP
1508 assert_spin_locked(&device_domain_lock);
1509
0bcb3e28 1510 if (!info || !dev_is_pci(info->dev))
93a23a72
YZ
1511 return;
1512
fb0cc3aa 1513 pdev = to_pci_dev(info->dev);
fb0cc3aa 1514
b16d0cb9
DW
1515#ifdef CONFIG_INTEL_IOMMU_SVM
1516 /* The PCIe spec, in its wisdom, declares that the behaviour of
1517 the device if you enable PASID support after ATS support is
1518 undefined. So always enable PASID support on devices which
1519 have it, even if we can't yet know if we're ever going to
1520 use it. */
1521 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1522 info->pasid_enabled = 1;
1523
1524 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1525 info->pri_enabled = 1;
1526#endif
1527 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1528 info->ats_enabled = 1;
0824c592 1529 domain_update_iotlb(info->domain);
b16d0cb9
DW
1530 info->ats_qdep = pci_ats_queue_depth(pdev);
1531 }
93a23a72
YZ
1532}
1533
1534static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1535{
b16d0cb9
DW
1536 struct pci_dev *pdev;
1537
0824c592
OP
1538 assert_spin_locked(&device_domain_lock);
1539
da972fb1 1540 if (!dev_is_pci(info->dev))
93a23a72
YZ
1541 return;
1542
b16d0cb9
DW
1543 pdev = to_pci_dev(info->dev);
1544
1545 if (info->ats_enabled) {
1546 pci_disable_ats(pdev);
1547 info->ats_enabled = 0;
0824c592 1548 domain_update_iotlb(info->domain);
b16d0cb9
DW
1549 }
1550#ifdef CONFIG_INTEL_IOMMU_SVM
1551 if (info->pri_enabled) {
1552 pci_disable_pri(pdev);
1553 info->pri_enabled = 0;
1554 }
1555 if (info->pasid_enabled) {
1556 pci_disable_pasid(pdev);
1557 info->pasid_enabled = 0;
1558 }
1559#endif
93a23a72
YZ
1560}
1561
1562static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1563 u64 addr, unsigned mask)
1564{
1565 u16 sid, qdep;
1566 unsigned long flags;
1567 struct device_domain_info *info;
1568
0824c592
OP
1569 if (!domain->has_iotlb_device)
1570 return;
1571
93a23a72
YZ
1572 spin_lock_irqsave(&device_domain_lock, flags);
1573 list_for_each_entry(info, &domain->devices, link) {
b16d0cb9 1574 if (!info->ats_enabled)
93a23a72
YZ
1575 continue;
1576
1577 sid = info->bus << 8 | info->devfn;
b16d0cb9 1578 qdep = info->ats_qdep;
93a23a72
YZ
1579 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1580 }
1581 spin_unlock_irqrestore(&device_domain_lock, flags);
1582}
1583
a1ddcbe9
JR
1584static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1585 struct dmar_domain *domain,
1586 unsigned long pfn, unsigned int pages,
1587 int ih, int map)
ba395927 1588{
9dd2fe89 1589 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
03d6a246 1590 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
a1ddcbe9 1591 u16 did = domain->iommu_did[iommu->seq_id];
ba395927 1592
ba395927
KA
1593 BUG_ON(pages == 0);
1594
ea8ea460
DW
1595 if (ih)
1596 ih = 1 << 6;
ba395927 1597 /*
9dd2fe89
YZ
1598 * Fallback to domain selective flush if no PSI support or the size is
1599 * too big.
ba395927
KA
1600 * PSI requires page size to be 2 ^ x, and the base address is naturally
1601 * aligned to the size
1602 */
9dd2fe89
YZ
1603 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1604 iommu->flush.flush_iotlb(iommu, did, 0, 0,
1f0ef2aa 1605 DMA_TLB_DSI_FLUSH);
9dd2fe89 1606 else
ea8ea460 1607 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
9dd2fe89 1608 DMA_TLB_PSI_FLUSH);
bf92df30
YZ
1609
1610 /*
82653633
NA
1611 * In caching mode, changes of pages from non-present to present require
1612 * flush. However, device IOTLB doesn't need to be flushed in this case.
bf92df30 1613 */
82653633 1614 if (!cap_caching_mode(iommu->cap) || !map)
9452d5bf
JR
1615 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1616 addr, mask);
ba395927
KA
1617}
1618
f8bab735 1619static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1620{
1621 u32 pmen;
1622 unsigned long flags;
1623
1f5b3c3f 1624 raw_spin_lock_irqsave(&iommu->register_lock, flags);
f8bab735 1625 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1626 pmen &= ~DMA_PMEN_EPM;
1627 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1628
1629 /* wait for the protected region status bit to clear */
1630 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1631 readl, !(pmen & DMA_PMEN_PRS), pmen);
1632
1f5b3c3f 1633 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
f8bab735 1634}
1635
2a41ccee 1636static void iommu_enable_translation(struct intel_iommu *iommu)
ba395927
KA
1637{
1638 u32 sts;
1639 unsigned long flags;
1640
1f5b3c3f 1641 raw_spin_lock_irqsave(&iommu->register_lock, flags);
c416daa9
DW
1642 iommu->gcmd |= DMA_GCMD_TE;
1643 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1644
1645 /* Make sure hardware complete it */
1646 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1647 readl, (sts & DMA_GSTS_TES), sts);
ba395927 1648
1f5b3c3f 1649 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
ba395927
KA
1650}
1651
2a41ccee 1652static void iommu_disable_translation(struct intel_iommu *iommu)
ba395927
KA
1653{
1654 u32 sts;
1655 unsigned long flag;
1656
1f5b3c3f 1657 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1658 iommu->gcmd &= ~DMA_GCMD_TE;
1659 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1660
1661 /* Make sure hardware complete it */
1662 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1663 readl, (!(sts & DMA_GSTS_TES)), sts);
ba395927 1664
1f5b3c3f 1665 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1666}
1667
3460a6d9 1668
ba395927
KA
1669static int iommu_init_domains(struct intel_iommu *iommu)
1670{
8bf47816
JR
1671 u32 ndomains, nlongs;
1672 size_t size;
ba395927
KA
1673
1674 ndomains = cap_ndoms(iommu->cap);
8bf47816 1675 pr_debug("%s: Number of Domains supported <%d>\n",
9f10e5bf 1676 iommu->name, ndomains);
ba395927
KA
1677 nlongs = BITS_TO_LONGS(ndomains);
1678
94a91b50
DD
1679 spin_lock_init(&iommu->lock);
1680
ba395927
KA
1681 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1682 if (!iommu->domain_ids) {
9f10e5bf
JR
1683 pr_err("%s: Allocating domain id array failed\n",
1684 iommu->name);
ba395927
KA
1685 return -ENOMEM;
1686 }
8bf47816 1687
86f004c7 1688 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
8bf47816
JR
1689 iommu->domains = kzalloc(size, GFP_KERNEL);
1690
1691 if (iommu->domains) {
1692 size = 256 * sizeof(struct dmar_domain *);
1693 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1694 }
1695
1696 if (!iommu->domains || !iommu->domains[0]) {
9f10e5bf
JR
1697 pr_err("%s: Allocating domain array failed\n",
1698 iommu->name);
852bdb04 1699 kfree(iommu->domain_ids);
8bf47816 1700 kfree(iommu->domains);
852bdb04 1701 iommu->domain_ids = NULL;
8bf47816 1702 iommu->domains = NULL;
ba395927
KA
1703 return -ENOMEM;
1704 }
1705
8bf47816
JR
1706
1707
ba395927 1708 /*
c0e8a6c8
JR
1709 * If Caching mode is set, then invalid translations are tagged
1710 * with domain-id 0, hence we need to pre-allocate it. We also
1711 * use domain-id 0 as a marker for non-allocated domain-id, so
1712 * make sure it is not used for a real domain.
ba395927 1713 */
c0e8a6c8
JR
1714 set_bit(0, iommu->domain_ids);
1715
ba395927
KA
1716 return 0;
1717}
ba395927 1718
ffebeb46 1719static void disable_dmar_iommu(struct intel_iommu *iommu)
ba395927 1720{
29a27719 1721 struct device_domain_info *info, *tmp;
55d94043 1722 unsigned long flags;
ba395927 1723
29a27719
JR
1724 if (!iommu->domains || !iommu->domain_ids)
1725 return;
a4eaa86c 1726
bea64033 1727again:
55d94043 1728 spin_lock_irqsave(&device_domain_lock, flags);
29a27719
JR
1729 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1730 struct dmar_domain *domain;
1731
1732 if (info->iommu != iommu)
1733 continue;
1734
1735 if (!info->dev || !info->domain)
1736 continue;
1737
1738 domain = info->domain;
1739
bea64033 1740 __dmar_remove_one_dev_info(info);
29a27719 1741
bea64033
JR
1742 if (!domain_type_is_vm_or_si(domain)) {
1743 /*
1744 * The domain_exit() function can't be called under
1745 * device_domain_lock, as it takes this lock itself.
1746 * So release the lock here and re-run the loop
1747 * afterwards.
1748 */
1749 spin_unlock_irqrestore(&device_domain_lock, flags);
29a27719 1750 domain_exit(domain);
bea64033
JR
1751 goto again;
1752 }
ba395927 1753 }
55d94043 1754 spin_unlock_irqrestore(&device_domain_lock, flags);
ba395927
KA
1755
1756 if (iommu->gcmd & DMA_GCMD_TE)
1757 iommu_disable_translation(iommu);
ffebeb46 1758}
ba395927 1759
ffebeb46
JL
1760static void free_dmar_iommu(struct intel_iommu *iommu)
1761{
1762 if ((iommu->domains) && (iommu->domain_ids)) {
86f004c7 1763 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
8bf47816
JR
1764 int i;
1765
1766 for (i = 0; i < elems; i++)
1767 kfree(iommu->domains[i]);
ffebeb46
JL
1768 kfree(iommu->domains);
1769 kfree(iommu->domain_ids);
1770 iommu->domains = NULL;
1771 iommu->domain_ids = NULL;
1772 }
ba395927 1773
d9630fe9
WH
1774 g_iommus[iommu->seq_id] = NULL;
1775
ba395927
KA
1776 /* free context mapping */
1777 free_context_table(iommu);
8a94ade4
DW
1778
1779#ifdef CONFIG_INTEL_IOMMU_SVM
a222a7f0
DW
1780 if (pasid_enabled(iommu)) {
1781 if (ecap_prs(iommu->ecap))
1782 intel_svm_finish_prq(iommu);
8a94ade4 1783 intel_svm_free_pasid_tables(iommu);
a222a7f0 1784 }
8a94ade4 1785#endif
ba395927
KA
1786}
1787
ab8dfe25 1788static struct dmar_domain *alloc_domain(int flags)
ba395927 1789{
ba395927 1790 struct dmar_domain *domain;
ba395927
KA
1791
1792 domain = alloc_domain_mem();
1793 if (!domain)
1794 return NULL;
1795
ab8dfe25 1796 memset(domain, 0, sizeof(*domain));
4c923d47 1797 domain->nid = -1;
ab8dfe25 1798 domain->flags = flags;
0824c592 1799 domain->has_iotlb_device = false;
92d03cc8 1800 INIT_LIST_HEAD(&domain->devices);
2c2e2c38
FY
1801
1802 return domain;
1803}
1804
d160aca5
JR
1805/* Must be called with iommu->lock */
1806static int domain_attach_iommu(struct dmar_domain *domain,
fb170fb4
JL
1807 struct intel_iommu *iommu)
1808{
44bde614 1809 unsigned long ndomains;
55d94043 1810 int num;
44bde614 1811
55d94043 1812 assert_spin_locked(&device_domain_lock);
d160aca5 1813 assert_spin_locked(&iommu->lock);
ba395927 1814
29a27719
JR
1815 domain->iommu_refcnt[iommu->seq_id] += 1;
1816 domain->iommu_count += 1;
1817 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
fb170fb4 1818 ndomains = cap_ndoms(iommu->cap);
d160aca5
JR
1819 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1820
1821 if (num >= ndomains) {
1822 pr_err("%s: No free domain ids\n", iommu->name);
1823 domain->iommu_refcnt[iommu->seq_id] -= 1;
1824 domain->iommu_count -= 1;
55d94043 1825 return -ENOSPC;
2c2e2c38 1826 }
ba395927 1827
d160aca5
JR
1828 set_bit(num, iommu->domain_ids);
1829 set_iommu_domain(iommu, num, domain);
1830
1831 domain->iommu_did[iommu->seq_id] = num;
1832 domain->nid = iommu->node;
fb170fb4 1833
fb170fb4
JL
1834 domain_update_iommu_cap(domain);
1835 }
d160aca5 1836
55d94043 1837 return 0;
fb170fb4
JL
1838}
1839
1840static int domain_detach_iommu(struct dmar_domain *domain,
1841 struct intel_iommu *iommu)
1842{
d160aca5 1843 int num, count = INT_MAX;
d160aca5 1844
55d94043 1845 assert_spin_locked(&device_domain_lock);
d160aca5 1846 assert_spin_locked(&iommu->lock);
fb170fb4 1847
29a27719
JR
1848 domain->iommu_refcnt[iommu->seq_id] -= 1;
1849 count = --domain->iommu_count;
1850 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
d160aca5
JR
1851 num = domain->iommu_did[iommu->seq_id];
1852 clear_bit(num, iommu->domain_ids);
1853 set_iommu_domain(iommu, num, NULL);
fb170fb4 1854
fb170fb4 1855 domain_update_iommu_cap(domain);
c0e8a6c8 1856 domain->iommu_did[iommu->seq_id] = 0;
fb170fb4 1857 }
fb170fb4
JL
1858
1859 return count;
1860}
1861
ba395927 1862static struct iova_domain reserved_iova_list;
8a443df4 1863static struct lock_class_key reserved_rbtree_key;
ba395927 1864
51a63e67 1865static int dmar_init_reserved_ranges(void)
ba395927
KA
1866{
1867 struct pci_dev *pdev = NULL;
1868 struct iova *iova;
1869 int i;
ba395927 1870
0fb5fe87
RM
1871 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1872 DMA_32BIT_PFN);
ba395927 1873
8a443df4
MG
1874 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1875 &reserved_rbtree_key);
1876
ba395927
KA
1877 /* IOAPIC ranges shouldn't be accessed by DMA */
1878 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1879 IOVA_PFN(IOAPIC_RANGE_END));
51a63e67 1880 if (!iova) {
9f10e5bf 1881 pr_err("Reserve IOAPIC range failed\n");
51a63e67
JC
1882 return -ENODEV;
1883 }
ba395927
KA
1884
1885 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1886 for_each_pci_dev(pdev) {
1887 struct resource *r;
1888
1889 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1890 r = &pdev->resource[i];
1891 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1892 continue;
1a4a4551
DW
1893 iova = reserve_iova(&reserved_iova_list,
1894 IOVA_PFN(r->start),
1895 IOVA_PFN(r->end));
51a63e67 1896 if (!iova) {
9f10e5bf 1897 pr_err("Reserve iova failed\n");
51a63e67
JC
1898 return -ENODEV;
1899 }
ba395927
KA
1900 }
1901 }
51a63e67 1902 return 0;
ba395927
KA
1903}
1904
1905static void domain_reserve_special_ranges(struct dmar_domain *domain)
1906{
1907 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1908}
1909
1910static inline int guestwidth_to_adjustwidth(int gaw)
1911{
1912 int agaw;
1913 int r = (gaw - 12) % 9;
1914
1915 if (r == 0)
1916 agaw = gaw;
1917 else
1918 agaw = gaw + 9 - r;
1919 if (agaw > 64)
1920 agaw = 64;
1921 return agaw;
1922}
1923
dc534b25
JR
1924static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1925 int guest_width)
ba395927 1926{
ba395927
KA
1927 int adjust_width, agaw;
1928 unsigned long sagaw;
1929
0fb5fe87
RM
1930 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1931 DMA_32BIT_PFN);
ba395927
KA
1932 domain_reserve_special_ranges(domain);
1933
1934 /* calculate AGAW */
ba395927
KA
1935 if (guest_width > cap_mgaw(iommu->cap))
1936 guest_width = cap_mgaw(iommu->cap);
1937 domain->gaw = guest_width;
1938 adjust_width = guestwidth_to_adjustwidth(guest_width);
1939 agaw = width_to_agaw(adjust_width);
1940 sagaw = cap_sagaw(iommu->cap);
1941 if (!test_bit(agaw, &sagaw)) {
1942 /* hardware doesn't support it, choose a bigger one */
9f10e5bf 1943 pr_debug("Hardware doesn't support agaw %d\n", agaw);
ba395927
KA
1944 agaw = find_next_bit(&sagaw, 5, agaw);
1945 if (agaw >= 5)
1946 return -ENODEV;
1947 }
1948 domain->agaw = agaw;
ba395927 1949
8e604097
WH
1950 if (ecap_coherent(iommu->ecap))
1951 domain->iommu_coherency = 1;
1952 else
1953 domain->iommu_coherency = 0;
1954
58c610bd
SY
1955 if (ecap_sc_support(iommu->ecap))
1956 domain->iommu_snooping = 1;
1957 else
1958 domain->iommu_snooping = 0;
1959
214e39aa
DW
1960 if (intel_iommu_superpage)
1961 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1962 else
1963 domain->iommu_superpage = 0;
1964
4c923d47 1965 domain->nid = iommu->node;
c7151a8d 1966
ba395927 1967 /* always allocate the top pgd */
4c923d47 1968 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
ba395927
KA
1969 if (!domain->pgd)
1970 return -ENOMEM;
5b6985ce 1971 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
ba395927
KA
1972 return 0;
1973}
1974
1975static void domain_exit(struct dmar_domain *domain)
1976{
ea8ea460 1977 struct page *freelist = NULL;
ba395927
KA
1978
1979 /* Domain 0 is reserved, so dont process it */
1980 if (!domain)
1981 return;
1982
7b668357 1983 /* Flush any lazy unmaps that may reference this domain */
aa473240
OP
1984 if (!intel_iommu_strict) {
1985 int cpu;
1986
1987 for_each_possible_cpu(cpu)
1988 flush_unmaps_timeout(cpu);
1989 }
7b668357 1990
d160aca5
JR
1991 /* Remove associated devices and clear attached or cached domains */
1992 rcu_read_lock();
ba395927 1993 domain_remove_dev_info(domain);
d160aca5 1994 rcu_read_unlock();
92d03cc8 1995
ba395927
KA
1996 /* destroy iovas */
1997 put_iova_domain(&domain->iovad);
ba395927 1998
ea8ea460 1999 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
ba395927 2000
ea8ea460
DW
2001 dma_free_pagelist(freelist);
2002
ba395927
KA
2003 free_domain_mem(domain);
2004}
2005
64ae892b
DW
2006static int domain_context_mapping_one(struct dmar_domain *domain,
2007 struct intel_iommu *iommu,
28ccce0d 2008 u8 bus, u8 devfn)
ba395927 2009{
c6c2cebd 2010 u16 did = domain->iommu_did[iommu->seq_id];
28ccce0d
JR
2011 int translation = CONTEXT_TT_MULTI_LEVEL;
2012 struct device_domain_info *info = NULL;
ba395927 2013 struct context_entry *context;
ba395927 2014 unsigned long flags;
ea6606b0 2015 struct dma_pte *pgd;
55d94043 2016 int ret, agaw;
28ccce0d 2017
c6c2cebd
JR
2018 WARN_ON(did == 0);
2019
28ccce0d
JR
2020 if (hw_pass_through && domain_type_is_si(domain))
2021 translation = CONTEXT_TT_PASS_THROUGH;
ba395927
KA
2022
2023 pr_debug("Set context mapping for %02x:%02x.%d\n",
2024 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
4ed0d3e6 2025
ba395927 2026 BUG_ON(!domain->pgd);
5331fe6f 2027
55d94043
JR
2028 spin_lock_irqsave(&device_domain_lock, flags);
2029 spin_lock(&iommu->lock);
2030
2031 ret = -ENOMEM;
03ecc32c 2032 context = iommu_context_addr(iommu, bus, devfn, 1);
ba395927 2033 if (!context)
55d94043 2034 goto out_unlock;
ba395927 2035
55d94043
JR
2036 ret = 0;
2037 if (context_present(context))
2038 goto out_unlock;
cf484d0e 2039
aec0e861
XP
2040 /*
2041 * For kdump cases, old valid entries may be cached due to the
2042 * in-flight DMA and copied pgtable, but there is no unmapping
2043 * behaviour for them, thus we need an explicit cache flush for
2044 * the newly-mapped device. For kdump, at this point, the device
2045 * is supposed to finish reset at its driver probe stage, so no
2046 * in-flight DMA will exist, and we don't need to worry anymore
2047 * hereafter.
2048 */
2049 if (context_copied(context)) {
2050 u16 did_old = context_domain_id(context);
2051
2052 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap))
2053 iommu->flush.flush_context(iommu, did_old,
2054 (((u16)bus) << 8) | devfn,
2055 DMA_CCMD_MASK_NOBIT,
2056 DMA_CCMD_DEVICE_INVL);
2057 }
2058
ea6606b0
WH
2059 pgd = domain->pgd;
2060
de24e553 2061 context_clear_entry(context);
c6c2cebd 2062 context_set_domain_id(context, did);
ea6606b0 2063
de24e553
JR
2064 /*
2065 * Skip top levels of page tables for iommu which has less agaw
2066 * than default. Unnecessary for PT mode.
2067 */
93a23a72 2068 if (translation != CONTEXT_TT_PASS_THROUGH) {
de24e553 2069 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
55d94043 2070 ret = -ENOMEM;
de24e553 2071 pgd = phys_to_virt(dma_pte_addr(pgd));
55d94043
JR
2072 if (!dma_pte_present(pgd))
2073 goto out_unlock;
ea6606b0 2074 }
4ed0d3e6 2075
64ae892b 2076 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
b16d0cb9
DW
2077 if (info && info->ats_supported)
2078 translation = CONTEXT_TT_DEV_IOTLB;
2079 else
2080 translation = CONTEXT_TT_MULTI_LEVEL;
de24e553 2081
93a23a72
YZ
2082 context_set_address_root(context, virt_to_phys(pgd));
2083 context_set_address_width(context, iommu->agaw);
de24e553
JR
2084 } else {
2085 /*
2086 * In pass through mode, AW must be programmed to
2087 * indicate the largest AGAW value supported by
2088 * hardware. And ASR is ignored by hardware.
2089 */
2090 context_set_address_width(context, iommu->msagaw);
93a23a72 2091 }
4ed0d3e6
FY
2092
2093 context_set_translation_type(context, translation);
c07e7d21
MM
2094 context_set_fault_enable(context);
2095 context_set_present(context);
5331fe6f 2096 domain_flush_cache(domain, context, sizeof(*context));
ba395927 2097
4c25a2c1
DW
2098 /*
2099 * It's a non-present to present mapping. If hardware doesn't cache
2100 * non-present entry we only need to flush the write-buffer. If the
2101 * _does_ cache non-present entries, then it does so in the special
2102 * domain #0, which we have to flush:
2103 */
2104 if (cap_caching_mode(iommu->cap)) {
2105 iommu->flush.flush_context(iommu, 0,
2106 (((u16)bus) << 8) | devfn,
2107 DMA_CCMD_MASK_NOBIT,
2108 DMA_CCMD_DEVICE_INVL);
c6c2cebd 2109 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
4c25a2c1 2110 } else {
ba395927 2111 iommu_flush_write_buffer(iommu);
4c25a2c1 2112 }
93a23a72 2113 iommu_enable_dev_iotlb(info);
c7151a8d 2114
55d94043
JR
2115 ret = 0;
2116
2117out_unlock:
2118 spin_unlock(&iommu->lock);
2119 spin_unlock_irqrestore(&device_domain_lock, flags);
fb170fb4 2120
5c365d18 2121 return ret;
ba395927
KA
2122}
2123
579305f7
AW
2124struct domain_context_mapping_data {
2125 struct dmar_domain *domain;
2126 struct intel_iommu *iommu;
579305f7
AW
2127};
2128
2129static int domain_context_mapping_cb(struct pci_dev *pdev,
2130 u16 alias, void *opaque)
2131{
2132 struct domain_context_mapping_data *data = opaque;
2133
2134 return domain_context_mapping_one(data->domain, data->iommu,
28ccce0d 2135 PCI_BUS_NUM(alias), alias & 0xff);
579305f7
AW
2136}
2137
ba395927 2138static int
28ccce0d 2139domain_context_mapping(struct dmar_domain *domain, struct device *dev)
ba395927 2140{
64ae892b 2141 struct intel_iommu *iommu;
156baca8 2142 u8 bus, devfn;
579305f7 2143 struct domain_context_mapping_data data;
64ae892b 2144
e1f167f3 2145 iommu = device_to_iommu(dev, &bus, &devfn);
64ae892b
DW
2146 if (!iommu)
2147 return -ENODEV;
ba395927 2148
579305f7 2149 if (!dev_is_pci(dev))
28ccce0d 2150 return domain_context_mapping_one(domain, iommu, bus, devfn);
579305f7
AW
2151
2152 data.domain = domain;
2153 data.iommu = iommu;
579305f7
AW
2154
2155 return pci_for_each_dma_alias(to_pci_dev(dev),
2156 &domain_context_mapping_cb, &data);
2157}
2158
2159static int domain_context_mapped_cb(struct pci_dev *pdev,
2160 u16 alias, void *opaque)
2161{
2162 struct intel_iommu *iommu = opaque;
2163
2164 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
ba395927
KA
2165}
2166
e1f167f3 2167static int domain_context_mapped(struct device *dev)
ba395927 2168{
5331fe6f 2169 struct intel_iommu *iommu;
156baca8 2170 u8 bus, devfn;
5331fe6f 2171
e1f167f3 2172 iommu = device_to_iommu(dev, &bus, &devfn);
5331fe6f
WH
2173 if (!iommu)
2174 return -ENODEV;
ba395927 2175
579305f7
AW
2176 if (!dev_is_pci(dev))
2177 return device_context_mapped(iommu, bus, devfn);
e1f167f3 2178
579305f7
AW
2179 return !pci_for_each_dma_alias(to_pci_dev(dev),
2180 domain_context_mapped_cb, iommu);
ba395927
KA
2181}
2182
f532959b
FY
2183/* Returns a number of VTD pages, but aligned to MM page size */
2184static inline unsigned long aligned_nrpages(unsigned long host_addr,
2185 size_t size)
2186{
2187 host_addr &= ~PAGE_MASK;
2188 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2189}
2190
6dd9a7c7
YS
2191/* Return largest possible superpage level for a given mapping */
2192static inline int hardware_largepage_caps(struct dmar_domain *domain,
2193 unsigned long iov_pfn,
2194 unsigned long phy_pfn,
2195 unsigned long pages)
2196{
2197 int support, level = 1;
2198 unsigned long pfnmerge;
2199
2200 support = domain->iommu_superpage;
2201
2202 /* To use a large page, the virtual *and* physical addresses
2203 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2204 of them will mean we have to use smaller pages. So just
2205 merge them and check both at once. */
2206 pfnmerge = iov_pfn | phy_pfn;
2207
2208 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2209 pages >>= VTD_STRIDE_SHIFT;
2210 if (!pages)
2211 break;
2212 pfnmerge >>= VTD_STRIDE_SHIFT;
2213 level++;
2214 support--;
2215 }
2216 return level;
2217}
2218
9051aa02
DW
2219static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2220 struct scatterlist *sg, unsigned long phys_pfn,
2221 unsigned long nr_pages, int prot)
e1605495
DW
2222{
2223 struct dma_pte *first_pte = NULL, *pte = NULL;
9051aa02 2224 phys_addr_t uninitialized_var(pteval);
cc4f14aa 2225 unsigned long sg_res = 0;
6dd9a7c7
YS
2226 unsigned int largepage_lvl = 0;
2227 unsigned long lvl_pages = 0;
e1605495 2228
162d1b10 2229 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
e1605495
DW
2230
2231 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2232 return -EINVAL;
2233
2234 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2235
cc4f14aa
JL
2236 if (!sg) {
2237 sg_res = nr_pages;
9051aa02
DW
2238 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2239 }
2240
6dd9a7c7 2241 while (nr_pages > 0) {
c85994e4
DW
2242 uint64_t tmp;
2243
e1605495 2244 if (!sg_res) {
f532959b 2245 sg_res = aligned_nrpages(sg->offset, sg->length);
e1605495
DW
2246 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2247 sg->dma_length = sg->length;
3e6110fd 2248 pteval = page_to_phys(sg_page(sg)) | prot;
6dd9a7c7 2249 phys_pfn = pteval >> VTD_PAGE_SHIFT;
e1605495 2250 }
6dd9a7c7 2251
e1605495 2252 if (!pte) {
6dd9a7c7
YS
2253 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2254
5cf0a76f 2255 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
e1605495
DW
2256 if (!pte)
2257 return -ENOMEM;
6dd9a7c7 2258 /* It is large page*/
6491d4d0 2259 if (largepage_lvl > 1) {
ba2374fd
CZ
2260 unsigned long nr_superpages, end_pfn;
2261
6dd9a7c7 2262 pteval |= DMA_PTE_LARGE_PAGE;
d41a4adb 2263 lvl_pages = lvl_to_nr_pages(largepage_lvl);
ba2374fd
CZ
2264
2265 nr_superpages = sg_res / lvl_pages;
2266 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2267
d41a4adb
JL
2268 /*
2269 * Ensure that old small page tables are
ba2374fd 2270 * removed to make room for superpage(s).
d41a4adb 2271 */
ba2374fd 2272 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
6491d4d0 2273 } else {
6dd9a7c7 2274 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
6491d4d0 2275 }
6dd9a7c7 2276
e1605495
DW
2277 }
2278 /* We don't need lock here, nobody else
2279 * touches the iova range
2280 */
7766a3fb 2281 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
c85994e4 2282 if (tmp) {
1bf20f0d 2283 static int dumps = 5;
9f10e5bf
JR
2284 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2285 iov_pfn, tmp, (unsigned long long)pteval);
1bf20f0d
DW
2286 if (dumps) {
2287 dumps--;
2288 debug_dma_dump_mappings(NULL);
2289 }
2290 WARN_ON(1);
2291 }
6dd9a7c7
YS
2292
2293 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2294
2295 BUG_ON(nr_pages < lvl_pages);
2296 BUG_ON(sg_res < lvl_pages);
2297
2298 nr_pages -= lvl_pages;
2299 iov_pfn += lvl_pages;
2300 phys_pfn += lvl_pages;
2301 pteval += lvl_pages * VTD_PAGE_SIZE;
2302 sg_res -= lvl_pages;
2303
2304 /* If the next PTE would be the first in a new page, then we
2305 need to flush the cache on the entries we've just written.
2306 And then we'll need to recalculate 'pte', so clear it and
2307 let it get set again in the if (!pte) block above.
2308
2309 If we're done (!nr_pages) we need to flush the cache too.
2310
2311 Also if we've been setting superpages, we may need to
2312 recalculate 'pte' and switch back to smaller pages for the
2313 end of the mapping, if the trailing size is not enough to
2314 use another superpage (i.e. sg_res < lvl_pages). */
e1605495 2315 pte++;
6dd9a7c7
YS
2316 if (!nr_pages || first_pte_in_page(pte) ||
2317 (largepage_lvl > 1 && sg_res < lvl_pages)) {
e1605495
DW
2318 domain_flush_cache(domain, first_pte,
2319 (void *)pte - (void *)first_pte);
2320 pte = NULL;
2321 }
6dd9a7c7
YS
2322
2323 if (!sg_res && nr_pages)
e1605495
DW
2324 sg = sg_next(sg);
2325 }
2326 return 0;
2327}
2328
9051aa02
DW
2329static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2330 struct scatterlist *sg, unsigned long nr_pages,
2331 int prot)
ba395927 2332{
9051aa02
DW
2333 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2334}
6f6a00e4 2335
9051aa02
DW
2336static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2337 unsigned long phys_pfn, unsigned long nr_pages,
2338 int prot)
2339{
2340 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
ba395927
KA
2341}
2342
2452d9db 2343static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
ba395927 2344{
c7151a8d
WH
2345 if (!iommu)
2346 return;
8c11e798
WH
2347
2348 clear_context_table(iommu, bus, devfn);
2349 iommu->flush.flush_context(iommu, 0, 0, 0,
4c25a2c1 2350 DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 2351 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
ba395927
KA
2352}
2353
109b9b04
DW
2354static inline void unlink_domain_info(struct device_domain_info *info)
2355{
2356 assert_spin_locked(&device_domain_lock);
2357 list_del(&info->link);
2358 list_del(&info->global);
2359 if (info->dev)
0bcb3e28 2360 info->dev->archdata.iommu = NULL;
109b9b04
DW
2361}
2362
ba395927
KA
2363static void domain_remove_dev_info(struct dmar_domain *domain)
2364{
3a74ca01 2365 struct device_domain_info *info, *tmp;
fb170fb4 2366 unsigned long flags;
ba395927
KA
2367
2368 spin_lock_irqsave(&device_domain_lock, flags);
76f45fe3 2369 list_for_each_entry_safe(info, tmp, &domain->devices, link)
127c7615 2370 __dmar_remove_one_dev_info(info);
ba395927
KA
2371 spin_unlock_irqrestore(&device_domain_lock, flags);
2372}
2373
2374/*
2375 * find_domain
1525a29a 2376 * Note: we use struct device->archdata.iommu stores the info
ba395927 2377 */
1525a29a 2378static struct dmar_domain *find_domain(struct device *dev)
ba395927
KA
2379{
2380 struct device_domain_info *info;
2381
2382 /* No lock here, assumes no domain exit in normal case */
1525a29a 2383 info = dev->archdata.iommu;
ba395927
KA
2384 if (info)
2385 return info->domain;
2386 return NULL;
2387}
2388
5a8f40e8 2389static inline struct device_domain_info *
745f2586
JL
2390dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2391{
2392 struct device_domain_info *info;
2393
2394 list_for_each_entry(info, &device_domain_list, global)
41e80dca 2395 if (info->iommu->segment == segment && info->bus == bus &&
745f2586 2396 info->devfn == devfn)
5a8f40e8 2397 return info;
745f2586
JL
2398
2399 return NULL;
2400}
2401
5db31569
JR
2402static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2403 int bus, int devfn,
2404 struct device *dev,
2405 struct dmar_domain *domain)
745f2586 2406{
5a8f40e8 2407 struct dmar_domain *found = NULL;
745f2586
JL
2408 struct device_domain_info *info;
2409 unsigned long flags;
d160aca5 2410 int ret;
745f2586
JL
2411
2412 info = alloc_devinfo_mem();
2413 if (!info)
b718cd3d 2414 return NULL;
745f2586 2415
745f2586
JL
2416 info->bus = bus;
2417 info->devfn = devfn;
b16d0cb9
DW
2418 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2419 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2420 info->ats_qdep = 0;
745f2586
JL
2421 info->dev = dev;
2422 info->domain = domain;
5a8f40e8 2423 info->iommu = iommu;
745f2586 2424
b16d0cb9
DW
2425 if (dev && dev_is_pci(dev)) {
2426 struct pci_dev *pdev = to_pci_dev(info->dev);
2427
2428 if (ecap_dev_iotlb_support(iommu->ecap) &&
2429 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2430 dmar_find_matched_atsr_unit(pdev))
2431 info->ats_supported = 1;
2432
2433 if (ecs_enabled(iommu)) {
2434 if (pasid_enabled(iommu)) {
2435 int features = pci_pasid_features(pdev);
2436 if (features >= 0)
2437 info->pasid_supported = features | 1;
2438 }
2439
2440 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2441 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2442 info->pri_supported = 1;
2443 }
2444 }
2445
745f2586
JL
2446 spin_lock_irqsave(&device_domain_lock, flags);
2447 if (dev)
0bcb3e28 2448 found = find_domain(dev);
f303e507
JR
2449
2450 if (!found) {
5a8f40e8 2451 struct device_domain_info *info2;
41e80dca 2452 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
f303e507
JR
2453 if (info2) {
2454 found = info2->domain;
2455 info2->dev = dev;
2456 }
5a8f40e8 2457 }
f303e507 2458
745f2586
JL
2459 if (found) {
2460 spin_unlock_irqrestore(&device_domain_lock, flags);
2461 free_devinfo_mem(info);
b718cd3d
DW
2462 /* Caller must free the original domain */
2463 return found;
745f2586
JL
2464 }
2465
d160aca5
JR
2466 spin_lock(&iommu->lock);
2467 ret = domain_attach_iommu(domain, iommu);
2468 spin_unlock(&iommu->lock);
2469
2470 if (ret) {
c6c2cebd 2471 spin_unlock_irqrestore(&device_domain_lock, flags);
499f3aa4 2472 free_devinfo_mem(info);
c6c2cebd
JR
2473 return NULL;
2474 }
c6c2cebd 2475
b718cd3d
DW
2476 list_add(&info->link, &domain->devices);
2477 list_add(&info->global, &device_domain_list);
2478 if (dev)
2479 dev->archdata.iommu = info;
2480 spin_unlock_irqrestore(&device_domain_lock, flags);
2481
cc4e2575
JR
2482 if (dev && domain_context_mapping(domain, dev)) {
2483 pr_err("Domain context map for %s failed\n", dev_name(dev));
e6de0f8d 2484 dmar_remove_one_dev_info(domain, dev);
cc4e2575
JR
2485 return NULL;
2486 }
2487
b718cd3d 2488 return domain;
745f2586
JL
2489}
2490
579305f7
AW
2491static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2492{
2493 *(u16 *)opaque = alias;
2494 return 0;
2495}
2496
76208356 2497static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
ba395927 2498{
cc4e2575 2499 struct device_domain_info *info = NULL;
76208356 2500 struct dmar_domain *domain = NULL;
579305f7 2501 struct intel_iommu *iommu;
08a7f456 2502 u16 req_id, dma_alias;
ba395927 2503 unsigned long flags;
aa4d066a 2504 u8 bus, devfn;
ba395927 2505
579305f7
AW
2506 iommu = device_to_iommu(dev, &bus, &devfn);
2507 if (!iommu)
2508 return NULL;
2509
08a7f456
JR
2510 req_id = ((u16)bus << 8) | devfn;
2511
146922ec
DW
2512 if (dev_is_pci(dev)) {
2513 struct pci_dev *pdev = to_pci_dev(dev);
276dbf99 2514
579305f7
AW
2515 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2516
2517 spin_lock_irqsave(&device_domain_lock, flags);
2518 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2519 PCI_BUS_NUM(dma_alias),
2520 dma_alias & 0xff);
2521 if (info) {
2522 iommu = info->iommu;
2523 domain = info->domain;
5a8f40e8 2524 }
579305f7 2525 spin_unlock_irqrestore(&device_domain_lock, flags);
ba395927 2526
76208356 2527 /* DMA alias already has a domain, use it */
579305f7 2528 if (info)
76208356 2529 goto out;
579305f7 2530 }
ba395927 2531
146922ec 2532 /* Allocate and initialize new domain for the device */
ab8dfe25 2533 domain = alloc_domain(0);
745f2586 2534 if (!domain)
579305f7 2535 return NULL;
dc534b25 2536 if (domain_init(domain, iommu, gaw)) {
579305f7
AW
2537 domain_exit(domain);
2538 return NULL;
2c2e2c38 2539 }
ba395927 2540
76208356 2541out:
579305f7 2542
76208356
JR
2543 return domain;
2544}
579305f7 2545
76208356
JR
2546static struct dmar_domain *set_domain_for_dev(struct device *dev,
2547 struct dmar_domain *domain)
2548{
2549 struct intel_iommu *iommu;
2550 struct dmar_domain *tmp;
2551 u16 req_id, dma_alias;
2552 u8 bus, devfn;
2553
2554 iommu = device_to_iommu(dev, &bus, &devfn);
2555 if (!iommu)
2556 return NULL;
2557
2558 req_id = ((u16)bus << 8) | devfn;
2559
2560 if (dev_is_pci(dev)) {
2561 struct pci_dev *pdev = to_pci_dev(dev);
2562
2563 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2564
2565 /* register PCI DMA alias device */
2566 if (req_id != dma_alias) {
2567 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2568 dma_alias & 0xff, NULL, domain);
2569
2570 if (!tmp || tmp != domain)
2571 return tmp;
2572 }
ba395927
KA
2573 }
2574
5db31569 2575 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
76208356
JR
2576 if (!tmp || tmp != domain)
2577 return tmp;
2578
2579 return domain;
2580}
579305f7 2581
76208356
JR
2582static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2583{
2584 struct dmar_domain *domain, *tmp;
2585
2586 domain = find_domain(dev);
2587 if (domain)
2588 goto out;
2589
2590 domain = find_or_alloc_domain(dev, gaw);
2591 if (!domain)
2592 goto out;
2593
2594 tmp = set_domain_for_dev(dev, domain);
2595 if (!tmp || domain != tmp) {
579305f7
AW
2596 domain_exit(domain);
2597 domain = tmp;
2598 }
b718cd3d 2599
76208356
JR
2600out:
2601
b718cd3d 2602 return domain;
ba395927
KA
2603}
2604
b213203e
DW
2605static int iommu_domain_identity_map(struct dmar_domain *domain,
2606 unsigned long long start,
2607 unsigned long long end)
ba395927 2608{
c5395d5c
DW
2609 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2610 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
2611
2612 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2613 dma_to_mm_pfn(last_vpfn))) {
9f10e5bf 2614 pr_err("Reserving iova failed\n");
b213203e 2615 return -ENOMEM;
ba395927
KA
2616 }
2617
af1089ce 2618 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
ba395927
KA
2619 /*
2620 * RMRR range might have overlap with physical memory range,
2621 * clear it first
2622 */
c5395d5c 2623 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
ba395927 2624
c5395d5c
DW
2625 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2626 last_vpfn - first_vpfn + 1,
61df7443 2627 DMA_PTE_READ|DMA_PTE_WRITE);
b213203e
DW
2628}
2629
d66ce54b
JR
2630static int domain_prepare_identity_map(struct device *dev,
2631 struct dmar_domain *domain,
2632 unsigned long long start,
2633 unsigned long long end)
b213203e 2634{
19943b0e
DW
2635 /* For _hardware_ passthrough, don't bother. But for software
2636 passthrough, we do it anyway -- it may indicate a memory
2637 range which is reserved in E820, so which didn't get set
2638 up to start with in si_domain */
2639 if (domain == si_domain && hw_pass_through) {
9f10e5bf
JR
2640 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2641 dev_name(dev), start, end);
19943b0e
DW
2642 return 0;
2643 }
2644
9f10e5bf
JR
2645 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2646 dev_name(dev), start, end);
2647
5595b528
DW
2648 if (end < start) {
2649 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2650 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2651 dmi_get_system_info(DMI_BIOS_VENDOR),
2652 dmi_get_system_info(DMI_BIOS_VERSION),
2653 dmi_get_system_info(DMI_PRODUCT_VERSION));
d66ce54b 2654 return -EIO;
5595b528
DW
2655 }
2656
2ff729f5
DW
2657 if (end >> agaw_to_width(domain->agaw)) {
2658 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2659 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2660 agaw_to_width(domain->agaw),
2661 dmi_get_system_info(DMI_BIOS_VENDOR),
2662 dmi_get_system_info(DMI_BIOS_VERSION),
2663 dmi_get_system_info(DMI_PRODUCT_VERSION));
d66ce54b 2664 return -EIO;
2ff729f5 2665 }
19943b0e 2666
d66ce54b
JR
2667 return iommu_domain_identity_map(domain, start, end);
2668}
ba395927 2669
d66ce54b
JR
2670static int iommu_prepare_identity_map(struct device *dev,
2671 unsigned long long start,
2672 unsigned long long end)
2673{
2674 struct dmar_domain *domain;
2675 int ret;
2676
2677 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2678 if (!domain)
2679 return -ENOMEM;
2680
2681 ret = domain_prepare_identity_map(dev, domain, start, end);
2682 if (ret)
2683 domain_exit(domain);
b213203e 2684
ba395927 2685 return ret;
ba395927
KA
2686}
2687
2688static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
0b9d9753 2689 struct device *dev)
ba395927 2690{
0b9d9753 2691 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
ba395927 2692 return 0;
0b9d9753
DW
2693 return iommu_prepare_identity_map(dev, rmrr->base_address,
2694 rmrr->end_address);
ba395927
KA
2695}
2696
d3f13810 2697#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
49a0429e
KA
2698static inline void iommu_prepare_isa(void)
2699{
2700 struct pci_dev *pdev;
2701 int ret;
2702
2703 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2704 if (!pdev)
2705 return;
2706
9f10e5bf 2707 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
0b9d9753 2708 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
49a0429e
KA
2709
2710 if (ret)
9f10e5bf 2711 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
49a0429e 2712
9b27e82d 2713 pci_dev_put(pdev);
49a0429e
KA
2714}
2715#else
2716static inline void iommu_prepare_isa(void)
2717{
2718 return;
2719}
d3f13810 2720#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
49a0429e 2721
2c2e2c38 2722static int md_domain_init(struct dmar_domain *domain, int guest_width);
c7ab48d2 2723
071e1374 2724static int __init si_domain_init(int hw)
2c2e2c38 2725{
c7ab48d2 2726 int nid, ret = 0;
2c2e2c38 2727
ab8dfe25 2728 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2c2e2c38
FY
2729 if (!si_domain)
2730 return -EFAULT;
2731
2c2e2c38
FY
2732 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2733 domain_exit(si_domain);
2734 return -EFAULT;
2735 }
2736
0dc79715 2737 pr_debug("Identity mapping domain allocated\n");
2c2e2c38 2738
19943b0e
DW
2739 if (hw)
2740 return 0;
2741
c7ab48d2 2742 for_each_online_node(nid) {
5dfe8660
TH
2743 unsigned long start_pfn, end_pfn;
2744 int i;
2745
2746 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2747 ret = iommu_domain_identity_map(si_domain,
2748 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2749 if (ret)
2750 return ret;
2751 }
c7ab48d2
DW
2752 }
2753
2c2e2c38
FY
2754 return 0;
2755}
2756
9b226624 2757static int identity_mapping(struct device *dev)
2c2e2c38
FY
2758{
2759 struct device_domain_info *info;
2760
2761 if (likely(!iommu_identity_mapping))
2762 return 0;
2763
9b226624 2764 info = dev->archdata.iommu;
cb452a40
MT
2765 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2766 return (info->domain == si_domain);
2c2e2c38 2767
2c2e2c38
FY
2768 return 0;
2769}
2770
28ccce0d 2771static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2c2e2c38 2772{
0ac72664 2773 struct dmar_domain *ndomain;
5a8f40e8 2774 struct intel_iommu *iommu;
156baca8 2775 u8 bus, devfn;
2c2e2c38 2776
5913c9bf 2777 iommu = device_to_iommu(dev, &bus, &devfn);
5a8f40e8
DW
2778 if (!iommu)
2779 return -ENODEV;
2780
5db31569 2781 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
0ac72664
DW
2782 if (ndomain != domain)
2783 return -EBUSY;
2c2e2c38
FY
2784
2785 return 0;
2786}
2787
0b9d9753 2788static bool device_has_rmrr(struct device *dev)
ea2447f7
TM
2789{
2790 struct dmar_rmrr_unit *rmrr;
832bd858 2791 struct device *tmp;
ea2447f7
TM
2792 int i;
2793
0e242612 2794 rcu_read_lock();
ea2447f7 2795 for_each_rmrr_units(rmrr) {
b683b230
JL
2796 /*
2797 * Return TRUE if this RMRR contains the device that
2798 * is passed in.
2799 */
2800 for_each_active_dev_scope(rmrr->devices,
2801 rmrr->devices_cnt, i, tmp)
0b9d9753 2802 if (tmp == dev) {
0e242612 2803 rcu_read_unlock();
ea2447f7 2804 return true;
b683b230 2805 }
ea2447f7 2806 }
0e242612 2807 rcu_read_unlock();
ea2447f7
TM
2808 return false;
2809}
2810
c875d2c1
AW
2811/*
2812 * There are a couple cases where we need to restrict the functionality of
2813 * devices associated with RMRRs. The first is when evaluating a device for
2814 * identity mapping because problems exist when devices are moved in and out
2815 * of domains and their respective RMRR information is lost. This means that
2816 * a device with associated RMRRs will never be in a "passthrough" domain.
2817 * The second is use of the device through the IOMMU API. This interface
2818 * expects to have full control of the IOVA space for the device. We cannot
2819 * satisfy both the requirement that RMRR access is maintained and have an
2820 * unencumbered IOVA space. We also have no ability to quiesce the device's
2821 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2822 * We therefore prevent devices associated with an RMRR from participating in
2823 * the IOMMU API, which eliminates them from device assignment.
2824 *
2825 * In both cases we assume that PCI USB devices with RMRRs have them largely
2826 * for historical reasons and that the RMRR space is not actively used post
2827 * boot. This exclusion may change if vendors begin to abuse it.
18436afd
DW
2828 *
2829 * The same exception is made for graphics devices, with the requirement that
2830 * any use of the RMRR regions will be torn down before assigning the device
2831 * to a guest.
c875d2c1
AW
2832 */
2833static bool device_is_rmrr_locked(struct device *dev)
2834{
2835 if (!device_has_rmrr(dev))
2836 return false;
2837
2838 if (dev_is_pci(dev)) {
2839 struct pci_dev *pdev = to_pci_dev(dev);
2840
18436afd 2841 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
c875d2c1
AW
2842 return false;
2843 }
2844
2845 return true;
2846}
2847
3bdb2591 2848static int iommu_should_identity_map(struct device *dev, int startup)
6941af28 2849{
ea2447f7 2850
3bdb2591
DW
2851 if (dev_is_pci(dev)) {
2852 struct pci_dev *pdev = to_pci_dev(dev);
ea2447f7 2853
c875d2c1 2854 if (device_is_rmrr_locked(dev))
3bdb2591 2855 return 0;
e0fc7e0b 2856
3bdb2591
DW
2857 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2858 return 1;
e0fc7e0b 2859
3bdb2591
DW
2860 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2861 return 1;
6941af28 2862
3bdb2591 2863 if (!(iommu_identity_mapping & IDENTMAP_ALL))
3dfc813d 2864 return 0;
3bdb2591
DW
2865
2866 /*
2867 * We want to start off with all devices in the 1:1 domain, and
2868 * take them out later if we find they can't access all of memory.
2869 *
2870 * However, we can't do this for PCI devices behind bridges,
2871 * because all PCI devices behind the same bridge will end up
2872 * with the same source-id on their transactions.
2873 *
2874 * Practically speaking, we can't change things around for these
2875 * devices at run-time, because we can't be sure there'll be no
2876 * DMA transactions in flight for any of their siblings.
2877 *
2878 * So PCI devices (unless they're on the root bus) as well as
2879 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2880 * the 1:1 domain, just in _case_ one of their siblings turns out
2881 * not to be able to map all of memory.
2882 */
2883 if (!pci_is_pcie(pdev)) {
2884 if (!pci_is_root_bus(pdev->bus))
2885 return 0;
2886 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2887 return 0;
2888 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
3dfc813d 2889 return 0;
3bdb2591
DW
2890 } else {
2891 if (device_has_rmrr(dev))
2892 return 0;
2893 }
3dfc813d 2894
3bdb2591 2895 /*
3dfc813d 2896 * At boot time, we don't yet know if devices will be 64-bit capable.
3bdb2591 2897 * Assume that they will — if they turn out not to be, then we can
3dfc813d
DW
2898 * take them out of the 1:1 domain later.
2899 */
8fcc5372
CW
2900 if (!startup) {
2901 /*
2902 * If the device's dma_mask is less than the system's memory
2903 * size then this is not a candidate for identity mapping.
2904 */
3bdb2591 2905 u64 dma_mask = *dev->dma_mask;
8fcc5372 2906
3bdb2591
DW
2907 if (dev->coherent_dma_mask &&
2908 dev->coherent_dma_mask < dma_mask)
2909 dma_mask = dev->coherent_dma_mask;
8fcc5372 2910
3bdb2591 2911 return dma_mask >= dma_get_required_mask(dev);
8fcc5372 2912 }
6941af28
DW
2913
2914 return 1;
2915}
2916
cf04eee8
DW
2917static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2918{
2919 int ret;
2920
2921 if (!iommu_should_identity_map(dev, 1))
2922 return 0;
2923
28ccce0d 2924 ret = domain_add_dev_info(si_domain, dev);
cf04eee8 2925 if (!ret)
9f10e5bf
JR
2926 pr_info("%s identity mapping for device %s\n",
2927 hw ? "Hardware" : "Software", dev_name(dev));
cf04eee8
DW
2928 else if (ret == -ENODEV)
2929 /* device not associated with an iommu */
2930 ret = 0;
2931
2932 return ret;
2933}
2934
2935
071e1374 2936static int __init iommu_prepare_static_identity_mapping(int hw)
2c2e2c38 2937{
2c2e2c38 2938 struct pci_dev *pdev = NULL;
cf04eee8
DW
2939 struct dmar_drhd_unit *drhd;
2940 struct intel_iommu *iommu;
2941 struct device *dev;
2942 int i;
2943 int ret = 0;
2c2e2c38 2944
2c2e2c38 2945 for_each_pci_dev(pdev) {
cf04eee8
DW
2946 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2947 if (ret)
2948 return ret;
2949 }
2950
2951 for_each_active_iommu(iommu, drhd)
2952 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2953 struct acpi_device_physical_node *pn;
2954 struct acpi_device *adev;
2955
2956 if (dev->bus != &acpi_bus_type)
2957 continue;
86080ccc 2958
cf04eee8
DW
2959 adev= to_acpi_device(dev);
2960 mutex_lock(&adev->physical_node_lock);
2961 list_for_each_entry(pn, &adev->physical_node_list, node) {
2962 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2963 if (ret)
2964 break;
eae460b6 2965 }
cf04eee8
DW
2966 mutex_unlock(&adev->physical_node_lock);
2967 if (ret)
2968 return ret;
62edf5dc 2969 }
2c2e2c38
FY
2970
2971 return 0;
2972}
2973
ffebeb46
JL
2974static void intel_iommu_init_qi(struct intel_iommu *iommu)
2975{
2976 /*
2977 * Start from the sane iommu hardware state.
2978 * If the queued invalidation is already initialized by us
2979 * (for example, while enabling interrupt-remapping) then
2980 * we got the things already rolling from a sane state.
2981 */
2982 if (!iommu->qi) {
2983 /*
2984 * Clear any previous faults.
2985 */
2986 dmar_fault(-1, iommu);
2987 /*
2988 * Disable queued invalidation if supported and already enabled
2989 * before OS handover.
2990 */
2991 dmar_disable_qi(iommu);
2992 }
2993
2994 if (dmar_enable_qi(iommu)) {
2995 /*
2996 * Queued Invalidate not enabled, use Register Based Invalidate
2997 */
2998 iommu->flush.flush_context = __iommu_flush_context;
2999 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
9f10e5bf 3000 pr_info("%s: Using Register based invalidation\n",
ffebeb46
JL
3001 iommu->name);
3002 } else {
3003 iommu->flush.flush_context = qi_flush_context;
3004 iommu->flush.flush_iotlb = qi_flush_iotlb;
9f10e5bf 3005 pr_info("%s: Using Queued invalidation\n", iommu->name);
ffebeb46
JL
3006 }
3007}
3008
091d42e4 3009static int copy_context_table(struct intel_iommu *iommu,
dfddb969 3010 struct root_entry *old_re,
091d42e4
JR
3011 struct context_entry **tbl,
3012 int bus, bool ext)
3013{
dbcd861f 3014 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
543c8dcf 3015 struct context_entry *new_ce = NULL, ce;
dfddb969 3016 struct context_entry *old_ce = NULL;
543c8dcf 3017 struct root_entry re;
091d42e4
JR
3018 phys_addr_t old_ce_phys;
3019
3020 tbl_idx = ext ? bus * 2 : bus;
dfddb969 3021 memcpy(&re, old_re, sizeof(re));
091d42e4
JR
3022
3023 for (devfn = 0; devfn < 256; devfn++) {
3024 /* First calculate the correct index */
3025 idx = (ext ? devfn * 2 : devfn) % 256;
3026
3027 if (idx == 0) {
3028 /* First save what we may have and clean up */
3029 if (new_ce) {
3030 tbl[tbl_idx] = new_ce;
3031 __iommu_flush_cache(iommu, new_ce,
3032 VTD_PAGE_SIZE);
3033 pos = 1;
3034 }
3035
3036 if (old_ce)
3037 iounmap(old_ce);
3038
3039 ret = 0;
3040 if (devfn < 0x80)
543c8dcf 3041 old_ce_phys = root_entry_lctp(&re);
091d42e4 3042 else
543c8dcf 3043 old_ce_phys = root_entry_uctp(&re);
091d42e4
JR
3044
3045 if (!old_ce_phys) {
3046 if (ext && devfn == 0) {
3047 /* No LCTP, try UCTP */
3048 devfn = 0x7f;
3049 continue;
3050 } else {
3051 goto out;
3052 }
3053 }
3054
3055 ret = -ENOMEM;
dfddb969
DW
3056 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3057 MEMREMAP_WB);
091d42e4
JR
3058 if (!old_ce)
3059 goto out;
3060
3061 new_ce = alloc_pgtable_page(iommu->node);
3062 if (!new_ce)
3063 goto out_unmap;
3064
3065 ret = 0;
3066 }
3067
3068 /* Now copy the context entry */
dfddb969 3069 memcpy(&ce, old_ce + idx, sizeof(ce));
091d42e4 3070
cf484d0e 3071 if (!__context_present(&ce))
091d42e4
JR
3072 continue;
3073
dbcd861f
JR
3074 did = context_domain_id(&ce);
3075 if (did >= 0 && did < cap_ndoms(iommu->cap))
3076 set_bit(did, iommu->domain_ids);
3077
cf484d0e
JR
3078 /*
3079 * We need a marker for copied context entries. This
3080 * marker needs to work for the old format as well as
3081 * for extended context entries.
3082 *
3083 * Bit 67 of the context entry is used. In the old
3084 * format this bit is available to software, in the
3085 * extended format it is the PGE bit, but PGE is ignored
3086 * by HW if PASIDs are disabled (and thus still
3087 * available).
3088 *
3089 * So disable PASIDs first and then mark the entry
3090 * copied. This means that we don't copy PASID
3091 * translations from the old kernel, but this is fine as
3092 * faults there are not fatal.
3093 */
3094 context_clear_pasid_enable(&ce);
3095 context_set_copied(&ce);
3096
091d42e4
JR
3097 new_ce[idx] = ce;
3098 }
3099
3100 tbl[tbl_idx + pos] = new_ce;
3101
3102 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3103
3104out_unmap:
dfddb969 3105 memunmap(old_ce);
091d42e4
JR
3106
3107out:
3108 return ret;
3109}
3110
3111static int copy_translation_tables(struct intel_iommu *iommu)
3112{
3113 struct context_entry **ctxt_tbls;
dfddb969 3114 struct root_entry *old_rt;
091d42e4
JR
3115 phys_addr_t old_rt_phys;
3116 int ctxt_table_entries;
3117 unsigned long flags;
3118 u64 rtaddr_reg;
3119 int bus, ret;
c3361f2f 3120 bool new_ext, ext;
091d42e4
JR
3121
3122 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3123 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
c3361f2f
JR
3124 new_ext = !!ecap_ecs(iommu->ecap);
3125
3126 /*
3127 * The RTT bit can only be changed when translation is disabled,
3128 * but disabling translation means to open a window for data
3129 * corruption. So bail out and don't copy anything if we would
3130 * have to change the bit.
3131 */
3132 if (new_ext != ext)
3133 return -EINVAL;
091d42e4
JR
3134
3135 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3136 if (!old_rt_phys)
3137 return -EINVAL;
3138
dfddb969 3139 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
091d42e4
JR
3140 if (!old_rt)
3141 return -ENOMEM;
3142
3143 /* This is too big for the stack - allocate it from slab */
3144 ctxt_table_entries = ext ? 512 : 256;
3145 ret = -ENOMEM;
3146 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3147 if (!ctxt_tbls)
3148 goto out_unmap;
3149
3150 for (bus = 0; bus < 256; bus++) {
3151 ret = copy_context_table(iommu, &old_rt[bus],
3152 ctxt_tbls, bus, ext);
3153 if (ret) {
3154 pr_err("%s: Failed to copy context table for bus %d\n",
3155 iommu->name, bus);
3156 continue;
3157 }
3158 }
3159
3160 spin_lock_irqsave(&iommu->lock, flags);
3161
3162 /* Context tables are copied, now write them to the root_entry table */
3163 for (bus = 0; bus < 256; bus++) {
3164 int idx = ext ? bus * 2 : bus;
3165 u64 val;
3166
3167 if (ctxt_tbls[idx]) {
3168 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3169 iommu->root_entry[bus].lo = val;
3170 }
3171
3172 if (!ext || !ctxt_tbls[idx + 1])
3173 continue;
3174
3175 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3176 iommu->root_entry[bus].hi = val;
3177 }
3178
3179 spin_unlock_irqrestore(&iommu->lock, flags);
3180
3181 kfree(ctxt_tbls);
3182
3183 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3184
3185 ret = 0;
3186
3187out_unmap:
dfddb969 3188 memunmap(old_rt);
091d42e4
JR
3189
3190 return ret;
3191}
3192
b779260b 3193static int __init init_dmars(void)
ba395927
KA
3194{
3195 struct dmar_drhd_unit *drhd;
3196 struct dmar_rmrr_unit *rmrr;
a87f4918 3197 bool copied_tables = false;
832bd858 3198 struct device *dev;
ba395927 3199 struct intel_iommu *iommu;
aa473240 3200 int i, ret, cpu;
2c2e2c38 3201
ba395927
KA
3202 /*
3203 * for each drhd
3204 * allocate root
3205 * initialize and program root entry to not present
3206 * endfor
3207 */
3208 for_each_drhd_unit(drhd) {
5e0d2a6f 3209 /*
3210 * lock not needed as this is only incremented in the single
3211 * threaded kernel __init code path all other access are read
3212 * only
3213 */
78d8e704 3214 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
1b198bb0
MT
3215 g_num_of_iommus++;
3216 continue;
3217 }
9f10e5bf 3218 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
5e0d2a6f 3219 }
3220
ffebeb46
JL
3221 /* Preallocate enough resources for IOMMU hot-addition */
3222 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3223 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3224
d9630fe9
WH
3225 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3226 GFP_KERNEL);
3227 if (!g_iommus) {
9f10e5bf 3228 pr_err("Allocating global iommu array failed\n");
d9630fe9
WH
3229 ret = -ENOMEM;
3230 goto error;
3231 }
3232
aa473240
OP
3233 for_each_possible_cpu(cpu) {
3234 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3235 cpu);
3236
3237 dfd->tables = kzalloc(g_num_of_iommus *
3238 sizeof(struct deferred_flush_table),
3239 GFP_KERNEL);
3240 if (!dfd->tables) {
3241 ret = -ENOMEM;
3242 goto free_g_iommus;
3243 }
3244
3245 spin_lock_init(&dfd->lock);
3246 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
5e0d2a6f 3247 }
3248
7c919779 3249 for_each_active_iommu(iommu, drhd) {
d9630fe9 3250 g_iommus[iommu->seq_id] = iommu;
ba395927 3251
b63d80d1
JR
3252 intel_iommu_init_qi(iommu);
3253
e61d98d8
SS
3254 ret = iommu_init_domains(iommu);
3255 if (ret)
989d51fc 3256 goto free_iommu;
e61d98d8 3257
4158c2ec
JR
3258 init_translation_status(iommu);
3259
091d42e4
JR
3260 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3261 iommu_disable_translation(iommu);
3262 clear_translation_pre_enabled(iommu);
3263 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3264 iommu->name);
3265 }
4158c2ec 3266
ba395927
KA
3267 /*
3268 * TBD:
3269 * we could share the same root & context tables
25985edc 3270 * among all IOMMU's. Need to Split it later.
ba395927
KA
3271 */
3272 ret = iommu_alloc_root_entry(iommu);
ffebeb46 3273 if (ret)
989d51fc 3274 goto free_iommu;
5f0a7f76 3275
091d42e4
JR
3276 if (translation_pre_enabled(iommu)) {
3277 pr_info("Translation already enabled - trying to copy translation structures\n");
3278
3279 ret = copy_translation_tables(iommu);
3280 if (ret) {
3281 /*
3282 * We found the IOMMU with translation
3283 * enabled - but failed to copy over the
3284 * old root-entry table. Try to proceed
3285 * by disabling translation now and
3286 * allocating a clean root-entry table.
3287 * This might cause DMAR faults, but
3288 * probably the dump will still succeed.
3289 */
3290 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3291 iommu->name);
3292 iommu_disable_translation(iommu);
3293 clear_translation_pre_enabled(iommu);
3294 } else {
3295 pr_info("Copied translation tables from previous kernel for %s\n",
3296 iommu->name);
a87f4918 3297 copied_tables = true;
091d42e4
JR
3298 }
3299 }
3300
4ed0d3e6 3301 if (!ecap_pass_through(iommu->ecap))
19943b0e 3302 hw_pass_through = 0;
8a94ade4
DW
3303#ifdef CONFIG_INTEL_IOMMU_SVM
3304 if (pasid_enabled(iommu))
3305 intel_svm_alloc_pasid_tables(iommu);
3306#endif
ba395927
KA
3307 }
3308
a4c34ff1
JR
3309 /*
3310 * Now that qi is enabled on all iommus, set the root entry and flush
3311 * caches. This is required on some Intel X58 chipsets, otherwise the
3312 * flush_context function will loop forever and the boot hangs.
3313 */
3314 for_each_active_iommu(iommu, drhd) {
3315 iommu_flush_write_buffer(iommu);
3316 iommu_set_root_entry(iommu);
3317 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3318 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3319 }
3320
19943b0e 3321 if (iommu_pass_through)
e0fc7e0b
DW
3322 iommu_identity_mapping |= IDENTMAP_ALL;
3323
d3f13810 3324#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
e0fc7e0b 3325 iommu_identity_mapping |= IDENTMAP_GFX;
19943b0e 3326#endif
e0fc7e0b 3327
86080ccc
JR
3328 if (iommu_identity_mapping) {
3329 ret = si_domain_init(hw_pass_through);
3330 if (ret)
3331 goto free_iommu;
3332 }
3333
e0fc7e0b
DW
3334 check_tylersburg_isoch();
3335
a87f4918
JR
3336 /*
3337 * If we copied translations from a previous kernel in the kdump
3338 * case, we can not assign the devices to domains now, as that
3339 * would eliminate the old mappings. So skip this part and defer
3340 * the assignment to device driver initialization time.
3341 */
3342 if (copied_tables)
3343 goto domains_done;
3344
ba395927 3345 /*
19943b0e
DW
3346 * If pass through is not set or not enabled, setup context entries for
3347 * identity mappings for rmrr, gfx, and isa and may fall back to static
3348 * identity mapping if iommu_identity_mapping is set.
ba395927 3349 */
19943b0e
DW
3350 if (iommu_identity_mapping) {
3351 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
4ed0d3e6 3352 if (ret) {
9f10e5bf 3353 pr_crit("Failed to setup IOMMU pass-through\n");
989d51fc 3354 goto free_iommu;
ba395927
KA
3355 }
3356 }
ba395927 3357 /*
19943b0e
DW
3358 * For each rmrr
3359 * for each dev attached to rmrr
3360 * do
3361 * locate drhd for dev, alloc domain for dev
3362 * allocate free domain
3363 * allocate page table entries for rmrr
3364 * if context not allocated for bus
3365 * allocate and init context
3366 * set present in root table for this bus
3367 * init context with domain, translation etc
3368 * endfor
3369 * endfor
ba395927 3370 */
9f10e5bf 3371 pr_info("Setting RMRR:\n");
19943b0e 3372 for_each_rmrr_units(rmrr) {
b683b230
JL
3373 /* some BIOS lists non-exist devices in DMAR table. */
3374 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
832bd858 3375 i, dev) {
0b9d9753 3376 ret = iommu_prepare_rmrr_dev(rmrr, dev);
19943b0e 3377 if (ret)
9f10e5bf 3378 pr_err("Mapping reserved region failed\n");
ba395927 3379 }
4ed0d3e6 3380 }
49a0429e 3381
19943b0e
DW
3382 iommu_prepare_isa();
3383
a87f4918
JR
3384domains_done:
3385
ba395927
KA
3386 /*
3387 * for each drhd
3388 * enable fault log
3389 * global invalidate context cache
3390 * global invalidate iotlb
3391 * enable translation
3392 */
7c919779 3393 for_each_iommu(iommu, drhd) {
51a63e67
JC
3394 if (drhd->ignored) {
3395 /*
3396 * we always have to disable PMRs or DMA may fail on
3397 * this device
3398 */
3399 if (force_on)
7c919779 3400 iommu_disable_protect_mem_regions(iommu);
ba395927 3401 continue;
51a63e67 3402 }
ba395927
KA
3403
3404 iommu_flush_write_buffer(iommu);
3405
a222a7f0
DW
3406#ifdef CONFIG_INTEL_IOMMU_SVM
3407 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3408 ret = intel_svm_enable_prq(iommu);
3409 if (ret)
3410 goto free_iommu;
3411 }
3412#endif
3460a6d9
KA
3413 ret = dmar_set_interrupt(iommu);
3414 if (ret)
989d51fc 3415 goto free_iommu;
3460a6d9 3416
8939ddf6
JR
3417 if (!translation_pre_enabled(iommu))
3418 iommu_enable_translation(iommu);
3419
b94996c9 3420 iommu_disable_protect_mem_regions(iommu);
ba395927
KA
3421 }
3422
3423 return 0;
989d51fc
JL
3424
3425free_iommu:
ffebeb46
JL
3426 for_each_active_iommu(iommu, drhd) {
3427 disable_dmar_iommu(iommu);
a868e6b7 3428 free_dmar_iommu(iommu);
ffebeb46 3429 }
989d51fc 3430free_g_iommus:
aa473240
OP
3431 for_each_possible_cpu(cpu)
3432 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
d9630fe9 3433 kfree(g_iommus);
989d51fc 3434error:
ba395927
KA
3435 return ret;
3436}
3437
5a5e02a6 3438/* This takes a number of _MM_ pages, not VTD pages */
2aac6304 3439static unsigned long intel_alloc_iova(struct device *dev,
875764de
DW
3440 struct dmar_domain *domain,
3441 unsigned long nrpages, uint64_t dma_mask)
ba395927 3442{
22e2f9fa 3443 unsigned long iova_pfn = 0;
ba395927 3444
875764de
DW
3445 /* Restrict dma_mask to the width that the iommu can handle */
3446 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
8f6429c7
RM
3447 /* Ensure we reserve the whole size-aligned region */
3448 nrpages = __roundup_pow_of_two(nrpages);
875764de
DW
3449
3450 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
ba395927
KA
3451 /*
3452 * First try to allocate an io virtual address in
284901a9 3453 * DMA_BIT_MASK(32) and if that fails then try allocating
3609801e 3454 * from higher range
ba395927 3455 */
22e2f9fa
OP
3456 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3457 IOVA_PFN(DMA_BIT_MASK(32)));
3458 if (iova_pfn)
3459 return iova_pfn;
875764de 3460 }
22e2f9fa
OP
3461 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3462 if (unlikely(!iova_pfn)) {
9f10e5bf 3463 pr_err("Allocating %ld-page iova for %s failed",
207e3592 3464 nrpages, dev_name(dev));
2aac6304 3465 return 0;
f76aec76
KA
3466 }
3467
22e2f9fa 3468 return iova_pfn;
f76aec76
KA
3469}
3470
d4b709f4 3471static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
f76aec76 3472{
1c5ebba9 3473 struct dmar_domain *domain, *tmp;
b1ce5b79 3474 struct dmar_rmrr_unit *rmrr;
b1ce5b79
JR
3475 struct device *i_dev;
3476 int i, ret;
f76aec76 3477
1c5ebba9
JR
3478 domain = find_domain(dev);
3479 if (domain)
3480 goto out;
3481
3482 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3483 if (!domain)
3484 goto out;
ba395927 3485
b1ce5b79
JR
3486 /* We have a new domain - setup possible RMRRs for the device */
3487 rcu_read_lock();
3488 for_each_rmrr_units(rmrr) {
3489 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3490 i, i_dev) {
3491 if (i_dev != dev)
3492 continue;
3493
3494 ret = domain_prepare_identity_map(dev, domain,
3495 rmrr->base_address,
3496 rmrr->end_address);
3497 if (ret)
3498 dev_err(dev, "Mapping reserved region failed\n");
3499 }
3500 }
3501 rcu_read_unlock();
3502
1c5ebba9
JR
3503 tmp = set_domain_for_dev(dev, domain);
3504 if (!tmp || domain != tmp) {
3505 domain_exit(domain);
3506 domain = tmp;
3507 }
3508
3509out:
3510
3511 if (!domain)
3512 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3513
3514
f76aec76
KA
3515 return domain;
3516}
3517
d4b709f4 3518static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
147202aa
DW
3519{
3520 struct device_domain_info *info;
3521
3522 /* No lock here, assumes no domain exit in normal case */
d4b709f4 3523 info = dev->archdata.iommu;
147202aa
DW
3524 if (likely(info))
3525 return info->domain;
3526
3527 return __get_valid_domain_for_dev(dev);
3528}
3529
ecb509ec 3530/* Check if the dev needs to go through non-identity map and unmap process.*/
73676832 3531static int iommu_no_mapping(struct device *dev)
2c2e2c38
FY
3532{
3533 int found;
3534
3d89194a 3535 if (iommu_dummy(dev))
1e4c64c4
DW
3536 return 1;
3537
2c2e2c38 3538 if (!iommu_identity_mapping)
1e4c64c4 3539 return 0;
2c2e2c38 3540
9b226624 3541 found = identity_mapping(dev);
2c2e2c38 3542 if (found) {
ecb509ec 3543 if (iommu_should_identity_map(dev, 0))
2c2e2c38
FY
3544 return 1;
3545 else {
3546 /*
3547 * 32 bit DMA is removed from si_domain and fall back
3548 * to non-identity mapping.
3549 */
e6de0f8d 3550 dmar_remove_one_dev_info(si_domain, dev);
9f10e5bf
JR
3551 pr_info("32bit %s uses non-identity mapping\n",
3552 dev_name(dev));
2c2e2c38
FY
3553 return 0;
3554 }
3555 } else {
3556 /*
3557 * In case of a detached 64 bit DMA device from vm, the device
3558 * is put into si_domain for identity mapping.
3559 */
ecb509ec 3560 if (iommu_should_identity_map(dev, 0)) {
2c2e2c38 3561 int ret;
28ccce0d 3562 ret = domain_add_dev_info(si_domain, dev);
2c2e2c38 3563 if (!ret) {
9f10e5bf
JR
3564 pr_info("64bit %s uses identity mapping\n",
3565 dev_name(dev));
2c2e2c38
FY
3566 return 1;
3567 }
3568 }
3569 }
3570
1e4c64c4 3571 return 0;
2c2e2c38
FY
3572}
3573
5040a918 3574static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
bb9e6d65 3575 size_t size, int dir, u64 dma_mask)
f76aec76 3576{
f76aec76 3577 struct dmar_domain *domain;
5b6985ce 3578 phys_addr_t start_paddr;
2aac6304 3579 unsigned long iova_pfn;
f76aec76 3580 int prot = 0;
6865f0d1 3581 int ret;
8c11e798 3582 struct intel_iommu *iommu;
33041ec0 3583 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
f76aec76
KA
3584
3585 BUG_ON(dir == DMA_NONE);
2c2e2c38 3586
5040a918 3587 if (iommu_no_mapping(dev))
6865f0d1 3588 return paddr;
f76aec76 3589
5040a918 3590 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
3591 if (!domain)
3592 return 0;
3593
8c11e798 3594 iommu = domain_get_iommu(domain);
88cb6a74 3595 size = aligned_nrpages(paddr, size);
f76aec76 3596
2aac6304
OP
3597 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3598 if (!iova_pfn)
f76aec76
KA
3599 goto error;
3600
ba395927
KA
3601 /*
3602 * Check if DMAR supports zero-length reads on write only
3603 * mappings..
3604 */
3605 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3606 !cap_zlr(iommu->cap))
ba395927
KA
3607 prot |= DMA_PTE_READ;
3608 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3609 prot |= DMA_PTE_WRITE;
3610 /*
6865f0d1 3611 * paddr - (paddr + size) might be partial page, we should map the whole
ba395927 3612 * page. Note: if two part of one page are separately mapped, we
6865f0d1 3613 * might have two guest_addr mapping to the same host paddr, but this
ba395927
KA
3614 * is not a big problem
3615 */
2aac6304 3616 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
33041ec0 3617 mm_to_dma_pfn(paddr_pfn), size, prot);
ba395927
KA
3618 if (ret)
3619 goto error;
3620
1f0ef2aa
DW
3621 /* it's a non-present to present mapping. Only flush if caching mode */
3622 if (cap_caching_mode(iommu->cap))
a1ddcbe9 3623 iommu_flush_iotlb_psi(iommu, domain,
2aac6304 3624 mm_to_dma_pfn(iova_pfn),
a1ddcbe9 3625 size, 0, 1);
1f0ef2aa 3626 else
8c11e798 3627 iommu_flush_write_buffer(iommu);
f76aec76 3628
2aac6304 3629 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
03d6a246
DW
3630 start_paddr += paddr & ~PAGE_MASK;
3631 return start_paddr;
ba395927 3632
ba395927 3633error:
2aac6304 3634 if (iova_pfn)
22e2f9fa 3635 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
9f10e5bf 3636 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
5040a918 3637 dev_name(dev), size, (unsigned long long)paddr, dir);
ba395927
KA
3638 return 0;
3639}
3640
ffbbef5c
FT
3641static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3642 unsigned long offset, size_t size,
3643 enum dma_data_direction dir,
00085f1e 3644 unsigned long attrs)
bb9e6d65 3645{
ffbbef5c 3646 return __intel_map_single(dev, page_to_phys(page) + offset, size,
46333e37 3647 dir, *dev->dma_mask);
bb9e6d65
FT
3648}
3649
aa473240 3650static void flush_unmaps(struct deferred_flush_data *flush_data)
5e0d2a6f 3651{
80b20dd8 3652 int i, j;
5e0d2a6f 3653
aa473240 3654 flush_data->timer_on = 0;
5e0d2a6f 3655
3656 /* just flush them all */
3657 for (i = 0; i < g_num_of_iommus; i++) {
a2bb8459 3658 struct intel_iommu *iommu = g_iommus[i];
aa473240
OP
3659 struct deferred_flush_table *flush_table =
3660 &flush_data->tables[i];
a2bb8459
WH
3661 if (!iommu)
3662 continue;
c42d9f32 3663
aa473240 3664 if (!flush_table->next)
9dd2fe89
YZ
3665 continue;
3666
78d5f0f5
NA
3667 /* In caching mode, global flushes turn emulation expensive */
3668 if (!cap_caching_mode(iommu->cap))
3669 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
93a23a72 3670 DMA_TLB_GLOBAL_FLUSH);
aa473240 3671 for (j = 0; j < flush_table->next; j++) {
93a23a72 3672 unsigned long mask;
314f1dc1 3673 struct deferred_flush_entry *entry =
aa473240 3674 &flush_table->entries[j];
2aac6304 3675 unsigned long iova_pfn = entry->iova_pfn;
769530e4 3676 unsigned long nrpages = entry->nrpages;
314f1dc1
OP
3677 struct dmar_domain *domain = entry->domain;
3678 struct page *freelist = entry->freelist;
78d5f0f5
NA
3679
3680 /* On real hardware multiple invalidations are expensive */
3681 if (cap_caching_mode(iommu->cap))
a1ddcbe9 3682 iommu_flush_iotlb_psi(iommu, domain,
2aac6304 3683 mm_to_dma_pfn(iova_pfn),
769530e4 3684 nrpages, !freelist, 0);
78d5f0f5 3685 else {
769530e4 3686 mask = ilog2(nrpages);
314f1dc1 3687 iommu_flush_dev_iotlb(domain,
2aac6304 3688 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
78d5f0f5 3689 }
22e2f9fa 3690 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
314f1dc1
OP
3691 if (freelist)
3692 dma_free_pagelist(freelist);
80b20dd8 3693 }
aa473240 3694 flush_table->next = 0;
5e0d2a6f 3695 }
3696
aa473240 3697 flush_data->size = 0;
5e0d2a6f 3698}
3699
aa473240 3700static void flush_unmaps_timeout(unsigned long cpuid)
5e0d2a6f 3701{
aa473240 3702 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
80b20dd8 3703 unsigned long flags;
3704
aa473240
OP
3705 spin_lock_irqsave(&flush_data->lock, flags);
3706 flush_unmaps(flush_data);
3707 spin_unlock_irqrestore(&flush_data->lock, flags);
5e0d2a6f 3708}
3709
2aac6304 3710static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
769530e4 3711 unsigned long nrpages, struct page *freelist)
5e0d2a6f 3712{
3713 unsigned long flags;
314f1dc1 3714 int entry_id, iommu_id;
8c11e798 3715 struct intel_iommu *iommu;
314f1dc1 3716 struct deferred_flush_entry *entry;
aa473240
OP
3717 struct deferred_flush_data *flush_data;
3718 unsigned int cpuid;
5e0d2a6f 3719
aa473240
OP
3720 cpuid = get_cpu();
3721 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3722
3723 /* Flush all CPUs' entries to avoid deferring too much. If
3724 * this becomes a bottleneck, can just flush us, and rely on
3725 * flush timer for the rest.
3726 */
3727 if (flush_data->size == HIGH_WATER_MARK) {
3728 int cpu;
3729
3730 for_each_online_cpu(cpu)
3731 flush_unmaps_timeout(cpu);
3732 }
3733
3734 spin_lock_irqsave(&flush_data->lock, flags);
80b20dd8 3735
8c11e798
WH
3736 iommu = domain_get_iommu(dom);
3737 iommu_id = iommu->seq_id;
c42d9f32 3738
aa473240
OP
3739 entry_id = flush_data->tables[iommu_id].next;
3740 ++(flush_data->tables[iommu_id].next);
5e0d2a6f 3741
aa473240 3742 entry = &flush_data->tables[iommu_id].entries[entry_id];
314f1dc1 3743 entry->domain = dom;
2aac6304 3744 entry->iova_pfn = iova_pfn;
769530e4 3745 entry->nrpages = nrpages;
314f1dc1 3746 entry->freelist = freelist;
5e0d2a6f 3747
aa473240
OP
3748 if (!flush_data->timer_on) {
3749 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3750 flush_data->timer_on = 1;
5e0d2a6f 3751 }
aa473240
OP
3752 flush_data->size++;
3753 spin_unlock_irqrestore(&flush_data->lock, flags);
3754
3755 put_cpu();
5e0d2a6f 3756}
3757
769530e4 3758static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
ba395927 3759{
f76aec76 3760 struct dmar_domain *domain;
d794dc9b 3761 unsigned long start_pfn, last_pfn;
769530e4 3762 unsigned long nrpages;
2aac6304 3763 unsigned long iova_pfn;
8c11e798 3764 struct intel_iommu *iommu;
ea8ea460 3765 struct page *freelist;
ba395927 3766
73676832 3767 if (iommu_no_mapping(dev))
f76aec76 3768 return;
2c2e2c38 3769
1525a29a 3770 domain = find_domain(dev);
ba395927
KA
3771 BUG_ON(!domain);
3772
8c11e798
WH
3773 iommu = domain_get_iommu(domain);
3774
2aac6304 3775 iova_pfn = IOVA_PFN(dev_addr);
ba395927 3776
769530e4 3777 nrpages = aligned_nrpages(dev_addr, size);
2aac6304 3778 start_pfn = mm_to_dma_pfn(iova_pfn);
769530e4 3779 last_pfn = start_pfn + nrpages - 1;
ba395927 3780
d794dc9b 3781 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
207e3592 3782 dev_name(dev), start_pfn, last_pfn);
ba395927 3783
ea8ea460 3784 freelist = domain_unmap(domain, start_pfn, last_pfn);
d794dc9b 3785
5e0d2a6f 3786 if (intel_iommu_strict) {
a1ddcbe9 3787 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
769530e4 3788 nrpages, !freelist, 0);
5e0d2a6f 3789 /* free iova */
22e2f9fa 3790 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
ea8ea460 3791 dma_free_pagelist(freelist);
5e0d2a6f 3792 } else {
2aac6304 3793 add_unmap(domain, iova_pfn, nrpages, freelist);
5e0d2a6f 3794 /*
3795 * queue up the release of the unmap to save the 1/6th of the
3796 * cpu used up by the iotlb flush operation...
3797 */
5e0d2a6f 3798 }
ba395927
KA
3799}
3800
d41a4adb
JL
3801static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3802 size_t size, enum dma_data_direction dir,
00085f1e 3803 unsigned long attrs)
d41a4adb 3804{
769530e4 3805 intel_unmap(dev, dev_addr, size);
d41a4adb
JL
3806}
3807
5040a918 3808static void *intel_alloc_coherent(struct device *dev, size_t size,
baa676fc 3809 dma_addr_t *dma_handle, gfp_t flags,
00085f1e 3810 unsigned long attrs)
ba395927 3811{
36746436 3812 struct page *page = NULL;
ba395927
KA
3813 int order;
3814
5b6985ce 3815 size = PAGE_ALIGN(size);
ba395927 3816 order = get_order(size);
e8bb910d 3817
5040a918 3818 if (!iommu_no_mapping(dev))
e8bb910d 3819 flags &= ~(GFP_DMA | GFP_DMA32);
5040a918
DW
3820 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3821 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
e8bb910d
AW
3822 flags |= GFP_DMA;
3823 else
3824 flags |= GFP_DMA32;
3825 }
ba395927 3826
d0164adc 3827 if (gfpflags_allow_blocking(flags)) {
36746436
AM
3828 unsigned int count = size >> PAGE_SHIFT;
3829
3830 page = dma_alloc_from_contiguous(dev, count, order);
3831 if (page && iommu_no_mapping(dev) &&
3832 page_to_phys(page) + size > dev->coherent_dma_mask) {
3833 dma_release_from_contiguous(dev, page, count);
3834 page = NULL;
3835 }
3836 }
3837
3838 if (!page)
3839 page = alloc_pages(flags, order);
3840 if (!page)
ba395927 3841 return NULL;
36746436 3842 memset(page_address(page), 0, size);
ba395927 3843
36746436 3844 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
bb9e6d65 3845 DMA_BIDIRECTIONAL,
5040a918 3846 dev->coherent_dma_mask);
ba395927 3847 if (*dma_handle)
36746436
AM
3848 return page_address(page);
3849 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3850 __free_pages(page, order);
3851
ba395927
KA
3852 return NULL;
3853}
3854
5040a918 3855static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
00085f1e 3856 dma_addr_t dma_handle, unsigned long attrs)
ba395927
KA
3857{
3858 int order;
36746436 3859 struct page *page = virt_to_page(vaddr);
ba395927 3860
5b6985ce 3861 size = PAGE_ALIGN(size);
ba395927
KA
3862 order = get_order(size);
3863
769530e4 3864 intel_unmap(dev, dma_handle, size);
36746436
AM
3865 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3866 __free_pages(page, order);
ba395927
KA
3867}
3868
5040a918 3869static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
d7ab5c46 3870 int nelems, enum dma_data_direction dir,
00085f1e 3871 unsigned long attrs)
ba395927 3872{
769530e4
OP
3873 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3874 unsigned long nrpages = 0;
3875 struct scatterlist *sg;
3876 int i;
3877
3878 for_each_sg(sglist, sg, nelems, i) {
3879 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3880 }
3881
3882 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
ba395927
KA
3883}
3884
ba395927 3885static int intel_nontranslate_map_sg(struct device *hddev,
c03ab37c 3886 struct scatterlist *sglist, int nelems, int dir)
ba395927
KA
3887{
3888 int i;
c03ab37c 3889 struct scatterlist *sg;
ba395927 3890
c03ab37c 3891 for_each_sg(sglist, sg, nelems, i) {
12d4d40e 3892 BUG_ON(!sg_page(sg));
3e6110fd 3893 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
c03ab37c 3894 sg->dma_length = sg->length;
ba395927
KA
3895 }
3896 return nelems;
3897}
3898
5040a918 3899static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
00085f1e 3900 enum dma_data_direction dir, unsigned long attrs)
ba395927 3901{
ba395927 3902 int i;
ba395927 3903 struct dmar_domain *domain;
f76aec76
KA
3904 size_t size = 0;
3905 int prot = 0;
2aac6304 3906 unsigned long iova_pfn;
f76aec76 3907 int ret;
c03ab37c 3908 struct scatterlist *sg;
b536d24d 3909 unsigned long start_vpfn;
8c11e798 3910 struct intel_iommu *iommu;
ba395927
KA
3911
3912 BUG_ON(dir == DMA_NONE);
5040a918
DW
3913 if (iommu_no_mapping(dev))
3914 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
ba395927 3915
5040a918 3916 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
3917 if (!domain)
3918 return 0;
3919
8c11e798
WH
3920 iommu = domain_get_iommu(domain);
3921
b536d24d 3922 for_each_sg(sglist, sg, nelems, i)
88cb6a74 3923 size += aligned_nrpages(sg->offset, sg->length);
f76aec76 3924
2aac6304 3925 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
5040a918 3926 *dev->dma_mask);
2aac6304 3927 if (!iova_pfn) {
c03ab37c 3928 sglist->dma_length = 0;
f76aec76
KA
3929 return 0;
3930 }
3931
3932 /*
3933 * Check if DMAR supports zero-length reads on write only
3934 * mappings..
3935 */
3936 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3937 !cap_zlr(iommu->cap))
f76aec76
KA
3938 prot |= DMA_PTE_READ;
3939 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3940 prot |= DMA_PTE_WRITE;
3941
2aac6304 3942 start_vpfn = mm_to_dma_pfn(iova_pfn);
e1605495 3943
f532959b 3944 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
e1605495 3945 if (unlikely(ret)) {
e1605495
DW
3946 dma_pte_free_pagetable(domain, start_vpfn,
3947 start_vpfn + size - 1);
22e2f9fa 3948 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
e1605495 3949 return 0;
ba395927
KA
3950 }
3951
1f0ef2aa
DW
3952 /* it's a non-present to present mapping. Only flush if caching mode */
3953 if (cap_caching_mode(iommu->cap))
a1ddcbe9 3954 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
1f0ef2aa 3955 else
8c11e798 3956 iommu_flush_write_buffer(iommu);
1f0ef2aa 3957
ba395927
KA
3958 return nelems;
3959}
3960
dfb805e8
FT
3961static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3962{
3963 return !dma_addr;
3964}
3965
160c1d8e 3966struct dma_map_ops intel_dma_ops = {
baa676fc
AP
3967 .alloc = intel_alloc_coherent,
3968 .free = intel_free_coherent,
ba395927
KA
3969 .map_sg = intel_map_sg,
3970 .unmap_sg = intel_unmap_sg,
ffbbef5c
FT
3971 .map_page = intel_map_page,
3972 .unmap_page = intel_unmap_page,
dfb805e8 3973 .mapping_error = intel_mapping_error,
ba395927
KA
3974};
3975
3976static inline int iommu_domain_cache_init(void)
3977{
3978 int ret = 0;
3979
3980 iommu_domain_cache = kmem_cache_create("iommu_domain",
3981 sizeof(struct dmar_domain),
3982 0,
3983 SLAB_HWCACHE_ALIGN,
3984
3985 NULL);
3986 if (!iommu_domain_cache) {
9f10e5bf 3987 pr_err("Couldn't create iommu_domain cache\n");
ba395927
KA
3988 ret = -ENOMEM;
3989 }
3990
3991 return ret;
3992}
3993
3994static inline int iommu_devinfo_cache_init(void)
3995{
3996 int ret = 0;
3997
3998 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3999 sizeof(struct device_domain_info),
4000 0,
4001 SLAB_HWCACHE_ALIGN,
ba395927
KA
4002 NULL);
4003 if (!iommu_devinfo_cache) {
9f10e5bf 4004 pr_err("Couldn't create devinfo cache\n");
ba395927
KA
4005 ret = -ENOMEM;
4006 }
4007
4008 return ret;
4009}
4010
ba395927
KA
4011static int __init iommu_init_mempool(void)
4012{
4013 int ret;
ae1ff3d6 4014 ret = iova_cache_get();
ba395927
KA
4015 if (ret)
4016 return ret;
4017
4018 ret = iommu_domain_cache_init();
4019 if (ret)
4020 goto domain_error;
4021
4022 ret = iommu_devinfo_cache_init();
4023 if (!ret)
4024 return ret;
4025
4026 kmem_cache_destroy(iommu_domain_cache);
4027domain_error:
ae1ff3d6 4028 iova_cache_put();
ba395927
KA
4029
4030 return -ENOMEM;
4031}
4032
4033static void __init iommu_exit_mempool(void)
4034{
4035 kmem_cache_destroy(iommu_devinfo_cache);
4036 kmem_cache_destroy(iommu_domain_cache);
ae1ff3d6 4037 iova_cache_put();
ba395927
KA
4038}
4039
556ab45f
DW
4040static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4041{
4042 struct dmar_drhd_unit *drhd;
4043 u32 vtbar;
4044 int rc;
4045
4046 /* We know that this device on this chipset has its own IOMMU.
4047 * If we find it under a different IOMMU, then the BIOS is lying
4048 * to us. Hope that the IOMMU for this device is actually
4049 * disabled, and it needs no translation...
4050 */
4051 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4052 if (rc) {
4053 /* "can't" happen */
4054 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4055 return;
4056 }
4057 vtbar &= 0xffff0000;
4058
4059 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4060 drhd = dmar_find_matched_drhd_unit(pdev);
4061 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4062 TAINT_FIRMWARE_WORKAROUND,
4063 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4064 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4065}
4066DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4067
ba395927
KA
4068static void __init init_no_remapping_devices(void)
4069{
4070 struct dmar_drhd_unit *drhd;
832bd858 4071 struct device *dev;
b683b230 4072 int i;
ba395927
KA
4073
4074 for_each_drhd_unit(drhd) {
4075 if (!drhd->include_all) {
b683b230
JL
4076 for_each_active_dev_scope(drhd->devices,
4077 drhd->devices_cnt, i, dev)
4078 break;
832bd858 4079 /* ignore DMAR unit if no devices exist */
ba395927
KA
4080 if (i == drhd->devices_cnt)
4081 drhd->ignored = 1;
4082 }
4083 }
4084
7c919779 4085 for_each_active_drhd_unit(drhd) {
7c919779 4086 if (drhd->include_all)
ba395927
KA
4087 continue;
4088
b683b230
JL
4089 for_each_active_dev_scope(drhd->devices,
4090 drhd->devices_cnt, i, dev)
832bd858 4091 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
ba395927 4092 break;
ba395927
KA
4093 if (i < drhd->devices_cnt)
4094 continue;
4095
c0771df8
DW
4096 /* This IOMMU has *only* gfx devices. Either bypass it or
4097 set the gfx_mapped flag, as appropriate */
4098 if (dmar_map_gfx) {
4099 intel_iommu_gfx_mapped = 1;
4100 } else {
4101 drhd->ignored = 1;
b683b230
JL
4102 for_each_active_dev_scope(drhd->devices,
4103 drhd->devices_cnt, i, dev)
832bd858 4104 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
ba395927
KA
4105 }
4106 }
4107}
4108
f59c7b69
FY
4109#ifdef CONFIG_SUSPEND
4110static int init_iommu_hw(void)
4111{
4112 struct dmar_drhd_unit *drhd;
4113 struct intel_iommu *iommu = NULL;
4114
4115 for_each_active_iommu(iommu, drhd)
4116 if (iommu->qi)
4117 dmar_reenable_qi(iommu);
4118
b779260b
JC
4119 for_each_iommu(iommu, drhd) {
4120 if (drhd->ignored) {
4121 /*
4122 * we always have to disable PMRs or DMA may fail on
4123 * this device
4124 */
4125 if (force_on)
4126 iommu_disable_protect_mem_regions(iommu);
4127 continue;
4128 }
4129
f59c7b69
FY
4130 iommu_flush_write_buffer(iommu);
4131
4132 iommu_set_root_entry(iommu);
4133
4134 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 4135 DMA_CCMD_GLOBAL_INVL);
2a41ccee
JL
4136 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4137 iommu_enable_translation(iommu);
b94996c9 4138 iommu_disable_protect_mem_regions(iommu);
f59c7b69
FY
4139 }
4140
4141 return 0;
4142}
4143
4144static void iommu_flush_all(void)
4145{
4146 struct dmar_drhd_unit *drhd;
4147 struct intel_iommu *iommu;
4148
4149 for_each_active_iommu(iommu, drhd) {
4150 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 4151 DMA_CCMD_GLOBAL_INVL);
f59c7b69 4152 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 4153 DMA_TLB_GLOBAL_FLUSH);
f59c7b69
FY
4154 }
4155}
4156
134fac3f 4157static int iommu_suspend(void)
f59c7b69
FY
4158{
4159 struct dmar_drhd_unit *drhd;
4160 struct intel_iommu *iommu = NULL;
4161 unsigned long flag;
4162
4163 for_each_active_iommu(iommu, drhd) {
4164 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4165 GFP_ATOMIC);
4166 if (!iommu->iommu_state)
4167 goto nomem;
4168 }
4169
4170 iommu_flush_all();
4171
4172 for_each_active_iommu(iommu, drhd) {
4173 iommu_disable_translation(iommu);
4174
1f5b3c3f 4175 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
4176
4177 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4178 readl(iommu->reg + DMAR_FECTL_REG);
4179 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4180 readl(iommu->reg + DMAR_FEDATA_REG);
4181 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4182 readl(iommu->reg + DMAR_FEADDR_REG);
4183 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4184 readl(iommu->reg + DMAR_FEUADDR_REG);
4185
1f5b3c3f 4186 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
4187 }
4188 return 0;
4189
4190nomem:
4191 for_each_active_iommu(iommu, drhd)
4192 kfree(iommu->iommu_state);
4193
4194 return -ENOMEM;
4195}
4196
134fac3f 4197static void iommu_resume(void)
f59c7b69
FY
4198{
4199 struct dmar_drhd_unit *drhd;
4200 struct intel_iommu *iommu = NULL;
4201 unsigned long flag;
4202
4203 if (init_iommu_hw()) {
b779260b
JC
4204 if (force_on)
4205 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4206 else
4207 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
134fac3f 4208 return;
f59c7b69
FY
4209 }
4210
4211 for_each_active_iommu(iommu, drhd) {
4212
1f5b3c3f 4213 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
4214
4215 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4216 iommu->reg + DMAR_FECTL_REG);
4217 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4218 iommu->reg + DMAR_FEDATA_REG);
4219 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4220 iommu->reg + DMAR_FEADDR_REG);
4221 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4222 iommu->reg + DMAR_FEUADDR_REG);
4223
1f5b3c3f 4224 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
4225 }
4226
4227 for_each_active_iommu(iommu, drhd)
4228 kfree(iommu->iommu_state);
f59c7b69
FY
4229}
4230
134fac3f 4231static struct syscore_ops iommu_syscore_ops = {
f59c7b69
FY
4232 .resume = iommu_resume,
4233 .suspend = iommu_suspend,
4234};
4235
134fac3f 4236static void __init init_iommu_pm_ops(void)
f59c7b69 4237{
134fac3f 4238 register_syscore_ops(&iommu_syscore_ops);
f59c7b69
FY
4239}
4240
4241#else
99592ba4 4242static inline void init_iommu_pm_ops(void) {}
f59c7b69
FY
4243#endif /* CONFIG_PM */
4244
318fe7df 4245
c2a0b538 4246int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
318fe7df
SS
4247{
4248 struct acpi_dmar_reserved_memory *rmrr;
4249 struct dmar_rmrr_unit *rmrru;
4250
4251 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4252 if (!rmrru)
4253 return -ENOMEM;
4254
4255 rmrru->hdr = header;
4256 rmrr = (struct acpi_dmar_reserved_memory *)header;
4257 rmrru->base_address = rmrr->base_address;
4258 rmrru->end_address = rmrr->end_address;
2e455289
JL
4259 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4260 ((void *)rmrr) + rmrr->header.length,
4261 &rmrru->devices_cnt);
4262 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4263 kfree(rmrru);
4264 return -ENOMEM;
4265 }
318fe7df 4266
2e455289 4267 list_add(&rmrru->list, &dmar_rmrr_units);
318fe7df 4268
2e455289 4269 return 0;
318fe7df
SS
4270}
4271
6b197249
JL
4272static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4273{
4274 struct dmar_atsr_unit *atsru;
4275 struct acpi_dmar_atsr *tmp;
4276
4277 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4278 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4279 if (atsr->segment != tmp->segment)
4280 continue;
4281 if (atsr->header.length != tmp->header.length)
4282 continue;
4283 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4284 return atsru;
4285 }
4286
4287 return NULL;
4288}
4289
4290int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
318fe7df
SS
4291{
4292 struct acpi_dmar_atsr *atsr;
4293 struct dmar_atsr_unit *atsru;
4294
6b197249
JL
4295 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4296 return 0;
4297
318fe7df 4298 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
6b197249
JL
4299 atsru = dmar_find_atsr(atsr);
4300 if (atsru)
4301 return 0;
4302
4303 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
318fe7df
SS
4304 if (!atsru)
4305 return -ENOMEM;
4306
6b197249
JL
4307 /*
4308 * If memory is allocated from slab by ACPI _DSM method, we need to
4309 * copy the memory content because the memory buffer will be freed
4310 * on return.
4311 */
4312 atsru->hdr = (void *)(atsru + 1);
4313 memcpy(atsru->hdr, hdr, hdr->length);
318fe7df 4314 atsru->include_all = atsr->flags & 0x1;
2e455289
JL
4315 if (!atsru->include_all) {
4316 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4317 (void *)atsr + atsr->header.length,
4318 &atsru->devices_cnt);
4319 if (atsru->devices_cnt && atsru->devices == NULL) {
4320 kfree(atsru);
4321 return -ENOMEM;
4322 }
4323 }
318fe7df 4324
0e242612 4325 list_add_rcu(&atsru->list, &dmar_atsr_units);
318fe7df
SS
4326
4327 return 0;
4328}
4329
9bdc531e
JL
4330static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4331{
4332 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4333 kfree(atsru);
4334}
4335
6b197249
JL
4336int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4337{
4338 struct acpi_dmar_atsr *atsr;
4339 struct dmar_atsr_unit *atsru;
4340
4341 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4342 atsru = dmar_find_atsr(atsr);
4343 if (atsru) {
4344 list_del_rcu(&atsru->list);
4345 synchronize_rcu();
4346 intel_iommu_free_atsr(atsru);
4347 }
4348
4349 return 0;
4350}
4351
4352int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4353{
4354 int i;
4355 struct device *dev;
4356 struct acpi_dmar_atsr *atsr;
4357 struct dmar_atsr_unit *atsru;
4358
4359 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4360 atsru = dmar_find_atsr(atsr);
4361 if (!atsru)
4362 return 0;
4363
194dc870 4364 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
6b197249
JL
4365 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4366 i, dev)
4367 return -EBUSY;
194dc870 4368 }
6b197249
JL
4369
4370 return 0;
4371}
4372
ffebeb46
JL
4373static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4374{
4375 int sp, ret = 0;
4376 struct intel_iommu *iommu = dmaru->iommu;
4377
4378 if (g_iommus[iommu->seq_id])
4379 return 0;
4380
4381 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
9f10e5bf 4382 pr_warn("%s: Doesn't support hardware pass through.\n",
ffebeb46
JL
4383 iommu->name);
4384 return -ENXIO;
4385 }
4386 if (!ecap_sc_support(iommu->ecap) &&
4387 domain_update_iommu_snooping(iommu)) {
9f10e5bf 4388 pr_warn("%s: Doesn't support snooping.\n",
ffebeb46
JL
4389 iommu->name);
4390 return -ENXIO;
4391 }
4392 sp = domain_update_iommu_superpage(iommu) - 1;
4393 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
9f10e5bf 4394 pr_warn("%s: Doesn't support large page.\n",
ffebeb46
JL
4395 iommu->name);
4396 return -ENXIO;
4397 }
4398
4399 /*
4400 * Disable translation if already enabled prior to OS handover.
4401 */
4402 if (iommu->gcmd & DMA_GCMD_TE)
4403 iommu_disable_translation(iommu);
4404
4405 g_iommus[iommu->seq_id] = iommu;
4406 ret = iommu_init_domains(iommu);
4407 if (ret == 0)
4408 ret = iommu_alloc_root_entry(iommu);
4409 if (ret)
4410 goto out;
4411
8a94ade4
DW
4412#ifdef CONFIG_INTEL_IOMMU_SVM
4413 if (pasid_enabled(iommu))
4414 intel_svm_alloc_pasid_tables(iommu);
4415#endif
4416
ffebeb46
JL
4417 if (dmaru->ignored) {
4418 /*
4419 * we always have to disable PMRs or DMA may fail on this device
4420 */
4421 if (force_on)
4422 iommu_disable_protect_mem_regions(iommu);
4423 return 0;
4424 }
4425
4426 intel_iommu_init_qi(iommu);
4427 iommu_flush_write_buffer(iommu);
a222a7f0
DW
4428
4429#ifdef CONFIG_INTEL_IOMMU_SVM
4430 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4431 ret = intel_svm_enable_prq(iommu);
4432 if (ret)
4433 goto disable_iommu;
4434 }
4435#endif
ffebeb46
JL
4436 ret = dmar_set_interrupt(iommu);
4437 if (ret)
4438 goto disable_iommu;
4439
4440 iommu_set_root_entry(iommu);
4441 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4442 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4443 iommu_enable_translation(iommu);
4444
ffebeb46
JL
4445 iommu_disable_protect_mem_regions(iommu);
4446 return 0;
4447
4448disable_iommu:
4449 disable_dmar_iommu(iommu);
4450out:
4451 free_dmar_iommu(iommu);
4452 return ret;
4453}
4454
6b197249
JL
4455int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4456{
ffebeb46
JL
4457 int ret = 0;
4458 struct intel_iommu *iommu = dmaru->iommu;
4459
4460 if (!intel_iommu_enabled)
4461 return 0;
4462 if (iommu == NULL)
4463 return -EINVAL;
4464
4465 if (insert) {
4466 ret = intel_iommu_add(dmaru);
4467 } else {
4468 disable_dmar_iommu(iommu);
4469 free_dmar_iommu(iommu);
4470 }
4471
4472 return ret;
6b197249
JL
4473}
4474
9bdc531e
JL
4475static void intel_iommu_free_dmars(void)
4476{
4477 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4478 struct dmar_atsr_unit *atsru, *atsr_n;
4479
4480 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4481 list_del(&rmrru->list);
4482 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4483 kfree(rmrru);
318fe7df
SS
4484 }
4485
9bdc531e
JL
4486 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4487 list_del(&atsru->list);
4488 intel_iommu_free_atsr(atsru);
4489 }
318fe7df
SS
4490}
4491
4492int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4493{
b683b230 4494 int i, ret = 1;
318fe7df 4495 struct pci_bus *bus;
832bd858
DW
4496 struct pci_dev *bridge = NULL;
4497 struct device *tmp;
318fe7df
SS
4498 struct acpi_dmar_atsr *atsr;
4499 struct dmar_atsr_unit *atsru;
4500
4501 dev = pci_physfn(dev);
318fe7df 4502 for (bus = dev->bus; bus; bus = bus->parent) {
b5f82ddf 4503 bridge = bus->self;
d14053b3
DW
4504 /* If it's an integrated device, allow ATS */
4505 if (!bridge)
4506 return 1;
4507 /* Connected via non-PCIe: no ATS */
4508 if (!pci_is_pcie(bridge) ||
62f87c0e 4509 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
318fe7df 4510 return 0;
d14053b3 4511 /* If we found the root port, look it up in the ATSR */
b5f82ddf 4512 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
318fe7df 4513 break;
318fe7df
SS
4514 }
4515
0e242612 4516 rcu_read_lock();
b5f82ddf
JL
4517 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4518 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4519 if (atsr->segment != pci_domain_nr(dev->bus))
4520 continue;
4521
b683b230 4522 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
832bd858 4523 if (tmp == &bridge->dev)
b683b230 4524 goto out;
b5f82ddf
JL
4525
4526 if (atsru->include_all)
b683b230 4527 goto out;
b5f82ddf 4528 }
b683b230
JL
4529 ret = 0;
4530out:
0e242612 4531 rcu_read_unlock();
318fe7df 4532
b683b230 4533 return ret;
318fe7df
SS
4534}
4535
59ce0515
JL
4536int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4537{
4538 int ret = 0;
4539 struct dmar_rmrr_unit *rmrru;
4540 struct dmar_atsr_unit *atsru;
4541 struct acpi_dmar_atsr *atsr;
4542 struct acpi_dmar_reserved_memory *rmrr;
4543
4544 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4545 return 0;
4546
4547 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4548 rmrr = container_of(rmrru->hdr,
4549 struct acpi_dmar_reserved_memory, header);
4550 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4551 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4552 ((void *)rmrr) + rmrr->header.length,
4553 rmrr->segment, rmrru->devices,
4554 rmrru->devices_cnt);
27e24950 4555 if(ret < 0)
59ce0515 4556 return ret;
e6a8c9b3 4557 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
27e24950
JL
4558 dmar_remove_dev_scope(info, rmrr->segment,
4559 rmrru->devices, rmrru->devices_cnt);
59ce0515
JL
4560 }
4561 }
4562
4563 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4564 if (atsru->include_all)
4565 continue;
4566
4567 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4568 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4569 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4570 (void *)atsr + atsr->header.length,
4571 atsr->segment, atsru->devices,
4572 atsru->devices_cnt);
4573 if (ret > 0)
4574 break;
4575 else if(ret < 0)
4576 return ret;
e6a8c9b3 4577 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
59ce0515
JL
4578 if (dmar_remove_dev_scope(info, atsr->segment,
4579 atsru->devices, atsru->devices_cnt))
4580 break;
4581 }
4582 }
4583
4584 return 0;
4585}
4586
99dcaded
FY
4587/*
4588 * Here we only respond to action of unbound device from driver.
4589 *
4590 * Added device is not attached to its DMAR domain here yet. That will happen
4591 * when mapping the device to iova.
4592 */
4593static int device_notifier(struct notifier_block *nb,
4594 unsigned long action, void *data)
4595{
4596 struct device *dev = data;
99dcaded
FY
4597 struct dmar_domain *domain;
4598
3d89194a 4599 if (iommu_dummy(dev))
44cd613c
DW
4600 return 0;
4601
1196c2fb 4602 if (action != BUS_NOTIFY_REMOVED_DEVICE)
7e7dfab7
JL
4603 return 0;
4604
1525a29a 4605 domain = find_domain(dev);
99dcaded
FY
4606 if (!domain)
4607 return 0;
4608
e6de0f8d 4609 dmar_remove_one_dev_info(domain, dev);
ab8dfe25 4610 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
7e7dfab7 4611 domain_exit(domain);
a97590e5 4612
99dcaded
FY
4613 return 0;
4614}
4615
4616static struct notifier_block device_nb = {
4617 .notifier_call = device_notifier,
4618};
4619
75f05569
JL
4620static int intel_iommu_memory_notifier(struct notifier_block *nb,
4621 unsigned long val, void *v)
4622{
4623 struct memory_notify *mhp = v;
4624 unsigned long long start, end;
4625 unsigned long start_vpfn, last_vpfn;
4626
4627 switch (val) {
4628 case MEM_GOING_ONLINE:
4629 start = mhp->start_pfn << PAGE_SHIFT;
4630 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4631 if (iommu_domain_identity_map(si_domain, start, end)) {
9f10e5bf 4632 pr_warn("Failed to build identity map for [%llx-%llx]\n",
75f05569
JL
4633 start, end);
4634 return NOTIFY_BAD;
4635 }
4636 break;
4637
4638 case MEM_OFFLINE:
4639 case MEM_CANCEL_ONLINE:
4640 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4641 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4642 while (start_vpfn <= last_vpfn) {
4643 struct iova *iova;
4644 struct dmar_drhd_unit *drhd;
4645 struct intel_iommu *iommu;
ea8ea460 4646 struct page *freelist;
75f05569
JL
4647
4648 iova = find_iova(&si_domain->iovad, start_vpfn);
4649 if (iova == NULL) {
9f10e5bf 4650 pr_debug("Failed get IOVA for PFN %lx\n",
75f05569
JL
4651 start_vpfn);
4652 break;
4653 }
4654
4655 iova = split_and_remove_iova(&si_domain->iovad, iova,
4656 start_vpfn, last_vpfn);
4657 if (iova == NULL) {
9f10e5bf 4658 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
75f05569
JL
4659 start_vpfn, last_vpfn);
4660 return NOTIFY_BAD;
4661 }
4662
ea8ea460
DW
4663 freelist = domain_unmap(si_domain, iova->pfn_lo,
4664 iova->pfn_hi);
4665
75f05569
JL
4666 rcu_read_lock();
4667 for_each_active_iommu(iommu, drhd)
a1ddcbe9 4668 iommu_flush_iotlb_psi(iommu, si_domain,
a156ef99 4669 iova->pfn_lo, iova_size(iova),
ea8ea460 4670 !freelist, 0);
75f05569 4671 rcu_read_unlock();
ea8ea460 4672 dma_free_pagelist(freelist);
75f05569
JL
4673
4674 start_vpfn = iova->pfn_hi + 1;
4675 free_iova_mem(iova);
4676 }
4677 break;
4678 }
4679
4680 return NOTIFY_OK;
4681}
4682
4683static struct notifier_block intel_iommu_memory_nb = {
4684 .notifier_call = intel_iommu_memory_notifier,
4685 .priority = 0
4686};
4687
22e2f9fa
OP
4688static void free_all_cpu_cached_iovas(unsigned int cpu)
4689{
4690 int i;
4691
4692 for (i = 0; i < g_num_of_iommus; i++) {
4693 struct intel_iommu *iommu = g_iommus[i];
4694 struct dmar_domain *domain;
0caa7616 4695 int did;
22e2f9fa
OP
4696
4697 if (!iommu)
4698 continue;
4699
3bd4f911 4700 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
0caa7616 4701 domain = get_iommu_domain(iommu, (u16)did);
22e2f9fa
OP
4702
4703 if (!domain)
4704 continue;
4705 free_cpu_cached_iovas(cpu, &domain->iovad);
4706 }
4707 }
4708}
4709
21647615 4710static int intel_iommu_cpu_dead(unsigned int cpu)
aa473240 4711{
21647615
AMG
4712 free_all_cpu_cached_iovas(cpu);
4713 flush_unmaps_timeout(cpu);
4714 return 0;
aa473240
OP
4715}
4716
a5459cfe
AW
4717static ssize_t intel_iommu_show_version(struct device *dev,
4718 struct device_attribute *attr,
4719 char *buf)
4720{
4721 struct intel_iommu *iommu = dev_get_drvdata(dev);
4722 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4723 return sprintf(buf, "%d:%d\n",
4724 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4725}
4726static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4727
4728static ssize_t intel_iommu_show_address(struct device *dev,
4729 struct device_attribute *attr,
4730 char *buf)
4731{
4732 struct intel_iommu *iommu = dev_get_drvdata(dev);
4733 return sprintf(buf, "%llx\n", iommu->reg_phys);
4734}
4735static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4736
4737static ssize_t intel_iommu_show_cap(struct device *dev,
4738 struct device_attribute *attr,
4739 char *buf)
4740{
4741 struct intel_iommu *iommu = dev_get_drvdata(dev);
4742 return sprintf(buf, "%llx\n", iommu->cap);
4743}
4744static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4745
4746static ssize_t intel_iommu_show_ecap(struct device *dev,
4747 struct device_attribute *attr,
4748 char *buf)
4749{
4750 struct intel_iommu *iommu = dev_get_drvdata(dev);
4751 return sprintf(buf, "%llx\n", iommu->ecap);
4752}
4753static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4754
2238c082
AW
4755static ssize_t intel_iommu_show_ndoms(struct device *dev,
4756 struct device_attribute *attr,
4757 char *buf)
4758{
4759 struct intel_iommu *iommu = dev_get_drvdata(dev);
4760 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4761}
4762static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4763
4764static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4765 struct device_attribute *attr,
4766 char *buf)
4767{
4768 struct intel_iommu *iommu = dev_get_drvdata(dev);
4769 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4770 cap_ndoms(iommu->cap)));
4771}
4772static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4773
a5459cfe
AW
4774static struct attribute *intel_iommu_attrs[] = {
4775 &dev_attr_version.attr,
4776 &dev_attr_address.attr,
4777 &dev_attr_cap.attr,
4778 &dev_attr_ecap.attr,
2238c082
AW
4779 &dev_attr_domains_supported.attr,
4780 &dev_attr_domains_used.attr,
a5459cfe
AW
4781 NULL,
4782};
4783
4784static struct attribute_group intel_iommu_group = {
4785 .name = "intel-iommu",
4786 .attrs = intel_iommu_attrs,
4787};
4788
4789const struct attribute_group *intel_iommu_groups[] = {
4790 &intel_iommu_group,
4791 NULL,
4792};
4793
ba395927
KA
4794int __init intel_iommu_init(void)
4795{
9bdc531e 4796 int ret = -ENODEV;
3a93c841 4797 struct dmar_drhd_unit *drhd;
7c919779 4798 struct intel_iommu *iommu;
ba395927 4799
a59b50e9
JC
4800 /* VT-d is required for a TXT/tboot launch, so enforce that */
4801 force_on = tboot_force_iommu();
4802
3a5670e8
JL
4803 if (iommu_init_mempool()) {
4804 if (force_on)
4805 panic("tboot: Failed to initialize iommu memory\n");
4806 return -ENOMEM;
4807 }
4808
4809 down_write(&dmar_global_lock);
a59b50e9
JC
4810 if (dmar_table_init()) {
4811 if (force_on)
4812 panic("tboot: Failed to initialize DMAR table\n");
9bdc531e 4813 goto out_free_dmar;
a59b50e9 4814 }
ba395927 4815
c2c7286a 4816 if (dmar_dev_scope_init() < 0) {
a59b50e9
JC
4817 if (force_on)
4818 panic("tboot: Failed to initialize DMAR device scope\n");
9bdc531e 4819 goto out_free_dmar;
a59b50e9 4820 }
1886e8a9 4821
75f1cdf1 4822 if (no_iommu || dmar_disabled)
9bdc531e 4823 goto out_free_dmar;
2ae21010 4824
318fe7df 4825 if (list_empty(&dmar_rmrr_units))
9f10e5bf 4826 pr_info("No RMRR found\n");
318fe7df
SS
4827
4828 if (list_empty(&dmar_atsr_units))
9f10e5bf 4829 pr_info("No ATSR found\n");
318fe7df 4830
51a63e67
JC
4831 if (dmar_init_reserved_ranges()) {
4832 if (force_on)
4833 panic("tboot: Failed to reserve iommu ranges\n");
3a5670e8 4834 goto out_free_reserved_range;
51a63e67 4835 }
ba395927
KA
4836
4837 init_no_remapping_devices();
4838
b779260b 4839 ret = init_dmars();
ba395927 4840 if (ret) {
a59b50e9
JC
4841 if (force_on)
4842 panic("tboot: Failed to initialize DMARs\n");
9f10e5bf 4843 pr_err("Initialization failed\n");
9bdc531e 4844 goto out_free_reserved_range;
ba395927 4845 }
3a5670e8 4846 up_write(&dmar_global_lock);
9f10e5bf 4847 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
ba395927 4848
75f1cdf1
FT
4849#ifdef CONFIG_SWIOTLB
4850 swiotlb = 0;
4851#endif
19943b0e 4852 dma_ops = &intel_dma_ops;
4ed0d3e6 4853
134fac3f 4854 init_iommu_pm_ops();
a8bcbb0d 4855
a5459cfe
AW
4856 for_each_active_iommu(iommu, drhd)
4857 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4858 intel_iommu_groups,
2439d4aa 4859 "%s", iommu->name);
a5459cfe 4860
4236d97d 4861 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
99dcaded 4862 bus_register_notifier(&pci_bus_type, &device_nb);
75f05569
JL
4863 if (si_domain && !hw_pass_through)
4864 register_memory_notifier(&intel_iommu_memory_nb);
21647615
AMG
4865 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4866 intel_iommu_cpu_dead);
8bc1f85c
ED
4867 intel_iommu_enabled = 1;
4868
ba395927 4869 return 0;
9bdc531e
JL
4870
4871out_free_reserved_range:
4872 put_iova_domain(&reserved_iova_list);
9bdc531e
JL
4873out_free_dmar:
4874 intel_iommu_free_dmars();
3a5670e8
JL
4875 up_write(&dmar_global_lock);
4876 iommu_exit_mempool();
9bdc531e 4877 return ret;
ba395927 4878}
e820482c 4879
2452d9db 4880static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
579305f7
AW
4881{
4882 struct intel_iommu *iommu = opaque;
4883
2452d9db 4884 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
579305f7
AW
4885 return 0;
4886}
4887
4888/*
4889 * NB - intel-iommu lacks any sort of reference counting for the users of
4890 * dependent devices. If multiple endpoints have intersecting dependent
4891 * devices, unbinding the driver from any one of them will possibly leave
4892 * the others unable to operate.
4893 */
2452d9db 4894static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
3199aa6b 4895{
0bcb3e28 4896 if (!iommu || !dev || !dev_is_pci(dev))
3199aa6b
HW
4897 return;
4898
2452d9db 4899 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
3199aa6b
HW
4900}
4901
127c7615 4902static void __dmar_remove_one_dev_info(struct device_domain_info *info)
c7151a8d 4903{
c7151a8d
WH
4904 struct intel_iommu *iommu;
4905 unsigned long flags;
c7151a8d 4906
55d94043
JR
4907 assert_spin_locked(&device_domain_lock);
4908
127c7615 4909 if (WARN_ON(!info))
c7151a8d
WH
4910 return;
4911
127c7615 4912 iommu = info->iommu;
c7151a8d 4913
127c7615
JR
4914 if (info->dev) {
4915 iommu_disable_dev_iotlb(info);
4916 domain_context_clear(iommu, info->dev);
4917 }
c7151a8d 4918
b608ac3b 4919 unlink_domain_info(info);
c7151a8d 4920
d160aca5 4921 spin_lock_irqsave(&iommu->lock, flags);
127c7615 4922 domain_detach_iommu(info->domain, iommu);
d160aca5 4923 spin_unlock_irqrestore(&iommu->lock, flags);
c7151a8d 4924
127c7615 4925 free_devinfo_mem(info);
c7151a8d 4926}
c7151a8d 4927
55d94043
JR
4928static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4929 struct device *dev)
4930{
127c7615 4931 struct device_domain_info *info;
55d94043 4932 unsigned long flags;
3e7abe25 4933
55d94043 4934 spin_lock_irqsave(&device_domain_lock, flags);
127c7615
JR
4935 info = dev->archdata.iommu;
4936 __dmar_remove_one_dev_info(info);
55d94043 4937 spin_unlock_irqrestore(&device_domain_lock, flags);
c7151a8d
WH
4938}
4939
2c2e2c38 4940static int md_domain_init(struct dmar_domain *domain, int guest_width)
5e98c4b1
WH
4941{
4942 int adjust_width;
4943
0fb5fe87
RM
4944 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4945 DMA_32BIT_PFN);
5e98c4b1
WH
4946 domain_reserve_special_ranges(domain);
4947
4948 /* calculate AGAW */
4949 domain->gaw = guest_width;
4950 adjust_width = guestwidth_to_adjustwidth(guest_width);
4951 domain->agaw = width_to_agaw(adjust_width);
4952
5e98c4b1 4953 domain->iommu_coherency = 0;
c5b15255 4954 domain->iommu_snooping = 0;
6dd9a7c7 4955 domain->iommu_superpage = 0;
fe40f1e0 4956 domain->max_addr = 0;
5e98c4b1
WH
4957
4958 /* always allocate the top pgd */
4c923d47 4959 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
5e98c4b1
WH
4960 if (!domain->pgd)
4961 return -ENOMEM;
4962 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4963 return 0;
4964}
4965
00a77deb 4966static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
38717946 4967{
5d450806 4968 struct dmar_domain *dmar_domain;
00a77deb
JR
4969 struct iommu_domain *domain;
4970
4971 if (type != IOMMU_DOMAIN_UNMANAGED)
4972 return NULL;
38717946 4973
ab8dfe25 4974 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
5d450806 4975 if (!dmar_domain) {
9f10e5bf 4976 pr_err("Can't allocate dmar_domain\n");
00a77deb 4977 return NULL;
38717946 4978 }
2c2e2c38 4979 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
9f10e5bf 4980 pr_err("Domain initialization failed\n");
92d03cc8 4981 domain_exit(dmar_domain);
00a77deb 4982 return NULL;
38717946 4983 }
8140a95d 4984 domain_update_iommu_cap(dmar_domain);
faa3d6f5 4985
00a77deb 4986 domain = &dmar_domain->domain;
8a0e715b
JR
4987 domain->geometry.aperture_start = 0;
4988 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4989 domain->geometry.force_aperture = true;
4990
00a77deb 4991 return domain;
38717946 4992}
38717946 4993
00a77deb 4994static void intel_iommu_domain_free(struct iommu_domain *domain)
38717946 4995{
00a77deb 4996 domain_exit(to_dmar_domain(domain));
38717946 4997}
38717946 4998
4c5478c9
JR
4999static int intel_iommu_attach_device(struct iommu_domain *domain,
5000 struct device *dev)
38717946 5001{
00a77deb 5002 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
fe40f1e0
WH
5003 struct intel_iommu *iommu;
5004 int addr_width;
156baca8 5005 u8 bus, devfn;
faa3d6f5 5006
c875d2c1
AW
5007 if (device_is_rmrr_locked(dev)) {
5008 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5009 return -EPERM;
5010 }
5011
7207d8f9
DW
5012 /* normally dev is not mapped */
5013 if (unlikely(domain_context_mapped(dev))) {
faa3d6f5
WH
5014 struct dmar_domain *old_domain;
5015
1525a29a 5016 old_domain = find_domain(dev);
faa3d6f5 5017 if (old_domain) {
d160aca5 5018 rcu_read_lock();
de7e8886 5019 dmar_remove_one_dev_info(old_domain, dev);
d160aca5 5020 rcu_read_unlock();
62c22167
JR
5021
5022 if (!domain_type_is_vm_or_si(old_domain) &&
5023 list_empty(&old_domain->devices))
5024 domain_exit(old_domain);
faa3d6f5
WH
5025 }
5026 }
5027
156baca8 5028 iommu = device_to_iommu(dev, &bus, &devfn);
fe40f1e0
WH
5029 if (!iommu)
5030 return -ENODEV;
5031
5032 /* check if this iommu agaw is sufficient for max mapped address */
5033 addr_width = agaw_to_width(iommu->agaw);
a99c47a2
TL
5034 if (addr_width > cap_mgaw(iommu->cap))
5035 addr_width = cap_mgaw(iommu->cap);
5036
5037 if (dmar_domain->max_addr > (1LL << addr_width)) {
9f10e5bf 5038 pr_err("%s: iommu width (%d) is not "
fe40f1e0 5039 "sufficient for the mapped address (%llx)\n",
a99c47a2 5040 __func__, addr_width, dmar_domain->max_addr);
fe40f1e0
WH
5041 return -EFAULT;
5042 }
a99c47a2
TL
5043 dmar_domain->gaw = addr_width;
5044
5045 /*
5046 * Knock out extra levels of page tables if necessary
5047 */
5048 while (iommu->agaw < dmar_domain->agaw) {
5049 struct dma_pte *pte;
5050
5051 pte = dmar_domain->pgd;
5052 if (dma_pte_present(pte)) {
25cbff16
SY
5053 dmar_domain->pgd = (struct dma_pte *)
5054 phys_to_virt(dma_pte_addr(pte));
7a661013 5055 free_pgtable_page(pte);
a99c47a2
TL
5056 }
5057 dmar_domain->agaw--;
5058 }
fe40f1e0 5059
28ccce0d 5060 return domain_add_dev_info(dmar_domain, dev);
38717946 5061}
38717946 5062
4c5478c9
JR
5063static void intel_iommu_detach_device(struct iommu_domain *domain,
5064 struct device *dev)
38717946 5065{
e6de0f8d 5066 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
faa3d6f5 5067}
c7151a8d 5068
b146a1c9
JR
5069static int intel_iommu_map(struct iommu_domain *domain,
5070 unsigned long iova, phys_addr_t hpa,
5009065d 5071 size_t size, int iommu_prot)
faa3d6f5 5072{
00a77deb 5073 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
fe40f1e0 5074 u64 max_addr;
dde57a21 5075 int prot = 0;
faa3d6f5 5076 int ret;
fe40f1e0 5077
dde57a21
JR
5078 if (iommu_prot & IOMMU_READ)
5079 prot |= DMA_PTE_READ;
5080 if (iommu_prot & IOMMU_WRITE)
5081 prot |= DMA_PTE_WRITE;
9cf06697
SY
5082 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5083 prot |= DMA_PTE_SNP;
dde57a21 5084
163cc52c 5085 max_addr = iova + size;
dde57a21 5086 if (dmar_domain->max_addr < max_addr) {
fe40f1e0
WH
5087 u64 end;
5088
5089 /* check if minimum agaw is sufficient for mapped address */
8954da1f 5090 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
fe40f1e0 5091 if (end < max_addr) {
9f10e5bf 5092 pr_err("%s: iommu width (%d) is not "
fe40f1e0 5093 "sufficient for the mapped address (%llx)\n",
8954da1f 5094 __func__, dmar_domain->gaw, max_addr);
fe40f1e0
WH
5095 return -EFAULT;
5096 }
dde57a21 5097 dmar_domain->max_addr = max_addr;
fe40f1e0 5098 }
ad051221
DW
5099 /* Round up size to next multiple of PAGE_SIZE, if it and
5100 the low bits of hpa would take us onto the next page */
88cb6a74 5101 size = aligned_nrpages(hpa, size);
ad051221
DW
5102 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5103 hpa >> VTD_PAGE_SHIFT, size, prot);
faa3d6f5 5104 return ret;
38717946 5105}
38717946 5106
5009065d 5107static size_t intel_iommu_unmap(struct iommu_domain *domain,
ea8ea460 5108 unsigned long iova, size_t size)
38717946 5109{
00a77deb 5110 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
ea8ea460
DW
5111 struct page *freelist = NULL;
5112 struct intel_iommu *iommu;
5113 unsigned long start_pfn, last_pfn;
5114 unsigned int npages;
42e8c186 5115 int iommu_id, level = 0;
5cf0a76f
DW
5116
5117 /* Cope with horrid API which requires us to unmap more than the
5118 size argument if it happens to be a large-page mapping. */
dc02e46e 5119 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5cf0a76f
DW
5120
5121 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5122 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4b99d352 5123
ea8ea460
DW
5124 start_pfn = iova >> VTD_PAGE_SHIFT;
5125 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5126
5127 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5128
5129 npages = last_pfn - start_pfn + 1;
5130
29a27719 5131 for_each_domain_iommu(iommu_id, dmar_domain) {
a1ddcbe9 5132 iommu = g_iommus[iommu_id];
ea8ea460 5133
42e8c186
JR
5134 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5135 start_pfn, npages, !freelist, 0);
ea8ea460
DW
5136 }
5137
5138 dma_free_pagelist(freelist);
fe40f1e0 5139
163cc52c
DW
5140 if (dmar_domain->max_addr == iova + size)
5141 dmar_domain->max_addr = iova;
b146a1c9 5142
5cf0a76f 5143 return size;
38717946 5144}
38717946 5145
d14d6577 5146static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 5147 dma_addr_t iova)
38717946 5148{
00a77deb 5149 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
38717946 5150 struct dma_pte *pte;
5cf0a76f 5151 int level = 0;
faa3d6f5 5152 u64 phys = 0;
38717946 5153
5cf0a76f 5154 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
38717946 5155 if (pte)
faa3d6f5 5156 phys = dma_pte_addr(pte);
38717946 5157
faa3d6f5 5158 return phys;
38717946 5159}
a8bcbb0d 5160
5d587b8d 5161static bool intel_iommu_capable(enum iommu_cap cap)
dbb9fd86 5162{
dbb9fd86 5163 if (cap == IOMMU_CAP_CACHE_COHERENCY)
5d587b8d 5164 return domain_update_iommu_snooping(NULL) == 1;
323f99cb 5165 if (cap == IOMMU_CAP_INTR_REMAP)
5d587b8d 5166 return irq_remapping_enabled == 1;
dbb9fd86 5167
5d587b8d 5168 return false;
dbb9fd86
SY
5169}
5170
abdfdde2
AW
5171static int intel_iommu_add_device(struct device *dev)
5172{
a5459cfe 5173 struct intel_iommu *iommu;
abdfdde2 5174 struct iommu_group *group;
156baca8 5175 u8 bus, devfn;
70ae6f0d 5176
a5459cfe
AW
5177 iommu = device_to_iommu(dev, &bus, &devfn);
5178 if (!iommu)
70ae6f0d
AW
5179 return -ENODEV;
5180
a5459cfe 5181 iommu_device_link(iommu->iommu_dev, dev);
a4ff1fc2 5182
e17f9ff4 5183 group = iommu_group_get_for_dev(dev);
783f157b 5184
e17f9ff4
AW
5185 if (IS_ERR(group))
5186 return PTR_ERR(group);
bcb71abe 5187
abdfdde2 5188 iommu_group_put(group);
e17f9ff4 5189 return 0;
abdfdde2 5190}
70ae6f0d 5191
abdfdde2
AW
5192static void intel_iommu_remove_device(struct device *dev)
5193{
a5459cfe
AW
5194 struct intel_iommu *iommu;
5195 u8 bus, devfn;
5196
5197 iommu = device_to_iommu(dev, &bus, &devfn);
5198 if (!iommu)
5199 return;
5200
abdfdde2 5201 iommu_group_remove_device(dev);
a5459cfe
AW
5202
5203 iommu_device_unlink(iommu->iommu_dev, dev);
70ae6f0d
AW
5204}
5205
2f26e0a9 5206#ifdef CONFIG_INTEL_IOMMU_SVM
65ca7f5f
JP
5207#define MAX_NR_PASID_BITS (20)
5208static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5209{
5210 /*
5211 * Convert ecap_pss to extend context entry pts encoding, also
5212 * respect the soft pasid_max value set by the iommu.
5213 * - number of PASID bits = ecap_pss + 1
5214 * - number of PASID table entries = 2^(pts + 5)
5215 * Therefore, pts = ecap_pss - 4
5216 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5217 */
5218 if (ecap_pss(iommu->ecap) < 5)
5219 return 0;
5220
5221 /* pasid_max is encoded as actual number of entries not the bits */
5222 return find_first_bit((unsigned long *)&iommu->pasid_max,
5223 MAX_NR_PASID_BITS) - 5;
5224}
5225
2f26e0a9
DW
5226int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5227{
5228 struct device_domain_info *info;
5229 struct context_entry *context;
5230 struct dmar_domain *domain;
5231 unsigned long flags;
5232 u64 ctx_lo;
5233 int ret;
5234
5235 domain = get_valid_domain_for_dev(sdev->dev);
5236 if (!domain)
5237 return -EINVAL;
5238
5239 spin_lock_irqsave(&device_domain_lock, flags);
5240 spin_lock(&iommu->lock);
5241
5242 ret = -EINVAL;
5243 info = sdev->dev->archdata.iommu;
5244 if (!info || !info->pasid_supported)
5245 goto out;
5246
5247 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5248 if (WARN_ON(!context))
5249 goto out;
5250
5251 ctx_lo = context[0].lo;
5252
5253 sdev->did = domain->iommu_did[iommu->seq_id];
5254 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5255
5256 if (!(ctx_lo & CONTEXT_PASIDE)) {
5257 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
65ca7f5f
JP
5258 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5259 intel_iommu_get_pts(iommu);
5260
2f26e0a9
DW
5261 wmb();
5262 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5263 * extended to permit requests-with-PASID if the PASIDE bit
5264 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5265 * however, the PASIDE bit is ignored and requests-with-PASID
5266 * are unconditionally blocked. Which makes less sense.
5267 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5268 * "guest mode" translation types depending on whether ATS
5269 * is available or not. Annoyingly, we can't use the new
5270 * modes *unless* PASIDE is set. */
5271 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5272 ctx_lo &= ~CONTEXT_TT_MASK;
5273 if (info->ats_supported)
5274 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5275 else
5276 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5277 }
5278 ctx_lo |= CONTEXT_PASIDE;
907fea34
DW
5279 if (iommu->pasid_state_table)
5280 ctx_lo |= CONTEXT_DINVE;
a222a7f0
DW
5281 if (info->pri_supported)
5282 ctx_lo |= CONTEXT_PRS;
2f26e0a9
DW
5283 context[0].lo = ctx_lo;
5284 wmb();
5285 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5286 DMA_CCMD_MASK_NOBIT,
5287 DMA_CCMD_DEVICE_INVL);
5288 }
5289
5290 /* Enable PASID support in the device, if it wasn't already */
5291 if (!info->pasid_enabled)
5292 iommu_enable_dev_iotlb(info);
5293
5294 if (info->ats_enabled) {
5295 sdev->dev_iotlb = 1;
5296 sdev->qdep = info->ats_qdep;
5297 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5298 sdev->qdep = 0;
5299 }
5300 ret = 0;
5301
5302 out:
5303 spin_unlock(&iommu->lock);
5304 spin_unlock_irqrestore(&device_domain_lock, flags);
5305
5306 return ret;
5307}
5308
5309struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5310{
5311 struct intel_iommu *iommu;
5312 u8 bus, devfn;
5313
5314 if (iommu_dummy(dev)) {
5315 dev_warn(dev,
5316 "No IOMMU translation for device; cannot enable SVM\n");
5317 return NULL;
5318 }
5319
5320 iommu = device_to_iommu(dev, &bus, &devfn);
5321 if ((!iommu)) {
b9997e38 5322 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
2f26e0a9
DW
5323 return NULL;
5324 }
5325
5326 if (!iommu->pasid_table) {
b9997e38 5327 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
2f26e0a9
DW
5328 return NULL;
5329 }
5330
5331 return iommu;
5332}
5333#endif /* CONFIG_INTEL_IOMMU_SVM */
5334
b22f6434 5335static const struct iommu_ops intel_iommu_ops = {
5d587b8d 5336 .capable = intel_iommu_capable,
00a77deb
JR
5337 .domain_alloc = intel_iommu_domain_alloc,
5338 .domain_free = intel_iommu_domain_free,
a8bcbb0d
JR
5339 .attach_dev = intel_iommu_attach_device,
5340 .detach_dev = intel_iommu_detach_device,
b146a1c9
JR
5341 .map = intel_iommu_map,
5342 .unmap = intel_iommu_unmap,
315786eb 5343 .map_sg = default_iommu_map_sg,
a8bcbb0d 5344 .iova_to_phys = intel_iommu_iova_to_phys,
abdfdde2
AW
5345 .add_device = intel_iommu_add_device,
5346 .remove_device = intel_iommu_remove_device,
a960fadb 5347 .device_group = pci_device_group,
6d1c56a9 5348 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
a8bcbb0d 5349};
9af88143 5350
9452618e
DV
5351static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5352{
5353 /* G4x/GM45 integrated gfx dmar support is totally busted. */
9f10e5bf 5354 pr_info("Disabling IOMMU for graphics on this chipset\n");
9452618e
DV
5355 dmar_map_gfx = 0;
5356}
5357
5358DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5359DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5360DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5361DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5362DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5365
d34d6517 5366static void quirk_iommu_rwbf(struct pci_dev *dev)
9af88143
DW
5367{
5368 /*
5369 * Mobile 4 Series Chipset neglects to set RWBF capability,
210561ff 5370 * but needs it. Same seems to hold for the desktop versions.
9af88143 5371 */
9f10e5bf 5372 pr_info("Forcing write-buffer flush capability\n");
9af88143
DW
5373 rwbf_quirk = 1;
5374}
5375
5376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
210561ff
DV
5377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5382DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
e0fc7e0b 5383
eecfd57f
AJ
5384#define GGC 0x52
5385#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5386#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5387#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5388#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5389#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5390#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5391#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5392#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5393
d34d6517 5394static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
9eecabcb
DW
5395{
5396 unsigned short ggc;
5397
eecfd57f 5398 if (pci_read_config_word(dev, GGC, &ggc))
9eecabcb
DW
5399 return;
5400
eecfd57f 5401 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
9f10e5bf 5402 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
9eecabcb 5403 dmar_map_gfx = 0;
6fbcfb3e
DW
5404 } else if (dmar_map_gfx) {
5405 /* we have to ensure the gfx device is idle before we flush */
9f10e5bf 5406 pr_info("Disabling batched IOTLB flush on Ironlake\n");
6fbcfb3e
DW
5407 intel_iommu_strict = 1;
5408 }
9eecabcb
DW
5409}
5410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5411DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5412DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5413DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5414
e0fc7e0b
DW
5415/* On Tylersburg chipsets, some BIOSes have been known to enable the
5416 ISOCH DMAR unit for the Azalia sound device, but not give it any
5417 TLB entries, which causes it to deadlock. Check for that. We do
5418 this in a function called from init_dmars(), instead of in a PCI
5419 quirk, because we don't want to print the obnoxious "BIOS broken"
5420 message if VT-d is actually disabled.
5421*/
5422static void __init check_tylersburg_isoch(void)
5423{
5424 struct pci_dev *pdev;
5425 uint32_t vtisochctrl;
5426
5427 /* If there's no Azalia in the system anyway, forget it. */
5428 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5429 if (!pdev)
5430 return;
5431 pci_dev_put(pdev);
5432
5433 /* System Management Registers. Might be hidden, in which case
5434 we can't do the sanity check. But that's OK, because the
5435 known-broken BIOSes _don't_ actually hide it, so far. */
5436 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5437 if (!pdev)
5438 return;
5439
5440 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5441 pci_dev_put(pdev);
5442 return;
5443 }
5444
5445 pci_dev_put(pdev);
5446
5447 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5448 if (vtisochctrl & 1)
5449 return;
5450
5451 /* Drop all bits other than the number of TLB entries */
5452 vtisochctrl &= 0x1c;
5453
5454 /* If we have the recommended number of TLB entries (16), fine. */
5455 if (vtisochctrl == 0x10)
5456 return;
5457
5458 /* Zero TLB entries? You get to ride the short bus to school. */
5459 if (!vtisochctrl) {
5460 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5461 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5462 dmi_get_system_info(DMI_BIOS_VENDOR),
5463 dmi_get_system_info(DMI_BIOS_VERSION),
5464 dmi_get_system_info(DMI_PRODUCT_VERSION));
5465 iommu_identity_mapping |= IDENTMAP_AZALIA;
5466 return;
5467 }
9f10e5bf
JR
5468
5469 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
e0fc7e0b
DW
5470 vtisochctrl);
5471}