]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/iommu/intel-iommu.c
iommu/vt-d: fix range computation when making room for large pages
[mirror_ubuntu-jammy-kernel.git] / drivers / iommu / intel-iommu.c
CommitLineData
ba395927 1/*
ea8ea460 2 * Copyright © 2006-2014 Intel Corporation.
ba395927
KA
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
ea8ea460
DW
13 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
9f10e5bf 18 * Joerg Roedel <jroedel@suse.de>
ba395927
KA
19 */
20
9f10e5bf
JR
21#define pr_fmt(fmt) "DMAR: " fmt
22
ba395927
KA
23#include <linux/init.h>
24#include <linux/bitmap.h>
5e0d2a6f 25#include <linux/debugfs.h>
54485c30 26#include <linux/export.h>
ba395927
KA
27#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
ba395927
KA
30#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
75f05569 35#include <linux/memory.h>
5e0d2a6f 36#include <linux/timer.h>
38717946 37#include <linux/iova.h>
5d450806 38#include <linux/iommu.h>
38717946 39#include <linux/intel-iommu.h>
134fac3f 40#include <linux/syscore_ops.h>
69575d38 41#include <linux/tboot.h>
adb2fe02 42#include <linux/dmi.h>
5cdede24 43#include <linux/pci-ats.h>
0ee332c1 44#include <linux/memblock.h>
36746436 45#include <linux/dma-contiguous.h>
091d42e4 46#include <linux/crash_dump.h>
8a8f422d 47#include <asm/irq_remapping.h>
ba395927 48#include <asm/cacheflush.h>
46a7fa27 49#include <asm/iommu.h>
ba395927 50
078e1ee2
JR
51#include "irq_remapping.h"
52
5b6985ce
FY
53#define ROOT_SIZE VTD_PAGE_SIZE
54#define CONTEXT_SIZE VTD_PAGE_SIZE
55
ba395927 56#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
18436afd 57#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
ba395927 58#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
e0fc7e0b 59#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
ba395927
KA
60
61#define IOAPIC_RANGE_START (0xfee00000)
62#define IOAPIC_RANGE_END (0xfeefffff)
63#define IOVA_START_ADDR (0x1000)
64
65#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
66
4ed0d3e6 67#define MAX_AGAW_WIDTH 64
5c645b35 68#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
4ed0d3e6 69
2ebe3151
DW
70#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
71#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
72
73/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
74 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
75#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
76 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
77#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
ba395927 78
1b722500
RM
79/* IO virtual address start page frame number */
80#define IOVA_START_PFN (1)
81
f27be03b 82#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
284901a9 83#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
6a35528a 84#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
5e0d2a6f 85
df08cdc7
AM
86/* page table handling */
87#define LEVEL_STRIDE (9)
88#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
89
6d1c56a9
OBC
90/*
91 * This bitmap is used to advertise the page sizes our hardware support
92 * to the IOMMU core, which will then use this information to split
93 * physically contiguous memory regions it is mapping into page sizes
94 * that we support.
95 *
96 * Traditionally the IOMMU core just handed us the mappings directly,
97 * after making sure the size is an order of a 4KiB page and that the
98 * mapping has natural alignment.
99 *
100 * To retain this behavior, we currently advertise that we support
101 * all page sizes that are an order of 4KiB.
102 *
103 * If at some point we'd like to utilize the IOMMU core's new behavior,
104 * we could change this to advertise the real page sizes we support.
105 */
106#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
107
df08cdc7
AM
108static inline int agaw_to_level(int agaw)
109{
110 return agaw + 2;
111}
112
113static inline int agaw_to_width(int agaw)
114{
5c645b35 115 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
df08cdc7
AM
116}
117
118static inline int width_to_agaw(int width)
119{
5c645b35 120 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
df08cdc7
AM
121}
122
123static inline unsigned int level_to_offset_bits(int level)
124{
125 return (level - 1) * LEVEL_STRIDE;
126}
127
128static inline int pfn_level_offset(unsigned long pfn, int level)
129{
130 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
131}
132
133static inline unsigned long level_mask(int level)
134{
135 return -1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long level_size(int level)
139{
140 return 1UL << level_to_offset_bits(level);
141}
142
143static inline unsigned long align_to_level(unsigned long pfn, int level)
144{
145 return (pfn + level_size(level) - 1) & level_mask(level);
146}
fd18de50 147
6dd9a7c7
YS
148static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
149{
5c645b35 150 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
6dd9a7c7
YS
151}
152
dd4e8319
DW
153/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
154 are never going to work. */
155static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
156{
157 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159
160static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
161{
162 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
163}
164static inline unsigned long page_to_dma_pfn(struct page *pg)
165{
166 return mm_to_dma_pfn(page_to_pfn(pg));
167}
168static inline unsigned long virt_to_dma_pfn(void *p)
169{
170 return page_to_dma_pfn(virt_to_page(p));
171}
172
d9630fe9
WH
173/* global iommu list, set NULL for ignored DMAR units */
174static struct intel_iommu **g_iommus;
175
e0fc7e0b 176static void __init check_tylersburg_isoch(void);
9af88143
DW
177static int rwbf_quirk;
178
b779260b
JC
179/*
180 * set to 1 to panic kernel if can't successfully enable VT-d
181 * (used when kernel is launched w/ TXT)
182 */
183static int force_on = 0;
184
46b08e1a
MM
185/*
186 * 0: Present
187 * 1-11: Reserved
188 * 12-63: Context Ptr (12 - (haw-1))
189 * 64-127: Reserved
190 */
191struct root_entry {
03ecc32c
DW
192 u64 lo;
193 u64 hi;
46b08e1a
MM
194};
195#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
46b08e1a 196
091d42e4
JR
197/*
198 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
199 * if marked present.
200 */
201static phys_addr_t root_entry_lctp(struct root_entry *re)
202{
203 if (!(re->lo & 1))
204 return 0;
205
206 return re->lo & VTD_PAGE_MASK;
207}
208
209/*
210 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
211 * if marked present.
212 */
213static phys_addr_t root_entry_uctp(struct root_entry *re)
214{
215 if (!(re->hi & 1))
216 return 0;
46b08e1a 217
091d42e4
JR
218 return re->hi & VTD_PAGE_MASK;
219}
7a8fc25e
MM
220/*
221 * low 64 bits:
222 * 0: present
223 * 1: fault processing disable
224 * 2-3: translation type
225 * 12-63: address space root
226 * high 64 bits:
227 * 0-2: address width
228 * 3-6: aval
229 * 8-23: domain id
230 */
231struct context_entry {
232 u64 lo;
233 u64 hi;
234};
c07e7d21 235
cf484d0e
JR
236static inline void context_clear_pasid_enable(struct context_entry *context)
237{
238 context->lo &= ~(1ULL << 11);
239}
240
241static inline bool context_pasid_enabled(struct context_entry *context)
242{
243 return !!(context->lo & (1ULL << 11));
244}
245
246static inline void context_set_copied(struct context_entry *context)
247{
248 context->hi |= (1ull << 3);
249}
250
251static inline bool context_copied(struct context_entry *context)
252{
253 return !!(context->hi & (1ULL << 3));
254}
255
256static inline bool __context_present(struct context_entry *context)
c07e7d21
MM
257{
258 return (context->lo & 1);
259}
cf484d0e
JR
260
261static inline bool context_present(struct context_entry *context)
262{
263 return context_pasid_enabled(context) ?
264 __context_present(context) :
265 __context_present(context) && !context_copied(context);
266}
267
c07e7d21
MM
268static inline void context_set_present(struct context_entry *context)
269{
270 context->lo |= 1;
271}
272
273static inline void context_set_fault_enable(struct context_entry *context)
274{
275 context->lo &= (((u64)-1) << 2) | 1;
276}
277
c07e7d21
MM
278static inline void context_set_translation_type(struct context_entry *context,
279 unsigned long value)
280{
281 context->lo &= (((u64)-1) << 4) | 3;
282 context->lo |= (value & 3) << 2;
283}
284
285static inline void context_set_address_root(struct context_entry *context,
286 unsigned long value)
287{
1a2262f9 288 context->lo &= ~VTD_PAGE_MASK;
c07e7d21
MM
289 context->lo |= value & VTD_PAGE_MASK;
290}
291
292static inline void context_set_address_width(struct context_entry *context,
293 unsigned long value)
294{
295 context->hi |= value & 7;
296}
297
298static inline void context_set_domain_id(struct context_entry *context,
299 unsigned long value)
300{
301 context->hi |= (value & ((1 << 16) - 1)) << 8;
302}
303
dbcd861f
JR
304static inline int context_domain_id(struct context_entry *c)
305{
306 return((c->hi >> 8) & 0xffff);
307}
308
c07e7d21
MM
309static inline void context_clear_entry(struct context_entry *context)
310{
311 context->lo = 0;
312 context->hi = 0;
313}
7a8fc25e 314
622ba12a
MM
315/*
316 * 0: readable
317 * 1: writable
318 * 2-6: reserved
319 * 7: super page
9cf06697
SY
320 * 8-10: available
321 * 11: snoop behavior
622ba12a
MM
322 * 12-63: Host physcial address
323 */
324struct dma_pte {
325 u64 val;
326};
622ba12a 327
19c239ce
MM
328static inline void dma_clear_pte(struct dma_pte *pte)
329{
330 pte->val = 0;
331}
332
19c239ce
MM
333static inline u64 dma_pte_addr(struct dma_pte *pte)
334{
c85994e4
DW
335#ifdef CONFIG_64BIT
336 return pte->val & VTD_PAGE_MASK;
337#else
338 /* Must have a full atomic 64-bit read */
1a8bd481 339 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
c85994e4 340#endif
19c239ce
MM
341}
342
19c239ce
MM
343static inline bool dma_pte_present(struct dma_pte *pte)
344{
345 return (pte->val & 3) != 0;
346}
622ba12a 347
4399c8bf
AK
348static inline bool dma_pte_superpage(struct dma_pte *pte)
349{
c3c75eb7 350 return (pte->val & DMA_PTE_LARGE_PAGE);
4399c8bf
AK
351}
352
75e6bf96
DW
353static inline int first_pte_in_page(struct dma_pte *pte)
354{
355 return !((unsigned long)pte & ~VTD_PAGE_MASK);
356}
357
2c2e2c38
FY
358/*
359 * This domain is a statically identity mapping domain.
360 * 1. This domain creats a static 1:1 mapping to all usable memory.
361 * 2. It maps to each iommu if successful.
362 * 3. Each iommu mapps to this domain if successful.
363 */
19943b0e
DW
364static struct dmar_domain *si_domain;
365static int hw_pass_through = 1;
2c2e2c38 366
28ccce0d
JR
367/*
368 * Domain represents a virtual machine, more than one devices
1ce28feb
WH
369 * across iommus may be owned in one domain, e.g. kvm guest.
370 */
ab8dfe25 371#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
1ce28feb 372
2c2e2c38 373/* si_domain contains mulitple devices */
ab8dfe25 374#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
2c2e2c38 375
29a27719
JR
376#define for_each_domain_iommu(idx, domain) \
377 for (idx = 0; idx < g_num_of_iommus; idx++) \
378 if (domain->iommu_refcnt[idx])
379
99126f7c 380struct dmar_domain {
4c923d47 381 int nid; /* node id */
29a27719
JR
382
383 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
384 /* Refcount of devices per iommu */
385
99126f7c 386
c0e8a6c8
JR
387 u16 iommu_did[DMAR_UNITS_SUPPORTED];
388 /* Domain ids per IOMMU. Use u16 since
389 * domain ids are 16 bit wide according
390 * to VT-d spec, section 9.3 */
99126f7c 391
00a77deb 392 struct list_head devices; /* all devices' list */
99126f7c
MM
393 struct iova_domain iovad; /* iova's that belong to this domain */
394
395 struct dma_pte *pgd; /* virtual address */
99126f7c
MM
396 int gaw; /* max guest address width */
397
398 /* adjusted guest address width, 0 is level 2 30-bit */
399 int agaw;
400
3b5410e7 401 int flags; /* flags to find out type of domain */
8e604097
WH
402
403 int iommu_coherency;/* indicate coherency of iommu access */
58c610bd 404 int iommu_snooping; /* indicate snooping control feature*/
c7151a8d 405 int iommu_count; /* reference count of iommu */
6dd9a7c7
YS
406 int iommu_superpage;/* Level of superpages supported:
407 0 == 4KiB (no superpages), 1 == 2MiB,
408 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
fe40f1e0 409 u64 max_addr; /* maximum mapped address */
00a77deb
JR
410
411 struct iommu_domain domain; /* generic domain data structure for
412 iommu core */
99126f7c
MM
413};
414
a647dacb
MM
415/* PCI domain-device relationship */
416struct device_domain_info {
417 struct list_head link; /* link to domain siblings */
418 struct list_head global; /* link to global list */
276dbf99 419 u8 bus; /* PCI bus number */
a647dacb 420 u8 devfn; /* PCI devfn number */
fb0cc3aa
BH
421 struct {
422 u8 enabled:1;
423 u8 qdep;
424 } ats; /* ATS state */
0bcb3e28 425 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
93a23a72 426 struct intel_iommu *iommu; /* IOMMU used by this device */
a647dacb
MM
427 struct dmar_domain *domain; /* pointer to domain */
428};
429
b94e4117
JL
430struct dmar_rmrr_unit {
431 struct list_head list; /* list of rmrr units */
432 struct acpi_dmar_header *hdr; /* ACPI header */
433 u64 base_address; /* reserved base address*/
434 u64 end_address; /* reserved end address */
832bd858 435 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
436 int devices_cnt; /* target device count */
437};
438
439struct dmar_atsr_unit {
440 struct list_head list; /* list of ATSR units */
441 struct acpi_dmar_header *hdr; /* ACPI header */
832bd858 442 struct dmar_dev_scope *devices; /* target devices */
b94e4117
JL
443 int devices_cnt; /* target device count */
444 u8 include_all:1; /* include all ports */
445};
446
447static LIST_HEAD(dmar_atsr_units);
448static LIST_HEAD(dmar_rmrr_units);
449
450#define for_each_rmrr_units(rmrr) \
451 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
452
5e0d2a6f 453static void flush_unmaps_timeout(unsigned long data);
454
b707cb02 455static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
5e0d2a6f 456
80b20dd8 457#define HIGH_WATER_MARK 250
458struct deferred_flush_tables {
459 int next;
460 struct iova *iova[HIGH_WATER_MARK];
461 struct dmar_domain *domain[HIGH_WATER_MARK];
ea8ea460 462 struct page *freelist[HIGH_WATER_MARK];
80b20dd8 463};
464
465static struct deferred_flush_tables *deferred_flush;
466
5e0d2a6f 467/* bitmap for indexing intel_iommus */
5e0d2a6f 468static int g_num_of_iommus;
469
470static DEFINE_SPINLOCK(async_umap_flush_lock);
471static LIST_HEAD(unmaps_to_do);
472
473static int timer_on;
474static long list_size;
5e0d2a6f 475
92d03cc8 476static void domain_exit(struct dmar_domain *domain);
ba395927 477static void domain_remove_dev_info(struct dmar_domain *domain);
e6de0f8d
JR
478static void dmar_remove_one_dev_info(struct dmar_domain *domain,
479 struct device *dev);
127c7615 480static void __dmar_remove_one_dev_info(struct device_domain_info *info);
2452d9db
JR
481static void domain_context_clear(struct intel_iommu *iommu,
482 struct device *dev);
2a46ddf7
JL
483static int domain_detach_iommu(struct dmar_domain *domain,
484 struct intel_iommu *iommu);
ba395927 485
d3f13810 486#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
0cd5c3c8
KM
487int dmar_disabled = 0;
488#else
489int dmar_disabled = 1;
d3f13810 490#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
0cd5c3c8 491
8bc1f85c
ED
492int intel_iommu_enabled = 0;
493EXPORT_SYMBOL_GPL(intel_iommu_enabled);
494
2d9e667e 495static int dmar_map_gfx = 1;
7d3b03ce 496static int dmar_forcedac;
5e0d2a6f 497static int intel_iommu_strict;
6dd9a7c7 498static int intel_iommu_superpage = 1;
c83b2f20
DW
499static int intel_iommu_ecs = 1;
500
501/* We only actually use ECS when PASID support (on the new bit 40)
502 * is also advertised. Some early implementations — the ones with
503 * PASID support on bit 28 — have issues even when we *only* use
504 * extended root/context tables. */
505#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
506 ecap_pasid(iommu->ecap))
ba395927 507
c0771df8
DW
508int intel_iommu_gfx_mapped;
509EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
510
ba395927
KA
511#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
512static DEFINE_SPINLOCK(device_domain_lock);
513static LIST_HEAD(device_domain_list);
514
b22f6434 515static const struct iommu_ops intel_iommu_ops;
a8bcbb0d 516
4158c2ec
JR
517static bool translation_pre_enabled(struct intel_iommu *iommu)
518{
519 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
520}
521
091d42e4
JR
522static void clear_translation_pre_enabled(struct intel_iommu *iommu)
523{
524 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
525}
526
4158c2ec
JR
527static void init_translation_status(struct intel_iommu *iommu)
528{
529 u32 gsts;
530
531 gsts = readl(iommu->reg + DMAR_GSTS_REG);
532 if (gsts & DMA_GSTS_TES)
533 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
534}
535
00a77deb
JR
536/* Convert generic 'struct iommu_domain to private struct dmar_domain */
537static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
538{
539 return container_of(dom, struct dmar_domain, domain);
540}
541
ba395927
KA
542static int __init intel_iommu_setup(char *str)
543{
544 if (!str)
545 return -EINVAL;
546 while (*str) {
0cd5c3c8
KM
547 if (!strncmp(str, "on", 2)) {
548 dmar_disabled = 0;
9f10e5bf 549 pr_info("IOMMU enabled\n");
0cd5c3c8 550 } else if (!strncmp(str, "off", 3)) {
ba395927 551 dmar_disabled = 1;
9f10e5bf 552 pr_info("IOMMU disabled\n");
ba395927
KA
553 } else if (!strncmp(str, "igfx_off", 8)) {
554 dmar_map_gfx = 0;
9f10e5bf 555 pr_info("Disable GFX device mapping\n");
7d3b03ce 556 } else if (!strncmp(str, "forcedac", 8)) {
9f10e5bf 557 pr_info("Forcing DAC for PCI devices\n");
7d3b03ce 558 dmar_forcedac = 1;
5e0d2a6f 559 } else if (!strncmp(str, "strict", 6)) {
9f10e5bf 560 pr_info("Disable batched IOTLB flush\n");
5e0d2a6f 561 intel_iommu_strict = 1;
6dd9a7c7 562 } else if (!strncmp(str, "sp_off", 6)) {
9f10e5bf 563 pr_info("Disable supported super page\n");
6dd9a7c7 564 intel_iommu_superpage = 0;
c83b2f20
DW
565 } else if (!strncmp(str, "ecs_off", 7)) {
566 printk(KERN_INFO
567 "Intel-IOMMU: disable extended context table support\n");
568 intel_iommu_ecs = 0;
ba395927
KA
569 }
570
571 str += strcspn(str, ",");
572 while (*str == ',')
573 str++;
574 }
575 return 0;
576}
577__setup("intel_iommu=", intel_iommu_setup);
578
579static struct kmem_cache *iommu_domain_cache;
580static struct kmem_cache *iommu_devinfo_cache;
ba395927 581
9452d5bf
JR
582static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
583{
8bf47816
JR
584 struct dmar_domain **domains;
585 int idx = did >> 8;
586
587 domains = iommu->domains[idx];
588 if (!domains)
589 return NULL;
590
591 return domains[did & 0xff];
9452d5bf
JR
592}
593
594static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
595 struct dmar_domain *domain)
596{
8bf47816
JR
597 struct dmar_domain **domains;
598 int idx = did >> 8;
599
600 if (!iommu->domains[idx]) {
601 size_t size = 256 * sizeof(struct dmar_domain *);
602 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
603 }
604
605 domains = iommu->domains[idx];
606 if (WARN_ON(!domains))
607 return;
608 else
609 domains[did & 0xff] = domain;
9452d5bf
JR
610}
611
4c923d47 612static inline void *alloc_pgtable_page(int node)
eb3fa7cb 613{
4c923d47
SS
614 struct page *page;
615 void *vaddr = NULL;
eb3fa7cb 616
4c923d47
SS
617 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
618 if (page)
619 vaddr = page_address(page);
eb3fa7cb 620 return vaddr;
ba395927
KA
621}
622
623static inline void free_pgtable_page(void *vaddr)
624{
625 free_page((unsigned long)vaddr);
626}
627
628static inline void *alloc_domain_mem(void)
629{
354bb65e 630 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
ba395927
KA
631}
632
38717946 633static void free_domain_mem(void *vaddr)
ba395927
KA
634{
635 kmem_cache_free(iommu_domain_cache, vaddr);
636}
637
638static inline void * alloc_devinfo_mem(void)
639{
354bb65e 640 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
ba395927
KA
641}
642
643static inline void free_devinfo_mem(void *vaddr)
644{
645 kmem_cache_free(iommu_devinfo_cache, vaddr);
646}
647
ab8dfe25
JL
648static inline int domain_type_is_vm(struct dmar_domain *domain)
649{
650 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
651}
652
28ccce0d
JR
653static inline int domain_type_is_si(struct dmar_domain *domain)
654{
655 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
656}
657
ab8dfe25
JL
658static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
659{
660 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
661 DOMAIN_FLAG_STATIC_IDENTITY);
662}
1b573683 663
162d1b10
JL
664static inline int domain_pfn_supported(struct dmar_domain *domain,
665 unsigned long pfn)
666{
667 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
668
669 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
670}
671
4ed0d3e6 672static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
1b573683
WH
673{
674 unsigned long sagaw;
675 int agaw = -1;
676
677 sagaw = cap_sagaw(iommu->cap);
4ed0d3e6 678 for (agaw = width_to_agaw(max_gaw);
1b573683
WH
679 agaw >= 0; agaw--) {
680 if (test_bit(agaw, &sagaw))
681 break;
682 }
683
684 return agaw;
685}
686
4ed0d3e6
FY
687/*
688 * Calculate max SAGAW for each iommu.
689 */
690int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
691{
692 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
693}
694
695/*
696 * calculate agaw for each iommu.
697 * "SAGAW" may be different across iommus, use a default agaw, and
698 * get a supported less agaw for iommus that don't support the default agaw.
699 */
700int iommu_calculate_agaw(struct intel_iommu *iommu)
701{
702 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
703}
704
2c2e2c38 705/* This functionin only returns single iommu in a domain */
8c11e798
WH
706static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
707{
708 int iommu_id;
709
2c2e2c38 710 /* si_domain and vm domain should not get here. */
ab8dfe25 711 BUG_ON(domain_type_is_vm_or_si(domain));
29a27719
JR
712 for_each_domain_iommu(iommu_id, domain)
713 break;
714
8c11e798
WH
715 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
716 return NULL;
717
718 return g_iommus[iommu_id];
719}
720
8e604097
WH
721static void domain_update_iommu_coherency(struct dmar_domain *domain)
722{
d0501960
DW
723 struct dmar_drhd_unit *drhd;
724 struct intel_iommu *iommu;
2f119c78
QL
725 bool found = false;
726 int i;
2e12bc29 727
d0501960 728 domain->iommu_coherency = 1;
8e604097 729
29a27719 730 for_each_domain_iommu(i, domain) {
2f119c78 731 found = true;
8e604097
WH
732 if (!ecap_coherent(g_iommus[i]->ecap)) {
733 domain->iommu_coherency = 0;
734 break;
735 }
8e604097 736 }
d0501960
DW
737 if (found)
738 return;
739
740 /* No hardware attached; use lowest common denominator */
741 rcu_read_lock();
742 for_each_active_iommu(iommu, drhd) {
743 if (!ecap_coherent(iommu->ecap)) {
744 domain->iommu_coherency = 0;
745 break;
746 }
747 }
748 rcu_read_unlock();
8e604097
WH
749}
750
161f6934 751static int domain_update_iommu_snooping(struct intel_iommu *skip)
58c610bd 752{
161f6934
JL
753 struct dmar_drhd_unit *drhd;
754 struct intel_iommu *iommu;
755 int ret = 1;
58c610bd 756
161f6934
JL
757 rcu_read_lock();
758 for_each_active_iommu(iommu, drhd) {
759 if (iommu != skip) {
760 if (!ecap_sc_support(iommu->ecap)) {
761 ret = 0;
762 break;
763 }
58c610bd 764 }
58c610bd 765 }
161f6934
JL
766 rcu_read_unlock();
767
768 return ret;
58c610bd
SY
769}
770
161f6934 771static int domain_update_iommu_superpage(struct intel_iommu *skip)
6dd9a7c7 772{
8140a95d 773 struct dmar_drhd_unit *drhd;
161f6934 774 struct intel_iommu *iommu;
8140a95d 775 int mask = 0xf;
6dd9a7c7
YS
776
777 if (!intel_iommu_superpage) {
161f6934 778 return 0;
6dd9a7c7
YS
779 }
780
8140a95d 781 /* set iommu_superpage to the smallest common denominator */
0e242612 782 rcu_read_lock();
8140a95d 783 for_each_active_iommu(iommu, drhd) {
161f6934
JL
784 if (iommu != skip) {
785 mask &= cap_super_page_val(iommu->cap);
786 if (!mask)
787 break;
6dd9a7c7
YS
788 }
789 }
0e242612
JL
790 rcu_read_unlock();
791
161f6934 792 return fls(mask);
6dd9a7c7
YS
793}
794
58c610bd
SY
795/* Some capabilities may be different across iommus */
796static void domain_update_iommu_cap(struct dmar_domain *domain)
797{
798 domain_update_iommu_coherency(domain);
161f6934
JL
799 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
800 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
58c610bd
SY
801}
802
03ecc32c
DW
803static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
804 u8 bus, u8 devfn, int alloc)
805{
806 struct root_entry *root = &iommu->root_entry[bus];
807 struct context_entry *context;
808 u64 *entry;
809
4df4eab1 810 entry = &root->lo;
c83b2f20 811 if (ecs_enabled(iommu)) {
03ecc32c
DW
812 if (devfn >= 0x80) {
813 devfn -= 0x80;
814 entry = &root->hi;
815 }
816 devfn *= 2;
817 }
03ecc32c
DW
818 if (*entry & 1)
819 context = phys_to_virt(*entry & VTD_PAGE_MASK);
820 else {
821 unsigned long phy_addr;
822 if (!alloc)
823 return NULL;
824
825 context = alloc_pgtable_page(iommu->node);
826 if (!context)
827 return NULL;
828
829 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
830 phy_addr = virt_to_phys((void *)context);
831 *entry = phy_addr | 1;
832 __iommu_flush_cache(iommu, entry, sizeof(*entry));
833 }
834 return &context[devfn];
835}
836
4ed6a540
DW
837static int iommu_dummy(struct device *dev)
838{
839 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
840}
841
156baca8 842static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
c7151a8d
WH
843{
844 struct dmar_drhd_unit *drhd = NULL;
b683b230 845 struct intel_iommu *iommu;
156baca8
DW
846 struct device *tmp;
847 struct pci_dev *ptmp, *pdev = NULL;
aa4d066a 848 u16 segment = 0;
c7151a8d
WH
849 int i;
850
4ed6a540
DW
851 if (iommu_dummy(dev))
852 return NULL;
853
156baca8
DW
854 if (dev_is_pci(dev)) {
855 pdev = to_pci_dev(dev);
856 segment = pci_domain_nr(pdev->bus);
ca5b74d2 857 } else if (has_acpi_companion(dev))
156baca8
DW
858 dev = &ACPI_COMPANION(dev)->dev;
859
0e242612 860 rcu_read_lock();
b683b230 861 for_each_active_iommu(iommu, drhd) {
156baca8 862 if (pdev && segment != drhd->segment)
276dbf99 863 continue;
c7151a8d 864
b683b230 865 for_each_active_dev_scope(drhd->devices,
156baca8
DW
866 drhd->devices_cnt, i, tmp) {
867 if (tmp == dev) {
868 *bus = drhd->devices[i].bus;
869 *devfn = drhd->devices[i].devfn;
b683b230 870 goto out;
156baca8
DW
871 }
872
873 if (!pdev || !dev_is_pci(tmp))
874 continue;
875
876 ptmp = to_pci_dev(tmp);
877 if (ptmp->subordinate &&
878 ptmp->subordinate->number <= pdev->bus->number &&
879 ptmp->subordinate->busn_res.end >= pdev->bus->number)
880 goto got_pdev;
924b6231 881 }
c7151a8d 882
156baca8
DW
883 if (pdev && drhd->include_all) {
884 got_pdev:
885 *bus = pdev->bus->number;
886 *devfn = pdev->devfn;
b683b230 887 goto out;
156baca8 888 }
c7151a8d 889 }
b683b230 890 iommu = NULL;
156baca8 891 out:
0e242612 892 rcu_read_unlock();
c7151a8d 893
b683b230 894 return iommu;
c7151a8d
WH
895}
896
5331fe6f
WH
897static void domain_flush_cache(struct dmar_domain *domain,
898 void *addr, int size)
899{
900 if (!domain->iommu_coherency)
901 clflush_cache_range(addr, size);
902}
903
ba395927
KA
904static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
905{
ba395927 906 struct context_entry *context;
03ecc32c 907 int ret = 0;
ba395927
KA
908 unsigned long flags;
909
910 spin_lock_irqsave(&iommu->lock, flags);
03ecc32c
DW
911 context = iommu_context_addr(iommu, bus, devfn, 0);
912 if (context)
913 ret = context_present(context);
ba395927
KA
914 spin_unlock_irqrestore(&iommu->lock, flags);
915 return ret;
916}
917
918static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
919{
ba395927
KA
920 struct context_entry *context;
921 unsigned long flags;
922
923 spin_lock_irqsave(&iommu->lock, flags);
03ecc32c 924 context = iommu_context_addr(iommu, bus, devfn, 0);
ba395927 925 if (context) {
03ecc32c
DW
926 context_clear_entry(context);
927 __iommu_flush_cache(iommu, context, sizeof(*context));
ba395927
KA
928 }
929 spin_unlock_irqrestore(&iommu->lock, flags);
930}
931
932static void free_context_table(struct intel_iommu *iommu)
933{
ba395927
KA
934 int i;
935 unsigned long flags;
936 struct context_entry *context;
937
938 spin_lock_irqsave(&iommu->lock, flags);
939 if (!iommu->root_entry) {
940 goto out;
941 }
942 for (i = 0; i < ROOT_ENTRY_NR; i++) {
03ecc32c 943 context = iommu_context_addr(iommu, i, 0, 0);
ba395927
KA
944 if (context)
945 free_pgtable_page(context);
03ecc32c 946
c83b2f20 947 if (!ecs_enabled(iommu))
03ecc32c
DW
948 continue;
949
950 context = iommu_context_addr(iommu, i, 0x80, 0);
951 if (context)
952 free_pgtable_page(context);
953
ba395927
KA
954 }
955 free_pgtable_page(iommu->root_entry);
956 iommu->root_entry = NULL;
957out:
958 spin_unlock_irqrestore(&iommu->lock, flags);
959}
960
b026fd28 961static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
5cf0a76f 962 unsigned long pfn, int *target_level)
ba395927 963{
ba395927
KA
964 struct dma_pte *parent, *pte = NULL;
965 int level = agaw_to_level(domain->agaw);
4399c8bf 966 int offset;
ba395927
KA
967
968 BUG_ON(!domain->pgd);
f9423606 969
162d1b10 970 if (!domain_pfn_supported(domain, pfn))
f9423606
JS
971 /* Address beyond IOMMU's addressing capabilities. */
972 return NULL;
973
ba395927
KA
974 parent = domain->pgd;
975
5cf0a76f 976 while (1) {
ba395927
KA
977 void *tmp_page;
978
b026fd28 979 offset = pfn_level_offset(pfn, level);
ba395927 980 pte = &parent[offset];
5cf0a76f 981 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
6dd9a7c7 982 break;
5cf0a76f 983 if (level == *target_level)
ba395927
KA
984 break;
985
19c239ce 986 if (!dma_pte_present(pte)) {
c85994e4
DW
987 uint64_t pteval;
988
4c923d47 989 tmp_page = alloc_pgtable_page(domain->nid);
ba395927 990
206a73c1 991 if (!tmp_page)
ba395927 992 return NULL;
206a73c1 993
c85994e4 994 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
64de5af0 995 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
effad4b5 996 if (cmpxchg64(&pte->val, 0ULL, pteval))
c85994e4
DW
997 /* Someone else set it while we were thinking; use theirs. */
998 free_pgtable_page(tmp_page);
effad4b5 999 else
c85994e4 1000 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927 1001 }
5cf0a76f
DW
1002 if (level == 1)
1003 break;
1004
19c239ce 1005 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
1006 level--;
1007 }
1008
5cf0a76f
DW
1009 if (!*target_level)
1010 *target_level = level;
1011
ba395927
KA
1012 return pte;
1013}
1014
6dd9a7c7 1015
ba395927 1016/* return address's pte at specific level */
90dcfb5e
DW
1017static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1018 unsigned long pfn,
6dd9a7c7 1019 int level, int *large_page)
ba395927
KA
1020{
1021 struct dma_pte *parent, *pte = NULL;
1022 int total = agaw_to_level(domain->agaw);
1023 int offset;
1024
1025 parent = domain->pgd;
1026 while (level <= total) {
90dcfb5e 1027 offset = pfn_level_offset(pfn, total);
ba395927
KA
1028 pte = &parent[offset];
1029 if (level == total)
1030 return pte;
1031
6dd9a7c7
YS
1032 if (!dma_pte_present(pte)) {
1033 *large_page = total;
ba395927 1034 break;
6dd9a7c7
YS
1035 }
1036
e16922af 1037 if (dma_pte_superpage(pte)) {
6dd9a7c7
YS
1038 *large_page = total;
1039 return pte;
1040 }
1041
19c239ce 1042 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
1043 total--;
1044 }
1045 return NULL;
1046}
1047
ba395927 1048/* clear last level pte, a tlb flush should be followed */
5cf0a76f 1049static void dma_pte_clear_range(struct dmar_domain *domain,
595badf5
DW
1050 unsigned long start_pfn,
1051 unsigned long last_pfn)
ba395927 1052{
6dd9a7c7 1053 unsigned int large_page = 1;
310a5ab9 1054 struct dma_pte *first_pte, *pte;
66eae846 1055
162d1b10
JL
1056 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1057 BUG_ON(!domain_pfn_supported(domain, last_pfn));
59c36286 1058 BUG_ON(start_pfn > last_pfn);
ba395927 1059
04b18e65 1060 /* we don't need lock here; nobody else touches the iova range */
59c36286 1061 do {
6dd9a7c7
YS
1062 large_page = 1;
1063 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
310a5ab9 1064 if (!pte) {
6dd9a7c7 1065 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
310a5ab9
DW
1066 continue;
1067 }
6dd9a7c7 1068 do {
310a5ab9 1069 dma_clear_pte(pte);
6dd9a7c7 1070 start_pfn += lvl_to_nr_pages(large_page);
310a5ab9 1071 pte++;
75e6bf96
DW
1072 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1073
310a5ab9
DW
1074 domain_flush_cache(domain, first_pte,
1075 (void *)pte - (void *)first_pte);
59c36286
DW
1076
1077 } while (start_pfn && start_pfn <= last_pfn);
ba395927
KA
1078}
1079
3269ee0b
AW
1080static void dma_pte_free_level(struct dmar_domain *domain, int level,
1081 struct dma_pte *pte, unsigned long pfn,
1082 unsigned long start_pfn, unsigned long last_pfn)
1083{
1084 pfn = max(start_pfn, pfn);
1085 pte = &pte[pfn_level_offset(pfn, level)];
1086
1087 do {
1088 unsigned long level_pfn;
1089 struct dma_pte *level_pte;
1090
1091 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1092 goto next;
1093
1094 level_pfn = pfn & level_mask(level - 1);
1095 level_pte = phys_to_virt(dma_pte_addr(pte));
1096
1097 if (level > 2)
1098 dma_pte_free_level(domain, level - 1, level_pte,
1099 level_pfn, start_pfn, last_pfn);
1100
1101 /* If range covers entire pagetable, free it */
1102 if (!(start_pfn > level_pfn ||
08336fd2 1103 last_pfn < level_pfn + level_size(level) - 1)) {
3269ee0b
AW
1104 dma_clear_pte(pte);
1105 domain_flush_cache(domain, pte, sizeof(*pte));
1106 free_pgtable_page(level_pte);
1107 }
1108next:
1109 pfn += level_size(level);
1110 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1111}
1112
ba395927
KA
1113/* free page table pages. last level pte should already be cleared */
1114static void dma_pte_free_pagetable(struct dmar_domain *domain,
d794dc9b
DW
1115 unsigned long start_pfn,
1116 unsigned long last_pfn)
ba395927 1117{
162d1b10
JL
1118 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1119 BUG_ON(!domain_pfn_supported(domain, last_pfn));
59c36286 1120 BUG_ON(start_pfn > last_pfn);
ba395927 1121
d41a4adb
JL
1122 dma_pte_clear_range(domain, start_pfn, last_pfn);
1123
f3a0a52f 1124 /* We don't need lock here; nobody else touches the iova range */
3269ee0b
AW
1125 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1126 domain->pgd, 0, start_pfn, last_pfn);
6660c63a 1127
ba395927 1128 /* free pgd */
d794dc9b 1129 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
ba395927
KA
1130 free_pgtable_page(domain->pgd);
1131 domain->pgd = NULL;
1132 }
1133}
1134
ea8ea460
DW
1135/* When a page at a given level is being unlinked from its parent, we don't
1136 need to *modify* it at all. All we need to do is make a list of all the
1137 pages which can be freed just as soon as we've flushed the IOTLB and we
1138 know the hardware page-walk will no longer touch them.
1139 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1140 be freed. */
1141static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1142 int level, struct dma_pte *pte,
1143 struct page *freelist)
1144{
1145 struct page *pg;
1146
1147 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1148 pg->freelist = freelist;
1149 freelist = pg;
1150
1151 if (level == 1)
1152 return freelist;
1153
adeb2590
JL
1154 pte = page_address(pg);
1155 do {
ea8ea460
DW
1156 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1157 freelist = dma_pte_list_pagetables(domain, level - 1,
1158 pte, freelist);
adeb2590
JL
1159 pte++;
1160 } while (!first_pte_in_page(pte));
ea8ea460
DW
1161
1162 return freelist;
1163}
1164
1165static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1166 struct dma_pte *pte, unsigned long pfn,
1167 unsigned long start_pfn,
1168 unsigned long last_pfn,
1169 struct page *freelist)
1170{
1171 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1172
1173 pfn = max(start_pfn, pfn);
1174 pte = &pte[pfn_level_offset(pfn, level)];
1175
1176 do {
1177 unsigned long level_pfn;
1178
1179 if (!dma_pte_present(pte))
1180 goto next;
1181
1182 level_pfn = pfn & level_mask(level);
1183
1184 /* If range covers entire pagetable, free it */
1185 if (start_pfn <= level_pfn &&
1186 last_pfn >= level_pfn + level_size(level) - 1) {
1187 /* These suborbinate page tables are going away entirely. Don't
1188 bother to clear them; we're just going to *free* them. */
1189 if (level > 1 && !dma_pte_superpage(pte))
1190 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1191
1192 dma_clear_pte(pte);
1193 if (!first_pte)
1194 first_pte = pte;
1195 last_pte = pte;
1196 } else if (level > 1) {
1197 /* Recurse down into a level that isn't *entirely* obsolete */
1198 freelist = dma_pte_clear_level(domain, level - 1,
1199 phys_to_virt(dma_pte_addr(pte)),
1200 level_pfn, start_pfn, last_pfn,
1201 freelist);
1202 }
1203next:
1204 pfn += level_size(level);
1205 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1206
1207 if (first_pte)
1208 domain_flush_cache(domain, first_pte,
1209 (void *)++last_pte - (void *)first_pte);
1210
1211 return freelist;
1212}
1213
1214/* We can't just free the pages because the IOMMU may still be walking
1215 the page tables, and may have cached the intermediate levels. The
1216 pages can only be freed after the IOTLB flush has been done. */
b690420a
JR
1217static struct page *domain_unmap(struct dmar_domain *domain,
1218 unsigned long start_pfn,
1219 unsigned long last_pfn)
ea8ea460 1220{
ea8ea460
DW
1221 struct page *freelist = NULL;
1222
162d1b10
JL
1223 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1224 BUG_ON(!domain_pfn_supported(domain, last_pfn));
ea8ea460
DW
1225 BUG_ON(start_pfn > last_pfn);
1226
1227 /* we don't need lock here; nobody else touches the iova range */
1228 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1229 domain->pgd, 0, start_pfn, last_pfn, NULL);
1230
1231 /* free pgd */
1232 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1233 struct page *pgd_page = virt_to_page(domain->pgd);
1234 pgd_page->freelist = freelist;
1235 freelist = pgd_page;
1236
1237 domain->pgd = NULL;
1238 }
1239
1240 return freelist;
1241}
1242
b690420a 1243static void dma_free_pagelist(struct page *freelist)
ea8ea460
DW
1244{
1245 struct page *pg;
1246
1247 while ((pg = freelist)) {
1248 freelist = pg->freelist;
1249 free_pgtable_page(page_address(pg));
1250 }
1251}
1252
ba395927
KA
1253/* iommu handling */
1254static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1255{
1256 struct root_entry *root;
1257 unsigned long flags;
1258
4c923d47 1259 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
ffebeb46 1260 if (!root) {
9f10e5bf 1261 pr_err("Allocating root entry for %s failed\n",
ffebeb46 1262 iommu->name);
ba395927 1263 return -ENOMEM;
ffebeb46 1264 }
ba395927 1265
5b6985ce 1266 __iommu_flush_cache(iommu, root, ROOT_SIZE);
ba395927
KA
1267
1268 spin_lock_irqsave(&iommu->lock, flags);
1269 iommu->root_entry = root;
1270 spin_unlock_irqrestore(&iommu->lock, flags);
1271
1272 return 0;
1273}
1274
ba395927
KA
1275static void iommu_set_root_entry(struct intel_iommu *iommu)
1276{
03ecc32c 1277 u64 addr;
c416daa9 1278 u32 sts;
ba395927
KA
1279 unsigned long flag;
1280
03ecc32c 1281 addr = virt_to_phys(iommu->root_entry);
c83b2f20 1282 if (ecs_enabled(iommu))
03ecc32c 1283 addr |= DMA_RTADDR_RTT;
ba395927 1284
1f5b3c3f 1285 raw_spin_lock_irqsave(&iommu->register_lock, flag);
03ecc32c 1286 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
ba395927 1287
c416daa9 1288 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1289
1290 /* Make sure hardware complete it */
1291 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1292 readl, (sts & DMA_GSTS_RTPS), sts);
ba395927 1293
1f5b3c3f 1294 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1295}
1296
1297static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1298{
1299 u32 val;
1300 unsigned long flag;
1301
9af88143 1302 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
ba395927 1303 return;
ba395927 1304
1f5b3c3f 1305 raw_spin_lock_irqsave(&iommu->register_lock, flag);
462b60f6 1306 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1307
1308 /* Make sure hardware complete it */
1309 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1310 readl, (!(val & DMA_GSTS_WBFS)), val);
ba395927 1311
1f5b3c3f 1312 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1313}
1314
1315/* return value determine if we need a write buffer flush */
4c25a2c1
DW
1316static void __iommu_flush_context(struct intel_iommu *iommu,
1317 u16 did, u16 source_id, u8 function_mask,
1318 u64 type)
ba395927
KA
1319{
1320 u64 val = 0;
1321 unsigned long flag;
1322
ba395927
KA
1323 switch (type) {
1324 case DMA_CCMD_GLOBAL_INVL:
1325 val = DMA_CCMD_GLOBAL_INVL;
1326 break;
1327 case DMA_CCMD_DOMAIN_INVL:
1328 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1329 break;
1330 case DMA_CCMD_DEVICE_INVL:
1331 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1332 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1333 break;
1334 default:
1335 BUG();
1336 }
1337 val |= DMA_CCMD_ICC;
1338
1f5b3c3f 1339 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1340 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1341
1342 /* Make sure hardware complete it */
1343 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1344 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1345
1f5b3c3f 1346 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1347}
1348
ba395927 1349/* return value determine if we need a write buffer flush */
1f0ef2aa
DW
1350static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1351 u64 addr, unsigned int size_order, u64 type)
ba395927
KA
1352{
1353 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1354 u64 val = 0, val_iva = 0;
1355 unsigned long flag;
1356
ba395927
KA
1357 switch (type) {
1358 case DMA_TLB_GLOBAL_FLUSH:
1359 /* global flush doesn't need set IVA_REG */
1360 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1361 break;
1362 case DMA_TLB_DSI_FLUSH:
1363 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1364 break;
1365 case DMA_TLB_PSI_FLUSH:
1366 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
ea8ea460 1367 /* IH bit is passed in as part of address */
ba395927
KA
1368 val_iva = size_order | addr;
1369 break;
1370 default:
1371 BUG();
1372 }
1373 /* Note: set drain read/write */
1374#if 0
1375 /*
1376 * This is probably to be super secure.. Looks like we can
1377 * ignore it without any impact.
1378 */
1379 if (cap_read_drain(iommu->cap))
1380 val |= DMA_TLB_READ_DRAIN;
1381#endif
1382 if (cap_write_drain(iommu->cap))
1383 val |= DMA_TLB_WRITE_DRAIN;
1384
1f5b3c3f 1385 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1386 /* Note: Only uses first TLB reg currently */
1387 if (val_iva)
1388 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1389 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1390
1391 /* Make sure hardware complete it */
1392 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1393 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1394
1f5b3c3f 1395 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1396
1397 /* check IOTLB invalidation granularity */
1398 if (DMA_TLB_IAIG(val) == 0)
9f10e5bf 1399 pr_err("Flush IOTLB failed\n");
ba395927 1400 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
9f10e5bf 1401 pr_debug("TLB flush request %Lx, actual %Lx\n",
5b6985ce
FY
1402 (unsigned long long)DMA_TLB_IIRG(type),
1403 (unsigned long long)DMA_TLB_IAIG(val));
ba395927
KA
1404}
1405
64ae892b
DW
1406static struct device_domain_info *
1407iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1408 u8 bus, u8 devfn)
93a23a72 1409{
2f119c78 1410 bool found = false;
93a23a72 1411 struct device_domain_info *info;
0bcb3e28 1412 struct pci_dev *pdev;
93a23a72 1413
55d94043
JR
1414 assert_spin_locked(&device_domain_lock);
1415
93a23a72
YZ
1416 if (!ecap_dev_iotlb_support(iommu->ecap))
1417 return NULL;
1418
1419 if (!iommu->qi)
1420 return NULL;
1421
93a23a72 1422 list_for_each_entry(info, &domain->devices, link)
c3b497c6
JL
1423 if (info->iommu == iommu && info->bus == bus &&
1424 info->devfn == devfn) {
2f119c78 1425 found = true;
93a23a72
YZ
1426 break;
1427 }
93a23a72 1428
0bcb3e28 1429 if (!found || !info->dev || !dev_is_pci(info->dev))
93a23a72
YZ
1430 return NULL;
1431
0bcb3e28
DW
1432 pdev = to_pci_dev(info->dev);
1433
1434 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
93a23a72
YZ
1435 return NULL;
1436
0bcb3e28 1437 if (!dmar_find_matched_atsr_unit(pdev))
93a23a72
YZ
1438 return NULL;
1439
93a23a72
YZ
1440 return info;
1441}
1442
1443static void iommu_enable_dev_iotlb(struct device_domain_info *info)
ba395927 1444{
fb0cc3aa
BH
1445 struct pci_dev *pdev;
1446
0bcb3e28 1447 if (!info || !dev_is_pci(info->dev))
93a23a72
YZ
1448 return;
1449
fb0cc3aa
BH
1450 pdev = to_pci_dev(info->dev);
1451 if (pci_enable_ats(pdev, VTD_PAGE_SHIFT))
1452 return;
1453
1454 info->ats.enabled = 1;
1455 info->ats.qdep = pci_ats_queue_depth(pdev);
93a23a72
YZ
1456}
1457
1458static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1459{
fb0cc3aa 1460 if (!info->ats.enabled)
93a23a72
YZ
1461 return;
1462
0bcb3e28 1463 pci_disable_ats(to_pci_dev(info->dev));
fb0cc3aa 1464 info->ats.enabled = 0;
93a23a72
YZ
1465}
1466
1467static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1468 u64 addr, unsigned mask)
1469{
1470 u16 sid, qdep;
1471 unsigned long flags;
1472 struct device_domain_info *info;
1473
1474 spin_lock_irqsave(&device_domain_lock, flags);
1475 list_for_each_entry(info, &domain->devices, link) {
fb0cc3aa 1476 if (!info->ats.enabled)
93a23a72
YZ
1477 continue;
1478
1479 sid = info->bus << 8 | info->devfn;
fb0cc3aa 1480 qdep = info->ats.qdep;
93a23a72
YZ
1481 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1482 }
1483 spin_unlock_irqrestore(&device_domain_lock, flags);
1484}
1485
a1ddcbe9
JR
1486static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1487 struct dmar_domain *domain,
1488 unsigned long pfn, unsigned int pages,
1489 int ih, int map)
ba395927 1490{
9dd2fe89 1491 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
03d6a246 1492 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
a1ddcbe9 1493 u16 did = domain->iommu_did[iommu->seq_id];
ba395927 1494
ba395927
KA
1495 BUG_ON(pages == 0);
1496
ea8ea460
DW
1497 if (ih)
1498 ih = 1 << 6;
ba395927 1499 /*
9dd2fe89
YZ
1500 * Fallback to domain selective flush if no PSI support or the size is
1501 * too big.
ba395927
KA
1502 * PSI requires page size to be 2 ^ x, and the base address is naturally
1503 * aligned to the size
1504 */
9dd2fe89
YZ
1505 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1506 iommu->flush.flush_iotlb(iommu, did, 0, 0,
1f0ef2aa 1507 DMA_TLB_DSI_FLUSH);
9dd2fe89 1508 else
ea8ea460 1509 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
9dd2fe89 1510 DMA_TLB_PSI_FLUSH);
bf92df30
YZ
1511
1512 /*
82653633
NA
1513 * In caching mode, changes of pages from non-present to present require
1514 * flush. However, device IOTLB doesn't need to be flushed in this case.
bf92df30 1515 */
82653633 1516 if (!cap_caching_mode(iommu->cap) || !map)
9452d5bf
JR
1517 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1518 addr, mask);
ba395927
KA
1519}
1520
f8bab735 1521static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1522{
1523 u32 pmen;
1524 unsigned long flags;
1525
1f5b3c3f 1526 raw_spin_lock_irqsave(&iommu->register_lock, flags);
f8bab735 1527 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1528 pmen &= ~DMA_PMEN_EPM;
1529 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1530
1531 /* wait for the protected region status bit to clear */
1532 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1533 readl, !(pmen & DMA_PMEN_PRS), pmen);
1534
1f5b3c3f 1535 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
f8bab735 1536}
1537
2a41ccee 1538static void iommu_enable_translation(struct intel_iommu *iommu)
ba395927
KA
1539{
1540 u32 sts;
1541 unsigned long flags;
1542
1f5b3c3f 1543 raw_spin_lock_irqsave(&iommu->register_lock, flags);
c416daa9
DW
1544 iommu->gcmd |= DMA_GCMD_TE;
1545 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1546
1547 /* Make sure hardware complete it */
1548 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1549 readl, (sts & DMA_GSTS_TES), sts);
ba395927 1550
1f5b3c3f 1551 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
ba395927
KA
1552}
1553
2a41ccee 1554static void iommu_disable_translation(struct intel_iommu *iommu)
ba395927
KA
1555{
1556 u32 sts;
1557 unsigned long flag;
1558
1f5b3c3f 1559 raw_spin_lock_irqsave(&iommu->register_lock, flag);
ba395927
KA
1560 iommu->gcmd &= ~DMA_GCMD_TE;
1561 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1562
1563 /* Make sure hardware complete it */
1564 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1565 readl, (!(sts & DMA_GSTS_TES)), sts);
ba395927 1566
1f5b3c3f 1567 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
1568}
1569
3460a6d9 1570
ba395927
KA
1571static int iommu_init_domains(struct intel_iommu *iommu)
1572{
8bf47816
JR
1573 u32 ndomains, nlongs;
1574 size_t size;
ba395927
KA
1575
1576 ndomains = cap_ndoms(iommu->cap);
8bf47816 1577 pr_debug("%s: Number of Domains supported <%d>\n",
9f10e5bf 1578 iommu->name, ndomains);
ba395927
KA
1579 nlongs = BITS_TO_LONGS(ndomains);
1580
94a91b50
DD
1581 spin_lock_init(&iommu->lock);
1582
ba395927
KA
1583 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1584 if (!iommu->domain_ids) {
9f10e5bf
JR
1585 pr_err("%s: Allocating domain id array failed\n",
1586 iommu->name);
ba395927
KA
1587 return -ENOMEM;
1588 }
8bf47816
JR
1589
1590 size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
1591 iommu->domains = kzalloc(size, GFP_KERNEL);
1592
1593 if (iommu->domains) {
1594 size = 256 * sizeof(struct dmar_domain *);
1595 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1596 }
1597
1598 if (!iommu->domains || !iommu->domains[0]) {
9f10e5bf
JR
1599 pr_err("%s: Allocating domain array failed\n",
1600 iommu->name);
852bdb04 1601 kfree(iommu->domain_ids);
8bf47816 1602 kfree(iommu->domains);
852bdb04 1603 iommu->domain_ids = NULL;
8bf47816 1604 iommu->domains = NULL;
ba395927
KA
1605 return -ENOMEM;
1606 }
1607
8bf47816
JR
1608
1609
ba395927 1610 /*
c0e8a6c8
JR
1611 * If Caching mode is set, then invalid translations are tagged
1612 * with domain-id 0, hence we need to pre-allocate it. We also
1613 * use domain-id 0 as a marker for non-allocated domain-id, so
1614 * make sure it is not used for a real domain.
ba395927 1615 */
c0e8a6c8
JR
1616 set_bit(0, iommu->domain_ids);
1617
ba395927
KA
1618 return 0;
1619}
ba395927 1620
ffebeb46 1621static void disable_dmar_iommu(struct intel_iommu *iommu)
ba395927 1622{
29a27719 1623 struct device_domain_info *info, *tmp;
55d94043 1624 unsigned long flags;
ba395927 1625
29a27719
JR
1626 if (!iommu->domains || !iommu->domain_ids)
1627 return;
a4eaa86c 1628
55d94043 1629 spin_lock_irqsave(&device_domain_lock, flags);
29a27719
JR
1630 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1631 struct dmar_domain *domain;
1632
1633 if (info->iommu != iommu)
1634 continue;
1635
1636 if (!info->dev || !info->domain)
1637 continue;
1638
1639 domain = info->domain;
1640
e6de0f8d 1641 dmar_remove_one_dev_info(domain, info->dev);
29a27719
JR
1642
1643 if (!domain_type_is_vm_or_si(domain))
1644 domain_exit(domain);
ba395927 1645 }
55d94043 1646 spin_unlock_irqrestore(&device_domain_lock, flags);
ba395927
KA
1647
1648 if (iommu->gcmd & DMA_GCMD_TE)
1649 iommu_disable_translation(iommu);
ffebeb46 1650}
ba395927 1651
ffebeb46
JL
1652static void free_dmar_iommu(struct intel_iommu *iommu)
1653{
1654 if ((iommu->domains) && (iommu->domain_ids)) {
8bf47816
JR
1655 int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
1656 int i;
1657
1658 for (i = 0; i < elems; i++)
1659 kfree(iommu->domains[i]);
ffebeb46
JL
1660 kfree(iommu->domains);
1661 kfree(iommu->domain_ids);
1662 iommu->domains = NULL;
1663 iommu->domain_ids = NULL;
1664 }
ba395927 1665
d9630fe9
WH
1666 g_iommus[iommu->seq_id] = NULL;
1667
ba395927
KA
1668 /* free context mapping */
1669 free_context_table(iommu);
ba395927
KA
1670}
1671
ab8dfe25 1672static struct dmar_domain *alloc_domain(int flags)
ba395927 1673{
ba395927 1674 struct dmar_domain *domain;
ba395927
KA
1675
1676 domain = alloc_domain_mem();
1677 if (!domain)
1678 return NULL;
1679
ab8dfe25 1680 memset(domain, 0, sizeof(*domain));
4c923d47 1681 domain->nid = -1;
ab8dfe25 1682 domain->flags = flags;
92d03cc8 1683 INIT_LIST_HEAD(&domain->devices);
2c2e2c38
FY
1684
1685 return domain;
1686}
1687
d160aca5
JR
1688/* Must be called with iommu->lock */
1689static int domain_attach_iommu(struct dmar_domain *domain,
fb170fb4
JL
1690 struct intel_iommu *iommu)
1691{
44bde614 1692 unsigned long ndomains;
55d94043 1693 int num;
44bde614 1694
55d94043 1695 assert_spin_locked(&device_domain_lock);
d160aca5 1696 assert_spin_locked(&iommu->lock);
ba395927 1697
29a27719
JR
1698 domain->iommu_refcnt[iommu->seq_id] += 1;
1699 domain->iommu_count += 1;
1700 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
fb170fb4 1701 ndomains = cap_ndoms(iommu->cap);
d160aca5
JR
1702 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1703
1704 if (num >= ndomains) {
1705 pr_err("%s: No free domain ids\n", iommu->name);
1706 domain->iommu_refcnt[iommu->seq_id] -= 1;
1707 domain->iommu_count -= 1;
55d94043 1708 return -ENOSPC;
2c2e2c38 1709 }
ba395927 1710
d160aca5
JR
1711 set_bit(num, iommu->domain_ids);
1712 set_iommu_domain(iommu, num, domain);
1713
1714 domain->iommu_did[iommu->seq_id] = num;
1715 domain->nid = iommu->node;
fb170fb4 1716
fb170fb4
JL
1717 domain_update_iommu_cap(domain);
1718 }
d160aca5 1719
55d94043 1720 return 0;
fb170fb4
JL
1721}
1722
1723static int domain_detach_iommu(struct dmar_domain *domain,
1724 struct intel_iommu *iommu)
1725{
d160aca5 1726 int num, count = INT_MAX;
d160aca5 1727
55d94043 1728 assert_spin_locked(&device_domain_lock);
d160aca5 1729 assert_spin_locked(&iommu->lock);
fb170fb4 1730
29a27719
JR
1731 domain->iommu_refcnt[iommu->seq_id] -= 1;
1732 count = --domain->iommu_count;
1733 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
d160aca5
JR
1734 num = domain->iommu_did[iommu->seq_id];
1735 clear_bit(num, iommu->domain_ids);
1736 set_iommu_domain(iommu, num, NULL);
fb170fb4 1737
fb170fb4 1738 domain_update_iommu_cap(domain);
c0e8a6c8 1739 domain->iommu_did[iommu->seq_id] = 0;
fb170fb4 1740 }
fb170fb4
JL
1741
1742 return count;
1743}
1744
ba395927 1745static struct iova_domain reserved_iova_list;
8a443df4 1746static struct lock_class_key reserved_rbtree_key;
ba395927 1747
51a63e67 1748static int dmar_init_reserved_ranges(void)
ba395927
KA
1749{
1750 struct pci_dev *pdev = NULL;
1751 struct iova *iova;
1752 int i;
ba395927 1753
0fb5fe87
RM
1754 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1755 DMA_32BIT_PFN);
ba395927 1756
8a443df4
MG
1757 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1758 &reserved_rbtree_key);
1759
ba395927
KA
1760 /* IOAPIC ranges shouldn't be accessed by DMA */
1761 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1762 IOVA_PFN(IOAPIC_RANGE_END));
51a63e67 1763 if (!iova) {
9f10e5bf 1764 pr_err("Reserve IOAPIC range failed\n");
51a63e67
JC
1765 return -ENODEV;
1766 }
ba395927
KA
1767
1768 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1769 for_each_pci_dev(pdev) {
1770 struct resource *r;
1771
1772 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1773 r = &pdev->resource[i];
1774 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1775 continue;
1a4a4551
DW
1776 iova = reserve_iova(&reserved_iova_list,
1777 IOVA_PFN(r->start),
1778 IOVA_PFN(r->end));
51a63e67 1779 if (!iova) {
9f10e5bf 1780 pr_err("Reserve iova failed\n");
51a63e67
JC
1781 return -ENODEV;
1782 }
ba395927
KA
1783 }
1784 }
51a63e67 1785 return 0;
ba395927
KA
1786}
1787
1788static void domain_reserve_special_ranges(struct dmar_domain *domain)
1789{
1790 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1791}
1792
1793static inline int guestwidth_to_adjustwidth(int gaw)
1794{
1795 int agaw;
1796 int r = (gaw - 12) % 9;
1797
1798 if (r == 0)
1799 agaw = gaw;
1800 else
1801 agaw = gaw + 9 - r;
1802 if (agaw > 64)
1803 agaw = 64;
1804 return agaw;
1805}
1806
dc534b25
JR
1807static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1808 int guest_width)
ba395927 1809{
ba395927
KA
1810 int adjust_width, agaw;
1811 unsigned long sagaw;
1812
0fb5fe87
RM
1813 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1814 DMA_32BIT_PFN);
ba395927
KA
1815 domain_reserve_special_ranges(domain);
1816
1817 /* calculate AGAW */
ba395927
KA
1818 if (guest_width > cap_mgaw(iommu->cap))
1819 guest_width = cap_mgaw(iommu->cap);
1820 domain->gaw = guest_width;
1821 adjust_width = guestwidth_to_adjustwidth(guest_width);
1822 agaw = width_to_agaw(adjust_width);
1823 sagaw = cap_sagaw(iommu->cap);
1824 if (!test_bit(agaw, &sagaw)) {
1825 /* hardware doesn't support it, choose a bigger one */
9f10e5bf 1826 pr_debug("Hardware doesn't support agaw %d\n", agaw);
ba395927
KA
1827 agaw = find_next_bit(&sagaw, 5, agaw);
1828 if (agaw >= 5)
1829 return -ENODEV;
1830 }
1831 domain->agaw = agaw;
ba395927 1832
8e604097
WH
1833 if (ecap_coherent(iommu->ecap))
1834 domain->iommu_coherency = 1;
1835 else
1836 domain->iommu_coherency = 0;
1837
58c610bd
SY
1838 if (ecap_sc_support(iommu->ecap))
1839 domain->iommu_snooping = 1;
1840 else
1841 domain->iommu_snooping = 0;
1842
214e39aa
DW
1843 if (intel_iommu_superpage)
1844 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1845 else
1846 domain->iommu_superpage = 0;
1847
4c923d47 1848 domain->nid = iommu->node;
c7151a8d 1849
ba395927 1850 /* always allocate the top pgd */
4c923d47 1851 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
ba395927
KA
1852 if (!domain->pgd)
1853 return -ENOMEM;
5b6985ce 1854 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
ba395927
KA
1855 return 0;
1856}
1857
1858static void domain_exit(struct dmar_domain *domain)
1859{
ea8ea460 1860 struct page *freelist = NULL;
ba395927
KA
1861
1862 /* Domain 0 is reserved, so dont process it */
1863 if (!domain)
1864 return;
1865
7b668357
AW
1866 /* Flush any lazy unmaps that may reference this domain */
1867 if (!intel_iommu_strict)
1868 flush_unmaps_timeout(0);
1869
d160aca5
JR
1870 /* Remove associated devices and clear attached or cached domains */
1871 rcu_read_lock();
ba395927 1872 domain_remove_dev_info(domain);
d160aca5 1873 rcu_read_unlock();
92d03cc8 1874
ba395927
KA
1875 /* destroy iovas */
1876 put_iova_domain(&domain->iovad);
ba395927 1877
ea8ea460 1878 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
ba395927 1879
ea8ea460
DW
1880 dma_free_pagelist(freelist);
1881
ba395927
KA
1882 free_domain_mem(domain);
1883}
1884
64ae892b
DW
1885static int domain_context_mapping_one(struct dmar_domain *domain,
1886 struct intel_iommu *iommu,
28ccce0d 1887 u8 bus, u8 devfn)
ba395927 1888{
c6c2cebd 1889 u16 did = domain->iommu_did[iommu->seq_id];
28ccce0d
JR
1890 int translation = CONTEXT_TT_MULTI_LEVEL;
1891 struct device_domain_info *info = NULL;
ba395927 1892 struct context_entry *context;
ba395927 1893 unsigned long flags;
ea6606b0 1894 struct dma_pte *pgd;
55d94043 1895 int ret, agaw;
28ccce0d 1896
c6c2cebd
JR
1897 WARN_ON(did == 0);
1898
28ccce0d
JR
1899 if (hw_pass_through && domain_type_is_si(domain))
1900 translation = CONTEXT_TT_PASS_THROUGH;
ba395927
KA
1901
1902 pr_debug("Set context mapping for %02x:%02x.%d\n",
1903 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
4ed0d3e6 1904
ba395927 1905 BUG_ON(!domain->pgd);
5331fe6f 1906
55d94043
JR
1907 spin_lock_irqsave(&device_domain_lock, flags);
1908 spin_lock(&iommu->lock);
1909
1910 ret = -ENOMEM;
03ecc32c 1911 context = iommu_context_addr(iommu, bus, devfn, 1);
ba395927 1912 if (!context)
55d94043 1913 goto out_unlock;
ba395927 1914
55d94043
JR
1915 ret = 0;
1916 if (context_present(context))
1917 goto out_unlock;
cf484d0e 1918
ea6606b0
WH
1919 pgd = domain->pgd;
1920
de24e553 1921 context_clear_entry(context);
c6c2cebd 1922 context_set_domain_id(context, did);
ea6606b0 1923
de24e553
JR
1924 /*
1925 * Skip top levels of page tables for iommu which has less agaw
1926 * than default. Unnecessary for PT mode.
1927 */
93a23a72 1928 if (translation != CONTEXT_TT_PASS_THROUGH) {
de24e553 1929 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
55d94043 1930 ret = -ENOMEM;
de24e553 1931 pgd = phys_to_virt(dma_pte_addr(pgd));
55d94043
JR
1932 if (!dma_pte_present(pgd))
1933 goto out_unlock;
ea6606b0 1934 }
4ed0d3e6 1935
64ae892b 1936 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
93a23a72
YZ
1937 translation = info ? CONTEXT_TT_DEV_IOTLB :
1938 CONTEXT_TT_MULTI_LEVEL;
de24e553 1939
93a23a72
YZ
1940 context_set_address_root(context, virt_to_phys(pgd));
1941 context_set_address_width(context, iommu->agaw);
de24e553
JR
1942 } else {
1943 /*
1944 * In pass through mode, AW must be programmed to
1945 * indicate the largest AGAW value supported by
1946 * hardware. And ASR is ignored by hardware.
1947 */
1948 context_set_address_width(context, iommu->msagaw);
93a23a72 1949 }
4ed0d3e6
FY
1950
1951 context_set_translation_type(context, translation);
c07e7d21
MM
1952 context_set_fault_enable(context);
1953 context_set_present(context);
5331fe6f 1954 domain_flush_cache(domain, context, sizeof(*context));
ba395927 1955
4c25a2c1
DW
1956 /*
1957 * It's a non-present to present mapping. If hardware doesn't cache
1958 * non-present entry we only need to flush the write-buffer. If the
1959 * _does_ cache non-present entries, then it does so in the special
1960 * domain #0, which we have to flush:
1961 */
1962 if (cap_caching_mode(iommu->cap)) {
1963 iommu->flush.flush_context(iommu, 0,
1964 (((u16)bus) << 8) | devfn,
1965 DMA_CCMD_MASK_NOBIT,
1966 DMA_CCMD_DEVICE_INVL);
c6c2cebd 1967 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
4c25a2c1 1968 } else {
ba395927 1969 iommu_flush_write_buffer(iommu);
4c25a2c1 1970 }
93a23a72 1971 iommu_enable_dev_iotlb(info);
c7151a8d 1972
55d94043
JR
1973 ret = 0;
1974
1975out_unlock:
1976 spin_unlock(&iommu->lock);
1977 spin_unlock_irqrestore(&device_domain_lock, flags);
fb170fb4 1978
ba395927
KA
1979 return 0;
1980}
1981
579305f7
AW
1982struct domain_context_mapping_data {
1983 struct dmar_domain *domain;
1984 struct intel_iommu *iommu;
579305f7
AW
1985};
1986
1987static int domain_context_mapping_cb(struct pci_dev *pdev,
1988 u16 alias, void *opaque)
1989{
1990 struct domain_context_mapping_data *data = opaque;
1991
1992 return domain_context_mapping_one(data->domain, data->iommu,
28ccce0d 1993 PCI_BUS_NUM(alias), alias & 0xff);
579305f7
AW
1994}
1995
ba395927 1996static int
28ccce0d 1997domain_context_mapping(struct dmar_domain *domain, struct device *dev)
ba395927 1998{
64ae892b 1999 struct intel_iommu *iommu;
156baca8 2000 u8 bus, devfn;
579305f7 2001 struct domain_context_mapping_data data;
64ae892b 2002
e1f167f3 2003 iommu = device_to_iommu(dev, &bus, &devfn);
64ae892b
DW
2004 if (!iommu)
2005 return -ENODEV;
ba395927 2006
579305f7 2007 if (!dev_is_pci(dev))
28ccce0d 2008 return domain_context_mapping_one(domain, iommu, bus, devfn);
579305f7
AW
2009
2010 data.domain = domain;
2011 data.iommu = iommu;
579305f7
AW
2012
2013 return pci_for_each_dma_alias(to_pci_dev(dev),
2014 &domain_context_mapping_cb, &data);
2015}
2016
2017static int domain_context_mapped_cb(struct pci_dev *pdev,
2018 u16 alias, void *opaque)
2019{
2020 struct intel_iommu *iommu = opaque;
2021
2022 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
ba395927
KA
2023}
2024
e1f167f3 2025static int domain_context_mapped(struct device *dev)
ba395927 2026{
5331fe6f 2027 struct intel_iommu *iommu;
156baca8 2028 u8 bus, devfn;
5331fe6f 2029
e1f167f3 2030 iommu = device_to_iommu(dev, &bus, &devfn);
5331fe6f
WH
2031 if (!iommu)
2032 return -ENODEV;
ba395927 2033
579305f7
AW
2034 if (!dev_is_pci(dev))
2035 return device_context_mapped(iommu, bus, devfn);
e1f167f3 2036
579305f7
AW
2037 return !pci_for_each_dma_alias(to_pci_dev(dev),
2038 domain_context_mapped_cb, iommu);
ba395927
KA
2039}
2040
f532959b
FY
2041/* Returns a number of VTD pages, but aligned to MM page size */
2042static inline unsigned long aligned_nrpages(unsigned long host_addr,
2043 size_t size)
2044{
2045 host_addr &= ~PAGE_MASK;
2046 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2047}
2048
6dd9a7c7
YS
2049/* Return largest possible superpage level for a given mapping */
2050static inline int hardware_largepage_caps(struct dmar_domain *domain,
2051 unsigned long iov_pfn,
2052 unsigned long phy_pfn,
2053 unsigned long pages)
2054{
2055 int support, level = 1;
2056 unsigned long pfnmerge;
2057
2058 support = domain->iommu_superpage;
2059
2060 /* To use a large page, the virtual *and* physical addresses
2061 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2062 of them will mean we have to use smaller pages. So just
2063 merge them and check both at once. */
2064 pfnmerge = iov_pfn | phy_pfn;
2065
2066 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2067 pages >>= VTD_STRIDE_SHIFT;
2068 if (!pages)
2069 break;
2070 pfnmerge >>= VTD_STRIDE_SHIFT;
2071 level++;
2072 support--;
2073 }
2074 return level;
2075}
2076
9051aa02
DW
2077static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2078 struct scatterlist *sg, unsigned long phys_pfn,
2079 unsigned long nr_pages, int prot)
e1605495
DW
2080{
2081 struct dma_pte *first_pte = NULL, *pte = NULL;
9051aa02 2082 phys_addr_t uninitialized_var(pteval);
cc4f14aa 2083 unsigned long sg_res = 0;
6dd9a7c7
YS
2084 unsigned int largepage_lvl = 0;
2085 unsigned long lvl_pages = 0;
e1605495 2086
162d1b10 2087 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
e1605495
DW
2088
2089 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2090 return -EINVAL;
2091
2092 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2093
cc4f14aa
JL
2094 if (!sg) {
2095 sg_res = nr_pages;
9051aa02
DW
2096 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2097 }
2098
6dd9a7c7 2099 while (nr_pages > 0) {
c85994e4
DW
2100 uint64_t tmp;
2101
e1605495 2102 if (!sg_res) {
f532959b 2103 sg_res = aligned_nrpages(sg->offset, sg->length);
e1605495
DW
2104 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2105 sg->dma_length = sg->length;
db0fa0cb 2106 pteval = (sg_phys(sg) & PAGE_MASK) | prot;
6dd9a7c7 2107 phys_pfn = pteval >> VTD_PAGE_SHIFT;
e1605495 2108 }
6dd9a7c7 2109
e1605495 2110 if (!pte) {
6dd9a7c7
YS
2111 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2112
5cf0a76f 2113 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
e1605495
DW
2114 if (!pte)
2115 return -ENOMEM;
6dd9a7c7 2116 /* It is large page*/
6491d4d0 2117 if (largepage_lvl > 1) {
ba2374fd
CZ
2118 unsigned long nr_superpages, end_pfn;
2119
6dd9a7c7 2120 pteval |= DMA_PTE_LARGE_PAGE;
d41a4adb 2121 lvl_pages = lvl_to_nr_pages(largepage_lvl);
ba2374fd
CZ
2122
2123 nr_superpages = sg_res / lvl_pages;
2124 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2125
d41a4adb
JL
2126 /*
2127 * Ensure that old small page tables are
ba2374fd 2128 * removed to make room for superpage(s).
d41a4adb 2129 */
ba2374fd 2130 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
6491d4d0 2131 } else {
6dd9a7c7 2132 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
6491d4d0 2133 }
6dd9a7c7 2134
e1605495
DW
2135 }
2136 /* We don't need lock here, nobody else
2137 * touches the iova range
2138 */
7766a3fb 2139 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
c85994e4 2140 if (tmp) {
1bf20f0d 2141 static int dumps = 5;
9f10e5bf
JR
2142 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2143 iov_pfn, tmp, (unsigned long long)pteval);
1bf20f0d
DW
2144 if (dumps) {
2145 dumps--;
2146 debug_dma_dump_mappings(NULL);
2147 }
2148 WARN_ON(1);
2149 }
6dd9a7c7
YS
2150
2151 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2152
2153 BUG_ON(nr_pages < lvl_pages);
2154 BUG_ON(sg_res < lvl_pages);
2155
2156 nr_pages -= lvl_pages;
2157 iov_pfn += lvl_pages;
2158 phys_pfn += lvl_pages;
2159 pteval += lvl_pages * VTD_PAGE_SIZE;
2160 sg_res -= lvl_pages;
2161
2162 /* If the next PTE would be the first in a new page, then we
2163 need to flush the cache on the entries we've just written.
2164 And then we'll need to recalculate 'pte', so clear it and
2165 let it get set again in the if (!pte) block above.
2166
2167 If we're done (!nr_pages) we need to flush the cache too.
2168
2169 Also if we've been setting superpages, we may need to
2170 recalculate 'pte' and switch back to smaller pages for the
2171 end of the mapping, if the trailing size is not enough to
2172 use another superpage (i.e. sg_res < lvl_pages). */
e1605495 2173 pte++;
6dd9a7c7
YS
2174 if (!nr_pages || first_pte_in_page(pte) ||
2175 (largepage_lvl > 1 && sg_res < lvl_pages)) {
e1605495
DW
2176 domain_flush_cache(domain, first_pte,
2177 (void *)pte - (void *)first_pte);
2178 pte = NULL;
2179 }
6dd9a7c7
YS
2180
2181 if (!sg_res && nr_pages)
e1605495
DW
2182 sg = sg_next(sg);
2183 }
2184 return 0;
2185}
2186
9051aa02
DW
2187static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2188 struct scatterlist *sg, unsigned long nr_pages,
2189 int prot)
ba395927 2190{
9051aa02
DW
2191 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2192}
6f6a00e4 2193
9051aa02
DW
2194static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2195 unsigned long phys_pfn, unsigned long nr_pages,
2196 int prot)
2197{
2198 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
ba395927
KA
2199}
2200
2452d9db 2201static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
ba395927 2202{
c7151a8d
WH
2203 if (!iommu)
2204 return;
8c11e798
WH
2205
2206 clear_context_table(iommu, bus, devfn);
2207 iommu->flush.flush_context(iommu, 0, 0, 0,
4c25a2c1 2208 DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 2209 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
ba395927
KA
2210}
2211
109b9b04
DW
2212static inline void unlink_domain_info(struct device_domain_info *info)
2213{
2214 assert_spin_locked(&device_domain_lock);
2215 list_del(&info->link);
2216 list_del(&info->global);
2217 if (info->dev)
0bcb3e28 2218 info->dev->archdata.iommu = NULL;
109b9b04
DW
2219}
2220
ba395927
KA
2221static void domain_remove_dev_info(struct dmar_domain *domain)
2222{
3a74ca01 2223 struct device_domain_info *info, *tmp;
fb170fb4 2224 unsigned long flags;
ba395927
KA
2225
2226 spin_lock_irqsave(&device_domain_lock, flags);
76f45fe3 2227 list_for_each_entry_safe(info, tmp, &domain->devices, link)
127c7615 2228 __dmar_remove_one_dev_info(info);
ba395927
KA
2229 spin_unlock_irqrestore(&device_domain_lock, flags);
2230}
2231
2232/*
2233 * find_domain
1525a29a 2234 * Note: we use struct device->archdata.iommu stores the info
ba395927 2235 */
1525a29a 2236static struct dmar_domain *find_domain(struct device *dev)
ba395927
KA
2237{
2238 struct device_domain_info *info;
2239
2240 /* No lock here, assumes no domain exit in normal case */
1525a29a 2241 info = dev->archdata.iommu;
ba395927
KA
2242 if (info)
2243 return info->domain;
2244 return NULL;
2245}
2246
5a8f40e8 2247static inline struct device_domain_info *
745f2586
JL
2248dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2249{
2250 struct device_domain_info *info;
2251
2252 list_for_each_entry(info, &device_domain_list, global)
41e80dca 2253 if (info->iommu->segment == segment && info->bus == bus &&
745f2586 2254 info->devfn == devfn)
5a8f40e8 2255 return info;
745f2586
JL
2256
2257 return NULL;
2258}
2259
5db31569
JR
2260static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2261 int bus, int devfn,
2262 struct device *dev,
2263 struct dmar_domain *domain)
745f2586 2264{
5a8f40e8 2265 struct dmar_domain *found = NULL;
745f2586
JL
2266 struct device_domain_info *info;
2267 unsigned long flags;
d160aca5 2268 int ret;
745f2586
JL
2269
2270 info = alloc_devinfo_mem();
2271 if (!info)
b718cd3d 2272 return NULL;
745f2586 2273
745f2586
JL
2274 info->bus = bus;
2275 info->devfn = devfn;
fb0cc3aa
BH
2276 info->ats.enabled = 0;
2277 info->ats.qdep = 0;
745f2586
JL
2278 info->dev = dev;
2279 info->domain = domain;
5a8f40e8 2280 info->iommu = iommu;
745f2586
JL
2281
2282 spin_lock_irqsave(&device_domain_lock, flags);
2283 if (dev)
0bcb3e28 2284 found = find_domain(dev);
f303e507
JR
2285
2286 if (!found) {
5a8f40e8 2287 struct device_domain_info *info2;
41e80dca 2288 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
f303e507
JR
2289 if (info2) {
2290 found = info2->domain;
2291 info2->dev = dev;
2292 }
5a8f40e8 2293 }
f303e507 2294
745f2586
JL
2295 if (found) {
2296 spin_unlock_irqrestore(&device_domain_lock, flags);
2297 free_devinfo_mem(info);
b718cd3d
DW
2298 /* Caller must free the original domain */
2299 return found;
745f2586
JL
2300 }
2301
d160aca5
JR
2302 spin_lock(&iommu->lock);
2303 ret = domain_attach_iommu(domain, iommu);
2304 spin_unlock(&iommu->lock);
2305
2306 if (ret) {
c6c2cebd
JR
2307 spin_unlock_irqrestore(&device_domain_lock, flags);
2308 return NULL;
2309 }
c6c2cebd 2310
b718cd3d
DW
2311 list_add(&info->link, &domain->devices);
2312 list_add(&info->global, &device_domain_list);
2313 if (dev)
2314 dev->archdata.iommu = info;
2315 spin_unlock_irqrestore(&device_domain_lock, flags);
2316
cc4e2575
JR
2317 if (dev && domain_context_mapping(domain, dev)) {
2318 pr_err("Domain context map for %s failed\n", dev_name(dev));
e6de0f8d 2319 dmar_remove_one_dev_info(domain, dev);
cc4e2575
JR
2320 return NULL;
2321 }
2322
b718cd3d 2323 return domain;
745f2586
JL
2324}
2325
579305f7
AW
2326static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2327{
2328 *(u16 *)opaque = alias;
2329 return 0;
2330}
2331
ba395927 2332/* domain is initialized */
146922ec 2333static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
ba395927 2334{
cc4e2575 2335 struct device_domain_info *info = NULL;
579305f7
AW
2336 struct dmar_domain *domain, *tmp;
2337 struct intel_iommu *iommu;
08a7f456 2338 u16 req_id, dma_alias;
ba395927 2339 unsigned long flags;
aa4d066a 2340 u8 bus, devfn;
ba395927 2341
146922ec 2342 domain = find_domain(dev);
ba395927
KA
2343 if (domain)
2344 return domain;
2345
579305f7
AW
2346 iommu = device_to_iommu(dev, &bus, &devfn);
2347 if (!iommu)
2348 return NULL;
2349
08a7f456
JR
2350 req_id = ((u16)bus << 8) | devfn;
2351
146922ec
DW
2352 if (dev_is_pci(dev)) {
2353 struct pci_dev *pdev = to_pci_dev(dev);
276dbf99 2354
579305f7
AW
2355 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2356
2357 spin_lock_irqsave(&device_domain_lock, flags);
2358 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2359 PCI_BUS_NUM(dma_alias),
2360 dma_alias & 0xff);
2361 if (info) {
2362 iommu = info->iommu;
2363 domain = info->domain;
5a8f40e8 2364 }
579305f7 2365 spin_unlock_irqrestore(&device_domain_lock, flags);
ba395927 2366
579305f7
AW
2367 /* DMA alias already has a domain, uses it */
2368 if (info)
2369 goto found_domain;
2370 }
ba395927 2371
146922ec 2372 /* Allocate and initialize new domain for the device */
ab8dfe25 2373 domain = alloc_domain(0);
745f2586 2374 if (!domain)
579305f7 2375 return NULL;
dc534b25 2376 if (domain_init(domain, iommu, gaw)) {
579305f7
AW
2377 domain_exit(domain);
2378 return NULL;
2c2e2c38 2379 }
ba395927 2380
579305f7 2381 /* register PCI DMA alias device */
08a7f456 2382 if (req_id != dma_alias && dev_is_pci(dev)) {
5db31569
JR
2383 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2384 dma_alias & 0xff, NULL, domain);
579305f7
AW
2385
2386 if (!tmp || tmp != domain) {
2387 domain_exit(domain);
2388 domain = tmp;
2389 }
2390
b718cd3d 2391 if (!domain)
579305f7 2392 return NULL;
ba395927
KA
2393 }
2394
2395found_domain:
5db31569 2396 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
579305f7
AW
2397
2398 if (!tmp || tmp != domain) {
2399 domain_exit(domain);
2400 domain = tmp;
2401 }
b718cd3d
DW
2402
2403 return domain;
ba395927
KA
2404}
2405
2c2e2c38 2406static int iommu_identity_mapping;
e0fc7e0b
DW
2407#define IDENTMAP_ALL 1
2408#define IDENTMAP_GFX 2
2409#define IDENTMAP_AZALIA 4
2c2e2c38 2410
b213203e
DW
2411static int iommu_domain_identity_map(struct dmar_domain *domain,
2412 unsigned long long start,
2413 unsigned long long end)
ba395927 2414{
c5395d5c
DW
2415 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2416 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
2417
2418 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2419 dma_to_mm_pfn(last_vpfn))) {
9f10e5bf 2420 pr_err("Reserving iova failed\n");
b213203e 2421 return -ENOMEM;
ba395927
KA
2422 }
2423
af1089ce 2424 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
ba395927
KA
2425 /*
2426 * RMRR range might have overlap with physical memory range,
2427 * clear it first
2428 */
c5395d5c 2429 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
ba395927 2430
c5395d5c
DW
2431 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2432 last_vpfn - first_vpfn + 1,
61df7443 2433 DMA_PTE_READ|DMA_PTE_WRITE);
b213203e
DW
2434}
2435
0b9d9753 2436static int iommu_prepare_identity_map(struct device *dev,
b213203e
DW
2437 unsigned long long start,
2438 unsigned long long end)
2439{
2440 struct dmar_domain *domain;
2441 int ret;
2442
0b9d9753 2443 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
b213203e
DW
2444 if (!domain)
2445 return -ENOMEM;
2446
19943b0e
DW
2447 /* For _hardware_ passthrough, don't bother. But for software
2448 passthrough, we do it anyway -- it may indicate a memory
2449 range which is reserved in E820, so which didn't get set
2450 up to start with in si_domain */
2451 if (domain == si_domain && hw_pass_through) {
9f10e5bf
JR
2452 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2453 dev_name(dev), start, end);
19943b0e
DW
2454 return 0;
2455 }
2456
9f10e5bf
JR
2457 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2458 dev_name(dev), start, end);
2459
5595b528
DW
2460 if (end < start) {
2461 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2462 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2463 dmi_get_system_info(DMI_BIOS_VENDOR),
2464 dmi_get_system_info(DMI_BIOS_VERSION),
2465 dmi_get_system_info(DMI_PRODUCT_VERSION));
2466 ret = -EIO;
2467 goto error;
2468 }
2469
2ff729f5
DW
2470 if (end >> agaw_to_width(domain->agaw)) {
2471 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2472 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2473 agaw_to_width(domain->agaw),
2474 dmi_get_system_info(DMI_BIOS_VENDOR),
2475 dmi_get_system_info(DMI_BIOS_VERSION),
2476 dmi_get_system_info(DMI_PRODUCT_VERSION));
2477 ret = -EIO;
2478 goto error;
2479 }
19943b0e 2480
b213203e 2481 ret = iommu_domain_identity_map(domain, start, end);
ba395927
KA
2482 if (ret)
2483 goto error;
2484
b213203e
DW
2485 return 0;
2486
2487 error:
ba395927
KA
2488 domain_exit(domain);
2489 return ret;
ba395927
KA
2490}
2491
2492static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
0b9d9753 2493 struct device *dev)
ba395927 2494{
0b9d9753 2495 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
ba395927 2496 return 0;
0b9d9753
DW
2497 return iommu_prepare_identity_map(dev, rmrr->base_address,
2498 rmrr->end_address);
ba395927
KA
2499}
2500
d3f13810 2501#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
49a0429e
KA
2502static inline void iommu_prepare_isa(void)
2503{
2504 struct pci_dev *pdev;
2505 int ret;
2506
2507 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2508 if (!pdev)
2509 return;
2510
9f10e5bf 2511 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
0b9d9753 2512 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
49a0429e
KA
2513
2514 if (ret)
9f10e5bf 2515 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
49a0429e 2516
9b27e82d 2517 pci_dev_put(pdev);
49a0429e
KA
2518}
2519#else
2520static inline void iommu_prepare_isa(void)
2521{
2522 return;
2523}
d3f13810 2524#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
49a0429e 2525
2c2e2c38 2526static int md_domain_init(struct dmar_domain *domain, int guest_width);
c7ab48d2 2527
071e1374 2528static int __init si_domain_init(int hw)
2c2e2c38 2529{
c7ab48d2 2530 int nid, ret = 0;
2c2e2c38 2531
ab8dfe25 2532 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2c2e2c38
FY
2533 if (!si_domain)
2534 return -EFAULT;
2535
2c2e2c38
FY
2536 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2537 domain_exit(si_domain);
2538 return -EFAULT;
2539 }
2540
0dc79715 2541 pr_debug("Identity mapping domain allocated\n");
2c2e2c38 2542
19943b0e
DW
2543 if (hw)
2544 return 0;
2545
c7ab48d2 2546 for_each_online_node(nid) {
5dfe8660
TH
2547 unsigned long start_pfn, end_pfn;
2548 int i;
2549
2550 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2551 ret = iommu_domain_identity_map(si_domain,
2552 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2553 if (ret)
2554 return ret;
2555 }
c7ab48d2
DW
2556 }
2557
2c2e2c38
FY
2558 return 0;
2559}
2560
9b226624 2561static int identity_mapping(struct device *dev)
2c2e2c38
FY
2562{
2563 struct device_domain_info *info;
2564
2565 if (likely(!iommu_identity_mapping))
2566 return 0;
2567
9b226624 2568 info = dev->archdata.iommu;
cb452a40
MT
2569 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2570 return (info->domain == si_domain);
2c2e2c38 2571
2c2e2c38
FY
2572 return 0;
2573}
2574
28ccce0d 2575static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2c2e2c38 2576{
0ac72664 2577 struct dmar_domain *ndomain;
5a8f40e8 2578 struct intel_iommu *iommu;
156baca8 2579 u8 bus, devfn;
2c2e2c38 2580
5913c9bf 2581 iommu = device_to_iommu(dev, &bus, &devfn);
5a8f40e8
DW
2582 if (!iommu)
2583 return -ENODEV;
2584
5db31569 2585 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
0ac72664
DW
2586 if (ndomain != domain)
2587 return -EBUSY;
2c2e2c38
FY
2588
2589 return 0;
2590}
2591
0b9d9753 2592static bool device_has_rmrr(struct device *dev)
ea2447f7
TM
2593{
2594 struct dmar_rmrr_unit *rmrr;
832bd858 2595 struct device *tmp;
ea2447f7
TM
2596 int i;
2597
0e242612 2598 rcu_read_lock();
ea2447f7 2599 for_each_rmrr_units(rmrr) {
b683b230
JL
2600 /*
2601 * Return TRUE if this RMRR contains the device that
2602 * is passed in.
2603 */
2604 for_each_active_dev_scope(rmrr->devices,
2605 rmrr->devices_cnt, i, tmp)
0b9d9753 2606 if (tmp == dev) {
0e242612 2607 rcu_read_unlock();
ea2447f7 2608 return true;
b683b230 2609 }
ea2447f7 2610 }
0e242612 2611 rcu_read_unlock();
ea2447f7
TM
2612 return false;
2613}
2614
c875d2c1
AW
2615/*
2616 * There are a couple cases where we need to restrict the functionality of
2617 * devices associated with RMRRs. The first is when evaluating a device for
2618 * identity mapping because problems exist when devices are moved in and out
2619 * of domains and their respective RMRR information is lost. This means that
2620 * a device with associated RMRRs will never be in a "passthrough" domain.
2621 * The second is use of the device through the IOMMU API. This interface
2622 * expects to have full control of the IOVA space for the device. We cannot
2623 * satisfy both the requirement that RMRR access is maintained and have an
2624 * unencumbered IOVA space. We also have no ability to quiesce the device's
2625 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2626 * We therefore prevent devices associated with an RMRR from participating in
2627 * the IOMMU API, which eliminates them from device assignment.
2628 *
2629 * In both cases we assume that PCI USB devices with RMRRs have them largely
2630 * for historical reasons and that the RMRR space is not actively used post
2631 * boot. This exclusion may change if vendors begin to abuse it.
18436afd
DW
2632 *
2633 * The same exception is made for graphics devices, with the requirement that
2634 * any use of the RMRR regions will be torn down before assigning the device
2635 * to a guest.
c875d2c1
AW
2636 */
2637static bool device_is_rmrr_locked(struct device *dev)
2638{
2639 if (!device_has_rmrr(dev))
2640 return false;
2641
2642 if (dev_is_pci(dev)) {
2643 struct pci_dev *pdev = to_pci_dev(dev);
2644
18436afd 2645 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
c875d2c1
AW
2646 return false;
2647 }
2648
2649 return true;
2650}
2651
3bdb2591 2652static int iommu_should_identity_map(struct device *dev, int startup)
6941af28 2653{
ea2447f7 2654
3bdb2591
DW
2655 if (dev_is_pci(dev)) {
2656 struct pci_dev *pdev = to_pci_dev(dev);
ea2447f7 2657
c875d2c1 2658 if (device_is_rmrr_locked(dev))
3bdb2591 2659 return 0;
e0fc7e0b 2660
3bdb2591
DW
2661 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2662 return 1;
e0fc7e0b 2663
3bdb2591
DW
2664 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2665 return 1;
6941af28 2666
3bdb2591 2667 if (!(iommu_identity_mapping & IDENTMAP_ALL))
3dfc813d 2668 return 0;
3bdb2591
DW
2669
2670 /*
2671 * We want to start off with all devices in the 1:1 domain, and
2672 * take them out later if we find they can't access all of memory.
2673 *
2674 * However, we can't do this for PCI devices behind bridges,
2675 * because all PCI devices behind the same bridge will end up
2676 * with the same source-id on their transactions.
2677 *
2678 * Practically speaking, we can't change things around for these
2679 * devices at run-time, because we can't be sure there'll be no
2680 * DMA transactions in flight for any of their siblings.
2681 *
2682 * So PCI devices (unless they're on the root bus) as well as
2683 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2684 * the 1:1 domain, just in _case_ one of their siblings turns out
2685 * not to be able to map all of memory.
2686 */
2687 if (!pci_is_pcie(pdev)) {
2688 if (!pci_is_root_bus(pdev->bus))
2689 return 0;
2690 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2691 return 0;
2692 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
3dfc813d 2693 return 0;
3bdb2591
DW
2694 } else {
2695 if (device_has_rmrr(dev))
2696 return 0;
2697 }
3dfc813d 2698
3bdb2591 2699 /*
3dfc813d 2700 * At boot time, we don't yet know if devices will be 64-bit capable.
3bdb2591 2701 * Assume that they will — if they turn out not to be, then we can
3dfc813d
DW
2702 * take them out of the 1:1 domain later.
2703 */
8fcc5372
CW
2704 if (!startup) {
2705 /*
2706 * If the device's dma_mask is less than the system's memory
2707 * size then this is not a candidate for identity mapping.
2708 */
3bdb2591 2709 u64 dma_mask = *dev->dma_mask;
8fcc5372 2710
3bdb2591
DW
2711 if (dev->coherent_dma_mask &&
2712 dev->coherent_dma_mask < dma_mask)
2713 dma_mask = dev->coherent_dma_mask;
8fcc5372 2714
3bdb2591 2715 return dma_mask >= dma_get_required_mask(dev);
8fcc5372 2716 }
6941af28
DW
2717
2718 return 1;
2719}
2720
cf04eee8
DW
2721static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2722{
2723 int ret;
2724
2725 if (!iommu_should_identity_map(dev, 1))
2726 return 0;
2727
28ccce0d 2728 ret = domain_add_dev_info(si_domain, dev);
cf04eee8 2729 if (!ret)
9f10e5bf
JR
2730 pr_info("%s identity mapping for device %s\n",
2731 hw ? "Hardware" : "Software", dev_name(dev));
cf04eee8
DW
2732 else if (ret == -ENODEV)
2733 /* device not associated with an iommu */
2734 ret = 0;
2735
2736 return ret;
2737}
2738
2739
071e1374 2740static int __init iommu_prepare_static_identity_mapping(int hw)
2c2e2c38 2741{
2c2e2c38 2742 struct pci_dev *pdev = NULL;
cf04eee8
DW
2743 struct dmar_drhd_unit *drhd;
2744 struct intel_iommu *iommu;
2745 struct device *dev;
2746 int i;
2747 int ret = 0;
2c2e2c38 2748
2c2e2c38 2749 for_each_pci_dev(pdev) {
cf04eee8
DW
2750 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2751 if (ret)
2752 return ret;
2753 }
2754
2755 for_each_active_iommu(iommu, drhd)
2756 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2757 struct acpi_device_physical_node *pn;
2758 struct acpi_device *adev;
2759
2760 if (dev->bus != &acpi_bus_type)
2761 continue;
86080ccc 2762
cf04eee8
DW
2763 adev= to_acpi_device(dev);
2764 mutex_lock(&adev->physical_node_lock);
2765 list_for_each_entry(pn, &adev->physical_node_list, node) {
2766 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2767 if (ret)
2768 break;
eae460b6 2769 }
cf04eee8
DW
2770 mutex_unlock(&adev->physical_node_lock);
2771 if (ret)
2772 return ret;
62edf5dc 2773 }
2c2e2c38
FY
2774
2775 return 0;
2776}
2777
ffebeb46
JL
2778static void intel_iommu_init_qi(struct intel_iommu *iommu)
2779{
2780 /*
2781 * Start from the sane iommu hardware state.
2782 * If the queued invalidation is already initialized by us
2783 * (for example, while enabling interrupt-remapping) then
2784 * we got the things already rolling from a sane state.
2785 */
2786 if (!iommu->qi) {
2787 /*
2788 * Clear any previous faults.
2789 */
2790 dmar_fault(-1, iommu);
2791 /*
2792 * Disable queued invalidation if supported and already enabled
2793 * before OS handover.
2794 */
2795 dmar_disable_qi(iommu);
2796 }
2797
2798 if (dmar_enable_qi(iommu)) {
2799 /*
2800 * Queued Invalidate not enabled, use Register Based Invalidate
2801 */
2802 iommu->flush.flush_context = __iommu_flush_context;
2803 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
9f10e5bf 2804 pr_info("%s: Using Register based invalidation\n",
ffebeb46
JL
2805 iommu->name);
2806 } else {
2807 iommu->flush.flush_context = qi_flush_context;
2808 iommu->flush.flush_iotlb = qi_flush_iotlb;
9f10e5bf 2809 pr_info("%s: Using Queued invalidation\n", iommu->name);
ffebeb46
JL
2810 }
2811}
2812
091d42e4 2813static int copy_context_table(struct intel_iommu *iommu,
543c8dcf 2814 struct root_entry __iomem *old_re,
091d42e4
JR
2815 struct context_entry **tbl,
2816 int bus, bool ext)
2817{
dbcd861f 2818 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
543c8dcf
JR
2819 struct context_entry __iomem *old_ce = NULL;
2820 struct context_entry *new_ce = NULL, ce;
2821 struct root_entry re;
091d42e4
JR
2822 phys_addr_t old_ce_phys;
2823
2824 tbl_idx = ext ? bus * 2 : bus;
543c8dcf 2825 memcpy_fromio(&re, old_re, sizeof(re));
091d42e4
JR
2826
2827 for (devfn = 0; devfn < 256; devfn++) {
2828 /* First calculate the correct index */
2829 idx = (ext ? devfn * 2 : devfn) % 256;
2830
2831 if (idx == 0) {
2832 /* First save what we may have and clean up */
2833 if (new_ce) {
2834 tbl[tbl_idx] = new_ce;
2835 __iommu_flush_cache(iommu, new_ce,
2836 VTD_PAGE_SIZE);
2837 pos = 1;
2838 }
2839
2840 if (old_ce)
2841 iounmap(old_ce);
2842
2843 ret = 0;
2844 if (devfn < 0x80)
543c8dcf 2845 old_ce_phys = root_entry_lctp(&re);
091d42e4 2846 else
543c8dcf 2847 old_ce_phys = root_entry_uctp(&re);
091d42e4
JR
2848
2849 if (!old_ce_phys) {
2850 if (ext && devfn == 0) {
2851 /* No LCTP, try UCTP */
2852 devfn = 0x7f;
2853 continue;
2854 } else {
2855 goto out;
2856 }
2857 }
2858
2859 ret = -ENOMEM;
2860 old_ce = ioremap_cache(old_ce_phys, PAGE_SIZE);
2861 if (!old_ce)
2862 goto out;
2863
2864 new_ce = alloc_pgtable_page(iommu->node);
2865 if (!new_ce)
2866 goto out_unmap;
2867
2868 ret = 0;
2869 }
2870
2871 /* Now copy the context entry */
543c8dcf 2872 memcpy_fromio(&ce, old_ce + idx, sizeof(ce));
091d42e4 2873
cf484d0e 2874 if (!__context_present(&ce))
091d42e4
JR
2875 continue;
2876
dbcd861f
JR
2877 did = context_domain_id(&ce);
2878 if (did >= 0 && did < cap_ndoms(iommu->cap))
2879 set_bit(did, iommu->domain_ids);
2880
cf484d0e
JR
2881 /*
2882 * We need a marker for copied context entries. This
2883 * marker needs to work for the old format as well as
2884 * for extended context entries.
2885 *
2886 * Bit 67 of the context entry is used. In the old
2887 * format this bit is available to software, in the
2888 * extended format it is the PGE bit, but PGE is ignored
2889 * by HW if PASIDs are disabled (and thus still
2890 * available).
2891 *
2892 * So disable PASIDs first and then mark the entry
2893 * copied. This means that we don't copy PASID
2894 * translations from the old kernel, but this is fine as
2895 * faults there are not fatal.
2896 */
2897 context_clear_pasid_enable(&ce);
2898 context_set_copied(&ce);
2899
091d42e4
JR
2900 new_ce[idx] = ce;
2901 }
2902
2903 tbl[tbl_idx + pos] = new_ce;
2904
2905 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
2906
2907out_unmap:
2908 iounmap(old_ce);
2909
2910out:
2911 return ret;
2912}
2913
2914static int copy_translation_tables(struct intel_iommu *iommu)
2915{
543c8dcf 2916 struct root_entry __iomem *old_rt;
091d42e4 2917 struct context_entry **ctxt_tbls;
091d42e4
JR
2918 phys_addr_t old_rt_phys;
2919 int ctxt_table_entries;
2920 unsigned long flags;
2921 u64 rtaddr_reg;
2922 int bus, ret;
c3361f2f 2923 bool new_ext, ext;
091d42e4
JR
2924
2925 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
2926 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
c3361f2f
JR
2927 new_ext = !!ecap_ecs(iommu->ecap);
2928
2929 /*
2930 * The RTT bit can only be changed when translation is disabled,
2931 * but disabling translation means to open a window for data
2932 * corruption. So bail out and don't copy anything if we would
2933 * have to change the bit.
2934 */
2935 if (new_ext != ext)
2936 return -EINVAL;
091d42e4
JR
2937
2938 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
2939 if (!old_rt_phys)
2940 return -EINVAL;
2941
2942 old_rt = ioremap_cache(old_rt_phys, PAGE_SIZE);
2943 if (!old_rt)
2944 return -ENOMEM;
2945
2946 /* This is too big for the stack - allocate it from slab */
2947 ctxt_table_entries = ext ? 512 : 256;
2948 ret = -ENOMEM;
2949 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
2950 if (!ctxt_tbls)
2951 goto out_unmap;
2952
2953 for (bus = 0; bus < 256; bus++) {
2954 ret = copy_context_table(iommu, &old_rt[bus],
2955 ctxt_tbls, bus, ext);
2956 if (ret) {
2957 pr_err("%s: Failed to copy context table for bus %d\n",
2958 iommu->name, bus);
2959 continue;
2960 }
2961 }
2962
2963 spin_lock_irqsave(&iommu->lock, flags);
2964
2965 /* Context tables are copied, now write them to the root_entry table */
2966 for (bus = 0; bus < 256; bus++) {
2967 int idx = ext ? bus * 2 : bus;
2968 u64 val;
2969
2970 if (ctxt_tbls[idx]) {
2971 val = virt_to_phys(ctxt_tbls[idx]) | 1;
2972 iommu->root_entry[bus].lo = val;
2973 }
2974
2975 if (!ext || !ctxt_tbls[idx + 1])
2976 continue;
2977
2978 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
2979 iommu->root_entry[bus].hi = val;
2980 }
2981
2982 spin_unlock_irqrestore(&iommu->lock, flags);
2983
2984 kfree(ctxt_tbls);
2985
2986 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
2987
2988 ret = 0;
2989
2990out_unmap:
2991 iounmap(old_rt);
2992
2993 return ret;
2994}
2995
b779260b 2996static int __init init_dmars(void)
ba395927
KA
2997{
2998 struct dmar_drhd_unit *drhd;
2999 struct dmar_rmrr_unit *rmrr;
a87f4918 3000 bool copied_tables = false;
832bd858 3001 struct device *dev;
ba395927 3002 struct intel_iommu *iommu;
9d783ba0 3003 int i, ret;
2c2e2c38 3004
ba395927
KA
3005 /*
3006 * for each drhd
3007 * allocate root
3008 * initialize and program root entry to not present
3009 * endfor
3010 */
3011 for_each_drhd_unit(drhd) {
5e0d2a6f 3012 /*
3013 * lock not needed as this is only incremented in the single
3014 * threaded kernel __init code path all other access are read
3015 * only
3016 */
78d8e704 3017 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
1b198bb0
MT
3018 g_num_of_iommus++;
3019 continue;
3020 }
9f10e5bf 3021 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
5e0d2a6f 3022 }
3023
ffebeb46
JL
3024 /* Preallocate enough resources for IOMMU hot-addition */
3025 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3026 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3027
d9630fe9
WH
3028 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3029 GFP_KERNEL);
3030 if (!g_iommus) {
9f10e5bf 3031 pr_err("Allocating global iommu array failed\n");
d9630fe9
WH
3032 ret = -ENOMEM;
3033 goto error;
3034 }
3035
80b20dd8 3036 deferred_flush = kzalloc(g_num_of_iommus *
3037 sizeof(struct deferred_flush_tables), GFP_KERNEL);
3038 if (!deferred_flush) {
5e0d2a6f 3039 ret = -ENOMEM;
989d51fc 3040 goto free_g_iommus;
5e0d2a6f 3041 }
3042
7c919779 3043 for_each_active_iommu(iommu, drhd) {
d9630fe9 3044 g_iommus[iommu->seq_id] = iommu;
ba395927 3045
b63d80d1
JR
3046 intel_iommu_init_qi(iommu);
3047
e61d98d8
SS
3048 ret = iommu_init_domains(iommu);
3049 if (ret)
989d51fc 3050 goto free_iommu;
e61d98d8 3051
4158c2ec
JR
3052 init_translation_status(iommu);
3053
091d42e4
JR
3054 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3055 iommu_disable_translation(iommu);
3056 clear_translation_pre_enabled(iommu);
3057 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3058 iommu->name);
3059 }
4158c2ec 3060
ba395927
KA
3061 /*
3062 * TBD:
3063 * we could share the same root & context tables
25985edc 3064 * among all IOMMU's. Need to Split it later.
ba395927
KA
3065 */
3066 ret = iommu_alloc_root_entry(iommu);
ffebeb46 3067 if (ret)
989d51fc 3068 goto free_iommu;
5f0a7f76 3069
091d42e4
JR
3070 if (translation_pre_enabled(iommu)) {
3071 pr_info("Translation already enabled - trying to copy translation structures\n");
3072
3073 ret = copy_translation_tables(iommu);
3074 if (ret) {
3075 /*
3076 * We found the IOMMU with translation
3077 * enabled - but failed to copy over the
3078 * old root-entry table. Try to proceed
3079 * by disabling translation now and
3080 * allocating a clean root-entry table.
3081 * This might cause DMAR faults, but
3082 * probably the dump will still succeed.
3083 */
3084 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3085 iommu->name);
3086 iommu_disable_translation(iommu);
3087 clear_translation_pre_enabled(iommu);
3088 } else {
3089 pr_info("Copied translation tables from previous kernel for %s\n",
3090 iommu->name);
a87f4918 3091 copied_tables = true;
091d42e4
JR
3092 }
3093 }
3094
5f0a7f76
JR
3095 iommu_flush_write_buffer(iommu);
3096 iommu_set_root_entry(iommu);
3097 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3098 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3099
4ed0d3e6 3100 if (!ecap_pass_through(iommu->ecap))
19943b0e 3101 hw_pass_through = 0;
ba395927
KA
3102 }
3103
19943b0e 3104 if (iommu_pass_through)
e0fc7e0b
DW
3105 iommu_identity_mapping |= IDENTMAP_ALL;
3106
d3f13810 3107#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
e0fc7e0b 3108 iommu_identity_mapping |= IDENTMAP_GFX;
19943b0e 3109#endif
e0fc7e0b 3110
86080ccc
JR
3111 if (iommu_identity_mapping) {
3112 ret = si_domain_init(hw_pass_through);
3113 if (ret)
3114 goto free_iommu;
3115 }
3116
e0fc7e0b
DW
3117 check_tylersburg_isoch();
3118
a87f4918
JR
3119 /*
3120 * If we copied translations from a previous kernel in the kdump
3121 * case, we can not assign the devices to domains now, as that
3122 * would eliminate the old mappings. So skip this part and defer
3123 * the assignment to device driver initialization time.
3124 */
3125 if (copied_tables)
3126 goto domains_done;
3127
ba395927 3128 /*
19943b0e
DW
3129 * If pass through is not set or not enabled, setup context entries for
3130 * identity mappings for rmrr, gfx, and isa and may fall back to static
3131 * identity mapping if iommu_identity_mapping is set.
ba395927 3132 */
19943b0e
DW
3133 if (iommu_identity_mapping) {
3134 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
4ed0d3e6 3135 if (ret) {
9f10e5bf 3136 pr_crit("Failed to setup IOMMU pass-through\n");
989d51fc 3137 goto free_iommu;
ba395927
KA
3138 }
3139 }
ba395927 3140 /*
19943b0e
DW
3141 * For each rmrr
3142 * for each dev attached to rmrr
3143 * do
3144 * locate drhd for dev, alloc domain for dev
3145 * allocate free domain
3146 * allocate page table entries for rmrr
3147 * if context not allocated for bus
3148 * allocate and init context
3149 * set present in root table for this bus
3150 * init context with domain, translation etc
3151 * endfor
3152 * endfor
ba395927 3153 */
9f10e5bf 3154 pr_info("Setting RMRR:\n");
19943b0e 3155 for_each_rmrr_units(rmrr) {
b683b230
JL
3156 /* some BIOS lists non-exist devices in DMAR table. */
3157 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
832bd858 3158 i, dev) {
0b9d9753 3159 ret = iommu_prepare_rmrr_dev(rmrr, dev);
19943b0e 3160 if (ret)
9f10e5bf 3161 pr_err("Mapping reserved region failed\n");
ba395927 3162 }
4ed0d3e6 3163 }
49a0429e 3164
19943b0e
DW
3165 iommu_prepare_isa();
3166
a87f4918
JR
3167domains_done:
3168
ba395927
KA
3169 /*
3170 * for each drhd
3171 * enable fault log
3172 * global invalidate context cache
3173 * global invalidate iotlb
3174 * enable translation
3175 */
7c919779 3176 for_each_iommu(iommu, drhd) {
51a63e67
JC
3177 if (drhd->ignored) {
3178 /*
3179 * we always have to disable PMRs or DMA may fail on
3180 * this device
3181 */
3182 if (force_on)
7c919779 3183 iommu_disable_protect_mem_regions(iommu);
ba395927 3184 continue;
51a63e67 3185 }
ba395927
KA
3186
3187 iommu_flush_write_buffer(iommu);
3188
3460a6d9
KA
3189 ret = dmar_set_interrupt(iommu);
3190 if (ret)
989d51fc 3191 goto free_iommu;
3460a6d9 3192
8939ddf6
JR
3193 if (!translation_pre_enabled(iommu))
3194 iommu_enable_translation(iommu);
3195
b94996c9 3196 iommu_disable_protect_mem_regions(iommu);
ba395927
KA
3197 }
3198
3199 return 0;
989d51fc
JL
3200
3201free_iommu:
ffebeb46
JL
3202 for_each_active_iommu(iommu, drhd) {
3203 disable_dmar_iommu(iommu);
a868e6b7 3204 free_dmar_iommu(iommu);
ffebeb46 3205 }
9bdc531e 3206 kfree(deferred_flush);
989d51fc 3207free_g_iommus:
d9630fe9 3208 kfree(g_iommus);
989d51fc 3209error:
ba395927
KA
3210 return ret;
3211}
3212
5a5e02a6 3213/* This takes a number of _MM_ pages, not VTD pages */
875764de
DW
3214static struct iova *intel_alloc_iova(struct device *dev,
3215 struct dmar_domain *domain,
3216 unsigned long nrpages, uint64_t dma_mask)
ba395927 3217{
ba395927 3218 struct iova *iova = NULL;
ba395927 3219
875764de
DW
3220 /* Restrict dma_mask to the width that the iommu can handle */
3221 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
8f6429c7
RM
3222 /* Ensure we reserve the whole size-aligned region */
3223 nrpages = __roundup_pow_of_two(nrpages);
875764de
DW
3224
3225 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
ba395927
KA
3226 /*
3227 * First try to allocate an io virtual address in
284901a9 3228 * DMA_BIT_MASK(32) and if that fails then try allocating
3609801e 3229 * from higher range
ba395927 3230 */
875764de
DW
3231 iova = alloc_iova(&domain->iovad, nrpages,
3232 IOVA_PFN(DMA_BIT_MASK(32)), 1);
3233 if (iova)
3234 return iova;
3235 }
3236 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
3237 if (unlikely(!iova)) {
9f10e5bf 3238 pr_err("Allocating %ld-page iova for %s failed",
207e3592 3239 nrpages, dev_name(dev));
f76aec76
KA
3240 return NULL;
3241 }
3242
3243 return iova;
3244}
3245
d4b709f4 3246static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
f76aec76
KA
3247{
3248 struct dmar_domain *domain;
f76aec76 3249
d4b709f4 3250 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
f76aec76 3251 if (!domain) {
9f10e5bf 3252 pr_err("Allocating domain for %s failed\n",
d4b709f4 3253 dev_name(dev));
4fe05bbc 3254 return NULL;
ba395927
KA
3255 }
3256
f76aec76
KA
3257 return domain;
3258}
3259
d4b709f4 3260static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
147202aa
DW
3261{
3262 struct device_domain_info *info;
3263
3264 /* No lock here, assumes no domain exit in normal case */
d4b709f4 3265 info = dev->archdata.iommu;
147202aa
DW
3266 if (likely(info))
3267 return info->domain;
3268
3269 return __get_valid_domain_for_dev(dev);
3270}
3271
ecb509ec 3272/* Check if the dev needs to go through non-identity map and unmap process.*/
73676832 3273static int iommu_no_mapping(struct device *dev)
2c2e2c38
FY
3274{
3275 int found;
3276
3d89194a 3277 if (iommu_dummy(dev))
1e4c64c4
DW
3278 return 1;
3279
2c2e2c38 3280 if (!iommu_identity_mapping)
1e4c64c4 3281 return 0;
2c2e2c38 3282
9b226624 3283 found = identity_mapping(dev);
2c2e2c38 3284 if (found) {
ecb509ec 3285 if (iommu_should_identity_map(dev, 0))
2c2e2c38
FY
3286 return 1;
3287 else {
3288 /*
3289 * 32 bit DMA is removed from si_domain and fall back
3290 * to non-identity mapping.
3291 */
e6de0f8d 3292 dmar_remove_one_dev_info(si_domain, dev);
9f10e5bf
JR
3293 pr_info("32bit %s uses non-identity mapping\n",
3294 dev_name(dev));
2c2e2c38
FY
3295 return 0;
3296 }
3297 } else {
3298 /*
3299 * In case of a detached 64 bit DMA device from vm, the device
3300 * is put into si_domain for identity mapping.
3301 */
ecb509ec 3302 if (iommu_should_identity_map(dev, 0)) {
2c2e2c38 3303 int ret;
28ccce0d 3304 ret = domain_add_dev_info(si_domain, dev);
2c2e2c38 3305 if (!ret) {
9f10e5bf
JR
3306 pr_info("64bit %s uses identity mapping\n",
3307 dev_name(dev));
2c2e2c38
FY
3308 return 1;
3309 }
3310 }
3311 }
3312
1e4c64c4 3313 return 0;
2c2e2c38
FY
3314}
3315
5040a918 3316static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
bb9e6d65 3317 size_t size, int dir, u64 dma_mask)
f76aec76 3318{
f76aec76 3319 struct dmar_domain *domain;
5b6985ce 3320 phys_addr_t start_paddr;
f76aec76
KA
3321 struct iova *iova;
3322 int prot = 0;
6865f0d1 3323 int ret;
8c11e798 3324 struct intel_iommu *iommu;
33041ec0 3325 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
f76aec76
KA
3326
3327 BUG_ON(dir == DMA_NONE);
2c2e2c38 3328
5040a918 3329 if (iommu_no_mapping(dev))
6865f0d1 3330 return paddr;
f76aec76 3331
5040a918 3332 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
3333 if (!domain)
3334 return 0;
3335
8c11e798 3336 iommu = domain_get_iommu(domain);
88cb6a74 3337 size = aligned_nrpages(paddr, size);
f76aec76 3338
5040a918 3339 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
f76aec76
KA
3340 if (!iova)
3341 goto error;
3342
ba395927
KA
3343 /*
3344 * Check if DMAR supports zero-length reads on write only
3345 * mappings..
3346 */
3347 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3348 !cap_zlr(iommu->cap))
ba395927
KA
3349 prot |= DMA_PTE_READ;
3350 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3351 prot |= DMA_PTE_WRITE;
3352 /*
6865f0d1 3353 * paddr - (paddr + size) might be partial page, we should map the whole
ba395927 3354 * page. Note: if two part of one page are separately mapped, we
6865f0d1 3355 * might have two guest_addr mapping to the same host paddr, but this
ba395927
KA
3356 * is not a big problem
3357 */
0ab36de2 3358 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
33041ec0 3359 mm_to_dma_pfn(paddr_pfn), size, prot);
ba395927
KA
3360 if (ret)
3361 goto error;
3362
1f0ef2aa
DW
3363 /* it's a non-present to present mapping. Only flush if caching mode */
3364 if (cap_caching_mode(iommu->cap))
a1ddcbe9
JR
3365 iommu_flush_iotlb_psi(iommu, domain,
3366 mm_to_dma_pfn(iova->pfn_lo),
3367 size, 0, 1);
1f0ef2aa 3368 else
8c11e798 3369 iommu_flush_write_buffer(iommu);
f76aec76 3370
03d6a246
DW
3371 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3372 start_paddr += paddr & ~PAGE_MASK;
3373 return start_paddr;
ba395927 3374
ba395927 3375error:
f76aec76
KA
3376 if (iova)
3377 __free_iova(&domain->iovad, iova);
9f10e5bf 3378 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
5040a918 3379 dev_name(dev), size, (unsigned long long)paddr, dir);
ba395927
KA
3380 return 0;
3381}
3382
ffbbef5c
FT
3383static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3384 unsigned long offset, size_t size,
3385 enum dma_data_direction dir,
3386 struct dma_attrs *attrs)
bb9e6d65 3387{
ffbbef5c 3388 return __intel_map_single(dev, page_to_phys(page) + offset, size,
46333e37 3389 dir, *dev->dma_mask);
bb9e6d65
FT
3390}
3391
5e0d2a6f 3392static void flush_unmaps(void)
3393{
80b20dd8 3394 int i, j;
5e0d2a6f 3395
5e0d2a6f 3396 timer_on = 0;
3397
3398 /* just flush them all */
3399 for (i = 0; i < g_num_of_iommus; i++) {
a2bb8459
WH
3400 struct intel_iommu *iommu = g_iommus[i];
3401 if (!iommu)
3402 continue;
c42d9f32 3403
9dd2fe89
YZ
3404 if (!deferred_flush[i].next)
3405 continue;
3406
78d5f0f5
NA
3407 /* In caching mode, global flushes turn emulation expensive */
3408 if (!cap_caching_mode(iommu->cap))
3409 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
93a23a72 3410 DMA_TLB_GLOBAL_FLUSH);
9dd2fe89 3411 for (j = 0; j < deferred_flush[i].next; j++) {
93a23a72
YZ
3412 unsigned long mask;
3413 struct iova *iova = deferred_flush[i].iova[j];
78d5f0f5
NA
3414 struct dmar_domain *domain = deferred_flush[i].domain[j];
3415
3416 /* On real hardware multiple invalidations are expensive */
3417 if (cap_caching_mode(iommu->cap))
a1ddcbe9 3418 iommu_flush_iotlb_psi(iommu, domain,
a156ef99 3419 iova->pfn_lo, iova_size(iova),
ea8ea460 3420 !deferred_flush[i].freelist[j], 0);
78d5f0f5 3421 else {
a156ef99 3422 mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
78d5f0f5
NA
3423 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3424 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3425 }
93a23a72 3426 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
ea8ea460
DW
3427 if (deferred_flush[i].freelist[j])
3428 dma_free_pagelist(deferred_flush[i].freelist[j]);
80b20dd8 3429 }
9dd2fe89 3430 deferred_flush[i].next = 0;
5e0d2a6f 3431 }
3432
5e0d2a6f 3433 list_size = 0;
5e0d2a6f 3434}
3435
3436static void flush_unmaps_timeout(unsigned long data)
3437{
80b20dd8 3438 unsigned long flags;
3439
3440 spin_lock_irqsave(&async_umap_flush_lock, flags);
5e0d2a6f 3441 flush_unmaps();
80b20dd8 3442 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
5e0d2a6f 3443}
3444
ea8ea460 3445static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
5e0d2a6f 3446{
3447 unsigned long flags;
80b20dd8 3448 int next, iommu_id;
8c11e798 3449 struct intel_iommu *iommu;
5e0d2a6f 3450
3451 spin_lock_irqsave(&async_umap_flush_lock, flags);
80b20dd8 3452 if (list_size == HIGH_WATER_MARK)
3453 flush_unmaps();
3454
8c11e798
WH
3455 iommu = domain_get_iommu(dom);
3456 iommu_id = iommu->seq_id;
c42d9f32 3457
80b20dd8 3458 next = deferred_flush[iommu_id].next;
3459 deferred_flush[iommu_id].domain[next] = dom;
3460 deferred_flush[iommu_id].iova[next] = iova;
ea8ea460 3461 deferred_flush[iommu_id].freelist[next] = freelist;
80b20dd8 3462 deferred_flush[iommu_id].next++;
5e0d2a6f 3463
3464 if (!timer_on) {
3465 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3466 timer_on = 1;
3467 }
3468 list_size++;
3469 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3470}
3471
d41a4adb 3472static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
ba395927 3473{
f76aec76 3474 struct dmar_domain *domain;
d794dc9b 3475 unsigned long start_pfn, last_pfn;
ba395927 3476 struct iova *iova;
8c11e798 3477 struct intel_iommu *iommu;
ea8ea460 3478 struct page *freelist;
ba395927 3479
73676832 3480 if (iommu_no_mapping(dev))
f76aec76 3481 return;
2c2e2c38 3482
1525a29a 3483 domain = find_domain(dev);
ba395927
KA
3484 BUG_ON(!domain);
3485
8c11e798
WH
3486 iommu = domain_get_iommu(domain);
3487
ba395927 3488 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
85b98276
DW
3489 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3490 (unsigned long long)dev_addr))
ba395927 3491 return;
ba395927 3492
d794dc9b
DW
3493 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3494 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
ba395927 3495
d794dc9b 3496 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
207e3592 3497 dev_name(dev), start_pfn, last_pfn);
ba395927 3498
ea8ea460 3499 freelist = domain_unmap(domain, start_pfn, last_pfn);
d794dc9b 3500
5e0d2a6f 3501 if (intel_iommu_strict) {
a1ddcbe9 3502 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
ea8ea460 3503 last_pfn - start_pfn + 1, !freelist, 0);
5e0d2a6f 3504 /* free iova */
3505 __free_iova(&domain->iovad, iova);
ea8ea460 3506 dma_free_pagelist(freelist);
5e0d2a6f 3507 } else {
ea8ea460 3508 add_unmap(domain, iova, freelist);
5e0d2a6f 3509 /*
3510 * queue up the release of the unmap to save the 1/6th of the
3511 * cpu used up by the iotlb flush operation...
3512 */
5e0d2a6f 3513 }
ba395927
KA
3514}
3515
d41a4adb
JL
3516static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3517 size_t size, enum dma_data_direction dir,
3518 struct dma_attrs *attrs)
3519{
3520 intel_unmap(dev, dev_addr);
3521}
3522
5040a918 3523static void *intel_alloc_coherent(struct device *dev, size_t size,
baa676fc
AP
3524 dma_addr_t *dma_handle, gfp_t flags,
3525 struct dma_attrs *attrs)
ba395927 3526{
36746436 3527 struct page *page = NULL;
ba395927
KA
3528 int order;
3529
5b6985ce 3530 size = PAGE_ALIGN(size);
ba395927 3531 order = get_order(size);
e8bb910d 3532
5040a918 3533 if (!iommu_no_mapping(dev))
e8bb910d 3534 flags &= ~(GFP_DMA | GFP_DMA32);
5040a918
DW
3535 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3536 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
e8bb910d
AW
3537 flags |= GFP_DMA;
3538 else
3539 flags |= GFP_DMA32;
3540 }
ba395927 3541
36746436
AM
3542 if (flags & __GFP_WAIT) {
3543 unsigned int count = size >> PAGE_SHIFT;
3544
3545 page = dma_alloc_from_contiguous(dev, count, order);
3546 if (page && iommu_no_mapping(dev) &&
3547 page_to_phys(page) + size > dev->coherent_dma_mask) {
3548 dma_release_from_contiguous(dev, page, count);
3549 page = NULL;
3550 }
3551 }
3552
3553 if (!page)
3554 page = alloc_pages(flags, order);
3555 if (!page)
ba395927 3556 return NULL;
36746436 3557 memset(page_address(page), 0, size);
ba395927 3558
36746436 3559 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
bb9e6d65 3560 DMA_BIDIRECTIONAL,
5040a918 3561 dev->coherent_dma_mask);
ba395927 3562 if (*dma_handle)
36746436
AM
3563 return page_address(page);
3564 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3565 __free_pages(page, order);
3566
ba395927
KA
3567 return NULL;
3568}
3569
5040a918 3570static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
baa676fc 3571 dma_addr_t dma_handle, struct dma_attrs *attrs)
ba395927
KA
3572{
3573 int order;
36746436 3574 struct page *page = virt_to_page(vaddr);
ba395927 3575
5b6985ce 3576 size = PAGE_ALIGN(size);
ba395927
KA
3577 order = get_order(size);
3578
d41a4adb 3579 intel_unmap(dev, dma_handle);
36746436
AM
3580 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3581 __free_pages(page, order);
ba395927
KA
3582}
3583
5040a918 3584static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
d7ab5c46
FT
3585 int nelems, enum dma_data_direction dir,
3586 struct dma_attrs *attrs)
ba395927 3587{
d41a4adb 3588 intel_unmap(dev, sglist[0].dma_address);
ba395927
KA
3589}
3590
ba395927 3591static int intel_nontranslate_map_sg(struct device *hddev,
c03ab37c 3592 struct scatterlist *sglist, int nelems, int dir)
ba395927
KA
3593{
3594 int i;
c03ab37c 3595 struct scatterlist *sg;
ba395927 3596
c03ab37c 3597 for_each_sg(sglist, sg, nelems, i) {
12d4d40e 3598 BUG_ON(!sg_page(sg));
db0fa0cb 3599 sg->dma_address = sg_phys(sg);
c03ab37c 3600 sg->dma_length = sg->length;
ba395927
KA
3601 }
3602 return nelems;
3603}
3604
5040a918 3605static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
d7ab5c46 3606 enum dma_data_direction dir, struct dma_attrs *attrs)
ba395927 3607{
ba395927 3608 int i;
ba395927 3609 struct dmar_domain *domain;
f76aec76
KA
3610 size_t size = 0;
3611 int prot = 0;
f76aec76
KA
3612 struct iova *iova = NULL;
3613 int ret;
c03ab37c 3614 struct scatterlist *sg;
b536d24d 3615 unsigned long start_vpfn;
8c11e798 3616 struct intel_iommu *iommu;
ba395927
KA
3617
3618 BUG_ON(dir == DMA_NONE);
5040a918
DW
3619 if (iommu_no_mapping(dev))
3620 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
ba395927 3621
5040a918 3622 domain = get_valid_domain_for_dev(dev);
f76aec76
KA
3623 if (!domain)
3624 return 0;
3625
8c11e798
WH
3626 iommu = domain_get_iommu(domain);
3627
b536d24d 3628 for_each_sg(sglist, sg, nelems, i)
88cb6a74 3629 size += aligned_nrpages(sg->offset, sg->length);
f76aec76 3630
5040a918
DW
3631 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3632 *dev->dma_mask);
f76aec76 3633 if (!iova) {
c03ab37c 3634 sglist->dma_length = 0;
f76aec76
KA
3635 return 0;
3636 }
3637
3638 /*
3639 * Check if DMAR supports zero-length reads on write only
3640 * mappings..
3641 */
3642 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 3643 !cap_zlr(iommu->cap))
f76aec76
KA
3644 prot |= DMA_PTE_READ;
3645 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3646 prot |= DMA_PTE_WRITE;
3647
b536d24d 3648 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
e1605495 3649
f532959b 3650 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
e1605495 3651 if (unlikely(ret)) {
e1605495
DW
3652 dma_pte_free_pagetable(domain, start_vpfn,
3653 start_vpfn + size - 1);
e1605495
DW
3654 __free_iova(&domain->iovad, iova);
3655 return 0;
ba395927
KA
3656 }
3657
1f0ef2aa
DW
3658 /* it's a non-present to present mapping. Only flush if caching mode */
3659 if (cap_caching_mode(iommu->cap))
a1ddcbe9 3660 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
1f0ef2aa 3661 else
8c11e798 3662 iommu_flush_write_buffer(iommu);
1f0ef2aa 3663
ba395927
KA
3664 return nelems;
3665}
3666
dfb805e8
FT
3667static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3668{
3669 return !dma_addr;
3670}
3671
160c1d8e 3672struct dma_map_ops intel_dma_ops = {
baa676fc
AP
3673 .alloc = intel_alloc_coherent,
3674 .free = intel_free_coherent,
ba395927
KA
3675 .map_sg = intel_map_sg,
3676 .unmap_sg = intel_unmap_sg,
ffbbef5c
FT
3677 .map_page = intel_map_page,
3678 .unmap_page = intel_unmap_page,
dfb805e8 3679 .mapping_error = intel_mapping_error,
ba395927
KA
3680};
3681
3682static inline int iommu_domain_cache_init(void)
3683{
3684 int ret = 0;
3685
3686 iommu_domain_cache = kmem_cache_create("iommu_domain",
3687 sizeof(struct dmar_domain),
3688 0,
3689 SLAB_HWCACHE_ALIGN,
3690
3691 NULL);
3692 if (!iommu_domain_cache) {
9f10e5bf 3693 pr_err("Couldn't create iommu_domain cache\n");
ba395927
KA
3694 ret = -ENOMEM;
3695 }
3696
3697 return ret;
3698}
3699
3700static inline int iommu_devinfo_cache_init(void)
3701{
3702 int ret = 0;
3703
3704 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3705 sizeof(struct device_domain_info),
3706 0,
3707 SLAB_HWCACHE_ALIGN,
ba395927
KA
3708 NULL);
3709 if (!iommu_devinfo_cache) {
9f10e5bf 3710 pr_err("Couldn't create devinfo cache\n");
ba395927
KA
3711 ret = -ENOMEM;
3712 }
3713
3714 return ret;
3715}
3716
ba395927
KA
3717static int __init iommu_init_mempool(void)
3718{
3719 int ret;
ae1ff3d6 3720 ret = iova_cache_get();
ba395927
KA
3721 if (ret)
3722 return ret;
3723
3724 ret = iommu_domain_cache_init();
3725 if (ret)
3726 goto domain_error;
3727
3728 ret = iommu_devinfo_cache_init();
3729 if (!ret)
3730 return ret;
3731
3732 kmem_cache_destroy(iommu_domain_cache);
3733domain_error:
ae1ff3d6 3734 iova_cache_put();
ba395927
KA
3735
3736 return -ENOMEM;
3737}
3738
3739static void __init iommu_exit_mempool(void)
3740{
3741 kmem_cache_destroy(iommu_devinfo_cache);
3742 kmem_cache_destroy(iommu_domain_cache);
ae1ff3d6 3743 iova_cache_put();
ba395927
KA
3744}
3745
556ab45f
DW
3746static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3747{
3748 struct dmar_drhd_unit *drhd;
3749 u32 vtbar;
3750 int rc;
3751
3752 /* We know that this device on this chipset has its own IOMMU.
3753 * If we find it under a different IOMMU, then the BIOS is lying
3754 * to us. Hope that the IOMMU for this device is actually
3755 * disabled, and it needs no translation...
3756 */
3757 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3758 if (rc) {
3759 /* "can't" happen */
3760 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3761 return;
3762 }
3763 vtbar &= 0xffff0000;
3764
3765 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3766 drhd = dmar_find_matched_drhd_unit(pdev);
3767 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3768 TAINT_FIRMWARE_WORKAROUND,
3769 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3770 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3771}
3772DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3773
ba395927
KA
3774static void __init init_no_remapping_devices(void)
3775{
3776 struct dmar_drhd_unit *drhd;
832bd858 3777 struct device *dev;
b683b230 3778 int i;
ba395927
KA
3779
3780 for_each_drhd_unit(drhd) {
3781 if (!drhd->include_all) {
b683b230
JL
3782 for_each_active_dev_scope(drhd->devices,
3783 drhd->devices_cnt, i, dev)
3784 break;
832bd858 3785 /* ignore DMAR unit if no devices exist */
ba395927
KA
3786 if (i == drhd->devices_cnt)
3787 drhd->ignored = 1;
3788 }
3789 }
3790
7c919779 3791 for_each_active_drhd_unit(drhd) {
7c919779 3792 if (drhd->include_all)
ba395927
KA
3793 continue;
3794
b683b230
JL
3795 for_each_active_dev_scope(drhd->devices,
3796 drhd->devices_cnt, i, dev)
832bd858 3797 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
ba395927 3798 break;
ba395927
KA
3799 if (i < drhd->devices_cnt)
3800 continue;
3801
c0771df8
DW
3802 /* This IOMMU has *only* gfx devices. Either bypass it or
3803 set the gfx_mapped flag, as appropriate */
3804 if (dmar_map_gfx) {
3805 intel_iommu_gfx_mapped = 1;
3806 } else {
3807 drhd->ignored = 1;
b683b230
JL
3808 for_each_active_dev_scope(drhd->devices,
3809 drhd->devices_cnt, i, dev)
832bd858 3810 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
ba395927
KA
3811 }
3812 }
3813}
3814
f59c7b69
FY
3815#ifdef CONFIG_SUSPEND
3816static int init_iommu_hw(void)
3817{
3818 struct dmar_drhd_unit *drhd;
3819 struct intel_iommu *iommu = NULL;
3820
3821 for_each_active_iommu(iommu, drhd)
3822 if (iommu->qi)
3823 dmar_reenable_qi(iommu);
3824
b779260b
JC
3825 for_each_iommu(iommu, drhd) {
3826 if (drhd->ignored) {
3827 /*
3828 * we always have to disable PMRs or DMA may fail on
3829 * this device
3830 */
3831 if (force_on)
3832 iommu_disable_protect_mem_regions(iommu);
3833 continue;
3834 }
3835
f59c7b69
FY
3836 iommu_flush_write_buffer(iommu);
3837
3838 iommu_set_root_entry(iommu);
3839
3840 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 3841 DMA_CCMD_GLOBAL_INVL);
2a41ccee
JL
3842 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3843 iommu_enable_translation(iommu);
b94996c9 3844 iommu_disable_protect_mem_regions(iommu);
f59c7b69
FY
3845 }
3846
3847 return 0;
3848}
3849
3850static void iommu_flush_all(void)
3851{
3852 struct dmar_drhd_unit *drhd;
3853 struct intel_iommu *iommu;
3854
3855 for_each_active_iommu(iommu, drhd) {
3856 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 3857 DMA_CCMD_GLOBAL_INVL);
f59c7b69 3858 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 3859 DMA_TLB_GLOBAL_FLUSH);
f59c7b69
FY
3860 }
3861}
3862
134fac3f 3863static int iommu_suspend(void)
f59c7b69
FY
3864{
3865 struct dmar_drhd_unit *drhd;
3866 struct intel_iommu *iommu = NULL;
3867 unsigned long flag;
3868
3869 for_each_active_iommu(iommu, drhd) {
3870 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3871 GFP_ATOMIC);
3872 if (!iommu->iommu_state)
3873 goto nomem;
3874 }
3875
3876 iommu_flush_all();
3877
3878 for_each_active_iommu(iommu, drhd) {
3879 iommu_disable_translation(iommu);
3880
1f5b3c3f 3881 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
3882
3883 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3884 readl(iommu->reg + DMAR_FECTL_REG);
3885 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3886 readl(iommu->reg + DMAR_FEDATA_REG);
3887 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3888 readl(iommu->reg + DMAR_FEADDR_REG);
3889 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3890 readl(iommu->reg + DMAR_FEUADDR_REG);
3891
1f5b3c3f 3892 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
3893 }
3894 return 0;
3895
3896nomem:
3897 for_each_active_iommu(iommu, drhd)
3898 kfree(iommu->iommu_state);
3899
3900 return -ENOMEM;
3901}
3902
134fac3f 3903static void iommu_resume(void)
f59c7b69
FY
3904{
3905 struct dmar_drhd_unit *drhd;
3906 struct intel_iommu *iommu = NULL;
3907 unsigned long flag;
3908
3909 if (init_iommu_hw()) {
b779260b
JC
3910 if (force_on)
3911 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3912 else
3913 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
134fac3f 3914 return;
f59c7b69
FY
3915 }
3916
3917 for_each_active_iommu(iommu, drhd) {
3918
1f5b3c3f 3919 raw_spin_lock_irqsave(&iommu->register_lock, flag);
f59c7b69
FY
3920
3921 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3922 iommu->reg + DMAR_FECTL_REG);
3923 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3924 iommu->reg + DMAR_FEDATA_REG);
3925 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3926 iommu->reg + DMAR_FEADDR_REG);
3927 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3928 iommu->reg + DMAR_FEUADDR_REG);
3929
1f5b3c3f 3930 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
f59c7b69
FY
3931 }
3932
3933 for_each_active_iommu(iommu, drhd)
3934 kfree(iommu->iommu_state);
f59c7b69
FY
3935}
3936
134fac3f 3937static struct syscore_ops iommu_syscore_ops = {
f59c7b69
FY
3938 .resume = iommu_resume,
3939 .suspend = iommu_suspend,
3940};
3941
134fac3f 3942static void __init init_iommu_pm_ops(void)
f59c7b69 3943{
134fac3f 3944 register_syscore_ops(&iommu_syscore_ops);
f59c7b69
FY
3945}
3946
3947#else
99592ba4 3948static inline void init_iommu_pm_ops(void) {}
f59c7b69
FY
3949#endif /* CONFIG_PM */
3950
318fe7df 3951
c2a0b538 3952int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
318fe7df
SS
3953{
3954 struct acpi_dmar_reserved_memory *rmrr;
3955 struct dmar_rmrr_unit *rmrru;
3956
3957 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3958 if (!rmrru)
3959 return -ENOMEM;
3960
3961 rmrru->hdr = header;
3962 rmrr = (struct acpi_dmar_reserved_memory *)header;
3963 rmrru->base_address = rmrr->base_address;
3964 rmrru->end_address = rmrr->end_address;
2e455289
JL
3965 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3966 ((void *)rmrr) + rmrr->header.length,
3967 &rmrru->devices_cnt);
3968 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3969 kfree(rmrru);
3970 return -ENOMEM;
3971 }
318fe7df 3972
2e455289 3973 list_add(&rmrru->list, &dmar_rmrr_units);
318fe7df 3974
2e455289 3975 return 0;
318fe7df
SS
3976}
3977
6b197249
JL
3978static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
3979{
3980 struct dmar_atsr_unit *atsru;
3981 struct acpi_dmar_atsr *tmp;
3982
3983 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3984 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
3985 if (atsr->segment != tmp->segment)
3986 continue;
3987 if (atsr->header.length != tmp->header.length)
3988 continue;
3989 if (memcmp(atsr, tmp, atsr->header.length) == 0)
3990 return atsru;
3991 }
3992
3993 return NULL;
3994}
3995
3996int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
318fe7df
SS
3997{
3998 struct acpi_dmar_atsr *atsr;
3999 struct dmar_atsr_unit *atsru;
4000
6b197249
JL
4001 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4002 return 0;
4003
318fe7df 4004 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
6b197249
JL
4005 atsru = dmar_find_atsr(atsr);
4006 if (atsru)
4007 return 0;
4008
4009 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
318fe7df
SS
4010 if (!atsru)
4011 return -ENOMEM;
4012
6b197249
JL
4013 /*
4014 * If memory is allocated from slab by ACPI _DSM method, we need to
4015 * copy the memory content because the memory buffer will be freed
4016 * on return.
4017 */
4018 atsru->hdr = (void *)(atsru + 1);
4019 memcpy(atsru->hdr, hdr, hdr->length);
318fe7df 4020 atsru->include_all = atsr->flags & 0x1;
2e455289
JL
4021 if (!atsru->include_all) {
4022 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4023 (void *)atsr + atsr->header.length,
4024 &atsru->devices_cnt);
4025 if (atsru->devices_cnt && atsru->devices == NULL) {
4026 kfree(atsru);
4027 return -ENOMEM;
4028 }
4029 }
318fe7df 4030
0e242612 4031 list_add_rcu(&atsru->list, &dmar_atsr_units);
318fe7df
SS
4032
4033 return 0;
4034}
4035
9bdc531e
JL
4036static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4037{
4038 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4039 kfree(atsru);
4040}
4041
6b197249
JL
4042int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4043{
4044 struct acpi_dmar_atsr *atsr;
4045 struct dmar_atsr_unit *atsru;
4046
4047 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4048 atsru = dmar_find_atsr(atsr);
4049 if (atsru) {
4050 list_del_rcu(&atsru->list);
4051 synchronize_rcu();
4052 intel_iommu_free_atsr(atsru);
4053 }
4054
4055 return 0;
4056}
4057
4058int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4059{
4060 int i;
4061 struct device *dev;
4062 struct acpi_dmar_atsr *atsr;
4063 struct dmar_atsr_unit *atsru;
4064
4065 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4066 atsru = dmar_find_atsr(atsr);
4067 if (!atsru)
4068 return 0;
4069
4070 if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
4071 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4072 i, dev)
4073 return -EBUSY;
4074
4075 return 0;
4076}
4077
ffebeb46
JL
4078static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4079{
4080 int sp, ret = 0;
4081 struct intel_iommu *iommu = dmaru->iommu;
4082
4083 if (g_iommus[iommu->seq_id])
4084 return 0;
4085
4086 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
9f10e5bf 4087 pr_warn("%s: Doesn't support hardware pass through.\n",
ffebeb46
JL
4088 iommu->name);
4089 return -ENXIO;
4090 }
4091 if (!ecap_sc_support(iommu->ecap) &&
4092 domain_update_iommu_snooping(iommu)) {
9f10e5bf 4093 pr_warn("%s: Doesn't support snooping.\n",
ffebeb46
JL
4094 iommu->name);
4095 return -ENXIO;
4096 }
4097 sp = domain_update_iommu_superpage(iommu) - 1;
4098 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
9f10e5bf 4099 pr_warn("%s: Doesn't support large page.\n",
ffebeb46
JL
4100 iommu->name);
4101 return -ENXIO;
4102 }
4103
4104 /*
4105 * Disable translation if already enabled prior to OS handover.
4106 */
4107 if (iommu->gcmd & DMA_GCMD_TE)
4108 iommu_disable_translation(iommu);
4109
4110 g_iommus[iommu->seq_id] = iommu;
4111 ret = iommu_init_domains(iommu);
4112 if (ret == 0)
4113 ret = iommu_alloc_root_entry(iommu);
4114 if (ret)
4115 goto out;
4116
4117 if (dmaru->ignored) {
4118 /*
4119 * we always have to disable PMRs or DMA may fail on this device
4120 */
4121 if (force_on)
4122 iommu_disable_protect_mem_regions(iommu);
4123 return 0;
4124 }
4125
4126 intel_iommu_init_qi(iommu);
4127 iommu_flush_write_buffer(iommu);
4128 ret = dmar_set_interrupt(iommu);
4129 if (ret)
4130 goto disable_iommu;
4131
4132 iommu_set_root_entry(iommu);
4133 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4134 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4135 iommu_enable_translation(iommu);
4136
ffebeb46
JL
4137 iommu_disable_protect_mem_regions(iommu);
4138 return 0;
4139
4140disable_iommu:
4141 disable_dmar_iommu(iommu);
4142out:
4143 free_dmar_iommu(iommu);
4144 return ret;
4145}
4146
6b197249
JL
4147int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4148{
ffebeb46
JL
4149 int ret = 0;
4150 struct intel_iommu *iommu = dmaru->iommu;
4151
4152 if (!intel_iommu_enabled)
4153 return 0;
4154 if (iommu == NULL)
4155 return -EINVAL;
4156
4157 if (insert) {
4158 ret = intel_iommu_add(dmaru);
4159 } else {
4160 disable_dmar_iommu(iommu);
4161 free_dmar_iommu(iommu);
4162 }
4163
4164 return ret;
6b197249
JL
4165}
4166
9bdc531e
JL
4167static void intel_iommu_free_dmars(void)
4168{
4169 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4170 struct dmar_atsr_unit *atsru, *atsr_n;
4171
4172 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4173 list_del(&rmrru->list);
4174 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4175 kfree(rmrru);
318fe7df
SS
4176 }
4177
9bdc531e
JL
4178 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4179 list_del(&atsru->list);
4180 intel_iommu_free_atsr(atsru);
4181 }
318fe7df
SS
4182}
4183
4184int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4185{
b683b230 4186 int i, ret = 1;
318fe7df 4187 struct pci_bus *bus;
832bd858
DW
4188 struct pci_dev *bridge = NULL;
4189 struct device *tmp;
318fe7df
SS
4190 struct acpi_dmar_atsr *atsr;
4191 struct dmar_atsr_unit *atsru;
4192
4193 dev = pci_physfn(dev);
318fe7df 4194 for (bus = dev->bus; bus; bus = bus->parent) {
b5f82ddf 4195 bridge = bus->self;
318fe7df 4196 if (!bridge || !pci_is_pcie(bridge) ||
62f87c0e 4197 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
318fe7df 4198 return 0;
b5f82ddf 4199 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
318fe7df 4200 break;
318fe7df 4201 }
b5f82ddf
JL
4202 if (!bridge)
4203 return 0;
318fe7df 4204
0e242612 4205 rcu_read_lock();
b5f82ddf
JL
4206 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4207 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4208 if (atsr->segment != pci_domain_nr(dev->bus))
4209 continue;
4210
b683b230 4211 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
832bd858 4212 if (tmp == &bridge->dev)
b683b230 4213 goto out;
b5f82ddf
JL
4214
4215 if (atsru->include_all)
b683b230 4216 goto out;
b5f82ddf 4217 }
b683b230
JL
4218 ret = 0;
4219out:
0e242612 4220 rcu_read_unlock();
318fe7df 4221
b683b230 4222 return ret;
318fe7df
SS
4223}
4224
59ce0515
JL
4225int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4226{
4227 int ret = 0;
4228 struct dmar_rmrr_unit *rmrru;
4229 struct dmar_atsr_unit *atsru;
4230 struct acpi_dmar_atsr *atsr;
4231 struct acpi_dmar_reserved_memory *rmrr;
4232
4233 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4234 return 0;
4235
4236 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4237 rmrr = container_of(rmrru->hdr,
4238 struct acpi_dmar_reserved_memory, header);
4239 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4240 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4241 ((void *)rmrr) + rmrr->header.length,
4242 rmrr->segment, rmrru->devices,
4243 rmrru->devices_cnt);
27e24950 4244 if(ret < 0)
59ce0515
JL
4245 return ret;
4246 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
27e24950
JL
4247 dmar_remove_dev_scope(info, rmrr->segment,
4248 rmrru->devices, rmrru->devices_cnt);
59ce0515
JL
4249 }
4250 }
4251
4252 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4253 if (atsru->include_all)
4254 continue;
4255
4256 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4257 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4258 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4259 (void *)atsr + atsr->header.length,
4260 atsr->segment, atsru->devices,
4261 atsru->devices_cnt);
4262 if (ret > 0)
4263 break;
4264 else if(ret < 0)
4265 return ret;
4266 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
4267 if (dmar_remove_dev_scope(info, atsr->segment,
4268 atsru->devices, atsru->devices_cnt))
4269 break;
4270 }
4271 }
4272
4273 return 0;
4274}
4275
99dcaded
FY
4276/*
4277 * Here we only respond to action of unbound device from driver.
4278 *
4279 * Added device is not attached to its DMAR domain here yet. That will happen
4280 * when mapping the device to iova.
4281 */
4282static int device_notifier(struct notifier_block *nb,
4283 unsigned long action, void *data)
4284{
4285 struct device *dev = data;
99dcaded
FY
4286 struct dmar_domain *domain;
4287
3d89194a 4288 if (iommu_dummy(dev))
44cd613c
DW
4289 return 0;
4290
1196c2fb 4291 if (action != BUS_NOTIFY_REMOVED_DEVICE)
7e7dfab7
JL
4292 return 0;
4293
1525a29a 4294 domain = find_domain(dev);
99dcaded
FY
4295 if (!domain)
4296 return 0;
4297
e6de0f8d 4298 dmar_remove_one_dev_info(domain, dev);
ab8dfe25 4299 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
7e7dfab7 4300 domain_exit(domain);
a97590e5 4301
99dcaded
FY
4302 return 0;
4303}
4304
4305static struct notifier_block device_nb = {
4306 .notifier_call = device_notifier,
4307};
4308
75f05569
JL
4309static int intel_iommu_memory_notifier(struct notifier_block *nb,
4310 unsigned long val, void *v)
4311{
4312 struct memory_notify *mhp = v;
4313 unsigned long long start, end;
4314 unsigned long start_vpfn, last_vpfn;
4315
4316 switch (val) {
4317 case MEM_GOING_ONLINE:
4318 start = mhp->start_pfn << PAGE_SHIFT;
4319 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4320 if (iommu_domain_identity_map(si_domain, start, end)) {
9f10e5bf 4321 pr_warn("Failed to build identity map for [%llx-%llx]\n",
75f05569
JL
4322 start, end);
4323 return NOTIFY_BAD;
4324 }
4325 break;
4326
4327 case MEM_OFFLINE:
4328 case MEM_CANCEL_ONLINE:
4329 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4330 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4331 while (start_vpfn <= last_vpfn) {
4332 struct iova *iova;
4333 struct dmar_drhd_unit *drhd;
4334 struct intel_iommu *iommu;
ea8ea460 4335 struct page *freelist;
75f05569
JL
4336
4337 iova = find_iova(&si_domain->iovad, start_vpfn);
4338 if (iova == NULL) {
9f10e5bf 4339 pr_debug("Failed get IOVA for PFN %lx\n",
75f05569
JL
4340 start_vpfn);
4341 break;
4342 }
4343
4344 iova = split_and_remove_iova(&si_domain->iovad, iova,
4345 start_vpfn, last_vpfn);
4346 if (iova == NULL) {
9f10e5bf 4347 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
75f05569
JL
4348 start_vpfn, last_vpfn);
4349 return NOTIFY_BAD;
4350 }
4351
ea8ea460
DW
4352 freelist = domain_unmap(si_domain, iova->pfn_lo,
4353 iova->pfn_hi);
4354
75f05569
JL
4355 rcu_read_lock();
4356 for_each_active_iommu(iommu, drhd)
a1ddcbe9 4357 iommu_flush_iotlb_psi(iommu, si_domain,
a156ef99 4358 iova->pfn_lo, iova_size(iova),
ea8ea460 4359 !freelist, 0);
75f05569 4360 rcu_read_unlock();
ea8ea460 4361 dma_free_pagelist(freelist);
75f05569
JL
4362
4363 start_vpfn = iova->pfn_hi + 1;
4364 free_iova_mem(iova);
4365 }
4366 break;
4367 }
4368
4369 return NOTIFY_OK;
4370}
4371
4372static struct notifier_block intel_iommu_memory_nb = {
4373 .notifier_call = intel_iommu_memory_notifier,
4374 .priority = 0
4375};
4376
a5459cfe
AW
4377
4378static ssize_t intel_iommu_show_version(struct device *dev,
4379 struct device_attribute *attr,
4380 char *buf)
4381{
4382 struct intel_iommu *iommu = dev_get_drvdata(dev);
4383 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4384 return sprintf(buf, "%d:%d\n",
4385 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4386}
4387static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4388
4389static ssize_t intel_iommu_show_address(struct device *dev,
4390 struct device_attribute *attr,
4391 char *buf)
4392{
4393 struct intel_iommu *iommu = dev_get_drvdata(dev);
4394 return sprintf(buf, "%llx\n", iommu->reg_phys);
4395}
4396static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4397
4398static ssize_t intel_iommu_show_cap(struct device *dev,
4399 struct device_attribute *attr,
4400 char *buf)
4401{
4402 struct intel_iommu *iommu = dev_get_drvdata(dev);
4403 return sprintf(buf, "%llx\n", iommu->cap);
4404}
4405static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4406
4407static ssize_t intel_iommu_show_ecap(struct device *dev,
4408 struct device_attribute *attr,
4409 char *buf)
4410{
4411 struct intel_iommu *iommu = dev_get_drvdata(dev);
4412 return sprintf(buf, "%llx\n", iommu->ecap);
4413}
4414static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4415
2238c082
AW
4416static ssize_t intel_iommu_show_ndoms(struct device *dev,
4417 struct device_attribute *attr,
4418 char *buf)
4419{
4420 struct intel_iommu *iommu = dev_get_drvdata(dev);
4421 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4422}
4423static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4424
4425static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4426 struct device_attribute *attr,
4427 char *buf)
4428{
4429 struct intel_iommu *iommu = dev_get_drvdata(dev);
4430 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4431 cap_ndoms(iommu->cap)));
4432}
4433static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4434
a5459cfe
AW
4435static struct attribute *intel_iommu_attrs[] = {
4436 &dev_attr_version.attr,
4437 &dev_attr_address.attr,
4438 &dev_attr_cap.attr,
4439 &dev_attr_ecap.attr,
2238c082
AW
4440 &dev_attr_domains_supported.attr,
4441 &dev_attr_domains_used.attr,
a5459cfe
AW
4442 NULL,
4443};
4444
4445static struct attribute_group intel_iommu_group = {
4446 .name = "intel-iommu",
4447 .attrs = intel_iommu_attrs,
4448};
4449
4450const struct attribute_group *intel_iommu_groups[] = {
4451 &intel_iommu_group,
4452 NULL,
4453};
4454
ba395927
KA
4455int __init intel_iommu_init(void)
4456{
9bdc531e 4457 int ret = -ENODEV;
3a93c841 4458 struct dmar_drhd_unit *drhd;
7c919779 4459 struct intel_iommu *iommu;
ba395927 4460
a59b50e9
JC
4461 /* VT-d is required for a TXT/tboot launch, so enforce that */
4462 force_on = tboot_force_iommu();
4463
3a5670e8
JL
4464 if (iommu_init_mempool()) {
4465 if (force_on)
4466 panic("tboot: Failed to initialize iommu memory\n");
4467 return -ENOMEM;
4468 }
4469
4470 down_write(&dmar_global_lock);
a59b50e9
JC
4471 if (dmar_table_init()) {
4472 if (force_on)
4473 panic("tboot: Failed to initialize DMAR table\n");
9bdc531e 4474 goto out_free_dmar;
a59b50e9 4475 }
ba395927 4476
c2c7286a 4477 if (dmar_dev_scope_init() < 0) {
a59b50e9
JC
4478 if (force_on)
4479 panic("tboot: Failed to initialize DMAR device scope\n");
9bdc531e 4480 goto out_free_dmar;
a59b50e9 4481 }
1886e8a9 4482
75f1cdf1 4483 if (no_iommu || dmar_disabled)
9bdc531e 4484 goto out_free_dmar;
2ae21010 4485
318fe7df 4486 if (list_empty(&dmar_rmrr_units))
9f10e5bf 4487 pr_info("No RMRR found\n");
318fe7df
SS
4488
4489 if (list_empty(&dmar_atsr_units))
9f10e5bf 4490 pr_info("No ATSR found\n");
318fe7df 4491
51a63e67
JC
4492 if (dmar_init_reserved_ranges()) {
4493 if (force_on)
4494 panic("tboot: Failed to reserve iommu ranges\n");
3a5670e8 4495 goto out_free_reserved_range;
51a63e67 4496 }
ba395927
KA
4497
4498 init_no_remapping_devices();
4499
b779260b 4500 ret = init_dmars();
ba395927 4501 if (ret) {
a59b50e9
JC
4502 if (force_on)
4503 panic("tboot: Failed to initialize DMARs\n");
9f10e5bf 4504 pr_err("Initialization failed\n");
9bdc531e 4505 goto out_free_reserved_range;
ba395927 4506 }
3a5670e8 4507 up_write(&dmar_global_lock);
9f10e5bf 4508 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
ba395927 4509
5e0d2a6f 4510 init_timer(&unmap_timer);
75f1cdf1
FT
4511#ifdef CONFIG_SWIOTLB
4512 swiotlb = 0;
4513#endif
19943b0e 4514 dma_ops = &intel_dma_ops;
4ed0d3e6 4515
134fac3f 4516 init_iommu_pm_ops();
a8bcbb0d 4517
a5459cfe
AW
4518 for_each_active_iommu(iommu, drhd)
4519 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4520 intel_iommu_groups,
2439d4aa 4521 "%s", iommu->name);
a5459cfe 4522
4236d97d 4523 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
99dcaded 4524 bus_register_notifier(&pci_bus_type, &device_nb);
75f05569
JL
4525 if (si_domain && !hw_pass_through)
4526 register_memory_notifier(&intel_iommu_memory_nb);
99dcaded 4527
8bc1f85c
ED
4528 intel_iommu_enabled = 1;
4529
ba395927 4530 return 0;
9bdc531e
JL
4531
4532out_free_reserved_range:
4533 put_iova_domain(&reserved_iova_list);
9bdc531e
JL
4534out_free_dmar:
4535 intel_iommu_free_dmars();
3a5670e8
JL
4536 up_write(&dmar_global_lock);
4537 iommu_exit_mempool();
9bdc531e 4538 return ret;
ba395927 4539}
e820482c 4540
2452d9db 4541static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
579305f7
AW
4542{
4543 struct intel_iommu *iommu = opaque;
4544
2452d9db 4545 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
579305f7
AW
4546 return 0;
4547}
4548
4549/*
4550 * NB - intel-iommu lacks any sort of reference counting for the users of
4551 * dependent devices. If multiple endpoints have intersecting dependent
4552 * devices, unbinding the driver from any one of them will possibly leave
4553 * the others unable to operate.
4554 */
2452d9db 4555static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
3199aa6b 4556{
0bcb3e28 4557 if (!iommu || !dev || !dev_is_pci(dev))
3199aa6b
HW
4558 return;
4559
2452d9db 4560 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
3199aa6b
HW
4561}
4562
127c7615 4563static void __dmar_remove_one_dev_info(struct device_domain_info *info)
c7151a8d 4564{
c7151a8d
WH
4565 struct intel_iommu *iommu;
4566 unsigned long flags;
c7151a8d 4567
55d94043
JR
4568 assert_spin_locked(&device_domain_lock);
4569
127c7615 4570 if (WARN_ON(!info))
c7151a8d
WH
4571 return;
4572
127c7615 4573 iommu = info->iommu;
c7151a8d 4574
127c7615
JR
4575 if (info->dev) {
4576 iommu_disable_dev_iotlb(info);
4577 domain_context_clear(iommu, info->dev);
4578 }
c7151a8d 4579
b608ac3b 4580 unlink_domain_info(info);
c7151a8d 4581
d160aca5 4582 spin_lock_irqsave(&iommu->lock, flags);
127c7615 4583 domain_detach_iommu(info->domain, iommu);
d160aca5 4584 spin_unlock_irqrestore(&iommu->lock, flags);
c7151a8d 4585
127c7615 4586 free_devinfo_mem(info);
c7151a8d 4587}
c7151a8d 4588
55d94043
JR
4589static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4590 struct device *dev)
4591{
127c7615 4592 struct device_domain_info *info;
55d94043 4593 unsigned long flags;
3e7abe25 4594
55d94043 4595 spin_lock_irqsave(&device_domain_lock, flags);
127c7615
JR
4596 info = dev->archdata.iommu;
4597 __dmar_remove_one_dev_info(info);
55d94043 4598 spin_unlock_irqrestore(&device_domain_lock, flags);
c7151a8d
WH
4599}
4600
2c2e2c38 4601static int md_domain_init(struct dmar_domain *domain, int guest_width)
5e98c4b1
WH
4602{
4603 int adjust_width;
4604
0fb5fe87
RM
4605 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4606 DMA_32BIT_PFN);
5e98c4b1
WH
4607 domain_reserve_special_ranges(domain);
4608
4609 /* calculate AGAW */
4610 domain->gaw = guest_width;
4611 adjust_width = guestwidth_to_adjustwidth(guest_width);
4612 domain->agaw = width_to_agaw(adjust_width);
4613
5e98c4b1 4614 domain->iommu_coherency = 0;
c5b15255 4615 domain->iommu_snooping = 0;
6dd9a7c7 4616 domain->iommu_superpage = 0;
fe40f1e0 4617 domain->max_addr = 0;
5e98c4b1
WH
4618
4619 /* always allocate the top pgd */
4c923d47 4620 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
5e98c4b1
WH
4621 if (!domain->pgd)
4622 return -ENOMEM;
4623 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4624 return 0;
4625}
4626
00a77deb 4627static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
38717946 4628{
5d450806 4629 struct dmar_domain *dmar_domain;
00a77deb
JR
4630 struct iommu_domain *domain;
4631
4632 if (type != IOMMU_DOMAIN_UNMANAGED)
4633 return NULL;
38717946 4634
ab8dfe25 4635 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
5d450806 4636 if (!dmar_domain) {
9f10e5bf 4637 pr_err("Can't allocate dmar_domain\n");
00a77deb 4638 return NULL;
38717946 4639 }
2c2e2c38 4640 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
9f10e5bf 4641 pr_err("Domain initialization failed\n");
92d03cc8 4642 domain_exit(dmar_domain);
00a77deb 4643 return NULL;
38717946 4644 }
8140a95d 4645 domain_update_iommu_cap(dmar_domain);
faa3d6f5 4646
00a77deb 4647 domain = &dmar_domain->domain;
8a0e715b
JR
4648 domain->geometry.aperture_start = 0;
4649 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4650 domain->geometry.force_aperture = true;
4651
00a77deb 4652 return domain;
38717946 4653}
38717946 4654
00a77deb 4655static void intel_iommu_domain_free(struct iommu_domain *domain)
38717946 4656{
00a77deb 4657 domain_exit(to_dmar_domain(domain));
38717946 4658}
38717946 4659
4c5478c9
JR
4660static int intel_iommu_attach_device(struct iommu_domain *domain,
4661 struct device *dev)
38717946 4662{
00a77deb 4663 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
fe40f1e0
WH
4664 struct intel_iommu *iommu;
4665 int addr_width;
156baca8 4666 u8 bus, devfn;
faa3d6f5 4667
c875d2c1
AW
4668 if (device_is_rmrr_locked(dev)) {
4669 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4670 return -EPERM;
4671 }
4672
7207d8f9
DW
4673 /* normally dev is not mapped */
4674 if (unlikely(domain_context_mapped(dev))) {
faa3d6f5
WH
4675 struct dmar_domain *old_domain;
4676
1525a29a 4677 old_domain = find_domain(dev);
faa3d6f5 4678 if (old_domain) {
d160aca5 4679 rcu_read_lock();
de7e8886 4680 dmar_remove_one_dev_info(old_domain, dev);
d160aca5 4681 rcu_read_unlock();
62c22167
JR
4682
4683 if (!domain_type_is_vm_or_si(old_domain) &&
4684 list_empty(&old_domain->devices))
4685 domain_exit(old_domain);
faa3d6f5
WH
4686 }
4687 }
4688
156baca8 4689 iommu = device_to_iommu(dev, &bus, &devfn);
fe40f1e0
WH
4690 if (!iommu)
4691 return -ENODEV;
4692
4693 /* check if this iommu agaw is sufficient for max mapped address */
4694 addr_width = agaw_to_width(iommu->agaw);
a99c47a2
TL
4695 if (addr_width > cap_mgaw(iommu->cap))
4696 addr_width = cap_mgaw(iommu->cap);
4697
4698 if (dmar_domain->max_addr > (1LL << addr_width)) {
9f10e5bf 4699 pr_err("%s: iommu width (%d) is not "
fe40f1e0 4700 "sufficient for the mapped address (%llx)\n",
a99c47a2 4701 __func__, addr_width, dmar_domain->max_addr);
fe40f1e0
WH
4702 return -EFAULT;
4703 }
a99c47a2
TL
4704 dmar_domain->gaw = addr_width;
4705
4706 /*
4707 * Knock out extra levels of page tables if necessary
4708 */
4709 while (iommu->agaw < dmar_domain->agaw) {
4710 struct dma_pte *pte;
4711
4712 pte = dmar_domain->pgd;
4713 if (dma_pte_present(pte)) {
25cbff16
SY
4714 dmar_domain->pgd = (struct dma_pte *)
4715 phys_to_virt(dma_pte_addr(pte));
7a661013 4716 free_pgtable_page(pte);
a99c47a2
TL
4717 }
4718 dmar_domain->agaw--;
4719 }
fe40f1e0 4720
28ccce0d 4721 return domain_add_dev_info(dmar_domain, dev);
38717946 4722}
38717946 4723
4c5478c9
JR
4724static void intel_iommu_detach_device(struct iommu_domain *domain,
4725 struct device *dev)
38717946 4726{
e6de0f8d 4727 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
faa3d6f5 4728}
c7151a8d 4729
b146a1c9
JR
4730static int intel_iommu_map(struct iommu_domain *domain,
4731 unsigned long iova, phys_addr_t hpa,
5009065d 4732 size_t size, int iommu_prot)
faa3d6f5 4733{
00a77deb 4734 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
fe40f1e0 4735 u64 max_addr;
dde57a21 4736 int prot = 0;
faa3d6f5 4737 int ret;
fe40f1e0 4738
dde57a21
JR
4739 if (iommu_prot & IOMMU_READ)
4740 prot |= DMA_PTE_READ;
4741 if (iommu_prot & IOMMU_WRITE)
4742 prot |= DMA_PTE_WRITE;
9cf06697
SY
4743 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4744 prot |= DMA_PTE_SNP;
dde57a21 4745
163cc52c 4746 max_addr = iova + size;
dde57a21 4747 if (dmar_domain->max_addr < max_addr) {
fe40f1e0
WH
4748 u64 end;
4749
4750 /* check if minimum agaw is sufficient for mapped address */
8954da1f 4751 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
fe40f1e0 4752 if (end < max_addr) {
9f10e5bf 4753 pr_err("%s: iommu width (%d) is not "
fe40f1e0 4754 "sufficient for the mapped address (%llx)\n",
8954da1f 4755 __func__, dmar_domain->gaw, max_addr);
fe40f1e0
WH
4756 return -EFAULT;
4757 }
dde57a21 4758 dmar_domain->max_addr = max_addr;
fe40f1e0 4759 }
ad051221
DW
4760 /* Round up size to next multiple of PAGE_SIZE, if it and
4761 the low bits of hpa would take us onto the next page */
88cb6a74 4762 size = aligned_nrpages(hpa, size);
ad051221
DW
4763 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4764 hpa >> VTD_PAGE_SHIFT, size, prot);
faa3d6f5 4765 return ret;
38717946 4766}
38717946 4767
5009065d 4768static size_t intel_iommu_unmap(struct iommu_domain *domain,
ea8ea460 4769 unsigned long iova, size_t size)
38717946 4770{
00a77deb 4771 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
ea8ea460
DW
4772 struct page *freelist = NULL;
4773 struct intel_iommu *iommu;
4774 unsigned long start_pfn, last_pfn;
4775 unsigned int npages;
42e8c186 4776 int iommu_id, level = 0;
5cf0a76f
DW
4777
4778 /* Cope with horrid API which requires us to unmap more than the
4779 size argument if it happens to be a large-page mapping. */
dc02e46e 4780 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
5cf0a76f
DW
4781
4782 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4783 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4b99d352 4784
ea8ea460
DW
4785 start_pfn = iova >> VTD_PAGE_SHIFT;
4786 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4787
4788 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4789
4790 npages = last_pfn - start_pfn + 1;
4791
29a27719 4792 for_each_domain_iommu(iommu_id, dmar_domain) {
a1ddcbe9 4793 iommu = g_iommus[iommu_id];
ea8ea460 4794
42e8c186
JR
4795 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
4796 start_pfn, npages, !freelist, 0);
ea8ea460
DW
4797 }
4798
4799 dma_free_pagelist(freelist);
fe40f1e0 4800
163cc52c
DW
4801 if (dmar_domain->max_addr == iova + size)
4802 dmar_domain->max_addr = iova;
b146a1c9 4803
5cf0a76f 4804 return size;
38717946 4805}
38717946 4806
d14d6577 4807static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
bb5547ac 4808 dma_addr_t iova)
38717946 4809{
00a77deb 4810 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
38717946 4811 struct dma_pte *pte;
5cf0a76f 4812 int level = 0;
faa3d6f5 4813 u64 phys = 0;
38717946 4814
5cf0a76f 4815 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
38717946 4816 if (pte)
faa3d6f5 4817 phys = dma_pte_addr(pte);
38717946 4818
faa3d6f5 4819 return phys;
38717946 4820}
a8bcbb0d 4821
5d587b8d 4822static bool intel_iommu_capable(enum iommu_cap cap)
dbb9fd86 4823{
dbb9fd86 4824 if (cap == IOMMU_CAP_CACHE_COHERENCY)
5d587b8d 4825 return domain_update_iommu_snooping(NULL) == 1;
323f99cb 4826 if (cap == IOMMU_CAP_INTR_REMAP)
5d587b8d 4827 return irq_remapping_enabled == 1;
dbb9fd86 4828
5d587b8d 4829 return false;
dbb9fd86
SY
4830}
4831
abdfdde2
AW
4832static int intel_iommu_add_device(struct device *dev)
4833{
a5459cfe 4834 struct intel_iommu *iommu;
abdfdde2 4835 struct iommu_group *group;
156baca8 4836 u8 bus, devfn;
70ae6f0d 4837
a5459cfe
AW
4838 iommu = device_to_iommu(dev, &bus, &devfn);
4839 if (!iommu)
70ae6f0d
AW
4840 return -ENODEV;
4841
a5459cfe 4842 iommu_device_link(iommu->iommu_dev, dev);
a4ff1fc2 4843
e17f9ff4 4844 group = iommu_group_get_for_dev(dev);
783f157b 4845
e17f9ff4
AW
4846 if (IS_ERR(group))
4847 return PTR_ERR(group);
bcb71abe 4848
abdfdde2 4849 iommu_group_put(group);
e17f9ff4 4850 return 0;
abdfdde2 4851}
70ae6f0d 4852
abdfdde2
AW
4853static void intel_iommu_remove_device(struct device *dev)
4854{
a5459cfe
AW
4855 struct intel_iommu *iommu;
4856 u8 bus, devfn;
4857
4858 iommu = device_to_iommu(dev, &bus, &devfn);
4859 if (!iommu)
4860 return;
4861
abdfdde2 4862 iommu_group_remove_device(dev);
a5459cfe
AW
4863
4864 iommu_device_unlink(iommu->iommu_dev, dev);
70ae6f0d
AW
4865}
4866
b22f6434 4867static const struct iommu_ops intel_iommu_ops = {
5d587b8d 4868 .capable = intel_iommu_capable,
00a77deb
JR
4869 .domain_alloc = intel_iommu_domain_alloc,
4870 .domain_free = intel_iommu_domain_free,
a8bcbb0d
JR
4871 .attach_dev = intel_iommu_attach_device,
4872 .detach_dev = intel_iommu_detach_device,
b146a1c9
JR
4873 .map = intel_iommu_map,
4874 .unmap = intel_iommu_unmap,
315786eb 4875 .map_sg = default_iommu_map_sg,
a8bcbb0d 4876 .iova_to_phys = intel_iommu_iova_to_phys,
abdfdde2
AW
4877 .add_device = intel_iommu_add_device,
4878 .remove_device = intel_iommu_remove_device,
6d1c56a9 4879 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
a8bcbb0d 4880};
9af88143 4881
9452618e
DV
4882static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4883{
4884 /* G4x/GM45 integrated gfx dmar support is totally busted. */
9f10e5bf 4885 pr_info("Disabling IOMMU for graphics on this chipset\n");
9452618e
DV
4886 dmar_map_gfx = 0;
4887}
4888
4889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4896
d34d6517 4897static void quirk_iommu_rwbf(struct pci_dev *dev)
9af88143
DW
4898{
4899 /*
4900 * Mobile 4 Series Chipset neglects to set RWBF capability,
210561ff 4901 * but needs it. Same seems to hold for the desktop versions.
9af88143 4902 */
9f10e5bf 4903 pr_info("Forcing write-buffer flush capability\n");
9af88143
DW
4904 rwbf_quirk = 1;
4905}
4906
4907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
210561ff
DV
4908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
e0fc7e0b 4914
eecfd57f
AJ
4915#define GGC 0x52
4916#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4917#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4918#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4919#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4920#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4921#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4922#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4923#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4924
d34d6517 4925static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
9eecabcb
DW
4926{
4927 unsigned short ggc;
4928
eecfd57f 4929 if (pci_read_config_word(dev, GGC, &ggc))
9eecabcb
DW
4930 return;
4931
eecfd57f 4932 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
9f10e5bf 4933 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
9eecabcb 4934 dmar_map_gfx = 0;
6fbcfb3e
DW
4935 } else if (dmar_map_gfx) {
4936 /* we have to ensure the gfx device is idle before we flush */
9f10e5bf 4937 pr_info("Disabling batched IOTLB flush on Ironlake\n");
6fbcfb3e
DW
4938 intel_iommu_strict = 1;
4939 }
9eecabcb
DW
4940}
4941DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4942DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4943DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4944DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4945
e0fc7e0b
DW
4946/* On Tylersburg chipsets, some BIOSes have been known to enable the
4947 ISOCH DMAR unit for the Azalia sound device, but not give it any
4948 TLB entries, which causes it to deadlock. Check for that. We do
4949 this in a function called from init_dmars(), instead of in a PCI
4950 quirk, because we don't want to print the obnoxious "BIOS broken"
4951 message if VT-d is actually disabled.
4952*/
4953static void __init check_tylersburg_isoch(void)
4954{
4955 struct pci_dev *pdev;
4956 uint32_t vtisochctrl;
4957
4958 /* If there's no Azalia in the system anyway, forget it. */
4959 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4960 if (!pdev)
4961 return;
4962 pci_dev_put(pdev);
4963
4964 /* System Management Registers. Might be hidden, in which case
4965 we can't do the sanity check. But that's OK, because the
4966 known-broken BIOSes _don't_ actually hide it, so far. */
4967 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4968 if (!pdev)
4969 return;
4970
4971 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4972 pci_dev_put(pdev);
4973 return;
4974 }
4975
4976 pci_dev_put(pdev);
4977
4978 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4979 if (vtisochctrl & 1)
4980 return;
4981
4982 /* Drop all bits other than the number of TLB entries */
4983 vtisochctrl &= 0x1c;
4984
4985 /* If we have the recommended number of TLB entries (16), fine. */
4986 if (vtisochctrl == 0x10)
4987 return;
4988
4989 /* Zero TLB entries? You get to ride the short bus to school. */
4990 if (!vtisochctrl) {
4991 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4992 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4993 dmi_get_system_info(DMI_BIOS_VENDOR),
4994 dmi_get_system_info(DMI_BIOS_VERSION),
4995 dmi_get_system_info(DMI_PRODUCT_VERSION));
4996 iommu_identity_mapping |= IDENTMAP_AZALIA;
4997 return;
4998 }
9f10e5bf
JR
4999
5000 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
e0fc7e0b
DW
5001 vtisochctrl);
5002}