]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/iommu/intel_irq_remapping.c
iommu/vt-d: mark internal functions as static
[mirror_ubuntu-eoan-kernel.git] / drivers / iommu / intel_irq_remapping.c
CommitLineData
5aeecaf4 1#include <linux/interrupt.h>
ad3ad3f6 2#include <linux/dmar.h>
2ae21010 3#include <linux/spinlock.h>
5a0e3ad6 4#include <linux/slab.h>
2ae21010 5#include <linux/jiffies.h>
20f3097b 6#include <linux/hpet.h>
2ae21010 7#include <linux/pci.h>
b6fcb33a 8#include <linux/irq.h>
ad3ad3f6 9#include <asm/io_apic.h>
17483a1f 10#include <asm/smp.h>
6d652ea1 11#include <asm/cpu.h>
38717946 12#include <linux/intel-iommu.h>
46f06b72 13#include <acpi/acpi.h>
8a8f422d 14#include <asm/irq_remapping.h>
f007e99c 15#include <asm/pci-direct.h>
5e2b930b 16#include <asm/msidef.h>
ad3ad3f6 17
8a8f422d 18#include "irq_remapping.h"
736baef4 19
eef93fdb
JR
20struct ioapic_scope {
21 struct intel_iommu *iommu;
22 unsigned int id;
23 unsigned int bus; /* PCI bus number */
24 unsigned int devfn; /* PCI devfn number */
25};
26
27struct hpet_scope {
28 struct intel_iommu *iommu;
29 u8 id;
30 unsigned int bus;
31 unsigned int devfn;
32};
33
34#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
0c3f173a 35#define IRTE_DEST(dest) ((x2apic_mode) ? dest : dest << 8)
eef93fdb 36
ad3ad3f6 37static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
20f3097b
SS
38static struct hpet_scope ir_hpet[MAX_HPET_TBS];
39static int ir_ioapic_num, ir_hpet_num;
d1423d56 40
96f8e98b 41static DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
d585d060 42
694835dc
JL
43static int __init parse_ioapics_under_ir(void);
44
e420dfb4
YL
45static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
46{
dced35ae 47 struct irq_cfg *cfg = irq_get_chip_data(irq);
349d6767 48 return cfg ? &cfg->irq_2_iommu : NULL;
0b8f1efa
YL
49}
50
6a7885c4 51static int get_irte(int irq, struct irte *entry)
b6fcb33a 52{
d585d060 53 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
4c5502b1 54 unsigned long flags;
d585d060 55 int index;
b6fcb33a 56
d585d060 57 if (!entry || !irq_iommu)
b6fcb33a
SS
58 return -1;
59
96f8e98b 60 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
b6fcb33a 61
e420dfb4
YL
62 index = irq_iommu->irte_index + irq_iommu->sub_handle;
63 *entry = *(irq_iommu->iommu->ir_table->base + index);
b6fcb33a 64
96f8e98b 65 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a
SS
66 return 0;
67}
68
263b5e86 69static int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
b6fcb33a
SS
70{
71 struct ir_table *table = iommu->ir_table;
d585d060 72 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
9b1b0e42 73 struct irq_cfg *cfg = irq_get_chip_data(irq);
b6fcb33a
SS
74 u16 index, start_index;
75 unsigned int mask = 0;
4c5502b1 76 unsigned long flags;
b6fcb33a 77
d585d060 78 if (!count || !irq_iommu)
e420dfb4 79 return -1;
e420dfb4 80
b6fcb33a
SS
81 /*
82 * start the IRTE search from index 0.
83 */
84 index = start_index = 0;
85
86 if (count > 1) {
87 count = __roundup_pow_of_two(count);
88 mask = ilog2(count);
89 }
90
91 if (mask > ecap_max_handle_mask(iommu->ecap)) {
92 printk(KERN_ERR
93 "Requested mask %x exceeds the max invalidation handle"
94 " mask value %Lx\n", mask,
95 ecap_max_handle_mask(iommu->ecap));
96 return -1;
97 }
98
96f8e98b 99 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
360eb3c5
JL
100 index = bitmap_find_free_region(table->bitmap,
101 INTR_REMAP_TABLE_ENTRIES, mask);
102 if (index < 0) {
103 pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
104 } else {
105 cfg->remapped = 1;
106 irq_iommu->iommu = iommu;
107 irq_iommu->irte_index = index;
108 irq_iommu->sub_handle = 0;
109 irq_iommu->irte_mask = mask;
110 }
96f8e98b 111 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a
SS
112
113 return index;
114}
115
704126ad 116static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
b6fcb33a
SS
117{
118 struct qi_desc desc;
119
120 desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
121 | QI_IEC_SELECTIVE;
122 desc.high = 0;
123
704126ad 124 return qi_submit_sync(&desc, iommu);
b6fcb33a
SS
125}
126
263b5e86 127static int map_irq_to_irte_handle(int irq, u16 *sub_handle)
b6fcb33a 128{
d585d060 129 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
4c5502b1 130 unsigned long flags;
d585d060 131 int index;
b6fcb33a 132
d585d060 133 if (!irq_iommu)
b6fcb33a 134 return -1;
b6fcb33a 135
96f8e98b 136 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
e420dfb4
YL
137 *sub_handle = irq_iommu->sub_handle;
138 index = irq_iommu->irte_index;
96f8e98b 139 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a
SS
140 return index;
141}
142
263b5e86 143static int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
b6fcb33a 144{
d585d060 145 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
9b1b0e42 146 struct irq_cfg *cfg = irq_get_chip_data(irq);
4c5502b1 147 unsigned long flags;
e420dfb4 148
d585d060 149 if (!irq_iommu)
0b8f1efa 150 return -1;
d585d060 151
96f8e98b 152 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
0b8f1efa 153
9b1b0e42 154 cfg->remapped = 1;
e420dfb4
YL
155 irq_iommu->iommu = iommu;
156 irq_iommu->irte_index = index;
157 irq_iommu->sub_handle = subhandle;
158 irq_iommu->irte_mask = 0;
b6fcb33a 159
96f8e98b 160 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a
SS
161
162 return 0;
163}
164
263b5e86 165static int modify_irte(int irq, struct irte *irte_modified)
b6fcb33a 166{
d585d060 167 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
b6fcb33a 168 struct intel_iommu *iommu;
4c5502b1 169 unsigned long flags;
d585d060
TG
170 struct irte *irte;
171 int rc, index;
b6fcb33a 172
d585d060 173 if (!irq_iommu)
b6fcb33a 174 return -1;
d585d060 175
96f8e98b 176 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
b6fcb33a 177
e420dfb4 178 iommu = irq_iommu->iommu;
b6fcb33a 179
e420dfb4 180 index = irq_iommu->irte_index + irq_iommu->sub_handle;
b6fcb33a
SS
181 irte = &iommu->ir_table->base[index];
182
c513b67e
LT
183 set_64bit(&irte->low, irte_modified->low);
184 set_64bit(&irte->high, irte_modified->high);
b6fcb33a
SS
185 __iommu_flush_cache(iommu, irte, sizeof(*irte));
186
704126ad 187 rc = qi_flush_iec(iommu, index, 0);
96f8e98b 188 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
704126ad
YZ
189
190 return rc;
b6fcb33a
SS
191}
192
263b5e86 193static struct intel_iommu *map_hpet_to_ir(u8 hpet_id)
20f3097b
SS
194{
195 int i;
196
197 for (i = 0; i < MAX_HPET_TBS; i++)
198 if (ir_hpet[i].id == hpet_id)
199 return ir_hpet[i].iommu;
200 return NULL;
201}
202
263b5e86 203static struct intel_iommu *map_ioapic_to_ir(int apic)
89027d35
SS
204{
205 int i;
206
207 for (i = 0; i < MAX_IO_APICS; i++)
208 if (ir_ioapic[i].id == apic)
209 return ir_ioapic[i].iommu;
210 return NULL;
211}
212
263b5e86 213static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
75c46fa6
SS
214{
215 struct dmar_drhd_unit *drhd;
216
217 drhd = dmar_find_matched_drhd_unit(dev);
218 if (!drhd)
219 return NULL;
220
221 return drhd->iommu;
222}
223
c4658b4e
WH
224static int clear_entries(struct irq_2_iommu *irq_iommu)
225{
226 struct irte *start, *entry, *end;
227 struct intel_iommu *iommu;
228 int index;
229
230 if (irq_iommu->sub_handle)
231 return 0;
232
233 iommu = irq_iommu->iommu;
234 index = irq_iommu->irte_index + irq_iommu->sub_handle;
235
236 start = iommu->ir_table->base + index;
237 end = start + (1 << irq_iommu->irte_mask);
238
239 for (entry = start; entry < end; entry++) {
c513b67e
LT
240 set_64bit(&entry->low, 0);
241 set_64bit(&entry->high, 0);
c4658b4e 242 }
360eb3c5
JL
243 bitmap_release_region(iommu->ir_table->bitmap, index,
244 irq_iommu->irte_mask);
c4658b4e
WH
245
246 return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
247}
248
9d619f65 249static int free_irte(int irq)
b6fcb33a 250{
d585d060 251 struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
4c5502b1 252 unsigned long flags;
d585d060 253 int rc;
b6fcb33a 254
d585d060 255 if (!irq_iommu)
b6fcb33a 256 return -1;
d585d060 257
96f8e98b 258 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
b6fcb33a 259
c4658b4e 260 rc = clear_entries(irq_iommu);
b6fcb33a 261
e420dfb4
YL
262 irq_iommu->iommu = NULL;
263 irq_iommu->irte_index = 0;
264 irq_iommu->sub_handle = 0;
265 irq_iommu->irte_mask = 0;
b6fcb33a 266
96f8e98b 267 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a 268
704126ad 269 return rc;
b6fcb33a
SS
270}
271
f007e99c
WH
272/*
273 * source validation type
274 */
275#define SVT_NO_VERIFY 0x0 /* no verification is required */
25985edc 276#define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */
f007e99c
WH
277#define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */
278
279/*
280 * source-id qualifier
281 */
282#define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */
283#define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore
284 * the third least significant bit
285 */
286#define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore
287 * the second and third least significant bits
288 */
289#define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore
290 * the least three significant bits
291 */
292
293/*
294 * set SVT, SQ and SID fields of irte to verify
295 * source ids of interrupt requests
296 */
297static void set_irte_sid(struct irte *irte, unsigned int svt,
298 unsigned int sq, unsigned int sid)
299{
d1423d56
CW
300 if (disable_sourceid_checking)
301 svt = SVT_NO_VERIFY;
f007e99c
WH
302 irte->svt = svt;
303 irte->sq = sq;
304 irte->sid = sid;
305}
306
263b5e86 307static int set_ioapic_sid(struct irte *irte, int apic)
f007e99c
WH
308{
309 int i;
310 u16 sid = 0;
311
312 if (!irte)
313 return -1;
314
315 for (i = 0; i < MAX_IO_APICS; i++) {
316 if (ir_ioapic[i].id == apic) {
317 sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
318 break;
319 }
320 }
321
322 if (sid == 0) {
323 pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic);
324 return -1;
325 }
326
327 set_irte_sid(irte, 1, 0, sid);
328
329 return 0;
330}
331
263b5e86 332static int set_hpet_sid(struct irte *irte, u8 id)
20f3097b
SS
333{
334 int i;
335 u16 sid = 0;
336
337 if (!irte)
338 return -1;
339
340 for (i = 0; i < MAX_HPET_TBS; i++) {
341 if (ir_hpet[i].id == id) {
342 sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
343 break;
344 }
345 }
346
347 if (sid == 0) {
348 pr_warning("Failed to set source-id of HPET block (%d)\n", id);
349 return -1;
350 }
351
352 /*
353 * Should really use SQ_ALL_16. Some platforms are broken.
354 * While we figure out the right quirks for these broken platforms, use
355 * SQ_13_IGNORE_3 for now.
356 */
357 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);
358
359 return 0;
360}
361
263b5e86 362static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
f007e99c
WH
363{
364 struct pci_dev *bridge;
365
366 if (!irte || !dev)
367 return -1;
368
369 /* PCIe device or Root Complex integrated PCI device */
5f4d91a1 370 if (pci_is_pcie(dev) || !dev->bus->parent) {
f007e99c
WH
371 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
372 (dev->bus->number << 8) | dev->devfn);
373 return 0;
374 }
375
376 bridge = pci_find_upstream_pcie_bridge(dev);
377 if (bridge) {
45e829ea 378 if (pci_is_pcie(bridge))/* this is a PCIe-to-PCI/PCIX bridge */
f007e99c
WH
379 set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
380 (bridge->bus->number << 8) | dev->bus->number);
381 else /* this is a legacy PCI bridge */
382 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
383 (bridge->bus->number << 8) | bridge->devfn);
384 }
385
386 return 0;
387}
388
95a02e97 389static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
2ae21010
SS
390{
391 u64 addr;
c416daa9 392 u32 sts;
2ae21010
SS
393 unsigned long flags;
394
395 addr = virt_to_phys((void *)iommu->ir_table->base);
396
1f5b3c3f 397 raw_spin_lock_irqsave(&iommu->register_lock, flags);
2ae21010
SS
398
399 dmar_writeq(iommu->reg + DMAR_IRTA_REG,
400 (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
401
402 /* Set interrupt-remapping table pointer */
161fde08 403 iommu->gcmd |= DMA_GCMD_SIRTP;
c416daa9 404 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
2ae21010
SS
405
406 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
407 readl, (sts & DMA_GSTS_IRTPS), sts);
1f5b3c3f 408 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
2ae21010
SS
409
410 /*
411 * global invalidation of interrupt entry cache before enabling
412 * interrupt-remapping.
413 */
414 qi_global_iec(iommu);
415
1f5b3c3f 416 raw_spin_lock_irqsave(&iommu->register_lock, flags);
2ae21010
SS
417
418 /* Enable interrupt-remapping */
2ae21010 419 iommu->gcmd |= DMA_GCMD_IRE;
af8d102f 420 iommu->gcmd &= ~DMA_GCMD_CFI; /* Block compatibility-format MSIs */
c416daa9 421 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
2ae21010
SS
422
423 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
424 readl, (sts & DMA_GSTS_IRES), sts);
425
af8d102f
AL
426 /*
427 * With CFI clear in the Global Command register, we should be
428 * protected from dangerous (i.e. compatibility) interrupts
429 * regardless of x2apic status. Check just to be sure.
430 */
431 if (sts & DMA_GSTS_CFIS)
432 WARN(1, KERN_WARNING
433 "Compatibility-format IRQs enabled despite intr remapping;\n"
434 "you are vulnerable to IRQ injection.\n");
435
1f5b3c3f 436 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
2ae21010
SS
437}
438
439
95a02e97 440static int intel_setup_irq_remapping(struct intel_iommu *iommu, int mode)
2ae21010
SS
441{
442 struct ir_table *ir_table;
443 struct page *pages;
360eb3c5 444 unsigned long *bitmap;
2ae21010
SS
445
446 ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
fa4b57cc 447 GFP_ATOMIC);
2ae21010
SS
448
449 if (!iommu->ir_table)
450 return -ENOMEM;
451
824cd75b
SS
452 pages = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO,
453 INTR_REMAP_PAGE_ORDER);
2ae21010
SS
454
455 if (!pages) {
360eb3c5
JL
456 pr_err("IR%d: failed to allocate pages of order %d\n",
457 iommu->seq_id, INTR_REMAP_PAGE_ORDER);
2ae21010
SS
458 kfree(iommu->ir_table);
459 return -ENOMEM;
460 }
461
360eb3c5
JL
462 bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES),
463 sizeof(long), GFP_ATOMIC);
464 if (bitmap == NULL) {
465 pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
466 __free_pages(pages, INTR_REMAP_PAGE_ORDER);
467 kfree(ir_table);
468 return -ENOMEM;
469 }
470
2ae21010 471 ir_table->base = page_address(pages);
360eb3c5 472 ir_table->bitmap = bitmap;
2ae21010 473
95a02e97 474 iommu_set_irq_remapping(iommu, mode);
2ae21010
SS
475 return 0;
476}
477
eba67e5d
SS
478/*
479 * Disable Interrupt Remapping.
480 */
95a02e97 481static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
eba67e5d
SS
482{
483 unsigned long flags;
484 u32 sts;
485
486 if (!ecap_ir_support(iommu->ecap))
487 return;
488
b24696bc
FY
489 /*
490 * global invalidation of interrupt entry cache before disabling
491 * interrupt-remapping.
492 */
493 qi_global_iec(iommu);
494
1f5b3c3f 495 raw_spin_lock_irqsave(&iommu->register_lock, flags);
eba67e5d
SS
496
497 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
498 if (!(sts & DMA_GSTS_IRES))
499 goto end;
500
501 iommu->gcmd &= ~DMA_GCMD_IRE;
502 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
503
504 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
505 readl, !(sts & DMA_GSTS_IRES), sts);
506
507end:
1f5b3c3f 508 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
eba67e5d
SS
509}
510
41750d31
SS
511static int __init dmar_x2apic_optout(void)
512{
513 struct acpi_table_dmar *dmar;
514 dmar = (struct acpi_table_dmar *)dmar_tbl;
515 if (!dmar || no_x2apic_optout)
516 return 0;
517 return dmar->flags & DMAR_X2APIC_OPT_OUT;
518}
519
95a02e97 520static int __init intel_irq_remapping_supported(void)
93758238
WH
521{
522 struct dmar_drhd_unit *drhd;
523
95a02e97 524 if (disable_irq_remap)
03ea8155 525 return 0;
03bbcb2e 526 if (irq_remap_broken) {
05104a4e
NH
527 printk(KERN_WARNING
528 "This system BIOS has enabled interrupt remapping\n"
529 "on a chipset that contains an erratum making that\n"
530 "feature unstable. To maintain system stability\n"
531 "interrupt remapping is being disabled. Please\n"
532 "contact your BIOS vendor for an update\n");
533 add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
03bbcb2e
NH
534 disable_irq_remap = 1;
535 return 0;
536 }
03ea8155 537
074835f0
YS
538 if (!dmar_ir_support())
539 return 0;
540
93758238
WH
541 for_each_drhd_unit(drhd) {
542 struct intel_iommu *iommu = drhd->iommu;
543
544 if (!ecap_ir_support(iommu->ecap))
545 return 0;
546 }
547
548 return 1;
549}
550
95a02e97 551static int __init intel_enable_irq_remapping(void)
2ae21010
SS
552{
553 struct dmar_drhd_unit *drhd;
af8d102f 554 bool x2apic_present;
2ae21010 555 int setup = 0;
41750d31 556 int eim = 0;
2ae21010 557
af8d102f
AL
558 x2apic_present = x2apic_supported();
559
e936d077
YS
560 if (parse_ioapics_under_ir() != 1) {
561 printk(KERN_INFO "Not enable interrupt remapping\n");
af8d102f 562 goto error;
e936d077
YS
563 }
564
af8d102f 565 if (x2apic_present) {
b977e73a
JL
566 pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");
567
41750d31 568 eim = !dmar_x2apic_optout();
af8d102f
AL
569 if (!eim)
570 printk(KERN_WARNING
571 "Your BIOS is broken and requested that x2apic be disabled.\n"
572 "This will slightly decrease performance.\n"
573 "Use 'intremap=no_x2apic_optout' to override BIOS request.\n");
41750d31
SS
574 }
575
1531a6a6
SS
576 for_each_drhd_unit(drhd) {
577 struct intel_iommu *iommu = drhd->iommu;
578
34aaaa94
HW
579 /*
580 * If the queued invalidation is already initialized,
581 * shouldn't disable it.
582 */
583 if (iommu->qi)
584 continue;
585
1531a6a6
SS
586 /*
587 * Clear previous faults.
588 */
589 dmar_fault(-1, iommu);
590
591 /*
592 * Disable intr remapping and queued invalidation, if already
593 * enabled prior to OS handover.
594 */
95a02e97 595 iommu_disable_irq_remapping(iommu);
1531a6a6
SS
596
597 dmar_disable_qi(iommu);
598 }
599
2ae21010
SS
600 /*
601 * check for the Interrupt-remapping support
602 */
603 for_each_drhd_unit(drhd) {
604 struct intel_iommu *iommu = drhd->iommu;
605
606 if (!ecap_ir_support(iommu->ecap))
607 continue;
608
609 if (eim && !ecap_eim_support(iommu->ecap)) {
610 printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
611 " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
af8d102f 612 goto error;
2ae21010
SS
613 }
614 }
615
616 /*
617 * Enable queued invalidation for all the DRHD's.
618 */
619 for_each_drhd_unit(drhd) {
620 int ret;
621 struct intel_iommu *iommu = drhd->iommu;
622 ret = dmar_enable_qi(iommu);
623
624 if (ret) {
625 printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
626 " invalidation, ecap %Lx, ret %d\n",
627 drhd->reg_base_addr, iommu->ecap, ret);
af8d102f 628 goto error;
2ae21010
SS
629 }
630 }
631
632 /*
633 * Setup Interrupt-remapping for all the DRHD's now.
634 */
635 for_each_drhd_unit(drhd) {
636 struct intel_iommu *iommu = drhd->iommu;
637
638 if (!ecap_ir_support(iommu->ecap))
639 continue;
640
95a02e97 641 if (intel_setup_irq_remapping(iommu, eim))
2ae21010
SS
642 goto error;
643
644 setup = 1;
645 }
646
647 if (!setup)
648 goto error;
649
95a02e97 650 irq_remapping_enabled = 1;
afcc8a40
JR
651
652 /*
653 * VT-d has a different layout for IO-APIC entries when
654 * interrupt remapping is enabled. So it needs a special routine
655 * to print IO-APIC entries for debugging purposes too.
656 */
657 x86_io_apic_ops.print_entries = intel_ir_io_apic_print_entries;
658
41750d31 659 pr_info("Enabled IRQ remapping in %s mode\n", eim ? "x2apic" : "xapic");
2ae21010 660
41750d31 661 return eim ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
2ae21010
SS
662
663error:
664 /*
665 * handle error condition gracefully here!
666 */
af8d102f
AL
667
668 if (x2apic_present)
d01140df 669 pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n");
af8d102f 670
2ae21010
SS
671 return -1;
672}
ad3ad3f6 673
20f3097b
SS
674static void ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
675 struct intel_iommu *iommu)
676{
677 struct acpi_dmar_pci_path *path;
678 u8 bus;
679 int count;
680
681 bus = scope->bus;
682 path = (struct acpi_dmar_pci_path *)(scope + 1);
683 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
684 / sizeof(struct acpi_dmar_pci_path);
685
686 while (--count > 0) {
687 /*
688 * Access PCI directly due to the PCI
689 * subsystem isn't initialized yet.
690 */
fa5f508f 691 bus = read_pci_config_byte(bus, path->device, path->function,
20f3097b
SS
692 PCI_SECONDARY_BUS);
693 path++;
694 }
695 ir_hpet[ir_hpet_num].bus = bus;
fa5f508f 696 ir_hpet[ir_hpet_num].devfn = PCI_DEVFN(path->device, path->function);
20f3097b
SS
697 ir_hpet[ir_hpet_num].iommu = iommu;
698 ir_hpet[ir_hpet_num].id = scope->enumeration_id;
699 ir_hpet_num++;
700}
701
f007e99c
WH
702static void ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
703 struct intel_iommu *iommu)
704{
705 struct acpi_dmar_pci_path *path;
706 u8 bus;
707 int count;
708
709 bus = scope->bus;
710 path = (struct acpi_dmar_pci_path *)(scope + 1);
711 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
712 / sizeof(struct acpi_dmar_pci_path);
713
714 while (--count > 0) {
715 /*
716 * Access PCI directly due to the PCI
717 * subsystem isn't initialized yet.
718 */
fa5f508f 719 bus = read_pci_config_byte(bus, path->device, path->function,
f007e99c
WH
720 PCI_SECONDARY_BUS);
721 path++;
722 }
723
724 ir_ioapic[ir_ioapic_num].bus = bus;
fa5f508f 725 ir_ioapic[ir_ioapic_num].devfn = PCI_DEVFN(path->device, path->function);
f007e99c
WH
726 ir_ioapic[ir_ioapic_num].iommu = iommu;
727 ir_ioapic[ir_ioapic_num].id = scope->enumeration_id;
728 ir_ioapic_num++;
729}
730
20f3097b
SS
731static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
732 struct intel_iommu *iommu)
ad3ad3f6
SS
733{
734 struct acpi_dmar_hardware_unit *drhd;
735 struct acpi_dmar_device_scope *scope;
736 void *start, *end;
737
738 drhd = (struct acpi_dmar_hardware_unit *)header;
739
740 start = (void *)(drhd + 1);
741 end = ((void *)drhd) + header->length;
742
743 while (start < end) {
744 scope = start;
745 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
746 if (ir_ioapic_num == MAX_IO_APICS) {
747 printk(KERN_WARNING "Exceeded Max IO APICS\n");
748 return -1;
749 }
750
680a7524
YL
751 printk(KERN_INFO "IOAPIC id %d under DRHD base "
752 " 0x%Lx IOMMU %d\n", scope->enumeration_id,
753 drhd->address, iommu->seq_id);
ad3ad3f6 754
f007e99c 755 ir_parse_one_ioapic_scope(scope, iommu);
20f3097b
SS
756 } else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) {
757 if (ir_hpet_num == MAX_HPET_TBS) {
758 printk(KERN_WARNING "Exceeded Max HPET blocks\n");
759 return -1;
760 }
761
762 printk(KERN_INFO "HPET id %d under DRHD base"
763 " 0x%Lx\n", scope->enumeration_id,
764 drhd->address);
765
766 ir_parse_one_hpet_scope(scope, iommu);
ad3ad3f6
SS
767 }
768 start += scope->length;
769 }
770
771 return 0;
772}
773
774/*
775 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
776 * hardware unit.
777 */
694835dc 778static int __init parse_ioapics_under_ir(void)
ad3ad3f6
SS
779{
780 struct dmar_drhd_unit *drhd;
781 int ir_supported = 0;
32ab31e0 782 int ioapic_idx;
ad3ad3f6
SS
783
784 for_each_drhd_unit(drhd) {
785 struct intel_iommu *iommu = drhd->iommu;
786
787 if (ecap_ir_support(iommu->ecap)) {
20f3097b 788 if (ir_parse_ioapic_hpet_scope(drhd->hdr, iommu))
ad3ad3f6
SS
789 return -1;
790
791 ir_supported = 1;
792 }
793 }
794
32ab31e0
SF
795 if (!ir_supported)
796 return 0;
797
798 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
799 int ioapic_id = mpc_ioapic_id(ioapic_idx);
800 if (!map_ioapic_to_ir(ioapic_id)) {
801 pr_err(FW_BUG "ioapic %d has no mapping iommu, "
802 "interrupt remapping will be disabled\n",
803 ioapic_id);
804 return -1;
805 }
ad3ad3f6
SS
806 }
807
32ab31e0 808 return 1;
ad3ad3f6 809}
b24696bc 810
6a7885c4 811static int __init ir_dev_scope_init(void)
c2c7286a 812{
95a02e97 813 if (!irq_remapping_enabled)
c2c7286a
SS
814 return 0;
815
816 return dmar_dev_scope_init();
817}
818rootfs_initcall(ir_dev_scope_init);
819
95a02e97 820static void disable_irq_remapping(void)
b24696bc
FY
821{
822 struct dmar_drhd_unit *drhd;
823 struct intel_iommu *iommu = NULL;
824
825 /*
826 * Disable Interrupt-remapping for all the DRHD's now.
827 */
828 for_each_iommu(iommu, drhd) {
829 if (!ecap_ir_support(iommu->ecap))
830 continue;
831
95a02e97 832 iommu_disable_irq_remapping(iommu);
b24696bc
FY
833 }
834}
835
95a02e97 836static int reenable_irq_remapping(int eim)
b24696bc
FY
837{
838 struct dmar_drhd_unit *drhd;
839 int setup = 0;
840 struct intel_iommu *iommu = NULL;
841
842 for_each_iommu(iommu, drhd)
843 if (iommu->qi)
844 dmar_reenable_qi(iommu);
845
846 /*
847 * Setup Interrupt-remapping for all the DRHD's now.
848 */
849 for_each_iommu(iommu, drhd) {
850 if (!ecap_ir_support(iommu->ecap))
851 continue;
852
853 /* Set up interrupt remapping for iommu.*/
95a02e97 854 iommu_set_irq_remapping(iommu, eim);
b24696bc
FY
855 setup = 1;
856 }
857
858 if (!setup)
859 goto error;
860
861 return 0;
862
863error:
864 /*
865 * handle error condition gracefully here!
866 */
867 return -1;
868}
869
0c3f173a
JR
870static void prepare_irte(struct irte *irte, int vector,
871 unsigned int dest)
872{
873 memset(irte, 0, sizeof(*irte));
874
875 irte->present = 1;
876 irte->dst_mode = apic->irq_dest_mode;
877 /*
878 * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
879 * actual level or edge trigger will be setup in the IO-APIC
880 * RTE. This will help simplify level triggered irq migration.
881 * For more details, see the comments (in io_apic.c) explainig IO-APIC
882 * irq migration in the presence of interrupt-remapping.
883 */
884 irte->trigger_mode = 0;
885 irte->dlvry_mode = apic->irq_delivery_mode;
886 irte->vector = vector;
887 irte->dest_id = IRTE_DEST(dest);
888 irte->redir_hint = 1;
889}
890
891static int intel_setup_ioapic_entry(int irq,
892 struct IO_APIC_route_entry *route_entry,
893 unsigned int destination, int vector,
894 struct io_apic_irq_attr *attr)
895{
896 int ioapic_id = mpc_ioapic_id(attr->ioapic);
897 struct intel_iommu *iommu = map_ioapic_to_ir(ioapic_id);
898 struct IR_IO_APIC_route_entry *entry;
899 struct irte irte;
900 int index;
901
902 if (!iommu) {
903 pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
904 return -ENODEV;
905 }
906
907 entry = (struct IR_IO_APIC_route_entry *)route_entry;
908
909 index = alloc_irte(iommu, irq, 1);
910 if (index < 0) {
911 pr_warn("Failed to allocate IRTE for ioapic %d\n", ioapic_id);
912 return -ENOMEM;
913 }
914
915 prepare_irte(&irte, vector, destination);
916
917 /* Set source-id of interrupt request */
918 set_ioapic_sid(&irte, ioapic_id);
919
920 modify_irte(irq, &irte);
921
922 apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
923 "Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
924 "Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
925 "Avail:%X Vector:%02X Dest:%08X "
926 "SID:%04X SQ:%X SVT:%X)\n",
927 attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
928 irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
929 irte.avail, irte.vector, irte.dest_id,
930 irte.sid, irte.sq, irte.svt);
931
932 memset(entry, 0, sizeof(*entry));
933
934 entry->index2 = (index >> 15) & 0x1;
935 entry->zero = 0;
936 entry->format = 1;
937 entry->index = (index & 0x7fff);
938 /*
939 * IO-APIC RTE will be configured with virtual vector.
940 * irq handler will do the explicit EOI to the io-apic.
941 */
942 entry->vector = attr->ioapic_pin;
943 entry->mask = 0; /* enable IRQ */
944 entry->trigger = attr->trigger;
945 entry->polarity = attr->polarity;
946
947 /* Mask level triggered irqs.
948 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
949 */
950 if (attr->trigger)
951 entry->mask = 1;
952
953 return 0;
954}
955
4c1bad6a
JR
956/*
957 * Migrate the IO-APIC irq in the presence of intr-remapping.
958 *
959 * For both level and edge triggered, irq migration is a simple atomic
960 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
961 *
962 * For level triggered, we eliminate the io-apic RTE modification (with the
963 * updated vector information), by using a virtual vector (io-apic pin number).
964 * Real vector that is used for interrupting cpu will be coming from
965 * the interrupt-remapping table entry.
966 *
967 * As the migration is a simple atomic update of IRTE, the same mechanism
968 * is used to migrate MSI irq's in the presence of interrupt-remapping.
969 */
970static int
971intel_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
972 bool force)
973{
974 struct irq_cfg *cfg = data->chip_data;
975 unsigned int dest, irq = data->irq;
976 struct irte irte;
ff164324 977 int err;
4c1bad6a 978
7eb9ae07
SS
979 if (!config_enabled(CONFIG_SMP))
980 return -EINVAL;
981
4c1bad6a
JR
982 if (!cpumask_intersects(mask, cpu_online_mask))
983 return -EINVAL;
984
985 if (get_irte(irq, &irte))
986 return -EBUSY;
987
ff164324
AG
988 err = assign_irq_vector(irq, cfg, mask);
989 if (err)
990 return err;
4c1bad6a 991
ff164324
AG
992 err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
993 if (err) {
ed88bed8 994 if (assign_irq_vector(irq, cfg, data->affinity))
ff164324
AG
995 pr_err("Failed to recover vector for irq %d\n", irq);
996 return err;
997 }
4c1bad6a
JR
998
999 irte.vector = cfg->vector;
1000 irte.dest_id = IRTE_DEST(dest);
1001
1002 /*
1003 * Atomically updates the IRTE with the new destination, vector
1004 * and flushes the interrupt entry cache.
1005 */
1006 modify_irte(irq, &irte);
1007
1008 /*
1009 * After this point, all the interrupts will start arriving
1010 * at the new destination. So, time to cleanup the previous
1011 * vector allocation.
1012 */
1013 if (cfg->move_in_progress)
1014 send_cleanup_vector(cfg);
1015
1016 cpumask_copy(data->affinity, mask);
1017 return 0;
1018}
0c3f173a 1019
5e2b930b
JR
1020static void intel_compose_msi_msg(struct pci_dev *pdev,
1021 unsigned int irq, unsigned int dest,
1022 struct msi_msg *msg, u8 hpet_id)
1023{
1024 struct irq_cfg *cfg;
1025 struct irte irte;
c558df4a 1026 u16 sub_handle = 0;
5e2b930b
JR
1027 int ir_index;
1028
1029 cfg = irq_get_chip_data(irq);
1030
1031 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
1032 BUG_ON(ir_index == -1);
1033
1034 prepare_irte(&irte, cfg->vector, dest);
1035
1036 /* Set source-id of interrupt request */
1037 if (pdev)
1038 set_msi_sid(&irte, pdev);
1039 else
1040 set_hpet_sid(&irte, hpet_id);
1041
1042 modify_irte(irq, &irte);
1043
1044 msg->address_hi = MSI_ADDR_BASE_HI;
1045 msg->data = sub_handle;
1046 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
1047 MSI_ADDR_IR_SHV |
1048 MSI_ADDR_IR_INDEX1(ir_index) |
1049 MSI_ADDR_IR_INDEX2(ir_index);
1050}
1051
1052/*
1053 * Map the PCI dev to the corresponding remapping hardware unit
1054 * and allocate 'nvec' consecutive interrupt-remapping table entries
1055 * in it.
1056 */
1057static int intel_msi_alloc_irq(struct pci_dev *dev, int irq, int nvec)
1058{
1059 struct intel_iommu *iommu;
1060 int index;
1061
1062 iommu = map_dev_to_ir(dev);
1063 if (!iommu) {
1064 printk(KERN_ERR
1065 "Unable to map PCI %s to iommu\n", pci_name(dev));
1066 return -ENOENT;
1067 }
1068
1069 index = alloc_irte(iommu, irq, nvec);
1070 if (index < 0) {
1071 printk(KERN_ERR
1072 "Unable to allocate %d IRTE for PCI %s\n", nvec,
1073 pci_name(dev));
1074 return -ENOSPC;
1075 }
1076 return index;
1077}
1078
1079static int intel_msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
1080 int index, int sub_handle)
1081{
1082 struct intel_iommu *iommu;
1083
1084 iommu = map_dev_to_ir(pdev);
1085 if (!iommu)
1086 return -ENOENT;
1087 /*
1088 * setup the mapping between the irq and the IRTE
1089 * base index, the sub_handle pointing to the
1090 * appropriate interrupt remap table entry.
1091 */
1092 set_irte_irq(irq, iommu, index, sub_handle);
1093
1094 return 0;
1095}
1096
1097static int intel_setup_hpet_msi(unsigned int irq, unsigned int id)
1098{
1099 struct intel_iommu *iommu = map_hpet_to_ir(id);
1100 int index;
1101
1102 if (!iommu)
1103 return -1;
1104
1105 index = alloc_irte(iommu, irq, 1);
1106 if (index < 0)
1107 return -1;
1108
1109 return 0;
1110}
1111
736baef4 1112struct irq_remap_ops intel_irq_remap_ops = {
95a02e97
SS
1113 .supported = intel_irq_remapping_supported,
1114 .prepare = dmar_table_init,
1115 .enable = intel_enable_irq_remapping,
1116 .disable = disable_irq_remapping,
1117 .reenable = reenable_irq_remapping,
4f3d8b67 1118 .enable_faulting = enable_drhd_fault_handling,
0c3f173a 1119 .setup_ioapic_entry = intel_setup_ioapic_entry,
4c1bad6a 1120 .set_affinity = intel_ioapic_set_affinity,
9d619f65 1121 .free_irq = free_irte,
5e2b930b
JR
1122 .compose_msi_msg = intel_compose_msi_msg,
1123 .msi_alloc_irq = intel_msi_alloc_irq,
1124 .msi_setup_irq = intel_msi_setup_irq,
1125 .setup_hpet_msi = intel_setup_hpet_msi,
736baef4 1126};