]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/iommu/io-pgtable-arm.c
treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 234
[mirror_ubuntu-focal-kernel.git] / drivers / iommu / io-pgtable-arm.c
CommitLineData
caab277b 1// SPDX-License-Identifier: GPL-2.0-only
e1d3c0fd
WD
2/*
3 * CPU-agnostic ARM page table allocator.
4 *
e1d3c0fd
WD
5 * Copyright (C) 2014 ARM Limited
6 *
7 * Author: Will Deacon <will.deacon@arm.com>
8 */
9
10#define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
11
2c3d273e 12#include <linux/atomic.h>
6c89928f 13#include <linux/bitops.h>
b77cf11f 14#include <linux/io-pgtable.h>
e1d3c0fd
WD
15#include <linux/iommu.h>
16#include <linux/kernel.h>
17#include <linux/sizes.h>
18#include <linux/slab.h>
19#include <linux/types.h>
8f6aff98 20#include <linux/dma-mapping.h>
e1d3c0fd 21
87a91b15
RM
22#include <asm/barrier.h>
23
6c89928f 24#define ARM_LPAE_MAX_ADDR_BITS 52
e1d3c0fd
WD
25#define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
26#define ARM_LPAE_MAX_LEVELS 4
27
28/* Struct accessors */
29#define io_pgtable_to_data(x) \
30 container_of((x), struct arm_lpae_io_pgtable, iop)
31
e1d3c0fd
WD
32#define io_pgtable_ops_to_data(x) \
33 io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
34
35/*
36 * For consistency with the architecture, we always consider
37 * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
38 */
39#define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
40
41/*
42 * Calculate the right shift amount to get to the portion describing level l
43 * in a virtual address mapped by the pagetable in d.
44 */
45#define ARM_LPAE_LVL_SHIFT(l,d) \
46 ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
47 * (d)->bits_per_level) + (d)->pg_shift)
48
06c610e8
RM
49#define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
50
367bd978 51#define ARM_LPAE_PAGES_PER_PGD(d) \
06c610e8 52 DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
e1d3c0fd
WD
53
54/*
55 * Calculate the index at level l used to map virtual address a using the
56 * pagetable in d.
57 */
58#define ARM_LPAE_PGD_IDX(l,d) \
59 ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
60
61#define ARM_LPAE_LVL_IDX(a,l,d) \
367bd978 62 (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
e1d3c0fd
WD
63 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
64
65/* Calculate the block/page mapping size at level l for pagetable in d. */
66#define ARM_LPAE_BLOCK_SIZE(l,d) \
022f4e4f 67 (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
e1d3c0fd
WD
68 ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
69
70/* Page table bits */
71#define ARM_LPAE_PTE_TYPE_SHIFT 0
72#define ARM_LPAE_PTE_TYPE_MASK 0x3
73
74#define ARM_LPAE_PTE_TYPE_BLOCK 1
75#define ARM_LPAE_PTE_TYPE_TABLE 3
76#define ARM_LPAE_PTE_TYPE_PAGE 3
77
6c89928f
RM
78#define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
79
c896c132 80#define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
e1d3c0fd
WD
81#define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
82#define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
83#define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
84#define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
85#define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
c896c132 86#define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
e1d3c0fd
WD
87#define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
88
89#define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
90/* Ignore the contiguous bit for block splitting */
91#define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
92#define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
93 ARM_LPAE_PTE_ATTR_HI_MASK)
2c3d273e
RM
94/* Software bit for solving coherency races */
95#define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
e1d3c0fd
WD
96
97/* Stage-1 PTE */
98#define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
99#define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
100#define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
101#define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
102
103/* Stage-2 PTE */
104#define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
105#define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
106#define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
107#define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
108#define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
109#define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
110
111/* Register bits */
112#define ARM_32_LPAE_TCR_EAE (1 << 31)
113#define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
114
63979b8d
WD
115#define ARM_LPAE_TCR_EPD1 (1 << 23)
116
e1d3c0fd
WD
117#define ARM_LPAE_TCR_TG0_4K (0 << 14)
118#define ARM_LPAE_TCR_TG0_64K (1 << 14)
119#define ARM_LPAE_TCR_TG0_16K (2 << 14)
120
121#define ARM_LPAE_TCR_SH0_SHIFT 12
122#define ARM_LPAE_TCR_SH0_MASK 0x3
123#define ARM_LPAE_TCR_SH_NS 0
124#define ARM_LPAE_TCR_SH_OS 2
125#define ARM_LPAE_TCR_SH_IS 3
126
127#define ARM_LPAE_TCR_ORGN0_SHIFT 10
128#define ARM_LPAE_TCR_IRGN0_SHIFT 8
129#define ARM_LPAE_TCR_RGN_MASK 0x3
130#define ARM_LPAE_TCR_RGN_NC 0
131#define ARM_LPAE_TCR_RGN_WBWA 1
132#define ARM_LPAE_TCR_RGN_WT 2
133#define ARM_LPAE_TCR_RGN_WB 3
134
135#define ARM_LPAE_TCR_SL0_SHIFT 6
136#define ARM_LPAE_TCR_SL0_MASK 0x3
137
138#define ARM_LPAE_TCR_T0SZ_SHIFT 0
139#define ARM_LPAE_TCR_SZ_MASK 0xf
140
141#define ARM_LPAE_TCR_PS_SHIFT 16
142#define ARM_LPAE_TCR_PS_MASK 0x7
143
144#define ARM_LPAE_TCR_IPS_SHIFT 32
145#define ARM_LPAE_TCR_IPS_MASK 0x7
146
147#define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
148#define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
149#define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
150#define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
151#define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
152#define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
6c89928f 153#define ARM_LPAE_TCR_PS_52_BIT 0x6ULL
e1d3c0fd
WD
154
155#define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
156#define ARM_LPAE_MAIR_ATTR_MASK 0xff
157#define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
158#define ARM_LPAE_MAIR_ATTR_NC 0x44
159#define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
160#define ARM_LPAE_MAIR_ATTR_IDX_NC 0
161#define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
162#define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
163
d08d42de
RH
164#define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0)
165#define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2)
166#define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4)
167
e1d3c0fd 168/* IOPTE accessors */
6c89928f 169#define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
e1d3c0fd
WD
170
171#define iopte_type(pte,l) \
172 (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
173
174#define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
175
e1d3c0fd
WD
176struct arm_lpae_io_pgtable {
177 struct io_pgtable iop;
178
179 int levels;
180 size_t pgd_size;
181 unsigned long pg_shift;
182 unsigned long bits_per_level;
183
184 void *pgd;
185};
186
187typedef u64 arm_lpae_iopte;
188
d08d42de
RH
189static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl,
190 enum io_pgtable_fmt fmt)
191{
192 if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE)
193 return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_PAGE;
194
195 return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_BLOCK;
196}
197
6c89928f
RM
198static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
199 struct arm_lpae_io_pgtable *data)
200{
201 arm_lpae_iopte pte = paddr;
202
203 /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
204 return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
205}
206
207static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
208 struct arm_lpae_io_pgtable *data)
209{
78688059 210 u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
6c89928f
RM
211
212 if (data->pg_shift < 16)
213 return paddr;
214
215 /* Rotate the packed high-order bits back to the top */
216 return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
217}
218
fe4b991d
WD
219static bool selftest_running = false;
220
ffcb6d16 221static dma_addr_t __arm_lpae_dma_addr(void *pages)
f8d54961 222{
ffcb6d16 223 return (dma_addr_t)virt_to_phys(pages);
f8d54961
RM
224}
225
226static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
227 struct io_pgtable_cfg *cfg)
228{
229 struct device *dev = cfg->iommu_dev;
4b123757
RM
230 int order = get_order(size);
231 struct page *p;
f8d54961 232 dma_addr_t dma;
4b123757 233 void *pages;
f8d54961 234
4b123757 235 VM_BUG_ON((gfp & __GFP_HIGHMEM));
fac83d29
JPB
236 p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE,
237 gfp | __GFP_ZERO, order);
4b123757 238 if (!p)
f8d54961
RM
239 return NULL;
240
4b123757 241 pages = page_address(p);
81b3c252 242 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
f8d54961
RM
243 dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
244 if (dma_mapping_error(dev, dma))
245 goto out_free;
246 /*
247 * We depend on the IOMMU being able to work with any physical
ffcb6d16
RM
248 * address directly, so if the DMA layer suggests otherwise by
249 * translating or truncating them, that bodes very badly...
f8d54961 250 */
ffcb6d16 251 if (dma != virt_to_phys(pages))
f8d54961
RM
252 goto out_unmap;
253 }
254
255 return pages;
256
257out_unmap:
258 dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
259 dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
260out_free:
4b123757 261 __free_pages(p, order);
f8d54961
RM
262 return NULL;
263}
264
265static void __arm_lpae_free_pages(void *pages, size_t size,
266 struct io_pgtable_cfg *cfg)
267{
81b3c252 268 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
ffcb6d16 269 dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
f8d54961 270 size, DMA_TO_DEVICE);
4b123757 271 free_pages((unsigned long)pages, get_order(size));
f8d54961
RM
272}
273
2c3d273e
RM
274static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
275 struct io_pgtable_cfg *cfg)
276{
277 dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
278 sizeof(*ptep), DMA_TO_DEVICE);
279}
280
f8d54961 281static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
87a91b15 282 struct io_pgtable_cfg *cfg)
f8d54961 283{
f8d54961
RM
284 *ptep = pte;
285
81b3c252 286 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
2c3d273e 287 __arm_lpae_sync_pte(ptep, cfg);
f8d54961
RM
288}
289
193e67c0
VG
290static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
291 unsigned long iova, size_t size, int lvl,
292 arm_lpae_iopte *ptep);
cf27ec93 293
fb3a9579
RM
294static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
295 phys_addr_t paddr, arm_lpae_iopte prot,
296 int lvl, arm_lpae_iopte *ptep)
297{
298 arm_lpae_iopte pte = prot;
299
300 if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
301 pte |= ARM_LPAE_PTE_NS;
302
d08d42de 303 if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1)
fb3a9579
RM
304 pte |= ARM_LPAE_PTE_TYPE_PAGE;
305 else
306 pte |= ARM_LPAE_PTE_TYPE_BLOCK;
307
d08d42de
RH
308 if (data->iop.fmt != ARM_MALI_LPAE)
309 pte |= ARM_LPAE_PTE_AF;
310 pte |= ARM_LPAE_PTE_SH_IS;
6c89928f 311 pte |= paddr_to_iopte(paddr, data);
fb3a9579
RM
312
313 __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
314}
315
e1d3c0fd
WD
316static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
317 unsigned long iova, phys_addr_t paddr,
318 arm_lpae_iopte prot, int lvl,
319 arm_lpae_iopte *ptep)
320{
fb3a9579 321 arm_lpae_iopte pte = *ptep;
e1d3c0fd 322
d08d42de 323 if (iopte_leaf(pte, lvl, data->iop.fmt)) {
cf27ec93 324 /* We require an unmap first */
fe4b991d 325 WARN_ON(!selftest_running);
e1d3c0fd 326 return -EEXIST;
fb3a9579 327 } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
cf27ec93
WD
328 /*
329 * We need to unmap and free the old table before
330 * overwriting it with a block entry.
331 */
332 arm_lpae_iopte *tblp;
333 size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
334
335 tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
336 if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
337 return -EINVAL;
fe4b991d 338 }
e1d3c0fd 339
fb3a9579
RM
340 __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
341 return 0;
342}
c896c132 343
fb3a9579
RM
344static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
345 arm_lpae_iopte *ptep,
2c3d273e 346 arm_lpae_iopte curr,
fb3a9579
RM
347 struct io_pgtable_cfg *cfg)
348{
2c3d273e 349 arm_lpae_iopte old, new;
e1d3c0fd 350
fb3a9579
RM
351 new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
352 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
353 new |= ARM_LPAE_PTE_NSTABLE;
e1d3c0fd 354
77f34458
WD
355 /*
356 * Ensure the table itself is visible before its PTE can be.
357 * Whilst we could get away with cmpxchg64_release below, this
358 * doesn't have any ordering semantics when !CONFIG_SMP.
359 */
360 dma_wmb();
2c3d273e
RM
361
362 old = cmpxchg64_relaxed(ptep, curr, new);
363
364 if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
365 (old & ARM_LPAE_PTE_SW_SYNC))
366 return old;
367
368 /* Even if it's not ours, there's no point waiting; just kick it */
369 __arm_lpae_sync_pte(ptep, cfg);
370 if (old == curr)
371 WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
372
373 return old;
e1d3c0fd
WD
374}
375
376static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
377 phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
378 int lvl, arm_lpae_iopte *ptep)
379{
380 arm_lpae_iopte *cptep, pte;
e1d3c0fd 381 size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
2c3d273e 382 size_t tblsz = ARM_LPAE_GRANULE(data);
f8d54961 383 struct io_pgtable_cfg *cfg = &data->iop.cfg;
e1d3c0fd
WD
384
385 /* Find our entry at the current level */
386 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
387
388 /* If we can install a leaf entry at this level, then do so */
f8d54961 389 if (size == block_size && (size & cfg->pgsize_bitmap))
e1d3c0fd
WD
390 return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
391
392 /* We can't allocate tables at the final level */
393 if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
394 return -EINVAL;
395
396 /* Grab a pointer to the next level */
2c3d273e 397 pte = READ_ONCE(*ptep);
e1d3c0fd 398 if (!pte) {
2c3d273e 399 cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
e1d3c0fd
WD
400 if (!cptep)
401 return -ENOMEM;
402
2c3d273e
RM
403 pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
404 if (pte)
405 __arm_lpae_free_pages(cptep, tblsz, cfg);
406 } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
407 !(pte & ARM_LPAE_PTE_SW_SYNC)) {
408 __arm_lpae_sync_pte(ptep, cfg);
409 }
410
d08d42de 411 if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) {
e1d3c0fd 412 cptep = iopte_deref(pte, data);
2c3d273e 413 } else if (pte) {
ed46e66c
OT
414 /* We require an unmap first */
415 WARN_ON(!selftest_running);
416 return -EEXIST;
e1d3c0fd
WD
417 }
418
419 /* Rinse, repeat */
420 return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
421}
422
423static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
424 int prot)
425{
426 arm_lpae_iopte pte;
427
428 if (data->iop.fmt == ARM_64_LPAE_S1 ||
429 data->iop.fmt == ARM_32_LPAE_S1) {
e7468a23 430 pte = ARM_LPAE_PTE_nG;
e1d3c0fd
WD
431 if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
432 pte |= ARM_LPAE_PTE_AP_RDONLY;
e7468a23
JG
433 if (!(prot & IOMMU_PRIV))
434 pte |= ARM_LPAE_PTE_AP_UNPRIV;
e1d3c0fd
WD
435 } else {
436 pte = ARM_LPAE_PTE_HAP_FAULT;
437 if (prot & IOMMU_READ)
438 pte |= ARM_LPAE_PTE_HAP_READ;
439 if (prot & IOMMU_WRITE)
440 pte |= ARM_LPAE_PTE_HAP_WRITE;
d08d42de
RH
441 }
442
443 /*
444 * Note that this logic is structured to accommodate Mali LPAE
445 * having stage-1-like attributes but stage-2-like permissions.
446 */
447 if (data->iop.fmt == ARM_64_LPAE_S2 ||
448 data->iop.fmt == ARM_32_LPAE_S2) {
fb948251
RM
449 if (prot & IOMMU_MMIO)
450 pte |= ARM_LPAE_PTE_MEMATTR_DEV;
451 else if (prot & IOMMU_CACHE)
e1d3c0fd
WD
452 pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
453 else
454 pte |= ARM_LPAE_PTE_MEMATTR_NC;
d08d42de
RH
455 } else {
456 if (prot & IOMMU_MMIO)
457 pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
458 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
459 else if (prot & IOMMU_CACHE)
460 pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
461 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
e1d3c0fd
WD
462 }
463
464 if (prot & IOMMU_NOEXEC)
465 pte |= ARM_LPAE_PTE_XN;
466
467 return pte;
468}
469
470static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
471 phys_addr_t paddr, size_t size, int iommu_prot)
472{
473 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
474 arm_lpae_iopte *ptep = data->pgd;
87a91b15 475 int ret, lvl = ARM_LPAE_START_LVL(data);
e1d3c0fd
WD
476 arm_lpae_iopte prot;
477
478 /* If no access, then nothing to do */
479 if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
480 return 0;
481
76557391
RM
482 if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
483 paddr >= (1ULL << data->iop.cfg.oas)))
484 return -ERANGE;
485
e1d3c0fd 486 prot = arm_lpae_prot_to_pte(data, iommu_prot);
87a91b15
RM
487 ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
488 /*
489 * Synchronise all PTE updates for the new mapping before there's
490 * a chance for anything to kick off a table walk for the new iova.
491 */
492 wmb();
493
494 return ret;
e1d3c0fd
WD
495}
496
497static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
498 arm_lpae_iopte *ptep)
499{
500 arm_lpae_iopte *start, *end;
501 unsigned long table_size;
502
e1d3c0fd
WD
503 if (lvl == ARM_LPAE_START_LVL(data))
504 table_size = data->pgd_size;
505 else
06c610e8 506 table_size = ARM_LPAE_GRANULE(data);
e1d3c0fd
WD
507
508 start = ptep;
12c2ab09
WD
509
510 /* Only leaf entries at the last level */
511 if (lvl == ARM_LPAE_MAX_LEVELS - 1)
512 end = ptep;
513 else
514 end = (void *)ptep + table_size;
e1d3c0fd
WD
515
516 while (ptep != end) {
517 arm_lpae_iopte pte = *ptep++;
518
d08d42de 519 if (!pte || iopte_leaf(pte, lvl, data->iop.fmt))
e1d3c0fd
WD
520 continue;
521
522 __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
523 }
524
f8d54961 525 __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
e1d3c0fd
WD
526}
527
528static void arm_lpae_free_pgtable(struct io_pgtable *iop)
529{
530 struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
531
532 __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
533 kfree(data);
534}
535
193e67c0
VG
536static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
537 unsigned long iova, size_t size,
538 arm_lpae_iopte blk_pte, int lvl,
539 arm_lpae_iopte *ptep)
e1d3c0fd 540{
fb3a9579
RM
541 struct io_pgtable_cfg *cfg = &data->iop.cfg;
542 arm_lpae_iopte pte, *tablep;
e1d3c0fd 543 phys_addr_t blk_paddr;
fb3a9579
RM
544 size_t tablesz = ARM_LPAE_GRANULE(data);
545 size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
546 int i, unmap_idx = -1;
547
548 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
549 return 0;
e1d3c0fd 550
fb3a9579
RM
551 tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
552 if (!tablep)
553 return 0; /* Bytes unmapped */
e1d3c0fd 554
fb3a9579
RM
555 if (size == split_sz)
556 unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
e1d3c0fd 557
6c89928f 558 blk_paddr = iopte_to_paddr(blk_pte, data);
fb3a9579
RM
559 pte = iopte_prot(blk_pte);
560
561 for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
e1d3c0fd 562 /* Unmap! */
fb3a9579 563 if (i == unmap_idx)
e1d3c0fd
WD
564 continue;
565
fb3a9579 566 __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
e1d3c0fd
WD
567 }
568
2c3d273e
RM
569 pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
570 if (pte != blk_pte) {
571 __arm_lpae_free_pages(tablep, tablesz, cfg);
572 /*
573 * We may race against someone unmapping another part of this
574 * block, but anything else is invalid. We can't misinterpret
575 * a page entry here since we're never at the last level.
576 */
577 if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
578 return 0;
579
580 tablep = iopte_deref(pte, data);
85c7a0f1
RM
581 } else if (unmap_idx >= 0) {
582 io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
b6b65ca2 583 io_pgtable_tlb_sync(&data->iop);
85c7a0f1 584 return size;
2c3d273e 585 }
fb3a9579 586
85c7a0f1 587 return __arm_lpae_unmap(data, iova, size, lvl, tablep);
e1d3c0fd
WD
588}
589
193e67c0
VG
590static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
591 unsigned long iova, size_t size, int lvl,
592 arm_lpae_iopte *ptep)
e1d3c0fd
WD
593{
594 arm_lpae_iopte pte;
507e4c9d 595 struct io_pgtable *iop = &data->iop;
e1d3c0fd 596
2eb97c78
RM
597 /* Something went horribly wrong and we ran out of page table */
598 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
599 return 0;
600
e1d3c0fd 601 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
2c3d273e 602 pte = READ_ONCE(*ptep);
2eb97c78 603 if (WARN_ON(!pte))
e1d3c0fd
WD
604 return 0;
605
606 /* If the size matches this level, we're in the right place */
fb3a9579 607 if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
507e4c9d 608 __arm_lpae_set_pte(ptep, 0, &iop->cfg);
e1d3c0fd 609
d08d42de 610 if (!iopte_leaf(pte, lvl, iop->fmt)) {
e1d3c0fd 611 /* Also flush any partial walks */
507e4c9d
RM
612 io_pgtable_tlb_add_flush(iop, iova, size,
613 ARM_LPAE_GRANULE(data), false);
614 io_pgtable_tlb_sync(iop);
e1d3c0fd
WD
615 ptep = iopte_deref(pte, data);
616 __arm_lpae_free_pgtable(data, lvl + 1, ptep);
b6b65ca2
ZL
617 } else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) {
618 /*
619 * Order the PTE update against queueing the IOVA, to
620 * guarantee that a flush callback from a different CPU
621 * has observed it before the TLBIALL can be issued.
622 */
623 smp_wmb();
e1d3c0fd 624 } else {
507e4c9d 625 io_pgtable_tlb_add_flush(iop, iova, size, size, true);
e1d3c0fd
WD
626 }
627
628 return size;
d08d42de 629 } else if (iopte_leaf(pte, lvl, iop->fmt)) {
e1d3c0fd
WD
630 /*
631 * Insert a table at the next level to map the old region,
632 * minus the part we want to unmap
633 */
fb3a9579
RM
634 return arm_lpae_split_blk_unmap(data, iova, size, pte,
635 lvl + 1, ptep);
e1d3c0fd
WD
636 }
637
638 /* Keep on walkin' */
639 ptep = iopte_deref(pte, data);
640 return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
641}
642
193e67c0
VG
643static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
644 size_t size)
e1d3c0fd 645{
e1d3c0fd 646 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
e1d3c0fd
WD
647 arm_lpae_iopte *ptep = data->pgd;
648 int lvl = ARM_LPAE_START_LVL(data);
649
76557391
RM
650 if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
651 return 0;
652
32b12449 653 return __arm_lpae_unmap(data, iova, size, lvl, ptep);
e1d3c0fd
WD
654}
655
656static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
657 unsigned long iova)
658{
659 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
660 arm_lpae_iopte pte, *ptep = data->pgd;
661 int lvl = ARM_LPAE_START_LVL(data);
662
663 do {
664 /* Valid IOPTE pointer? */
665 if (!ptep)
666 return 0;
667
668 /* Grab the IOPTE we're interested in */
2c3d273e
RM
669 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
670 pte = READ_ONCE(*ptep);
e1d3c0fd
WD
671
672 /* Valid entry? */
673 if (!pte)
674 return 0;
675
676 /* Leaf entry? */
d08d42de 677 if (iopte_leaf(pte, lvl, data->iop.fmt))
e1d3c0fd
WD
678 goto found_translation;
679
680 /* Take it to the next level */
681 ptep = iopte_deref(pte, data);
682 } while (++lvl < ARM_LPAE_MAX_LEVELS);
683
684 /* Ran out of page tables to walk */
685 return 0;
686
687found_translation:
7c6d90e2 688 iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
6c89928f 689 return iopte_to_paddr(pte, data) | iova;
e1d3c0fd
WD
690}
691
692static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
693{
6c89928f
RM
694 unsigned long granule, page_sizes;
695 unsigned int max_addr_bits = 48;
e1d3c0fd
WD
696
697 /*
698 * We need to restrict the supported page sizes to match the
699 * translation regime for a particular granule. Aim to match
700 * the CPU page size if possible, otherwise prefer smaller sizes.
701 * While we're at it, restrict the block sizes to match the
702 * chosen granule.
703 */
704 if (cfg->pgsize_bitmap & PAGE_SIZE)
705 granule = PAGE_SIZE;
706 else if (cfg->pgsize_bitmap & ~PAGE_MASK)
707 granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
708 else if (cfg->pgsize_bitmap & PAGE_MASK)
709 granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
710 else
711 granule = 0;
712
713 switch (granule) {
714 case SZ_4K:
6c89928f 715 page_sizes = (SZ_4K | SZ_2M | SZ_1G);
e1d3c0fd
WD
716 break;
717 case SZ_16K:
6c89928f 718 page_sizes = (SZ_16K | SZ_32M);
e1d3c0fd
WD
719 break;
720 case SZ_64K:
6c89928f
RM
721 max_addr_bits = 52;
722 page_sizes = (SZ_64K | SZ_512M);
723 if (cfg->oas > 48)
724 page_sizes |= 1ULL << 42; /* 4TB */
e1d3c0fd
WD
725 break;
726 default:
6c89928f 727 page_sizes = 0;
e1d3c0fd 728 }
6c89928f
RM
729
730 cfg->pgsize_bitmap &= page_sizes;
731 cfg->ias = min(cfg->ias, max_addr_bits);
732 cfg->oas = min(cfg->oas, max_addr_bits);
e1d3c0fd
WD
733}
734
735static struct arm_lpae_io_pgtable *
736arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
737{
738 unsigned long va_bits, pgd_bits;
739 struct arm_lpae_io_pgtable *data;
740
741 arm_lpae_restrict_pgsizes(cfg);
742
743 if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
744 return NULL;
745
746 if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
747 return NULL;
748
749 if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
750 return NULL;
751
ffcb6d16
RM
752 if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
753 dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
754 return NULL;
755 }
756
e1d3c0fd
WD
757 data = kmalloc(sizeof(*data), GFP_KERNEL);
758 if (!data)
759 return NULL;
760
761 data->pg_shift = __ffs(cfg->pgsize_bitmap);
762 data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
763
764 va_bits = cfg->ias - data->pg_shift;
765 data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
766
767 /* Calculate the actual size of our pgd (without concatenation) */
768 pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
769 data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
770
771 data->iop.ops = (struct io_pgtable_ops) {
772 .map = arm_lpae_map,
773 .unmap = arm_lpae_unmap,
774 .iova_to_phys = arm_lpae_iova_to_phys,
775 };
776
777 return data;
778}
779
780static struct io_pgtable *
781arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
782{
783 u64 reg;
3850db49
RM
784 struct arm_lpae_io_pgtable *data;
785
b6b65ca2
ZL
786 if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA |
787 IO_PGTABLE_QUIRK_NON_STRICT))
3850db49 788 return NULL;
e1d3c0fd 789
3850db49 790 data = arm_lpae_alloc_pgtable(cfg);
e1d3c0fd
WD
791 if (!data)
792 return NULL;
793
794 /* TCR */
795 reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
796 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
797 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
798
06c610e8 799 switch (ARM_LPAE_GRANULE(data)) {
e1d3c0fd
WD
800 case SZ_4K:
801 reg |= ARM_LPAE_TCR_TG0_4K;
802 break;
803 case SZ_16K:
804 reg |= ARM_LPAE_TCR_TG0_16K;
805 break;
806 case SZ_64K:
807 reg |= ARM_LPAE_TCR_TG0_64K;
808 break;
809 }
810
811 switch (cfg->oas) {
812 case 32:
813 reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
814 break;
815 case 36:
816 reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
817 break;
818 case 40:
819 reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
820 break;
821 case 42:
822 reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
823 break;
824 case 44:
825 reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
826 break;
827 case 48:
828 reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
829 break;
6c89928f
RM
830 case 52:
831 reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT);
832 break;
e1d3c0fd
WD
833 default:
834 goto out_free_data;
835 }
836
837 reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
63979b8d
WD
838
839 /* Disable speculative walks through TTBR1 */
840 reg |= ARM_LPAE_TCR_EPD1;
e1d3c0fd
WD
841 cfg->arm_lpae_s1_cfg.tcr = reg;
842
843 /* MAIRs */
844 reg = (ARM_LPAE_MAIR_ATTR_NC
845 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
846 (ARM_LPAE_MAIR_ATTR_WBRWA
847 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
848 (ARM_LPAE_MAIR_ATTR_DEVICE
849 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
850
851 cfg->arm_lpae_s1_cfg.mair[0] = reg;
852 cfg->arm_lpae_s1_cfg.mair[1] = 0;
853
854 /* Looking good; allocate a pgd */
f8d54961 855 data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
e1d3c0fd
WD
856 if (!data->pgd)
857 goto out_free_data;
858
87a91b15
RM
859 /* Ensure the empty pgd is visible before any actual TTBR write */
860 wmb();
e1d3c0fd
WD
861
862 /* TTBRs */
863 cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
864 cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
865 return &data->iop;
866
867out_free_data:
868 kfree(data);
869 return NULL;
870}
871
872static struct io_pgtable *
873arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
874{
875 u64 reg, sl;
3850db49
RM
876 struct arm_lpae_io_pgtable *data;
877
878 /* The NS quirk doesn't apply at stage 2 */
b6b65ca2
ZL
879 if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NO_DMA |
880 IO_PGTABLE_QUIRK_NON_STRICT))
3850db49 881 return NULL;
e1d3c0fd 882
3850db49 883 data = arm_lpae_alloc_pgtable(cfg);
e1d3c0fd
WD
884 if (!data)
885 return NULL;
886
887 /*
888 * Concatenate PGDs at level 1 if possible in order to reduce
889 * the depth of the stage-2 walk.
890 */
891 if (data->levels == ARM_LPAE_MAX_LEVELS) {
892 unsigned long pgd_pages;
893
894 pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
895 if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
896 data->pgd_size = pgd_pages << data->pg_shift;
897 data->levels--;
898 }
899 }
900
901 /* VTCR */
902 reg = ARM_64_LPAE_S2_TCR_RES1 |
903 (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
904 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
905 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
906
907 sl = ARM_LPAE_START_LVL(data);
908
06c610e8 909 switch (ARM_LPAE_GRANULE(data)) {
e1d3c0fd
WD
910 case SZ_4K:
911 reg |= ARM_LPAE_TCR_TG0_4K;
912 sl++; /* SL0 format is different for 4K granule size */
913 break;
914 case SZ_16K:
915 reg |= ARM_LPAE_TCR_TG0_16K;
916 break;
917 case SZ_64K:
918 reg |= ARM_LPAE_TCR_TG0_64K;
919 break;
920 }
921
922 switch (cfg->oas) {
923 case 32:
924 reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
925 break;
926 case 36:
927 reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
928 break;
929 case 40:
930 reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
931 break;
932 case 42:
933 reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
934 break;
935 case 44:
936 reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
937 break;
938 case 48:
939 reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
940 break;
6c89928f
RM
941 case 52:
942 reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT);
943 break;
e1d3c0fd
WD
944 default:
945 goto out_free_data;
946 }
947
948 reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
949 reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
950 cfg->arm_lpae_s2_cfg.vtcr = reg;
951
952 /* Allocate pgd pages */
f8d54961 953 data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
e1d3c0fd
WD
954 if (!data->pgd)
955 goto out_free_data;
956
87a91b15
RM
957 /* Ensure the empty pgd is visible before any actual TTBR write */
958 wmb();
e1d3c0fd
WD
959
960 /* VTTBR */
961 cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
962 return &data->iop;
963
964out_free_data:
965 kfree(data);
966 return NULL;
967}
968
969static struct io_pgtable *
970arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
971{
972 struct io_pgtable *iop;
973
974 if (cfg->ias > 32 || cfg->oas > 40)
975 return NULL;
976
977 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
978 iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
979 if (iop) {
980 cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
981 cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
982 }
983
984 return iop;
985}
986
987static struct io_pgtable *
988arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
989{
990 struct io_pgtable *iop;
991
992 if (cfg->ias > 40 || cfg->oas > 40)
993 return NULL;
994
995 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
996 iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
997 if (iop)
998 cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
999
1000 return iop;
1001}
1002
d08d42de
RH
1003static struct io_pgtable *
1004arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1005{
1006 struct io_pgtable *iop;
1007
1008 if (cfg->ias != 48 || cfg->oas > 40)
1009 return NULL;
1010
1011 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1012 iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
1013 if (iop) {
1014 u64 mair, ttbr;
1015
1016 /* Copy values as union fields overlap */
1017 mair = cfg->arm_lpae_s1_cfg.mair[0];
1018 ttbr = cfg->arm_lpae_s1_cfg.ttbr[0];
1019
1020 cfg->arm_mali_lpae_cfg.memattr = mair;
1021 cfg->arm_mali_lpae_cfg.transtab = ttbr |
1022 ARM_MALI_LPAE_TTBR_READ_INNER |
1023 ARM_MALI_LPAE_TTBR_ADRMODE_TABLE;
1024 }
1025
1026 return iop;
1027}
1028
e1d3c0fd
WD
1029struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
1030 .alloc = arm_64_lpae_alloc_pgtable_s1,
1031 .free = arm_lpae_free_pgtable,
1032};
1033
1034struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
1035 .alloc = arm_64_lpae_alloc_pgtable_s2,
1036 .free = arm_lpae_free_pgtable,
1037};
1038
1039struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
1040 .alloc = arm_32_lpae_alloc_pgtable_s1,
1041 .free = arm_lpae_free_pgtable,
1042};
1043
1044struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1045 .alloc = arm_32_lpae_alloc_pgtable_s2,
1046 .free = arm_lpae_free_pgtable,
1047};
fe4b991d 1048
d08d42de
RH
1049struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = {
1050 .alloc = arm_mali_lpae_alloc_pgtable,
1051 .free = arm_lpae_free_pgtable,
1052};
1053
fe4b991d
WD
1054#ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1055
1056static struct io_pgtable_cfg *cfg_cookie;
1057
1058static void dummy_tlb_flush_all(void *cookie)
1059{
1060 WARN_ON(cookie != cfg_cookie);
1061}
1062
06c610e8
RM
1063static void dummy_tlb_add_flush(unsigned long iova, size_t size,
1064 size_t granule, bool leaf, void *cookie)
fe4b991d
WD
1065{
1066 WARN_ON(cookie != cfg_cookie);
1067 WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1068}
1069
1070static void dummy_tlb_sync(void *cookie)
1071{
1072 WARN_ON(cookie != cfg_cookie);
1073}
1074
dfed5f01 1075static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
fe4b991d
WD
1076 .tlb_flush_all = dummy_tlb_flush_all,
1077 .tlb_add_flush = dummy_tlb_add_flush,
1078 .tlb_sync = dummy_tlb_sync,
fe4b991d
WD
1079};
1080
1081static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1082{
1083 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1084 struct io_pgtable_cfg *cfg = &data->iop.cfg;
1085
1086 pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1087 cfg->pgsize_bitmap, cfg->ias);
1088 pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
1089 data->levels, data->pgd_size, data->pg_shift,
1090 data->bits_per_level, data->pgd);
1091}
1092
1093#define __FAIL(ops, i) ({ \
1094 WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
1095 arm_lpae_dump_ops(ops); \
1096 selftest_running = false; \
1097 -EFAULT; \
1098})
1099
1100static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1101{
1102 static const enum io_pgtable_fmt fmts[] = {
1103 ARM_64_LPAE_S1,
1104 ARM_64_LPAE_S2,
1105 };
1106
1107 int i, j;
1108 unsigned long iova;
1109 size_t size;
1110 struct io_pgtable_ops *ops;
1111
1112 selftest_running = true;
1113
1114 for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1115 cfg_cookie = cfg;
1116 ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1117 if (!ops) {
1118 pr_err("selftest: failed to allocate io pgtable ops\n");
1119 return -ENOMEM;
1120 }
1121
1122 /*
1123 * Initial sanity checks.
1124 * Empty page tables shouldn't provide any translations.
1125 */
1126 if (ops->iova_to_phys(ops, 42))
1127 return __FAIL(ops, i);
1128
1129 if (ops->iova_to_phys(ops, SZ_1G + 42))
1130 return __FAIL(ops, i);
1131
1132 if (ops->iova_to_phys(ops, SZ_2G + 42))
1133 return __FAIL(ops, i);
1134
1135 /*
1136 * Distinct mappings of different granule sizes.
1137 */
1138 iova = 0;
4ae8a5c5 1139 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
fe4b991d
WD
1140 size = 1UL << j;
1141
1142 if (ops->map(ops, iova, iova, size, IOMMU_READ |
1143 IOMMU_WRITE |
1144 IOMMU_NOEXEC |
1145 IOMMU_CACHE))
1146 return __FAIL(ops, i);
1147
1148 /* Overlapping mappings */
1149 if (!ops->map(ops, iova, iova + size, size,
1150 IOMMU_READ | IOMMU_NOEXEC))
1151 return __FAIL(ops, i);
1152
1153 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1154 return __FAIL(ops, i);
1155
1156 iova += SZ_1G;
fe4b991d
WD
1157 }
1158
1159 /* Partial unmap */
1160 size = 1UL << __ffs(cfg->pgsize_bitmap);
1161 if (ops->unmap(ops, SZ_1G + size, size) != size)
1162 return __FAIL(ops, i);
1163
1164 /* Remap of partial unmap */
1165 if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
1166 return __FAIL(ops, i);
1167
1168 if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1169 return __FAIL(ops, i);
1170
1171 /* Full unmap */
1172 iova = 0;
f793b13e 1173 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
fe4b991d
WD
1174 size = 1UL << j;
1175
1176 if (ops->unmap(ops, iova, size) != size)
1177 return __FAIL(ops, i);
1178
1179 if (ops->iova_to_phys(ops, iova + 42))
1180 return __FAIL(ops, i);
1181
1182 /* Remap full block */
1183 if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
1184 return __FAIL(ops, i);
1185
1186 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1187 return __FAIL(ops, i);
1188
1189 iova += SZ_1G;
fe4b991d
WD
1190 }
1191
1192 free_io_pgtable_ops(ops);
1193 }
1194
1195 selftest_running = false;
1196 return 0;
1197}
1198
1199static int __init arm_lpae_do_selftests(void)
1200{
1201 static const unsigned long pgsize[] = {
1202 SZ_4K | SZ_2M | SZ_1G,
1203 SZ_16K | SZ_32M,
1204 SZ_64K | SZ_512M,
1205 };
1206
1207 static const unsigned int ias[] = {
1208 32, 36, 40, 42, 44, 48,
1209 };
1210
1211 int i, j, pass = 0, fail = 0;
1212 struct io_pgtable_cfg cfg = {
1213 .tlb = &dummy_tlb_ops,
1214 .oas = 48,
81b3c252 1215 .quirks = IO_PGTABLE_QUIRK_NO_DMA,
fe4b991d
WD
1216 };
1217
1218 for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1219 for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1220 cfg.pgsize_bitmap = pgsize[i];
1221 cfg.ias = ias[j];
1222 pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1223 pgsize[i], ias[j]);
1224 if (arm_lpae_run_tests(&cfg))
1225 fail++;
1226 else
1227 pass++;
1228 }
1229 }
1230
1231 pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1232 return fail ? -EFAULT : 0;
1233}
1234subsys_initcall(arm_lpae_do_selftests);
1235#endif