]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/irqchip/Kconfig
Merge tag 'powerpc-5.2-2' of git://git.kernel.org/pub/scm/linux/kernel/git/powerpc...
[mirror_ubuntu-hirsute-kernel.git] / drivers / irqchip / Kconfig
CommitLineData
c94fb639
RD
1menu "IRQ chip support"
2
f6e916b8
TP
3config IRQCHIP
4 def_bool y
5 depends on OF_IRQ
6
81243e44
RH
7config ARM_GIC
8 bool
9 select IRQ_DOMAIN
9a1091ef 10 select IRQ_DOMAIN_HIERARCHY
4f7799d9 11 select GENERIC_IRQ_MULTI_HANDLER
0c9e4982 12 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
81243e44 13
9c8edddf
JH
14config ARM_GIC_PM
15 bool
16 depends on PM
17 select ARM_GIC
18 select PM_CLK
19
a27d21e0
LW
20config ARM_GIC_MAX_NR
21 int
22 default 2 if ARCH_REALVIEW
23 default 1
24
853a33ce
SS
25config ARM_GIC_V2M
26 bool
3ee80364
AB
27 depends on PCI
28 select ARM_GIC
29 select PCI_MSI
853a33ce 30
81243e44
RH
31config GIC_NON_BANKED
32 bool
33
021f6537
MZ
34config ARM_GIC_V3
35 bool
36 select IRQ_DOMAIN
4f7799d9 37 select GENERIC_IRQ_MULTI_HANDLER
443acc4f 38 select IRQ_DOMAIN_HIERARCHY
e3825ba1 39 select PARTITION_PERCPU
956ae91a 40 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
021f6537 41
19812729
MZ
42config ARM_GIC_V3_ITS
43 bool
29f41139
MZ
44 select GENERIC_MSI_IRQ_DOMAIN
45 default ARM_GIC_V3
46
47config ARM_GIC_V3_ITS_PCI
48 bool
49 depends on ARM_GIC_V3_ITS
3ee80364
AB
50 depends on PCI
51 depends on PCI_MSI
29f41139 52 default ARM_GIC_V3_ITS
021f6537 53
7afe031c
BP
54config ARM_GIC_V3_ITS_FSL_MC
55 bool
56 depends on ARM_GIC_V3_ITS
57 depends on FSL_MC_BUS
58 default ARM_GIC_V3_ITS
59
292ec080
UKK
60config ARM_NVIC
61 bool
62 select IRQ_DOMAIN
2d9f59f7 63 select IRQ_DOMAIN_HIERARCHY
292ec080
UKK
64 select GENERIC_IRQ_CHIP
65
44430ec0
RH
66config ARM_VIC
67 bool
68 select IRQ_DOMAIN
4f7799d9 69 select GENERIC_IRQ_MULTI_HANDLER
44430ec0
RH
70
71config ARM_VIC_NR
72 int
73 default 4 if ARCH_S5PV210
44430ec0
RH
74 default 2
75 depends on ARM_VIC
76 help
77 The maximum number of VICs available in the system, for
78 power management.
79
fed6d336
TP
80config ARMADA_370_XP_IRQ
81 bool
fed6d336 82 select GENERIC_IRQ_CHIP
3ee80364 83 select PCI_MSI if PCI
e31793a3 84 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
fed6d336 85
e6b78f2c
AT
86config ALPINE_MSI
87 bool
3ee80364
AB
88 depends on PCI
89 select PCI_MSI
e6b78f2c 90 select GENERIC_IRQ_CHIP
e6b78f2c 91
b1479ebb
BB
92config ATMEL_AIC_IRQ
93 bool
94 select GENERIC_IRQ_CHIP
95 select IRQ_DOMAIN
4f7799d9 96 select GENERIC_IRQ_MULTI_HANDLER
b1479ebb
BB
97 select SPARSE_IRQ
98
99config ATMEL_AIC5_IRQ
100 bool
101 select GENERIC_IRQ_CHIP
102 select IRQ_DOMAIN
4f7799d9 103 select GENERIC_IRQ_MULTI_HANDLER
b1479ebb
BB
104 select SPARSE_IRQ
105
0509cfde
RB
106config I8259
107 bool
108 select IRQ_DOMAIN
109
c7c42ec2
SA
110config BCM6345_L1_IRQ
111 bool
112 select GENERIC_IRQ_CHIP
113 select IRQ_DOMAIN
d0ed5e8e 114 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
c7c42ec2 115
5f7f0317
KC
116config BCM7038_L1_IRQ
117 bool
118 select GENERIC_IRQ_CHIP
119 select IRQ_DOMAIN
b8d9884a 120 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
5f7f0317 121
a4fcbb86
KC
122config BCM7120_L2_IRQ
123 bool
124 select GENERIC_IRQ_CHIP
125 select IRQ_DOMAIN
126
7f646e92
FF
127config BRCMSTB_L2_IRQ
128 bool
7f646e92
FF
129 select GENERIC_IRQ_CHIP
130 select IRQ_DOMAIN
131
0145beed
BG
132config DAVINCI_AINTC
133 bool
134 select GENERIC_IRQ_CHIP
135 select IRQ_DOMAIN
136
0fc3d74c
BG
137config DAVINCI_CP_INTC
138 bool
139 select GENERIC_IRQ_CHIP
140 select IRQ_DOMAIN
141
350d71b9
SH
142config DW_APB_ICTL
143 bool
e1588490 144 select GENERIC_IRQ_CHIP
350d71b9
SH
145 select IRQ_DOMAIN
146
6ee532e2
LW
147config FARADAY_FTINTC010
148 bool
149 select IRQ_DOMAIN
4f7799d9 150 select GENERIC_IRQ_MULTI_HANDLER
6ee532e2
LW
151 select SPARSE_IRQ
152
9a7c4abd
M
153config HISILICON_IRQ_MBIGEN
154 bool
155 select ARM_GIC_V3
156 select ARM_GIC_V3_ITS
9a7c4abd 157
b6ef9161
JH
158config IMGPDC_IRQ
159 bool
160 select GENERIC_IRQ_CHIP
161 select IRQ_DOMAIN
162
5b978c10
LW
163config IXP4XX_IRQ
164 bool
165 select IRQ_DOMAIN
166 select GENERIC_IRQ_MULTI_HANDLER
167 select SPARSE_IRQ
168
da0abe1a
RF
169config MADERA_IRQ
170 tristate
171
67e38cf2
RB
172config IRQ_MIPS_CPU
173 bool
174 select GENERIC_IRQ_CHIP
3838a547 175 select GENERIC_IRQ_IPI if SYS_SUPPORTS_MULTITHREADING
67e38cf2 176 select IRQ_DOMAIN
3838a547 177 select IRQ_DOMAIN_HIERARCHY if GENERIC_IRQ_IPI
18416e45 178 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
67e38cf2 179
afc98d90
AS
180config CLPS711X_IRQCHIP
181 bool
182 depends on ARCH_CLPS711X
183 select IRQ_DOMAIN
4f7799d9 184 select GENERIC_IRQ_MULTI_HANDLER
afc98d90
AS
185 select SPARSE_IRQ
186 default y
187
9b54470a
SH
188config OMPIC
189 bool
190
4db8e6d2
SK
191config OR1K_PIC
192 bool
193 select IRQ_DOMAIN
194
8598066c
FB
195config OMAP_IRQCHIP
196 bool
197 select GENERIC_IRQ_CHIP
198 select IRQ_DOMAIN
199
9dbd90f1
SH
200config ORION_IRQCHIP
201 bool
202 select IRQ_DOMAIN
4f7799d9 203 select GENERIC_IRQ_MULTI_HANDLER
9dbd90f1 204
aaa8666a
CB
205config PIC32_EVIC
206 bool
207 select GENERIC_IRQ_CHIP
208 select IRQ_DOMAIN
209
981b58f6 210config JCORE_AIC
3602ffde
RF
211 bool "J-Core integrated AIC" if COMPILE_TEST
212 depends on OF
981b58f6
RF
213 select IRQ_DOMAIN
214 help
215 Support for the J-Core integrated AIC.
216
d852e62a
MS
217config RDA_INTC
218 bool
219 select IRQ_DOMAIN
220
44358048
MD
221config RENESAS_INTC_IRQPIN
222 bool
223 select IRQ_DOMAIN
224
fbc83b7f
MD
225config RENESAS_IRQC
226 bool
99c221df 227 select GENERIC_IRQ_CHIP
fbc83b7f
MD
228 select IRQ_DOMAIN
229
07088484
LJ
230config ST_IRQCHIP
231 bool
232 select REGMAP
233 select MFD_SYSCON
234 help
235 Enables SysCfg Controlled IRQs on STi based platforms.
236
4bba6689
MR
237config TANGO_IRQ
238 bool
239 select IRQ_DOMAIN
240 select GENERIC_IRQ_CHIP
241
b06eb017
CR
242config TB10X_IRQC
243 bool
244 select IRQ_DOMAIN
245 select GENERIC_IRQ_CHIP
246
d01f8633
DR
247config TS4800_IRQ
248 tristate "TS-4800 IRQ controller"
249 select IRQ_DOMAIN
0df337cf 250 depends on HAS_IOMEM
d2b383dc 251 depends on SOC_IMX51 || COMPILE_TEST
d01f8633
DR
252 help
253 Support for the TS-4800 FPGA IRQ controller
254
2389d501
LW
255config VERSATILE_FPGA_IRQ
256 bool
257 select IRQ_DOMAIN
258
259config VERSATILE_FPGA_IRQ_NR
260 int
261 default 4
262 depends on VERSATILE_FPGA_IRQ
26a8e96a
MF
263
264config XTENSA_MX
265 bool
266 select IRQ_DOMAIN
50091212 267 select GENERIC_IRQ_EFFECTIVE_AFF_MASK
96ca848e 268
0547dc78
ZLK
269config XILINX_INTC
270 bool
271 select IRQ_DOMAIN
272
96ca848e
S
273config IRQ_CROSSBAR
274 bool
275 help
f54619f2 276 Support for a CROSSBAR ip that precedes the main interrupt controller.
96ca848e
S
277 The primary irqchip invokes the crossbar's callback which inturn allocates
278 a free irq and configures the IP. Thus the peripheral interrupts are
279 routed to one of the free irqchip interrupt lines.
89323f8c
GS
280
281config KEYSTONE_IRQ
282 tristate "Keystone 2 IRQ controller IP"
283 depends on ARCH_KEYSTONE
284 help
285 Support for Texas Instruments Keystone 2 IRQ controller IP which
286 is part of the Keystone 2 IPC mechanism
8a19b8f1
AB
287
288config MIPS_GIC
289 bool
bb11cff3 290 select GENERIC_IRQ_IPI
2af70a96 291 select IRQ_DOMAIN_HIERARCHY
8a19b8f1 292 select MIPS_CM
8a764482 293
44e08e70
PB
294config INGENIC_IRQ
295 bool
296 depends on MACH_INGENIC
297 default y
78c10e55 298
8a764482
YS
299config RENESAS_H8300H_INTC
300 bool
301 select IRQ_DOMAIN
302
303config RENESAS_H8S_INTC
304 bool
78c10e55 305 select IRQ_DOMAIN
e324c4dc
SW
306
307config IMX_GPCV2
308 bool
309 select IRQ_DOMAIN
310 help
311 Enables the wakeup IRQs for IMX platforms with GPCv2 block
7e4ac676
OR
312
313config IRQ_MXS
314 def_bool y if MACH_ASM9260 || ARCH_MXS
315 select IRQ_DOMAIN
316 select STMP_DEVICE
c27f29bb 317
19d99164
AB
318config MSCC_OCELOT_IRQ
319 bool
320 select IRQ_DOMAIN
321 select GENERIC_IRQ_CHIP
322
a68a63cb
TP
323config MVEBU_GICP
324 bool
325
e0de91a9
TP
326config MVEBU_ICU
327 bool
328
c27f29bb
TP
329config MVEBU_ODMI
330 bool
fa23b9d1 331 select GENERIC_MSI_IRQ_DOMAIN
9e2c986c 332
a109893b
TP
333config MVEBU_PIC
334 bool
335
61ce8d8d
MR
336config MVEBU_SEI
337 bool
338
b8f3ebe6
ML
339config LS_SCFG_MSI
340 def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
341 depends on PCI && PCI_MSI
b8f3ebe6 342
9e2c986c
MZ
343config PARTITION_PERCPU
344 bool
0efacbba 345
44df427c
NC
346config EZNPS_GIC
347 bool "NPS400 Global Interrupt Manager (GIM)"
ffd565e3 348 depends on ARC || (COMPILE_TEST && !64BIT)
44df427c
NC
349 select IRQ_DOMAIN
350 help
351 Support the EZchip NPS400 global interrupt controller
e0720416
AT
352
353config STM32_EXTI
354 bool
355 select IRQ_DOMAIN
0e7d7807 356 select GENERIC_IRQ_CHIP
f20cc9b0
AVF
357
358config QCOM_IRQ_COMBINER
359 bool "QCOM IRQ combiner support"
360 depends on ARCH_QCOM && ACPI
361 select IRQ_DOMAIN
362 select IRQ_DOMAIN_HIERARCHY
363 help
364 Say yes here to add support for the IRQ combiner devices embedded
365 in Qualcomm Technologies chips.
5ed34d3a
MY
366
367config IRQ_UNIPHIER_AIDET
368 bool "UniPhier AIDET support" if COMPILE_TEST
369 depends on ARCH_UNIPHIER || COMPILE_TEST
370 default ARCH_UNIPHIER
371 select IRQ_DOMAIN_HIERARCHY
372 help
373 Support for the UniPhier AIDET (ARM Interrupt Detector).
c94fb639 374
215f4cc0
JB
375config MESON_IRQ_GPIO
376 bool "Meson GPIO Interrupt Multiplexer"
d9ee91c1 377 depends on ARCH_MESON
215f4cc0
JB
378 select IRQ_DOMAIN
379 select IRQ_DOMAIN_HIERARCHY
380 help
381 Support Meson SoC Family GPIO Interrupt Multiplexer
382
4235ff50
MD
383config GOLDFISH_PIC
384 bool "Goldfish programmable interrupt controller"
385 depends on MIPS && (GOLDFISH || COMPILE_TEST)
386 select IRQ_DOMAIN
387 help
388 Say yes here to enable Goldfish interrupt controller driver used
389 for Goldfish based virtual platforms.
390
f55c73ae
AS
391config QCOM_PDC
392 bool "QCOM PDC"
393 depends on ARCH_QCOM
394 select IRQ_DOMAIN
395 select IRQ_DOMAIN_HIERARCHY
396 help
397 Power Domain Controller driver to manage and configure wakeup
398 IRQs for Qualcomm Technologies Inc (QTI) mobile chips.
399
d8a5f5f7
GR
400config CSKY_MPINTC
401 bool "C-SKY Multi Processor Interrupt Controller"
402 depends on CSKY
403 help
404 Say yes here to enable C-SKY SMP interrupt controller driver used
405 for C-SKY SMP system.
406 In fact it's not mmio map in hw and it use ld/st to visit the
407 controller's register inside CPU.
408
edff1b48
GR
409config CSKY_APB_INTC
410 bool "C-SKY APB Interrupt Controller"
411 depends on CSKY
412 help
413 Say yes here to enable C-SKY APB interrupt controller driver used
414 by C-SKY single core SOC system. It use mmio map apb-bus to visit
415 the controller's register.
416
0136afa0
LS
417config IMX_IRQSTEER
418 bool "i.MX IRQSTEER support"
419 depends on ARCH_MXC || COMPILE_TEST
420 default ARCH_MXC
421 select IRQ_DOMAIN
422 help
423 Support for the i.MX IRQSTEER interrupt multiplexer/remapper.
424
9e543e22
JY
425config LS1X_IRQ
426 bool "Loongson-1 Interrupt Controller"
427 depends on MACH_LOONGSON32
428 default y
429 select IRQ_DOMAIN
430 select GENERIC_IRQ_CHIP
431 help
432 Support for the Loongson-1 platform Interrupt Controller.
433
c94fb639 434endmenu
8237f8bc
CH
435
436config SIFIVE_PLIC
437 bool "SiFive Platform-Level Interrupt Controller"
438 depends on RISCV
439 help
440 This enables support for the PLIC chip found in SiFive (and
441 potentially other) RISC-V systems. The PLIC controls devices
442 interrupts and connects them to each core's local interrupt
443 controller. Aside from timer and software interrupts, all other
444 interrupt sources are subordinate to the PLIC.
445
446 If you don't know what to do here, say Y.