]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/irqchip/Kconfig
dt-bindings: irqchip: Add J-Core interrupt controller bindings
[mirror_ubuntu-bionic-kernel.git] / drivers / irqchip / Kconfig
CommitLineData
f6e916b8
TP
1config IRQCHIP
2 def_bool y
3 depends on OF_IRQ
4
81243e44
RH
5config ARM_GIC
6 bool
7 select IRQ_DOMAIN
9a1091ef 8 select IRQ_DOMAIN_HIERARCHY
81243e44
RH
9 select MULTI_IRQ_HANDLER
10
9c8edddf
JH
11config ARM_GIC_PM
12 bool
13 depends on PM
14 select ARM_GIC
15 select PM_CLK
16
a27d21e0
LW
17config ARM_GIC_MAX_NR
18 int
19 default 2 if ARCH_REALVIEW
20 default 1
21
853a33ce
SS
22config ARM_GIC_V2M
23 bool
3ee80364
AB
24 depends on PCI
25 select ARM_GIC
26 select PCI_MSI
853a33ce 27
81243e44
RH
28config GIC_NON_BANKED
29 bool
30
021f6537
MZ
31config ARM_GIC_V3
32 bool
33 select IRQ_DOMAIN
34 select MULTI_IRQ_HANDLER
443acc4f 35 select IRQ_DOMAIN_HIERARCHY
e3825ba1 36 select PARTITION_PERCPU
021f6537 37
19812729
MZ
38config ARM_GIC_V3_ITS
39 bool
3ee80364
AB
40 depends on PCI
41 depends on PCI_MSI
021f6537 42
292ec080
UKK
43config ARM_NVIC
44 bool
45 select IRQ_DOMAIN
2d9f59f7 46 select IRQ_DOMAIN_HIERARCHY
292ec080
UKK
47 select GENERIC_IRQ_CHIP
48
44430ec0
RH
49config ARM_VIC
50 bool
51 select IRQ_DOMAIN
52 select MULTI_IRQ_HANDLER
53
54config ARM_VIC_NR
55 int
56 default 4 if ARCH_S5PV210
44430ec0
RH
57 default 2
58 depends on ARM_VIC
59 help
60 The maximum number of VICs available in the system, for
61 power management.
62
fed6d336
TP
63config ARMADA_370_XP_IRQ
64 bool
fed6d336 65 select GENERIC_IRQ_CHIP
3ee80364 66 select PCI_MSI if PCI
fed6d336 67
e6b78f2c
AT
68config ALPINE_MSI
69 bool
3ee80364
AB
70 depends on PCI
71 select PCI_MSI
e6b78f2c 72 select GENERIC_IRQ_CHIP
e6b78f2c 73
b1479ebb
BB
74config ATMEL_AIC_IRQ
75 bool
76 select GENERIC_IRQ_CHIP
77 select IRQ_DOMAIN
78 select MULTI_IRQ_HANDLER
79 select SPARSE_IRQ
80
81config ATMEL_AIC5_IRQ
82 bool
83 select GENERIC_IRQ_CHIP
84 select IRQ_DOMAIN
85 select MULTI_IRQ_HANDLER
86 select SPARSE_IRQ
87
0509cfde
RB
88config I8259
89 bool
90 select IRQ_DOMAIN
91
c7c42ec2
SA
92config BCM6345_L1_IRQ
93 bool
94 select GENERIC_IRQ_CHIP
95 select IRQ_DOMAIN
96
5f7f0317
KC
97config BCM7038_L1_IRQ
98 bool
99 select GENERIC_IRQ_CHIP
100 select IRQ_DOMAIN
101
a4fcbb86
KC
102config BCM7120_L2_IRQ
103 bool
104 select GENERIC_IRQ_CHIP
105 select IRQ_DOMAIN
106
7f646e92
FF
107config BRCMSTB_L2_IRQ
108 bool
7f646e92
FF
109 select GENERIC_IRQ_CHIP
110 select IRQ_DOMAIN
111
350d71b9
SH
112config DW_APB_ICTL
113 bool
e1588490 114 select GENERIC_IRQ_CHIP
350d71b9
SH
115 select IRQ_DOMAIN
116
9a7c4abd
M
117config HISILICON_IRQ_MBIGEN
118 bool
119 select ARM_GIC_V3
120 select ARM_GIC_V3_ITS
9a7c4abd 121
b6ef9161
JH
122config IMGPDC_IRQ
123 bool
124 select GENERIC_IRQ_CHIP
125 select IRQ_DOMAIN
126
67e38cf2
RB
127config IRQ_MIPS_CPU
128 bool
129 select GENERIC_IRQ_CHIP
130 select IRQ_DOMAIN
131
afc98d90
AS
132config CLPS711X_IRQCHIP
133 bool
134 depends on ARCH_CLPS711X
135 select IRQ_DOMAIN
136 select MULTI_IRQ_HANDLER
137 select SPARSE_IRQ
138 default y
139
4db8e6d2
SK
140config OR1K_PIC
141 bool
142 select IRQ_DOMAIN
143
8598066c
FB
144config OMAP_IRQCHIP
145 bool
146 select GENERIC_IRQ_CHIP
147 select IRQ_DOMAIN
148
9dbd90f1
SH
149config ORION_IRQCHIP
150 bool
151 select IRQ_DOMAIN
152 select MULTI_IRQ_HANDLER
153
aaa8666a
CB
154config PIC32_EVIC
155 bool
156 select GENERIC_IRQ_CHIP
157 select IRQ_DOMAIN
158
44358048
MD
159config RENESAS_INTC_IRQPIN
160 bool
161 select IRQ_DOMAIN
162
fbc83b7f
MD
163config RENESAS_IRQC
164 bool
99c221df 165 select GENERIC_IRQ_CHIP
fbc83b7f
MD
166 select IRQ_DOMAIN
167
07088484
LJ
168config ST_IRQCHIP
169 bool
170 select REGMAP
171 select MFD_SYSCON
172 help
173 Enables SysCfg Controlled IRQs on STi based platforms.
174
4bba6689
MR
175config TANGO_IRQ
176 bool
177 select IRQ_DOMAIN
178 select GENERIC_IRQ_CHIP
179
b06eb017
CR
180config TB10X_IRQC
181 bool
182 select IRQ_DOMAIN
183 select GENERIC_IRQ_CHIP
184
d01f8633
DR
185config TS4800_IRQ
186 tristate "TS-4800 IRQ controller"
187 select IRQ_DOMAIN
0df337cf 188 depends on HAS_IOMEM
d2b383dc 189 depends on SOC_IMX51 || COMPILE_TEST
d01f8633
DR
190 help
191 Support for the TS-4800 FPGA IRQ controller
192
2389d501
LW
193config VERSATILE_FPGA_IRQ
194 bool
195 select IRQ_DOMAIN
196
197config VERSATILE_FPGA_IRQ_NR
198 int
199 default 4
200 depends on VERSATILE_FPGA_IRQ
26a8e96a
MF
201
202config XTENSA_MX
203 bool
204 select IRQ_DOMAIN
96ca848e
S
205
206config IRQ_CROSSBAR
207 bool
208 help
f54619f2 209 Support for a CROSSBAR ip that precedes the main interrupt controller.
96ca848e
S
210 The primary irqchip invokes the crossbar's callback which inturn allocates
211 a free irq and configures the IP. Thus the peripheral interrupts are
212 routed to one of the free irqchip interrupt lines.
89323f8c
GS
213
214config KEYSTONE_IRQ
215 tristate "Keystone 2 IRQ controller IP"
216 depends on ARCH_KEYSTONE
217 help
218 Support for Texas Instruments Keystone 2 IRQ controller IP which
219 is part of the Keystone 2 IPC mechanism
8a19b8f1
AB
220
221config MIPS_GIC
222 bool
bb11cff3 223 select GENERIC_IRQ_IPI
2af70a96 224 select IRQ_DOMAIN_HIERARCHY
8a19b8f1 225 select MIPS_CM
8a764482 226
44e08e70
PB
227config INGENIC_IRQ
228 bool
229 depends on MACH_INGENIC
230 default y
78c10e55 231
8a764482
YS
232config RENESAS_H8300H_INTC
233 bool
234 select IRQ_DOMAIN
235
236config RENESAS_H8S_INTC
237 bool
78c10e55 238 select IRQ_DOMAIN
e324c4dc
SW
239
240config IMX_GPCV2
241 bool
242 select IRQ_DOMAIN
243 help
244 Enables the wakeup IRQs for IMX platforms with GPCv2 block
7e4ac676
OR
245
246config IRQ_MXS
247 def_bool y if MACH_ASM9260 || ARCH_MXS
248 select IRQ_DOMAIN
249 select STMP_DEVICE
c27f29bb
TP
250
251config MVEBU_ODMI
252 bool
9e2c986c 253
b8f3ebe6
ML
254config LS_SCFG_MSI
255 def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
256 depends on PCI && PCI_MSI
b8f3ebe6 257
9e2c986c
MZ
258config PARTITION_PERCPU
259 bool
0efacbba 260
44df427c
NC
261config EZNPS_GIC
262 bool "NPS400 Global Interrupt Manager (GIM)"
ffd565e3 263 depends on ARC || (COMPILE_TEST && !64BIT)
44df427c
NC
264 select IRQ_DOMAIN
265 help
266 Support the EZchip NPS400 global interrupt controller