]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/irqchip/irq-bcm7120-l2.c
Merge tag 'usb-5.14-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh/usb
[mirror_ubuntu-jammy-kernel.git] / drivers / irqchip / irq-bcm7120-l2.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
a5042de2
FF
2/*
3 * Broadcom BCM7120 style Level 2 interrupt controller driver
4 *
5 * Copyright (C) 2014 Broadcom Corporation
a5042de2
FF
6 */
7
8#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9
10#include <linux/init.h>
11#include <linux/slab.h>
12#include <linux/module.h>
7b7230e7 13#include <linux/kernel.h>
a5042de2
FF
14#include <linux/platform_device.h>
15#include <linux/of.h>
16#include <linux/of_irq.h>
17#include <linux/of_address.h>
18#include <linux/of_platform.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/io.h>
22#include <linux/irqdomain.h>
23#include <linux/reboot.h>
c76acf4d 24#include <linux/bitops.h>
41a83e06 25#include <linux/irqchip.h>
a5042de2
FF
26#include <linux/irqchip/chained_irq.h>
27
a5042de2
FF
28/* Register offset in the L2 interrupt controller */
29#define IRQEN 0x00
30#define IRQSTAT 0x04
31
c76acf4d 32#define MAX_WORDS 4
ca40f1b2 33#define MAX_MAPPINGS (MAX_WORDS * 2)
c76acf4d
KC
34#define IRQS_PER_WORD 32
35
0aef3997
FF
36struct bcm7120_l1_intc_data {
37 struct bcm7120_l2_intc_data *b;
38 u32 irq_map_mask[MAX_WORDS];
39};
40
a5042de2 41struct bcm7120_l2_intc_data {
c76acf4d 42 unsigned int n_words;
5b5468cf
KC
43 void __iomem *map_base[MAX_MAPPINGS];
44 void __iomem *pair_base[MAX_WORDS];
45 int en_offset[MAX_WORDS];
46 int stat_offset[MAX_WORDS];
a5042de2
FF
47 struct irq_domain *domain;
48 bool can_wake;
c76acf4d 49 u32 irq_fwd_mask[MAX_WORDS];
0aef3997 50 struct bcm7120_l1_intc_data *l1_data;
ca40f1b2
KC
51 int num_parent_irqs;
52 const __be32 *map_mask_prop;
a5042de2
FF
53};
54
bd0b9ac4 55static void bcm7120_l2_intc_irq_handle(struct irq_desc *desc)
a5042de2 56{
0aef3997
FF
57 struct bcm7120_l1_intc_data *data = irq_desc_get_handler_data(desc);
58 struct bcm7120_l2_intc_data *b = data->b;
a5042de2 59 struct irq_chip *chip = irq_desc_get_chip(desc);
c76acf4d 60 unsigned int idx;
a5042de2
FF
61
62 chained_irq_enter(chip, desc);
63
c76acf4d
KC
64 for (idx = 0; idx < b->n_words; idx++) {
65 int base = idx * IRQS_PER_WORD;
66 struct irq_chip_generic *gc =
67 irq_get_domain_generic_chip(b->domain, base);
68 unsigned long pending;
69 int hwirq;
70
71 irq_gc_lock(gc);
5b5468cf 72 pending = irq_reg_readl(gc, b->stat_offset[idx]) &
0aef3997
FF
73 gc->mask_cache &
74 data->irq_map_mask[idx];
c76acf4d
KC
75 irq_gc_unlock(gc);
76
046a6ee2
MZ
77 for_each_set_bit(hwirq, &pending, IRQS_PER_WORD)
78 generic_handle_domain_irq(b->domain, base + hwirq);
a5042de2
FF
79 }
80
a5042de2
FF
81 chained_irq_exit(chip, desc);
82}
83
fd537766 84static void bcm7120_l2_intc_suspend(struct irq_chip_generic *gc)
a5042de2 85{
a5042de2 86 struct bcm7120_l2_intc_data *b = gc->private;
fd537766 87 struct irq_chip_type *ct = gc->chip_types;
a5042de2
FF
88
89 irq_gc_lock(gc);
c17261fa 90 if (b->can_wake)
5b5468cf
KC
91 irq_reg_writel(gc, gc->mask_cache | gc->wake_active,
92 ct->regs.mask);
a5042de2
FF
93 irq_gc_unlock(gc);
94}
95
fd537766 96static void bcm7120_l2_intc_resume(struct irq_chip_generic *gc)
a5042de2 97{
fd537766 98 struct irq_chip_type *ct = gc->chip_types;
a5042de2
FF
99
100 /* Restore the saved mask */
101 irq_gc_lock(gc);
5b5468cf 102 irq_reg_writel(gc, gc->mask_cache, ct->regs.mask);
a5042de2
FF
103 irq_gc_unlock(gc);
104}
105
106static int bcm7120_l2_intc_init_one(struct device_node *dn,
107 struct bcm7120_l2_intc_data *data,
0aef3997 108 int irq, u32 *valid_mask)
a5042de2 109{
0aef3997 110 struct bcm7120_l1_intc_data *l1_data = &data->l1_data[irq];
a5042de2 111 int parent_irq;
c76acf4d 112 unsigned int idx;
a5042de2
FF
113
114 parent_irq = irq_of_parse_and_map(dn, irq);
714710e1 115 if (!parent_irq) {
a5042de2 116 pr_err("failed to map interrupt %d\n", irq);
714710e1 117 return -EINVAL;
a5042de2
FF
118 }
119
c76acf4d
KC
120 /* For multiple parent IRQs with multiple words, this looks like:
121 * <irq0_w0 irq0_w1 irq1_w0 irq1_w1 ...>
0aef3997
FF
122 *
123 * We need to associate a given parent interrupt with its corresponding
124 * map_mask in order to mask the status register with it because we
125 * have the same handler being called for multiple parent interrupts.
126 *
127 * This is typically something needed on BCM7xxx (STB chips).
c76acf4d 128 */
7b7230e7
KC
129 for (idx = 0; idx < data->n_words; idx++) {
130 if (data->map_mask_prop) {
0aef3997 131 l1_data->irq_map_mask[idx] |=
7b7230e7
KC
132 be32_to_cpup(data->map_mask_prop +
133 irq * data->n_words + idx);
134 } else {
0aef3997 135 l1_data->irq_map_mask[idx] = 0xffffffff;
7b7230e7 136 }
0aef3997 137 valid_mask[idx] |= l1_data->irq_map_mask[idx];
7b7230e7 138 }
a5042de2 139
0aef3997 140 l1_data->b = data;
a5042de2 141
0aef3997
FF
142 irq_set_chained_handler_and_data(parent_irq,
143 bcm7120_l2_intc_irq_handle, l1_data);
f4ccb745
JC
144 if (data->can_wake)
145 enable_irq_wake(parent_irq);
146
a5042de2
FF
147 return 0;
148}
149
ca40f1b2
KC
150static int __init bcm7120_l2_intc_iomap_7120(struct device_node *dn,
151 struct bcm7120_l2_intc_data *data)
152{
153 int ret;
154
155 data->map_base[0] = of_iomap(dn, 0);
156 if (!data->map_base[0]) {
157 pr_err("unable to map registers\n");
158 return -ENOMEM;
159 }
160
161 data->pair_base[0] = data->map_base[0];
162 data->en_offset[0] = IRQEN;
163 data->stat_offset[0] = IRQSTAT;
164 data->n_words = 1;
165
166 ret = of_property_read_u32_array(dn, "brcm,int-fwd-mask",
167 data->irq_fwd_mask, data->n_words);
168 if (ret != 0 && ret != -EINVAL) {
169 /* property exists but has the wrong number of words */
170 pr_err("invalid brcm,int-fwd-mask property\n");
171 return -EINVAL;
172 }
173
174 data->map_mask_prop = of_get_property(dn, "brcm,int-map-mask", &ret);
175 if (!data->map_mask_prop ||
176 (ret != (sizeof(__be32) * data->num_parent_irqs * data->n_words))) {
177 pr_err("invalid brcm,int-map-mask property\n");
178 return -EINVAL;
179 }
180
181 return 0;
182}
183
7b7230e7
KC
184static int __init bcm7120_l2_intc_iomap_3380(struct device_node *dn,
185 struct bcm7120_l2_intc_data *data)
186{
187 unsigned int gc_idx;
188
189 for (gc_idx = 0; gc_idx < MAX_WORDS; gc_idx++) {
190 unsigned int map_idx = gc_idx * 2;
191 void __iomem *en = of_iomap(dn, map_idx + 0);
192 void __iomem *stat = of_iomap(dn, map_idx + 1);
193 void __iomem *base = min(en, stat);
194
195 data->map_base[map_idx + 0] = en;
196 data->map_base[map_idx + 1] = stat;
197
198 if (!base)
199 break;
200
201 data->pair_base[gc_idx] = base;
202 data->en_offset[gc_idx] = en - base;
203 data->stat_offset[gc_idx] = stat - base;
204 }
205
206 if (!gc_idx) {
207 pr_err("unable to map registers\n");
208 return -EINVAL;
209 }
210
211 data->n_words = gc_idx;
212 return 0;
213}
214
dde7e6d1 215static int __init bcm7120_l2_intc_probe(struct device_node *dn,
ca40f1b2
KC
216 struct device_node *parent,
217 int (*iomap_regs_fn)(struct device_node *,
218 struct bcm7120_l2_intc_data *),
219 const char *intc_name)
a5042de2
FF
220{
221 unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
222 struct bcm7120_l2_intc_data *data;
223 struct irq_chip_generic *gc;
224 struct irq_chip_type *ct;
ca40f1b2 225 int ret = 0;
c17261fa 226 unsigned int idx, irq, flags;
0aef3997 227 u32 valid_mask[MAX_WORDS] = { };
a5042de2
FF
228
229 data = kzalloc(sizeof(*data), GFP_KERNEL);
230 if (!data)
231 return -ENOMEM;
232
ca40f1b2
KC
233 data->num_parent_irqs = of_irq_count(dn);
234 if (data->num_parent_irqs <= 0) {
a5042de2
FF
235 pr_err("invalid number of parent interrupts\n");
236 ret = -ENOMEM;
237 goto out_unmap;
238 }
239
0aef3997
FF
240 data->l1_data = kcalloc(data->num_parent_irqs, sizeof(*data->l1_data),
241 GFP_KERNEL);
242 if (!data->l1_data) {
243 ret = -ENOMEM;
244 goto out_free_l1_data;
245 }
246
ca40f1b2
KC
247 ret = iomap_regs_fn(dn, data);
248 if (ret < 0)
0aef3997 249 goto out_free_l1_data;
ca40f1b2 250
f4ccb745
JC
251 data->can_wake = of_property_read_bool(dn, "brcm,irq-can-wake");
252
ca40f1b2 253 for (irq = 0; irq < data->num_parent_irqs; irq++) {
0aef3997 254 ret = bcm7120_l2_intc_init_one(dn, data, irq, valid_mask);
a5042de2 255 if (ret)
0aef3997 256 goto out_free_l1_data;
a5042de2
FF
257 }
258
c76acf4d
KC
259 data->domain = irq_domain_add_linear(dn, IRQS_PER_WORD * data->n_words,
260 &irq_generic_chip_ops, NULL);
a5042de2
FF
261 if (!data->domain) {
262 ret = -ENOMEM;
0aef3997 263 goto out_free_l1_data;
a5042de2
FF
264 }
265
c17261fa
KC
266 /* MIPS chips strapped for BE will automagically configure the
267 * peripheral registers for CPU-native byte order.
268 */
269 flags = IRQ_GC_INIT_MASK_CACHE;
270 if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
271 flags |= IRQ_GC_BE_IO;
272
c76acf4d 273 ret = irq_alloc_domain_generic_chips(data->domain, IRQS_PER_WORD, 1,
c17261fa 274 dn->full_name, handle_level_irq, clr, 0, flags);
a5042de2
FF
275 if (ret) {
276 pr_err("failed to allocate generic irq chip\n");
277 goto out_free_domain;
278 }
279
c76acf4d
KC
280 for (idx = 0; idx < data->n_words; idx++) {
281 irq = idx * IRQS_PER_WORD;
282 gc = irq_get_domain_generic_chip(data->domain, irq);
283
0aef3997 284 gc->unused = 0xffffffff & ~valid_mask[idx];
c76acf4d
KC
285 gc->private = data;
286 ct = gc->chip_types;
287
5b5468cf
KC
288 gc->reg_base = data->pair_base[idx];
289 ct->regs.mask = data->en_offset[idx];
290
b304605f
FF
291 /* gc->reg_base is defined and so is gc->writel */
292 irq_reg_writel(gc, data->irq_fwd_mask[idx],
293 data->en_offset[idx]);
294
c76acf4d
KC
295 ct->chip.irq_mask = irq_gc_mask_clr_bit;
296 ct->chip.irq_unmask = irq_gc_mask_set_bit;
297 ct->chip.irq_ack = irq_gc_noop;
fd537766
BN
298 gc->suspend = bcm7120_l2_intc_suspend;
299 gc->resume = bcm7120_l2_intc_resume;
300
301 /*
302 * Initialize mask-cache, in case we need it for
303 * saving/restoring fwd mask even w/o any child interrupts
304 * installed
305 */
306 gc->mask_cache = irq_reg_readl(gc, ct->regs.mask);
c76acf4d
KC
307
308 if (data->can_wake) {
309 /* This IRQ chip can wake the system, set all
a359f757 310 * relevant child interrupts in wake_enabled mask
c76acf4d
KC
311 */
312 gc->wake_enabled = 0xffffffff;
313 gc->wake_enabled &= ~gc->unused;
314 ct->chip.irq_set_wake = irq_gc_set_wake;
315 }
a5042de2
FF
316 }
317
082ce27f
FF
318 pr_info("registered %s intc (%pOF, parent IRQ(s): %d)\n",
319 intc_name, dn, data->num_parent_irqs);
320
a5042de2
FF
321 return 0;
322
323out_free_domain:
324 irq_domain_remove(data->domain);
0aef3997
FF
325out_free_l1_data:
326 kfree(data->l1_data);
a5042de2 327out_unmap:
5b5468cf
KC
328 for (idx = 0; idx < MAX_MAPPINGS; idx++) {
329 if (data->map_base[idx])
330 iounmap(data->map_base[idx]);
c76acf4d 331 }
a5042de2
FF
332 kfree(data);
333 return ret;
334}
ca40f1b2 335
dde7e6d1
BD
336static int __init bcm7120_l2_intc_probe_7120(struct device_node *dn,
337 struct device_node *parent)
ca40f1b2
KC
338{
339 return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_7120,
340 "BCM7120 L2");
341}
342
dde7e6d1
BD
343static int __init bcm7120_l2_intc_probe_3380(struct device_node *dn,
344 struct device_node *parent)
7b7230e7
KC
345{
346 return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_3380,
347 "BCM3380 L2");
348}
349
a4fcbb86 350IRQCHIP_DECLARE(bcm7120_l2_intc, "brcm,bcm7120-l2-intc",
ca40f1b2 351 bcm7120_l2_intc_probe_7120);
7b7230e7
KC
352
353IRQCHIP_DECLARE(bcm3380_l2_intc, "brcm,bcm3380-l2-intc",
354 bcm7120_l2_intc_probe_3380);