]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/irqchip/irq-mips-gic.c
ttyFDC: Implement KGDB IO operations.
[mirror_ubuntu-artful-kernel.git] / drivers / irqchip / irq-mips-gic.c
CommitLineData
2299c49d
SH
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
39b8d525 9#include <linux/bitmap.h>
fb8f7be1 10#include <linux/clocksource.h>
39b8d525 11#include <linux/init.h>
18743d27 12#include <linux/interrupt.h>
fb8f7be1 13#include <linux/irq.h>
4060bbe9 14#include <linux/irqchip/mips-gic.h>
a7057270 15#include <linux/of_address.h>
18743d27 16#include <linux/sched.h>
631330f5 17#include <linux/smp.h>
39b8d525 18
a7057270 19#include <asm/mips-cm.h>
98b67c37
SH
20#include <asm/setup.h>
21#include <asm/traps.h>
39b8d525 22
a7057270
AB
23#include <dt-bindings/interrupt-controller/mips-gic.h>
24
25#include "irqchip.h"
26
ff86714f 27unsigned int gic_present;
98b67c37 28
822350bc 29struct gic_pcpu_mask {
fbd55241 30 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
822350bc
JD
31};
32
5f68fea0 33static void __iomem *gic_base;
0b271f56 34static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
95150ae8 35static DEFINE_SPINLOCK(gic_lock);
c49581a4 36static struct irq_domain *gic_irq_domain;
fbd55241 37static int gic_shared_intrs;
e9de688d 38static int gic_vpes;
3263d085 39static unsigned int gic_cpu_pin;
1b6af71a 40static unsigned int timer_cpu_pin;
4a6a3ea3 41static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
39b8d525 42
18743d27
AB
43static void __gic_irq_dispatch(void);
44
5f68fea0
AB
45static inline unsigned int gic_read(unsigned int reg)
46{
47 return __raw_readl(gic_base + reg);
48}
49
50static inline void gic_write(unsigned int reg, unsigned int val)
51{
52 __raw_writel(val, gic_base + reg);
53}
54
55static inline void gic_update_bits(unsigned int reg, unsigned int mask,
56 unsigned int val)
57{
58 unsigned int regval;
59
60 regval = gic_read(reg);
61 regval &= ~mask;
62 regval |= val;
63 gic_write(reg, regval);
64}
65
66static inline void gic_reset_mask(unsigned int intr)
67{
68 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
69 1 << GIC_INTR_BIT(intr));
70}
71
72static inline void gic_set_mask(unsigned int intr)
73{
74 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
75 1 << GIC_INTR_BIT(intr));
76}
77
78static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
79{
80 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
81 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
82 pol << GIC_INTR_BIT(intr));
83}
84
85static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
86{
87 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
88 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
89 trig << GIC_INTR_BIT(intr));
90}
91
92static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
93{
94 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
95 1 << GIC_INTR_BIT(intr),
96 dual << GIC_INTR_BIT(intr));
97}
98
99static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
100{
101 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
102 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
103}
104
105static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
106{
107 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
108 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
109 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
110}
111
a331ce63 112#ifdef CONFIG_CLKSRC_MIPS_GIC
dfa762e1
SH
113cycle_t gic_read_count(void)
114{
115 unsigned int hi, hi2, lo;
116
117 do {
5f68fea0
AB
118 hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
119 lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
120 hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
dfa762e1
SH
121 } while (hi2 != hi);
122
123 return (((cycle_t) hi) << 32) + lo;
124}
0ab2b7d0 125
387904ff
AB
126unsigned int gic_get_count_width(void)
127{
128 unsigned int bits, config;
129
5f68fea0 130 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
387904ff
AB
131 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
132 GIC_SH_CONFIG_COUNTBITS_SHF);
133
134 return bits;
135}
136
0ab2b7d0
RG
137void gic_write_compare(cycle_t cnt)
138{
5f68fea0 139 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
0ab2b7d0 140 (int)(cnt >> 32));
5f68fea0 141 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
0ab2b7d0
RG
142 (int)(cnt & 0xffffffff));
143}
144
414408d0
PB
145void gic_write_cpu_compare(cycle_t cnt, int cpu)
146{
147 unsigned long flags;
148
149 local_irq_save(flags);
150
5f68fea0
AB
151 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
152 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
414408d0 153 (int)(cnt >> 32));
5f68fea0 154 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
414408d0
PB
155 (int)(cnt & 0xffffffff));
156
157 local_irq_restore(flags);
158}
159
0ab2b7d0
RG
160cycle_t gic_read_compare(void)
161{
162 unsigned int hi, lo;
163
5f68fea0
AB
164 hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
165 lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
0ab2b7d0
RG
166
167 return (((cycle_t) hi) << 32) + lo;
168}
dfa762e1
SH
169#endif
170
e9de688d
AB
171static bool gic_local_irq_is_routable(int intr)
172{
173 u32 vpe_ctl;
174
175 /* All local interrupts are routable in EIC mode. */
176 if (cpu_has_veic)
177 return true;
178
5f68fea0 179 vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
e9de688d
AB
180 switch (intr) {
181 case GIC_LOCAL_INT_TIMER:
182 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
183 case GIC_LOCAL_INT_PERFCTR:
184 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
185 case GIC_LOCAL_INT_FDC:
186 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
187 case GIC_LOCAL_INT_SWINT0:
188 case GIC_LOCAL_INT_SWINT1:
189 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
190 default:
191 return true;
192 }
193}
194
3263d085 195static void gic_bind_eic_interrupt(int irq, int set)
98b67c37
SH
196{
197 /* Convert irq vector # to hw int # */
198 irq -= GIC_PIN_TO_VEC_OFFSET;
199
200 /* Set irq to use shadow set */
5f68fea0
AB
201 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
202 GIC_VPE_EIC_SS(irq), set);
98b67c37
SH
203}
204
39b8d525
RB
205void gic_send_ipi(unsigned int intr)
206{
53a7bc81 207 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
39b8d525
RB
208}
209
e9de688d
AB
210int gic_get_c0_compare_int(void)
211{
212 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
213 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
214 return irq_create_mapping(gic_irq_domain,
215 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
216}
217
218int gic_get_c0_perfcount_int(void)
219{
220 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
7e3e6cb2 221 /* Is the performance counter shared with the timer? */
e9de688d
AB
222 if (cp0_perfcount_irq < 0)
223 return -1;
224 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
225 }
226 return irq_create_mapping(gic_irq_domain,
227 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
228}
229
6429e2b6
JH
230int gic_get_c0_fdc_int(void)
231{
232 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
233 /* Is the FDC IRQ even present? */
234 if (cp0_fdc_irq < 0)
235 return -1;
236 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
237 }
238
239 /*
240 * Some cores claim the FDC is routable but it doesn't actually seem to
241 * be connected.
242 */
243 switch (current_cpu_type()) {
244 case CPU_INTERAPTIV:
245 case CPU_PROAPTIV:
246 return -1;
247 }
248
249 return irq_create_mapping(gic_irq_domain,
250 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
251}
252
d7eb4f2e 253static void gic_handle_shared_int(void)
39b8d525 254{
d7eb4f2e 255 unsigned int i, intr, virq;
8f5ee79c 256 unsigned long *pcpu_mask;
5f68fea0 257 unsigned long pending_reg, intrmask_reg;
8f5ee79c
AB
258 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
259 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
39b8d525
RB
260
261 /* Get per-cpu bitmaps */
39b8d525
RB
262 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
263
824f3f7f
AB
264 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
265 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
39b8d525 266
fbd55241 267 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
5f68fea0
AB
268 pending[i] = gic_read(pending_reg);
269 intrmask[i] = gic_read(intrmask_reg);
270 pending_reg += 0x4;
271 intrmask_reg += 0x4;
39b8d525
RB
272 }
273
fbd55241
AB
274 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
275 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
39b8d525 276
d7eb4f2e
QY
277 intr = find_first_bit(pending, gic_shared_intrs);
278 while (intr != gic_shared_intrs) {
279 virq = irq_linear_revmap(gic_irq_domain,
280 GIC_SHARED_TO_HWIRQ(intr));
281 do_IRQ(virq);
282
283 /* go to next pending bit */
284 bitmap_clear(pending, intr, 1);
285 intr = find_first_bit(pending, gic_shared_intrs);
286 }
39b8d525
RB
287}
288
161d049e 289static void gic_mask_irq(struct irq_data *d)
39b8d525 290{
5f68fea0 291 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
39b8d525
RB
292}
293
161d049e 294static void gic_unmask_irq(struct irq_data *d)
39b8d525 295{
5f68fea0 296 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
39b8d525
RB
297}
298
5561c9e4
AB
299static void gic_ack_irq(struct irq_data *d)
300{
e9de688d 301 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
c49581a4 302
53a7bc81 303 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
5561c9e4
AB
304}
305
95150ae8
AB
306static int gic_set_type(struct irq_data *d, unsigned int type)
307{
e9de688d 308 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
95150ae8
AB
309 unsigned long flags;
310 bool is_edge;
311
312 spin_lock_irqsave(&gic_lock, flags);
313 switch (type & IRQ_TYPE_SENSE_MASK) {
314 case IRQ_TYPE_EDGE_FALLING:
5f68fea0
AB
315 gic_set_polarity(irq, GIC_POL_NEG);
316 gic_set_trigger(irq, GIC_TRIG_EDGE);
317 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
318 is_edge = true;
319 break;
320 case IRQ_TYPE_EDGE_RISING:
5f68fea0
AB
321 gic_set_polarity(irq, GIC_POL_POS);
322 gic_set_trigger(irq, GIC_TRIG_EDGE);
323 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
324 is_edge = true;
325 break;
326 case IRQ_TYPE_EDGE_BOTH:
327 /* polarity is irrelevant in this case */
5f68fea0
AB
328 gic_set_trigger(irq, GIC_TRIG_EDGE);
329 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
95150ae8
AB
330 is_edge = true;
331 break;
332 case IRQ_TYPE_LEVEL_LOW:
5f68fea0
AB
333 gic_set_polarity(irq, GIC_POL_NEG);
334 gic_set_trigger(irq, GIC_TRIG_LEVEL);
335 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
336 is_edge = false;
337 break;
338 case IRQ_TYPE_LEVEL_HIGH:
339 default:
5f68fea0
AB
340 gic_set_polarity(irq, GIC_POL_POS);
341 gic_set_trigger(irq, GIC_TRIG_LEVEL);
342 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
343 is_edge = false;
344 break;
345 }
346
347 if (is_edge) {
4a6a3ea3
AB
348 __irq_set_chip_handler_name_locked(d->irq,
349 &gic_edge_irq_controller,
350 handle_edge_irq, NULL);
95150ae8 351 } else {
4a6a3ea3
AB
352 __irq_set_chip_handler_name_locked(d->irq,
353 &gic_level_irq_controller,
354 handle_level_irq, NULL);
95150ae8
AB
355 }
356 spin_unlock_irqrestore(&gic_lock, flags);
39b8d525 357
95150ae8
AB
358 return 0;
359}
360
361#ifdef CONFIG_SMP
161d049e
TG
362static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
363 bool force)
39b8d525 364{
e9de688d 365 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
39b8d525
RB
366 cpumask_t tmp = CPU_MASK_NONE;
367 unsigned long flags;
368 int i;
369
0de26520 370 cpumask_and(&tmp, cpumask, cpu_online_mask);
39b8d525 371 if (cpus_empty(tmp))
14d160ab 372 return -EINVAL;
39b8d525
RB
373
374 /* Assumption : cpumask refers to a single CPU */
375 spin_lock_irqsave(&gic_lock, flags);
39b8d525 376
c214c035 377 /* Re-route this IRQ */
5f68fea0 378 gic_map_to_vpe(irq, first_cpu(tmp));
c214c035
TW
379
380 /* Update the pcpu_masks */
381 for (i = 0; i < NR_CPUS; i++)
382 clear_bit(irq, pcpu_masks[i].pcpu_mask);
383 set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
39b8d525 384
161d049e 385 cpumask_copy(d->affinity, cpumask);
39b8d525
RB
386 spin_unlock_irqrestore(&gic_lock, flags);
387
161d049e 388 return IRQ_SET_MASK_OK_NOCOPY;
39b8d525
RB
389}
390#endif
391
4a6a3ea3
AB
392static struct irq_chip gic_level_irq_controller = {
393 .name = "MIPS GIC",
394 .irq_mask = gic_mask_irq,
395 .irq_unmask = gic_unmask_irq,
396 .irq_set_type = gic_set_type,
397#ifdef CONFIG_SMP
398 .irq_set_affinity = gic_set_affinity,
399#endif
400};
401
402static struct irq_chip gic_edge_irq_controller = {
161d049e 403 .name = "MIPS GIC",
5561c9e4 404 .irq_ack = gic_ack_irq,
161d049e 405 .irq_mask = gic_mask_irq,
161d049e 406 .irq_unmask = gic_unmask_irq,
95150ae8 407 .irq_set_type = gic_set_type,
39b8d525 408#ifdef CONFIG_SMP
161d049e 409 .irq_set_affinity = gic_set_affinity,
39b8d525
RB
410#endif
411};
412
d7eb4f2e 413static void gic_handle_local_int(void)
e9de688d
AB
414{
415 unsigned long pending, masked;
d7eb4f2e 416 unsigned int intr, virq;
e9de688d 417
5f68fea0
AB
418 pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
419 masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
e9de688d
AB
420
421 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
422
d7eb4f2e
QY
423 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
424 while (intr != GIC_NUM_LOCAL_INTRS) {
425 virq = irq_linear_revmap(gic_irq_domain,
426 GIC_LOCAL_TO_HWIRQ(intr));
427 do_IRQ(virq);
428
429 /* go to next pending bit */
430 bitmap_clear(&pending, intr, 1);
431 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
432 }
e9de688d
AB
433}
434
435static void gic_mask_local_irq(struct irq_data *d)
436{
437 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
438
5f68fea0 439 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
e9de688d
AB
440}
441
442static void gic_unmask_local_irq(struct irq_data *d)
443{
444 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
445
5f68fea0 446 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
e9de688d
AB
447}
448
449static struct irq_chip gic_local_irq_controller = {
450 .name = "MIPS GIC Local",
451 .irq_mask = gic_mask_local_irq,
452 .irq_unmask = gic_unmask_local_irq,
453};
454
455static void gic_mask_local_irq_all_vpes(struct irq_data *d)
456{
457 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
458 int i;
459 unsigned long flags;
460
461 spin_lock_irqsave(&gic_lock, flags);
462 for (i = 0; i < gic_vpes; i++) {
5f68fea0
AB
463 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
464 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
e9de688d
AB
465 }
466 spin_unlock_irqrestore(&gic_lock, flags);
467}
468
469static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
470{
471 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
472 int i;
473 unsigned long flags;
474
475 spin_lock_irqsave(&gic_lock, flags);
476 for (i = 0; i < gic_vpes; i++) {
5f68fea0
AB
477 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
478 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
e9de688d
AB
479 }
480 spin_unlock_irqrestore(&gic_lock, flags);
481}
482
483static struct irq_chip gic_all_vpes_local_irq_controller = {
484 .name = "MIPS GIC Local",
485 .irq_mask = gic_mask_local_irq_all_vpes,
486 .irq_unmask = gic_unmask_local_irq_all_vpes,
487};
488
18743d27 489static void __gic_irq_dispatch(void)
39b8d525 490{
d7eb4f2e
QY
491 gic_handle_local_int();
492 gic_handle_shared_int();
18743d27 493}
39b8d525 494
18743d27
AB
495static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
496{
497 __gic_irq_dispatch();
498}
499
500#ifdef CONFIG_MIPS_GIC_IPI
501static int gic_resched_int_base;
502static int gic_call_int_base;
503
504unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
505{
506 return gic_resched_int_base + cpu;
507}
39b8d525 508
18743d27
AB
509unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
510{
511 return gic_call_int_base + cpu;
512}
39b8d525 513
18743d27
AB
514static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
515{
516 scheduler_ipi();
517
518 return IRQ_HANDLED;
519}
520
521static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
522{
523 smp_call_function_interrupt();
524
525 return IRQ_HANDLED;
526}
b0a88ae5 527
18743d27
AB
528static struct irqaction irq_resched = {
529 .handler = ipi_resched_interrupt,
530 .flags = IRQF_PERCPU,
531 .name = "IPI resched"
532};
533
534static struct irqaction irq_call = {
535 .handler = ipi_call_interrupt,
536 .flags = IRQF_PERCPU,
537 .name = "IPI call"
538};
539
540static __init void gic_ipi_init_one(unsigned int intr, int cpu,
541 struct irqaction *action)
542{
e9de688d
AB
543 int virq = irq_create_mapping(gic_irq_domain,
544 GIC_SHARED_TO_HWIRQ(intr));
18743d27
AB
545 int i;
546
5f68fea0 547 gic_map_to_vpe(intr, cpu);
c49581a4
AB
548 for (i = 0; i < NR_CPUS; i++)
549 clear_bit(intr, pcpu_masks[i].pcpu_mask);
b0a88ae5
JD
550 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
551
18743d27
AB
552 irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
553
554 irq_set_handler(virq, handle_percpu_irq);
555 setup_irq(virq, action);
39b8d525
RB
556}
557
18743d27 558static __init void gic_ipi_init(void)
39b8d525 559{
18743d27
AB
560 int i;
561
562 /* Use last 2 * NR_CPUS interrupts as IPIs */
fbd55241 563 gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
18743d27
AB
564 gic_call_int_base = gic_resched_int_base - nr_cpu_ids;
565
566 for (i = 0; i < nr_cpu_ids; i++) {
567 gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
568 gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
569 }
570}
571#else
572static inline void gic_ipi_init(void)
573{
574}
575#endif
576
e9de688d 577static void __init gic_basic_init(void)
18743d27
AB
578{
579 unsigned int i;
98b67c37
SH
580
581 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
39b8d525
RB
582
583 /* Setup defaults */
fbd55241 584 for (i = 0; i < gic_shared_intrs; i++) {
5f68fea0
AB
585 gic_set_polarity(i, GIC_POL_POS);
586 gic_set_trigger(i, GIC_TRIG_LEVEL);
587 gic_reset_mask(i);
39b8d525
RB
588 }
589
e9de688d
AB
590 for (i = 0; i < gic_vpes; i++) {
591 unsigned int j;
592
5f68fea0 593 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
e9de688d
AB
594 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
595 if (!gic_local_irq_is_routable(j))
596 continue;
5f68fea0 597 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
e9de688d
AB
598 }
599 }
39b8d525
RB
600}
601
e9de688d
AB
602static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
603 irq_hw_number_t hw)
c49581a4 604{
e9de688d
AB
605 int intr = GIC_HWIRQ_TO_LOCAL(hw);
606 int ret = 0;
607 int i;
608 unsigned long flags;
609
610 if (!gic_local_irq_is_routable(intr))
611 return -EPERM;
612
613 /*
614 * HACK: These are all really percpu interrupts, but the rest
615 * of the MIPS kernel code does not use the percpu IRQ API for
616 * the CP0 timer and performance counter interrupts.
617 */
b720fd8b
JH
618 switch (intr) {
619 case GIC_LOCAL_INT_TIMER:
620 case GIC_LOCAL_INT_PERFCTR:
621 case GIC_LOCAL_INT_FDC:
622 irq_set_chip_and_handler(virq,
623 &gic_all_vpes_local_irq_controller,
624 handle_percpu_irq);
625 break;
626 default:
e9de688d
AB
627 irq_set_chip_and_handler(virq,
628 &gic_local_irq_controller,
629 handle_percpu_devid_irq);
630 irq_set_percpu_devid(virq);
b720fd8b 631 break;
e9de688d
AB
632 }
633
634 spin_lock_irqsave(&gic_lock, flags);
635 for (i = 0; i < gic_vpes; i++) {
636 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
637
5f68fea0 638 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
e9de688d
AB
639
640 switch (intr) {
641 case GIC_LOCAL_INT_WD:
5f68fea0 642 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
e9de688d
AB
643 break;
644 case GIC_LOCAL_INT_COMPARE:
5f68fea0 645 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
e9de688d
AB
646 break;
647 case GIC_LOCAL_INT_TIMER:
1b6af71a
JH
648 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
649 val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
5f68fea0 650 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
e9de688d
AB
651 break;
652 case GIC_LOCAL_INT_PERFCTR:
5f68fea0 653 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
e9de688d
AB
654 break;
655 case GIC_LOCAL_INT_SWINT0:
5f68fea0 656 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
e9de688d
AB
657 break;
658 case GIC_LOCAL_INT_SWINT1:
5f68fea0 659 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
e9de688d
AB
660 break;
661 case GIC_LOCAL_INT_FDC:
5f68fea0 662 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
e9de688d
AB
663 break;
664 default:
665 pr_err("Invalid local IRQ %d\n", intr);
666 ret = -EINVAL;
667 break;
668 }
669 }
670 spin_unlock_irqrestore(&gic_lock, flags);
671
672 return ret;
673}
674
675static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
676 irq_hw_number_t hw)
677{
678 int intr = GIC_HWIRQ_TO_SHARED(hw);
c49581a4
AB
679 unsigned long flags;
680
4a6a3ea3
AB
681 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
682 handle_level_irq);
c49581a4
AB
683
684 spin_lock_irqsave(&gic_lock, flags);
5f68fea0 685 gic_map_to_pin(intr, gic_cpu_pin);
c49581a4 686 /* Map to VPE 0 by default */
5f68fea0 687 gic_map_to_vpe(intr, 0);
e9de688d 688 set_bit(intr, pcpu_masks[0].pcpu_mask);
c49581a4
AB
689 spin_unlock_irqrestore(&gic_lock, flags);
690
691 return 0;
692}
693
e9de688d
AB
694static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
695 irq_hw_number_t hw)
696{
697 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
698 return gic_local_irq_domain_map(d, virq, hw);
699 return gic_shared_irq_domain_map(d, virq, hw);
700}
701
a7057270
AB
702static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
703 const u32 *intspec, unsigned int intsize,
704 irq_hw_number_t *out_hwirq,
705 unsigned int *out_type)
706{
707 if (intsize != 3)
708 return -EINVAL;
709
710 if (intspec[0] == GIC_SHARED)
711 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
712 else if (intspec[0] == GIC_LOCAL)
713 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
714 else
715 return -EINVAL;
716 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
717
718 return 0;
719}
720
c49581a4
AB
721static struct irq_domain_ops gic_irq_domain_ops = {
722 .map = gic_irq_domain_map,
a7057270 723 .xlate = gic_irq_domain_xlate,
c49581a4
AB
724};
725
a7057270
AB
726static void __init __gic_init(unsigned long gic_base_addr,
727 unsigned long gic_addrspace_size,
728 unsigned int cpu_vec, unsigned int irqbase,
729 struct device_node *node)
39b8d525
RB
730{
731 unsigned int gicconfig;
732
5f68fea0 733 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
39b8d525 734
5f68fea0 735 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
fbd55241 736 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
39b8d525 737 GIC_SH_CONFIG_NUMINTRS_SHF;
fbd55241 738 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
39b8d525 739
e9de688d 740 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
39b8d525 741 GIC_SH_CONFIG_NUMVPES_SHF;
e9de688d 742 gic_vpes = gic_vpes + 1;
39b8d525 743
18743d27
AB
744 if (cpu_has_veic) {
745 /* Always use vector 1 in EIC mode */
746 gic_cpu_pin = 0;
1b6af71a 747 timer_cpu_pin = gic_cpu_pin;
18743d27
AB
748 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
749 __gic_irq_dispatch);
750 } else {
751 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
752 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
753 gic_irq_dispatch);
1b6af71a
JH
754 /*
755 * With the CMP implementation of SMP (deprecated), other CPUs
756 * are started by the bootloader and put into a timer based
757 * waiting poll loop. We must not re-route those CPU's local
758 * timer interrupts as the wait instruction will never finish,
759 * so just handle whatever CPU interrupt it is routed to by
760 * default.
761 *
762 * This workaround should be removed when CMP support is
763 * dropped.
764 */
765 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
766 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
767 timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL,
768 GIC_VPE_TIMER_MAP)) &
769 GIC_MAP_MSK;
770 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
771 GIC_CPU_PIN_OFFSET +
772 timer_cpu_pin,
773 gic_irq_dispatch);
774 } else {
775 timer_cpu_pin = gic_cpu_pin;
776 }
18743d27
AB
777 }
778
a7057270 779 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
e9de688d 780 gic_shared_intrs, irqbase,
c49581a4
AB
781 &gic_irq_domain_ops, NULL);
782 if (!gic_irq_domain)
783 panic("Failed to add GIC IRQ domain");
0b271f56 784
e9de688d 785 gic_basic_init();
18743d27
AB
786
787 gic_ipi_init();
39b8d525 788}
a7057270
AB
789
790void __init gic_init(unsigned long gic_base_addr,
791 unsigned long gic_addrspace_size,
792 unsigned int cpu_vec, unsigned int irqbase)
793{
794 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
795}
796
797static int __init gic_of_init(struct device_node *node,
798 struct device_node *parent)
799{
800 struct resource res;
801 unsigned int cpu_vec, i = 0, reserved = 0;
802 phys_addr_t gic_base;
803 size_t gic_len;
804
805 /* Find the first available CPU vector. */
806 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
807 i++, &cpu_vec))
808 reserved |= BIT(cpu_vec);
809 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
810 if (!(reserved & BIT(cpu_vec)))
811 break;
812 }
813 if (cpu_vec == 8) {
814 pr_err("No CPU vectors available for GIC\n");
815 return -ENODEV;
816 }
817
818 if (of_address_to_resource(node, 0, &res)) {
819 /*
820 * Probe the CM for the GIC base address if not specified
821 * in the device-tree.
822 */
823 if (mips_cm_present()) {
824 gic_base = read_gcr_gic_base() &
825 ~CM_GCR_GIC_BASE_GICEN_MSK;
826 gic_len = 0x20000;
827 } else {
828 pr_err("Failed to get GIC memory range\n");
829 return -ENODEV;
830 }
831 } else {
832 gic_base = res.start;
833 gic_len = resource_size(&res);
834 }
835
836 if (mips_cm_present())
837 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
838 gic_present = true;
839
840 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
841
842 return 0;
843}
844IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);