]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/irqchip/irq-vt8500.c
treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 156
[mirror_ubuntu-hirsute-kernel.git] / drivers / irqchip / irq-vt8500.c
CommitLineData
1a59d1b8 1// SPDX-License-Identifier: GPL-2.0-or-later
21f47fbc
AC
2/*
3 * arch/arm/mach-vt8500/irq.c
4 *
e9a91de7 5 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
21f47fbc 6 * Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
21f47fbc
AC
7 */
8
e9a91de7
TP
9/*
10 * This file is copied and modified from the original irq.c provided by
11 * Alexey Charkov. Minor changes have been made for Device Tree Support.
12 */
13
14#include <linux/slab.h>
21f47fbc
AC
15#include <linux/io.h>
16#include <linux/irq.h>
41a83e06 17#include <linux/irqchip.h>
e9a91de7 18#include <linux/irqdomain.h>
21f47fbc 19#include <linux/interrupt.h>
e9a91de7
TP
20#include <linux/bitops.h>
21
22#include <linux/of.h>
23#include <linux/of_irq.h>
24#include <linux/of_address.h>
21f47fbc
AC
25
26#include <asm/irq.h>
0c464d58 27#include <asm/exception.h>
06ff14c0
TP
28#include <asm/mach/irq.h>
29
e9a91de7
TP
30#define VT8500_ICPC_IRQ 0x20
31#define VT8500_ICPC_FIQ 0x24
32#define VT8500_ICDC 0x40 /* Destination Control 64*u32 */
33#define VT8500_ICIS 0x80 /* Interrupt status, 16*u32 */
34
35/* ICPC */
36#define ICPC_MASK 0x3F
37#define ICPC_ROTATE BIT(6)
38
39/* IC_DCTR */
40#define ICDC_IRQ 0x00
41#define ICDC_FIQ 0x01
42#define ICDC_DSS0 0x02
43#define ICDC_DSS1 0x03
44#define ICDC_DSS2 0x04
45#define ICDC_DSS3 0x05
46#define ICDC_DSS4 0x06
47#define ICDC_DSS5 0x07
48
49#define VT8500_INT_DISABLE 0
50#define VT8500_INT_ENABLE BIT(3)
51
52#define VT8500_TRIGGER_HIGH 0
53#define VT8500_TRIGGER_RISING BIT(5)
54#define VT8500_TRIGGER_FALLING BIT(6)
21f47fbc
AC
55#define VT8500_EDGE ( VT8500_TRIGGER_RISING \
56 | VT8500_TRIGGER_FALLING)
21f47fbc 57
0c464d58
TP
58/* vt8500 has 1 intc, wm8505 and wm8650 have 2 */
59#define VT8500_INTC_MAX 2
e9a91de7 60
0c464d58
TP
61struct vt8500_irq_data {
62 void __iomem *base; /* IO Memory base address */
63 struct irq_domain *domain; /* Domain for this controller */
e9a91de7 64};
21f47fbc 65
0c464d58
TP
66/* Global variable for accessing io-mem addresses */
67static struct vt8500_irq_data intc[VT8500_INTC_MAX];
68static u32 active_cnt = 0;
69
2eb5af44 70static void vt8500_irq_mask(struct irq_data *d)
21f47fbc 71{
0c464d58 72 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 73 void __iomem *base = priv->base;
0c464d58
TP
74 void __iomem *stat_reg = base + VT8500_ICIS + (d->hwirq < 32 ? 0 : 4);
75 u8 edge, dctr;
76 u32 status;
21f47fbc 77
e9a91de7 78 edge = readb(base + VT8500_ICDC + d->hwirq) & VT8500_EDGE;
21f47fbc 79 if (edge) {
0c464d58 80 status = readl(stat_reg);
21f47fbc 81
e9a91de7 82 status |= (1 << (d->hwirq & 0x1f));
21f47fbc
AC
83 writel(status, stat_reg);
84 } else {
0c464d58 85 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc 86 dctr &= ~VT8500_INT_ENABLE;
e9a91de7 87 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
88 }
89}
90
2eb5af44 91static void vt8500_irq_unmask(struct irq_data *d)
21f47fbc 92{
0c464d58 93 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 94 void __iomem *base = priv->base;
21f47fbc
AC
95 u8 dctr;
96
e9a91de7 97 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc 98 dctr |= VT8500_INT_ENABLE;
e9a91de7 99 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
100}
101
2eb5af44 102static int vt8500_irq_set_type(struct irq_data *d, unsigned int flow_type)
21f47fbc 103{
0c464d58 104 struct vt8500_irq_data *priv = d->domain->host_data;
e9a91de7 105 void __iomem *base = priv->base;
21f47fbc
AC
106 u8 dctr;
107
e9a91de7 108 dctr = readb(base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
109 dctr &= ~VT8500_EDGE;
110
111 switch (flow_type) {
112 case IRQF_TRIGGER_LOW:
113 return -EINVAL;
114 case IRQF_TRIGGER_HIGH:
115 dctr |= VT8500_TRIGGER_HIGH;
d2aa914d 116 irq_set_handler_locked(d, handle_level_irq);
21f47fbc
AC
117 break;
118 case IRQF_TRIGGER_FALLING:
119 dctr |= VT8500_TRIGGER_FALLING;
d2aa914d 120 irq_set_handler_locked(d, handle_edge_irq);
21f47fbc
AC
121 break;
122 case IRQF_TRIGGER_RISING:
123 dctr |= VT8500_TRIGGER_RISING;
d2aa914d 124 irq_set_handler_locked(d, handle_edge_irq);
21f47fbc
AC
125 break;
126 }
e9a91de7 127 writeb(dctr, base + VT8500_ICDC + d->hwirq);
21f47fbc
AC
128
129 return 0;
130}
131
132static struct irq_chip vt8500_irq_chip = {
2eb5af44
WS
133 .name = "vt8500",
134 .irq_ack = vt8500_irq_mask,
135 .irq_mask = vt8500_irq_mask,
136 .irq_unmask = vt8500_irq_unmask,
137 .irq_set_type = vt8500_irq_set_type,
21f47fbc
AC
138};
139
e9a91de7 140static void __init vt8500_init_irq_hw(void __iomem *base)
21f47fbc 141{
0c464d58 142 u32 i;
21f47fbc 143
e9a91de7
TP
144 /* Enable rotating priority for IRQ */
145 writel(ICPC_ROTATE, base + VT8500_ICPC_IRQ);
146 writel(0x00, base + VT8500_ICPC_FIQ);
21f47fbc 147
0c464d58
TP
148 /* Disable all interrupts and route them to IRQ */
149 for (i = 0; i < 64; i++)
150 writeb(VT8500_INT_DISABLE | ICDC_IRQ, base + VT8500_ICDC + i);
e9a91de7 151}
21f47fbc 152
e9a91de7
TP
153static int vt8500_irq_map(struct irq_domain *h, unsigned int virq,
154 irq_hw_number_t hw)
155{
156 irq_set_chip_and_handler(virq, &vt8500_irq_chip, handle_level_irq);
21f47fbc 157
e9a91de7 158 return 0;
21f47fbc
AC
159}
160
96009736 161static const struct irq_domain_ops vt8500_irq_domain_ops = {
e9a91de7
TP
162 .map = vt8500_irq_map,
163 .xlate = irq_domain_xlate_onecell,
164};
165
8783dd3a 166static void __exception_irq_entry vt8500_handle_irq(struct pt_regs *regs)
0c464d58
TP
167{
168 u32 stat, i;
0beb6504 169 int irqnr;
0c464d58
TP
170 void __iomem *base;
171
172 /* Loop through each active controller */
173 for (i=0; i<active_cnt; i++) {
174 base = intc[i].base;
175 irqnr = readl_relaxed(base) & 0x3F;
176 /*
177 Highest Priority register default = 63, so check that this
178 is a real interrupt by checking the status register
179 */
180 if (irqnr == 63) {
181 stat = readl_relaxed(base + VT8500_ICIS + 4);
182 if (!(stat & BIT(31)))
183 continue;
184 }
185
0beb6504 186 handle_domain_irq(intc[i].domain, irqnr, regs);
0c464d58
TP
187 }
188}
189
e658718e
AL
190static int __init vt8500_irq_init(struct device_node *node,
191 struct device_node *parent)
21f47fbc 192{
e9a91de7
TP
193 int irq, i;
194 struct device_node *np = node;
195
0c464d58
TP
196 if (active_cnt == VT8500_INTC_MAX) {
197 pr_err("%s: Interrupt controllers > VT8500_INTC_MAX\n",
198 __func__);
199 goto out;
200 }
201
202 intc[active_cnt].base = of_iomap(np, 0);
203 intc[active_cnt].domain = irq_domain_add_linear(node, 64,
204 &vt8500_irq_domain_ops, &intc[active_cnt]);
e9a91de7 205
0c464d58
TP
206 if (!intc[active_cnt].base) {
207 pr_err("%s: Unable to map IO memory\n", __func__);
208 goto out;
209 }
210
211 if (!intc[active_cnt].domain) {
212 pr_err("%s: Unable to add irq domain!\n", __func__);
213 goto out;
214 }
e9a91de7 215
06ff14c0
TP
216 set_handle_irq(vt8500_handle_irq);
217
0c464d58 218 vt8500_init_irq_hw(intc[active_cnt].base);
e9a91de7 219
0c464d58 220 pr_info("vt8500-irq: Added interrupt controller\n");
21f47fbc 221
0c464d58 222 active_cnt++;
e9a91de7
TP
223
224 /* check if this is a slaved controller */
225 if (of_irq_count(np) != 0) {
226 /* check that we have the correct number of interrupts */
227 if (of_irq_count(np) != 8) {
0c464d58 228 pr_err("%s: Incorrect IRQ map for slaved controller\n",
e9a91de7
TP
229 __func__);
230 return -EINVAL;
21f47fbc 231 }
e9a91de7
TP
232
233 for (i = 0; i < 8; i++) {
234 irq = irq_of_parse_and_map(np, i);
235 enable_irq(irq);
236 }
237
238 pr_info("vt8500-irq: Enabled slave->parent interrupts\n");
21f47fbc 239 }
0c464d58 240out:
e9a91de7 241 return 0;
21f47fbc 242}
e9a91de7 243
06ff14c0 244IRQCHIP_DECLARE(vt8500_irq, "via,vt8500-intc", vt8500_irq_init);