]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/media/i2c/ov7670.c
Merge tag 'exynos-drm-fixes-for-v4.13-rc4' of git://git.kernel.org/pub/scm/linux...
[mirror_ubuntu-artful-kernel.git] / drivers / media / i2c / ov7670.c
CommitLineData
111f3356
JC
1/*
2 * A V4L2 driver for OmniVision OV7670 cameras.
3 *
4 * Copyright 2006 One Laptop Per Child Association, Inc. Written
5 * by Jonathan Corbet with substantial inspiration from Mark
6 * McClelland's ovcamchip code.
7 *
77d5140f
JC
8 * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
9 *
111f3356
JC
10 * This file may be distributed under the terms of the GNU General
11 * Public License, version 2.
12 */
0a024d63 13#include <linux/clk.h>
111f3356
JC
14#include <linux/init.h>
15#include <linux/module.h>
5a0e3ad6 16#include <linux/slab.h>
14386c2b 17#include <linux/i2c.h>
111f3356 18#include <linux/delay.h>
7e0a16f6 19#include <linux/videodev2.h>
a0c4164e
HV
20#include <linux/gpio.h>
21#include <linux/gpio/consumer.h>
14386c2b 22#include <media/v4l2-device.h>
492959c7 23#include <media/v4l2-ctrls.h>
959f3bda 24#include <media/v4l2-mediabus.h>
4721b3eb 25#include <media/v4l2-image-sizes.h>
b5dcee22 26#include <media/i2c/ov7670.h>
111f3356 27
5e614475 28MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
111f3356
JC
29MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
30MODULE_LICENSE("GPL");
31
90ab5ee9 32static bool debug;
14386c2b
HV
33module_param(debug, bool, 0644);
34MODULE_PARM_DESC(debug, "Debug level (0-1)");
35
111f3356
JC
36/*
37 * The 7670 sits on i2c with ID 0x42
38 */
39#define OV7670_I2C_ADDR 0x42
40
f6dd927f
JM
41#define PLL_FACTOR 4
42
111f3356
JC
43/* Registers */
44#define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
45#define REG_BLUE 0x01 /* blue gain */
46#define REG_RED 0x02 /* red gain */
47#define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
48#define REG_COM1 0x04 /* Control 1 */
49#define COM1_CCIR656 0x40 /* CCIR656 enable */
50#define REG_BAVE 0x05 /* U/B Average level */
51#define REG_GbAVE 0x06 /* Y/Gb Average level */
52#define REG_AECHH 0x07 /* AEC MS 5 bits */
53#define REG_RAVE 0x08 /* V/R Average level */
54#define REG_COM2 0x09 /* Control 2 */
55#define COM2_SSLEEP 0x10 /* Soft sleep mode */
56#define REG_PID 0x0a /* Product ID MSB */
57#define REG_VER 0x0b /* Product ID LSB */
58#define REG_COM3 0x0c /* Control 3 */
59#define COM3_SWAP 0x40 /* Byte swap */
60#define COM3_SCALEEN 0x08 /* Enable scaling */
61#define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
62#define REG_COM4 0x0d /* Control 4 */
63#define REG_COM5 0x0e /* All "reserved" */
64#define REG_COM6 0x0f /* Control 6 */
65#define REG_AECH 0x10 /* More bits of AEC value */
66#define REG_CLKRC 0x11 /* Clocl control */
67#define CLK_EXT 0x40 /* Use external clock directly */
68#define CLK_SCALE 0x3f /* Mask for internal clock scale */
69#define REG_COM7 0x12 /* Control 7 */
70#define COM7_RESET 0x80 /* Register reset */
71#define COM7_FMT_MASK 0x38
72#define COM7_FMT_VGA 0x00
73#define COM7_FMT_CIF 0x20 /* CIF format */
74#define COM7_FMT_QVGA 0x10 /* QVGA format */
75#define COM7_FMT_QCIF 0x08 /* QCIF format */
76#define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
77#define COM7_YUV 0x00 /* YUV */
78#define COM7_BAYER 0x01 /* Bayer format */
79#define COM7_PBAYER 0x05 /* "Processed bayer" */
80#define REG_COM8 0x13 /* Control 8 */
81#define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
82#define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
83#define COM8_BFILT 0x20 /* Band filter enable */
84#define COM8_AGC 0x04 /* Auto gain enable */
85#define COM8_AWB 0x02 /* White balance enable */
86#define COM8_AEC 0x01 /* Auto exposure enable */
87#define REG_COM9 0x14 /* Control 9 - gain ceiling */
88#define REG_COM10 0x15 /* Control 10 */
89#define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
90#define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
91#define COM10_HREF_REV 0x08 /* Reverse HREF */
92#define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
93#define COM10_VS_NEG 0x02 /* VSYNC negative */
94#define COM10_HS_NEG 0x01 /* HSYNC negative */
95#define REG_HSTART 0x17 /* Horiz start high bits */
96#define REG_HSTOP 0x18 /* Horiz stop high bits */
97#define REG_VSTART 0x19 /* Vert start high bits */
98#define REG_VSTOP 0x1a /* Vert stop high bits */
99#define REG_PSHFT 0x1b /* Pixel delay after HREF */
100#define REG_MIDH 0x1c /* Manuf. ID high */
101#define REG_MIDL 0x1d /* Manuf. ID low */
102#define REG_MVFP 0x1e /* Mirror / vflip */
103#define MVFP_MIRROR 0x20 /* Mirror image */
104#define MVFP_FLIP 0x10 /* Vertical flip */
105
106#define REG_AEW 0x24 /* AGC upper limit */
107#define REG_AEB 0x25 /* AGC lower limit */
108#define REG_VPT 0x26 /* AGC/AEC fast mode op region */
109#define REG_HSYST 0x30 /* HSYNC rising edge delay */
110#define REG_HSYEN 0x31 /* HSYNC falling edge delay */
111#define REG_HREF 0x32 /* HREF pieces */
112#define REG_TSLB 0x3a /* lots of stuff */
113#define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
114#define REG_COM11 0x3b /* Control 11 */
115#define COM11_NIGHT 0x80 /* NIght mode enable */
116#define COM11_NMFR 0x60 /* Two bit NM frame rate */
117#define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
118#define COM11_50HZ 0x08 /* Manual 50Hz select */
119#define COM11_EXP 0x02
120#define REG_COM12 0x3c /* Control 12 */
121#define COM12_HREF 0x80 /* HREF always */
122#define REG_COM13 0x3d /* Control 13 */
123#define COM13_GAMMA 0x80 /* Gamma enable */
124#define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
125#define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
126#define REG_COM14 0x3e /* Control 14 */
127#define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
128#define REG_EDGE 0x3f /* Edge enhancement factor */
129#define REG_COM15 0x40 /* Control 15 */
130#define COM15_R10F0 0x00 /* Data range 10 to F0 */
131#define COM15_R01FE 0x80 /* 01 to FE */
132#define COM15_R00FF 0xc0 /* 00 to FF */
133#define COM15_RGB565 0x10 /* RGB565 output */
134#define COM15_RGB555 0x30 /* RGB555 output */
135#define REG_COM16 0x41 /* Control 16 */
136#define COM16_AWBGAIN 0x08 /* AWB gain enable */
137#define REG_COM17 0x42 /* Control 17 */
138#define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
139#define COM17_CBAR 0x08 /* DSP Color bar */
140
f9a76156
JC
141/*
142 * This matrix defines how the colors are generated, must be
143 * tweaked to adjust hue and saturation.
144 *
145 * Order: v-red, v-green, v-blue, u-red, u-green, u-blue
146 *
147 * They are nine-bit signed quantities, with the sign bit
148 * stored in 0x58. Sign for v-red is bit 0, and up from there.
149 */
150#define REG_CMATRIX_BASE 0x4f
151#define CMATRIX_LEN 6
152#define REG_CMATRIX_SIGN 0x58
153
154
111f3356
JC
155#define REG_BRIGHT 0x55 /* Brightness */
156#define REG_CONTRAS 0x56 /* Contrast control */
157
158#define REG_GFIX 0x69 /* Fix gain control */
159
f6dd927f
JM
160#define REG_DBLV 0x6b /* PLL control an debugging */
161#define DBLV_BYPASS 0x00 /* Bypass PLL */
162#define DBLV_X4 0x01 /* clock x4 */
163#define DBLV_X6 0x10 /* clock x6 */
164#define DBLV_X8 0x11 /* clock x8 */
165
585553ec
JC
166#define REG_REG76 0x76 /* OV's name */
167#define R76_BLKPCOR 0x80 /* Black pixel correction enable */
168#define R76_WHTPCOR 0x40 /* White pixel correction enable */
169
111f3356
JC
170#define REG_RGB444 0x8c /* RGB 444 control */
171#define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
172#define R444_RGBX 0x01 /* Empty nibble at end */
173
174#define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
175#define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
176
177#define REG_BD50MAX 0xa5 /* 50hz banding step limit */
178#define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
179#define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
180#define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
181#define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
182#define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
183#define REG_BD60MAX 0xab /* 60hz banding step limit */
184
d058e237
JM
185enum ov7670_model {
186 MODEL_OV7670 = 0,
187 MODEL_OV7675,
188};
189
190struct ov7670_win_size {
191 int width;
192 int height;
193 unsigned char com7_bit;
194 int hstart; /* Start/stop values for the camera. Note */
195 int hstop; /* that they do not always make complete */
196 int vstart; /* sense to humans, but evidently the sensor */
197 int vstop; /* will do the right thing... */
198 struct regval_list *regs; /* Regs to tweak */
199};
200
201struct ov7670_devtype {
202 /* formats supported for each model */
203 struct ov7670_win_size *win_sizes;
204 unsigned int n_win_sizes;
f6dd927f
JM
205 /* callbacks for frame rate control */
206 int (*set_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
207 void (*get_framerate)(struct v4l2_subdev *, struct v4l2_fract *);
d058e237 208};
111f3356 209
f9a76156
JC
210/*
211 * Information we maintain about a known sensor.
212 */
213struct ov7670_format_struct; /* coming later */
214struct ov7670_info {
14386c2b 215 struct v4l2_subdev sd;
492959c7
JM
216 struct v4l2_ctrl_handler hdl;
217 struct {
218 /* gain cluster */
219 struct v4l2_ctrl *auto_gain;
220 struct v4l2_ctrl *gain;
221 };
222 struct {
223 /* exposure cluster */
224 struct v4l2_ctrl *auto_exposure;
225 struct v4l2_ctrl *exposure;
226 };
227 struct {
228 /* saturation/hue cluster */
229 struct v4l2_ctrl *saturation;
230 struct v4l2_ctrl *hue;
231 };
f9a76156 232 struct ov7670_format_struct *fmt; /* Current format */
0a024d63 233 struct clk *clk;
a0c4164e
HV
234 struct gpio_desc *resetb_gpio;
235 struct gpio_desc *pwdn_gpio;
75e2bdad
DD
236 int min_width; /* Filter out smaller sizes */
237 int min_height; /* Filter out smaller sizes */
238 int clock_speed; /* External clock speed (MHz) */
d8d20155 239 u8 clkrc; /* Clock divider value */
75e2bdad 240 bool use_smbus; /* Use smbus I/O instead of I2C */
04ee6d92 241 bool pll_bypass;
ee95258e 242 bool pclk_hb_disable;
d058e237 243 const struct ov7670_devtype *devtype; /* Device specifics */
f9a76156
JC
244};
245
14386c2b
HV
246static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
247{
248 return container_of(sd, struct ov7670_info, sd);
249}
f9a76156 250
492959c7
JM
251static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
252{
253 return &container_of(ctrl->handler, struct ov7670_info, hdl)->sd;
254}
255
f9a76156
JC
256
257
111f3356
JC
258/*
259 * The default register settings, as obtained from OmniVision. There
260 * is really no making sense of most of these - lots of "reserved" values
261 * and such.
262 *
263 * These settings give VGA YUYV.
264 */
265
266struct regval_list {
267 unsigned char reg_num;
268 unsigned char value;
269};
270
271static struct regval_list ov7670_default_regs[] = {
272 { REG_COM7, COM7_RESET },
273/*
274 * Clock scale: 3 = 15fps
275 * 2 = 20fps
276 * 1 = 30fps
277 */
f9a76156 278 { REG_CLKRC, 0x1 }, /* OV: clock scale (30 fps) */
111f3356
JC
279 { REG_TSLB, 0x04 }, /* OV */
280 { REG_COM7, 0 }, /* VGA */
281 /*
282 * Set the hardware window. These values from OV don't entirely
283 * make sense - hstop is less than hstart. But they work...
284 */
285 { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
286 { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
287 { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
288
289 { REG_COM3, 0 }, { REG_COM14, 0 },
290 /* Mystery scaling numbers */
291 { 0x70, 0x3a }, { 0x71, 0x35 },
292 { 0x72, 0x11 }, { 0x73, 0xf0 },
293 { 0xa2, 0x02 }, { REG_COM10, 0x0 },
294
295 /* Gamma curve values */
296 { 0x7a, 0x20 }, { 0x7b, 0x10 },
297 { 0x7c, 0x1e }, { 0x7d, 0x35 },
298 { 0x7e, 0x5a }, { 0x7f, 0x69 },
299 { 0x80, 0x76 }, { 0x81, 0x80 },
300 { 0x82, 0x88 }, { 0x83, 0x8f },
301 { 0x84, 0x96 }, { 0x85, 0xa3 },
302 { 0x86, 0xaf }, { 0x87, 0xc4 },
303 { 0x88, 0xd7 }, { 0x89, 0xe8 },
304
305 /* AGC and AEC parameters. Note we start by disabling those features,
306 then turn them only after tweaking the values. */
307 { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
308 { REG_GAIN, 0 }, { REG_AECH, 0 },
309 { REG_COM4, 0x40 }, /* magic reserved bit */
310 { REG_COM9, 0x18 }, /* 4x gain + magic rsvd bit */
311 { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
312 { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
313 { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
314 { REG_HAECC2, 0x68 }, { 0xa1, 0x03 }, /* magic */
315 { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
316 { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
317 { REG_HAECC7, 0x94 },
318 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
319
320 /* Almost all of these are magic "reserved" values. */
321 { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
7f7b12f0 322 { 0x16, 0x02 }, { REG_MVFP, 0x07 },
111f3356
JC
323 { 0x21, 0x02 }, { 0x22, 0x91 },
324 { 0x29, 0x07 }, { 0x33, 0x0b },
325 { 0x35, 0x0b }, { 0x37, 0x1d },
326 { 0x38, 0x71 }, { 0x39, 0x2a },
327 { REG_COM12, 0x78 }, { 0x4d, 0x40 },
328 { 0x4e, 0x20 }, { REG_GFIX, 0 },
329 { 0x6b, 0x4a }, { 0x74, 0x10 },
330 { 0x8d, 0x4f }, { 0x8e, 0 },
331 { 0x8f, 0 }, { 0x90, 0 },
332 { 0x91, 0 }, { 0x96, 0 },
333 { 0x9a, 0 }, { 0xb0, 0x84 },
334 { 0xb1, 0x0c }, { 0xb2, 0x0e },
335 { 0xb3, 0x82 }, { 0xb8, 0x0a },
336
337 /* More reserved magic, some of which tweaks white balance */
338 { 0x43, 0x0a }, { 0x44, 0xf0 },
339 { 0x45, 0x34 }, { 0x46, 0x58 },
340 { 0x47, 0x28 }, { 0x48, 0x3a },
341 { 0x59, 0x88 }, { 0x5a, 0x88 },
342 { 0x5b, 0x44 }, { 0x5c, 0x67 },
343 { 0x5d, 0x49 }, { 0x5e, 0x0e },
344 { 0x6c, 0x0a }, { 0x6d, 0x55 },
345 { 0x6e, 0x11 }, { 0x6f, 0x9f }, /* "9e for advance AWB" */
346 { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
347 { REG_RED, 0x60 },
348 { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
349
350 /* Matrix coefficients */
351 { 0x4f, 0x80 }, { 0x50, 0x80 },
352 { 0x51, 0 }, { 0x52, 0x22 },
353 { 0x53, 0x5e }, { 0x54, 0x80 },
354 { 0x58, 0x9e },
355
356 { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
357 { 0x75, 0x05 }, { 0x76, 0xe1 },
358 { 0x4c, 0 }, { 0x77, 0x01 },
359 { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
360 { 0xc9, 0x60 }, { REG_COM16, 0x38 },
361 { 0x56, 0x40 },
362
c8f5b2f5 363 { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
111f3356
JC
364 { 0xa4, 0x88 }, { 0x96, 0 },
365 { 0x97, 0x30 }, { 0x98, 0x20 },
366 { 0x99, 0x30 }, { 0x9a, 0x84 },
367 { 0x9b, 0x29 }, { 0x9c, 0x03 },
368 { 0x9d, 0x4c }, { 0x9e, 0x3f },
369 { 0x78, 0x04 },
370
371 /* Extra-weird stuff. Some sort of multiplexor register */
372 { 0x79, 0x01 }, { 0xc8, 0xf0 },
373 { 0x79, 0x0f }, { 0xc8, 0x00 },
374 { 0x79, 0x10 }, { 0xc8, 0x7e },
375 { 0x79, 0x0a }, { 0xc8, 0x80 },
376 { 0x79, 0x0b }, { 0xc8, 0x01 },
377 { 0x79, 0x0c }, { 0xc8, 0x0f },
378 { 0x79, 0x0d }, { 0xc8, 0x20 },
379 { 0x79, 0x09 }, { 0xc8, 0x80 },
380 { 0x79, 0x02 }, { 0xc8, 0xc0 },
381 { 0x79, 0x03 }, { 0xc8, 0x40 },
382 { 0x79, 0x05 }, { 0xc8, 0x30 },
383 { 0x79, 0x26 },
384
111f3356
JC
385 { 0xff, 0xff }, /* END MARKER */
386};
387
388
389/*
390 * Here we'll try to encapsulate the changes for just the output
391 * video format.
392 *
393 * RGB656 and YUV422 come from OV; RGB444 is homebrewed.
394 *
395 * IMPORTANT RULE: the first entry must be for COM7, see ov7670_s_fmt for why.
396 */
397
398
399static struct regval_list ov7670_fmt_yuv422[] = {
400 { REG_COM7, 0x0 }, /* Selects YUV mode */
401 { REG_RGB444, 0 }, /* No RGB444 please */
97693f91 402 { REG_COM1, 0 }, /* CCIR601 */
111f3356 403 { REG_COM15, COM15_R00FF },
c01b7429 404 { REG_COM9, 0x48 }, /* 32x gain ceiling; 0x8 is reserved bit */
111f3356
JC
405 { 0x4f, 0x80 }, /* "matrix coefficient 1" */
406 { 0x50, 0x80 }, /* "matrix coefficient 2" */
f9a76156 407 { 0x51, 0 }, /* vb */
111f3356
JC
408 { 0x52, 0x22 }, /* "matrix coefficient 4" */
409 { 0x53, 0x5e }, /* "matrix coefficient 5" */
410 { 0x54, 0x80 }, /* "matrix coefficient 6" */
411 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
412 { 0xff, 0xff },
413};
414
415static struct regval_list ov7670_fmt_rgb565[] = {
416 { REG_COM7, COM7_RGB }, /* Selects RGB mode */
417 { REG_RGB444, 0 }, /* No RGB444 please */
97693f91 418 { REG_COM1, 0x0 }, /* CCIR601 */
111f3356
JC
419 { REG_COM15, COM15_RGB565 },
420 { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
421 { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
422 { 0x50, 0xb3 }, /* "matrix coefficient 2" */
f9a76156 423 { 0x51, 0 }, /* vb */
111f3356
JC
424 { 0x52, 0x3d }, /* "matrix coefficient 4" */
425 { 0x53, 0xa7 }, /* "matrix coefficient 5" */
426 { 0x54, 0xe4 }, /* "matrix coefficient 6" */
427 { REG_COM13, COM13_GAMMA|COM13_UVSAT },
428 { 0xff, 0xff },
429};
430
431static struct regval_list ov7670_fmt_rgb444[] = {
432 { REG_COM7, COM7_RGB }, /* Selects RGB mode */
433 { REG_RGB444, R444_ENABLE }, /* Enable xxxxrrrr ggggbbbb */
97693f91 434 { REG_COM1, 0x0 }, /* CCIR601 */
111f3356
JC
435 { REG_COM15, COM15_R01FE|COM15_RGB565 }, /* Data range needed? */
436 { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
437 { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
438 { 0x50, 0xb3 }, /* "matrix coefficient 2" */
f9a76156 439 { 0x51, 0 }, /* vb */
111f3356
JC
440 { 0x52, 0x3d }, /* "matrix coefficient 4" */
441 { 0x53, 0xa7 }, /* "matrix coefficient 5" */
442 { 0x54, 0xe4 }, /* "matrix coefficient 6" */
443 { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 }, /* Magic rsvd bit */
444 { 0xff, 0xff },
445};
446
585553ec
JC
447static struct regval_list ov7670_fmt_raw[] = {
448 { REG_COM7, COM7_BAYER },
449 { REG_COM13, 0x08 }, /* No gamma, magic rsvd bit */
450 { REG_COM16, 0x3d }, /* Edge enhancement, denoise */
451 { REG_REG76, 0xe1 }, /* Pix correction, magic rsvd */
452 { 0xff, 0xff },
453};
111f3356
JC
454
455
456
457/*
458 * Low-level register I/O.
46714209
JC
459 *
460 * Note that there are two versions of these. On the XO 1, the
461 * i2c controller only does SMBUS, so that's what we use. The
462 * ov7670 is not really an SMBUS device, though, so the communication
463 * is not always entirely reliable.
464 */
75e2bdad 465static int ov7670_read_smbus(struct v4l2_subdev *sd, unsigned char reg,
46714209
JC
466 unsigned char *value)
467{
468 struct i2c_client *client = v4l2_get_subdevdata(sd);
469 int ret;
470
471 ret = i2c_smbus_read_byte_data(client, reg);
472 if (ret >= 0) {
473 *value = (unsigned char)ret;
474 ret = 0;
475 }
476 return ret;
477}
478
479
75e2bdad 480static int ov7670_write_smbus(struct v4l2_subdev *sd, unsigned char reg,
46714209
JC
481 unsigned char value)
482{
483 struct i2c_client *client = v4l2_get_subdevdata(sd);
484 int ret = i2c_smbus_write_byte_data(client, reg, value);
485
486 if (reg == REG_COM7 && (value & COM7_RESET))
487 msleep(5); /* Wait for reset to run */
488 return ret;
489}
490
46714209
JC
491/*
492 * On most platforms, we'd rather do straight i2c I/O.
111f3356 493 */
75e2bdad 494static int ov7670_read_i2c(struct v4l2_subdev *sd, unsigned char reg,
111f3356
JC
495 unsigned char *value)
496{
14386c2b 497 struct i2c_client *client = v4l2_get_subdevdata(sd);
2bf7de48
JC
498 u8 data = reg;
499 struct i2c_msg msg;
111f3356
JC
500 int ret;
501
2bf7de48
JC
502 /*
503 * Send out the register address...
504 */
505 msg.addr = client->addr;
506 msg.flags = 0;
507 msg.len = 1;
508 msg.buf = &data;
509 ret = i2c_transfer(client->adapter, &msg, 1);
510 if (ret < 0) {
511 printk(KERN_ERR "Error %d on register write\n", ret);
512 return ret;
513 }
514 /*
515 * ...then read back the result.
516 */
517 msg.flags = I2C_M_RD;
518 ret = i2c_transfer(client->adapter, &msg, 1);
bca5c2c5 519 if (ret >= 0) {
2bf7de48 520 *value = data;
bca5c2c5
AS
521 ret = 0;
522 }
111f3356
JC
523 return ret;
524}
525
526
75e2bdad 527static int ov7670_write_i2c(struct v4l2_subdev *sd, unsigned char reg,
111f3356
JC
528 unsigned char value)
529{
14386c2b 530 struct i2c_client *client = v4l2_get_subdevdata(sd);
2bf7de48
JC
531 struct i2c_msg msg;
532 unsigned char data[2] = { reg, value };
533 int ret;
14386c2b 534
2bf7de48
JC
535 msg.addr = client->addr;
536 msg.flags = 0;
537 msg.len = 2;
538 msg.buf = data;
539 ret = i2c_transfer(client->adapter, &msg, 1);
540 if (ret > 0)
541 ret = 0;
6d77444a 542 if (reg == REG_COM7 && (value & COM7_RESET))
97693f91 543 msleep(5); /* Wait for reset to run */
6d77444a 544 return ret;
111f3356
JC
545}
546
75e2bdad
DD
547static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
548 unsigned char *value)
549{
550 struct ov7670_info *info = to_state(sd);
551 if (info->use_smbus)
552 return ov7670_read_smbus(sd, reg, value);
553 else
554 return ov7670_read_i2c(sd, reg, value);
555}
556
557static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
558 unsigned char value)
559{
560 struct ov7670_info *info = to_state(sd);
561 if (info->use_smbus)
562 return ov7670_write_smbus(sd, reg, value);
563 else
564 return ov7670_write_i2c(sd, reg, value);
565}
111f3356
JC
566
567/*
568 * Write a list of register settings; ff/ff stops the process.
569 */
14386c2b 570static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
111f3356
JC
571{
572 while (vals->reg_num != 0xff || vals->value != 0xff) {
14386c2b 573 int ret = ov7670_write(sd, vals->reg_num, vals->value);
111f3356
JC
574 if (ret < 0)
575 return ret;
576 vals++;
577 }
578 return 0;
579}
580
581
582/*
583 * Stuff that knows about the sensor.
584 */
14386c2b 585static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
111f3356 586{
14386c2b 587 ov7670_write(sd, REG_COM7, COM7_RESET);
111f3356 588 msleep(1);
14386c2b 589 return 0;
111f3356
JC
590}
591
592
14386c2b 593static int ov7670_init(struct v4l2_subdev *sd, u32 val)
111f3356 594{
14386c2b 595 return ov7670_write_array(sd, ov7670_default_regs);
111f3356
JC
596}
597
14386c2b 598static int ov7670_detect(struct v4l2_subdev *sd)
111f3356
JC
599{
600 unsigned char v;
601 int ret;
602
14386c2b 603 ret = ov7670_init(sd, 0);
111f3356
JC
604 if (ret < 0)
605 return ret;
14386c2b 606 ret = ov7670_read(sd, REG_MIDH, &v);
111f3356
JC
607 if (ret < 0)
608 return ret;
609 if (v != 0x7f) /* OV manuf. id. */
610 return -ENODEV;
14386c2b 611 ret = ov7670_read(sd, REG_MIDL, &v);
111f3356
JC
612 if (ret < 0)
613 return ret;
614 if (v != 0xa2)
615 return -ENODEV;
616 /*
617 * OK, we know we have an OmniVision chip...but which one?
618 */
14386c2b 619 ret = ov7670_read(sd, REG_PID, &v);
111f3356
JC
620 if (ret < 0)
621 return ret;
622 if (v != 0x76) /* PID + VER = 0x76 / 0x73 */
623 return -ENODEV;
14386c2b 624 ret = ov7670_read(sd, REG_VER, &v);
111f3356
JC
625 if (ret < 0)
626 return ret;
627 if (v != 0x73) /* PID + VER = 0x76 / 0x73 */
628 return -ENODEV;
629 return 0;
630}
631
632
f9a76156
JC
633/*
634 * Store information about the video data format. The color matrix
635 * is deeply tied into the format, so keep the relevant values here.
959f3bda 636 * The magic matrix numbers come from OmniVision.
f9a76156 637 */
111f3356 638static struct ov7670_format_struct {
f5fe58fd 639 u32 mbus_code;
959f3bda 640 enum v4l2_colorspace colorspace;
111f3356 641 struct regval_list *regs;
f9a76156 642 int cmatrix[CMATRIX_LEN];
111f3356
JC
643} ov7670_formats[] = {
644 {
f5fe58fd 645 .mbus_code = MEDIA_BUS_FMT_YUYV8_2X8,
75eb9847 646 .colorspace = V4L2_COLORSPACE_SRGB,
111f3356 647 .regs = ov7670_fmt_yuv422,
f9a76156 648 .cmatrix = { 128, -128, 0, -34, -94, 128 },
111f3356
JC
649 },
650 {
f5fe58fd 651 .mbus_code = MEDIA_BUS_FMT_RGB444_2X8_PADHI_LE,
959f3bda 652 .colorspace = V4L2_COLORSPACE_SRGB,
111f3356 653 .regs = ov7670_fmt_rgb444,
f9a76156 654 .cmatrix = { 179, -179, 0, -61, -176, 228 },
111f3356
JC
655 },
656 {
f5fe58fd 657 .mbus_code = MEDIA_BUS_FMT_RGB565_2X8_LE,
959f3bda 658 .colorspace = V4L2_COLORSPACE_SRGB,
111f3356 659 .regs = ov7670_fmt_rgb565,
f9a76156 660 .cmatrix = { 179, -179, 0, -61, -176, 228 },
585553ec
JC
661 },
662 {
f5fe58fd 663 .mbus_code = MEDIA_BUS_FMT_SBGGR8_1X8,
959f3bda 664 .colorspace = V4L2_COLORSPACE_SRGB,
585553ec
JC
665 .regs = ov7670_fmt_raw,
666 .cmatrix = { 0, 0, 0, 0, 0, 0 },
111f3356 667 },
111f3356 668};
585553ec 669#define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
111f3356 670
111f3356
JC
671
672/*
673 * Then there is the issue of window sizes. Try to capture the info here.
674 */
f9a76156
JC
675
676/*
677 * QCIF mode is done (by OV) in a very strange way - it actually looks like
678 * VGA with weird scaling options - they do *not* use the canned QCIF mode
679 * which is allegedly provided by the sensor. So here's the weird register
680 * settings.
681 */
682static struct regval_list ov7670_qcif_regs[] = {
683 { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
684 { REG_COM3, COM3_DCWEN },
685 { REG_COM14, COM14_DCWEN | 0x01},
686 { 0x73, 0xf1 },
687 { 0xa2, 0x52 },
688 { 0x7b, 0x1c },
689 { 0x7c, 0x28 },
690 { 0x7d, 0x3c },
691 { 0x7f, 0x69 },
692 { REG_COM9, 0x38 },
693 { 0xa1, 0x0b },
694 { 0x74, 0x19 },
695 { 0x9a, 0x80 },
696 { 0x43, 0x14 },
697 { REG_COM13, 0xc0 },
698 { 0xff, 0xff },
699};
700
d058e237 701static struct ov7670_win_size ov7670_win_sizes[] = {
111f3356
JC
702 /* VGA */
703 {
704 .width = VGA_WIDTH,
705 .height = VGA_HEIGHT,
706 .com7_bit = COM7_FMT_VGA,
d058e237
JM
707 .hstart = 158, /* These values from */
708 .hstop = 14, /* Omnivision */
111f3356
JC
709 .vstart = 10,
710 .vstop = 490,
d058e237 711 .regs = NULL,
111f3356
JC
712 },
713 /* CIF */
714 {
715 .width = CIF_WIDTH,
716 .height = CIF_HEIGHT,
717 .com7_bit = COM7_FMT_CIF,
d058e237 718 .hstart = 170, /* Empirically determined */
111f3356
JC
719 .hstop = 90,
720 .vstart = 14,
721 .vstop = 494,
d058e237 722 .regs = NULL,
111f3356
JC
723 },
724 /* QVGA */
725 {
726 .width = QVGA_WIDTH,
727 .height = QVGA_HEIGHT,
728 .com7_bit = COM7_FMT_QVGA,
d058e237 729 .hstart = 168, /* Empirically determined */
dc4589c8
DD
730 .hstop = 24,
731 .vstart = 12,
732 .vstop = 492,
d058e237 733 .regs = NULL,
f9a76156
JC
734 },
735 /* QCIF */
736 {
737 .width = QCIF_WIDTH,
738 .height = QCIF_HEIGHT,
739 .com7_bit = COM7_FMT_VGA, /* see comment above */
d058e237 740 .hstart = 456, /* Empirically determined */
f9a76156
JC
741 .hstop = 24,
742 .vstart = 14,
743 .vstop = 494,
d058e237
JM
744 .regs = ov7670_qcif_regs,
745 }
111f3356
JC
746};
747
d058e237
JM
748static struct ov7670_win_size ov7675_win_sizes[] = {
749 /*
750 * Currently, only VGA is supported. Theoretically it could be possible
751 * to support CIF, QVGA and QCIF too. Taking values for ov7670 as a
752 * base and tweak them empirically could be required.
753 */
754 {
755 .width = VGA_WIDTH,
756 .height = VGA_HEIGHT,
757 .com7_bit = COM7_FMT_VGA,
758 .hstart = 158, /* These values from */
759 .hstop = 14, /* Omnivision */
760 .vstart = 14, /* Empirically determined */
761 .vstop = 494,
762 .regs = NULL,
763 }
764};
111f3356 765
f6dd927f
JM
766static void ov7675_get_framerate(struct v4l2_subdev *sd,
767 struct v4l2_fract *tpf)
768{
769 struct ov7670_info *info = to_state(sd);
770 u32 clkrc = info->clkrc;
04ee6d92
JM
771 int pll_factor;
772
773 if (info->pll_bypass)
774 pll_factor = 1;
775 else
776 pll_factor = PLL_FACTOR;
f6dd927f
JM
777
778 clkrc++;
f5fe58fd 779 if (info->fmt->mbus_code == MEDIA_BUS_FMT_SBGGR8_1X8)
f6dd927f
JM
780 clkrc = (clkrc >> 1);
781
782 tpf->numerator = 1;
783 tpf->denominator = (5 * pll_factor * info->clock_speed) /
784 (4 * clkrc);
785}
786
787static int ov7675_set_framerate(struct v4l2_subdev *sd,
788 struct v4l2_fract *tpf)
789{
790 struct ov7670_info *info = to_state(sd);
791 u32 clkrc;
04ee6d92 792 int pll_factor;
f6dd927f
JM
793 int ret;
794
795 /*
796 * The formula is fps = 5/4*pixclk for YUV/RGB and
797 * fps = 5/2*pixclk for RAW.
798 *
799 * pixclk = clock_speed / (clkrc + 1) * PLLfactor
800 *
801 */
04ee6d92
JM
802 if (info->pll_bypass) {
803 pll_factor = 1;
804 ret = ov7670_write(sd, REG_DBLV, DBLV_BYPASS);
805 } else {
806 pll_factor = PLL_FACTOR;
807 ret = ov7670_write(sd, REG_DBLV, DBLV_X4);
808 }
809 if (ret < 0)
810 return ret;
811
f6dd927f
JM
812 if (tpf->numerator == 0 || tpf->denominator == 0) {
813 clkrc = 0;
814 } else {
815 clkrc = (5 * pll_factor * info->clock_speed * tpf->numerator) /
816 (4 * tpf->denominator);
f5fe58fd 817 if (info->fmt->mbus_code == MEDIA_BUS_FMT_SBGGR8_1X8)
f6dd927f
JM
818 clkrc = (clkrc << 1);
819 clkrc--;
820 }
821
822 /*
823 * The datasheet claims that clkrc = 0 will divide the input clock by 1
824 * but we've checked with an oscilloscope that it divides by 2 instead.
825 * So, if clkrc = 0 just bypass the divider.
826 */
827 if (clkrc <= 0)
828 clkrc = CLK_EXT;
829 else if (clkrc > CLK_SCALE)
830 clkrc = CLK_SCALE;
831 info->clkrc = clkrc;
832
833 /* Recalculate frame rate */
834 ov7675_get_framerate(sd, tpf);
835
836 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
837 if (ret < 0)
838 return ret;
04ee6d92 839
f6dd927f
JM
840 return ov7670_write(sd, REG_DBLV, DBLV_X4);
841}
842
843static void ov7670_get_framerate_legacy(struct v4l2_subdev *sd,
844 struct v4l2_fract *tpf)
845{
846 struct ov7670_info *info = to_state(sd);
847
848 tpf->numerator = 1;
849 tpf->denominator = info->clock_speed;
850 if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
851 tpf->denominator /= (info->clkrc & CLK_SCALE);
852}
853
854static int ov7670_set_framerate_legacy(struct v4l2_subdev *sd,
855 struct v4l2_fract *tpf)
856{
857 struct ov7670_info *info = to_state(sd);
858 int div;
859
860 if (tpf->numerator == 0 || tpf->denominator == 0)
861 div = 1; /* Reset to full rate */
862 else
863 div = (tpf->numerator * info->clock_speed) / tpf->denominator;
864 if (div == 0)
865 div = 1;
866 else if (div > CLK_SCALE)
867 div = CLK_SCALE;
868 info->clkrc = (info->clkrc & 0x80) | div;
869 tpf->numerator = 1;
870 tpf->denominator = info->clock_speed / div;
871 return ov7670_write(sd, REG_CLKRC, info->clkrc);
872}
873
111f3356
JC
874/*
875 * Store a set of start/stop values into the camera.
876 */
14386c2b 877static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
111f3356
JC
878 int vstart, int vstop)
879{
880 int ret;
881 unsigned char v;
882/*
883 * Horizontal: 11 bits, top 8 live in hstart and hstop. Bottom 3 of
884 * hstart are in href[2:0], bottom 3 of hstop in href[5:3]. There is
885 * a mystery "edge offset" value in the top two bits of href.
886 */
14386c2b
HV
887 ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
888 ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
889 ret += ov7670_read(sd, REG_HREF, &v);
111f3356
JC
890 v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
891 msleep(10);
14386c2b 892 ret += ov7670_write(sd, REG_HREF, v);
111f3356
JC
893/*
894 * Vertical: similar arrangement, but only 10 bits.
895 */
14386c2b
HV
896 ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
897 ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
898 ret += ov7670_read(sd, REG_VREF, &v);
111f3356
JC
899 v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
900 msleep(10);
14386c2b 901 ret += ov7670_write(sd, REG_VREF, v);
111f3356
JC
902 return ret;
903}
904
905
ebcff5fc
HV
906static int ov7670_enum_mbus_code(struct v4l2_subdev *sd,
907 struct v4l2_subdev_pad_config *cfg,
908 struct v4l2_subdev_mbus_code_enum *code)
959f3bda 909{
ebcff5fc 910 if (code->pad || code->index >= N_OV7670_FMTS)
959f3bda
HV
911 return -EINVAL;
912
ebcff5fc 913 code->code = ov7670_formats[code->index].mbus_code;
959f3bda
HV
914 return 0;
915}
111f3356 916
14386c2b 917static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
959f3bda 918 struct v4l2_mbus_framefmt *fmt,
111f3356
JC
919 struct ov7670_format_struct **ret_fmt,
920 struct ov7670_win_size **ret_wsize)
921{
f748cd3e 922 int index, i;
111f3356 923 struct ov7670_win_size *wsize;
d058e237
JM
924 struct ov7670_info *info = to_state(sd);
925 unsigned int n_win_sizes = info->devtype->n_win_sizes;
f748cd3e 926 unsigned int win_sizes_limit = n_win_sizes;
111f3356
JC
927
928 for (index = 0; index < N_OV7670_FMTS; index++)
959f3bda 929 if (ov7670_formats[index].mbus_code == fmt->code)
111f3356 930 break;
cd257a6f
DD
931 if (index >= N_OV7670_FMTS) {
932 /* default to first format */
933 index = 0;
959f3bda 934 fmt->code = ov7670_formats[0].mbus_code;
cd257a6f 935 }
111f3356
JC
936 if (ret_fmt != NULL)
937 *ret_fmt = ov7670_formats + index;
938 /*
939 * Fields: the OV devices claim to be progressive.
940 */
959f3bda 941 fmt->field = V4L2_FIELD_NONE;
f748cd3e
JM
942
943 /*
944 * Don't consider values that don't match min_height and min_width
945 * constraints.
946 */
947 if (info->min_width || info->min_height)
948 for (i = 0; i < n_win_sizes; i++) {
949 wsize = info->devtype->win_sizes + i;
950
951 if (wsize->width < info->min_width ||
952 wsize->height < info->min_height) {
953 win_sizes_limit = i;
954 break;
955 }
956 }
111f3356
JC
957 /*
958 * Round requested image size down to the nearest
959 * we support, but not below the smallest.
960 */
d058e237 961 for (wsize = info->devtype->win_sizes;
f748cd3e 962 wsize < info->devtype->win_sizes + win_sizes_limit; wsize++)
959f3bda 963 if (fmt->width >= wsize->width && fmt->height >= wsize->height)
111f3356 964 break;
f748cd3e 965 if (wsize >= info->devtype->win_sizes + win_sizes_limit)
111f3356
JC
966 wsize--; /* Take the smallest one */
967 if (ret_wsize != NULL)
968 *ret_wsize = wsize;
969 /*
970 * Note the size we'll actually handle.
971 */
959f3bda
HV
972 fmt->width = wsize->width;
973 fmt->height = wsize->height;
974 fmt->colorspace = ov7670_formats[index].colorspace;
111f3356 975 return 0;
111f3356
JC
976}
977
978/*
979 * Set a format.
980 */
717fd5b4
HV
981static int ov7670_set_fmt(struct v4l2_subdev *sd,
982 struct v4l2_subdev_pad_config *cfg,
983 struct v4l2_subdev_format *format)
111f3356 984{
111f3356
JC
985 struct ov7670_format_struct *ovfmt;
986 struct ov7670_win_size *wsize;
14386c2b 987 struct ov7670_info *info = to_state(sd);
d8d20155 988 unsigned char com7;
959f3bda 989 int ret;
111f3356 990
717fd5b4
HV
991 if (format->pad)
992 return -EINVAL;
993
994 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
995 ret = ov7670_try_fmt_internal(sd, &format->format, NULL, NULL);
996 if (ret)
997 return ret;
998 cfg->try_fmt = format->format;
999 return 0;
1000 }
1001
1002 ret = ov7670_try_fmt_internal(sd, &format->format, &ovfmt, &wsize);
959f3bda 1003
111f3356
JC
1004 if (ret)
1005 return ret;
1006 /*
1007 * COM7 is a pain in the ass, it doesn't like to be read then
1008 * quickly written afterward. But we have everything we need
1009 * to set it absolutely here, as long as the format-specific
1010 * register sets list it first.
1011 */
1012 com7 = ovfmt->regs[0].value;
1013 com7 |= wsize->com7_bit;
14386c2b 1014 ov7670_write(sd, REG_COM7, com7);
111f3356
JC
1015 /*
1016 * Now write the rest of the array. Also store start/stops
1017 */
14386c2b
HV
1018 ov7670_write_array(sd, ovfmt->regs + 1);
1019 ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
111f3356 1020 wsize->vstop);
f9a76156
JC
1021 ret = 0;
1022 if (wsize->regs)
14386c2b 1023 ret = ov7670_write_array(sd, wsize->regs);
f9a76156 1024 info->fmt = ovfmt;
edd75ede 1025
d8d20155
JC
1026 /*
1027 * If we're running RGB565, we must rewrite clkrc after setting
1028 * the other parameters or the image looks poor. If we're *not*
1029 * doing RGB565, we must not rewrite clkrc or the image looks
1030 * *really* poor.
a8e68c37
JC
1031 *
1032 * (Update) Now that we retain clkrc state, we should be able
1033 * to write it unconditionally, and that will make the frame
1034 * rate persistent too.
d8d20155 1035 */
a8e68c37 1036 if (ret == 0)
d8d20155 1037 ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
959f3bda
HV
1038 return 0;
1039}
1040
c8f5b2f5
JC
1041/*
1042 * Implement G/S_PARM. There is a "high quality" mode we could try
1043 * to do someday; for now, we just do the frame rate tweak.
1044 */
14386c2b 1045static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
c8f5b2f5
JC
1046{
1047 struct v4l2_captureparm *cp = &parms->parm.capture;
d8d20155 1048 struct ov7670_info *info = to_state(sd);
c8f5b2f5
JC
1049
1050 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1051 return -EINVAL;
d8d20155 1052
c8f5b2f5 1053 cp->capability = V4L2_CAP_TIMEPERFRAME;
f6dd927f
JM
1054 info->devtype->get_framerate(sd, &cp->timeperframe);
1055
c8f5b2f5
JC
1056 return 0;
1057}
1058
14386c2b 1059static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
c8f5b2f5
JC
1060{
1061 struct v4l2_captureparm *cp = &parms->parm.capture;
1062 struct v4l2_fract *tpf = &cp->timeperframe;
d8d20155 1063 struct ov7670_info *info = to_state(sd);
c8f5b2f5
JC
1064
1065 if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
1066 return -EINVAL;
d8d20155 1067
d569e90b 1068 cp->capability = V4L2_CAP_TIMEPERFRAME;
f6dd927f 1069 return info->devtype->set_framerate(sd, tpf);
c8f5b2f5
JC
1070}
1071
1072
111f3356 1073/*
e99dfcf7
JC
1074 * Frame intervals. Since frame rates are controlled with the clock
1075 * divider, we can only do 30/n for integer n values. So no continuous
1076 * or stepwise options. Here we just pick a handful of logical values.
111f3356
JC
1077 */
1078
e99dfcf7 1079static int ov7670_frame_rates[] = { 30, 15, 10, 5, 1 };
f9a76156 1080
17bef885
HV
1081static int ov7670_enum_frame_interval(struct v4l2_subdev *sd,
1082 struct v4l2_subdev_pad_config *cfg,
1083 struct v4l2_subdev_frame_interval_enum *fie)
e99dfcf7 1084{
b8cc79fd
HV
1085 struct ov7670_info *info = to_state(sd);
1086 unsigned int n_win_sizes = info->devtype->n_win_sizes;
1087 int i;
1088
17bef885 1089 if (fie->pad)
e99dfcf7 1090 return -EINVAL;
17bef885
HV
1091 if (fie->index >= ARRAY_SIZE(ov7670_frame_rates))
1092 return -EINVAL;
b8cc79fd
HV
1093
1094 /*
1095 * Check if the width/height is valid.
1096 *
1097 * If a minimum width/height was requested, filter out the capture
1098 * windows that fall outside that.
1099 */
1100 for (i = 0; i < n_win_sizes; i++) {
1101 struct ov7670_win_size *win = &info->devtype->win_sizes[i];
1102
1103 if (info->min_width && win->width < info->min_width)
1104 continue;
1105 if (info->min_height && win->height < info->min_height)
1106 continue;
1107 if (fie->width == win->width && fie->height == win->height)
1108 break;
1109 }
1110 if (i == n_win_sizes)
1111 return -EINVAL;
17bef885
HV
1112 fie->interval.numerator = 1;
1113 fie->interval.denominator = ov7670_frame_rates[fie->index];
e99dfcf7
JC
1114 return 0;
1115}
f9a76156 1116
b0326b7f
DD
1117/*
1118 * Frame size enumeration
1119 */
17bef885
HV
1120static int ov7670_enum_frame_size(struct v4l2_subdev *sd,
1121 struct v4l2_subdev_pad_config *cfg,
1122 struct v4l2_subdev_frame_size_enum *fse)
b0326b7f 1123{
75e2bdad
DD
1124 struct ov7670_info *info = to_state(sd);
1125 int i;
1126 int num_valid = -1;
17bef885 1127 __u32 index = fse->index;
d058e237 1128 unsigned int n_win_sizes = info->devtype->n_win_sizes;
b0326b7f 1129
17bef885
HV
1130 if (fse->pad)
1131 return -EINVAL;
1132
75e2bdad
DD
1133 /*
1134 * If a minimum width/height was requested, filter out the capture
1135 * windows that fall outside that.
1136 */
d058e237 1137 for (i = 0; i < n_win_sizes; i++) {
322e6d19 1138 struct ov7670_win_size *win = &info->devtype->win_sizes[i];
75e2bdad
DD
1139 if (info->min_width && win->width < info->min_width)
1140 continue;
1141 if (info->min_height && win->height < info->min_height)
1142 continue;
1143 if (index == ++num_valid) {
17bef885
HV
1144 fse->min_width = fse->max_width = win->width;
1145 fse->min_height = fse->max_height = win->height;
75e2bdad
DD
1146 return 0;
1147 }
1148 }
1149
1150 return -EINVAL;
b0326b7f
DD
1151}
1152
e99dfcf7
JC
1153/*
1154 * Code for dealing with controls.
1155 */
f9a76156 1156
14386c2b 1157static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
f9a76156
JC
1158 int matrix[CMATRIX_LEN])
1159{
1160 int i, ret;
e3bf20de 1161 unsigned char signbits = 0;
f9a76156
JC
1162
1163 /*
1164 * Weird crap seems to exist in the upper part of
1165 * the sign bits register, so let's preserve it.
1166 */
14386c2b 1167 ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
f9a76156
JC
1168 signbits &= 0xc0;
1169
1170 for (i = 0; i < CMATRIX_LEN; i++) {
1171 unsigned char raw;
1172
1173 if (matrix[i] < 0) {
1174 signbits |= (1 << i);
1175 if (matrix[i] < -255)
1176 raw = 0xff;
1177 else
1178 raw = (-1 * matrix[i]) & 0xff;
1179 }
1180 else {
1181 if (matrix[i] > 255)
1182 raw = 0xff;
1183 else
1184 raw = matrix[i] & 0xff;
1185 }
14386c2b 1186 ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
f9a76156 1187 }
14386c2b 1188 ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
f9a76156
JC
1189 return ret;
1190}
1191
1192
1193/*
1194 * Hue also requires messing with the color matrix. It also requires
1195 * trig functions, which tend not to be well supported in the kernel.
1196 * So here is a simple table of sine values, 0-90 degrees, in steps
1197 * of five degrees. Values are multiplied by 1000.
1198 *
1199 * The following naive approximate trig functions require an argument
1200 * carefully limited to -180 <= theta <= 180.
1201 */
1202#define SIN_STEP 5
1203static const int ov7670_sin_table[] = {
1204 0, 87, 173, 258, 342, 422,
1205 499, 573, 642, 707, 766, 819,
1206 866, 906, 939, 965, 984, 996,
1207 1000
1208};
1209
1210static int ov7670_sine(int theta)
1211{
1212 int chs = 1;
1213 int sine;
1214
1215 if (theta < 0) {
1216 theta = -theta;
1217 chs = -1;
1218 }
1219 if (theta <= 90)
1220 sine = ov7670_sin_table[theta/SIN_STEP];
1221 else {
1222 theta -= 90;
1223 sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
1224 }
1225 return sine*chs;
1226}
1227
1228static int ov7670_cosine(int theta)
1229{
1230 theta = 90 - theta;
1231 if (theta > 180)
1232 theta -= 360;
1233 else if (theta < -180)
1234 theta += 360;
1235 return ov7670_sine(theta);
1236}
1237
1238
1239
1240
1241static void ov7670_calc_cmatrix(struct ov7670_info *info,
492959c7 1242 int matrix[CMATRIX_LEN], int sat, int hue)
f9a76156
JC
1243{
1244 int i;
1245 /*
1246 * Apply the current saturation setting first.
1247 */
1248 for (i = 0; i < CMATRIX_LEN; i++)
492959c7 1249 matrix[i] = (info->fmt->cmatrix[i] * sat) >> 7;
f9a76156
JC
1250 /*
1251 * Then, if need be, rotate the hue value.
1252 */
492959c7 1253 if (hue != 0) {
f9a76156
JC
1254 int sinth, costh, tmpmatrix[CMATRIX_LEN];
1255
1256 memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
492959c7
JM
1257 sinth = ov7670_sine(hue);
1258 costh = ov7670_cosine(hue);
f9a76156
JC
1259
1260 matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
1261 matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
1262 matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
1263 matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
1264 matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
1265 matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
1266 }
1267}
1268
1269
1270
492959c7 1271static int ov7670_s_sat_hue(struct v4l2_subdev *sd, int sat, int hue)
f9a76156 1272{
14386c2b 1273 struct ov7670_info *info = to_state(sd);
f9a76156
JC
1274 int matrix[CMATRIX_LEN];
1275 int ret;
1276
492959c7 1277 ov7670_calc_cmatrix(info, matrix, sat, hue);
14386c2b 1278 ret = ov7670_store_cmatrix(sd, matrix);
f9a76156
JC
1279 return ret;
1280}
1281
f9a76156 1282
111f3356
JC
1283/*
1284 * Some weird registers seem to store values in a sign/magnitude format!
1285 */
111f3356
JC
1286
1287static unsigned char ov7670_abs_to_sm(unsigned char v)
1288{
1289 if (v > 127)
1290 return v & 0x7f;
14386c2b 1291 return (128 - v) | 0x80;
111f3356
JC
1292}
1293
ca07561a 1294static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
111f3356 1295{
e3bf20de 1296 unsigned char com8 = 0, v;
111f3356
JC
1297 int ret;
1298
14386c2b 1299 ov7670_read(sd, REG_COM8, &com8);
111f3356 1300 com8 &= ~COM8_AEC;
14386c2b 1301 ov7670_write(sd, REG_COM8, com8);
f9a76156 1302 v = ov7670_abs_to_sm(value);
14386c2b 1303 ret = ov7670_write(sd, REG_BRIGHT, v);
111f3356
JC
1304 return ret;
1305}
1306
ca07561a 1307static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
111f3356 1308{
14386c2b 1309 return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
111f3356
JC
1310}
1311
ca07561a 1312static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
111f3356 1313{
e3bf20de 1314 unsigned char v = 0;
111f3356
JC
1315 int ret;
1316
14386c2b 1317 ret = ov7670_read(sd, REG_MVFP, &v);
111f3356
JC
1318 if (value)
1319 v |= MVFP_MIRROR;
1320 else
1321 v &= ~MVFP_MIRROR;
1322 msleep(10); /* FIXME */
14386c2b 1323 ret += ov7670_write(sd, REG_MVFP, v);
111f3356
JC
1324 return ret;
1325}
1326
ca07561a 1327static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
111f3356 1328{
e3bf20de 1329 unsigned char v = 0;
111f3356
JC
1330 int ret;
1331
14386c2b 1332 ret = ov7670_read(sd, REG_MVFP, &v);
111f3356
JC
1333 if (value)
1334 v |= MVFP_FLIP;
1335 else
1336 v &= ~MVFP_FLIP;
1337 msleep(10); /* FIXME */
14386c2b 1338 ret += ov7670_write(sd, REG_MVFP, v);
111f3356
JC
1339 return ret;
1340}
1341
81898671
JC
1342/*
1343 * GAIN is split between REG_GAIN and REG_VREF[7:6]. If one believes
1344 * the data sheet, the VREF parts should be the most significant, but
1345 * experience shows otherwise. There seems to be little value in
1346 * messing with the VREF bits, so we leave them alone.
1347 */
1348static int ov7670_g_gain(struct v4l2_subdev *sd, __s32 *value)
1349{
1350 int ret;
1351 unsigned char gain;
1352
1353 ret = ov7670_read(sd, REG_GAIN, &gain);
1354 *value = gain;
1355 return ret;
1356}
1357
1358static int ov7670_s_gain(struct v4l2_subdev *sd, int value)
1359{
1360 int ret;
1361 unsigned char com8;
1362
1363 ret = ov7670_write(sd, REG_GAIN, value & 0xff);
1364 /* Have to turn off AGC as well */
1365 if (ret == 0) {
1366 ret = ov7670_read(sd, REG_COM8, &com8);
1367 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AGC);
1368 }
1369 return ret;
1370}
1371
1372/*
1373 * Tweak autogain.
1374 */
81898671
JC
1375static int ov7670_s_autogain(struct v4l2_subdev *sd, int value)
1376{
1377 int ret;
1378 unsigned char com8;
1379
1380 ret = ov7670_read(sd, REG_COM8, &com8);
1381 if (ret == 0) {
1382 if (value)
1383 com8 |= COM8_AGC;
1384 else
1385 com8 &= ~COM8_AGC;
1386 ret = ov7670_write(sd, REG_COM8, com8);
1387 }
1388 return ret;
1389}
1390
364e9337
JC
1391static int ov7670_s_exp(struct v4l2_subdev *sd, int value)
1392{
1393 int ret;
1394 unsigned char com1, com8, aech, aechh;
1395
1396 ret = ov7670_read(sd, REG_COM1, &com1) +
d487df9e 1397 ov7670_read(sd, REG_COM8, &com8) +
364e9337
JC
1398 ov7670_read(sd, REG_AECHH, &aechh);
1399 if (ret)
1400 return ret;
1401
1402 com1 = (com1 & 0xfc) | (value & 0x03);
1403 aech = (value >> 2) & 0xff;
1404 aechh = (aechh & 0xc0) | ((value >> 10) & 0x3f);
1405 ret = ov7670_write(sd, REG_COM1, com1) +
1406 ov7670_write(sd, REG_AECH, aech) +
1407 ov7670_write(sd, REG_AECHH, aechh);
1408 /* Have to turn off AEC as well */
1409 if (ret == 0)
1410 ret = ov7670_write(sd, REG_COM8, com8 & ~COM8_AEC);
1411 return ret;
1412}
1413
1414/*
1415 * Tweak autoexposure.
1416 */
364e9337
JC
1417static int ov7670_s_autoexp(struct v4l2_subdev *sd,
1418 enum v4l2_exposure_auto_type value)
1419{
1420 int ret;
1421 unsigned char com8;
1422
1423 ret = ov7670_read(sd, REG_COM8, &com8);
1424 if (ret == 0) {
1425 if (value == V4L2_EXPOSURE_AUTO)
1426 com8 |= COM8_AEC;
1427 else
1428 com8 &= ~COM8_AEC;
1429 ret = ov7670_write(sd, REG_COM8, com8);
1430 }
1431 return ret;
1432}
1433
81898671 1434
492959c7 1435static int ov7670_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
111f3356 1436{
492959c7
JM
1437 struct v4l2_subdev *sd = to_sd(ctrl);
1438 struct ov7670_info *info = to_state(sd);
111f3356 1439
ca07561a 1440 switch (ctrl->id) {
81898671 1441 case V4L2_CID_AUTOGAIN:
492959c7 1442 return ov7670_g_gain(sd, &info->gain->val);
ca07561a
HV
1443 }
1444 return -EINVAL;
111f3356
JC
1445}
1446
492959c7 1447static int ov7670_s_ctrl(struct v4l2_ctrl *ctrl)
111f3356 1448{
492959c7
JM
1449 struct v4l2_subdev *sd = to_sd(ctrl);
1450 struct ov7670_info *info = to_state(sd);
1451
ca07561a
HV
1452 switch (ctrl->id) {
1453 case V4L2_CID_BRIGHTNESS:
492959c7 1454 return ov7670_s_brightness(sd, ctrl->val);
ca07561a 1455 case V4L2_CID_CONTRAST:
492959c7 1456 return ov7670_s_contrast(sd, ctrl->val);
ca07561a 1457 case V4L2_CID_SATURATION:
492959c7
JM
1458 return ov7670_s_sat_hue(sd,
1459 info->saturation->val, info->hue->val);
ca07561a 1460 case V4L2_CID_VFLIP:
492959c7 1461 return ov7670_s_vflip(sd, ctrl->val);
ca07561a 1462 case V4L2_CID_HFLIP:
492959c7 1463 return ov7670_s_hflip(sd, ctrl->val);
81898671 1464 case V4L2_CID_AUTOGAIN:
492959c7
JM
1465 /* Only set manual gain if auto gain is not explicitly
1466 turned on. */
1467 if (!ctrl->val) {
1468 /* ov7670_s_gain turns off auto gain */
1469 return ov7670_s_gain(sd, info->gain->val);
1470 }
1471 return ov7670_s_autogain(sd, ctrl->val);
364e9337 1472 case V4L2_CID_EXPOSURE_AUTO:
492959c7
JM
1473 /* Only set manual exposure if auto exposure is not explicitly
1474 turned on. */
1475 if (ctrl->val == V4L2_EXPOSURE_MANUAL) {
1476 /* ov7670_s_exp turns off auto exposure */
1477 return ov7670_s_exp(sd, info->exposure->val);
1478 }
1479 return ov7670_s_autoexp(sd, ctrl->val);
ca07561a
HV
1480 }
1481 return -EINVAL;
111f3356
JC
1482}
1483
492959c7
JM
1484static const struct v4l2_ctrl_ops ov7670_ctrl_ops = {
1485 .s_ctrl = ov7670_s_ctrl,
1486 .g_volatile_ctrl = ov7670_g_volatile_ctrl,
1487};
1488
b794aabf
HV
1489#ifdef CONFIG_VIDEO_ADV_DEBUG
1490static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
1491{
b794aabf
HV
1492 unsigned char val = 0;
1493 int ret;
1494
b794aabf
HV
1495 ret = ov7670_read(sd, reg->reg & 0xff, &val);
1496 reg->val = val;
1497 reg->size = 1;
1498 return ret;
1499}
1500
977ba3b1 1501static int ov7670_s_register(struct v4l2_subdev *sd, const struct v4l2_dbg_register *reg)
b794aabf 1502{
b794aabf
HV
1503 ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
1504 return 0;
1505}
1506#endif
1507
14386c2b 1508/* ----------------------------------------------------------------------- */
111f3356 1509
14386c2b 1510static const struct v4l2_subdev_core_ops ov7670_core_ops = {
14386c2b
HV
1511 .reset = ov7670_reset,
1512 .init = ov7670_init,
b794aabf
HV
1513#ifdef CONFIG_VIDEO_ADV_DEBUG
1514 .g_register = ov7670_g_register,
1515 .s_register = ov7670_s_register,
1516#endif
14386c2b 1517};
111f3356 1518
14386c2b 1519static const struct v4l2_subdev_video_ops ov7670_video_ops = {
14386c2b
HV
1520 .s_parm = ov7670_s_parm,
1521 .g_parm = ov7670_g_parm,
17bef885
HV
1522};
1523
1524static const struct v4l2_subdev_pad_ops ov7670_pad_ops = {
1525 .enum_frame_interval = ov7670_enum_frame_interval,
1526 .enum_frame_size = ov7670_enum_frame_size,
ebcff5fc 1527 .enum_mbus_code = ov7670_enum_mbus_code,
717fd5b4 1528 .set_fmt = ov7670_set_fmt,
14386c2b 1529};
111f3356 1530
14386c2b
HV
1531static const struct v4l2_subdev_ops ov7670_ops = {
1532 .core = &ov7670_core_ops,
1533 .video = &ov7670_video_ops,
17bef885 1534 .pad = &ov7670_pad_ops,
14386c2b 1535};
111f3356 1536
14386c2b 1537/* ----------------------------------------------------------------------- */
111f3356 1538
d058e237
JM
1539static const struct ov7670_devtype ov7670_devdata[] = {
1540 [MODEL_OV7670] = {
1541 .win_sizes = ov7670_win_sizes,
1542 .n_win_sizes = ARRAY_SIZE(ov7670_win_sizes),
f6dd927f
JM
1543 .set_framerate = ov7670_set_framerate_legacy,
1544 .get_framerate = ov7670_get_framerate_legacy,
d058e237
JM
1545 },
1546 [MODEL_OV7675] = {
1547 .win_sizes = ov7675_win_sizes,
1548 .n_win_sizes = ARRAY_SIZE(ov7675_win_sizes),
f6dd927f
JM
1549 .set_framerate = ov7675_set_framerate,
1550 .get_framerate = ov7675_get_framerate,
d058e237
JM
1551 },
1552};
1553
a0c4164e
HV
1554static int ov7670_init_gpio(struct i2c_client *client, struct ov7670_info *info)
1555{
1556 info->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "powerdown",
1557 GPIOD_OUT_LOW);
1558 if (IS_ERR(info->pwdn_gpio)) {
1559 dev_info(&client->dev, "can't get %s GPIO\n", "powerdown");
1560 return PTR_ERR(info->pwdn_gpio);
1561 }
1562
1563 info->resetb_gpio = devm_gpiod_get_optional(&client->dev, "reset",
1564 GPIOD_OUT_LOW);
1565 if (IS_ERR(info->resetb_gpio)) {
1566 dev_info(&client->dev, "can't get %s GPIO\n", "reset");
1567 return PTR_ERR(info->resetb_gpio);
1568 }
1569
1570 usleep_range(3000, 5000);
1571
1572 return 0;
1573}
1574
14386c2b
HV
1575static int ov7670_probe(struct i2c_client *client,
1576 const struct i2c_device_id *id)
111f3356 1577{
f6dd927f 1578 struct v4l2_fract tpf;
14386c2b 1579 struct v4l2_subdev *sd;
f9a76156 1580 struct ov7670_info *info;
3c7c9370 1581 int ret;
111f3356 1582
c02b211d 1583 info = devm_kzalloc(&client->dev, sizeof(*info), GFP_KERNEL);
14386c2b 1584 if (info == NULL)
111f3356 1585 return -ENOMEM;
14386c2b
HV
1586 sd = &info->sd;
1587 v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
1588
3c7c9370
HV
1589 info->clock_speed = 30; /* default: a guess */
1590 if (client->dev.platform_data) {
1591 struct ov7670_config *config = client->dev.platform_data;
1592
1593 /*
1594 * Must apply configuration before initializing device, because it
1595 * selects I/O method.
1596 */
1597 info->min_width = config->min_width;
1598 info->min_height = config->min_height;
1599 info->use_smbus = config->use_smbus;
1600
1601 if (config->clock_speed)
1602 info->clock_speed = config->clock_speed;
04ee6d92
JM
1603
1604 /*
1605 * It should be allowed for ov7670 too when it is migrated to
1606 * the new frame rate formula.
1607 */
1608 if (config->pll_bypass && id->driver_data != MODEL_OV7670)
1609 info->pll_bypass = true;
ee95258e
JM
1610
1611 if (config->pclk_hb_disable)
1612 info->pclk_hb_disable = true;
3c7c9370
HV
1613 }
1614
0a024d63
HV
1615 info->clk = devm_clk_get(&client->dev, "xclk");
1616 if (IS_ERR(info->clk))
1617 return -EPROBE_DEFER;
1618 clk_prepare_enable(info->clk);
1619
a0c4164e
HV
1620 ret = ov7670_init_gpio(client, info);
1621 if (ret)
1622 goto clk_disable;
1623
0a024d63
HV
1624 info->clock_speed = clk_get_rate(info->clk) / 1000000;
1625 if (info->clock_speed < 10 || info->clock_speed > 48) {
1626 ret = -EINVAL;
1627 goto clk_disable;
1628 }
1629
3c7c9370
HV
1630 /* Make sure it's an ov7670 */
1631 ret = ov7670_detect(sd);
1632 if (ret) {
1633 v4l_dbg(1, debug, client,
1634 "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
1635 client->addr << 1, client->adapter->name);
0a024d63 1636 goto clk_disable;
3c7c9370
HV
1637 }
1638 v4l_info(client, "chip found @ 0x%02x (%s)\n",
1639 client->addr << 1, client->adapter->name);
1640
d058e237 1641 info->devtype = &ov7670_devdata[id->driver_data];
3c7c9370 1642 info->fmt = &ov7670_formats[0];
f6dd927f
JM
1643 info->clkrc = 0;
1644
1645 /* Set default frame rate to 30 fps */
1646 tpf.numerator = 1;
1647 tpf.denominator = 30;
1648 info->devtype->set_framerate(sd, &tpf);
1649
ee95258e
JM
1650 if (info->pclk_hb_disable)
1651 ov7670_write(sd, REG_COM10, COM10_PCLK_HB);
1652
492959c7
JM
1653 v4l2_ctrl_handler_init(&info->hdl, 10);
1654 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1655 V4L2_CID_BRIGHTNESS, 0, 255, 1, 128);
1656 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1657 V4L2_CID_CONTRAST, 0, 127, 1, 64);
1658 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1659 V4L2_CID_VFLIP, 0, 1, 1, 0);
1660 v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1661 V4L2_CID_HFLIP, 0, 1, 1, 0);
1662 info->saturation = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1663 V4L2_CID_SATURATION, 0, 256, 1, 128);
1664 info->hue = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1665 V4L2_CID_HUE, -180, 180, 5, 0);
1666 info->gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1667 V4L2_CID_GAIN, 0, 255, 1, 128);
1668 info->auto_gain = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1669 V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
1670 info->exposure = v4l2_ctrl_new_std(&info->hdl, &ov7670_ctrl_ops,
1671 V4L2_CID_EXPOSURE, 0, 65535, 1, 500);
1672 info->auto_exposure = v4l2_ctrl_new_std_menu(&info->hdl, &ov7670_ctrl_ops,
1673 V4L2_CID_EXPOSURE_AUTO, V4L2_EXPOSURE_MANUAL, 0,
1674 V4L2_EXPOSURE_AUTO);
1675 sd->ctrl_handler = &info->hdl;
1676 if (info->hdl.error) {
7d1b8619 1677 ret = info->hdl.error;
492959c7 1678
7d1b8619 1679 goto hdl_free;
492959c7
JM
1680 }
1681 /*
1682 * We have checked empirically that hw allows to read back the gain
1683 * value chosen by auto gain but that's not the case for auto exposure.
1684 */
1685 v4l2_ctrl_auto_cluster(2, &info->auto_gain, 0, true);
1686 v4l2_ctrl_auto_cluster(2, &info->auto_exposure,
1687 V4L2_EXPOSURE_MANUAL, false);
1688 v4l2_ctrl_cluster(2, &info->saturation);
1689 v4l2_ctrl_handler_setup(&info->hdl);
1690
7d1b8619
HV
1691 ret = v4l2_async_register_subdev(&info->sd);
1692 if (ret < 0)
1693 goto hdl_free;
1694
111f3356 1695 return 0;
7d1b8619
HV
1696
1697hdl_free:
1698 v4l2_ctrl_handler_free(&info->hdl);
0a024d63
HV
1699clk_disable:
1700 clk_disable_unprepare(info->clk);
7d1b8619 1701 return ret;
111f3356
JC
1702}
1703
1704
14386c2b 1705static int ov7670_remove(struct i2c_client *client)
111f3356 1706{
14386c2b 1707 struct v4l2_subdev *sd = i2c_get_clientdata(client);
492959c7 1708 struct ov7670_info *info = to_state(sd);
111f3356 1709
14386c2b 1710 v4l2_device_unregister_subdev(sd);
492959c7 1711 v4l2_ctrl_handler_free(&info->hdl);
0a024d63 1712 clk_disable_unprepare(info->clk);
14386c2b 1713 return 0;
111f3356
JC
1714}
1715
14386c2b 1716static const struct i2c_device_id ov7670_id[] = {
d058e237
JM
1717 { "ov7670", MODEL_OV7670 },
1718 { "ov7675", MODEL_OV7675 },
14386c2b
HV
1719 { }
1720};
1721MODULE_DEVICE_TABLE(i2c, ov7670_id);
1722
a0c4164e
HV
1723#if IS_ENABLED(CONFIG_OF)
1724static const struct of_device_id ov7670_of_match[] = {
1725 { .compatible = "ovti,ov7670", },
1726 { /* sentinel */ },
1727};
1728MODULE_DEVICE_TABLE(of, ov7670_of_match);
1729#endif
1730
ef2ac770
HV
1731static struct i2c_driver ov7670_driver = {
1732 .driver = {
ef2ac770 1733 .name = "ov7670",
a0c4164e 1734 .of_match_table = of_match_ptr(ov7670_of_match),
ef2ac770
HV
1735 },
1736 .probe = ov7670_probe,
1737 .remove = ov7670_remove,
1738 .id_table = ov7670_id,
111f3356 1739};
ef2ac770 1740
c6e8d86f 1741module_i2c_driver(ov7670_driver);