]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/media/platform/s5p-mfc/s5p_mfc_common.h
media: s5p-mfc: Remove firmware buf null check in s5p_mfc_load_firmware()
[mirror_ubuntu-focal-kernel.git] / drivers / media / platform / s5p-mfc / s5p_mfc_common.h
CommitLineData
af935746
KD
1/*
2 * Samsung S5P Multi Format Codec v 5.0
3 *
4 * This file contains definitions of enums and structs used by the codec
5 * driver.
6 *
7 * Copyright (C) 2011 Samsung Electronics Co., Ltd.
8 * Kamil Debski, <k.debski@samsung.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version
14 */
15
16#ifndef S5P_MFC_COMMON_H_
17#define S5P_MFC_COMMON_H_
18
af935746
KD
19#include <linux/platform_device.h>
20#include <linux/videodev2.h>
21#include <media/v4l2-ctrls.h>
22#include <media/v4l2-device.h>
23#include <media/v4l2-ioctl.h>
c139990e 24#include <media/videobuf2-v4l2.h>
f96f3cfa 25#include "regs-mfc.h"
e2b9deb2 26#include "regs-mfc-v8.h"
af935746 27
e0d80c8a
JMC
28#define S5P_MFC_NAME "s5p-mfc"
29
af935746
KD
30/* Definitions related to MFC memory */
31
32/* Offset base used to differentiate between CAPTURE and OUTPUT
33* while mmaping */
a301ea1f 34#define DST_QUEUE_OFF_BASE (1 << 30)
af935746 35
5ea289fe
MS
36#define BANK_L_CTX 0
37#define BANK_R_CTX 1
255d831d 38#define BANK_CTX_NUM 2
af935746
KD
39
40#define MFC_BANK1_ALIGN_ORDER 13
41#define MFC_BANK2_ALIGN_ORDER 13
42#define MFC_BASE_ALIGN_ORDER 17
43
77ba6b73
AK
44#define MFC_FW_MAX_VERSIONS 2
45
af935746
KD
46#include <media/videobuf2-dma-contig.h>
47
af935746
KD
48/* MFC definitions */
49#define MFC_MAX_EXTRA_DPB 5
50#define MFC_MAX_BUFFERS 32
51#define MFC_NUM_CONTEXTS 4
52/* Interrupt timeout */
53#define MFC_INT_TIMEOUT 2000
54/* Busy wait timeout */
55#define MFC_BW_TIMEOUT 500
56/* Watchdog interval */
57#define MFC_WATCHDOG_INTERVAL 1000
58/* After how many executions watchdog should assume lock up */
59#define MFC_WATCHDOG_CNT 10
60#define MFC_NO_INSTANCE_SET -1
61#define MFC_ENC_CAP_PLANE_COUNT 1
62#define MFC_ENC_OUT_PLANE_COUNT 2
63#define STUFF_BYTE 4
3a967706 64#define MFC_MAX_CTRLS 77
43a1ea1f
AK
65
66#define S5P_MFC_CODEC_NONE -1
67#define S5P_MFC_CODEC_H264_DEC 0
68#define S5P_MFC_CODEC_H264_MVC_DEC 1
69#define S5P_MFC_CODEC_VC1_DEC 2
70#define S5P_MFC_CODEC_MPEG4_DEC 3
71#define S5P_MFC_CODEC_MPEG2_DEC 4
72#define S5P_MFC_CODEC_H263_DEC 5
73#define S5P_MFC_CODEC_VC1RCV_DEC 6
74#define S5P_MFC_CODEC_VP8_DEC 7
75
76#define S5P_MFC_CODEC_H264_ENC 20
77#define S5P_MFC_CODEC_H264_MVC_ENC 21
78#define S5P_MFC_CODEC_MPEG4_ENC 22
79#define S5P_MFC_CODEC_H263_ENC 23
3a967706 80#define S5P_MFC_CODEC_VP8_ENC 24
43a1ea1f
AK
81
82#define S5P_MFC_R2H_CMD_EMPTY 0
83#define S5P_MFC_R2H_CMD_SYS_INIT_RET 1
84#define S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET 2
85#define S5P_MFC_R2H_CMD_SEQ_DONE_RET 3
86#define S5P_MFC_R2H_CMD_INIT_BUFFERS_RET 4
87#define S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET 6
88#define S5P_MFC_R2H_CMD_SLEEP_RET 7
89#define S5P_MFC_R2H_CMD_WAKEUP_RET 8
90#define S5P_MFC_R2H_CMD_COMPLETE_SEQ_RET 9
91#define S5P_MFC_R2H_CMD_DPB_FLUSH_RET 10
92#define S5P_MFC_R2H_CMD_NAL_ABORT_RET 11
93#define S5P_MFC_R2H_CMD_FW_STATUS_RET 12
94#define S5P_MFC_R2H_CMD_FRAME_DONE_RET 13
95#define S5P_MFC_R2H_CMD_FIELD_DONE_RET 14
96#define S5P_MFC_R2H_CMD_SLICE_DONE_RET 15
97#define S5P_MFC_R2H_CMD_ENC_BUFFER_FUL_RET 16
98#define S5P_MFC_R2H_CMD_ERR_RET 32
af935746 99
1bce6fb3
MS
100#define MFC_MAX_CLOCKS 4
101
af935746
KD
102#define mfc_read(dev, offset) readl(dev->regs_base + (offset))
103#define mfc_write(dev, data, offset) writel((data), dev->regs_base + \
104 (offset))
105
106/**
107 * enum s5p_mfc_fmt_type - type of the pixelformat
108 */
109enum s5p_mfc_fmt_type {
110 MFC_FMT_DEC,
111 MFC_FMT_ENC,
112 MFC_FMT_RAW,
113};
114
af935746
KD
115/**
116 * enum s5p_mfc_inst_type - The type of an MFC instance.
117 */
118enum s5p_mfc_inst_type {
119 MFCINST_INVALID,
120 MFCINST_DECODER,
121 MFCINST_ENCODER,
122};
123
124/**
125 * enum s5p_mfc_inst_state - The state of an MFC instance.
126 */
127enum s5p_mfc_inst_state {
128 MFCINST_FREE = 0,
129 MFCINST_INIT = 100,
130 MFCINST_GOT_INST,
131 MFCINST_HEAD_PARSED,
e9d98ddc 132 MFCINST_HEAD_PRODUCED,
af935746
KD
133 MFCINST_BUFS_SET,
134 MFCINST_RUNNING,
135 MFCINST_FINISHING,
136 MFCINST_FINISHED,
137 MFCINST_RETURN_INST,
138 MFCINST_ERROR,
139 MFCINST_ABORT,
8f23cc02 140 MFCINST_FLUSH,
af935746
KD
141 MFCINST_RES_CHANGE_INIT,
142 MFCINST_RES_CHANGE_FLUSH,
143 MFCINST_RES_CHANGE_END,
144};
145
146/**
147 * enum s5p_mfc_queue_state - The state of buffer queue.
148 */
149enum s5p_mfc_queue_state {
150 QUEUE_FREE,
151 QUEUE_BUFS_REQUESTED,
152 QUEUE_BUFS_QUERIED,
153 QUEUE_BUFS_MMAPED,
154};
155
156/**
157 * enum s5p_mfc_decode_arg - type of frame decoding
158 */
159enum s5p_mfc_decode_arg {
160 MFC_DEC_FRAME,
161 MFC_DEC_LAST_FRAME,
162 MFC_DEC_RES_CHANGE,
163};
164
77ba6b73
AK
165enum s5p_mfc_fw_ver {
166 MFC_FW_V1,
167 MFC_FW_V2,
168};
169
f9f715a9
AH
170#define MFC_BUF_FLAG_USED (1 << 0)
171#define MFC_BUF_FLAG_EOS (1 << 1)
172
af935746
KD
173struct s5p_mfc_ctx;
174
175/**
176 * struct s5p_mfc_buf - MFC buffer
177 */
178struct s5p_mfc_buf {
2d700715 179 struct vb2_v4l2_buffer *b;
af935746 180 struct list_head list;
af935746
KD
181 union {
182 struct {
183 size_t luma;
184 size_t chroma;
185 } raw;
186 size_t stream;
187 } cookie;
f9f715a9 188 int flags;
af935746
KD
189};
190
191/**
192 * struct s5p_mfc_pm - power management data structure
193 */
194struct s5p_mfc_pm {
af935746 195 struct clk *clock_gate;
4a5ab64c 196 const char * const *clk_names;
1bce6fb3
MS
197 struct clk *clocks[MFC_MAX_CLOCKS];
198 int num_clocks;
c5086f13 199 bool use_clock_gating;
1bce6fb3 200
af935746
KD
201 struct device *device;
202};
203
8f532a7f
AK
204struct s5p_mfc_buf_size_v5 {
205 unsigned int h264_ctx;
206 unsigned int non_h264_ctx;
207 unsigned int dsc;
208 unsigned int shm;
209};
210
f96f3cfa
JP
211struct s5p_mfc_buf_size_v6 {
212 unsigned int dev_ctx;
213 unsigned int h264_dec_ctx;
214 unsigned int other_dec_ctx;
215 unsigned int h264_enc_ctx;
216 unsigned int other_enc_ctx;
217};
218
8f532a7f
AK
219struct s5p_mfc_buf_size {
220 unsigned int fw;
221 unsigned int cpb;
222 void *priv;
223};
224
8f532a7f
AK
225struct s5p_mfc_variant {
226 unsigned int version;
227 unsigned int port_num;
9aa5f008 228 u32 version_bit;
8f532a7f 229 struct s5p_mfc_buf_size *buf_size;
77ba6b73 230 char *fw_name[MFC_FW_MAX_VERSIONS];
1bce6fb3
MS
231 const char *clk_names[MFC_MAX_CLOCKS];
232 int num_clocks;
c5086f13 233 bool use_clock_gating;
8f532a7f
AK
234};
235
236/**
237 * struct s5p_mfc_priv_buf - represents internal used buffer
8f532a7f
AK
238 * @ofs: offset of each buffer, will be used for MFC
239 * @virt: kernel virtual address, only valid when the
240 * buffer accessed by driver
241 * @dma: DMA address, only valid when kernel DMA API used
242 * @size: size of the buffer
11d1fc3b 243 * @ctx: memory context (bank) used for this allocation
8f532a7f
AK
244 */
245struct s5p_mfc_priv_buf {
8f532a7f
AK
246 unsigned long ofs;
247 void *virt;
248 dma_addr_t dma;
249 size_t size;
11d1fc3b 250 unsigned int ctx;
8f532a7f
AK
251};
252
af935746
KD
253/**
254 * struct s5p_mfc_dev - The struct containing driver internal parameters.
255 *
256 * @v4l2_dev: v4l2_device
257 * @vfd_dec: video device for decoding
258 * @vfd_enc: video device for encoding
259 * @plat_dev: platform device
255d831d 260 * @mem_dev[]: child devices of the memory banks
af935746
KD
261 * @regs_base: base address of the MFC hw registers
262 * @irq: irq resource
af935746
KD
263 * @dec_ctrl_handler: control framework handler for decoding
264 * @enc_ctrl_handler: control framework handler for encoding
265 * @pm: power management control
8f532a7f 266 * @variant: MFC hardware variant information
af935746
KD
267 * @num_inst: couter of active MFC instances
268 * @irqlock: lock for operations on videobuf2 queues
269 * @condlock: lock for changing/checking if a context is ready to be
270 * processed
271 * @mfc_mutex: lock for video_device
272 * @int_cond: variable used by the waitqueue
273 * @int_type: type of last interrupt
274 * @int_err: error number for last interrupt
275 * @queue: waitqueue for waiting for completion of device commands
276 * @fw_size: size of firmware
2e731e44 277 * @fw_virt_addr: virtual firmware address
0d9e301b 278 * @dma_base[]: address of the beginning of memory banks
af935746
KD
279 * @hw_lock: used for hardware locking
280 * @ctx: array of driver contexts
281 * @curr_ctx: number of the currently running context
282 * @ctx_work_bits: used to mark which contexts are waiting for hardware
283 * @watchdog_cnt: counter for the watchdog
284 * @watchdog_workqueue: workqueue for the watchdog
285 * @watchdog_work: worker for the watchdog
af935746 286 * @enter_suspend: flag set when entering suspend
f96f3cfa 287 * @ctx_buf: common context memory (MFCv6)
43a1ea1f
AK
288 * @warn_start: hardware error code from which warnings start
289 * @mfc_ops: ops structure holding HW operation function pointers
290 * @mfc_cmds: cmd structure holding HW commands function pointers
d188b679 291 * @mfc_regs: structure holding MFC registers
77ba6b73 292 * @fw_ver: loaded firmware sub-version
d188b679 293 * risc_on: flag indicates RISC is on or off
af935746
KD
294 *
295 */
296struct s5p_mfc_dev {
297 struct v4l2_device v4l2_dev;
298 struct video_device *vfd_dec;
299 struct video_device *vfd_enc;
300 struct platform_device *plat_dev;
255d831d 301 struct device *mem_dev[BANK_CTX_NUM];
af935746
KD
302 void __iomem *regs_base;
303 int irq;
af935746
KD
304 struct v4l2_ctrl_handler dec_ctrl_handler;
305 struct v4l2_ctrl_handler enc_ctrl_handler;
306 struct s5p_mfc_pm pm;
4a5ab64c 307 const struct s5p_mfc_variant *variant;
af935746 308 int num_inst;
7969b125 309 spinlock_t irqlock; /* lock when operating on context */
af935746
KD
310 spinlock_t condlock; /* lock when changing/checking if a context is
311 ready to be processed */
312 struct mutex mfc_mutex; /* video_device lock */
313 int int_cond;
314 int int_type;
315 unsigned int int_err;
316 wait_queue_head_t queue;
ba5d4563 317 struct s5p_mfc_priv_buf fw_buf;
25e73b42
MS
318 size_t mem_size;
319 dma_addr_t mem_base;
320 unsigned long *mem_bitmap;
321 void *mem_virt;
0d9e301b 322 dma_addr_t dma_base[BANK_CTX_NUM];
af935746
KD
323 unsigned long hw_lock;
324 struct s5p_mfc_ctx *ctx[MFC_NUM_CONTEXTS];
325 int curr_ctx;
326 unsigned long ctx_work_bits;
327 atomic_t watchdog_cnt;
328 struct timer_list watchdog_timer;
329 struct workqueue_struct *watchdog_workqueue;
330 struct work_struct watchdog_work;
af935746 331 unsigned long enter_suspend;
43a1ea1f 332
f96f3cfa 333 struct s5p_mfc_priv_buf ctx_buf;
43a1ea1f
AK
334 int warn_start;
335 struct s5p_mfc_hw_ops *mfc_ops;
336 struct s5p_mfc_hw_cmds *mfc_cmds;
6a9c6f68 337 const struct s5p_mfc_regs *mfc_regs;
77ba6b73 338 enum s5p_mfc_fw_ver fw_ver;
d7dce6a3 339 bool risc_on; /* indicates if RISC is on or off */
af935746
KD
340};
341
342/**
343 * struct s5p_mfc_h264_enc_params - encoding parameters for h264
344 */
345struct s5p_mfc_h264_enc_params {
346 enum v4l2_mpeg_video_h264_profile profile;
347 enum v4l2_mpeg_video_h264_loop_filter_mode loop_filter_mode;
348 s8 loop_filter_alpha;
349 s8 loop_filter_beta;
350 enum v4l2_mpeg_video_h264_entropy_mode entropy_mode;
351 u8 max_ref_pic;
352 u8 num_ref_pic_4p;
353 int _8x8_transform;
af935746
KD
354 int rc_mb_dark;
355 int rc_mb_smooth;
356 int rc_mb_static;
357 int rc_mb_activity;
358 int vui_sar;
359 u8 vui_sar_idc;
360 u16 vui_ext_sar_width;
361 u16 vui_ext_sar_height;
362 int open_gop;
363 u16 open_gop_size;
364 u8 rc_frame_qp;
365 u8 rc_min_qp;
366 u8 rc_max_qp;
367 u8 rc_p_frame_qp;
368 u8 rc_b_frame_qp;
369 enum v4l2_mpeg_video_h264_level level_v4l2;
370 int level;
371 u16 cpb_size;
8f532a7f 372 int interlace;
f96f3cfa
JP
373 u8 hier_qp;
374 u8 hier_qp_type;
375 u8 hier_qp_layer;
376 u8 hier_qp_layer_qp[7];
377 u8 sei_frame_packing;
378 u8 sei_fp_curr_frame_0;
379 u8 sei_fp_arrangement_type;
380
381 u8 fmo;
382 u8 fmo_map_type;
383 u8 fmo_slice_grp;
384 u8 fmo_chg_dir;
385 u32 fmo_chg_rate;
386 u32 fmo_run_len[4];
387 u8 aso;
388 u32 aso_slice_order[8];
af935746
KD
389};
390
391/**
392 * struct s5p_mfc_mpeg4_enc_params - encoding parameters for h263 and mpeg4
393 */
394struct s5p_mfc_mpeg4_enc_params {
395 /* MPEG4 Only */
396 enum v4l2_mpeg_video_mpeg4_profile profile;
397 int quarter_pixel;
398 /* Common for MPEG4, H263 */
399 u16 vop_time_res;
400 u16 vop_frm_delta;
401 u8 rc_frame_qp;
402 u8 rc_min_qp;
403 u8 rc_max_qp;
404 u8 rc_p_frame_qp;
405 u8 rc_b_frame_qp;
406 enum v4l2_mpeg_video_mpeg4_level level_v4l2;
407 int level;
408};
409
3a967706
AK
410/**
411 * struct s5p_mfc_vp8_enc_params - encoding parameters for vp8
412 */
413struct s5p_mfc_vp8_enc_params {
414 u8 imd_4x4;
415 enum v4l2_vp8_num_partitions num_partitions;
416 enum v4l2_vp8_num_ref_frames num_ref;
417 u8 filter_level;
418 u8 filter_sharpness;
419 u32 golden_frame_ref_period;
420 enum v4l2_vp8_golden_frame_sel golden_frame_sel;
421 u8 hier_layer;
422 u8 hier_layer_qp[3];
4773ab99
AK
423 u8 rc_min_qp;
424 u8 rc_max_qp;
425 u8 rc_frame_qp;
426 u8 rc_p_frame_qp;
bbd8f3fe 427 u8 profile;
3a967706
AK
428};
429
af935746
KD
430/**
431 * struct s5p_mfc_enc_params - general encoding parameters
432 */
433struct s5p_mfc_enc_params {
434 u16 width;
435 u16 height;
a378a320
AG
436 u32 mv_h_range;
437 u32 mv_v_range;
af935746
KD
438
439 u16 gop_size;
440 enum v4l2_mpeg_video_multi_slice_mode slice_mode;
441 u16 slice_mb;
442 u32 slice_bit;
443 u16 intra_refresh_mb;
444 int pad;
445 u8 pad_luma;
446 u8 pad_cb;
447 u8 pad_cr;
448 int rc_frame;
8f532a7f 449 int rc_mb;
af935746
KD
450 u32 rc_bitrate;
451 u16 rc_reaction_coeff;
452 u16 vbv_size;
f96f3cfa 453 u32 vbv_delay;
af935746
KD
454
455 enum v4l2_mpeg_video_header_mode seq_hdr_mode;
456 enum v4l2_mpeg_mfc51_video_frame_skip_mode frame_skip_mode;
457 int fixed_target_bit;
458
459 u8 num_b_frame;
460 u32 rc_framerate_num;
461 u32 rc_framerate_denom;
af935746 462
ac5f867f 463 struct {
af935746
KD
464 struct s5p_mfc_h264_enc_params h264;
465 struct s5p_mfc_mpeg4_enc_params mpeg4;
3a967706 466 struct s5p_mfc_vp8_enc_params vp8;
af935746
KD
467 } codec;
468
469};
470
471/**
472 * struct s5p_mfc_codec_ops - codec ops, used by encoding
473 */
474struct s5p_mfc_codec_ops {
475 /* initialization routines */
476 int (*pre_seq_start) (struct s5p_mfc_ctx *ctx);
477 int (*post_seq_start) (struct s5p_mfc_ctx *ctx);
478 /* execution routines */
479 int (*pre_frame_start) (struct s5p_mfc_ctx *ctx);
480 int (*post_frame_start) (struct s5p_mfc_ctx *ctx);
481};
482
483#define call_cop(c, op, args...) \
484 (((c)->c_ops->op) ? \
485 ((c)->c_ops->op(args)) : 0)
486
487/**
488 * struct s5p_mfc_ctx - This struct contains the instance context
489 *
490 * @dev: pointer to the s5p_mfc_dev of the device
491 * @fh: struct v4l2_fh
492 * @num: number of the context that this structure describes
493 * @int_cond: variable used by the waitqueue
494 * @int_type: type of the last interrupt
495 * @int_err: error number received from MFC hw in the interrupt
496 * @queue: waitqueue that can be used to wait for this context to
497 * finish
498 * @src_fmt: source pixelformat information
499 * @dst_fmt: destination pixelformat information
500 * @vq_src: vb2 queue for source buffers
501 * @vq_dst: vb2 queue for destination buffers
502 * @src_queue: driver internal queue for source buffers
503 * @dst_queue: driver internal queue for destination buffers
504 * @src_queue_cnt: number of buffers queued on the source internal queue
505 * @dst_queue_cnt: number of buffers queued on the dest internal queue
506 * @type: type of the instance - decoder or encoder
507 * @state: state of the context
508 * @inst_no: number of hw instance associated with the context
509 * @img_width: width of the image that is decoded or encoded
510 * @img_height: height of the image that is decoded or encoded
511 * @buf_width: width of the buffer for processed image
512 * @buf_height: height of the buffer for processed image
513 * @luma_size: size of a luma plane
514 * @chroma_size: size of a chroma plane
515 * @mv_size: size of a motion vectors buffer
516 * @consumed_stream: number of bytes that have been used so far from the
517 * decoding buffer
518 * @dpb_flush_flag: flag used to indicate that a DPB buffers are being
519 * flushed
f96f3cfa
JP
520 * @head_processed: flag mentioning whether the header data is processed
521 * completely or not
317b4ca4 522 * @bank1: handle to memory allocated for temporary buffers from
af935746 523 * memory bank 1
317b4ca4 524 * @bank2: handle to memory allocated for temporary buffers from
af935746
KD
525 * memory bank 2
526 * @capture_state: state of the capture buffers queue
527 * @output_state: state of the output buffers queue
528 * @src_bufs: information on allocated source buffers
529 * @dst_bufs: information on allocated destination buffers
530 * @sequence: counter for the sequence number for v4l2
531 * @dec_dst_flag: flags for buffers queued in the hardware
532 * @dec_src_buf_size: size of the buffer for source buffers in decoding
533 * @codec_mode: number of codec mode used by MFC hw
534 * @slice_interface: slice interface flag
535 * @loop_filter_mpeg4: loop filter for MPEG4 flag
536 * @display_delay: value of the display delay for H264
537 * @display_delay_enable: display delay for H264 enable flag
538 * @after_packed_pb: flag used to track buffer when stream is in
539 * Packed PB format
f96f3cfa 540 * @sei_fp_parse: enable/disable parsing of frame packing SEI information
af935746
KD
541 * @dpb_count: count of the DPB buffers required by MFC hw
542 * @total_dpb_count: count of DPB buffers with additional buffers
543 * requested by the application
8f532a7f
AK
544 * @ctx: context buffer information
545 * @dsc: descriptor buffer information
546 * @shm: shared memory buffer information
f96f3cfa 547 * @mv_count: number of MV buffers allocated for decoding
af935746
KD
548 * @enc_params: encoding parameters for MFC
549 * @enc_dst_buf_size: size of the buffers for encoder output
f96f3cfa
JP
550 * @luma_dpb_size: dpb buffer size for luma
551 * @chroma_dpb_size: dpb buffer size for chroma
552 * @me_buffer_size: size of the motion estimation buffer
553 * @tmv_buffer_size: size of temporal predictor motion vector buffer
af935746
KD
554 * @frame_type: used to force the type of the next encoded frame
555 * @ref_queue: list of the reference buffers for encoding
556 * @ref_queue_cnt: number of the buffers in the reference list
557 * @c_ops: ops for encoding
558 * @ctrls: array of controls, used when adding controls to the
559 * v4l2 control framework
560 * @ctrl_handler: handler for v4l2 framework
561 */
562struct s5p_mfc_ctx {
563 struct s5p_mfc_dev *dev;
564 struct v4l2_fh fh;
565
566 int num;
567
568 int int_cond;
569 int int_type;
570 unsigned int int_err;
571 wait_queue_head_t queue;
572
573 struct s5p_mfc_fmt *src_fmt;
574 struct s5p_mfc_fmt *dst_fmt;
575
576 struct vb2_queue vq_src;
577 struct vb2_queue vq_dst;
578
579 struct list_head src_queue;
580 struct list_head dst_queue;
581
582 unsigned int src_queue_cnt;
583 unsigned int dst_queue_cnt;
584
585 enum s5p_mfc_inst_type type;
586 enum s5p_mfc_inst_state state;
587 int inst_no;
588
589 /* Image parameters */
590 int img_width;
591 int img_height;
592 int buf_width;
593 int buf_height;
594
595 int luma_size;
596 int chroma_size;
597 int mv_size;
598
599 unsigned long consumed_stream;
600
601 unsigned int dpb_flush_flag;
f96f3cfa 602 unsigned int head_processed;
af935746 603
317b4ca4
KD
604 struct s5p_mfc_priv_buf bank1;
605 struct s5p_mfc_priv_buf bank2;
af935746
KD
606
607 enum s5p_mfc_queue_state capture_state;
608 enum s5p_mfc_queue_state output_state;
609
610 struct s5p_mfc_buf src_bufs[MFC_MAX_BUFFERS];
611 int src_bufs_cnt;
612 struct s5p_mfc_buf dst_bufs[MFC_MAX_BUFFERS];
613 int dst_bufs_cnt;
614
615 unsigned int sequence;
616 unsigned long dec_dst_flag;
617 size_t dec_src_buf_size;
618
619 /* Control values */
620 int codec_mode;
621 int slice_interface;
622 int loop_filter_mpeg4;
623 int display_delay;
624 int display_delay_enable;
625 int after_packed_pb;
f96f3cfa 626 int sei_fp_parse;
af935746 627
e9d98ddc 628 int pb_count;
af935746 629 int total_dpb_count;
f96f3cfa 630 int mv_count;
af935746 631 /* Buffers */
8f532a7f
AK
632 struct s5p_mfc_priv_buf ctx;
633 struct s5p_mfc_priv_buf dsc;
634 struct s5p_mfc_priv_buf shm;
af935746
KD
635
636 struct s5p_mfc_enc_params enc_params;
637
638 size_t enc_dst_buf_size;
f96f3cfa
JP
639 size_t luma_dpb_size;
640 size_t chroma_dpb_size;
641 size_t me_buffer_size;
642 size_t tmv_buffer_size;
af935746
KD
643
644 enum v4l2_mpeg_mfc51_video_force_frame_type force_frame_type;
645
646 struct list_head ref_queue;
647 unsigned int ref_queue_cnt;
648
f96f3cfa
JP
649 enum v4l2_mpeg_video_multi_slice_mode slice_mode;
650 union {
651 unsigned int mb;
652 unsigned int bits;
653 } slice_size;
654
4e9691aa 655 const struct s5p_mfc_codec_ops *c_ops;
af935746
KD
656
657 struct v4l2_ctrl *ctrls[MFC_MAX_CTRLS];
658 struct v4l2_ctrl_handler ctrl_handler;
f96f3cfa
JP
659 unsigned int frame_tag;
660 size_t scratch_buf_size;
af935746
KD
661};
662
663/*
664 * struct s5p_mfc_fmt - structure used to store information about pixelformats
665 * used by the MFC
666 */
667struct s5p_mfc_fmt {
668 char *name;
669 u32 fourcc;
670 u32 codec_mode;
671 enum s5p_mfc_fmt_type type;
672 u32 num_planes;
9aa5f008 673 u32 versions;
af935746
KD
674};
675
676/**
677 * struct mfc_control - structure used to store information about MFC controls
678 * it is used to initialize the control framework.
679 */
680struct mfc_control {
681 __u32 id;
682 enum v4l2_ctrl_type type;
683 __u8 name[32]; /* Whatever */
684 __s32 minimum; /* Note signedness */
685 __s32 maximum;
686 __s32 step;
687 __u32 menu_skip_mask;
688 __s32 default_value;
689 __u32 flags;
690 __u32 reserved[2];
691 __u8 is_volatile;
692};
693
43a1ea1f
AK
694/* Macro for making hardware specific calls */
695#define s5p_mfc_hw_call(f, op, args...) \
fdd1d4b0 696 ((f && f->op) ? f->op(args) : (typeof(f->op(args)))(-ENODEV))
e2c3be2a 697
af935746
KD
698#define fh_to_ctx(__fh) container_of(__fh, struct s5p_mfc_ctx, fh)
699#define ctrl_to_ctx(__ctrl) \
700 container_of((__ctrl)->handler, struct s5p_mfc_ctx, ctrl_handler)
701
7fb89eca
AH
702void clear_work_bit(struct s5p_mfc_ctx *ctx);
703void set_work_bit(struct s5p_mfc_ctx *ctx);
704void clear_work_bit_irqsave(struct s5p_mfc_ctx *ctx);
705void set_work_bit_irqsave(struct s5p_mfc_ctx *ctx);
05d1d0f0 706int s5p_mfc_get_new_ctx(struct s5p_mfc_dev *dev);
62bbd72b 707void s5p_mfc_cleanup_queue(struct list_head *lh, struct vb2_queue *vq);
7fb89eca 708
f96f3cfa
JP
709#define HAS_PORTNUM(dev) (dev ? (dev->variant ? \
710 (dev->variant->port_num ? 1 : 0) : 0) : 0)
711#define IS_TWOPORT(dev) (dev->variant->port_num == 2 ? 1 : 0)
722b979e 712#define IS_MFCV6_PLUS(dev) (dev->variant->version >= 0x60 ? 1 : 0)
109b794c 713#define IS_MFCV7_PLUS(dev) (dev->variant->version >= 0x70 ? 1 : 0)
e2b9deb2 714#define IS_MFCV8(dev) (dev->variant->version >= 0x80 ? 1 : 0)
f96f3cfa 715
9aa5f008
KD
716#define MFC_V5_BIT BIT(0)
717#define MFC_V6_BIT BIT(1)
718#define MFC_V7_BIT BIT(2)
e2b9deb2 719#define MFC_V8_BIT BIT(3)
9aa5f008
KD
720
721
af935746 722#endif /* S5P_MFC_COMMON_H_ */