]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/media/rc/nuvoton-cir.c
[media] lirc: fix dead lock between open and wakeup_filter
[mirror_ubuntu-jammy-kernel.git] / drivers / media / rc / nuvoton-cir.c
CommitLineData
6d2f5c27
JW
1/*
2 * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
3 *
4 * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
5 * Copyright (C) 2009 Nuvoton PS Team
6 *
7 * Special thanks to Nuvoton for providing hardware, spec sheets and
8 * sample code upon which portions of this driver are based. Indirect
9 * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
10 * modeled after.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of the
15 * License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
6d2f5c27
JW
21 */
22
563cd5ce
JP
23#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
6d2f5c27
JW
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pnp.h>
28#include <linux/io.h>
29#include <linux/interrupt.h>
30#include <linux/sched.h>
31#include <linux/slab.h>
6bda9644 32#include <media/rc-core.h>
6d2f5c27
JW
33#include <linux/pci_ids.h>
34
35#include "nuvoton-cir.h"
36
449c1fcd
HK
37static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt);
38
b5cf725c
HK
39static const struct nvt_chip nvt_chips[] = {
40 { "w83667hg", NVT_W83667HG },
41 { "NCT6775F", NVT_6775F },
42 { "NCT6776F", NVT_6776F },
d0b528d5 43 { "NCT6779D", NVT_6779D },
b5cf725c
HK
44};
45
b24cccca
HK
46static inline struct device *nvt_get_dev(const struct nvt_dev *nvt)
47{
48 return nvt->rdev->dev.parent;
49}
50
b5cf725c
HK
51static inline bool is_w83667hg(struct nvt_dev *nvt)
52{
53 return nvt->chip_ver == NVT_W83667HG;
54}
55
6d2f5c27
JW
56/* write val to config reg */
57static inline void nvt_cr_write(struct nvt_dev *nvt, u8 val, u8 reg)
58{
59 outb(reg, nvt->cr_efir);
60 outb(val, nvt->cr_efdr);
61}
62
63/* read val from config reg */
64static inline u8 nvt_cr_read(struct nvt_dev *nvt, u8 reg)
65{
66 outb(reg, nvt->cr_efir);
67 return inb(nvt->cr_efdr);
68}
69
70/* update config register bit without changing other bits */
71static inline void nvt_set_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
72{
73 u8 tmp = nvt_cr_read(nvt, reg) | val;
74 nvt_cr_write(nvt, tmp, reg);
75}
76
77/* clear config register bit without changing other bits */
78static inline void nvt_clear_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
79{
80 u8 tmp = nvt_cr_read(nvt, reg) & ~val;
81 nvt_cr_write(nvt, tmp, reg);
82}
83
84/* enter extended function mode */
3def9ad6 85static inline int nvt_efm_enable(struct nvt_dev *nvt)
6d2f5c27 86{
3def9ad6
HK
87 if (!request_muxed_region(nvt->cr_efir, 2, NVT_DRIVER_NAME))
88 return -EBUSY;
89
6d2f5c27
JW
90 /* Enabling Extended Function Mode explicitly requires writing 2x */
91 outb(EFER_EFM_ENABLE, nvt->cr_efir);
92 outb(EFER_EFM_ENABLE, nvt->cr_efir);
3def9ad6
HK
93
94 return 0;
6d2f5c27
JW
95}
96
97/* exit extended function mode */
98static inline void nvt_efm_disable(struct nvt_dev *nvt)
99{
100 outb(EFER_EFM_DISABLE, nvt->cr_efir);
3def9ad6
HK
101
102 release_region(nvt->cr_efir, 2);
6d2f5c27
JW
103}
104
105/*
106 * When you want to address a specific logical device, write its logical
107 * device number to CR_LOGICAL_DEV_SEL, then enable/disable by writing
108 * 0x1/0x0 respectively to CR_LOGICAL_DEV_EN.
109 */
110static inline void nvt_select_logical_dev(struct nvt_dev *nvt, u8 ldev)
111{
7a89836e 112 nvt_cr_write(nvt, ldev, CR_LOGICAL_DEV_SEL);
6d2f5c27
JW
113}
114
0890655c
HK
115/* select and enable logical device with setting EFM mode*/
116static inline void nvt_enable_logical_dev(struct nvt_dev *nvt, u8 ldev)
117{
118 nvt_efm_enable(nvt);
119 nvt_select_logical_dev(nvt, ldev);
120 nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
121 nvt_efm_disable(nvt);
122}
123
a17ede9a
HK
124/* select and disable logical device with setting EFM mode*/
125static inline void nvt_disable_logical_dev(struct nvt_dev *nvt, u8 ldev)
126{
127 nvt_efm_enable(nvt);
128 nvt_select_logical_dev(nvt, ldev);
129 nvt_cr_write(nvt, LOGICAL_DEV_DISABLE, CR_LOGICAL_DEV_EN);
130 nvt_efm_disable(nvt);
131}
132
6d2f5c27
JW
133/* write val to cir config register */
134static inline void nvt_cir_reg_write(struct nvt_dev *nvt, u8 val, u8 offset)
135{
136 outb(val, nvt->cir_addr + offset);
137}
138
139/* read val from cir config register */
140static u8 nvt_cir_reg_read(struct nvt_dev *nvt, u8 offset)
141{
7ac7b023 142 return inb(nvt->cir_addr + offset);
6d2f5c27
JW
143}
144
145/* write val to cir wake register */
146static inline void nvt_cir_wake_reg_write(struct nvt_dev *nvt,
147 u8 val, u8 offset)
148{
149 outb(val, nvt->cir_wake_addr + offset);
150}
151
152/* read val from cir wake config register */
153static u8 nvt_cir_wake_reg_read(struct nvt_dev *nvt, u8 offset)
154{
7ac7b023 155 return inb(nvt->cir_wake_addr + offset);
6d2f5c27
JW
156}
157
fb16aaf5
HK
158/* don't override io address if one is set already */
159static void nvt_set_ioaddr(struct nvt_dev *nvt, unsigned long *ioaddr)
160{
161 unsigned long old_addr;
162
163 old_addr = nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8;
164 old_addr |= nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO);
165
166 if (old_addr)
167 *ioaddr = old_addr;
168 else {
169 nvt_cr_write(nvt, *ioaddr >> 8, CR_CIR_BASE_ADDR_HI);
170 nvt_cr_write(nvt, *ioaddr & 0xff, CR_CIR_BASE_ADDR_LO);
171 }
172}
173
97c12974
AS
174static void nvt_write_wakeup_codes(struct rc_dev *dev,
175 const u8 *wbuf, int count)
176{
177 u8 tolerance, config;
178 struct nvt_dev *nvt = dev->priv;
179 int i;
180
181 /* hardcode the tolerance to 10% */
182 tolerance = DIV_ROUND_UP(count, 10);
183
184 spin_lock(&nvt->lock);
185
186 nvt_clear_cir_wake_fifo(nvt);
187 nvt_cir_wake_reg_write(nvt, count, CIR_WAKE_FIFO_CMP_DEEP);
188 nvt_cir_wake_reg_write(nvt, tolerance, CIR_WAKE_FIFO_CMP_TOL);
189
190 config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
191
192 /* enable writes to wake fifo */
193 nvt_cir_wake_reg_write(nvt, config | CIR_WAKE_IRCON_MODE1,
194 CIR_WAKE_IRCON);
195
196 if (count)
197 pr_info("Wake samples (%d) =", count);
198 else
199 pr_info("Wake sample fifo cleared");
200
201 for (i = 0; i < count; i++)
202 nvt_cir_wake_reg_write(nvt, wbuf[i], CIR_WAKE_WR_FIFO_DATA);
203
204 nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
205
206 spin_unlock(&nvt->lock);
207}
208
02212001
HK
209static ssize_t wakeup_data_show(struct device *dev,
210 struct device_attribute *attr,
211 char *buf)
449c1fcd 212{
449c1fcd
HK
213 struct rc_dev *rc_dev = to_rc_dev(dev);
214 struct nvt_dev *nvt = rc_dev->priv;
02212001 215 int fifo_len, duration;
449c1fcd 216 unsigned long flags;
02212001 217 ssize_t buf_len = 0;
449c1fcd
HK
218 int i;
219
73d4576d 220 spin_lock_irqsave(&nvt->lock, flags);
449c1fcd
HK
221
222 fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
02212001 223 fifo_len = min(fifo_len, WAKEUP_MAX_SIZE);
449c1fcd
HK
224
225 /* go to first element to be read */
02212001 226 while (nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX))
449c1fcd
HK
227 nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
228
02212001
HK
229 for (i = 0; i < fifo_len; i++) {
230 duration = nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
231 duration = (duration & BUF_LEN_MASK) * SAMPLE_PERIOD;
232 buf_len += snprintf(buf + buf_len, PAGE_SIZE - buf_len,
233 "%d ", duration);
234 }
235 buf_len += snprintf(buf + buf_len, PAGE_SIZE - buf_len, "\n");
449c1fcd 236
73d4576d 237 spin_unlock_irqrestore(&nvt->lock, flags);
449c1fcd 238
02212001 239 return buf_len;
449c1fcd
HK
240}
241
02212001
HK
242static ssize_t wakeup_data_store(struct device *dev,
243 struct device_attribute *attr,
244 const char *buf, size_t len)
449c1fcd 245{
449c1fcd 246 struct rc_dev *rc_dev = to_rc_dev(dev);
97c12974 247 u8 wake_buf[WAKEUP_MAX_SIZE];
02212001
HK
248 char **argv;
249 int i, count;
250 unsigned int val;
251 ssize_t ret;
252
253 argv = argv_split(GFP_KERNEL, buf, &count);
254 if (!argv)
255 return -ENOMEM;
256 if (!count || count > WAKEUP_MAX_SIZE) {
257 ret = -EINVAL;
258 goto out;
259 }
449c1fcd 260
02212001
HK
261 for (i = 0; i < count; i++) {
262 ret = kstrtouint(argv[i], 10, &val);
263 if (ret)
264 goto out;
265 val = DIV_ROUND_CLOSEST(val, SAMPLE_PERIOD);
266 if (!val || val > 0x7f) {
267 ret = -EINVAL;
268 goto out;
269 }
270 wake_buf[i] = val;
271 /* sequence must start with a pulse */
272 if (i % 2 == 0)
273 wake_buf[i] |= BUF_PULSE_BIT;
274 }
449c1fcd 275
97c12974 276 nvt_write_wakeup_codes(rc_dev, wake_buf, count);
449c1fcd 277
02212001
HK
278 ret = len;
279out:
280 argv_free(argv);
281 return ret;
449c1fcd 282}
02212001 283static DEVICE_ATTR_RW(wakeup_data);
449c1fcd 284
6d2f5c27
JW
285/* dump current cir register contents */
286static void cir_dump_regs(struct nvt_dev *nvt)
287{
288 nvt_efm_enable(nvt);
289 nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
290
563cd5ce
JP
291 pr_info("%s: Dump CIR logical device registers:\n", NVT_DRIVER_NAME);
292 pr_info(" * CR CIR ACTIVE : 0x%x\n",
293 nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
294 pr_info(" * CR CIR BASE ADDR: 0x%x\n",
295 (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
6d2f5c27 296 nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
563cd5ce
JP
297 pr_info(" * CR CIR IRQ NUM: 0x%x\n",
298 nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
6d2f5c27
JW
299
300 nvt_efm_disable(nvt);
301
563cd5ce
JP
302 pr_info("%s: Dump CIR registers:\n", NVT_DRIVER_NAME);
303 pr_info(" * IRCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRCON));
304 pr_info(" * IRSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRSTS));
305 pr_info(" * IREN: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IREN));
306 pr_info(" * RXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_RXFCONT));
307 pr_info(" * CP: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CP));
308 pr_info(" * CC: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CC));
309 pr_info(" * SLCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCH));
310 pr_info(" * SLCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCL));
311 pr_info(" * FIFOCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FIFOCON));
312 pr_info(" * IRFIFOSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFIFOSTS));
313 pr_info(" * SRXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SRXFIFO));
314 pr_info(" * TXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_TXFCONT));
315 pr_info(" * STXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_STXFIFO));
316 pr_info(" * FCCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCH));
317 pr_info(" * FCCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCL));
318 pr_info(" * IRFSM: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFSM));
6d2f5c27
JW
319}
320
321/* dump current cir wake register contents */
322static void cir_wake_dump_regs(struct nvt_dev *nvt)
323{
324 u8 i, fifo_len;
325
326 nvt_efm_enable(nvt);
327 nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
328
563cd5ce
JP
329 pr_info("%s: Dump CIR WAKE logical device registers:\n",
330 NVT_DRIVER_NAME);
331 pr_info(" * CR CIR WAKE ACTIVE : 0x%x\n",
332 nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
333 pr_info(" * CR CIR WAKE BASE ADDR: 0x%x\n",
334 (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
4e6e29ad 335 nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
563cd5ce
JP
336 pr_info(" * CR CIR WAKE IRQ NUM: 0x%x\n",
337 nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
6d2f5c27
JW
338
339 nvt_efm_disable(nvt);
340
563cd5ce
JP
341 pr_info("%s: Dump CIR WAKE registers\n", NVT_DRIVER_NAME);
342 pr_info(" * IRCON: 0x%x\n",
343 nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON));
344 pr_info(" * IRSTS: 0x%x\n",
345 nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRSTS));
346 pr_info(" * IREN: 0x%x\n",
347 nvt_cir_wake_reg_read(nvt, CIR_WAKE_IREN));
348 pr_info(" * FIFO CMP DEEP: 0x%x\n",
349 nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_DEEP));
350 pr_info(" * FIFO CMP TOL: 0x%x\n",
351 nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_TOL));
352 pr_info(" * FIFO COUNT: 0x%x\n",
353 nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT));
354 pr_info(" * SLCH: 0x%x\n",
355 nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCH));
356 pr_info(" * SLCL: 0x%x\n",
357 nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCL));
358 pr_info(" * FIFOCON: 0x%x\n",
359 nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON));
360 pr_info(" * SRXFSTS: 0x%x\n",
361 nvt_cir_wake_reg_read(nvt, CIR_WAKE_SRXFSTS));
362 pr_info(" * SAMPLE RX FIFO: 0x%x\n",
363 nvt_cir_wake_reg_read(nvt, CIR_WAKE_SAMPLE_RX_FIFO));
364 pr_info(" * WR FIFO DATA: 0x%x\n",
365 nvt_cir_wake_reg_read(nvt, CIR_WAKE_WR_FIFO_DATA));
366 pr_info(" * RD FIFO ONLY: 0x%x\n",
367 nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
368 pr_info(" * RD FIFO ONLY IDX: 0x%x\n",
369 nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX));
370 pr_info(" * FIFO IGNORE: 0x%x\n",
371 nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_IGNORE));
372 pr_info(" * IRFSM: 0x%x\n",
373 nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRFSM));
6d2f5c27
JW
374
375 fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
563cd5ce
JP
376 pr_info("%s: Dump CIR WAKE FIFO (len %d)\n", NVT_DRIVER_NAME, fifo_len);
377 pr_info("* Contents =");
6d2f5c27 378 for (i = 0; i < fifo_len; i++)
563cd5ce
JP
379 pr_cont(" %02x",
380 nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
381 pr_cont("\n");
6d2f5c27
JW
382}
383
b5cf725c
HK
384static inline const char *nvt_find_chip(struct nvt_dev *nvt, int id)
385{
386 int i;
387
388 for (i = 0; i < ARRAY_SIZE(nvt_chips); i++)
389 if ((id & SIO_ID_MASK) == nvt_chips[i].chip_ver) {
390 nvt->chip_ver = nvt_chips[i].chip_ver;
391 return nvt_chips[i].name;
392 }
393
394 return NULL;
395}
396
397
6d2f5c27 398/* detect hardware features */
3f1321cb 399static int nvt_hw_detect(struct nvt_dev *nvt)
6d2f5c27 400{
b24cccca 401 struct device *dev = nvt_get_dev(nvt);
b5cf725c
HK
402 const char *chip_name;
403 int chip_id;
6d2f5c27
JW
404
405 nvt_efm_enable(nvt);
406
407 /* Check if we're wired for the alternate EFER setup */
b5cf725c
HK
408 nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
409 if (nvt->chip_major == 0xff) {
5cac1f67 410 nvt_efm_disable(nvt);
6d2f5c27
JW
411 nvt->cr_efir = CR_EFIR2;
412 nvt->cr_efdr = CR_EFDR2;
413 nvt_efm_enable(nvt);
b5cf725c 414 nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
6d2f5c27 415 }
b5cf725c
HK
416 nvt->chip_minor = nvt_cr_read(nvt, CR_CHIP_ID_LO);
417
3f1321cb
HK
418 nvt_efm_disable(nvt);
419
b5cf725c 420 chip_id = nvt->chip_major << 8 | nvt->chip_minor;
3f1321cb 421 if (chip_id == NVT_INVALID) {
b24cccca 422 dev_err(dev, "No device found on either EFM port\n");
3f1321cb
HK
423 return -ENODEV;
424 }
425
b5cf725c 426 chip_name = nvt_find_chip(nvt, chip_id);
6d2f5c27 427
362d3a3a 428 /* warn, but still let the driver load, if we don't know this chip */
b5cf725c 429 if (!chip_name)
b24cccca 430 dev_warn(dev,
211477fe
HK
431 "unknown chip, id: 0x%02x 0x%02x, it may not work...",
432 nvt->chip_major, nvt->chip_minor);
362d3a3a 433 else
b24cccca 434 dev_info(dev, "found %s or compatible: chip id: 0x%02x 0x%02x",
af082334 435 chip_name, nvt->chip_major, nvt->chip_minor);
362d3a3a 436
3f1321cb 437 return 0;
6d2f5c27
JW
438}
439
440static void nvt_cir_ldev_init(struct nvt_dev *nvt)
441{
39381d4f
JW
442 u8 val, psreg, psmask, psval;
443
b5cf725c 444 if (is_w83667hg(nvt)) {
39381d4f
JW
445 psreg = CR_MULTIFUNC_PIN_SEL;
446 psmask = MULTIFUNC_PIN_SEL_MASK;
447 psval = MULTIFUNC_ENABLE_CIR | MULTIFUNC_ENABLE_CIRWB;
448 } else {
449 psreg = CR_OUTPUT_PIN_SEL;
450 psmask = OUTPUT_PIN_SEL_MASK;
451 psval = OUTPUT_ENABLE_CIR | OUTPUT_ENABLE_CIRWB;
452 }
6d2f5c27 453
39381d4f
JW
454 /* output pin selection: enable CIR, with WB sensor enabled */
455 val = nvt_cr_read(nvt, psreg);
456 val &= psmask;
457 val |= psval;
458 nvt_cr_write(nvt, val, psreg);
6d2f5c27 459
ccca00d6 460 /* Select CIR logical device */
6d2f5c27 461 nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
6d2f5c27 462
fb16aaf5 463 nvt_set_ioaddr(nvt, &nvt->cir_addr);
6d2f5c27
JW
464
465 nvt_cr_write(nvt, nvt->cir_irq, CR_CIR_IRQ_RSRC);
466
467 nvt_dbg("CIR initialized, base io port address: 0x%lx, irq: %d",
468 nvt->cir_addr, nvt->cir_irq);
469}
470
471static void nvt_cir_wake_ldev_init(struct nvt_dev *nvt)
472{
ccca00d6 473 /* Select ACPI logical device and anable it */
6d2f5c27
JW
474 nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
475 nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
476
477 /* Enable CIR Wake via PSOUT# (Pin60) */
478 nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
479
6d2f5c27
JW
480 /* enable pme interrupt of cir wakeup event */
481 nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
482
ccca00d6 483 /* Select CIR Wake logical device */
6d2f5c27 484 nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
6d2f5c27 485
fb16aaf5 486 nvt_set_ioaddr(nvt, &nvt->cir_wake_addr);
6d2f5c27 487
cb48b369
HK
488 nvt_dbg("CIR Wake initialized, base io port address: 0x%lx",
489 nvt->cir_wake_addr);
6d2f5c27
JW
490}
491
492/* clear out the hardware's cir rx fifo */
493static void nvt_clear_cir_fifo(struct nvt_dev *nvt)
494{
7ac7b023 495 u8 val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
6d2f5c27
JW
496 nvt_cir_reg_write(nvt, val | CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
497}
498
499/* clear out the hardware's cir wake rx fifo */
500static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt)
501{
e1a7d981
HK
502 u8 val, config;
503
504 config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
505
506 /* clearing wake fifo works in learning mode only */
507 nvt_cir_wake_reg_write(nvt, config & ~CIR_WAKE_IRCON_MODE0,
508 CIR_WAKE_IRCON);
6d2f5c27
JW
509
510 val = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON);
511 nvt_cir_wake_reg_write(nvt, val | CIR_WAKE_FIFOCON_RXFIFOCLR,
512 CIR_WAKE_FIFOCON);
e1a7d981
HK
513
514 nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
6d2f5c27
JW
515}
516
517/* clear out the hardware's cir tx fifo */
518static void nvt_clear_tx_fifo(struct nvt_dev *nvt)
519{
520 u8 val;
521
522 val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
523 nvt_cir_reg_write(nvt, val | CIR_FIFOCON_TXFIFOCLR, CIR_FIFOCON);
524}
525
fbdc781c
JW
526/* enable RX Trigger Level Reach and Packet End interrupts */
527static void nvt_set_cir_iren(struct nvt_dev *nvt)
528{
529 u8 iren;
530
398d9da8 531 iren = CIR_IREN_RTR | CIR_IREN_PE | CIR_IREN_RFO;
fbdc781c
JW
532 nvt_cir_reg_write(nvt, iren, CIR_IREN);
533}
534
6d2f5c27
JW
535static void nvt_cir_regs_init(struct nvt_dev *nvt)
536{
537 /* set sample limit count (PE interrupt raised when reached) */
538 nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT >> 8, CIR_SLCH);
539 nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT & 0xff, CIR_SLCL);
540
541 /* set fifo irq trigger levels */
542 nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV |
543 CIR_FIFOCON_RX_TRIGGER_LEV, CIR_FIFOCON);
544
545 /*
546 * Enable TX and RX, specify carrier on = low, off = high, and set
547 * sample period (currently 50us)
548 */
4e6e29ad
JW
549 nvt_cir_reg_write(nvt,
550 CIR_IRCON_TXEN | CIR_IRCON_RXEN |
551 CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
552 CIR_IRCON);
6d2f5c27
JW
553
554 /* clear hardware rx and tx fifos */
555 nvt_clear_cir_fifo(nvt);
556 nvt_clear_tx_fifo(nvt);
557
558 /* clear any and all stray interrupts */
559 nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
560
fbdc781c
JW
561 /* and finally, enable interrupts */
562 nvt_set_cir_iren(nvt);
ccca00d6
HK
563
564 /* enable the CIR logical device */
565 nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
6d2f5c27
JW
566}
567
568static void nvt_cir_wake_regs_init(struct nvt_dev *nvt)
569{
6d2f5c27 570 /*
594ccee6
HK
571 * Disable RX, set specific carrier on = low, off = high,
572 * and sample period (currently 50us)
6d2f5c27 573 */
594ccee6 574 nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 |
6d2f5c27
JW
575 CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
576 CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
577 CIR_WAKE_IRCON);
578
6d2f5c27
JW
579 /* clear any and all stray interrupts */
580 nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
ccca00d6
HK
581
582 /* enable the CIR WAKE logical device */
583 nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
6d2f5c27
JW
584}
585
586static void nvt_enable_wake(struct nvt_dev *nvt)
587{
b883af30
HK
588 unsigned long flags;
589
6d2f5c27
JW
590 nvt_efm_enable(nvt);
591
592 nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
593 nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
6d2f5c27
JW
594 nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
595
596 nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
597 nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
598
599 nvt_efm_disable(nvt);
600
73d4576d 601 spin_lock_irqsave(&nvt->lock, flags);
b883af30 602
6d2f5c27
JW
603 nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 | CIR_WAKE_IRCON_RXEN |
604 CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
4e6e29ad
JW
605 CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
606 CIR_WAKE_IRCON);
6d2f5c27
JW
607 nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
608 nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IREN);
b883af30 609
73d4576d 610 spin_unlock_irqrestore(&nvt->lock, flags);
6d2f5c27
JW
611}
612
230dc94a 613#if 0 /* Currently unused */
73d4576d 614/* rx carrier detect only works in learning mode, must be called w/lock */
6d2f5c27
JW
615static u32 nvt_rx_carrier_detect(struct nvt_dev *nvt)
616{
617 u32 count, carrier, duration = 0;
618 int i;
619
620 count = nvt_cir_reg_read(nvt, CIR_FCCL) |
621 nvt_cir_reg_read(nvt, CIR_FCCH) << 8;
622
623 for (i = 0; i < nvt->pkts; i++) {
624 if (nvt->buf[i] & BUF_PULSE_BIT)
625 duration += nvt->buf[i] & BUF_LEN_MASK;
626 }
627
628 duration *= SAMPLE_PERIOD;
629
630 if (!count || !duration) {
b24cccca 631 dev_notice(nvt_get_dev(nvt),
211477fe
HK
632 "Unable to determine carrier! (c:%u, d:%u)",
633 count, duration);
6d2f5c27
JW
634 return 0;
635 }
636
b4608fae 637 carrier = MS_TO_NS(count) / duration;
6d2f5c27
JW
638
639 if ((carrier > MAX_CARRIER) || (carrier < MIN_CARRIER))
640 nvt_dbg("WTF? Carrier frequency out of range!");
641
642 nvt_dbg("Carrier frequency: %u (count %u, duration %u)",
643 carrier, count, duration);
644
645 return carrier;
646}
230dc94a 647#endif
6d2f5c27
JW
648/*
649 * set carrier frequency
650 *
651 * set carrier on 2 registers: CP & CC
652 * always set CP as 0x81
653 * set CC by SPEC, CC = 3MHz/carrier - 1
654 */
d8b4b582 655static int nvt_set_tx_carrier(struct rc_dev *dev, u32 carrier)
6d2f5c27 656{
d8b4b582 657 struct nvt_dev *nvt = dev->priv;
6d2f5c27
JW
658 u16 val;
659
48cafec9
DC
660 if (carrier == 0)
661 return -EINVAL;
662
6d2f5c27
JW
663 nvt_cir_reg_write(nvt, 1, CIR_CP);
664 val = 3000000 / (carrier) - 1;
665 nvt_cir_reg_write(nvt, val & 0xff, CIR_CC);
666
667 nvt_dbg("cp: 0x%x cc: 0x%x\n",
668 nvt_cir_reg_read(nvt, CIR_CP), nvt_cir_reg_read(nvt, CIR_CC));
669
670 return 0;
671}
672
97c12974
AS
673static int nvt_ir_raw_set_wakeup_filter(struct rc_dev *dev,
674 struct rc_scancode_filter *sc_filter)
675{
676 u8 buf_val;
677 int i, ret, count;
678 unsigned int val;
679 struct ir_raw_event *raw;
680 u8 wake_buf[WAKEUP_MAX_SIZE];
681 bool complete;
682
683 /* Require mask to be set */
684 if (!sc_filter->mask)
685 return 0;
686
687 raw = kmalloc_array(WAKEUP_MAX_SIZE, sizeof(*raw), GFP_KERNEL);
688 if (!raw)
689 return -ENOMEM;
690
691 ret = ir_raw_encode_scancode(dev->wakeup_protocol, sc_filter->data,
692 raw, WAKEUP_MAX_SIZE);
693 complete = (ret != -ENOBUFS);
694 if (!complete)
695 ret = WAKEUP_MAX_SIZE;
696 else if (ret < 0)
697 goto out_raw;
698
699 /* Inspect the ir samples */
700 for (i = 0, count = 0; i < ret && count < WAKEUP_MAX_SIZE; ++i) {
701 /* NS to US */
702 val = DIV_ROUND_UP(raw[i].duration, 1000L) / SAMPLE_PERIOD;
703
704 /* Split too large values into several smaller ones */
705 while (val > 0 && count < WAKEUP_MAX_SIZE) {
706 /* Skip last value for better comparison tolerance */
707 if (complete && i == ret - 1 && val < BUF_LEN_MASK)
708 break;
709
710 /* Clamp values to BUF_LEN_MASK at most */
711 buf_val = (val > BUF_LEN_MASK) ? BUF_LEN_MASK : val;
712
713 wake_buf[count] = buf_val;
714 val -= buf_val;
715 if ((raw[i]).pulse)
716 wake_buf[count] |= BUF_PULSE_BIT;
717 count++;
718 }
719 }
720
721 nvt_write_wakeup_codes(dev, wake_buf, count);
722 ret = 0;
723out_raw:
724 kfree(raw);
725
726 return ret;
727}
728
6d2f5c27
JW
729/*
730 * nvt_tx_ir
731 *
732 * 1) clean TX fifo first (handled by AP)
733 * 2) copy data from user space
734 * 3) disable RX interrupts, enable TX interrupts: TTR & TFU
735 * 4) send 9 packets to TX FIFO to open TTR
736 * in interrupt_handler:
737 * 5) send all data out
738 * go back to write():
739 * 6) disable TX interrupts, re-enable RX interupts
740 *
741 * The key problem of this function is user space data may larger than
742 * driver's data buf length. So nvt_tx_ir() will only copy TX_BUF_LEN data to
743 * buf, and keep current copied data buf num in cur_buf_num. But driver's buf
744 * number may larger than TXFCONT (0xff). So in interrupt_handler, it has to
745 * set TXFCONT as 0xff, until buf_count less than 0xff.
746 */
5588dc2b 747static int nvt_tx_ir(struct rc_dev *dev, unsigned *txbuf, unsigned n)
6d2f5c27 748{
d8b4b582 749 struct nvt_dev *nvt = dev->priv;
6d2f5c27 750 unsigned long flags;
6d2f5c27
JW
751 unsigned int i;
752 u8 iren;
753 int ret;
754
73d4576d 755 spin_lock_irqsave(&nvt->lock, flags);
6d2f5c27 756
5588dc2b
DH
757 ret = min((unsigned)(TX_BUF_LEN / sizeof(unsigned)), n);
758 nvt->tx.buf_count = (ret * sizeof(unsigned));
6d2f5c27
JW
759
760 memcpy(nvt->tx.buf, txbuf, nvt->tx.buf_count);
761
762 nvt->tx.cur_buf_num = 0;
763
764 /* save currently enabled interrupts */
765 iren = nvt_cir_reg_read(nvt, CIR_IREN);
766
767 /* now disable all interrupts, save TFU & TTR */
768 nvt_cir_reg_write(nvt, CIR_IREN_TFU | CIR_IREN_TTR, CIR_IREN);
769
770 nvt->tx.tx_state = ST_TX_REPLY;
771
772 nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV_8 |
773 CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
774
775 /* trigger TTR interrupt by writing out ones, (yes, it's ugly) */
776 for (i = 0; i < 9; i++)
777 nvt_cir_reg_write(nvt, 0x01, CIR_STXFIFO);
778
73d4576d 779 spin_unlock_irqrestore(&nvt->lock, flags);
6d2f5c27
JW
780
781 wait_event(nvt->tx.queue, nvt->tx.tx_state == ST_TX_REQUEST);
782
73d4576d 783 spin_lock_irqsave(&nvt->lock, flags);
6d2f5c27 784 nvt->tx.tx_state = ST_TX_NONE;
73d4576d 785 spin_unlock_irqrestore(&nvt->lock, flags);
6d2f5c27
JW
786
787 /* restore enabled interrupts to prior state */
788 nvt_cir_reg_write(nvt, iren, CIR_IREN);
789
790 return ret;
791}
792
793/* dump contents of the last rx buffer we got from the hw rx fifo */
794static void nvt_dump_rx_buf(struct nvt_dev *nvt)
795{
796 int i;
797
4e6e29ad 798 printk(KERN_DEBUG "%s (len %d): ", __func__, nvt->pkts);
6d2f5c27 799 for (i = 0; (i < nvt->pkts) && (i < RX_BUF_LEN); i++)
4e6e29ad
JW
800 printk(KERN_CONT "0x%02x ", nvt->buf[i]);
801 printk(KERN_CONT "\n");
6d2f5c27
JW
802}
803
804/*
805 * Process raw data in rx driver buffer, store it in raw IR event kfifo,
806 * trigger decode when appropriate.
807 *
808 * We get IR data samples one byte at a time. If the msb is set, its a pulse,
809 * otherwise its a space. The lower 7 bits are the count of SAMPLE_PERIOD
810 * (default 50us) intervals for that pulse/space. A discrete signal is
811 * followed by a series of 0x7f packets, then either 0x7<something> or 0x80
812 * to signal more IR coming (repeats) or end of IR, respectively. We store
813 * sample data in the raw event kfifo until we see 0x7<something> (except f)
814 * or 0x80, at which time, we trigger a decode operation.
815 */
816static void nvt_process_rx_ir_data(struct nvt_dev *nvt)
817{
4651918a 818 DEFINE_IR_RAW_EVENT(rawir);
6d2f5c27
JW
819 u8 sample;
820 int i;
821
822 nvt_dbg_verbose("%s firing", __func__);
823
824 if (debug)
825 nvt_dump_rx_buf(nvt);
826
de4ed0c1 827 nvt_dbg_verbose("Processing buffer of len %d", nvt->pkts);
6d2f5c27 828
de4ed0c1 829 for (i = 0; i < nvt->pkts; i++) {
6d2f5c27
JW
830 sample = nvt->buf[i];
831
832 rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
b4608fae
JW
833 rawir.duration = US_TO_NS((sample & BUF_LEN_MASK)
834 * SAMPLE_PERIOD);
6d2f5c27 835
de4ed0c1
JW
836 nvt_dbg("Storing %s with duration %d",
837 rawir.pulse ? "pulse" : "space", rawir.duration);
4651918a 838
de4ed0c1 839 ir_raw_event_store_with_filter(nvt->rdev, &rawir);
6d2f5c27
JW
840 }
841
de4ed0c1
JW
842 nvt->pkts = 0;
843
a2006ca4 844 nvt_dbg("Calling ir_raw_event_handle\n");
b7582815
JW
845 ir_raw_event_handle(nvt->rdev);
846
6d2f5c27
JW
847 nvt_dbg_verbose("%s done", __func__);
848}
849
fbdc781c
JW
850static void nvt_handle_rx_fifo_overrun(struct nvt_dev *nvt)
851{
b24cccca 852 dev_warn(nvt_get_dev(nvt), "RX FIFO overrun detected, flushing data!");
fbdc781c
JW
853
854 nvt->pkts = 0;
855 nvt_clear_cir_fifo(nvt);
856 ir_raw_event_reset(nvt->rdev);
857}
858
6d2f5c27
JW
859/* copy data from hardware rx fifo into driver buffer */
860static void nvt_get_rx_ir_data(struct nvt_dev *nvt)
861{
6db01688 862 u8 fifocount;
6d2f5c27
JW
863 int i;
864
865 /* Get count of how many bytes to read from RX FIFO */
866 fifocount = nvt_cir_reg_read(nvt, CIR_RXFCONT);
6d2f5c27
JW
867
868 nvt_dbg("attempting to fetch %u bytes from hw rx fifo", fifocount);
869
6d2f5c27 870 /* Read fifocount bytes from CIR Sample RX FIFO register */
6db01688
HK
871 for (i = 0; i < fifocount; i++)
872 nvt->buf[i] = nvt_cir_reg_read(nvt, CIR_SRXFIFO);
6d2f5c27 873
bacf8351 874 nvt->pkts = fifocount;
6d2f5c27
JW
875 nvt_dbg("%s: pkts now %d", __func__, nvt->pkts);
876
877 nvt_process_rx_ir_data(nvt);
6d2f5c27
JW
878}
879
880static void nvt_cir_log_irqs(u8 status, u8 iren)
881{
068fb7dd 882 nvt_dbg("IRQ 0x%02x (IREN 0x%02x) :%s%s%s%s%s%s%s%s%s",
6d2f5c27
JW
883 status, iren,
884 status & CIR_IRSTS_RDR ? " RDR" : "",
885 status & CIR_IRSTS_RTR ? " RTR" : "",
886 status & CIR_IRSTS_PE ? " PE" : "",
887 status & CIR_IRSTS_RFO ? " RFO" : "",
888 status & CIR_IRSTS_TE ? " TE" : "",
889 status & CIR_IRSTS_TTR ? " TTR" : "",
890 status & CIR_IRSTS_TFU ? " TFU" : "",
891 status & CIR_IRSTS_GH ? " GH" : "",
892 status & ~(CIR_IRSTS_RDR | CIR_IRSTS_RTR | CIR_IRSTS_PE |
893 CIR_IRSTS_RFO | CIR_IRSTS_TE | CIR_IRSTS_TTR |
894 CIR_IRSTS_TFU | CIR_IRSTS_GH) ? " ?" : "");
895}
896
897static bool nvt_cir_tx_inactive(struct nvt_dev *nvt)
898{
f7ceec4f 899 return nvt->tx.tx_state == ST_TX_NONE;
6d2f5c27
JW
900}
901
902/* interrupt service routine for incoming and outgoing CIR data */
903static irqreturn_t nvt_cir_isr(int irq, void *data)
904{
905 struct nvt_dev *nvt = data;
e5283f5f 906 u8 status, iren;
6d2f5c27
JW
907
908 nvt_dbg_verbose("%s firing", __func__);
909
c044170f 910 spin_lock(&nvt->lock);
e60c1e87 911
6d2f5c27
JW
912 /*
913 * Get IR Status register contents. Write 1 to ack/clear
914 *
915 * bit: reg name - description
916 * 7: CIR_IRSTS_RDR - RX Data Ready
917 * 6: CIR_IRSTS_RTR - RX FIFO Trigger Level Reach
918 * 5: CIR_IRSTS_PE - Packet End
919 * 4: CIR_IRSTS_RFO - RX FIFO Overrun (RDR will also be set)
920 * 3: CIR_IRSTS_TE - TX FIFO Empty
921 * 2: CIR_IRSTS_TTR - TX FIFO Trigger Level Reach
922 * 1: CIR_IRSTS_TFU - TX FIFO Underrun
923 * 0: CIR_IRSTS_GH - Min Length Detected
924 */
925 status = nvt_cir_reg_read(nvt, CIR_IRSTS);
d42fd297
HK
926 iren = nvt_cir_reg_read(nvt, CIR_IREN);
927
d14f291b
HK
928 /* At least NCT6779D creates a spurious interrupt when the
929 * logical device is being disabled.
930 */
931 if (status == 0xff && iren == 0xff) {
c044170f 932 spin_unlock(&nvt->lock);
d14f291b
HK
933 nvt_dbg_verbose("Spurious interrupt detected");
934 return IRQ_HANDLED;
935 }
936
d42fd297
HK
937 /* IRQ may be shared with CIR WAKE, therefore check for each
938 * status bit whether the related interrupt source is enabled
939 */
940 if (!(status & iren)) {
c044170f 941 spin_unlock(&nvt->lock);
6d2f5c27 942 nvt_dbg_verbose("%s exiting, IRSTS 0x0", __func__);
2bbf9e06 943 return IRQ_NONE;
6d2f5c27
JW
944 }
945
946 /* ack/clear all irq flags we've got */
947 nvt_cir_reg_write(nvt, status, CIR_IRSTS);
948 nvt_cir_reg_write(nvt, 0, CIR_IRSTS);
949
068fb7dd 950 nvt_cir_log_irqs(status, iren);
6d2f5c27 951
398d9da8
HK
952 if (status & CIR_IRSTS_RFO)
953 nvt_handle_rx_fifo_overrun(nvt);
954
228942ef 955 else if (status & (CIR_IRSTS_RTR | CIR_IRSTS_PE)) {
6d2f5c27
JW
956 /* We only do rx if not tx'ing */
957 if (nvt_cir_tx_inactive(nvt))
958 nvt_get_rx_ir_data(nvt);
959 }
960
6d2f5c27
JW
961 if (status & CIR_IRSTS_TE)
962 nvt_clear_tx_fifo(nvt);
963
964 if (status & CIR_IRSTS_TTR) {
965 unsigned int pos, count;
966 u8 tmp;
967
6d2f5c27
JW
968 pos = nvt->tx.cur_buf_num;
969 count = nvt->tx.buf_count;
970
971 /* Write data into the hardware tx fifo while pos < count */
972 if (pos < count) {
973 nvt_cir_reg_write(nvt, nvt->tx.buf[pos], CIR_STXFIFO);
974 nvt->tx.cur_buf_num++;
975 /* Disable TX FIFO Trigger Level Reach (TTR) interrupt */
976 } else {
977 tmp = nvt_cir_reg_read(nvt, CIR_IREN);
978 nvt_cir_reg_write(nvt, tmp & ~CIR_IREN_TTR, CIR_IREN);
979 }
6d2f5c27
JW
980 }
981
982 if (status & CIR_IRSTS_TFU) {
6d2f5c27
JW
983 if (nvt->tx.tx_state == ST_TX_REPLY) {
984 nvt->tx.tx_state = ST_TX_REQUEST;
985 wake_up(&nvt->tx.queue);
986 }
6d2f5c27
JW
987 }
988
c044170f 989 spin_unlock(&nvt->lock);
f7ceec4f 990
6d2f5c27 991 nvt_dbg_verbose("%s done", __func__);
2bbf9e06 992 return IRQ_HANDLED;
6d2f5c27
JW
993}
994
6d2f5c27
JW
995static void nvt_disable_cir(struct nvt_dev *nvt)
996{
137aa361
HK
997 unsigned long flags;
998
73d4576d 999 spin_lock_irqsave(&nvt->lock, flags);
137aa361 1000
6d2f5c27
JW
1001 /* disable CIR interrupts */
1002 nvt_cir_reg_write(nvt, 0, CIR_IREN);
1003
1004 /* clear any and all pending interrupts */
1005 nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
1006
1007 /* clear all function enable flags */
1008 nvt_cir_reg_write(nvt, 0, CIR_IRCON);
1009
1010 /* clear hardware rx and tx fifos */
1011 nvt_clear_cir_fifo(nvt);
1012 nvt_clear_tx_fifo(nvt);
1013
73d4576d 1014 spin_unlock_irqrestore(&nvt->lock, flags);
137aa361 1015
6d2f5c27 1016 /* disable the CIR logical device */
a17ede9a 1017 nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
6d2f5c27
JW
1018}
1019
d8b4b582 1020static int nvt_open(struct rc_dev *dev)
6d2f5c27 1021{
d8b4b582 1022 struct nvt_dev *nvt = dev->priv;
6d2f5c27
JW
1023 unsigned long flags;
1024
73d4576d 1025 spin_lock_irqsave(&nvt->lock, flags);
842096fc
HK
1026
1027 /* set function enable flags */
1028 nvt_cir_reg_write(nvt, CIR_IRCON_TXEN | CIR_IRCON_RXEN |
1029 CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
1030 CIR_IRCON);
1031
1032 /* clear all pending interrupts */
1033 nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
1034
1035 /* enable interrupts */
1036 nvt_set_cir_iren(nvt);
1037
73d4576d 1038 spin_unlock_irqrestore(&nvt->lock, flags);
6d2f5c27 1039
842096fc
HK
1040 /* enable the CIR logical device */
1041 nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
1042
6d2f5c27
JW
1043 return 0;
1044}
1045
d8b4b582 1046static void nvt_close(struct rc_dev *dev)
6d2f5c27 1047{
d8b4b582 1048 struct nvt_dev *nvt = dev->priv;
6d2f5c27 1049
6d2f5c27 1050 nvt_disable_cir(nvt);
6d2f5c27
JW
1051}
1052
1053/* Allocate memory, probe hardware, and initialize everything */
1054static int nvt_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
1055{
d8b4b582
DH
1056 struct nvt_dev *nvt;
1057 struct rc_dev *rdev;
b6f3ece3 1058 int ret;
6d2f5c27 1059
099256e5 1060 nvt = devm_kzalloc(&pdev->dev, sizeof(struct nvt_dev), GFP_KERNEL);
6d2f5c27 1061 if (!nvt)
b6f3ece3 1062 return -ENOMEM;
6d2f5c27 1063
6d2f5c27 1064 /* input device for IR remote (and tx) */
0f7499fd 1065 nvt->rdev = devm_rc_allocate_device(&pdev->dev, RC_DRIVER_IR_RAW);
b24cccca 1066 if (!nvt->rdev)
b6f3ece3 1067 return -ENOMEM;
b24cccca 1068 rdev = nvt->rdev;
6d2f5c27 1069
c3c2077d 1070 /* activate pnp device */
b6f3ece3
HK
1071 ret = pnp_activate_dev(pdev);
1072 if (ret) {
c3c2077d 1073 dev_err(&pdev->dev, "Could not activate PNP device!\n");
b6f3ece3 1074 return ret;
c3c2077d
AS
1075 }
1076
6d2f5c27
JW
1077 /* validate pnp resources */
1078 if (!pnp_port_valid(pdev, 0) ||
1079 pnp_port_len(pdev, 0) < CIR_IOREG_LENGTH) {
1080 dev_err(&pdev->dev, "IR PNP Port not valid!\n");
b6f3ece3 1081 return -EINVAL;
6d2f5c27
JW
1082 }
1083
1084 if (!pnp_irq_valid(pdev, 0)) {
1085 dev_err(&pdev->dev, "PNP IRQ not valid!\n");
b6f3ece3 1086 return -EINVAL;
6d2f5c27
JW
1087 }
1088
1089 if (!pnp_port_valid(pdev, 1) ||
1090 pnp_port_len(pdev, 1) < CIR_IOREG_LENGTH) {
1091 dev_err(&pdev->dev, "Wake PNP Port not valid!\n");
b6f3ece3 1092 return -EINVAL;
6d2f5c27
JW
1093 }
1094
1095 nvt->cir_addr = pnp_port_start(pdev, 0);
1096 nvt->cir_irq = pnp_irq(pdev, 0);
1097
1098 nvt->cir_wake_addr = pnp_port_start(pdev, 1);
6d2f5c27
JW
1099
1100 nvt->cr_efir = CR_EFIR;
1101 nvt->cr_efdr = CR_EFDR;
1102
73d4576d 1103 spin_lock_init(&nvt->lock);
6d2f5c27 1104
6d2f5c27 1105 pnp_set_drvdata(pdev, nvt);
6d2f5c27
JW
1106
1107 init_waitqueue_head(&nvt->tx.queue);
1108
3f1321cb
HK
1109 ret = nvt_hw_detect(nvt);
1110 if (ret)
b6f3ece3 1111 return ret;
6d2f5c27
JW
1112
1113 /* Initialize CIR & CIR Wake Logical Devices */
1114 nvt_efm_enable(nvt);
1115 nvt_cir_ldev_init(nvt);
1116 nvt_cir_wake_ldev_init(nvt);
1117 nvt_efm_disable(nvt);
1118
ccca00d6
HK
1119 /*
1120 * Initialize CIR & CIR Wake Config Registers
1121 * and enable logical devices
1122 */
6d2f5c27
JW
1123 nvt_cir_regs_init(nvt);
1124 nvt_cir_wake_regs_init(nvt);
1125
d8b4b582
DH
1126 /* Set up the rc device */
1127 rdev->priv = nvt;
8c34b5c4 1128 rdev->allowed_protocols = RC_BIT_ALL_IR_DECODER;
97c12974
AS
1129 rdev->allowed_wakeup_protocols = RC_BIT_ALL_IR_ENCODER;
1130 rdev->encode_wakeup = true;
d8b4b582
DH
1131 rdev->open = nvt_open;
1132 rdev->close = nvt_close;
1133 rdev->tx_ir = nvt_tx_ir;
1134 rdev->s_tx_carrier = nvt_set_tx_carrier;
97c12974 1135 rdev->s_wakeup_filter = nvt_ir_raw_set_wakeup_filter;
d8b4b582 1136 rdev->input_name = "Nuvoton w836x7hg Infrared Remote Transceiver";
46872d27 1137 rdev->input_phys = "nuvoton/cir0";
d8b4b582
DH
1138 rdev->input_id.bustype = BUS_HOST;
1139 rdev->input_id.vendor = PCI_VENDOR_ID_WINBOND2;
1140 rdev->input_id.product = nvt->chip_major;
1141 rdev->input_id.version = nvt->chip_minor;
1142 rdev->driver_name = NVT_DRIVER_NAME;
1143 rdev->map_name = RC_MAP_RC6_MCE;
d7b290a1 1144 rdev->timeout = MS_TO_NS(100);
46872d27
JW
1145 /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
1146 rdev->rx_resolution = US_TO_NS(CIR_SAMPLE_PERIOD);
6d2f5c27 1147#if 0
d8b4b582
DH
1148 rdev->min_timeout = XYZ;
1149 rdev->max_timeout = XYZ;
6d2f5c27 1150 /* tx bits */
d8b4b582 1151 rdev->tx_resolution = XYZ;
6d2f5c27 1152#endif
b6f3ece3 1153 ret = devm_rc_register_device(&pdev->dev, rdev);
9fa35204 1154 if (ret)
b6f3ece3 1155 return ret;
9fa35204 1156
9ef449c6 1157 /* now claim resources */
099256e5 1158 if (!devm_request_region(&pdev->dev, nvt->cir_addr,
9ef449c6 1159 CIR_IOREG_LENGTH, NVT_DRIVER_NAME))
b6f3ece3 1160 return -EBUSY;
9ef449c6 1161
b6f3ece3
HK
1162 ret = devm_request_irq(&pdev->dev, nvt->cir_irq, nvt_cir_isr,
1163 IRQF_SHARED, NVT_DRIVER_NAME, nvt);
1164 if (ret)
1165 return ret;
9ef449c6 1166
099256e5 1167 if (!devm_request_region(&pdev->dev, nvt->cir_wake_addr,
33cb5401 1168 CIR_IOREG_LENGTH, NVT_DRIVER_NAME "-wake"))
b6f3ece3 1169 return -EBUSY;
9ef449c6 1170
02212001 1171 ret = device_create_file(&rdev->dev, &dev_attr_wakeup_data);
449c1fcd 1172 if (ret)
b6f3ece3 1173 return ret;
449c1fcd 1174
46872d27 1175 device_init_wakeup(&pdev->dev, true);
d62b6818 1176
211477fe 1177 dev_notice(&pdev->dev, "driver has been successfully loaded\n");
6d2f5c27
JW
1178 if (debug) {
1179 cir_dump_regs(nvt);
1180 cir_wake_dump_regs(nvt);
1181 }
1182
1183 return 0;
6d2f5c27
JW
1184}
1185
4c62e976 1186static void nvt_remove(struct pnp_dev *pdev)
6d2f5c27
JW
1187{
1188 struct nvt_dev *nvt = pnp_get_drvdata(pdev);
6d2f5c27 1189
02212001 1190 device_remove_file(&nvt->rdev->dev, &dev_attr_wakeup_data);
449c1fcd 1191
6d2f5c27 1192 nvt_disable_cir(nvt);
b883af30 1193
6d2f5c27
JW
1194 /* enable CIR Wake (for IR power-on) */
1195 nvt_enable_wake(nvt);
6d2f5c27
JW
1196}
1197
1198static int nvt_suspend(struct pnp_dev *pdev, pm_message_t state)
1199{
1200 struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1201 unsigned long flags;
1202
1203 nvt_dbg("%s called", __func__);
1204
73d4576d 1205 spin_lock_irqsave(&nvt->lock, flags);
fb2b0065 1206
f7ceec4f
HK
1207 nvt->tx.tx_state = ST_TX_NONE;
1208
6d2f5c27
JW
1209 /* disable all CIR interrupts */
1210 nvt_cir_reg_write(nvt, 0, CIR_IREN);
1211
73d4576d 1212 spin_unlock_irqrestore(&nvt->lock, flags);
b883af30 1213
6d2f5c27 1214 /* disable cir logical dev */
a17ede9a 1215 nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
6d2f5c27
JW
1216
1217 /* make sure wake is enabled */
1218 nvt_enable_wake(nvt);
1219
1220 return 0;
1221}
1222
1223static int nvt_resume(struct pnp_dev *pdev)
1224{
6d2f5c27
JW
1225 struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1226
1227 nvt_dbg("%s called", __func__);
1228
6d2f5c27
JW
1229 nvt_cir_regs_init(nvt);
1230 nvt_cir_wake_regs_init(nvt);
1231
f2747cf6 1232 return 0;
6d2f5c27
JW
1233}
1234
1235static void nvt_shutdown(struct pnp_dev *pdev)
1236{
1237 struct nvt_dev *nvt = pnp_get_drvdata(pdev);
fb2b0065 1238
6d2f5c27
JW
1239 nvt_enable_wake(nvt);
1240}
1241
1242static const struct pnp_device_id nvt_ids[] = {
1243 { "WEC0530", 0 }, /* CIR */
1244 { "NTN0530", 0 }, /* CIR for new chip's pnp id*/
1245 { "", 0 },
1246};
1247
1248static struct pnp_driver nvt_driver = {
1249 .name = NVT_DRIVER_NAME,
1250 .id_table = nvt_ids,
1251 .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
1252 .probe = nvt_probe,
4c62e976 1253 .remove = nvt_remove,
6d2f5c27
JW
1254 .suspend = nvt_suspend,
1255 .resume = nvt_resume,
1256 .shutdown = nvt_shutdown,
1257};
1258
6d2f5c27
JW
1259module_param(debug, int, S_IRUGO | S_IWUSR);
1260MODULE_PARM_DESC(debug, "Enable debugging output");
1261
1262MODULE_DEVICE_TABLE(pnp, nvt_ids);
1263MODULE_DESCRIPTION("Nuvoton W83667HG-A & W83677HG-I CIR driver");
1264
1265MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
1266MODULE_LICENSE("GPL");
1267
af638a04 1268module_pnp_driver(nvt_driver);