]>
Commit | Line | Data |
---|---|---|
a6c2ba28 | 1 | /* |
0e7072ef | 2 | em28xx.h - driver for Empia EM2800/EM2820/2840 USB video capture devices |
a6c2ba28 | 3 | |
4 | Copyright (C) 2005 Markus Rechberger <mrechberger@gmail.com> | |
4ac97914 | 5 | Ludovico Cavedon <cavedon@sssup.it> |
2e7c6dc3 | 6 | Mauro Carvalho Chehab <mchehab@infradead.org> |
a6c2ba28 | 7 | |
8 | Based on the em2800 driver from Sascha Sommer <saschasommer@freenet.de> | |
9 | ||
10 | This program is free software; you can redistribute it and/or modify | |
11 | it under the terms of the GNU General Public License as published by | |
12 | the Free Software Foundation; either version 2 of the License, or | |
13 | (at your option) any later version. | |
14 | ||
15 | This program is distributed in the hope that it will be useful, | |
16 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
17 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
18 | GNU General Public License for more details. | |
19 | ||
20 | You should have received a copy of the GNU General Public License | |
21 | along with this program; if not, write to the Free Software | |
22 | Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
23 | */ | |
24 | ||
3acf2809 MCC |
25 | #ifndef _EM28XX_H |
26 | #define _EM28XX_H | |
a6c2ba28 | 27 | |
cb77d010 | 28 | #include <linux/videodev2.h> |
ad0ebb96 | 29 | #include <media/videobuf-vmalloc.h> |
f2cf250a | 30 | #include <media/v4l2-device.h> |
ad0ebb96 | 31 | |
a6c2ba28 | 32 | #include <linux/i2c.h> |
3593cab5 | 33 | #include <linux/mutex.h> |
d5e52653 | 34 | #include <media/ir-kbd-i2c.h> |
3aefb79a MCC |
35 | #if defined(CONFIG_VIDEO_EM28XX_DVB) || defined(CONFIG_VIDEO_EM28XX_DVB_MODULE) |
36 | #include <media/videobuf-dvb.h> | |
37 | #endif | |
3ca9c093 | 38 | #include "tuner-xc2028.h" |
2ba890ec | 39 | #include "em28xx-reg.h" |
3aefb79a MCC |
40 | |
41 | /* Boards supported by driver */ | |
42 | #define EM2800_BOARD_UNKNOWN 0 | |
43 | #define EM2820_BOARD_UNKNOWN 1 | |
44 | #define EM2820_BOARD_TERRATEC_CINERGY_250 2 | |
45 | #define EM2820_BOARD_PINNACLE_USB_2 3 | |
46 | #define EM2820_BOARD_HAUPPAUGE_WINTV_USB_2 4 | |
47 | #define EM2820_BOARD_MSI_VOX_USB_2 5 | |
48 | #define EM2800_BOARD_TERRATEC_CINERGY_200 6 | |
49 | #define EM2800_BOARD_LEADTEK_WINFAST_USBII 7 | |
50 | #define EM2800_BOARD_KWORLD_USB2800 8 | |
51 | #define EM2820_BOARD_PINNACLE_DVC_90 9 | |
52 | #define EM2880_BOARD_HAUPPAUGE_WINTV_HVR_900 10 | |
53 | #define EM2880_BOARD_TERRATEC_HYBRID_XS 11 | |
54 | #define EM2820_BOARD_KWORLD_PVRTV2800RF 12 | |
55 | #define EM2880_BOARD_TERRATEC_PRODIGY_XS 13 | |
56 | #define EM2820_BOARD_PROLINK_PLAYTV_USB2 14 | |
57 | #define EM2800_BOARD_VGEAR_POCKETTV 15 | |
10ac6603 | 58 | #define EM2883_BOARD_HAUPPAUGE_WINTV_HVR_950 16 |
4fd305b2 | 59 | #define EM2880_BOARD_PINNACLE_PCTV_HD_PRO 17 |
17d9d558 | 60 | #define EM2880_BOARD_HAUPPAUGE_WINTV_HVR_900_R2 18 |
3ed58baf | 61 | #define EM2860_BOARD_SAA711X_REFERENCE_DESIGN 19 |
e14b3658 | 62 | #define EM2880_BOARD_AMD_ATI_TV_WONDER_HD_600 20 |
59d07f1b | 63 | #define EM2800_BOARD_GRABBEEX_USB2800 21 |
95b86a9a DSL |
64 | #define EM2750_BOARD_UNKNOWN 22 |
65 | #define EM2750_BOARD_DLCW_130 23 | |
66 | #define EM2820_BOARD_DLINK_USB_TV 24 | |
67 | #define EM2820_BOARD_GADMEI_UTV310 25 | |
68 | #define EM2820_BOARD_HERCULES_SMART_TV_USB2 26 | |
69 | #define EM2820_BOARD_PINNACLE_USB_2_FM1216ME 27 | |
70 | #define EM2820_BOARD_LEADTEK_WINFAST_USBII_DELUXE 28 | |
95b86a9a DSL |
71 | #define EM2820_BOARD_VIDEOLOGY_20K14XUSB 30 |
72 | #define EM2821_BOARD_USBGEAR_VD204 31 | |
73 | #define EM2821_BOARD_SUPERCOMP_USB_2 32 | |
95b86a9a DSL |
74 | #define EM2860_BOARD_TERRATEC_HYBRID_XS 34 |
75 | #define EM2860_BOARD_TYPHOON_DVD_MAKER 35 | |
76 | #define EM2860_BOARD_NETGMBH_CAM 36 | |
77 | #define EM2860_BOARD_GADMEI_UTV330 37 | |
78 | #define EM2861_BOARD_YAKUMO_MOVIE_MIXER 38 | |
79 | #define EM2861_BOARD_KWORLD_PVRTV_300U 39 | |
80 | #define EM2861_BOARD_PLEXTOR_PX_TV100U 40 | |
81 | #define EM2870_BOARD_KWORLD_350U 41 | |
82 | #define EM2870_BOARD_KWORLD_355U 42 | |
83 | #define EM2870_BOARD_TERRATEC_XS 43 | |
84 | #define EM2870_BOARD_TERRATEC_XS_MT2060 44 | |
85 | #define EM2870_BOARD_PINNACLE_PCTV_DVB 45 | |
86 | #define EM2870_BOARD_COMPRO_VIDEOMATE 46 | |
87 | #define EM2880_BOARD_KWORLD_DVB_305U 47 | |
88 | #define EM2880_BOARD_KWORLD_DVB_310U 48 | |
89 | #define EM2880_BOARD_MSI_DIGIVOX_AD 49 | |
90 | #define EM2880_BOARD_MSI_DIGIVOX_AD_II 50 | |
91 | #define EM2880_BOARD_TERRATEC_HYBRID_XS_FR 51 | |
92 | #define EM2881_BOARD_DNT_DA2_HYBRID 52 | |
93 | #define EM2881_BOARD_PINNACLE_HYBRID_PRO 53 | |
94 | #define EM2882_BOARD_KWORLD_VS_DVBT 54 | |
95 | #define EM2882_BOARD_TERRATEC_HYBRID_XS 55 | |
96 | #define EM2882_BOARD_PINNACLE_HYBRID_PRO 56 | |
6e7b9ea0 | 97 | #define EM2883_BOARD_KWORLD_HYBRID_330U 57 |
ee281b85 | 98 | #define EM2820_BOARD_COMPRO_VIDEOMATE_FORYOU 58 |
f89bc329 | 99 | #define EM2883_BOARD_HAUPPAUGE_WINTV_HVR_850 60 |
1e1addd5 | 100 | #define EM2820_BOARD_PROLINK_PLAYTV_BOX4_USB2 61 |
f7fe3e6f | 101 | #define EM2820_BOARD_GADMEI_TVR200 62 |
56ee3807 MCC |
102 | #define EM2860_BOARD_KAIOMY_TVNPC_U2 63 |
103 | #define EM2860_BOARD_EASYCAP 64 | |
f74a61e3 | 104 | #define EM2820_BOARD_IODATA_GVMVP_SZ 65 |
e5db5d44 | 105 | #define EM2880_BOARD_EMPIRE_DUAL_TV 66 |
4557af9c | 106 | #define EM2860_BOARD_TERRATEC_GRABBY 67 |
766ed64d | 107 | #define EM2860_BOARD_TERRATEC_AV350 68 |
d7de5d8f | 108 | #define EM2882_BOARD_KWORLD_ATSC_315U 69 |
19859229 | 109 | #define EM2882_BOARD_EVGA_INDTUBE 70 |
3aefb79a MCC |
110 | |
111 | /* Limits minimum and default number of buffers */ | |
112 | #define EM28XX_MIN_BUF 4 | |
113 | #define EM28XX_DEF_BUF 8 | |
a6c2ba28 | 114 | |
c4a98793 MCC |
115 | /*Limits the max URB message size */ |
116 | #define URB_MAX_CTRL_SIZE 80 | |
117 | ||
95b86a9a DSL |
118 | /* Params for validated field */ |
119 | #define EM28XX_BOARD_NOT_VALIDATED 1 | |
120 | #define EM28XX_BOARD_VALIDATED 0 | |
121 | ||
22cff7b3 DSL |
122 | /* Params for em28xx_cmd() audio */ |
123 | #define EM28XX_START_AUDIO 1 | |
124 | #define EM28XX_STOP_AUDIO 0 | |
125 | ||
596d92d5 | 126 | /* maximum number of em28xx boards */ |
3687e1e6 | 127 | #define EM28XX_MAXBOARDS 4 /*FIXME: should be bigger */ |
596d92d5 | 128 | |
a6c2ba28 | 129 | /* maximum number of frames that can be queued */ |
3acf2809 | 130 | #define EM28XX_NUM_FRAMES 5 |
a6c2ba28 | 131 | /* number of frames that get used for v4l2_read() */ |
3acf2809 | 132 | #define EM28XX_NUM_READ_FRAMES 2 |
a6c2ba28 | 133 | |
134 | /* number of buffers for isoc transfers */ | |
3acf2809 | 135 | #define EM28XX_NUM_BUFS 5 |
a6c2ba28 | 136 | |
d5e52653 MCC |
137 | /* number of packets for each buffer |
138 | windows requests only 40 packets .. so we better do the same | |
139 | this is what I found out for all alternate numbers there! | |
140 | */ | |
3acf2809 | 141 | #define EM28XX_NUM_PACKETS 40 |
a6c2ba28 | 142 | |
a6c2ba28 | 143 | /* default alternate; 0 means choose the best */ |
3acf2809 | 144 | #define EM28XX_PINOUT 0 |
a6c2ba28 | 145 | |
3acf2809 | 146 | #define EM28XX_INTERLACED_DEFAULT 1 |
a6c2ba28 | 147 | |
148 | /* | |
149 | #define (use usbview if you want to get the other alternate number infos) | |
150 | #define | |
151 | #define alternate number 2 | |
152 | #define Endpoint Address: 82 | |
153 | Direction: in | |
154 | Attribute: 1 | |
155 | Type: Isoc | |
156 | Max Packet Size: 1448 | |
157 | Interval: 125us | |
158 | ||
159 | alternate number 7 | |
160 | ||
161 | Endpoint Address: 82 | |
162 | Direction: in | |
163 | Attribute: 1 | |
164 | Type: Isoc | |
165 | Max Packet Size: 3072 | |
166 | Interval: 125us | |
167 | */ | |
168 | ||
169 | /* time to wait when stopping the isoc transfer */ | |
a1a6ee74 NS |
170 | #define EM28XX_URB_TIMEOUT \ |
171 | msecs_to_jiffies(EM28XX_NUM_BUFS * EM28XX_NUM_PACKETS) | |
a6c2ba28 | 172 | |
596d92d5 MCC |
173 | /* time in msecs to wait for i2c writes to finish */ |
174 | #define EM2800_I2C_WRITE_TIMEOUT 20 | |
175 | ||
3aefb79a | 176 | enum em28xx_mode { |
2fe3e2ee | 177 | EM28XX_SUSPEND, |
3aefb79a MCC |
178 | EM28XX_ANALOG_MODE, |
179 | EM28XX_DIGITAL_MODE, | |
180 | }; | |
181 | ||
3acf2809 | 182 | enum em28xx_stream_state { |
a6c2ba28 | 183 | STREAM_OFF, |
184 | STREAM_INTERRUPT, | |
185 | STREAM_ON, | |
186 | }; | |
187 | ||
579f72e4 AT |
188 | struct em28xx; |
189 | ||
ad0ebb96 MCC |
190 | struct em28xx_usb_isoc_ctl { |
191 | /* max packet size of isoc transaction */ | |
192 | int max_pkt_size; | |
193 | ||
194 | /* number of allocated urbs */ | |
195 | int num_bufs; | |
196 | ||
197 | /* urb for isoc transfers */ | |
198 | struct urb **urb; | |
199 | ||
200 | /* transfer buffers for isoc transfer */ | |
201 | char **transfer_buffer; | |
202 | ||
203 | /* Last buffer command and region */ | |
204 | u8 cmd; | |
205 | int pos, size, pktsize; | |
206 | ||
207 | /* Last field: ODD or EVEN? */ | |
208 | int field; | |
209 | ||
210 | /* Stores incomplete commands */ | |
211 | u32 tmp_buf; | |
212 | int tmp_buf_len; | |
213 | ||
214 | /* Stores already requested buffers */ | |
215 | struct em28xx_buffer *buf; | |
216 | ||
217 | /* Stores the number of received fields */ | |
218 | int nfields; | |
579f72e4 AT |
219 | |
220 | /* isoc urb callback */ | |
221 | int (*isoc_copy) (struct em28xx *dev, struct urb *urb); | |
222 | ||
ad0ebb96 MCC |
223 | }; |
224 | ||
bddcf633 | 225 | /* Struct to enumberate video formats */ |
ad0ebb96 MCC |
226 | struct em28xx_fmt { |
227 | char *name; | |
228 | u32 fourcc; /* v4l2 format id */ | |
bddcf633 MCC |
229 | int depth; |
230 | int reg; | |
ad0ebb96 MCC |
231 | }; |
232 | ||
233 | /* buffer for one video frame */ | |
234 | struct em28xx_buffer { | |
235 | /* common v4l buffer stuff -- must be first */ | |
236 | struct videobuf_buffer vb; | |
237 | ||
a6c2ba28 | 238 | struct list_head frame; |
a6c2ba28 | 239 | int top_field; |
ad0ebb96 MCC |
240 | int receiving; |
241 | }; | |
242 | ||
243 | struct em28xx_dmaqueue { | |
244 | struct list_head active; | |
245 | struct list_head queued; | |
ad0ebb96 MCC |
246 | |
247 | wait_queue_head_t wq; | |
248 | ||
249 | /* Counters to control buffer fill */ | |
250 | int pos; | |
a6c2ba28 | 251 | }; |
252 | ||
253 | /* io methods */ | |
3acf2809 | 254 | enum em28xx_io_method { |
a6c2ba28 | 255 | IO_NONE, |
256 | IO_READ, | |
257 | IO_MMAP, | |
258 | }; | |
259 | ||
260 | /* inputs */ | |
261 | ||
3acf2809 MCC |
262 | #define MAX_EM28XX_INPUT 4 |
263 | enum enum28xx_itype { | |
264 | EM28XX_VMUX_COMPOSITE1 = 1, | |
265 | EM28XX_VMUX_COMPOSITE2, | |
266 | EM28XX_VMUX_COMPOSITE3, | |
267 | EM28XX_VMUX_COMPOSITE4, | |
268 | EM28XX_VMUX_SVIDEO, | |
269 | EM28XX_VMUX_TELEVISION, | |
270 | EM28XX_VMUX_CABLE, | |
271 | EM28XX_VMUX_DVB, | |
272 | EM28XX_VMUX_DEBUG, | |
273 | EM28XX_RADIO, | |
a6c2ba28 | 274 | }; |
275 | ||
35643943 MCC |
276 | enum em28xx_ac97_mode { |
277 | EM28XX_NO_AC97 = 0, | |
278 | EM28XX_AC97_EM202, | |
209acc02 | 279 | EM28XX_AC97_SIGMATEL, |
35643943 MCC |
280 | EM28XX_AC97_OTHER, |
281 | }; | |
282 | ||
283 | struct em28xx_audio_mode { | |
284 | enum em28xx_ac97_mode ac97; | |
285 | ||
286 | u16 ac97_feat; | |
16c7bcad | 287 | u32 ac97_vendor_id; |
35643943 MCC |
288 | |
289 | unsigned int has_audio:1; | |
290 | ||
291 | unsigned int i2s_3rates:1; | |
292 | unsigned int i2s_5rates:1; | |
5c2231c8 DH |
293 | }; |
294 | ||
5faff789 MCC |
295 | /* em28xx has two audio inputs: tuner and line in. |
296 | However, on most devices, an auxiliary AC97 codec device is used. | |
297 | The AC97 device may have several different inputs and outputs, | |
298 | depending on their model. So, it is possible to use AC97 mixer to | |
299 | address more than two different entries. | |
300 | */ | |
539c96d0 | 301 | enum em28xx_amux { |
5faff789 MCC |
302 | /* This is the only entry for em28xx tuner input */ |
303 | EM28XX_AMUX_VIDEO, /* em28xx tuner, AC97 mixer Video */ | |
304 | ||
305 | EM28XX_AMUX_LINE_IN, /* AC97 mixer Line In */ | |
306 | ||
307 | /* Some less-common mixer setups */ | |
308 | EM28XX_AMUX_VIDEO2, /* em28xx Line in, AC97 mixer Video */ | |
309 | EM28XX_AMUX_PHONE, | |
310 | EM28XX_AMUX_MIC, | |
311 | EM28XX_AMUX_CD, | |
312 | EM28XX_AMUX_AUX, | |
313 | EM28XX_AMUX_PCM_OUT, | |
539c96d0 MCC |
314 | }; |
315 | ||
35ae6f04 | 316 | enum em28xx_aout { |
8866f9cf | 317 | /* AC97 outputs */ |
e879b8eb MCC |
318 | EM28XX_AOUT_MASTER = 1 << 0, |
319 | EM28XX_AOUT_LINE = 1 << 1, | |
320 | EM28XX_AOUT_MONO = 1 << 2, | |
321 | EM28XX_AOUT_LFE = 1 << 3, | |
322 | EM28XX_AOUT_SURR = 1 << 4, | |
8866f9cf MCC |
323 | |
324 | /* PCM IN Mixer - used by AC97_RECORD_SELECT register */ | |
325 | EM28XX_AOUT_PCM_IN = 1 << 7, | |
326 | ||
327 | /* Bits 10-8 are used to indicate the PCM IN record select */ | |
328 | EM28XX_AOUT_PCM_MIC_PCM = 0 << 8, | |
329 | EM28XX_AOUT_PCM_CD = 1 << 8, | |
330 | EM28XX_AOUT_PCM_VIDEO = 2 << 8, | |
331 | EM28XX_AOUT_PCM_AUX = 3 << 8, | |
332 | EM28XX_AOUT_PCM_LINE = 4 << 8, | |
333 | EM28XX_AOUT_PCM_STEREO = 5 << 8, | |
334 | EM28XX_AOUT_PCM_MONO = 6 << 8, | |
335 | EM28XX_AOUT_PCM_PHONE = 7 << 8, | |
35ae6f04 MCC |
336 | }; |
337 | ||
32929fb4 | 338 | static inline int ac97_return_record_select(int a_out) |
8866f9cf MCC |
339 | { |
340 | return (a_out & 0x700) >> 8; | |
341 | } | |
342 | ||
122b77e5 MCC |
343 | struct em28xx_reg_seq { |
344 | int reg; | |
345 | unsigned char val, mask; | |
346 | int sleep; | |
347 | }; | |
348 | ||
3acf2809 MCC |
349 | struct em28xx_input { |
350 | enum enum28xx_itype type; | |
a6c2ba28 | 351 | unsigned int vmux; |
539c96d0 | 352 | enum em28xx_amux amux; |
35ae6f04 | 353 | enum em28xx_aout aout; |
122b77e5 | 354 | struct em28xx_reg_seq *gpio; |
a6c2ba28 | 355 | }; |
356 | ||
3acf2809 | 357 | #define INPUT(nr) (&em28xx_boards[dev->model].input[nr]) |
a6c2ba28 | 358 | |
3acf2809 | 359 | enum em28xx_decoder { |
1ed1dd54 | 360 | EM28XX_NODECODER, |
3acf2809 | 361 | EM28XX_TVP5150, |
ec5de990 | 362 | EM28XX_SAA711X, |
a6c2ba28 | 363 | }; |
364 | ||
df7fa09c MCC |
365 | enum em28xx_adecoder { |
366 | EM28XX_NOADECODER = 0, | |
367 | EM28XX_TVAUDIO, | |
368 | }; | |
369 | ||
3acf2809 | 370 | struct em28xx_board { |
a6c2ba28 | 371 | char *name; |
505b6d0b | 372 | int vchannels; |
a6c2ba28 | 373 | int tuner_type; |
66767920 | 374 | int tuner_addr; |
a6c2ba28 | 375 | |
376 | /* i2c flags */ | |
377 | unsigned int tda9887_conf; | |
378 | ||
017ab4b1 | 379 | /* GPIO sequences */ |
122b77e5 | 380 | struct em28xx_reg_seq *dvb_gpio; |
2fe3e2ee | 381 | struct em28xx_reg_seq *suspend_gpio; |
017ab4b1 | 382 | struct em28xx_reg_seq *tuner_gpio; |
2bd1d9eb | 383 | struct em28xx_reg_seq *mute_gpio; |
122b77e5 | 384 | |
74f38a82 | 385 | unsigned int is_em2800:1; |
a6c2ba28 | 386 | unsigned int has_msp34xx:1; |
5add9a6f | 387 | unsigned int mts_firmware:1; |
c8793b03 | 388 | unsigned int max_range_640_480:1; |
3aefb79a | 389 | unsigned int has_dvb:1; |
a9fc52bc | 390 | unsigned int has_snapshot_button:1; |
95b86a9a | 391 | unsigned int valid:1; |
3abee53e | 392 | |
a2070c66 | 393 | unsigned char xclk, i2c_speed; |
f2cf250a DSL |
394 | unsigned char radio_addr; |
395 | unsigned short tvaudio_addr; | |
a2070c66 | 396 | |
3acf2809 | 397 | enum em28xx_decoder decoder; |
df7fa09c | 398 | enum em28xx_adecoder adecoder; |
a6c2ba28 | 399 | |
3acf2809 | 400 | struct em28xx_input input[MAX_EM28XX_INPUT]; |
0be43754 | 401 | struct em28xx_input radio; |
4b92253a | 402 | IR_KEYTAB_TYPE *ir_codes; |
a6c2ba28 | 403 | }; |
404 | ||
3acf2809 | 405 | struct em28xx_eeprom { |
a6c2ba28 | 406 | u32 id; /* 0x9567eb1a */ |
407 | u16 vendor_ID; | |
408 | u16 product_ID; | |
409 | ||
410 | u16 chip_conf; | |
411 | ||
412 | u16 board_conf; | |
413 | ||
414 | u16 string1, string2, string3; | |
415 | ||
416 | u8 string_idx_table; | |
417 | }; | |
418 | ||
419 | /* device states */ | |
3acf2809 | 420 | enum em28xx_dev_state { |
a6c2ba28 | 421 | DEV_INITIALIZED = 0x01, |
422 | DEV_DISCONNECTED = 0x02, | |
423 | DEV_MISCONFIGURED = 0x04, | |
424 | }; | |
425 | ||
6d79468d MCC |
426 | #define EM28XX_AUDIO_BUFS 5 |
427 | #define EM28XX_NUM_AUDIO_PACKETS 64 | |
428 | #define EM28XX_AUDIO_MAX_PACKET_SIZE 196 /* static value */ | |
429 | #define EM28XX_CAPTURE_STREAM_EN 1 | |
3aefb79a MCC |
430 | |
431 | /* em28xx extensions */ | |
6d79468d | 432 | #define EM28XX_AUDIO 0x10 |
3aefb79a | 433 | #define EM28XX_DVB 0x20 |
6d79468d MCC |
434 | |
435 | struct em28xx_audio { | |
436 | char name[50]; | |
437 | char *transfer_buffer[EM28XX_AUDIO_BUFS]; | |
438 | struct urb *urb[EM28XX_AUDIO_BUFS]; | |
439 | struct usb_device *udev; | |
440 | unsigned int capture_transfer_done; | |
441 | struct snd_pcm_substream *capture_pcm_substream; | |
442 | ||
443 | unsigned int hwptr_done_capture; | |
444 | struct snd_card *sndcard; | |
445 | ||
c744dff2 | 446 | int users; |
6d79468d MCC |
447 | enum em28xx_stream_state capture_stream; |
448 | spinlock_t slock; | |
449 | }; | |
450 | ||
52284c3e MCC |
451 | struct em28xx; |
452 | ||
453 | struct em28xx_fh { | |
454 | struct em28xx *dev; | |
455 | unsigned int stream_on:1; /* Locks streams */ | |
456 | int radio; | |
457 | ||
458 | struct videobuf_queue vb_vidq; | |
459 | ||
460 | enum v4l2_buf_type type; | |
461 | }; | |
462 | ||
a6c2ba28 | 463 | /* main device struct */ |
3acf2809 | 464 | struct em28xx { |
a6c2ba28 | 465 | /* generic device properties */ |
466 | char name[30]; /* name (including minor) of the device */ | |
467 | int model; /* index in the device_data struct */ | |
e5589bef | 468 | int devno; /* marks the number of this device */ |
600bd7f0 | 469 | enum em28xx_chip_id chip_id; |
505b6d0b | 470 | |
f2cf250a | 471 | struct v4l2_device v4l2_dev; |
505b6d0b MCC |
472 | struct em28xx_board board; |
473 | ||
a225452e | 474 | unsigned int stream_on:1; /* Locks streams */ |
d7448a8d | 475 | unsigned int has_audio_class:1; |
24a613e4 | 476 | unsigned int has_alsa_audio:1; |
a2070c66 | 477 | |
bddcf633 MCC |
478 | struct em28xx_fmt *format; |
479 | ||
a924a499 MCC |
480 | struct em28xx_IR *ir; |
481 | ||
89b329ef MCC |
482 | /* Some older em28xx chips needs a waiting time after writing */ |
483 | unsigned int wait_after_write; | |
484 | ||
74f38a82 MCC |
485 | struct list_head devlist; |
486 | ||
9bb13a6d MCC |
487 | u32 i2s_speed; /* I2S speed for audio digital stream */ |
488 | ||
35643943 | 489 | struct em28xx_audio_mode audio_mode; |
a6c2ba28 | 490 | |
491 | int tuner_type; /* type of the tuner */ | |
492 | int tuner_addr; /* tuner address */ | |
493 | int tda9887_conf; | |
494 | /* i2c i/o */ | |
495 | struct i2c_adapter i2c_adap; | |
496 | struct i2c_client i2c_client; | |
497 | /* video for linux */ | |
498 | int users; /* user count for exclusive use */ | |
499 | struct video_device *vdev; /* video for linux device struct */ | |
7d497f8a | 500 | v4l2_std_id norm; /* selected tv norm */ |
a6c2ba28 | 501 | int ctl_freq; /* selected frequency */ |
502 | unsigned int ctl_input; /* selected input */ | |
95b86a9a | 503 | unsigned int ctl_ainput;/* selected audio input */ |
35ae6f04 | 504 | unsigned int ctl_aoutput;/* selected audio output */ |
a6c2ba28 | 505 | int mute; |
506 | int volume; | |
507 | /* frame properties */ | |
a6c2ba28 | 508 | int width; /* current frame width */ |
509 | int height; /* current frame height */ | |
d45b9b8a HV |
510 | unsigned hscale; /* horizontal scale factor (see datasheet) */ |
511 | unsigned vscale; /* vertical scale factor (see datasheet) */ | |
a6c2ba28 | 512 | int interlaced; /* 1=interlace fileds, 0=just top fileds */ |
9e31ced8 | 513 | unsigned int video_bytesread; /* Number of bytes read */ |
a6c2ba28 | 514 | |
03910cc3 | 515 | unsigned long hash; /* eeprom hash - for boards with generic ID */ |
6ea54d93 DSL |
516 | unsigned long i2c_hash; /* i2c devicelist hash - |
517 | for boards with generic ID */ | |
03910cc3 | 518 | |
9baed99e | 519 | struct em28xx_audio adev; |
6d79468d | 520 | |
a6c2ba28 | 521 | /* states */ |
3acf2809 | 522 | enum em28xx_dev_state state; |
3acf2809 | 523 | enum em28xx_io_method io; |
9e31ced8 | 524 | |
d7448a8d MCC |
525 | struct work_struct request_module_wk; |
526 | ||
a6c2ba28 | 527 | /* locks */ |
5a80415b | 528 | struct mutex lock; |
f2a2e491 | 529 | struct mutex ctrl_urb_lock; /* protects urb_buf */ |
d7aa8020 | 530 | /* spinlock_t queue_lock; */ |
a6c2ba28 | 531 | struct list_head inqueue, outqueue; |
532 | wait_queue_head_t open, wait_frame, wait_stream; | |
533 | struct video_device *vbi_dev; | |
0be43754 | 534 | struct video_device *radio_dev; |
a6c2ba28 | 535 | |
536 | unsigned char eedata[256]; | |
537 | ||
ad0ebb96 MCC |
538 | /* Isoc control struct */ |
539 | struct em28xx_dmaqueue vidq; | |
540 | struct em28xx_usb_isoc_ctl isoc_ctl; | |
541 | spinlock_t slock; | |
542 | ||
a6c2ba28 | 543 | /* usb transfer */ |
544 | struct usb_device *udev; /* the usb device */ | |
545 | int alt; /* alternate */ | |
546 | int max_pkt_size; /* max packet size of isoc transaction */ | |
9d4d9c05 MCC |
547 | int num_alt; /* Number of alternative settings */ |
548 | unsigned int *alt_max_pkt_size; /* array of wMaxPacketSize */ | |
3acf2809 | 549 | struct urb *urb[EM28XX_NUM_BUFS]; /* urb for isoc transfers */ |
a1a6ee74 NS |
550 | char *transfer_buffer[EM28XX_NUM_BUFS]; /* transfer buffers for isoc |
551 | transfer */ | |
c4a98793 MCC |
552 | char urb_buf[URB_MAX_CTRL_SIZE]; /* urb control msg buffer */ |
553 | ||
a6c2ba28 | 554 | /* helper funcs that call usb_control_msg */ |
6ea54d93 | 555 | int (*em28xx_write_regs) (struct em28xx *dev, u16 reg, |
a6c2ba28 | 556 | char *buf, int len); |
6ea54d93 DSL |
557 | int (*em28xx_read_reg) (struct em28xx *dev, u16 reg); |
558 | int (*em28xx_read_reg_req_len) (struct em28xx *dev, u8 req, u16 reg, | |
559 | char *buf, int len); | |
560 | int (*em28xx_write_regs_req) (struct em28xx *dev, u8 req, u16 reg, | |
a6c2ba28 | 561 | char *buf, int len); |
6ea54d93 | 562 | int (*em28xx_read_reg_req) (struct em28xx *dev, u8 req, u16 reg); |
3aefb79a MCC |
563 | |
564 | enum em28xx_mode mode; | |
565 | ||
6a1acc3b DH |
566 | /* register numbers for GPO/GPIO registers */ |
567 | u16 reg_gpo_num, reg_gpio_num; | |
568 | ||
c67ec53f MCC |
569 | /* Caches GPO and GPIO registers */ |
570 | unsigned char reg_gpo, reg_gpio; | |
571 | ||
a9fc52bc DH |
572 | /* Snapshot button */ |
573 | char snapshot_button_path[30]; /* path of the input dev */ | |
574 | struct input_dev *sbutton_input_dev; | |
575 | struct delayed_work sbutton_query_work; | |
576 | ||
3421b778 | 577 | struct em28xx_dvb *dvb; |
a6c2ba28 | 578 | }; |
579 | ||
6d79468d MCC |
580 | struct em28xx_ops { |
581 | struct list_head next; | |
582 | char *name; | |
583 | int id; | |
584 | int (*init)(struct em28xx *); | |
585 | int (*fini)(struct em28xx *); | |
a3a048ce MCC |
586 | }; |
587 | ||
3acf2809 | 588 | /* Provided by em28xx-i2c.c */ |
fad7b958 | 589 | void em28xx_do_i2c_scan(struct em28xx *dev); |
f2cf250a DSL |
590 | int em28xx_i2c_register(struct em28xx *dev); |
591 | int em28xx_i2c_unregister(struct em28xx *dev); | |
a6c2ba28 | 592 | |
3acf2809 | 593 | /* Provided by em28xx-core.c */ |
a6c2ba28 | 594 | |
3acf2809 MCC |
595 | u32 em28xx_request_buffers(struct em28xx *dev, u32 count); |
596 | void em28xx_queue_unusedframes(struct em28xx *dev); | |
597 | void em28xx_release_buffers(struct em28xx *dev); | |
a6c2ba28 | 598 | |
3acf2809 | 599 | int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg, |
a6c2ba28 | 600 | char *buf, int len); |
3acf2809 MCC |
601 | int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg); |
602 | int em28xx_read_reg(struct em28xx *dev, u16 reg); | |
603 | int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf, | |
a6c2ba28 | 604 | int len); |
3acf2809 | 605 | int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len); |
b6972489 DH |
606 | int em28xx_write_reg(struct em28xx *dev, u16 reg, u8 val); |
607 | ||
531c98e7 MCC |
608 | int em28xx_read_ac97(struct em28xx *dev, u8 reg); |
609 | int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val); | |
610 | ||
3acf2809 | 611 | int em28xx_audio_analog_set(struct em28xx *dev); |
35643943 | 612 | int em28xx_audio_setup(struct em28xx *dev); |
539c96d0 | 613 | |
3acf2809 MCC |
614 | int em28xx_colorlevels_set_default(struct em28xx *dev); |
615 | int em28xx_capture_start(struct em28xx *dev, int start); | |
bddcf633 | 616 | int em28xx_set_outfmt(struct em28xx *dev); |
3acf2809 | 617 | int em28xx_resolution_set(struct em28xx *dev); |
3acf2809 | 618 | int em28xx_set_alternate(struct em28xx *dev); |
579f72e4 AT |
619 | int em28xx_init_isoc(struct em28xx *dev, int max_packets, |
620 | int num_bufs, int max_pkt_size, | |
c67ec53f | 621 | int (*isoc_copy) (struct em28xx *dev, struct urb *urb)); |
579f72e4 | 622 | void em28xx_uninit_isoc(struct em28xx *dev); |
d18e2fda | 623 | int em28xx_isoc_dvb_max_packetsize(struct em28xx *dev); |
c67ec53f MCC |
624 | int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode); |
625 | int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio); | |
1a23f81b MCC |
626 | void em28xx_wake_i2c(struct em28xx *dev); |
627 | void em28xx_remove_from_devlist(struct em28xx *dev); | |
628 | void em28xx_add_into_devlist(struct em28xx *dev); | |
bec43661 | 629 | struct em28xx *em28xx_get_device(int minor, |
1a23f81b MCC |
630 | enum v4l2_buf_type *fh_type, |
631 | int *has_radio); | |
6d79468d MCC |
632 | int em28xx_register_extension(struct em28xx_ops *dev); |
633 | void em28xx_unregister_extension(struct em28xx_ops *dev); | |
1a23f81b MCC |
634 | void em28xx_init_extension(struct em28xx *dev); |
635 | void em28xx_close_extension(struct em28xx *dev); | |
636 | ||
637 | /* Provided by em28xx-video.c */ | |
1a23f81b MCC |
638 | int em28xx_register_analog_devices(struct em28xx *dev); |
639 | void em28xx_release_analog_resources(struct em28xx *dev); | |
6d79468d | 640 | |
3acf2809 | 641 | /* Provided by em28xx-cards.c */ |
6ea54d93 | 642 | extern int em2800_variant_detect(struct usb_device *udev, int model); |
a94e95b4 | 643 | extern void em28xx_pre_card_setup(struct em28xx *dev); |
3acf2809 MCC |
644 | extern void em28xx_card_setup(struct em28xx *dev); |
645 | extern struct em28xx_board em28xx_boards[]; | |
646 | extern struct usb_device_id em28xx_id_table[]; | |
647 | extern const unsigned int em28xx_bcount; | |
c668f32d | 648 | void em28xx_register_i2c_ir(struct em28xx *dev); |
d7cba043 | 649 | int em28xx_tuner_callback(void *ptr, int component, int command, int arg); |
1a23f81b | 650 | void em28xx_release_resources(struct em28xx *dev); |
c8793b03 MCC |
651 | |
652 | /* Provided by em28xx-input.c */ | |
c8793b03 MCC |
653 | int em28xx_get_key_terratec(struct IR_i2c *ir, u32 *ir_key, u32 *ir_raw); |
654 | int em28xx_get_key_em_haup(struct IR_i2c *ir, u32 *ir_key, u32 *ir_raw); | |
655 | int em28xx_get_key_pinnacle_usb_grey(struct IR_i2c *ir, u32 *ir_key, | |
656 | u32 *ir_raw); | |
a9fc52bc DH |
657 | void em28xx_register_snapshot_button(struct em28xx *dev); |
658 | void em28xx_deregister_snapshot_button(struct em28xx *dev); | |
a6c2ba28 | 659 | |
a924a499 MCC |
660 | int em28xx_ir_init(struct em28xx *dev); |
661 | int em28xx_ir_fini(struct em28xx *dev); | |
662 | ||
a6c2ba28 | 663 | /* printk macros */ |
664 | ||
3acf2809 | 665 | #define em28xx_err(fmt, arg...) do {\ |
f85c657f | 666 | printk(KERN_ERR fmt , ##arg); } while (0) |
a6c2ba28 | 667 | |
3acf2809 | 668 | #define em28xx_errdev(fmt, arg...) do {\ |
4ac97914 | 669 | printk(KERN_ERR "%s: "fmt,\ |
f85c657f | 670 | dev->name , ##arg); } while (0) |
a6c2ba28 | 671 | |
3acf2809 | 672 | #define em28xx_info(fmt, arg...) do {\ |
4ac97914 | 673 | printk(KERN_INFO "%s: "fmt,\ |
f85c657f | 674 | dev->name , ##arg); } while (0) |
3acf2809 | 675 | #define em28xx_warn(fmt, arg...) do {\ |
4ac97914 | 676 | printk(KERN_WARNING "%s: "fmt,\ |
f85c657f | 677 | dev->name , ##arg); } while (0) |
a6c2ba28 | 678 | |
6ea54d93 | 679 | static inline int em28xx_compression_disable(struct em28xx *dev) |
a6c2ba28 | 680 | { |
681 | /* side effect of disabling scaler and mixer */ | |
2a29a0d7 | 682 | return em28xx_write_reg(dev, EM28XX_R26_COMPR, 0x00); |
a6c2ba28 | 683 | } |
684 | ||
6ea54d93 | 685 | static inline int em28xx_contrast_get(struct em28xx *dev) |
a6c2ba28 | 686 | { |
41facaa4 | 687 | return em28xx_read_reg(dev, EM28XX_R20_YGAIN) & 0x1f; |
a6c2ba28 | 688 | } |
689 | ||
6ea54d93 | 690 | static inline int em28xx_brightness_get(struct em28xx *dev) |
a6c2ba28 | 691 | { |
41facaa4 | 692 | return em28xx_read_reg(dev, EM28XX_R21_YOFFSET); |
a6c2ba28 | 693 | } |
694 | ||
6ea54d93 | 695 | static inline int em28xx_saturation_get(struct em28xx *dev) |
a6c2ba28 | 696 | { |
41facaa4 | 697 | return em28xx_read_reg(dev, EM28XX_R22_UVGAIN) & 0x1f; |
a6c2ba28 | 698 | } |
699 | ||
6ea54d93 | 700 | static inline int em28xx_u_balance_get(struct em28xx *dev) |
a6c2ba28 | 701 | { |
41facaa4 | 702 | return em28xx_read_reg(dev, EM28XX_R23_UOFFSET); |
a6c2ba28 | 703 | } |
704 | ||
6ea54d93 | 705 | static inline int em28xx_v_balance_get(struct em28xx *dev) |
a6c2ba28 | 706 | { |
41facaa4 | 707 | return em28xx_read_reg(dev, EM28XX_R24_VOFFSET); |
a6c2ba28 | 708 | } |
709 | ||
6ea54d93 | 710 | static inline int em28xx_gamma_get(struct em28xx *dev) |
a6c2ba28 | 711 | { |
41facaa4 | 712 | return em28xx_read_reg(dev, EM28XX_R14_GAMMA) & 0x3f; |
a6c2ba28 | 713 | } |
714 | ||
6ea54d93 | 715 | static inline int em28xx_contrast_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 716 | { |
717 | u8 tmp = (u8) val; | |
41facaa4 | 718 | return em28xx_write_regs(dev, EM28XX_R20_YGAIN, &tmp, 1); |
a6c2ba28 | 719 | } |
720 | ||
6ea54d93 | 721 | static inline int em28xx_brightness_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 722 | { |
723 | u8 tmp = (u8) val; | |
41facaa4 | 724 | return em28xx_write_regs(dev, EM28XX_R21_YOFFSET, &tmp, 1); |
a6c2ba28 | 725 | } |
726 | ||
6ea54d93 | 727 | static inline int em28xx_saturation_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 728 | { |
729 | u8 tmp = (u8) val; | |
41facaa4 | 730 | return em28xx_write_regs(dev, EM28XX_R22_UVGAIN, &tmp, 1); |
a6c2ba28 | 731 | } |
732 | ||
6ea54d93 | 733 | static inline int em28xx_u_balance_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 734 | { |
735 | u8 tmp = (u8) val; | |
41facaa4 | 736 | return em28xx_write_regs(dev, EM28XX_R23_UOFFSET, &tmp, 1); |
a6c2ba28 | 737 | } |
738 | ||
6ea54d93 | 739 | static inline int em28xx_v_balance_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 740 | { |
741 | u8 tmp = (u8) val; | |
41facaa4 | 742 | return em28xx_write_regs(dev, EM28XX_R24_VOFFSET, &tmp, 1); |
a6c2ba28 | 743 | } |
744 | ||
6ea54d93 | 745 | static inline int em28xx_gamma_set(struct em28xx *dev, s32 val) |
a6c2ba28 | 746 | { |
747 | u8 tmp = (u8) val; | |
41facaa4 | 748 | return em28xx_write_regs(dev, EM28XX_R14_GAMMA, &tmp, 1); |
a6c2ba28 | 749 | } |
750 | ||
751 | /*FIXME: maxw should be dependent of alt mode */ | |
6ea54d93 | 752 | static inline unsigned int norm_maxw(struct em28xx *dev) |
30556b23 | 753 | { |
505b6d0b | 754 | if (dev->board.max_range_640_480) |
7d497f8a | 755 | return 640; |
c8793b03 | 756 | else |
7d497f8a | 757 | return 720; |
30556b23 MR |
758 | } |
759 | ||
6ea54d93 | 760 | static inline unsigned int norm_maxh(struct em28xx *dev) |
a6c2ba28 | 761 | { |
505b6d0b | 762 | if (dev->board.max_range_640_480) |
7d497f8a | 763 | return 480; |
c8793b03 | 764 | else |
7d497f8a | 765 | return (dev->norm & V4L2_STD_625_50) ? 576 : 480; |
a6c2ba28 | 766 | } |
a6c2ba28 | 767 | #endif |