]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/mfd/lpc_ich.c
mfd: lpc_ich: Only configure watchdog or GPIO when present
[mirror_ubuntu-bionic-kernel.git] / drivers / mfd / lpc_ich.c
CommitLineData
4630b130
AS
1/*
2 * lpc_ich.c - LPC interface for Intel ICH
3 *
4 * LPC bridge function of the Intel ICH contains many other
5 * functional units, such as Interrupt controllers, Timers,
6 * Power Management, System Management, GPIO, RTC, and LPC
7 * Configuration Registers.
8 *
9 * This driver is derived from lpc_sch.
10
11 * Copyright (c) 2011 Extreme Engineering Solution, Inc.
12 * Author: Aaron Sierra <asierra@xes-inc.com>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License 2 as published
16 * by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; see the file COPYING. If not, write to
25 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 * This driver supports the following I/O Controller hubs:
28 * (See the intel documentation on http://developer.intel.com.)
29 * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
30 * document number 290687-002, 298242-027: 82801BA (ICH2)
31 * document number 290733-003, 290739-013: 82801CA (ICH3-S)
32 * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
33 * document number 290744-001, 290745-025: 82801DB (ICH4)
34 * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
35 * document number 273599-001, 273645-002: 82801E (C-ICH)
36 * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
37 * document number 300641-004, 300884-013: 6300ESB
38 * document number 301473-002, 301474-026: 82801F (ICH6)
39 * document number 313082-001, 313075-006: 631xESB, 632xESB
40 * document number 307013-003, 307014-024: 82801G (ICH7)
41 * document number 322896-001, 322897-001: NM10
42 * document number 313056-003, 313057-017: 82801H (ICH8)
43 * document number 316972-004, 316973-012: 82801I (ICH9)
44 * document number 319973-002, 319974-002: 82801J (ICH10)
45 * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
46 * document number 320066-003, 320257-008: EP80597 (IICH)
47 * document number 324645-001, 324646-001: Cougar Point (CPT)
48 * document number TBD : Patsburg (PBG)
49 * document number TBD : DH89xxCC
50 * document number TBD : Panther Point
51 * document number TBD : Lynx Point
7fb9c1a4 52 * document number TBD : Lynx Point-LP
6e6680e3 53 * document number TBD : Wellsburg
8477128f 54 * document number TBD : Avoton SoC
283aae8a 55 * document number TBD : Coleto Creek
5e90169c 56 * document number TBD : Wildcat Point-LP
4630b130
AS
57 */
58
59#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
60
4630b130
AS
61#include <linux/kernel.h>
62#include <linux/module.h>
63#include <linux/errno.h>
64#include <linux/acpi.h>
65#include <linux/pci.h>
66#include <linux/mfd/core.h>
67#include <linux/mfd/lpc_ich.h>
68
69#define ACPIBASE 0x40
70#define ACPIBASE_GPE_OFF 0x28
71#define ACPIBASE_GPE_END 0x2f
887c8ec7
AS
72#define ACPIBASE_SMI_OFF 0x30
73#define ACPIBASE_SMI_END 0x33
74#define ACPIBASE_TCO_OFF 0x60
75#define ACPIBASE_TCO_END 0x7f
4630b130
AS
76#define ACPICTRL 0x44
77
887c8ec7
AS
78#define ACPIBASE_GCS_OFF 0x3410
79#define ACPIBASE_GCS_END 0x3414
80
01560f6b
AS
81#define GPIOBASE_ICH0 0x58
82#define GPIOCTRL_ICH0 0x5C
83#define GPIOBASE_ICH6 0x48
84#define GPIOCTRL_ICH6 0x4C
4630b130 85
887c8ec7
AS
86#define RCBABASE 0xf0
87
88#define wdt_io_res(i) wdt_res(0, i)
89#define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
90#define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
91
01560f6b
AS
92struct lpc_ich_cfg {
93 int base;
94 int ctrl;
95 int save;
96};
97
98struct lpc_ich_priv {
99 int chipset;
100 struct lpc_ich_cfg acpi;
101 struct lpc_ich_cfg gpio;
102};
4630b130 103
887c8ec7
AS
104static struct resource wdt_ich_res[] = {
105 /* ACPI - TCO */
106 {
107 .flags = IORESOURCE_IO,
108 },
109 /* ACPI - SMI */
110 {
111 .flags = IORESOURCE_IO,
112 },
113 /* GCS */
114 {
115 .flags = IORESOURCE_MEM,
116 },
117};
118
4630b130
AS
119static struct resource gpio_ich_res[] = {
120 /* GPIO */
121 {
122 .flags = IORESOURCE_IO,
123 },
124 /* ACPI - GPE0 */
125 {
126 .flags = IORESOURCE_IO,
127 },
128};
129
130enum lpc_cells {
887c8ec7
AS
131 LPC_WDT = 0,
132 LPC_GPIO,
4630b130
AS
133};
134
135static struct mfd_cell lpc_ich_cells[] = {
887c8ec7
AS
136 [LPC_WDT] = {
137 .name = "iTCO_wdt",
138 .num_resources = ARRAY_SIZE(wdt_ich_res),
139 .resources = wdt_ich_res,
140 .ignore_resource_conflicts = true,
141 },
4630b130
AS
142 [LPC_GPIO] = {
143 .name = "gpio_ich",
144 .num_resources = ARRAY_SIZE(gpio_ich_res),
145 .resources = gpio_ich_res,
146 .ignore_resource_conflicts = true,
147 },
148};
149
150/* chipset related info */
151enum lpc_chipsets {
152 LPC_ICH = 0, /* ICH */
153 LPC_ICH0, /* ICH0 */
154 LPC_ICH2, /* ICH2 */
155 LPC_ICH2M, /* ICH2-M */
156 LPC_ICH3, /* ICH3-S */
157 LPC_ICH3M, /* ICH3-M */
158 LPC_ICH4, /* ICH4 */
159 LPC_ICH4M, /* ICH4-M */
160 LPC_CICH, /* C-ICH */
161 LPC_ICH5, /* ICH5 & ICH5R */
162 LPC_6300ESB, /* 6300ESB */
163 LPC_ICH6, /* ICH6 & ICH6R */
164 LPC_ICH6M, /* ICH6-M */
165 LPC_ICH6W, /* ICH6W & ICH6RW */
166 LPC_631XESB, /* 631xESB/632xESB */
167 LPC_ICH7, /* ICH7 & ICH7R */
168 LPC_ICH7DH, /* ICH7DH */
169 LPC_ICH7M, /* ICH7-M & ICH7-U */
170 LPC_ICH7MDH, /* ICH7-M DH */
171 LPC_NM10, /* NM10 */
172 LPC_ICH8, /* ICH8 & ICH8R */
173 LPC_ICH8DH, /* ICH8DH */
174 LPC_ICH8DO, /* ICH8DO */
175 LPC_ICH8M, /* ICH8M */
176 LPC_ICH8ME, /* ICH8M-E */
177 LPC_ICH9, /* ICH9 */
178 LPC_ICH9R, /* ICH9R */
179 LPC_ICH9DH, /* ICH9DH */
180 LPC_ICH9DO, /* ICH9DO */
181 LPC_ICH9M, /* ICH9M */
182 LPC_ICH9ME, /* ICH9M-E */
183 LPC_ICH10, /* ICH10 */
184 LPC_ICH10R, /* ICH10R */
185 LPC_ICH10D, /* ICH10D */
186 LPC_ICH10DO, /* ICH10DO */
187 LPC_PCH, /* PCH Desktop Full Featured */
188 LPC_PCHM, /* PCH Mobile Full Featured */
189 LPC_P55, /* P55 */
190 LPC_PM55, /* PM55 */
191 LPC_H55, /* H55 */
192 LPC_QM57, /* QM57 */
193 LPC_H57, /* H57 */
194 LPC_HM55, /* HM55 */
195 LPC_Q57, /* Q57 */
196 LPC_HM57, /* HM57 */
197 LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
198 LPC_QS57, /* QS57 */
199 LPC_3400, /* 3400 */
200 LPC_3420, /* 3420 */
201 LPC_3450, /* 3450 */
202 LPC_EP80579, /* EP80579 */
203 LPC_CPT, /* Cougar Point */
204 LPC_CPTD, /* Cougar Point Desktop */
205 LPC_CPTM, /* Cougar Point Mobile */
206 LPC_PBG, /* Patsburg */
207 LPC_DH89XXCC, /* DH89xxCC */
208 LPC_PPT, /* Panther Point */
209 LPC_LPT, /* Lynx Point */
7fb9c1a4 210 LPC_LPT_LP, /* Lynx Point-LP */
6e6680e3 211 LPC_WBG, /* Wellsburg */
8477128f 212 LPC_AVN, /* Avoton SoC */
283aae8a 213 LPC_COLETO, /* Coleto Creek */
5e90169c 214 LPC_WPT_LP, /* Wildcat Point-LP */
4630b130
AS
215};
216
a1ca138f 217static struct lpc_ich_info lpc_chipset_info[] = {
4630b130
AS
218 [LPC_ICH] = {
219 .name = "ICH",
887c8ec7 220 .iTCO_version = 1,
4630b130
AS
221 },
222 [LPC_ICH0] = {
223 .name = "ICH0",
887c8ec7 224 .iTCO_version = 1,
4630b130
AS
225 },
226 [LPC_ICH2] = {
227 .name = "ICH2",
887c8ec7 228 .iTCO_version = 1,
4630b130
AS
229 },
230 [LPC_ICH2M] = {
231 .name = "ICH2-M",
887c8ec7 232 .iTCO_version = 1,
4630b130
AS
233 },
234 [LPC_ICH3] = {
235 .name = "ICH3-S",
887c8ec7 236 .iTCO_version = 1,
4630b130
AS
237 },
238 [LPC_ICH3M] = {
239 .name = "ICH3-M",
887c8ec7 240 .iTCO_version = 1,
4630b130
AS
241 },
242 [LPC_ICH4] = {
243 .name = "ICH4",
887c8ec7 244 .iTCO_version = 1,
4630b130
AS
245 },
246 [LPC_ICH4M] = {
247 .name = "ICH4-M",
887c8ec7 248 .iTCO_version = 1,
4630b130
AS
249 },
250 [LPC_CICH] = {
251 .name = "C-ICH",
887c8ec7 252 .iTCO_version = 1,
4630b130
AS
253 },
254 [LPC_ICH5] = {
255 .name = "ICH5 or ICH5R",
887c8ec7 256 .iTCO_version = 1,
4630b130
AS
257 },
258 [LPC_6300ESB] = {
259 .name = "6300ESB",
887c8ec7 260 .iTCO_version = 1,
4630b130
AS
261 },
262 [LPC_ICH6] = {
263 .name = "ICH6 or ICH6R",
887c8ec7 264 .iTCO_version = 2,
4630b130
AS
265 .gpio_version = ICH_V6_GPIO,
266 },
267 [LPC_ICH6M] = {
268 .name = "ICH6-M",
887c8ec7 269 .iTCO_version = 2,
4630b130
AS
270 .gpio_version = ICH_V6_GPIO,
271 },
272 [LPC_ICH6W] = {
273 .name = "ICH6W or ICH6RW",
887c8ec7 274 .iTCO_version = 2,
4630b130
AS
275 .gpio_version = ICH_V6_GPIO,
276 },
277 [LPC_631XESB] = {
278 .name = "631xESB/632xESB",
887c8ec7 279 .iTCO_version = 2,
4630b130
AS
280 .gpio_version = ICH_V6_GPIO,
281 },
282 [LPC_ICH7] = {
283 .name = "ICH7 or ICH7R",
887c8ec7 284 .iTCO_version = 2,
4630b130
AS
285 .gpio_version = ICH_V7_GPIO,
286 },
287 [LPC_ICH7DH] = {
288 .name = "ICH7DH",
887c8ec7 289 .iTCO_version = 2,
4630b130
AS
290 .gpio_version = ICH_V7_GPIO,
291 },
292 [LPC_ICH7M] = {
293 .name = "ICH7-M or ICH7-U",
887c8ec7 294 .iTCO_version = 2,
4630b130
AS
295 .gpio_version = ICH_V7_GPIO,
296 },
297 [LPC_ICH7MDH] = {
298 .name = "ICH7-M DH",
887c8ec7 299 .iTCO_version = 2,
4630b130
AS
300 .gpio_version = ICH_V7_GPIO,
301 },
302 [LPC_NM10] = {
303 .name = "NM10",
887c8ec7 304 .iTCO_version = 2,
4630b130
AS
305 },
306 [LPC_ICH8] = {
307 .name = "ICH8 or ICH8R",
887c8ec7 308 .iTCO_version = 2,
4630b130
AS
309 .gpio_version = ICH_V7_GPIO,
310 },
311 [LPC_ICH8DH] = {
312 .name = "ICH8DH",
887c8ec7 313 .iTCO_version = 2,
4630b130
AS
314 .gpio_version = ICH_V7_GPIO,
315 },
316 [LPC_ICH8DO] = {
317 .name = "ICH8DO",
887c8ec7 318 .iTCO_version = 2,
4630b130
AS
319 .gpio_version = ICH_V7_GPIO,
320 },
321 [LPC_ICH8M] = {
322 .name = "ICH8M",
887c8ec7 323 .iTCO_version = 2,
4630b130
AS
324 .gpio_version = ICH_V7_GPIO,
325 },
326 [LPC_ICH8ME] = {
327 .name = "ICH8M-E",
887c8ec7 328 .iTCO_version = 2,
4630b130
AS
329 .gpio_version = ICH_V7_GPIO,
330 },
331 [LPC_ICH9] = {
332 .name = "ICH9",
887c8ec7 333 .iTCO_version = 2,
4630b130
AS
334 .gpio_version = ICH_V9_GPIO,
335 },
336 [LPC_ICH9R] = {
337 .name = "ICH9R",
887c8ec7 338 .iTCO_version = 2,
4630b130
AS
339 .gpio_version = ICH_V9_GPIO,
340 },
341 [LPC_ICH9DH] = {
342 .name = "ICH9DH",
887c8ec7 343 .iTCO_version = 2,
4630b130
AS
344 .gpio_version = ICH_V9_GPIO,
345 },
346 [LPC_ICH9DO] = {
347 .name = "ICH9DO",
887c8ec7 348 .iTCO_version = 2,
4630b130
AS
349 .gpio_version = ICH_V9_GPIO,
350 },
351 [LPC_ICH9M] = {
352 .name = "ICH9M",
887c8ec7 353 .iTCO_version = 2,
4630b130
AS
354 .gpio_version = ICH_V9_GPIO,
355 },
356 [LPC_ICH9ME] = {
357 .name = "ICH9M-E",
887c8ec7 358 .iTCO_version = 2,
4630b130
AS
359 .gpio_version = ICH_V9_GPIO,
360 },
361 [LPC_ICH10] = {
362 .name = "ICH10",
887c8ec7 363 .iTCO_version = 2,
4630b130
AS
364 .gpio_version = ICH_V10CONS_GPIO,
365 },
366 [LPC_ICH10R] = {
367 .name = "ICH10R",
887c8ec7 368 .iTCO_version = 2,
4630b130
AS
369 .gpio_version = ICH_V10CONS_GPIO,
370 },
371 [LPC_ICH10D] = {
372 .name = "ICH10D",
887c8ec7 373 .iTCO_version = 2,
4630b130
AS
374 .gpio_version = ICH_V10CORP_GPIO,
375 },
376 [LPC_ICH10DO] = {
377 .name = "ICH10DO",
887c8ec7 378 .iTCO_version = 2,
4630b130
AS
379 .gpio_version = ICH_V10CORP_GPIO,
380 },
381 [LPC_PCH] = {
382 .name = "PCH Desktop Full Featured",
887c8ec7 383 .iTCO_version = 2,
4630b130
AS
384 .gpio_version = ICH_V5_GPIO,
385 },
386 [LPC_PCHM] = {
387 .name = "PCH Mobile Full Featured",
887c8ec7 388 .iTCO_version = 2,
4630b130
AS
389 .gpio_version = ICH_V5_GPIO,
390 },
391 [LPC_P55] = {
392 .name = "P55",
887c8ec7 393 .iTCO_version = 2,
4630b130
AS
394 .gpio_version = ICH_V5_GPIO,
395 },
396 [LPC_PM55] = {
397 .name = "PM55",
887c8ec7 398 .iTCO_version = 2,
4630b130
AS
399 .gpio_version = ICH_V5_GPIO,
400 },
401 [LPC_H55] = {
402 .name = "H55",
887c8ec7 403 .iTCO_version = 2,
4630b130
AS
404 .gpio_version = ICH_V5_GPIO,
405 },
406 [LPC_QM57] = {
407 .name = "QM57",
887c8ec7 408 .iTCO_version = 2,
4630b130
AS
409 .gpio_version = ICH_V5_GPIO,
410 },
411 [LPC_H57] = {
412 .name = "H57",
887c8ec7 413 .iTCO_version = 2,
4630b130
AS
414 .gpio_version = ICH_V5_GPIO,
415 },
416 [LPC_HM55] = {
417 .name = "HM55",
887c8ec7 418 .iTCO_version = 2,
4630b130
AS
419 .gpio_version = ICH_V5_GPIO,
420 },
421 [LPC_Q57] = {
422 .name = "Q57",
887c8ec7 423 .iTCO_version = 2,
4630b130
AS
424 .gpio_version = ICH_V5_GPIO,
425 },
426 [LPC_HM57] = {
427 .name = "HM57",
887c8ec7 428 .iTCO_version = 2,
4630b130
AS
429 .gpio_version = ICH_V5_GPIO,
430 },
431 [LPC_PCHMSFF] = {
432 .name = "PCH Mobile SFF Full Featured",
887c8ec7 433 .iTCO_version = 2,
4630b130
AS
434 .gpio_version = ICH_V5_GPIO,
435 },
436 [LPC_QS57] = {
437 .name = "QS57",
887c8ec7 438 .iTCO_version = 2,
4630b130
AS
439 .gpio_version = ICH_V5_GPIO,
440 },
441 [LPC_3400] = {
442 .name = "3400",
887c8ec7 443 .iTCO_version = 2,
4630b130
AS
444 .gpio_version = ICH_V5_GPIO,
445 },
446 [LPC_3420] = {
447 .name = "3420",
887c8ec7 448 .iTCO_version = 2,
4630b130
AS
449 .gpio_version = ICH_V5_GPIO,
450 },
451 [LPC_3450] = {
452 .name = "3450",
887c8ec7 453 .iTCO_version = 2,
4630b130
AS
454 .gpio_version = ICH_V5_GPIO,
455 },
456 [LPC_EP80579] = {
457 .name = "EP80579",
887c8ec7 458 .iTCO_version = 2,
4630b130
AS
459 },
460 [LPC_CPT] = {
461 .name = "Cougar Point",
887c8ec7 462 .iTCO_version = 2,
4630b130
AS
463 .gpio_version = ICH_V5_GPIO,
464 },
465 [LPC_CPTD] = {
466 .name = "Cougar Point Desktop",
887c8ec7 467 .iTCO_version = 2,
4630b130
AS
468 .gpio_version = ICH_V5_GPIO,
469 },
470 [LPC_CPTM] = {
471 .name = "Cougar Point Mobile",
887c8ec7 472 .iTCO_version = 2,
4630b130
AS
473 .gpio_version = ICH_V5_GPIO,
474 },
475 [LPC_PBG] = {
476 .name = "Patsburg",
887c8ec7 477 .iTCO_version = 2,
4630b130
AS
478 },
479 [LPC_DH89XXCC] = {
480 .name = "DH89xxCC",
887c8ec7 481 .iTCO_version = 2,
4630b130
AS
482 },
483 [LPC_PPT] = {
484 .name = "Panther Point",
887c8ec7 485 .iTCO_version = 2,
4630b130
AS
486 },
487 [LPC_LPT] = {
488 .name = "Lynx Point",
887c8ec7 489 .iTCO_version = 2,
4630b130 490 },
7fb9c1a4
JR
491 [LPC_LPT_LP] = {
492 .name = "Lynx Point_LP",
493 .iTCO_version = 2,
494 },
6e6680e3
JR
495 [LPC_WBG] = {
496 .name = "Wellsburg",
497 .iTCO_version = 2,
498 },
8477128f
JR
499 [LPC_AVN] = {
500 .name = "Avoton SoC",
501 .iTCO_version = 1,
facd9939 502 .gpio_version = AVOTON_GPIO,
8477128f 503 },
283aae8a
SH
504 [LPC_COLETO] = {
505 .name = "Coleto Creek",
506 .iTCO_version = 2,
507 },
5e90169c 508 [LPC_WPT_LP] = {
a8822df9 509 .name = "Wildcat Point_LP",
5e90169c
JR
510 .iTCO_version = 2,
511 },
4630b130
AS
512};
513
514/*
515 * This data only exists for exporting the supported PCI ids
516 * via MODULE_DEVICE_TABLE. We do not actually register a
517 * pci_driver, because the I/O Controller Hub has also other
518 * functions that probably will be registered by other drivers.
519 */
36fcd06c 520static const struct pci_device_id lpc_ich_ids[] = {
4630b130
AS
521 { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
522 { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
523 { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
524 { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
525 { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
526 { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
527 { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
528 { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
529 { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
530 { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
531 { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
532 { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
533 { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
534 { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
535 { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
536 { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
537 { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
538 { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
539 { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
540 { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
541 { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
542 { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
543 { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
544 { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
545 { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
546 { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
547 { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
548 { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
549 { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
550 { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
551 { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
552 { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
553 { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
554 { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
555 { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
556 { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
557 { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
558 { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
559 { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
560 { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
561 { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
562 { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
563 { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
564 { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
565 { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
566 { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
567 { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
568 { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
569 { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
570 { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
571 { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
572 { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
573 { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
574 { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
575 { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
576 { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
577 { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
578 { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
579 { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
580 { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
581 { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
582 { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
583 { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
584 { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
585 { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
586 { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
587 { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
588 { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
589 { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
590 { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
591 { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
592 { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
593 { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
594 { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
595 { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
596 { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
597 { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
598 { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
599 { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
600 { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
601 { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
602 { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
603 { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
604 { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
605 { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
606 { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
607 { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
608 { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
609 { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
610 { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
611 { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
612 { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
613 { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
614 { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
615 { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
616 { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
617 { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
618 { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
619 { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
620 { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
621 { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
622 { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
623 { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
624 { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
625 { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
626 { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
627 { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
628 { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
629 { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
630 { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
631 { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
632 { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
633 { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
634 { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
635 { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
636 { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
637 { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
638 { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
639 { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
640 { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
641 { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
642 { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
643 { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
644 { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
645 { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
646 { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
647 { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
648 { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
649 { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
650 { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
651 { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
652 { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
653 { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
654 { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
655 { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
656 { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
657 { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
658 { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
659 { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
660 { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
661 { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
662 { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
663 { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
664 { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
665 { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
666 { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
667 { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
668 { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
669 { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
670 { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
671 { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
672 { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
673 { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
674 { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
675 { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
676 { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
677 { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
678 { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
679 { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
680 { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
681 { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
682 { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
683 { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
684 { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
7fb9c1a4
JR
685 { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
686 { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
687 { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
688 { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
689 { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
690 { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
691 { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
692 { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
6e6680e3
JR
693 { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
694 { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
695 { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
696 { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
697 { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
698 { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
699 { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
700 { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
701 { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
702 { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
703 { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
704 { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
705 { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
706 { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
707 { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
708 { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
709 { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
710 { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
711 { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
712 { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
713 { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
714 { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
715 { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
716 { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
717 { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
718 { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
719 { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
720 { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
721 { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
722 { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
723 { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
724 { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
8477128f
JR
725 { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
726 { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
727 { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
728 { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
283aae8a 729 { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
5e90169c
JR
730 { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
731 { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
732 { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
733 { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
734 { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
735 { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
736 { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
4630b130
AS
737 { 0, }, /* End of list */
738};
739MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
740
741static void lpc_ich_restore_config_space(struct pci_dev *dev)
742{
01560f6b
AS
743 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
744
745 if (priv->acpi.save >= 0) {
746 pci_write_config_byte(dev, priv->acpi.ctrl, priv->acpi.save);
747 priv->acpi.save = -1;
4630b130
AS
748 }
749
01560f6b
AS
750 if (priv->gpio.save >= 0) {
751 pci_write_config_byte(dev, priv->gpio.ctrl, priv->gpio.save);
752 priv->gpio.save = -1;
4630b130
AS
753 }
754}
755
f791be49 756static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
4630b130 757{
01560f6b 758 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
4630b130
AS
759 u8 reg_save;
760
01560f6b 761 pci_read_config_byte(dev, priv->acpi.ctrl, &reg_save);
f5dccb15 762 pci_write_config_byte(dev, priv->acpi.ctrl, reg_save | 0x80);
01560f6b 763 priv->acpi.save = reg_save;
4630b130
AS
764}
765
f791be49 766static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
4630b130 767{
01560f6b 768 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
4630b130
AS
769 u8 reg_save;
770
01560f6b
AS
771 pci_read_config_byte(dev, priv->gpio.ctrl, &reg_save);
772 pci_write_config_byte(dev, priv->gpio.ctrl, reg_save | 0x10);
773 priv->gpio.save = reg_save;
4630b130
AS
774}
775
01560f6b 776static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
4630b130 777{
01560f6b
AS
778 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
779
780 cell->platform_data = &lpc_chipset_info[priv->chipset];
4630b130
AS
781 cell->pdata_size = sizeof(struct lpc_ich_info);
782}
783
4f600ada
JD
784/*
785 * We don't check for resource conflict globally. There are 2 or 3 independent
786 * GPIO groups and it's enough to have access to one of these to instantiate
787 * the device.
788 */
f791be49 789static int lpc_ich_check_conflict_gpio(struct resource *res)
4f600ada
JD
790{
791 int ret;
792 u8 use_gpio = 0;
793
794 if (resource_size(res) >= 0x50 &&
795 !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
796 use_gpio |= 1 << 2;
797
798 if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
799 use_gpio |= 1 << 1;
800
801 ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
802 if (!ret)
803 use_gpio |= 1 << 0;
804
805 return use_gpio ? use_gpio : ret;
806}
807
01560f6b 808static int lpc_ich_init_gpio(struct pci_dev *dev)
4630b130 809{
01560f6b 810 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
4630b130
AS
811 u32 base_addr_cfg;
812 u32 base_addr;
813 int ret;
814 bool acpi_conflict = false;
815 struct resource *res;
816
817 /* Setup power management base register */
01560f6b 818 pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
4630b130
AS
819 base_addr = base_addr_cfg & 0x0000ff80;
820 if (!base_addr) {
0c418844 821 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
4630b130
AS
822 lpc_ich_cells[LPC_GPIO].num_resources--;
823 goto gpe0_done;
824 }
825
826 res = &gpio_ich_res[ICH_RES_GPE0];
827 res->start = base_addr + ACPIBASE_GPE_OFF;
828 res->end = base_addr + ACPIBASE_GPE_END;
829 ret = acpi_check_resource_conflict(res);
830 if (ret) {
831 /*
832 * This isn't fatal for the GPIO, but we have to make sure that
833 * the platform_device subsystem doesn't see this resource
834 * or it will register an invalid region.
835 */
836 lpc_ich_cells[LPC_GPIO].num_resources--;
837 acpi_conflict = true;
838 } else {
839 lpc_ich_enable_acpi_space(dev);
840 }
841
842gpe0_done:
843 /* Setup GPIO base register */
01560f6b 844 pci_read_config_dword(dev, priv->gpio.base, &base_addr_cfg);
4630b130
AS
845 base_addr = base_addr_cfg & 0x0000ff80;
846 if (!base_addr) {
0c418844 847 dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
4630b130
AS
848 ret = -ENODEV;
849 goto gpio_done;
850 }
851
852 /* Older devices provide fewer GPIO and have a smaller resource size. */
853 res = &gpio_ich_res[ICH_RES_GPIO];
854 res->start = base_addr;
01560f6b 855 switch (lpc_chipset_info[priv->chipset].gpio_version) {
4630b130
AS
856 case ICH_V5_GPIO:
857 case ICH_V10CORP_GPIO:
858 res->end = res->start + 128 - 1;
859 break;
860 default:
861 res->end = res->start + 64 - 1;
862 break;
863 }
864
4f600ada
JD
865 ret = lpc_ich_check_conflict_gpio(res);
866 if (ret < 0) {
4630b130
AS
867 /* this isn't necessarily fatal for the GPIO */
868 acpi_conflict = true;
869 goto gpio_done;
870 }
01560f6b 871 lpc_chipset_info[priv->chipset].use_gpio = ret;
4630b130
AS
872 lpc_ich_enable_gpio_space(dev);
873
01560f6b 874 lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
4630b130 875 ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
55692af5 876 1, NULL, 0, NULL);
4630b130
AS
877
878gpio_done:
879 if (acpi_conflict)
880 pr_warn("Resource conflict(s) found affecting %s\n",
881 lpc_ich_cells[LPC_GPIO].name);
882 return ret;
883}
884
01560f6b 885static int lpc_ich_init_wdt(struct pci_dev *dev)
887c8ec7 886{
01560f6b 887 struct lpc_ich_priv *priv = pci_get_drvdata(dev);
887c8ec7
AS
888 u32 base_addr_cfg;
889 u32 base_addr;
890 int ret;
887c8ec7
AS
891 struct resource *res;
892
893 /* Setup power management base register */
01560f6b 894 pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
887c8ec7
AS
895 base_addr = base_addr_cfg & 0x0000ff80;
896 if (!base_addr) {
0c418844 897 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
887c8ec7
AS
898 ret = -ENODEV;
899 goto wdt_done;
900 }
901
902 res = wdt_io_res(ICH_RES_IO_TCO);
903 res->start = base_addr + ACPIBASE_TCO_OFF;
904 res->end = base_addr + ACPIBASE_TCO_END;
887c8ec7
AS
905
906 res = wdt_io_res(ICH_RES_IO_SMI);
907 res->start = base_addr + ACPIBASE_SMI_OFF;
908 res->end = base_addr + ACPIBASE_SMI_END;
092369ef 909
887c8ec7
AS
910 lpc_ich_enable_acpi_space(dev);
911
912 /*
913 * Get the Memory-Mapped GCS register. To get access to it
914 * we have to read RCBA from PCI Config space 0xf0 and use
915 * it as base. GCS = RCBA + ICH6_GCS(0x3410).
916 */
01560f6b 917 if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
e294bc91
PH
918 /* Don't register iomem for TCO ver 1 */
919 lpc_ich_cells[LPC_WDT].num_resources--;
920 } else {
887c8ec7
AS
921 pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
922 base_addr = base_addr_cfg & 0xffffc000;
923 if (!(base_addr_cfg & 1)) {
0c418844
PB
924 dev_notice(&dev->dev, "RCBA is disabled by "
925 "hardware/BIOS, device disabled\n");
887c8ec7
AS
926 ret = -ENODEV;
927 goto wdt_done;
928 }
929 res = wdt_mem_res(ICH_RES_MEM_GCS);
930 res->start = base_addr + ACPIBASE_GCS_OFF;
931 res->end = base_addr + ACPIBASE_GCS_END;
887c8ec7
AS
932 }
933
01560f6b 934 lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
887c8ec7 935 ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
55692af5 936 1, NULL, 0, NULL);
887c8ec7
AS
937
938wdt_done:
887c8ec7
AS
939 return ret;
940}
941
f791be49 942static int lpc_ich_probe(struct pci_dev *dev,
4630b130
AS
943 const struct pci_device_id *id)
944{
01560f6b 945 struct lpc_ich_priv *priv;
4630b130
AS
946 int ret;
947 bool cell_added = false;
948
ff7109fa
AS
949 priv = devm_kzalloc(&dev->dev,
950 sizeof(struct lpc_ich_priv), GFP_KERNEL);
01560f6b
AS
951 if (!priv)
952 return -ENOMEM;
953
954 priv->chipset = id->driver_data;
955 priv->acpi.save = -1;
956 priv->acpi.base = ACPIBASE;
957 priv->acpi.ctrl = ACPICTRL;
958
959 priv->gpio.save = -1;
960 if (priv->chipset <= LPC_ICH5) {
961 priv->gpio.base = GPIOBASE_ICH0;
962 priv->gpio.ctrl = GPIOCTRL_ICH0;
963 } else {
964 priv->gpio.base = GPIOBASE_ICH6;
965 priv->gpio.ctrl = GPIOCTRL_ICH6;
966 }
967
968 pci_set_drvdata(dev, priv);
969
f0776b8c
PT
970 if (lpc_chipset_info[priv->chipset].iTCO_version) {
971 ret = lpc_ich_init_wdt(dev);
972 if (!ret)
973 cell_added = true;
974 }
887c8ec7 975
f0776b8c
PT
976 if (lpc_chipset_info[priv->chipset].gpio_version) {
977 ret = lpc_ich_init_gpio(dev);
978 if (!ret)
979 cell_added = true;
980 }
4630b130
AS
981
982 /*
983 * We only care if at least one or none of the cells registered
984 * successfully.
985 */
986 if (!cell_added) {
0c418844 987 dev_warn(&dev->dev, "No MFD cells added\n");
4630b130
AS
988 lpc_ich_restore_config_space(dev);
989 return -ENODEV;
990 }
991
992 return 0;
993}
994
4740f73f 995static void lpc_ich_remove(struct pci_dev *dev)
4630b130
AS
996{
997 mfd_remove_devices(&dev->dev);
998 lpc_ich_restore_config_space(dev);
999}
1000
1001static struct pci_driver lpc_ich_driver = {
1002 .name = "lpc_ich",
1003 .id_table = lpc_ich_ids,
1004 .probe = lpc_ich_probe,
84449216 1005 .remove = lpc_ich_remove,
4630b130
AS
1006};
1007
b4d0fe9c 1008module_pci_driver(lpc_ich_driver);
4630b130
AS
1009
1010MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
1011MODULE_DESCRIPTION("LPC interface for Intel ICH");
1012MODULE_LICENSE("GPL");