]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/misc/cxl/cxl.h
cxl: sysfs support for guests
[mirror_ubuntu-hirsute-kernel.git] / drivers / misc / cxl / cxl.h
CommitLineData
f204e0b8
IM
1/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#ifndef _CXL_H_
11#define _CXL_H_
12
13#include <linux/interrupt.h>
14#include <linux/semaphore.h>
15#include <linux/device.h>
16#include <linux/types.h>
17#include <linux/cdev.h>
18#include <linux/pid.h>
19#include <linux/io.h>
20#include <linux/pci.h>
0520336a 21#include <linux/fs.h>
f204e0b8
IM
22#include <asm/cputable.h>
23#include <asm/mmu.h>
24#include <asm/reg.h>
ec249dd8 25#include <misc/cxl-base.h>
f204e0b8
IM
26
27#include <uapi/misc/cxl.h>
28
29extern uint cxl_verbose;
30
31#define CXL_TIMEOUT 5
32
33/*
34 * Bump version each time a user API change is made, whether it is
35 * backwards compatible ot not.
36 */
d9232a3d 37#define CXL_API_VERSION 2
f204e0b8
IM
38#define CXL_API_VERSION_COMPATIBLE 1
39
40/*
41 * Opaque types to avoid accidentally passing registers for the wrong MMIO
42 *
43 * At the end of the day, I'm not married to using typedef here, but it might
44 * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
45 * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
46 *
47 * I'm quite happy if these are changed back to #defines before upstreaming, it
48 * should be little more than a regexp search+replace operation in this file.
49 */
50typedef struct {
51 const int x;
52} cxl_p1_reg_t;
53typedef struct {
54 const int x;
55} cxl_p1n_reg_t;
56typedef struct {
57 const int x;
58} cxl_p2n_reg_t;
59#define cxl_reg_off(reg) \
60 (reg.x)
61
62/* Memory maps. Ref CXL Appendix A */
63
64/* PSL Privilege 1 Memory Map */
65/* Configuration and Control area */
66static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
67static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
68static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
69static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
70static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
71/* Downloading */
72static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
73static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
74
75/* PSL Lookaside Buffer Management Area */
76static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
77static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
78static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
79static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
80static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
81static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
82
83/* 0x00C0:7EFF Implementation dependent area */
84static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
85static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
390fd592 86static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
f204e0b8
IM
87static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
88static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
390fd592 89static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
f204e0b8
IM
90static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
91static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
92static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
93static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
94/* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
95/* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
96
97/* PSL Slice Privilege 1 Memory Map */
98/* Configuration Area */
99static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
100static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
101static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
102static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
103static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
104static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
105/* Memory Management and Lookaside Buffer Management */
106static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
107static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
108/* Pointer Area */
109static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
110static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
111static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
112/* Control Area */
113static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
114static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
115static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
116static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
117/* 0xC0:FF Implementation Dependent Area */
118static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
119static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
120static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
121static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
122static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
123static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
124
125/* PSL Slice Privilege 2 Memory Map */
126/* Configuration and Control Area */
127static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
128static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
129static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
130static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
131static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
132static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
133static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
134/* Segment Lookaside Buffer Management */
135static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
136static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
137static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
138/* Interrupt Registers */
139static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
140static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
141static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
142static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
143static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
144static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
145/* AFU Registers */
146static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
147static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
148/* Work Element Descriptor */
149static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
150/* 0x0C0:FFF Implementation Dependent Area */
151
152#define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
153#define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
154#define CXL_PSL_SPAP_Size_Shift 4
155#define CXL_PSL_SPAP_V 0x0000000000000001ULL
156
390fd592
PB
157/****** CXL_PSL_Control ****************************************************/
158#define CXL_PSL_Control_tb 0x0000000000000001ULL
159
f204e0b8
IM
160/****** CXL_PSL_DLCNTL *****************************************************/
161#define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
162#define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
163#define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
164#define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
165#define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
166#define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
167
168/****** CXL_PSL_SR_An ******************************************************/
169#define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
170#define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
171#define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
172#define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
173#define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
174#define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
175#define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
176#define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
177#define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
178#define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
179#define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
180
181/****** CXL_PSL_LLCMD_An ****************************************************/
182#define CXL_LLCMD_TERMINATE 0x0001000000000000ULL
183#define CXL_LLCMD_REMOVE 0x0002000000000000ULL
184#define CXL_LLCMD_SUSPEND 0x0003000000000000ULL
185#define CXL_LLCMD_RESUME 0x0004000000000000ULL
186#define CXL_LLCMD_ADD 0x0005000000000000ULL
187#define CXL_LLCMD_UPDATE 0x0006000000000000ULL
188#define CXL_LLCMD_HANDLE_MASK 0x000000000000ffffULL
189
190/****** CXL_PSL_ID_An ****************************************************/
191#define CXL_PSL_ID_An_F (1ull << (63-31))
192#define CXL_PSL_ID_An_L (1ull << (63-30))
193
194/****** CXL_PSL_SCNTL_An ****************************************************/
195#define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
196/* Programming Modes: */
197#define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
198#define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
199#define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
200#define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
201#define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
202#define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
203/* Purge Status (ro) */
204#define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
205#define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
206#define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
207/* Purge */
208#define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
209/* Suspend Status (ro) */
210#define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
211#define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
212#define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
213/* Suspend Control */
214#define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
215
216/* AFU Slice Enable Status (ro) */
217#define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
218#define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
219#define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
220/* AFU Slice Enable */
221#define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
222/* AFU Slice Reset status (ro) */
223#define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
224#define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
225#define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
226/* AFU Slice Reset */
227#define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
228
229/****** CXL_SSTP0/1_An ******************************************************/
230/* These top bits are for the segment that CONTAINS the segment table */
231#define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
232#define CXL_SSTP0_An_KS (1ull << (63-2))
233#define CXL_SSTP0_An_KP (1ull << (63-3))
234#define CXL_SSTP0_An_N (1ull << (63-4))
235#define CXL_SSTP0_An_L (1ull << (63-5))
236#define CXL_SSTP0_An_C (1ull << (63-6))
237#define CXL_SSTP0_An_TA (1ull << (63-7))
238#define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
239/* And finally, the virtual address & size of the segment table: */
240#define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
241#define CXL_SSTP0_An_SegTableSize_MASK \
242 (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
243#define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
244#define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
245#define CXL_SSTP1_An_V (1ull << (63-63))
246
247/****** CXL_PSL_SLBIE_[An] **************************************************/
248/* write: */
249#define CXL_SLBIE_C PPC_BIT(36) /* Class */
250#define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
251#define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
252#define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
253/* read: */
254#define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
255#define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
256
257/****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
258#define CXL_TLB_SLB_P (1ull) /* Pending (read) */
259
260/****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
261#define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
262#define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
263#define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
264
265/****** CXL_PSL_AFUSEL ******************************************************/
266#define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
267
268/****** CXL_PSL_DSISR_An ****************************************************/
269#define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
270#define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
271#define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
272#define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
273#define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
274#define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
275#define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
276#define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
277/* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
278#define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
279#define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
280#define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
281#define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
282#define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
283
284/****** CXL_PSL_TFC_An ******************************************************/
285#define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
286#define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
287#define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
288#define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
289
290/* cxl_process_element->software_status */
291#define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
292#define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
293#define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
294#define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
295
d6a6af2c
IM
296/****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
297 * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
298 * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
299 * of the hang pulse frequency.
300 */
301#define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
302
f204e0b8
IM
303/* SPA->sw_command_status */
304#define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
305#define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
306#define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
307#define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
308#define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
309#define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
310#define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
311#define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
312#define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
313#define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
314#define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
315#define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
316#define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
317#define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
318#define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
319#define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
320
321#define CXL_MAX_SLICES 4
322#define MAX_AFU_MMIO_REGS 3
323
f204e0b8
IM
324#define CXL_MODE_TIME_SLICED 0x4
325#define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
326
327enum cxl_context_status {
328 CLOSED,
329 OPENED,
330 STARTED
331};
332
333enum prefault_modes {
334 CXL_PREFAULT_NONE,
335 CXL_PREFAULT_WED,
336 CXL_PREFAULT_ALL,
337};
338
4752876c
CL
339enum cxl_attrs {
340 CXL_ADAPTER_ATTRS,
341 CXL_AFU_MASTER_ATTRS,
342 CXL_AFU_ATTRS,
343};
344
f204e0b8
IM
345struct cxl_sste {
346 __be64 esid_data;
347 __be64 vsid_data;
348};
349
350#define to_cxl_adapter(d) container_of(d, struct cxl, dev)
351#define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
352
cbffa3a5
CL
353struct cxl_afu_native {
354 void __iomem *p1n_mmio;
355 void __iomem *afu_desc_mmio;
f204e0b8 356 irq_hw_number_t psl_hwirq;
cbffa3a5
CL
357 unsigned int psl_virq;
358 struct mutex spa_mutex;
359 /*
360 * Only the first part of the SPA is used for the process element
361 * linked list. The only other part that software needs to worry about
362 * is sw_command_status, which we store a separate pointer to.
363 * Everything else in the SPA is only used by hardware
364 */
365 struct cxl_process_element *spa;
366 __be64 *sw_command_status;
367 unsigned int spa_size;
368 int spa_order;
369 int spa_max_procs;
370 u64 pp_offset;
371};
372
373struct cxl_afu_guest {
374 u64 handle;
375 phys_addr_t p2n_phys;
376 u64 p2n_size;
377 int max_ints;
378};
379
380struct cxl_afu {
381 struct cxl_afu_native *native;
382 struct cxl_afu_guest *guest;
f204e0b8
IM
383 irq_hw_number_t serr_hwirq;
384 unsigned int serr_virq;
cbffa3a5
CL
385 char *psl_irq_name;
386 char *err_irq_name;
f204e0b8
IM
387 void __iomem *p2n_mmio;
388 phys_addr_t psn_phys;
f204e0b8 389 u64 pp_size;
cbffa3a5 390
f204e0b8
IM
391 struct cxl *adapter;
392 struct device dev;
393 struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
394 struct device *chardev_s, *chardev_m, *chardev_d;
395 struct idr contexts_idr;
396 struct dentry *debugfs;
ee41d11d 397 struct mutex contexts_lock;
f204e0b8
IM
398 spinlock_t afu_cntl_lock;
399
e36f6fe1
VJ
400 /* AFU error buffer fields and bin attribute for sysfs */
401 u64 eb_len, eb_offset;
402 struct bin_attribute attr_eb;
403
6f7f0b3d
MN
404 /* pointer to the vphb */
405 struct pci_controller *phb;
406
f204e0b8
IM
407 int pp_irqs;
408 int irqs_max;
409 int num_procs;
410 int max_procs_virtualised;
411 int slice;
412 int modes_supported;
413 int current_mode;
b087e619
IM
414 int crs_num;
415 u64 crs_len;
416 u64 crs_offset;
417 struct list_head crs;
f204e0b8
IM
418 enum prefault_modes prefault_mode;
419 bool psa;
420 bool pp_psa;
421 bool enabled;
422};
423
1b5df59e
VJ
424/* AFU refcount management */
425static inline struct cxl_afu *cxl_afu_get(struct cxl_afu *afu)
426{
427
428 return (get_device(&afu->dev) == NULL) ? NULL : afu;
429}
430
431static inline void cxl_afu_put(struct cxl_afu *afu)
432{
433 put_device(&afu->dev);
434}
435
80fa93fc
MN
436
437struct cxl_irq_name {
438 struct list_head list;
439 char *name;
440};
441
14baf4d9
CL
442struct irq_avail {
443 irq_hw_number_t offset;
444 irq_hw_number_t range;
445 unsigned long *bitmap;
446};
447
f204e0b8
IM
448/*
449 * This is a cxl context. If the PSL is in dedicated mode, there will be one
450 * of these per AFU. If in AFU directed there can be lots of these.
451 */
452struct cxl_context {
453 struct cxl_afu *afu;
454
455 /* Problem state MMIO */
456 phys_addr_t psn_phys;
457 u64 psn_size;
458
b123429e
IM
459 /* Used to unmap any mmaps when force detaching */
460 struct address_space *mapping;
461 struct mutex mapping_lock;
d9232a3d
IM
462 struct page *ff_page;
463 bool mmio_err_ff;
55e07668 464 bool kernelapi;
b123429e 465
f204e0b8
IM
466 spinlock_t sste_lock; /* Protects segment table entries */
467 struct cxl_sste *sstp;
468 u64 sstp0, sstp1;
469 unsigned int sst_size, sst_lru;
470
471 wait_queue_head_t wq;
7b8ad495
VJ
472 /* pid of the group leader associated with the pid */
473 struct pid *glpid;
474 /* use mm context associated with this pid for ds faults */
f204e0b8
IM
475 struct pid *pid;
476 spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
477 /* Only used in PR mode */
478 u64 process_token;
479
480 unsigned long *irq_bitmap; /* Accessed from IRQ context */
481 struct cxl_irq_ranges irqs;
80fa93fc 482 struct list_head irq_names;
f204e0b8
IM
483 u64 fault_addr;
484 u64 fault_dsisr;
485 u64 afu_err;
486
487 /*
488 * This status and it's lock pretects start and detach context
489 * from racing. It also prevents detach from racing with
490 * itself
491 */
492 enum cxl_context_status status;
493 struct mutex status_mutex;
494
495
496 /* XXX: Is it possible to need multiple work items at once? */
497 struct work_struct fault_work;
498 u64 dsisr;
499 u64 dar;
500
501 struct cxl_process_element *elem;
502
14baf4d9
CL
503 /*
504 * pe is the process element handle, assigned by this driver when the
505 * context is initialized.
506 *
507 * external_pe is the PE shown outside of cxl.
508 * On bare-metal, pe=external_pe, because we decide what the handle is.
509 * In a guest, we only find out about the pe used by pHyp when the
510 * context is attached, and that's the value we want to report outside
511 * of cxl.
512 */
513 int pe;
514 int external_pe;
515
f204e0b8
IM
516 u32 irq_count;
517 bool pe_inserted;
518 bool master;
519 bool kernel;
520 bool pending_irq;
521 bool pending_fault;
522 bool pending_afu_err;
8ac75b96
IM
523
524 struct rcu_head rcu;
f204e0b8
IM
525};
526
cbffa3a5
CL
527struct cxl_native {
528 u64 afu_desc_off;
529 u64 afu_desc_size;
f204e0b8
IM
530 void __iomem *p1_mmio;
531 void __iomem *p2_mmio;
532 irq_hw_number_t err_hwirq;
533 unsigned int err_virq;
cbffa3a5
CL
534 u64 ps_off;
535};
536
537struct cxl_guest {
538 struct platform_device *pdev;
539 int irq_nranges;
540 struct cdev cdev;
541 irq_hw_number_t irq_base_offset;
542 struct irq_avail *irq_avail;
543 spinlock_t irq_alloc_lock;
544 u64 handle;
545 char *status;
546 u16 vendor;
547 u16 device;
548 u16 subsystem_vendor;
549 u16 subsystem;
550};
551
552struct cxl {
553 struct cxl_native *native;
554 struct cxl_guest *guest;
f204e0b8
IM
555 spinlock_t afu_list_lock;
556 struct cxl_afu *afu[CXL_MAX_SLICES];
557 struct device dev;
558 struct dentry *trace;
559 struct dentry *psl_err_chk;
560 struct dentry *debugfs;
80fa93fc 561 char *irq_name;
f204e0b8
IM
562 struct bin_attribute cxl_attr;
563 int adapter_num;
564 int user_irqs;
f204e0b8
IM
565 u64 ps_size;
566 u16 psl_rev;
567 u16 base_image;
568 u8 vsec_status;
569 u8 caia_major;
570 u8 caia_minor;
571 u8 slices;
572 bool user_image_loaded;
573 bool perst_loads_image;
574 bool perst_select_user;
13e68d8b 575 bool perst_same_image;
f204e0b8
IM
576};
577
2b04cf31
FB
578int cxl_pci_alloc_one_irq(struct cxl *adapter);
579void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
580int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
581void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
582int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
4beb5421 583int cxl_update_image_control(struct cxl *adapter);
2b04cf31
FB
584int cxl_pci_reset(struct cxl *adapter);
585void cxl_pci_release_afu(struct device *dev);
f204e0b8
IM
586
587/* common == phyp + powernv */
588struct cxl_process_element_common {
589 __be32 tid;
590 __be32 pid;
591 __be64 csrp;
592 __be64 aurp0;
593 __be64 aurp1;
594 __be64 sstp0;
595 __be64 sstp1;
596 __be64 amr;
597 u8 reserved3[4];
598 __be64 wed;
599} __packed;
600
601/* just powernv */
602struct cxl_process_element {
603 __be64 sr;
604 __be64 SPOffset;
605 __be64 sdr;
606 __be64 haurp;
607 __be32 ctxtime;
608 __be16 ivte_offsets[4];
609 __be16 ivte_ranges[4];
610 __be32 lpid;
611 struct cxl_process_element_common common;
612 __be32 software_state;
613} __packed;
614
0b3f9c75
DA
615static inline bool cxl_adapter_link_ok(struct cxl *cxl)
616{
617 struct pci_dev *pdev;
618
ea2d1f95
FB
619 if (cpu_has_feature(CPU_FTR_HVMODE)) {
620 pdev = to_pci_dev(cxl->dev.parent);
621 return !pci_channel_offline(pdev);
622 }
623 return true;
0b3f9c75
DA
624}
625
f204e0b8
IM
626static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
627{
628 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
cbffa3a5 629 return cxl->native->p1_mmio + cxl_reg_off(reg);
f204e0b8
IM
630}
631
588b34be
DA
632static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
633{
0b3f9c75
DA
634 if (likely(cxl_adapter_link_ok(cxl)))
635 out_be64(_cxl_p1_addr(cxl, reg), val);
588b34be
DA
636}
637
638static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
639{
0b3f9c75
DA
640 if (likely(cxl_adapter_link_ok(cxl)))
641 return in_be64(_cxl_p1_addr(cxl, reg));
642 else
643 return ~0ULL;
588b34be 644}
f204e0b8
IM
645
646static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
647{
648 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
cbffa3a5 649 return afu->native->p1n_mmio + cxl_reg_off(reg);
f204e0b8
IM
650}
651
588b34be
DA
652static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
653{
0b3f9c75
DA
654 if (likely(cxl_adapter_link_ok(afu->adapter)))
655 out_be64(_cxl_p1n_addr(afu, reg), val);
588b34be
DA
656}
657
658static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
659{
0b3f9c75
DA
660 if (likely(cxl_adapter_link_ok(afu->adapter)))
661 return in_be64(_cxl_p1n_addr(afu, reg));
662 else
663 return ~0ULL;
588b34be 664}
f204e0b8
IM
665
666static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
667{
668 return afu->p2n_mmio + cxl_reg_off(reg);
669}
670
588b34be
DA
671static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
672{
0b3f9c75
DA
673 if (likely(cxl_adapter_link_ok(afu->adapter)))
674 out_be64(_cxl_p2n_addr(afu, reg), val);
588b34be 675}
f204e0b8 676
588b34be
DA
677static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
678{
0b3f9c75
DA
679 if (likely(cxl_adapter_link_ok(afu->adapter)))
680 return in_be64(_cxl_p2n_addr(afu, reg));
681 else
682 return ~0ULL;
588b34be 683}
b087e619 684
2b04cf31 685ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
e36f6fe1
VJ
686 loff_t off, size_t count);
687
b087e619 688
f204e0b8
IM
689struct cxl_calls {
690 void (*cxl_slbia)(struct mm_struct *mm);
691 struct module *owner;
692};
693int register_cxl_calls(struct cxl_calls *calls);
694void unregister_cxl_calls(struct cxl_calls *calls);
695
f204e0b8
IM
696void cxl_remove_adapter_nr(struct cxl *adapter);
697
05155772
DA
698int cxl_alloc_spa(struct cxl_afu *afu);
699void cxl_release_spa(struct cxl_afu *afu);
700
f204e0b8
IM
701int cxl_file_init(void);
702void cxl_file_exit(void);
703int cxl_register_adapter(struct cxl *adapter);
704int cxl_register_afu(struct cxl_afu *afu);
705int cxl_chardev_d_afu_add(struct cxl_afu *afu);
706int cxl_chardev_m_afu_add(struct cxl_afu *afu);
707int cxl_chardev_s_afu_add(struct cxl_afu *afu);
708void cxl_chardev_afu_remove(struct cxl_afu *afu);
709
710void cxl_context_detach_all(struct cxl_afu *afu);
711void cxl_context_free(struct cxl_context *ctx);
712void cxl_context_detach(struct cxl_context *ctx);
713
714int cxl_sysfs_adapter_add(struct cxl *adapter);
715void cxl_sysfs_adapter_remove(struct cxl *adapter);
716int cxl_sysfs_afu_add(struct cxl_afu *afu);
717void cxl_sysfs_afu_remove(struct cxl_afu *afu);
718int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
719void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
720
86331862
CL
721struct cxl *cxl_alloc_adapter(void);
722struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
f204e0b8
IM
723int cxl_afu_select_best_mode(struct cxl_afu *afu);
724
2b04cf31
FB
725int cxl_native_register_psl_irq(struct cxl_afu *afu);
726void cxl_native_release_psl_irq(struct cxl_afu *afu);
727int cxl_native_register_psl_err_irq(struct cxl *adapter);
728void cxl_native_release_psl_err_irq(struct cxl *adapter);
729int cxl_native_register_serr_irq(struct cxl_afu *afu);
730void cxl_native_release_serr_irq(struct cxl_afu *afu);
f204e0b8 731int afu_register_irqs(struct cxl_context *ctx, u32 count);
6428832a 732void afu_release_irqs(struct cxl_context *ctx, void *cookie);
8dde152e 733void afu_irq_name_free(struct cxl_context *ctx);
f204e0b8
IM
734
735int cxl_debugfs_init(void);
736void cxl_debugfs_exit(void);
737int cxl_debugfs_adapter_add(struct cxl *adapter);
738void cxl_debugfs_adapter_remove(struct cxl *adapter);
739int cxl_debugfs_afu_add(struct cxl_afu *afu);
740void cxl_debugfs_afu_remove(struct cxl_afu *afu);
741
742void cxl_handle_fault(struct work_struct *work);
743void cxl_prefault(struct cxl_context *ctx, u64 wed);
744
745struct cxl *get_cxl_adapter(int num);
746int cxl_alloc_sst(struct cxl_context *ctx);
444c4ba4 747void cxl_dump_debug_buffer(void *addr, size_t size);
f204e0b8
IM
748
749void init_cxl_native(void);
750
751struct cxl_context *cxl_context_alloc(void);
b123429e
IM
752int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
753 struct address_space *mapping);
f204e0b8
IM
754void cxl_context_free(struct cxl_context *ctx);
755int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
1a1a94b8
MN
756unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
757 irq_handler_t handler, void *cookie, const char *name);
758void cxl_unmap_irq(unsigned int virq, void *cookie);
eda3693c 759int __detach_context(struct cxl_context *ctx);
f204e0b8 760
444c4ba4
CL
761/*
762 * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
763 * in PAPR.
764 * A word about endianness: a pointer to this structure is passed when
765 * calling the hcall. However, it is not a block of memory filled up by
766 * the hypervisor. The return values are found in registers, and copied
767 * one by one when returning from the hcall. See the end of the call to
768 * plpar_hcall9() in hvCall.S
769 * As a consequence:
770 * - we don't need to do any endianness conversion
771 * - the pid and tid are an exception. They are 32-bit values returned in
772 * the same 64-bit register. So we do need to worry about byte ordering.
773 */
f204e0b8
IM
774struct cxl_irq_info {
775 u64 dsisr;
776 u64 dar;
777 u64 dsr;
444c4ba4 778#ifndef CONFIG_CPU_LITTLE_ENDIAN
f204e0b8
IM
779 u32 pid;
780 u32 tid;
444c4ba4
CL
781#else
782 u32 tid;
783 u32 pid;
784#endif
f204e0b8
IM
785 u64 afu_err;
786 u64 errstat;
444c4ba4
CL
787 u64 proc_handle;
788 u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
f204e0b8
IM
789};
790
1a1a94b8 791void cxl_assign_psn_space(struct cxl_context *ctx);
6d625ed9 792irqreturn_t cxl_irq(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
86331862
CL
793int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
794 void *cookie, irq_hw_number_t *dest_hwirq,
795 unsigned int *dest_virq, const char *name);
796
f204e0b8
IM
797int cxl_check_error(struct cxl_afu *afu);
798int cxl_afu_slbia(struct cxl_afu *afu);
799int cxl_tlb_slb_invalidate(struct cxl *adapter);
800int cxl_afu_disable(struct cxl_afu *afu);
f204e0b8
IM
801int cxl_psl_purge(struct cxl_afu *afu);
802
803void cxl_stop_trace(struct cxl *cxl);
6f7f0b3d 804int cxl_pci_vphb_add(struct cxl_afu *afu);
9e8df8a2 805void cxl_pci_vphb_reconfigure(struct cxl_afu *afu);
6f7f0b3d 806void cxl_pci_vphb_remove(struct cxl_afu *afu);
f204e0b8
IM
807
808extern struct pci_driver cxl_pci_driver;
14baf4d9 809extern struct platform_driver cxl_of_driver;
c358d84b 810int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
f204e0b8 811
0520336a
MN
812int afu_open(struct inode *inode, struct file *file);
813int afu_release(struct inode *inode, struct file *file);
814long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
815int afu_mmap(struct file *file, struct vm_area_struct *vm);
816unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
817ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
818extern const struct file_operations afu_fops;
819
14baf4d9
CL
820struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
821void cxl_guest_remove_adapter(struct cxl *adapter);
822int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
823int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
824ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
825ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
826int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
827void cxl_guest_remove_afu(struct cxl_afu *afu);
828int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
829int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
830int cxl_guest_add_chardev(struct cxl *adapter);
831void cxl_guest_remove_chardev(struct cxl *adapter);
832void cxl_guest_reload_module(struct cxl *adapter);
833int cxl_of_probe(struct platform_device *pdev);
834
5be587b1
FB
835struct cxl_backend_ops {
836 struct module *module;
837 int (*adapter_reset)(struct cxl *adapter);
838 int (*alloc_one_irq)(struct cxl *adapter);
839 void (*release_one_irq)(struct cxl *adapter, int hwirq);
840 int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
841 struct cxl *adapter, unsigned int num);
842 void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
843 struct cxl *adapter);
844 int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
845 unsigned int virq);
846 irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
847 u64 dsisr, u64 errstat);
848 irqreturn_t (*psl_interrupt)(int irq, void *data);
849 int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
850 int (*attach_process)(struct cxl_context *ctx, bool kernel,
851 u64 wed, u64 amr);
852 int (*detach_process)(struct cxl_context *ctx);
4752876c 853 bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
5be587b1
FB
854 bool (*link_ok)(struct cxl *cxl);
855 void (*release_afu)(struct device *dev);
856 ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
857 loff_t off, size_t count);
858 int (*afu_check_and_enable)(struct cxl_afu *afu);
859 int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
860 int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
861 int (*afu_reset)(struct cxl_afu *afu);
862 int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
863 int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
864 int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
865 int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
866};
867extern const struct cxl_backend_ops cxl_native_ops;
14baf4d9 868extern const struct cxl_backend_ops cxl_guest_ops;
5be587b1
FB
869extern const struct cxl_backend_ops *cxl_ops;
870
f204e0b8 871#endif