]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/mmc/host/sdhci-esdhc-imx.c
Merge remote-tracking branches 'spi/topic/devprop', 'spi/topic/fsl', 'spi/topic/fsl...
[mirror_ubuntu-bionic-kernel.git] / drivers / mmc / host / sdhci-esdhc-imx.c
CommitLineData
95f25efe
WS
1/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
035ff831 7 * Author: Wolfram Sang <kernel@pengutronix.de>
95f25efe
WS
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
0c6d49ce 18#include <linux/gpio.h>
66506f76 19#include <linux/module.h>
e149860d 20#include <linux/slab.h>
95f25efe 21#include <linux/mmc/host.h>
58ac8177
RZ
22#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
fbe5fdd1 24#include <linux/mmc/slot-gpio.h>
abfafc2d
SG
25#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
e62d8b8f 28#include <linux/pinctrl/consumer.h>
82906b13 29#include <linux/platform_data/mmc-esdhc-imx.h>
89d7e5c1 30#include <linux/pm_runtime.h>
95f25efe
WS
31#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
a215186d 34#define ESDHC_SYS_CTRL_DTOCV_MASK 0x0f
60bf6396 35#define ESDHC_CTRL_D3CD 0x08
fd44954e 36#define ESDHC_BURST_LEN_EN_INCR (1 << 27)
58ac8177 37/* VENDOR SPEC register */
60bf6396
SG
38#define ESDHC_VENDOR_SPEC 0xc0
39#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
0322191e 40#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
fed2f6e2 41#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
60bf6396 42#define ESDHC_WTMK_LVL 0x44
cc17e129 43#define ESDHC_WTMK_DEFAULT_VAL 0x10401040
60bf6396 44#define ESDHC_MIX_CTRL 0x48
de5bdbff 45#define ESDHC_MIX_CTRL_DDREN (1 << 3)
2a15f981 46#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
0322191e
DA
47#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
48#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
0b330e38 49#define ESDHC_MIX_CTRL_AUTO_TUNE_EN (1 << 24)
0322191e 50#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
28b07674 51#define ESDHC_MIX_CTRL_HS400_EN (1 << 26)
2a15f981
SG
52/* Bits 3 and 6 are not SDHCI standard definitions */
53#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
d131a71c
DA
54/* Tuning bits */
55#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
58ac8177 56
602519b2
DA
57/* dll control register */
58#define ESDHC_DLL_CTRL 0x60
59#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
60#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
61
0322191e
DA
62/* tune control register */
63#define ESDHC_TUNE_CTRL_STATUS 0x68
64#define ESDHC_TUNE_CTRL_STEP 1
65#define ESDHC_TUNE_CTRL_MIN 0
66#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
67
28b07674
HC
68/* strobe dll register */
69#define ESDHC_STROBE_DLL_CTRL 0x70
70#define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0)
71#define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1)
72#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3
73
74#define ESDHC_STROBE_DLL_STATUS 0x74
75#define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1)
76#define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1
77
6e9fd28e
DA
78#define ESDHC_TUNING_CTRL 0xcc
79#define ESDHC_STD_TUNING_EN (1 << 24)
80/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
d87fc966
DA
81#define ESDHC_TUNING_START_TAP_DEFAULT 0x1
82#define ESDHC_TUNING_START_TAP_MASK 0xff
260ecb3c 83#define ESDHC_TUNING_STEP_MASK 0x00070000
d407e30b 84#define ESDHC_TUNING_STEP_SHIFT 16
6e9fd28e 85
ad93220d
DA
86/* pinctrl state */
87#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
88#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
89
af51079e
SH
90/*
91 * Our interpretation of the SDHCI_HOST_CONTROL register
92 */
93#define ESDHC_CTRL_4BITBUS (0x1 << 1)
94#define ESDHC_CTRL_8BITBUS (0x2 << 1)
95#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
96
97e4ba6a
RZ
97/*
98 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
99 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
100 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
101 * Define this macro DMA error INT for fsl eSDHC
102 */
60bf6396 103#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
97e4ba6a 104
58ac8177
RZ
105/*
106 * The CMDTYPE of the CMD register (offset 0xE) should be set to
107 * "11" when the STOP CMD12 is issued on imx53 to abort one
108 * open ended multi-blk IO. Otherwise the TC INT wouldn't
109 * be generated.
110 * In exact block transfer, the controller doesn't complete the
111 * operations automatically as required at the end of the
112 * transfer and remains on hold if the abort command is not sent.
113 * As a result, the TC flag is not asserted and SW received timeout
114 * exeception. Bit1 of Vendor Spec registor is used to fix it.
115 */
31fbb301
SG
116#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
117/*
118 * The flag enables the workaround for ESDHC errata ENGcm07207 which
119 * affects i.MX25 and i.MX35.
120 */
121#define ESDHC_FLAG_ENGCM07207 BIT(2)
9d61c009
SG
122/*
123 * The flag tells that the ESDHC controller is an USDHC block that is
124 * integrated on the i.MX6 series.
125 */
126#define ESDHC_FLAG_USDHC BIT(3)
6e9fd28e
DA
127/* The IP supports manual tuning process */
128#define ESDHC_FLAG_MAN_TUNING BIT(4)
129/* The IP supports standard tuning process */
130#define ESDHC_FLAG_STD_TUNING BIT(5)
131/* The IP has SDHCI_CAPABILITIES_1 register */
132#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
18094430
DA
133/*
134 * The IP has errata ERR004536
135 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
136 * when reading data from the card
137 */
138#define ESDHC_FLAG_ERR004536 BIT(7)
4245afff
DA
139/* The IP supports HS200 mode */
140#define ESDHC_FLAG_HS200 BIT(8)
28b07674
HC
141/* The IP supports HS400 mode */
142#define ESDHC_FLAG_HS400 BIT(9)
143
144/* A higher clock ferquency than this rate requires strobell dll control */
145#define ESDHC_STROBE_DLL_CLK_FREQ 100000000
e149860d 146
f47c4bbf
SG
147struct esdhc_soc_data {
148 u32 flags;
149};
150
151static struct esdhc_soc_data esdhc_imx25_data = {
152 .flags = ESDHC_FLAG_ENGCM07207,
153};
154
155static struct esdhc_soc_data esdhc_imx35_data = {
156 .flags = ESDHC_FLAG_ENGCM07207,
157};
158
159static struct esdhc_soc_data esdhc_imx51_data = {
160 .flags = 0,
161};
162
163static struct esdhc_soc_data esdhc_imx53_data = {
164 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
165};
166
167static struct esdhc_soc_data usdhc_imx6q_data = {
6e9fd28e
DA
168 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
169};
170
171static struct esdhc_soc_data usdhc_imx6sl_data = {
172 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
4245afff
DA
173 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
174 | ESDHC_FLAG_HS200,
57ed3314
SG
175};
176
913d4951
DA
177static struct esdhc_soc_data usdhc_imx6sx_data = {
178 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
4245afff 179 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
913d4951
DA
180};
181
28b07674
HC
182static struct esdhc_soc_data usdhc_imx7d_data = {
183 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
184 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
185 | ESDHC_FLAG_HS400,
186};
187
e149860d 188struct pltfm_imx_data {
e149860d 189 u32 scratchpad;
e62d8b8f 190 struct pinctrl *pinctrl;
ad93220d
DA
191 struct pinctrl_state *pins_default;
192 struct pinctrl_state *pins_100mhz;
193 struct pinctrl_state *pins_200mhz;
f47c4bbf 194 const struct esdhc_soc_data *socdata;
842afc02 195 struct esdhc_platform_data boarddata;
52dac615
SH
196 struct clk *clk_ipg;
197 struct clk *clk_ahb;
198 struct clk *clk_per;
361b8482
LS
199 enum {
200 NO_CMD_PENDING, /* no multiblock command pending*/
201 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
202 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
203 } multiblock_status;
de5bdbff 204 u32 is_ddr;
e149860d
RZ
205};
206
f8cbf461 207static const struct platform_device_id imx_esdhc_devtype[] = {
57ed3314
SG
208 {
209 .name = "sdhci-esdhc-imx25",
f47c4bbf 210 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
57ed3314
SG
211 }, {
212 .name = "sdhci-esdhc-imx35",
f47c4bbf 213 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
57ed3314
SG
214 }, {
215 .name = "sdhci-esdhc-imx51",
f47c4bbf 216 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
57ed3314
SG
217 }, {
218 /* sentinel */
219 }
220};
221MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
222
abfafc2d 223static const struct of_device_id imx_esdhc_dt_ids[] = {
f47c4bbf
SG
224 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
225 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
226 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
227 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
913d4951 228 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
6e9fd28e 229 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
f47c4bbf 230 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
28b07674 231 { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
abfafc2d
SG
232 { /* sentinel */ }
233};
234MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
235
57ed3314
SG
236static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
237{
f47c4bbf 238 return data->socdata == &esdhc_imx25_data;
57ed3314
SG
239}
240
241static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
242{
f47c4bbf 243 return data->socdata == &esdhc_imx53_data;
57ed3314
SG
244}
245
95a2482a
SG
246static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
247{
f47c4bbf 248 return data->socdata == &usdhc_imx6q_data;
95a2482a
SG
249}
250
9d61c009
SG
251static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
252{
f47c4bbf 253 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
9d61c009
SG
254}
255
95f25efe
WS
256static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
257{
258 void __iomem *base = host->ioaddr + (reg & ~0x3);
259 u32 shift = (reg & 0x3) * 8;
260
261 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
262}
263
7e29c306
WS
264static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
265{
361b8482 266 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 267 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
7e29c306
WS
268 u32 val = readl(host->ioaddr + reg);
269
0322191e
DA
270 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
271 u32 fsl_prss = val;
272 /* save the least 20 bits */
273 val = fsl_prss & 0x000FFFFF;
274 /* move dat[0-3] bits */
275 val |= (fsl_prss & 0x0F000000) >> 4;
276 /* move cmd line bit */
277 val |= (fsl_prss & 0x00800000) << 1;
278 }
279
97e4ba6a 280 if (unlikely(reg == SDHCI_CAPABILITIES)) {
6b4fb671
DA
281 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
282 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
283 val &= 0xffff0000;
284
97e4ba6a
RZ
285 /* In FSL esdhc IC module, only bit20 is used to indicate the
286 * ADMA2 capability of esdhc, but this bit is messed up on
287 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
288 * don't actually support ADMA2). So set the BROKEN_ADMA
289 * uirk on MX25/35 platforms.
290 */
291
292 if (val & SDHCI_CAN_DO_ADMA1) {
293 val &= ~SDHCI_CAN_DO_ADMA1;
294 val |= SDHCI_CAN_DO_ADMA2;
295 }
296 }
297
6e9fd28e
DA
298 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
299 if (esdhc_is_usdhc(imx_data)) {
300 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
301 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
302 else
303 /* imx6q/dl does not have cap_1 register, fake one */
304 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
888824bb 305 | SDHCI_SUPPORT_SDR50
da0295ff
DA
306 | SDHCI_USE_SDR50_TUNING
307 | (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
28b07674
HC
308
309 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
310 val |= SDHCI_SUPPORT_HS400;
6e9fd28e
DA
311 }
312 }
0322191e 313
9d61c009 314 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
0322191e
DA
315 val = 0;
316 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
317 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
318 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
319 }
320
97e4ba6a 321 if (unlikely(reg == SDHCI_INT_STATUS)) {
60bf6396
SG
322 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
323 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
97e4ba6a
RZ
324 val |= SDHCI_INT_ADMA_ERROR;
325 }
361b8482
LS
326
327 /*
328 * mask off the interrupt we get in response to the manually
329 * sent CMD12
330 */
331 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
332 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
333 val &= ~SDHCI_INT_RESPONSE;
334 writel(SDHCI_INT_RESPONSE, host->ioaddr +
335 SDHCI_INT_STATUS);
336 imx_data->multiblock_status = NO_CMD_PENDING;
337 }
97e4ba6a
RZ
338 }
339
7e29c306
WS
340 return val;
341}
342
343static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
344{
e149860d 345 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 346 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
0d58864b
TL
347 u32 data;
348
77da3da0
AB
349 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
350 reg == SDHCI_INT_STATUS)) {
b7321042 351 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
0d58864b
TL
352 /*
353 * Clear and then set D3CD bit to avoid missing the
354 * card interrupt. This is a eSDHC controller problem
355 * so we need to apply the following workaround: clear
356 * and set D3CD bit will make eSDHC re-sample the card
357 * interrupt. In case a card interrupt was lost,
358 * re-sample it by the following steps.
359 */
360 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
60bf6396 361 data &= ~ESDHC_CTRL_D3CD;
0d58864b 362 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
60bf6396 363 data |= ESDHC_CTRL_D3CD;
0d58864b
TL
364 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
365 }
915be485
DA
366
367 if (val & SDHCI_INT_ADMA_ERROR) {
368 val &= ~SDHCI_INT_ADMA_ERROR;
369 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
370 }
0d58864b 371 }
7e29c306 372
f47c4bbf 373 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
58ac8177
RZ
374 && (reg == SDHCI_INT_STATUS)
375 && (val & SDHCI_INT_DATA_END))) {
376 u32 v;
60bf6396
SG
377 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
378 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
379 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
361b8482
LS
380
381 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
382 {
383 /* send a manual CMD12 with RESPTYP=none */
384 data = MMC_STOP_TRANSMISSION << 24 |
385 SDHCI_CMD_ABORTCMD << 16;
386 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
387 imx_data->multiblock_status = WAIT_FOR_INT;
388 }
58ac8177
RZ
389 }
390
7e29c306
WS
391 writel(val, host->ioaddr + reg);
392}
393
95f25efe
WS
394static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
395{
ef4d0888 396 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 397 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
0322191e
DA
398 u16 ret = 0;
399 u32 val;
ef4d0888 400
95a2482a 401 if (unlikely(reg == SDHCI_HOST_VERSION)) {
ef4d0888 402 reg ^= 2;
9d61c009 403 if (esdhc_is_usdhc(imx_data)) {
ef4d0888
SG
404 /*
405 * The usdhc register returns a wrong host version.
406 * Correct it here.
407 */
408 return SDHCI_SPEC_300;
409 }
95a2482a 410 }
95f25efe 411
0322191e
DA
412 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
413 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
414 if (val & ESDHC_VENDOR_SPEC_VSELECT)
415 ret |= SDHCI_CTRL_VDD_180;
416
9d61c009 417 if (esdhc_is_usdhc(imx_data)) {
6e9fd28e
DA
418 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
419 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
420 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
421 /* the std tuning bits is in ACMD12_ERR for imx6sl */
422 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
0322191e
DA
423 }
424
6e9fd28e
DA
425 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
426 ret |= SDHCI_CTRL_EXEC_TUNING;
427 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
428 ret |= SDHCI_CTRL_TUNED_CLK;
429
0322191e
DA
430 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
431
432 return ret;
433 }
434
7dd109ef
DA
435 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
436 if (esdhc_is_usdhc(imx_data)) {
437 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
438 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
439 /* Swap AC23 bit */
440 if (m & ESDHC_MIX_CTRL_AC23EN) {
441 ret &= ~ESDHC_MIX_CTRL_AC23EN;
442 ret |= SDHCI_TRNS_AUTO_CMD23;
443 }
444 } else {
445 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
446 }
447
448 return ret;
449 }
450
95f25efe
WS
451 return readw(host->ioaddr + reg);
452}
453
454static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
455{
456 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 457 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
0322191e 458 u32 new_val = 0;
95f25efe
WS
459
460 switch (reg) {
0322191e
DA
461 case SDHCI_CLOCK_CONTROL:
462 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
463 if (val & SDHCI_CLOCK_CARD_EN)
464 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
465 else
466 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
eeed7026 467 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
0322191e
DA
468 return;
469 case SDHCI_HOST_CONTROL2:
470 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
471 if (val & SDHCI_CTRL_VDD_180)
472 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
473 else
474 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
475 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
6e9fd28e
DA
476 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
477 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
da0295ff 478 if (val & SDHCI_CTRL_TUNED_CLK) {
6e9fd28e 479 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
da0295ff
DA
480 new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
481 } else {
6e9fd28e 482 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
da0295ff
DA
483 new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
484 }
6e9fd28e
DA
485 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
486 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
487 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
488 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
8b2bb0ad
DA
489 if (val & SDHCI_CTRL_TUNED_CLK) {
490 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
491 } else {
492 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
493 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
0b330e38 494 m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
8b2bb0ad
DA
495 }
496
6e9fd28e 497 if (val & SDHCI_CTRL_EXEC_TUNING) {
6e9fd28e
DA
498 v |= ESDHC_MIX_CTRL_EXE_TUNE;
499 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
0b330e38 500 m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
6e9fd28e 501 } else {
6e9fd28e 502 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
6e9fd28e
DA
503 }
504
6e9fd28e
DA
505 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
506 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
507 }
0322191e 508 return;
95f25efe 509 case SDHCI_TRANSFER_MODE:
f47c4bbf 510 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
58ac8177
RZ
511 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
512 && (host->cmd->data->blocks > 1)
513 && (host->cmd->data->flags & MMC_DATA_READ)) {
514 u32 v;
60bf6396
SG
515 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
516 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
517 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
58ac8177 518 }
69f54698 519
9d61c009 520 if (esdhc_is_usdhc(imx_data)) {
69f54698 521 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
2a15f981
SG
522 /* Swap AC23 bit */
523 if (val & SDHCI_TRNS_AUTO_CMD23) {
524 val &= ~SDHCI_TRNS_AUTO_CMD23;
525 val |= ESDHC_MIX_CTRL_AC23EN;
526 }
527 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
69f54698
SG
528 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
529 } else {
530 /*
531 * Postpone this write, we must do it together with a
532 * command write that is down below.
533 */
534 imx_data->scratchpad = val;
535 }
95f25efe
WS
536 return;
537 case SDHCI_COMMAND:
361b8482 538 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
58ac8177 539 val |= SDHCI_CMD_ABORTCMD;
95a2482a 540
361b8482 541 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
f47c4bbf 542 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
361b8482
LS
543 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
544
9d61c009 545 if (esdhc_is_usdhc(imx_data))
95a2482a
SG
546 writel(val << 16,
547 host->ioaddr + SDHCI_TRANSFER_MODE);
69f54698 548 else
95a2482a
SG
549 writel(val << 16 | imx_data->scratchpad,
550 host->ioaddr + SDHCI_TRANSFER_MODE);
95f25efe
WS
551 return;
552 case SDHCI_BLOCK_SIZE:
553 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
554 break;
555 }
556 esdhc_clrset_le(host, 0xffff, val, reg);
557}
558
77da3da0
AB
559static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
560{
561 u8 ret;
562 u32 val;
563
564 switch (reg) {
565 case SDHCI_HOST_CONTROL:
566 val = readl(host->ioaddr + reg);
567
568 ret = val & SDHCI_CTRL_LED;
569 ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
570 ret |= (val & ESDHC_CTRL_4BITBUS);
571 ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
572 return ret;
573 }
574
575 return readb(host->ioaddr + reg);
576}
577
95f25efe
WS
578static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
579{
9a0985b7 580 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 581 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
95f25efe 582 u32 new_val;
af51079e 583 u32 mask;
95f25efe
WS
584
585 switch (reg) {
586 case SDHCI_POWER_CONTROL:
587 /*
588 * FSL put some DMA bits here
589 * If your board has a regulator, code should be here
590 */
591 return;
592 case SDHCI_HOST_CONTROL:
6b40d182 593 /* FSL messed up here, so we need to manually compose it. */
af51079e 594 new_val = val & SDHCI_CTRL_LED;
7122bbb0 595 /* ensure the endianness */
95f25efe 596 new_val |= ESDHC_HOST_CONTROL_LE;
9a0985b7
WC
597 /* bits 8&9 are reserved on mx25 */
598 if (!is_imx25_esdhc(imx_data)) {
599 /* DMA mode bits are shifted */
600 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
601 }
95f25efe 602
af51079e
SH
603 /*
604 * Do not touch buswidth bits here. This is done in
605 * esdhc_pltfm_bus_width.
f6825748
MF
606 * Do not touch the D3CD bit either which is used for the
607 * SDIO interrupt errata workaround.
af51079e 608 */
f6825748 609 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
af51079e
SH
610
611 esdhc_clrset_le(host, mask, new_val, reg);
95f25efe
WS
612 return;
613 }
614 esdhc_clrset_le(host, 0xff, val, reg);
913413c3
SG
615
616 /*
617 * The esdhc has a design violation to SDHC spec which tells
618 * that software reset should not affect card detection circuit.
619 * But esdhc clears its SYSCTL register bits [0..2] during the
620 * software reset. This will stop those clocks that card detection
621 * circuit relies on. To work around it, we turn the clocks on back
622 * to keep card detection circuit functional.
623 */
58c8c4fb 624 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
913413c3 625 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
58c8c4fb
SG
626 /*
627 * The reset on usdhc fails to clear MIX_CTRL register.
628 * Do it manually here.
629 */
de5bdbff 630 if (esdhc_is_usdhc(imx_data)) {
d131a71c
DA
631 /* the tuning bits should be kept during reset */
632 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
633 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
634 host->ioaddr + ESDHC_MIX_CTRL);
de5bdbff
DA
635 imx_data->is_ddr = 0;
636 }
58c8c4fb 637 }
95f25efe
WS
638}
639
0ddf03c9
LS
640static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
641{
642 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0ddf03c9 643
a3bd4f98 644 return pltfm_host->clock;
0ddf03c9
LS
645}
646
95f25efe
WS
647static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
648{
649 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
650
a974862f 651 return pltfm_host->clock / 256 / 16;
95f25efe
WS
652}
653
8ba9580a
LS
654static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
655 unsigned int clock)
656{
657 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 658 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
a974862f 659 unsigned int host_clock = pltfm_host->clock;
d31fc00a
DA
660 int pre_div = 2;
661 int div = 1;
fed2f6e2 662 u32 temp, val;
d31fc00a 663
fed2f6e2 664 if (clock == 0) {
1650d0c7
RK
665 host->mmc->actual_clock = 0;
666
9d61c009 667 if (esdhc_is_usdhc(imx_data)) {
fed2f6e2
DA
668 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
669 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
670 host->ioaddr + ESDHC_VENDOR_SPEC);
671 }
373073ef 672 return;
fed2f6e2 673 }
d31fc00a 674
de5bdbff 675 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
5f7886c5
DA
676 pre_div = 1;
677
d31fc00a
DA
678 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
679 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
680 | ESDHC_CLOCK_MASK);
681 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
682
683 while (host_clock / pre_div / 16 > clock && pre_div < 256)
684 pre_div *= 2;
685
686 while (host_clock / pre_div / div > clock && div < 16)
687 div++;
688
e76b8559 689 host->mmc->actual_clock = host_clock / pre_div / div;
d31fc00a 690 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
e76b8559 691 clock, host->mmc->actual_clock);
d31fc00a 692
de5bdbff
DA
693 if (imx_data->is_ddr)
694 pre_div >>= 2;
695 else
696 pre_div >>= 1;
d31fc00a
DA
697 div--;
698
699 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
700 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
701 | (div << ESDHC_DIVIDER_SHIFT)
702 | (pre_div << ESDHC_PREDIV_SHIFT));
703 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
fed2f6e2 704
9d61c009 705 if (esdhc_is_usdhc(imx_data)) {
fed2f6e2
DA
706 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
707 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
708 host->ioaddr + ESDHC_VENDOR_SPEC);
709 }
710
d31fc00a 711 mdelay(1);
8ba9580a
LS
712}
713
913413c3
SG
714static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
715{
842afc02 716 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 717 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
842afc02 718 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
913413c3
SG
719
720 switch (boarddata->wp_type) {
721 case ESDHC_WP_GPIO:
fbe5fdd1 722 return mmc_gpio_get_ro(host->mmc);
913413c3
SG
723 case ESDHC_WP_CONTROLLER:
724 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
725 SDHCI_WRITE_PROTECT);
726 case ESDHC_WP_NONE:
727 break;
728 }
729
730 return -ENOSYS;
731}
732
2317f56c 733static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
af51079e
SH
734{
735 u32 ctrl;
736
737 switch (width) {
738 case MMC_BUS_WIDTH_8:
739 ctrl = ESDHC_CTRL_8BITBUS;
740 break;
741 case MMC_BUS_WIDTH_4:
742 ctrl = ESDHC_CTRL_4BITBUS;
743 break;
744 default:
745 ctrl = 0;
746 break;
747 }
748
749 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
750 SDHCI_HOST_CONTROL);
af51079e
SH
751}
752
0322191e
DA
753static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
754{
755 u32 reg;
756
757 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
758 mdelay(1);
759
760 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
761 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
762 ESDHC_MIX_CTRL_FBCLK_SEL;
763 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
764 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
765 dev_dbg(mmc_dev(host->mmc),
766 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
767 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
768}
769
0322191e
DA
770static void esdhc_post_tuning(struct sdhci_host *host)
771{
772 u32 reg;
773
774 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
775 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
da0295ff 776 reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
0322191e
DA
777 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
778}
779
780static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
781{
782 int min, max, avg, ret;
783
784 /* find the mininum delay first which can pass tuning */
785 min = ESDHC_TUNE_CTRL_MIN;
786 while (min < ESDHC_TUNE_CTRL_MAX) {
787 esdhc_prepare_tuning(host, min);
9979dbe5 788 if (!mmc_send_tuning(host->mmc, opcode, NULL))
0322191e
DA
789 break;
790 min += ESDHC_TUNE_CTRL_STEP;
791 }
792
793 /* find the maxinum delay which can not pass tuning */
794 max = min + ESDHC_TUNE_CTRL_STEP;
795 while (max < ESDHC_TUNE_CTRL_MAX) {
796 esdhc_prepare_tuning(host, max);
9979dbe5 797 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
0322191e
DA
798 max -= ESDHC_TUNE_CTRL_STEP;
799 break;
800 }
801 max += ESDHC_TUNE_CTRL_STEP;
802 }
803
804 /* use average delay to get the best timing */
805 avg = (min + max) / 2;
806 esdhc_prepare_tuning(host, avg);
9979dbe5 807 ret = mmc_send_tuning(host->mmc, opcode, NULL);
0322191e
DA
808 esdhc_post_tuning(host);
809
810 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
811 ret ? "failed" : "passed", avg, ret);
812
813 return ret;
814}
815
ad93220d
DA
816static int esdhc_change_pinstate(struct sdhci_host *host,
817 unsigned int uhs)
818{
819 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 820 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
ad93220d
DA
821 struct pinctrl_state *pinctrl;
822
823 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
824
825 if (IS_ERR(imx_data->pinctrl) ||
826 IS_ERR(imx_data->pins_default) ||
827 IS_ERR(imx_data->pins_100mhz) ||
828 IS_ERR(imx_data->pins_200mhz))
829 return -EINVAL;
830
831 switch (uhs) {
832 case MMC_TIMING_UHS_SDR50:
9f327845 833 case MMC_TIMING_UHS_DDR50:
ad93220d
DA
834 pinctrl = imx_data->pins_100mhz;
835 break;
836 case MMC_TIMING_UHS_SDR104:
429a5b45 837 case MMC_TIMING_MMC_HS200:
28b07674 838 case MMC_TIMING_MMC_HS400:
ad93220d
DA
839 pinctrl = imx_data->pins_200mhz;
840 break;
841 default:
842 /* back to default state for other legacy timing */
843 pinctrl = imx_data->pins_default;
844 }
845
846 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
847}
848
28b07674
HC
849/*
850 * For HS400 eMMC, there is a data_strobe line, this signal is generated
851 * by the device and used for data output and CRC status response output
852 * in HS400 mode. The frequency of this signal follows the frequency of
853 * CLK generated by host. Host receive the data which is aligned to the
854 * edge of data_strobe line. Due to the time delay between CLK line and
855 * data_strobe line, if the delay time is larger than one clock cycle,
856 * then CLK and data_strobe line will misaligned, read error shows up.
857 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
858 * host should config the delay target.
859 */
860static void esdhc_set_strobe_dll(struct sdhci_host *host)
861{
862 u32 v;
863
864 if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
7ac6da26
DA
865 /* disable clock before enabling strobe dll */
866 writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
867 ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
868 host->ioaddr + ESDHC_VENDOR_SPEC);
869
28b07674
HC
870 /* force a reset on strobe dll */
871 writel(ESDHC_STROBE_DLL_CTRL_RESET,
872 host->ioaddr + ESDHC_STROBE_DLL_CTRL);
873 /*
874 * enable strobe dll ctrl and adjust the delay target
875 * for the uSDHC loopback read clock
876 */
877 v = ESDHC_STROBE_DLL_CTRL_ENABLE |
878 (7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
879 writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
880 /* wait 1us to make sure strobe dll status register stable */
881 udelay(1);
882 v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
883 if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
884 dev_warn(mmc_dev(host->mmc),
885 "warning! HS400 strobe DLL status REF not lock!\n");
886 if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
887 dev_warn(mmc_dev(host->mmc),
888 "warning! HS400 strobe DLL status SLV not lock!\n");
889 }
890}
891
850a29b8 892static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
ad93220d 893{
28b07674 894 u32 m;
ad93220d 895 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 896 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
602519b2 897 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
ad93220d 898
28b07674
HC
899 /* disable ddr mode and disable HS400 mode */
900 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
901 m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
902 imx_data->is_ddr = 0;
903
850a29b8 904 switch (timing) {
ad93220d 905 case MMC_TIMING_UHS_SDR12:
ad93220d 906 case MMC_TIMING_UHS_SDR25:
ad93220d 907 case MMC_TIMING_UHS_SDR50:
ad93220d 908 case MMC_TIMING_UHS_SDR104:
429a5b45 909 case MMC_TIMING_MMC_HS200:
28b07674 910 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
ad93220d
DA
911 break;
912 case MMC_TIMING_UHS_DDR50:
69f5bf38 913 case MMC_TIMING_MMC_DDR52:
28b07674
HC
914 m |= ESDHC_MIX_CTRL_DDREN;
915 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
de5bdbff 916 imx_data->is_ddr = 1;
602519b2
DA
917 if (boarddata->delay_line) {
918 u32 v;
919 v = boarddata->delay_line <<
920 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
921 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
922 if (is_imx53_esdhc(imx_data))
923 v <<= 1;
924 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
925 }
ad93220d 926 break;
28b07674
HC
927 case MMC_TIMING_MMC_HS400:
928 m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
929 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
930 imx_data->is_ddr = 1;
7ac6da26
DA
931 /* update clock after enable DDR for strobe DLL lock */
932 host->ops->set_clock(host, host->clock);
28b07674
HC
933 esdhc_set_strobe_dll(host);
934 break;
ad93220d
DA
935 }
936
850a29b8 937 esdhc_change_pinstate(host, timing);
ad93220d
DA
938}
939
0718e59a
RK
940static void esdhc_reset(struct sdhci_host *host, u8 mask)
941{
942 sdhci_reset(host, mask);
943
944 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
945 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
946}
947
10fd0ad9
AD
948static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
949{
950 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 951 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
10fd0ad9 952
2fb0b02b
HC
953 /* Doc Errata: the uSDHC actual maximum timeout count is 1 << 29 */
954 return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
10fd0ad9
AD
955}
956
e33eb8e2
AD
957static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
958{
959 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 960 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
e33eb8e2
AD
961
962 /* use maximum timeout counter */
a215186d
HC
963 esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
964 esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
e33eb8e2
AD
965 SDHCI_TIMEOUT_CONTROL);
966}
967
6e9fd28e 968static struct sdhci_ops sdhci_esdhc_ops = {
e149860d 969 .read_l = esdhc_readl_le,
0c6d49ce 970 .read_w = esdhc_readw_le,
77da3da0 971 .read_b = esdhc_readb_le,
e149860d 972 .write_l = esdhc_writel_le,
0c6d49ce
WS
973 .write_w = esdhc_writew_le,
974 .write_b = esdhc_writeb_le,
8ba9580a 975 .set_clock = esdhc_pltfm_set_clock,
0ddf03c9 976 .get_max_clock = esdhc_pltfm_get_max_clock,
0c6d49ce 977 .get_min_clock = esdhc_pltfm_get_min_clock,
10fd0ad9 978 .get_max_timeout_count = esdhc_get_max_timeout_count,
913413c3 979 .get_ro = esdhc_pltfm_get_ro,
e33eb8e2 980 .set_timeout = esdhc_set_timeout,
2317f56c 981 .set_bus_width = esdhc_pltfm_set_bus_width,
ad93220d 982 .set_uhs_signaling = esdhc_set_uhs_signaling,
0718e59a 983 .reset = esdhc_reset,
0c6d49ce
WS
984};
985
1db5eebf 986static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
97e4ba6a
RZ
987 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
988 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
989 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
85d6509d 990 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
85d6509d
SG
991 .ops = &sdhci_esdhc_ops,
992};
993
f3f5cf3d
DA
994static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
995{
996 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
997 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
2b16cf32 998 int tmp;
f3f5cf3d
DA
999
1000 if (esdhc_is_usdhc(imx_data)) {
1001 /*
1002 * The imx6q ROM code will change the default watermark
1003 * level setting to something insane. Change it back here.
1004 */
1005 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
1006
1007 /*
1008 * ROM code will change the bit burst_length_enable setting
1009 * to zero if this usdhc is choosed to boot system. Change
1010 * it back here, otherwise it will impact the performance a
1011 * lot. This bit is used to enable/disable the burst length
1012 * for the external AHB2AXI bridge, it's usefully especially
1013 * for INCR transfer because without burst length indicator,
1014 * the AHB2AXI bridge does not know the burst length in
1015 * advance. And without burst length indicator, AHB INCR
1016 * transfer can only be converted to singles on the AXI side.
1017 */
1018 writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
1019 | ESDHC_BURST_LEN_EN_INCR,
1020 host->ioaddr + SDHCI_HOST_CONTROL);
1021 /*
1022 * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1023 * TO1.1, it's harmless for MX6SL
1024 */
1025 writel(readl(host->ioaddr + 0x6c) | BIT(7),
1026 host->ioaddr + 0x6c);
1027
1028 /* disable DLL_CTRL delay line settings */
1029 writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
2b16cf32
DA
1030
1031 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
1032 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
1033 tmp |= ESDHC_STD_TUNING_EN |
1034 ESDHC_TUNING_START_TAP_DEFAULT;
1035 if (imx_data->boarddata.tuning_start_tap) {
1036 tmp &= ~ESDHC_TUNING_START_TAP_MASK;
1037 tmp |= imx_data->boarddata.tuning_start_tap;
1038 }
1039
1040 if (imx_data->boarddata.tuning_step) {
1041 tmp &= ~ESDHC_TUNING_STEP_MASK;
1042 tmp |= imx_data->boarddata.tuning_step
1043 << ESDHC_TUNING_STEP_SHIFT;
1044 }
1045 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1046 }
f3f5cf3d
DA
1047 }
1048}
1049
abfafc2d 1050#ifdef CONFIG_OF
c3be1efd 1051static int
abfafc2d 1052sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
07bf2b54 1053 struct sdhci_host *host,
91fa4252 1054 struct pltfm_imx_data *imx_data)
abfafc2d
SG
1055{
1056 struct device_node *np = pdev->dev.of_node;
91fa4252 1057 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
4800e87a 1058 int ret;
abfafc2d 1059
abfafc2d
SG
1060 if (of_get_property(np, "fsl,wp-controller", NULL))
1061 boarddata->wp_type = ESDHC_WP_CONTROLLER;
1062
abfafc2d
SG
1063 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
1064 if (gpio_is_valid(boarddata->wp_gpio))
1065 boarddata->wp_type = ESDHC_WP_GPIO;
1066
d407e30b 1067 of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
d87fc966
DA
1068 of_property_read_u32(np, "fsl,tuning-start-tap",
1069 &boarddata->tuning_start_tap);
d407e30b 1070
ad93220d
DA
1071 if (of_find_property(np, "no-1-8-v", NULL))
1072 boarddata->support_vsel = false;
1073 else
1074 boarddata->support_vsel = true;
1075
602519b2
DA
1076 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
1077 boarddata->delay_line = 0;
1078
07bf2b54
SH
1079 mmc_of_parse_voltage(np, &host->ocr_mask);
1080
91fa4252
DA
1081 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
1082 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
1083 !IS_ERR(imx_data->pins_default)) {
1084 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1085 ESDHC_PINCTRL_STATE_100MHZ);
1086 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1087 ESDHC_PINCTRL_STATE_200MHZ);
1088 if (IS_ERR(imx_data->pins_100mhz) ||
1089 IS_ERR(imx_data->pins_200mhz)) {
1090 dev_warn(mmc_dev(host->mmc),
1091 "could not get ultra high speed state, work on normal mode\n");
1092 /*
1093 * fall back to not support uhs by specify no 1.8v quirk
1094 */
1095 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1096 }
1097 } else {
1098 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1099 }
1100
15064119 1101 /* call to generic mmc_of_parse to support additional capabilities */
4800e87a
DA
1102 ret = mmc_of_parse(host->mmc);
1103 if (ret)
1104 return ret;
1105
287980e4 1106 if (mmc_gpio_get_cd(host->mmc) >= 0)
4800e87a
DA
1107 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1108
1109 return 0;
abfafc2d
SG
1110}
1111#else
1112static inline int
1113sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
07bf2b54 1114 struct sdhci_host *host,
91fa4252 1115 struct pltfm_imx_data *imx_data)
abfafc2d
SG
1116{
1117 return -ENODEV;
1118}
1119#endif
1120
91fa4252
DA
1121static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
1122 struct sdhci_host *host,
1123 struct pltfm_imx_data *imx_data)
1124{
1125 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1126 int err;
1127
1128 if (!host->mmc->parent->platform_data) {
1129 dev_err(mmc_dev(host->mmc), "no board data!\n");
1130 return -EINVAL;
1131 }
1132
1133 imx_data->boarddata = *((struct esdhc_platform_data *)
1134 host->mmc->parent->platform_data);
1135 /* write_protect */
1136 if (boarddata->wp_type == ESDHC_WP_GPIO) {
1137 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1138 if (err) {
1139 dev_err(mmc_dev(host->mmc),
1140 "failed to request write-protect gpio!\n");
1141 return err;
1142 }
1143 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1144 }
1145
1146 /* card_detect */
1147 switch (boarddata->cd_type) {
1148 case ESDHC_CD_GPIO:
1149 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1150 if (err) {
1151 dev_err(mmc_dev(host->mmc),
1152 "failed to request card-detect gpio!\n");
1153 return err;
1154 }
1155 /* fall through */
1156
1157 case ESDHC_CD_CONTROLLER:
1158 /* we have a working card_detect back */
1159 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1160 break;
1161
1162 case ESDHC_CD_PERMANENT:
1163 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1164 break;
1165
1166 case ESDHC_CD_NONE:
1167 break;
1168 }
1169
1170 switch (boarddata->max_bus_width) {
1171 case 8:
1172 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1173 break;
1174 case 4:
1175 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1176 break;
1177 case 1:
1178 default:
1179 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1180 break;
1181 }
1182
1183 return 0;
1184}
1185
c3be1efd 1186static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
95f25efe 1187{
abfafc2d
SG
1188 const struct of_device_id *of_id =
1189 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
85d6509d
SG
1190 struct sdhci_pltfm_host *pltfm_host;
1191 struct sdhci_host *host;
0c6d49ce 1192 int err;
e149860d 1193 struct pltfm_imx_data *imx_data;
95f25efe 1194
070e6d3f
JZ
1195 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
1196 sizeof(*imx_data));
85d6509d
SG
1197 if (IS_ERR(host))
1198 return PTR_ERR(host);
1199
1200 pltfm_host = sdhci_priv(host);
1201
070e6d3f 1202 imx_data = sdhci_pltfm_priv(pltfm_host);
57ed3314 1203
f47c4bbf
SG
1204 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
1205 pdev->id_entry->driver_data;
85d6509d 1206
52dac615
SH
1207 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1208 if (IS_ERR(imx_data->clk_ipg)) {
1209 err = PTR_ERR(imx_data->clk_ipg);
e3af31c6 1210 goto free_sdhci;
95f25efe 1211 }
52dac615
SH
1212
1213 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1214 if (IS_ERR(imx_data->clk_ahb)) {
1215 err = PTR_ERR(imx_data->clk_ahb);
e3af31c6 1216 goto free_sdhci;
52dac615
SH
1217 }
1218
1219 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
1220 if (IS_ERR(imx_data->clk_per)) {
1221 err = PTR_ERR(imx_data->clk_per);
e3af31c6 1222 goto free_sdhci;
52dac615
SH
1223 }
1224
1225 pltfm_host->clk = imx_data->clk_per;
a974862f 1226 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
52dac615
SH
1227 clk_prepare_enable(imx_data->clk_per);
1228 clk_prepare_enable(imx_data->clk_ipg);
1229 clk_prepare_enable(imx_data->clk_ahb);
95f25efe 1230
ad93220d 1231 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
e62d8b8f
DA
1232 if (IS_ERR(imx_data->pinctrl)) {
1233 err = PTR_ERR(imx_data->pinctrl);
e3af31c6 1234 goto disable_clk;
e62d8b8f
DA
1235 }
1236
ad93220d
DA
1237 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1238 PINCTRL_STATE_DEFAULT);
cd529af7
DB
1239 if (IS_ERR(imx_data->pins_default))
1240 dev_warn(mmc_dev(host->mmc), "could not get default state\n");
ad93220d 1241
f47c4bbf 1242 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
0c6d49ce 1243 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
97e4ba6a
RZ
1244 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1245 | SDHCI_QUIRK_BROKEN_ADMA;
0c6d49ce 1246
69ed60e0 1247 if (esdhc_is_usdhc(imx_data)) {
69ed60e0 1248 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
e2997c94 1249 host->mmc->caps |= MMC_CAP_1_8V_DDR;
4245afff
DA
1250 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
1251 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
a75dcbf4
DA
1252
1253 /* clear tuning bits in case ROM has set it already */
1254 writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
1255 writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
1256 writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
69ed60e0 1257 }
f750ba9b 1258
6e9fd28e
DA
1259 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1260 sdhci_esdhc_ops.platform_execute_tuning =
1261 esdhc_executing_tuning;
8b2bb0ad 1262
18094430
DA
1263 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1264 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1265
28b07674
HC
1266 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
1267 host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;
1268
91fa4252
DA
1269 if (of_id)
1270 err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
1271 else
1272 err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
1273 if (err)
1274 goto disable_clk;
ad93220d 1275
f3f5cf3d
DA
1276 sdhci_esdhc_imx_hwinit(host);
1277
85d6509d
SG
1278 err = sdhci_add_host(host);
1279 if (err)
e3af31c6 1280 goto disable_clk;
85d6509d 1281
89d7e5c1 1282 pm_runtime_set_active(&pdev->dev);
89d7e5c1
DA
1283 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1284 pm_runtime_use_autosuspend(&pdev->dev);
1285 pm_suspend_ignore_children(&pdev->dev, 1);
77903c01 1286 pm_runtime_enable(&pdev->dev);
89d7e5c1 1287
95f25efe 1288 return 0;
7e29c306 1289
e3af31c6 1290disable_clk:
52dac615
SH
1291 clk_disable_unprepare(imx_data->clk_per);
1292 clk_disable_unprepare(imx_data->clk_ipg);
1293 clk_disable_unprepare(imx_data->clk_ahb);
e3af31c6 1294free_sdhci:
85d6509d
SG
1295 sdhci_pltfm_free(pdev);
1296 return err;
95f25efe
WS
1297}
1298
6e0ee714 1299static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
95f25efe 1300{
85d6509d 1301 struct sdhci_host *host = platform_get_drvdata(pdev);
95f25efe 1302 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 1303 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
85d6509d
SG
1304 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1305
0b414368 1306 pm_runtime_get_sync(&pdev->dev);
89d7e5c1 1307 pm_runtime_disable(&pdev->dev);
0b414368 1308 pm_runtime_put_noidle(&pdev->dev);
89d7e5c1 1309
0b414368
UH
1310 sdhci_remove_host(host, dead);
1311
1312 clk_disable_unprepare(imx_data->clk_per);
1313 clk_disable_unprepare(imx_data->clk_ipg);
1314 clk_disable_unprepare(imx_data->clk_ahb);
52dac615 1315
85d6509d
SG
1316 sdhci_pltfm_free(pdev);
1317
1318 return 0;
95f25efe
WS
1319}
1320
2788ed42 1321#ifdef CONFIG_PM_SLEEP
04143fba
DA
1322static int sdhci_esdhc_suspend(struct device *dev)
1323{
3e3274ab
UH
1324 struct sdhci_host *host = dev_get_drvdata(dev);
1325
1326 return sdhci_suspend_host(host);
04143fba
DA
1327}
1328
1329static int sdhci_esdhc_resume(struct device *dev)
1330{
cc17e129 1331 struct sdhci_host *host = dev_get_drvdata(dev);
cc17e129 1332
19dbfdd3
DA
1333 /* re-initialize hw state in case it's lost in low power mode */
1334 sdhci_esdhc_imx_hwinit(host);
cc17e129 1335
3e3274ab 1336 return sdhci_resume_host(host);
04143fba 1337}
2788ed42 1338#endif
04143fba 1339
2788ed42 1340#ifdef CONFIG_PM
89d7e5c1
DA
1341static int sdhci_esdhc_runtime_suspend(struct device *dev)
1342{
1343 struct sdhci_host *host = dev_get_drvdata(dev);
1344 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 1345 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
89d7e5c1
DA
1346 int ret;
1347
1348 ret = sdhci_runtime_suspend_host(host);
1349
be138554
RK
1350 if (!sdhci_sdio_irq_enabled(host)) {
1351 clk_disable_unprepare(imx_data->clk_per);
1352 clk_disable_unprepare(imx_data->clk_ipg);
1353 }
89d7e5c1
DA
1354 clk_disable_unprepare(imx_data->clk_ahb);
1355
1356 return ret;
1357}
1358
1359static int sdhci_esdhc_runtime_resume(struct device *dev)
1360{
1361 struct sdhci_host *host = dev_get_drvdata(dev);
1362 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
070e6d3f 1363 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
89d7e5c1 1364
be138554
RK
1365 if (!sdhci_sdio_irq_enabled(host)) {
1366 clk_prepare_enable(imx_data->clk_per);
1367 clk_prepare_enable(imx_data->clk_ipg);
1368 }
89d7e5c1
DA
1369 clk_prepare_enable(imx_data->clk_ahb);
1370
1371 return sdhci_runtime_resume_host(host);
1372}
1373#endif
1374
1375static const struct dev_pm_ops sdhci_esdhc_pmops = {
04143fba 1376 SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
89d7e5c1
DA
1377 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1378 sdhci_esdhc_runtime_resume, NULL)
1379};
1380
85d6509d
SG
1381static struct platform_driver sdhci_esdhc_imx_driver = {
1382 .driver = {
1383 .name = "sdhci-esdhc-imx",
abfafc2d 1384 .of_match_table = imx_esdhc_dt_ids,
89d7e5c1 1385 .pm = &sdhci_esdhc_pmops,
85d6509d 1386 },
57ed3314 1387 .id_table = imx_esdhc_devtype,
85d6509d 1388 .probe = sdhci_esdhc_imx_probe,
0433c143 1389 .remove = sdhci_esdhc_imx_remove,
95f25efe 1390};
85d6509d 1391
d1f81a64 1392module_platform_driver(sdhci_esdhc_imx_driver);
85d6509d
SG
1393
1394MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
035ff831 1395MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
85d6509d 1396MODULE_LICENSE("GPL v2");