]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/mmc/host/sdhci-tegra.c
mmc: tegra: Support module reset
[mirror_ubuntu-artful-kernel.git] / drivers / mmc / host / sdhci-tegra.c
CommitLineData
03d2bfc8
OJ
1/*
2 * Copyright (C) 2010 Google, Inc.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
e5c63d91 15#include <linux/delay.h>
03d2bfc8 16#include <linux/err.h>
96547f5d 17#include <linux/module.h>
03d2bfc8
OJ
18#include <linux/init.h>
19#include <linux/platform_device.h>
20#include <linux/clk.h>
21#include <linux/io.h>
55cd65e4 22#include <linux/of.h>
3e44a1a7 23#include <linux/of_device.h>
20567be9 24#include <linux/reset.h>
03d2bfc8
OJ
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
c3c2384c 27#include <linux/mmc/mmc.h>
0aacd23f 28#include <linux/mmc/slot-gpio.h>
2391b340 29#include <linux/gpio/consumer.h>
03d2bfc8 30
03d2bfc8
OJ
31#include "sdhci-pltfm.h"
32
ca5879d3 33/* Tegra SDHOST controller vendor register definitions */
74cd42bc 34#define SDHCI_TEGRA_VENDOR_CLOCK_CTRL 0x100
c3c2384c
LS
35#define SDHCI_CLOCK_CTRL_TAP_MASK 0x00ff0000
36#define SDHCI_CLOCK_CTRL_TAP_SHIFT 16
37#define SDHCI_CLOCK_CTRL_SDR50_TUNING_OVERRIDE BIT(5)
74cd42bc
LS
38#define SDHCI_CLOCK_CTRL_PADPIPE_CLKEN_OVERRIDE BIT(3)
39#define SDHCI_CLOCK_CTRL_SPI_MODE_CLKEN_OVERRIDE BIT(2)
40
ca5879d3 41#define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120
3145351a
AB
42#define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8
43#define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10
ca5879d3 44#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20
3145351a 45#define SDHCI_MISC_CTRL_ENABLE_DDR50 0x200
ca5879d3 46
e5c63d91
LS
47#define SDHCI_TEGRA_AUTO_CAL_CONFIG 0x1e4
48#define SDHCI_AUTO_CAL_START BIT(31)
49#define SDHCI_AUTO_CAL_ENABLE BIT(29)
50
3e44a1a7
SW
51#define NVQUIRK_FORCE_SDHCI_SPEC_200 BIT(0)
52#define NVQUIRK_ENABLE_BLOCK_GAP_DET BIT(1)
ca5879d3 53#define NVQUIRK_ENABLE_SDHCI_SPEC_300 BIT(2)
7ad2ed1d
LS
54#define NVQUIRK_ENABLE_SDR50 BIT(3)
55#define NVQUIRK_ENABLE_SDR104 BIT(4)
56#define NVQUIRK_ENABLE_DDR50 BIT(5)
e5c63d91 57#define NVQUIRK_HAS_PADCALIB BIT(6)
3e44a1a7
SW
58
59struct sdhci_tegra_soc_data {
1db5eebf 60 const struct sdhci_pltfm_data *pdata;
3e44a1a7
SW
61 u32 nvquirks;
62};
63
64struct sdhci_tegra {
3e44a1a7 65 const struct sdhci_tegra_soc_data *soc_data;
2391b340 66 struct gpio_desc *power_gpio;
a8e326a9 67 bool ddr_signaling;
e5c63d91 68 bool pad_calib_required;
20567be9
TR
69
70 struct reset_control *rst;
3e44a1a7
SW
71};
72
03d2bfc8
OJ
73static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
74{
3e44a1a7 75 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0734e79c 76 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
3e44a1a7
SW
77 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
78
79 if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
80 (reg == SDHCI_HOST_VERSION))) {
03d2bfc8
OJ
81 /* Erratum: Version register is invalid in HW. */
82 return SDHCI_SPEC_200;
83 }
84
85 return readw(host->ioaddr + reg);
86}
87
352ee868
PK
88static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
89{
90 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
352ee868 91
01df7ecd
RK
92 switch (reg) {
93 case SDHCI_TRANSFER_MODE:
94 /*
95 * Postpone this write, we must do it together with a
96 * command write that is down below.
97 */
98 pltfm_host->xfer_mode_shadow = val;
99 return;
100 case SDHCI_COMMAND:
101 writel((val << 16) | pltfm_host->xfer_mode_shadow,
102 host->ioaddr + SDHCI_TRANSFER_MODE);
103 return;
352ee868
PK
104 }
105
106 writew(val, host->ioaddr + reg);
107}
108
03d2bfc8
OJ
109static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
110{
3e44a1a7 111 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0734e79c 112 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
3e44a1a7
SW
113 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
114
03d2bfc8
OJ
115 /* Seems like we're getting spurious timeout and crc errors, so
116 * disable signalling of them. In case of real errors software
117 * timers should take care of eventually detecting them.
118 */
119 if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
120 val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);
121
122 writel(val, host->ioaddr + reg);
123
3e44a1a7
SW
124 if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
125 (reg == SDHCI_INT_ENABLE))) {
03d2bfc8
OJ
126 /* Erratum: Must enable block gap interrupt detection */
127 u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
128 if (val & SDHCI_INT_CARD_INT)
129 gap_ctrl |= 0x8;
130 else
131 gap_ctrl &= ~0x8;
132 writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
133 }
134}
135
3e44a1a7 136static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
03d2bfc8 137{
0aacd23f 138 return mmc_gpio_get_ro(host->mmc);
03d2bfc8
OJ
139}
140
03231f9b 141static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
ca5879d3
PK
142{
143 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0734e79c 144 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
ca5879d3 145 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
74cd42bc 146 u32 misc_ctrl, clk_ctrl;
ca5879d3 147
03231f9b
RK
148 sdhci_reset(host, mask);
149
ca5879d3
PK
150 if (!(mask & SDHCI_RESET_ALL))
151 return;
152
1b84def8 153 misc_ctrl = sdhci_readl(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
74cd42bc 154 clk_ctrl = sdhci_readl(host, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
4f6aa326
JH
155
156 misc_ctrl &= ~(SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 |
157 SDHCI_MISC_CTRL_ENABLE_SDR50 |
158 SDHCI_MISC_CTRL_ENABLE_DDR50 |
159 SDHCI_MISC_CTRL_ENABLE_SDR104);
160
74cd42bc 161 clk_ctrl &= ~SDHCI_CLOCK_CTRL_SPI_MODE_CLKEN_OVERRIDE;
4f6aa326
JH
162
163 /*
164 * If the board does not define a regulator for the SDHCI
165 * IO voltage, then don't advertise support for UHS modes
166 * even if the device supports it because the IO voltage
167 * cannot be configured.
168 */
169 if (!IS_ERR(host->mmc->supply.vqmmc)) {
170 /* Erratum: Enable SDHCI spec v3.00 support */
171 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
172 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
173 /* Advertise UHS modes as supported by host */
174 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDR50)
175 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDR50;
176 if (soc_data->nvquirks & NVQUIRK_ENABLE_DDR50)
177 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_DDR50;
178 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDR104)
179 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDR104;
180 if (soc_data->nvquirks & SDHCI_MISC_CTRL_ENABLE_SDR50)
181 clk_ctrl |= SDHCI_CLOCK_CTRL_SDR50_TUNING_OVERRIDE;
182 }
183
184 sdhci_writel(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
74cd42bc
LS
185 sdhci_writel(host, clk_ctrl, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
186
e5c63d91
LS
187 if (soc_data->nvquirks & NVQUIRK_HAS_PADCALIB)
188 tegra_host->pad_calib_required = true;
189
a8e326a9 190 tegra_host->ddr_signaling = false;
ca5879d3
PK
191}
192
2317f56c 193static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
03d2bfc8 194{
03d2bfc8
OJ
195 u32 ctrl;
196
03d2bfc8 197 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
0aacd23f
JL
198 if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
199 (bus_width == MMC_BUS_WIDTH_8)) {
03d2bfc8
OJ
200 ctrl &= ~SDHCI_CTRL_4BITBUS;
201 ctrl |= SDHCI_CTRL_8BITBUS;
202 } else {
203 ctrl &= ~SDHCI_CTRL_8BITBUS;
204 if (bus_width == MMC_BUS_WIDTH_4)
205 ctrl |= SDHCI_CTRL_4BITBUS;
206 else
207 ctrl &= ~SDHCI_CTRL_4BITBUS;
208 }
209 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
03d2bfc8
OJ
210}
211
e5c63d91
LS
212static void tegra_sdhci_pad_autocalib(struct sdhci_host *host)
213{
214 u32 val;
215
216 mdelay(1);
217
218 val = sdhci_readl(host, SDHCI_TEGRA_AUTO_CAL_CONFIG);
219 val |= SDHCI_AUTO_CAL_ENABLE | SDHCI_AUTO_CAL_START;
220 sdhci_writel(host,val, SDHCI_TEGRA_AUTO_CAL_CONFIG);
221}
222
a8e326a9
LS
223static void tegra_sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
224{
225 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0734e79c 226 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
a8e326a9
LS
227 unsigned long host_clk;
228
229 if (!clock)
3491b690 230 return sdhci_set_clock(host, clock);
a8e326a9
LS
231
232 host_clk = tegra_host->ddr_signaling ? clock * 2 : clock;
233 clk_set_rate(pltfm_host->clk, host_clk);
234 host->max_clk = clk_get_rate(pltfm_host->clk);
235
e5c63d91
LS
236 sdhci_set_clock(host, clock);
237
238 if (tegra_host->pad_calib_required) {
239 tegra_sdhci_pad_autocalib(host);
240 tegra_host->pad_calib_required = false;
241 }
a8e326a9
LS
242}
243
244static void tegra_sdhci_set_uhs_signaling(struct sdhci_host *host,
245 unsigned timing)
246{
247 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
0734e79c 248 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
a8e326a9
LS
249
250 if (timing == MMC_TIMING_UHS_DDR50)
251 tegra_host->ddr_signaling = true;
252
253 return sdhci_set_uhs_signaling(host, timing);
254}
255
256static unsigned int tegra_sdhci_get_max_clock(struct sdhci_host *host)
257{
258 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
259
260 /*
261 * DDR modes require the host to run at double the card frequency, so
262 * the maximum rate we can support is half of the module input clock.
263 */
264 return clk_round_rate(pltfm_host->clk, UINT_MAX) / 2;
265}
266
c3c2384c
LS
267static void tegra_sdhci_set_tap(struct sdhci_host *host, unsigned int tap)
268{
269 u32 reg;
270
271 reg = sdhci_readl(host, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
272 reg &= ~SDHCI_CLOCK_CTRL_TAP_MASK;
273 reg |= tap << SDHCI_CLOCK_CTRL_TAP_SHIFT;
274 sdhci_writel(host, reg, SDHCI_TEGRA_VENDOR_CLOCK_CTRL);
275}
276
277static int tegra_sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
278{
279 unsigned int min, max;
280
281 /*
282 * Start search for minimum tap value at 10, as smaller values are
283 * may wrongly be reported as working but fail at higher speeds,
284 * according to the TRM.
285 */
286 min = 10;
287 while (min < 255) {
288 tegra_sdhci_set_tap(host, min);
289 if (!mmc_send_tuning(host->mmc, opcode, NULL))
290 break;
291 min++;
292 }
293
294 /* Find the maximum tap value that still passes. */
295 max = min + 1;
296 while (max < 255) {
297 tegra_sdhci_set_tap(host, max);
298 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
299 max--;
300 break;
301 }
302 max++;
303 }
304
305 /* The TRM states the ideal tap value is at 75% in the passing range. */
306 tegra_sdhci_set_tap(host, min + ((max - min) * 3 / 4));
307
308 return mmc_send_tuning(host->mmc, opcode, NULL);
309}
310
e5c63d91
LS
311static void tegra_sdhci_voltage_switch(struct sdhci_host *host)
312{
313 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
314 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
315 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
316
317 if (soc_data->nvquirks & NVQUIRK_HAS_PADCALIB)
318 tegra_host->pad_calib_required = true;
319}
320
c915568d 321static const struct sdhci_ops tegra_sdhci_ops = {
85d6509d 322 .get_ro = tegra_sdhci_get_ro,
85d6509d
SG
323 .read_w = tegra_sdhci_readw,
324 .write_l = tegra_sdhci_writel,
a8e326a9 325 .set_clock = tegra_sdhci_set_clock,
2317f56c 326 .set_bus_width = tegra_sdhci_set_bus_width,
03231f9b 327 .reset = tegra_sdhci_reset,
c3c2384c 328 .platform_execute_tuning = tegra_sdhci_execute_tuning,
a8e326a9 329 .set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
e5c63d91 330 .voltage_switch = tegra_sdhci_voltage_switch,
a8e326a9 331 .get_max_clock = tegra_sdhci_get_max_clock,
85d6509d
SG
332};
333
1db5eebf 334static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
3e44a1a7
SW
335 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
336 SDHCI_QUIRK_SINGLE_POWER_WRITE |
337 SDHCI_QUIRK_NO_HISPD_BIT |
f9260355
AB
338 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
339 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
3e44a1a7
SW
340 .ops = &tegra_sdhci_ops,
341};
342
d49d19c2 343static const struct sdhci_tegra_soc_data soc_data_tegra20 = {
3e44a1a7
SW
344 .pdata = &sdhci_tegra20_pdata,
345 .nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
346 NVQUIRK_ENABLE_BLOCK_GAP_DET,
347};
3e44a1a7 348
1db5eebf 349static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
85d6509d 350 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
3e44a1a7 351 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
85d6509d
SG
352 SDHCI_QUIRK_SINGLE_POWER_WRITE |
353 SDHCI_QUIRK_NO_HISPD_BIT |
f9260355
AB
354 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
355 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
a8e326a9 356 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
85d6509d
SG
357 .ops = &tegra_sdhci_ops,
358};
03d2bfc8 359
d49d19c2 360static const struct sdhci_tegra_soc_data soc_data_tegra30 = {
3e44a1a7 361 .pdata = &sdhci_tegra30_pdata,
3145351a 362 .nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
7ad2ed1d 363 NVQUIRK_ENABLE_SDR50 |
e5c63d91
LS
364 NVQUIRK_ENABLE_SDR104 |
365 NVQUIRK_HAS_PADCALIB,
3e44a1a7 366};
3e44a1a7 367
01df7ecd
RK
368static const struct sdhci_ops tegra114_sdhci_ops = {
369 .get_ro = tegra_sdhci_get_ro,
370 .read_w = tegra_sdhci_readw,
371 .write_w = tegra_sdhci_writew,
372 .write_l = tegra_sdhci_writel,
a8e326a9 373 .set_clock = tegra_sdhci_set_clock,
01df7ecd
RK
374 .set_bus_width = tegra_sdhci_set_bus_width,
375 .reset = tegra_sdhci_reset,
c3c2384c 376 .platform_execute_tuning = tegra_sdhci_execute_tuning,
a8e326a9 377 .set_uhs_signaling = tegra_sdhci_set_uhs_signaling,
e5c63d91 378 .voltage_switch = tegra_sdhci_voltage_switch,
a8e326a9 379 .get_max_clock = tegra_sdhci_get_max_clock,
01df7ecd
RK
380};
381
1db5eebf 382static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
5ebf2552
RK
383 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
384 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
385 SDHCI_QUIRK_SINGLE_POWER_WRITE |
386 SDHCI_QUIRK_NO_HISPD_BIT |
f9260355
AB
387 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
388 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
a8e326a9 389 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
01df7ecd 390 .ops = &tegra114_sdhci_ops,
5ebf2552
RK
391};
392
d49d19c2 393static const struct sdhci_tegra_soc_data soc_data_tegra114 = {
5ebf2552 394 .pdata = &sdhci_tegra114_pdata,
7bf037d6
JH
395};
396
4ae12588
TR
397static const struct sdhci_pltfm_data sdhci_tegra124_pdata = {
398 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
399 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
400 SDHCI_QUIRK_SINGLE_POWER_WRITE |
401 SDHCI_QUIRK_NO_HISPD_BIT |
402 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
403 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
404 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
405 /*
406 * The TRM states that the SD/MMC controller found on
407 * Tegra124 can address 34 bits (the maximum supported by
408 * the Tegra memory controller), but tests show that DMA
409 * to or from above 4 GiB doesn't work. This is possibly
410 * caused by missing programming, though it's not obvious
411 * what sequence is required. Mark 64-bit DMA broken for
412 * now to fix this for existing users (e.g. Nyan boards).
413 */
414 SDHCI_QUIRK2_BROKEN_64_BIT_DMA,
415 .ops = &tegra114_sdhci_ops,
416};
417
418static const struct sdhci_tegra_soc_data soc_data_tegra124 = {
419 .pdata = &sdhci_tegra124_pdata,
420};
421
b5a84ecf
TR
422static const struct sdhci_pltfm_data sdhci_tegra210_pdata = {
423 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
424 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
425 SDHCI_QUIRK_SINGLE_POWER_WRITE |
426 SDHCI_QUIRK_NO_HISPD_BIT |
a8e326a9
LS
427 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
428 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
429 .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
b5a84ecf
TR
430 .ops = &tegra114_sdhci_ops,
431};
432
433static const struct sdhci_tegra_soc_data soc_data_tegra210 = {
434 .pdata = &sdhci_tegra210_pdata,
b5a84ecf
TR
435};
436
498d83e7 437static const struct of_device_id sdhci_tegra_dt_match[] = {
b5a84ecf 438 { .compatible = "nvidia,tegra210-sdhci", .data = &soc_data_tegra210 },
4ae12588 439 { .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra124 },
5ebf2552 440 { .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
3e44a1a7 441 { .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
3e44a1a7 442 { .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
275173b2
GL
443 {}
444};
e4404fab 445MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
275173b2 446
c3be1efd 447static int sdhci_tegra_probe(struct platform_device *pdev)
03d2bfc8 448{
3e44a1a7
SW
449 const struct of_device_id *match;
450 const struct sdhci_tegra_soc_data *soc_data;
451 struct sdhci_host *host;
85d6509d 452 struct sdhci_pltfm_host *pltfm_host;
3e44a1a7 453 struct sdhci_tegra *tegra_host;
03d2bfc8
OJ
454 struct clk *clk;
455 int rc;
456
3e44a1a7 457 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
b37f9d98
JL
458 if (!match)
459 return -EINVAL;
460 soc_data = match->data;
3e44a1a7 461
0734e79c 462 host = sdhci_pltfm_init(pdev, soc_data->pdata, sizeof(*tegra_host));
85d6509d
SG
463 if (IS_ERR(host))
464 return PTR_ERR(host);
85d6509d
SG
465 pltfm_host = sdhci_priv(host);
466
0734e79c 467 tegra_host = sdhci_pltfm_priv(pltfm_host);
a8e326a9 468 tegra_host->ddr_signaling = false;
e5c63d91 469 tegra_host->pad_calib_required = false;
3e44a1a7 470 tegra_host->soc_data = soc_data;
275173b2 471
2391b340 472 rc = mmc_of_parse(host->mmc);
47caa84f
SB
473 if (rc)
474 goto err_parse_dt;
0e786102 475
7ad2ed1d 476 if (tegra_host->soc_data->nvquirks & NVQUIRK_ENABLE_DDR50)
c3c2384c
LS
477 host->mmc->caps |= MMC_CAP_1_8V_DDR;
478
2391b340
MJ
479 tegra_host->power_gpio = devm_gpiod_get_optional(&pdev->dev, "power",
480 GPIOD_OUT_HIGH);
481 if (IS_ERR(tegra_host->power_gpio)) {
482 rc = PTR_ERR(tegra_host->power_gpio);
483 goto err_power_req;
03d2bfc8
OJ
484 }
485
e4f79d9c 486 clk = devm_clk_get(mmc_dev(host->mmc), NULL);
03d2bfc8
OJ
487 if (IS_ERR(clk)) {
488 dev_err(mmc_dev(host->mmc), "clk err\n");
489 rc = PTR_ERR(clk);
85d6509d 490 goto err_clk_get;
03d2bfc8 491 }
1e674bc6 492 clk_prepare_enable(clk);
03d2bfc8
OJ
493 pltfm_host->clk = clk;
494
20567be9
TR
495 tegra_host->rst = devm_reset_control_get(&pdev->dev, "sdhci");
496 if (IS_ERR(tegra_host->rst)) {
497 rc = PTR_ERR(tegra_host->rst);
498 dev_err(&pdev->dev, "failed to get reset control: %d\n", rc);
499 goto err_rst_get;
500 }
501
502 rc = reset_control_assert(tegra_host->rst);
503 if (rc)
504 goto err_rst_get;
505
506 usleep_range(2000, 4000);
507
508 rc = reset_control_deassert(tegra_host->rst);
509 if (rc)
510 goto err_rst_get;
511
512 usleep_range(2000, 4000);
513
85d6509d
SG
514 rc = sdhci_add_host(host);
515 if (rc)
516 goto err_add_host;
517
03d2bfc8
OJ
518 return 0;
519
85d6509d 520err_add_host:
20567be9
TR
521 reset_control_assert(tegra_host->rst);
522err_rst_get:
1e674bc6 523 clk_disable_unprepare(pltfm_host->clk);
85d6509d 524err_clk_get:
85d6509d 525err_power_req:
47caa84f 526err_parse_dt:
85d6509d 527 sdhci_pltfm_free(pdev);
03d2bfc8
OJ
528 return rc;
529}
530
20567be9
TR
531static int sdhci_tegra_remove(struct platform_device *pdev)
532{
533 struct sdhci_host *host = platform_get_drvdata(pdev);
534 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
535 struct sdhci_tegra *tegra_host = sdhci_pltfm_priv(pltfm_host);
536
537 sdhci_remove_host(host, 0);
538
539 reset_control_assert(tegra_host->rst);
540 usleep_range(2000, 4000);
541 clk_disable_unprepare(pltfm_host->clk);
542
543 sdhci_pltfm_free(pdev);
544
545 return 0;
546}
547
85d6509d
SG
548static struct platform_driver sdhci_tegra_driver = {
549 .driver = {
550 .name = "sdhci-tegra",
275173b2 551 .of_match_table = sdhci_tegra_dt_match,
fa243f64 552 .pm = &sdhci_pltfm_pmops,
85d6509d
SG
553 },
554 .probe = sdhci_tegra_probe,
20567be9 555 .remove = sdhci_tegra_remove,
03d2bfc8
OJ
556};
557
d1f81a64 558module_platform_driver(sdhci_tegra_driver);
85d6509d
SG
559
560MODULE_DESCRIPTION("SDHCI driver for Tegra");
3e44a1a7 561MODULE_AUTHOR("Google, Inc.");
85d6509d 562MODULE_LICENSE("GPL v2");