]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/mmc/host/tmio_mmc_pio.c
mmc: sh_mobile_sdhi: Remove .set_pwr() callback from platform data
[mirror_ubuntu-bionic-kernel.git] / drivers / mmc / host / tmio_mmc_pio.c
CommitLineData
b6147490
GL
1/*
2 * linux/drivers/mmc/host/tmio_mmc_pio.c
3 *
4 * Copyright (C) 2011 Guennadi Liakhovetski
5 * Copyright (C) 2007 Ian Molton
6 * Copyright (C) 2004 Ian Molton
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Driver for the MMC / SD / SDIO IP found in:
13 *
14 * TC6393XB, TC6391XB, TC6387XB, T7L66XB, ASIC3, SH-Mobile SoCs
15 *
16 * This driver draws mainly on scattered spec sheets, Reverse engineering
17 * of the toshiba e800 SD driver and some parts of the 2.4 ASIC3 driver (4 bit
18 * support). (Further 4 bit support from a later datasheet).
19 *
20 * TODO:
21 * Investigate using a workqueue for PIO transfers
22 * Eliminate FIXMEs
23 * SDIO support
24 * Better Power management
25 * Handle MMC errors better
26 * double buffer support
27 *
28 */
29
30#include <linux/delay.h>
31#include <linux/device.h>
32#include <linux/highmem.h>
33#include <linux/interrupt.h>
34#include <linux/io.h>
35#include <linux/irq.h>
36#include <linux/mfd/tmio.h>
37#include <linux/mmc/host.h>
0f506a96 38#include <linux/mmc/mmc.h>
fd0ea65d 39#include <linux/mmc/slot-gpio.h>
cba179ae 40#include <linux/mmc/tmio.h>
b6147490
GL
41#include <linux/module.h>
42#include <linux/pagemap.h>
43#include <linux/platform_device.h>
c419e611 44#include <linux/pm_qos.h>
e6ee7182 45#include <linux/pm_runtime.h>
619b08d4 46#include <linux/regulator/consumer.h>
b6147490 47#include <linux/scatterlist.h>
b6147490 48#include <linux/spinlock.h>
e3de2be7 49#include <linux/workqueue.h>
b6147490
GL
50
51#include "tmio_mmc.h"
52
b6147490
GL
53void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i)
54{
54680fe7
SH
55 host->sdcard_irq_mask &= ~(i & TMIO_MASK_IRQ);
56 sd_ctrl_write32(host, CTL_IRQ_MASK, host->sdcard_irq_mask);
b6147490
GL
57}
58
59void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i)
60{
54680fe7
SH
61 host->sdcard_irq_mask |= (i & TMIO_MASK_IRQ);
62 sd_ctrl_write32(host, CTL_IRQ_MASK, host->sdcard_irq_mask);
b6147490
GL
63}
64
65static void tmio_mmc_ack_mmc_irqs(struct tmio_mmc_host *host, u32 i)
66{
67 sd_ctrl_write32(host, CTL_STATUS, ~i);
68}
69
70static void tmio_mmc_init_sg(struct tmio_mmc_host *host, struct mmc_data *data)
71{
72 host->sg_len = data->sg_len;
73 host->sg_ptr = data->sg;
74 host->sg_orig = data->sg;
75 host->sg_off = 0;
76}
77
78static int tmio_mmc_next_sg(struct tmio_mmc_host *host)
79{
80 host->sg_ptr = sg_next(host->sg_ptr);
81 host->sg_off = 0;
82 return --host->sg_len;
83}
84
85#ifdef CONFIG_MMC_DEBUG
86
87#define STATUS_TO_TEXT(a, status, i) \
88 do { \
89 if (status & TMIO_STAT_##a) { \
90 if (i++) \
91 printk(" | "); \
92 printk(#a); \
93 } \
94 } while (0)
95
96static void pr_debug_status(u32 status)
97{
98 int i = 0;
a3c76eb9 99 pr_debug("status: %08x = ", status);
b6147490
GL
100 STATUS_TO_TEXT(CARD_REMOVE, status, i);
101 STATUS_TO_TEXT(CARD_INSERT, status, i);
102 STATUS_TO_TEXT(SIGSTATE, status, i);
103 STATUS_TO_TEXT(WRPROTECT, status, i);
104 STATUS_TO_TEXT(CARD_REMOVE_A, status, i);
105 STATUS_TO_TEXT(CARD_INSERT_A, status, i);
106 STATUS_TO_TEXT(SIGSTATE_A, status, i);
107 STATUS_TO_TEXT(CMD_IDX_ERR, status, i);
108 STATUS_TO_TEXT(STOPBIT_ERR, status, i);
109 STATUS_TO_TEXT(ILL_FUNC, status, i);
110 STATUS_TO_TEXT(CMD_BUSY, status, i);
111 STATUS_TO_TEXT(CMDRESPEND, status, i);
112 STATUS_TO_TEXT(DATAEND, status, i);
113 STATUS_TO_TEXT(CRCFAIL, status, i);
114 STATUS_TO_TEXT(DATATIMEOUT, status, i);
115 STATUS_TO_TEXT(CMDTIMEOUT, status, i);
116 STATUS_TO_TEXT(RXOVERFLOW, status, i);
117 STATUS_TO_TEXT(TXUNDERRUN, status, i);
118 STATUS_TO_TEXT(RXRDY, status, i);
119 STATUS_TO_TEXT(TXRQ, status, i);
120 STATUS_TO_TEXT(ILL_ACCESS, status, i);
121 printk("\n");
122}
123
124#else
125#define pr_debug_status(s) do { } while (0)
126#endif
127
128static void tmio_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
129{
130 struct tmio_mmc_host *host = mmc_priv(mmc);
131
132 if (enable) {
54680fe7
SH
133 host->sdio_irq_mask = TMIO_SDIO_MASK_ALL &
134 ~TMIO_SDIO_STAT_IOIRQ;
b6147490 135 sd_ctrl_write16(host, CTL_TRANSACTION_CTL, 0x0001);
54680fe7 136 sd_ctrl_write16(host, CTL_SDIO_IRQ_MASK, host->sdio_irq_mask);
b6147490 137 } else {
54680fe7
SH
138 host->sdio_irq_mask = TMIO_SDIO_MASK_ALL;
139 sd_ctrl_write16(host, CTL_SDIO_IRQ_MASK, host->sdio_irq_mask);
b6147490 140 sd_ctrl_write16(host, CTL_TRANSACTION_CTL, 0x0000);
b6147490
GL
141 }
142}
143
144static void tmio_mmc_set_clock(struct tmio_mmc_host *host, int new_clock)
145{
146 u32 clk = 0, clock;
147
148 if (new_clock) {
149 for (clock = host->mmc->f_min, clk = 0x80000080;
150 new_clock >= (clock<<1); clk >>= 1)
151 clock <<= 1;
152 clk |= 0x100;
153 }
154
155 if (host->set_clk_div)
156 host->set_clk_div(host->pdev, (clk>>22) & 1);
157
158 sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, clk & 0x1ff);
619b08d4 159 msleep(10);
b6147490
GL
160}
161
162static void tmio_mmc_clk_stop(struct tmio_mmc_host *host)
163{
69d1fe18 164 struct resource *res = platform_get_resource(host->pdev, IORESOURCE_MEM, 0);
b6147490 165
69d1fe18
GL
166 /* implicit BUG_ON(!res) */
167 if (resource_size(res) > 0x100) {
168 sd_ctrl_write16(host, CTL_CLK_AND_WAIT_CTL, 0x0000);
169 msleep(10);
170 }
d9b03421 171
b6147490
GL
172 sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~0x0100 &
173 sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
174 msleep(10);
175}
176
177static void tmio_mmc_clk_start(struct tmio_mmc_host *host)
178{
69d1fe18 179 struct resource *res = platform_get_resource(host->pdev, IORESOURCE_MEM, 0);
b6147490
GL
180
181 sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, 0x0100 |
182 sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));
183 msleep(10);
d9b03421 184
69d1fe18
GL
185 /* implicit BUG_ON(!res) */
186 if (resource_size(res) > 0x100) {
187 sd_ctrl_write16(host, CTL_CLK_AND_WAIT_CTL, 0x0100);
188 msleep(10);
189 }
b6147490
GL
190}
191
192static void tmio_mmc_reset(struct tmio_mmc_host *host)
193{
69d1fe18
GL
194 struct resource *res = platform_get_resource(host->pdev, IORESOURCE_MEM, 0);
195
b6147490
GL
196 /* FIXME - should we set stop clock reg here */
197 sd_ctrl_write16(host, CTL_RESET_SD, 0x0000);
69d1fe18
GL
198 /* implicit BUG_ON(!res) */
199 if (resource_size(res) > 0x100)
200 sd_ctrl_write16(host, CTL_RESET_SDIO, 0x0000);
b6147490
GL
201 msleep(10);
202 sd_ctrl_write16(host, CTL_RESET_SD, 0x0001);
69d1fe18
GL
203 if (resource_size(res) > 0x100)
204 sd_ctrl_write16(host, CTL_RESET_SDIO, 0x0001);
b6147490
GL
205 msleep(10);
206}
207
208static void tmio_mmc_reset_work(struct work_struct *work)
209{
210 struct tmio_mmc_host *host = container_of(work, struct tmio_mmc_host,
211 delayed_reset_work.work);
212 struct mmc_request *mrq;
213 unsigned long flags;
214
215 spin_lock_irqsave(&host->lock, flags);
216 mrq = host->mrq;
217
df3ef2d3
GL
218 /*
219 * is request already finished? Since we use a non-blocking
220 * cancel_delayed_work(), it can happen, that a .set_ios() call preempts
221 * us, so, have to check for IS_ERR(host->mrq)
222 */
223 if (IS_ERR_OR_NULL(mrq)
b6147490
GL
224 || time_is_after_jiffies(host->last_req_ts +
225 msecs_to_jiffies(2000))) {
226 spin_unlock_irqrestore(&host->lock, flags);
227 return;
228 }
229
230 dev_warn(&host->pdev->dev,
231 "timeout waiting for hardware interrupt (CMD%u)\n",
232 mrq->cmd->opcode);
233
234 if (host->data)
235 host->data->error = -ETIMEDOUT;
236 else if (host->cmd)
237 host->cmd->error = -ETIMEDOUT;
238 else
239 mrq->cmd->error = -ETIMEDOUT;
240
241 host->cmd = NULL;
242 host->data = NULL;
b6147490
GL
243 host->force_pio = false;
244
245 spin_unlock_irqrestore(&host->lock, flags);
246
247 tmio_mmc_reset(host);
248
df3ef2d3
GL
249 /* Ready for new calls */
250 host->mrq = NULL;
251
e3de2be7 252 tmio_mmc_abort_dma(host);
b6147490
GL
253 mmc_request_done(host->mmc, mrq);
254}
255
df3ef2d3 256/* called with host->lock held, interrupts disabled */
b6147490
GL
257static void tmio_mmc_finish_request(struct tmio_mmc_host *host)
258{
b9269fdd
GL
259 struct mmc_request *mrq;
260 unsigned long flags;
b6147490 261
b9269fdd
GL
262 spin_lock_irqsave(&host->lock, flags);
263
264 mrq = host->mrq;
265 if (IS_ERR_OR_NULL(mrq)) {
266 spin_unlock_irqrestore(&host->lock, flags);
b6147490 267 return;
b9269fdd 268 }
b6147490 269
b6147490
GL
270 host->cmd = NULL;
271 host->data = NULL;
272 host->force_pio = false;
273
274 cancel_delayed_work(&host->delayed_reset_work);
275
df3ef2d3 276 host->mrq = NULL;
b9269fdd 277 spin_unlock_irqrestore(&host->lock, flags);
df3ef2d3 278
e3de2be7
GL
279 if (mrq->cmd->error || (mrq->data && mrq->data->error))
280 tmio_mmc_abort_dma(host);
281
b6147490
GL
282 mmc_request_done(host->mmc, mrq);
283}
284
b9269fdd
GL
285static void tmio_mmc_done_work(struct work_struct *work)
286{
287 struct tmio_mmc_host *host = container_of(work, struct tmio_mmc_host,
288 done);
289 tmio_mmc_finish_request(host);
290}
291
b6147490
GL
292/* These are the bitmasks the tmio chip requires to implement the MMC response
293 * types. Note that R1 and R6 are the same in this scheme. */
294#define APP_CMD 0x0040
295#define RESP_NONE 0x0300
296#define RESP_R1 0x0400
297#define RESP_R1B 0x0500
298#define RESP_R2 0x0600
299#define RESP_R3 0x0700
300#define DATA_PRESENT 0x0800
301#define TRANSFER_READ 0x1000
302#define TRANSFER_MULTI 0x2000
303#define SECURITY_CMD 0x4000
304
305static int tmio_mmc_start_command(struct tmio_mmc_host *host, struct mmc_command *cmd)
306{
307 struct mmc_data *data = host->data;
308 int c = cmd->opcode;
e23cd53c 309 u32 irq_mask = TMIO_MASK_CMD;
b6147490 310
0f506a96
GL
311 /* CMD12 is handled by hardware */
312 if (cmd->opcode == MMC_STOP_TRANSMISSION && !cmd->arg) {
b6147490
GL
313 sd_ctrl_write16(host, CTL_STOP_INTERNAL_ACTION, 0x001);
314 return 0;
315 }
316
317 switch (mmc_resp_type(cmd)) {
318 case MMC_RSP_NONE: c |= RESP_NONE; break;
319 case MMC_RSP_R1: c |= RESP_R1; break;
320 case MMC_RSP_R1B: c |= RESP_R1B; break;
321 case MMC_RSP_R2: c |= RESP_R2; break;
322 case MMC_RSP_R3: c |= RESP_R3; break;
323 default:
324 pr_debug("Unknown response type %d\n", mmc_resp_type(cmd));
325 return -EINVAL;
326 }
327
328 host->cmd = cmd;
329
330/* FIXME - this seems to be ok commented out but the spec suggest this bit
331 * should be set when issuing app commands.
332 * if(cmd->flags & MMC_FLAG_ACMD)
333 * c |= APP_CMD;
334 */
335 if (data) {
336 c |= DATA_PRESENT;
337 if (data->blocks > 1) {
338 sd_ctrl_write16(host, CTL_STOP_INTERNAL_ACTION, 0x100);
339 c |= TRANSFER_MULTI;
340 }
341 if (data->flags & MMC_DATA_READ)
342 c |= TRANSFER_READ;
343 }
344
e23cd53c
GL
345 if (!host->native_hotplug)
346 irq_mask &= ~(TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT);
347 tmio_mmc_enable_mmc_irqs(host, irq_mask);
b6147490
GL
348
349 /* Fire off the command */
350 sd_ctrl_write32(host, CTL_ARG_REG, cmd->arg);
351 sd_ctrl_write16(host, CTL_SD_CMD, c);
352
353 return 0;
354}
355
356/*
357 * This chip always returns (at least?) as much data as you ask for.
358 * I'm unsure what happens if you ask for less than a block. This should be
25985edc 359 * looked into to ensure that a funny length read doesn't hose the controller.
b6147490
GL
360 */
361static void tmio_mmc_pio_irq(struct tmio_mmc_host *host)
362{
363 struct mmc_data *data = host->data;
364 void *sg_virt;
365 unsigned short *buf;
366 unsigned int count;
367 unsigned long flags;
368
369 if ((host->chan_tx || host->chan_rx) && !host->force_pio) {
370 pr_err("PIO IRQ in DMA mode!\n");
371 return;
372 } else if (!data) {
373 pr_debug("Spurious PIO IRQ\n");
374 return;
375 }
376
377 sg_virt = tmio_mmc_kmap_atomic(host->sg_ptr, &flags);
378 buf = (unsigned short *)(sg_virt + host->sg_off);
379
380 count = host->sg_ptr->length - host->sg_off;
381 if (count > data->blksz)
382 count = data->blksz;
383
384 pr_debug("count: %08x offset: %08x flags %08x\n",
385 count, host->sg_off, data->flags);
386
387 /* Transfer the data */
388 if (data->flags & MMC_DATA_READ)
389 sd_ctrl_read16_rep(host, CTL_SD_DATA_PORT, buf, count >> 1);
390 else
391 sd_ctrl_write16_rep(host, CTL_SD_DATA_PORT, buf, count >> 1);
392
393 host->sg_off += count;
394
395 tmio_mmc_kunmap_atomic(host->sg_ptr, &flags, sg_virt);
396
397 if (host->sg_off == host->sg_ptr->length)
398 tmio_mmc_next_sg(host);
399
400 return;
401}
402
403static void tmio_mmc_check_bounce_buffer(struct tmio_mmc_host *host)
404{
405 if (host->sg_ptr == &host->bounce_sg) {
406 unsigned long flags;
407 void *sg_vaddr = tmio_mmc_kmap_atomic(host->sg_orig, &flags);
408 memcpy(sg_vaddr, host->bounce_buf, host->bounce_sg.length);
409 tmio_mmc_kunmap_atomic(host->sg_orig, &flags, sg_vaddr);
410 }
411}
412
413/* needs to be called with host->lock held */
414void tmio_mmc_do_data_irq(struct tmio_mmc_host *host)
415{
416 struct mmc_data *data = host->data;
417 struct mmc_command *stop;
418
419 host->data = NULL;
420
421 if (!data) {
422 dev_warn(&host->pdev->dev, "Spurious data end IRQ\n");
423 return;
424 }
425 stop = data->stop;
426
427 /* FIXME - return correct transfer count on errors */
428 if (!data->error)
429 data->bytes_xfered = data->blocks * data->blksz;
430 else
431 data->bytes_xfered = 0;
432
433 pr_debug("Completed data request\n");
434
435 /*
436 * FIXME: other drivers allow an optional stop command of any given type
437 * which we dont do, as the chip can auto generate them.
438 * Perhaps we can be smarter about when to use auto CMD12 and
439 * only issue the auto request when we know this is the desired
440 * stop command, allowing fallback to the stop command the
441 * upper layers expect. For now, we do what works.
442 */
443
444 if (data->flags & MMC_DATA_READ) {
445 if (host->chan_rx && !host->force_pio)
446 tmio_mmc_check_bounce_buffer(host);
447 dev_dbg(&host->pdev->dev, "Complete Rx request %p\n",
448 host->mrq);
449 } else {
450 dev_dbg(&host->pdev->dev, "Complete Tx request %p\n",
451 host->mrq);
452 }
453
454 if (stop) {
0f506a96 455 if (stop->opcode == MMC_STOP_TRANSMISSION && !stop->arg)
b6147490
GL
456 sd_ctrl_write16(host, CTL_STOP_INTERNAL_ACTION, 0x000);
457 else
458 BUG();
459 }
460
b9269fdd 461 schedule_work(&host->done);
b6147490
GL
462}
463
464static void tmio_mmc_data_irq(struct tmio_mmc_host *host)
465{
466 struct mmc_data *data;
467 spin_lock(&host->lock);
468 data = host->data;
469
470 if (!data)
471 goto out;
472
473 if (host->chan_tx && (data->flags & MMC_DATA_WRITE) && !host->force_pio) {
474 /*
475 * Has all data been written out yet? Testing on SuperH showed,
476 * that in most cases the first interrupt comes already with the
477 * BUSY status bit clear, but on some operations, like mount or
478 * in the beginning of a write / sync / umount, there is one
479 * DATAEND interrupt with the BUSY bit set, in this cases
480 * waiting for one more interrupt fixes the problem.
481 */
482 if (!(sd_ctrl_read32(host, CTL_STATUS) & TMIO_STAT_CMD_BUSY)) {
483 tmio_mmc_disable_mmc_irqs(host, TMIO_STAT_DATAEND);
484 tasklet_schedule(&host->dma_complete);
485 }
486 } else if (host->chan_rx && (data->flags & MMC_DATA_READ) && !host->force_pio) {
487 tmio_mmc_disable_mmc_irqs(host, TMIO_STAT_DATAEND);
488 tasklet_schedule(&host->dma_complete);
489 } else {
490 tmio_mmc_do_data_irq(host);
491 tmio_mmc_disable_mmc_irqs(host, TMIO_MASK_READOP | TMIO_MASK_WRITEOP);
492 }
493out:
494 spin_unlock(&host->lock);
495}
496
497static void tmio_mmc_cmd_irq(struct tmio_mmc_host *host,
498 unsigned int stat)
499{
500 struct mmc_command *cmd = host->cmd;
501 int i, addr;
502
503 spin_lock(&host->lock);
504
505 if (!host->cmd) {
506 pr_debug("Spurious CMD irq\n");
507 goto out;
508 }
509
510 host->cmd = NULL;
511
512 /* This controller is sicker than the PXA one. Not only do we need to
513 * drop the top 8 bits of the first response word, we also need to
514 * modify the order of the response for short response command types.
515 */
516
517 for (i = 3, addr = CTL_RESPONSE ; i >= 0 ; i--, addr += 4)
518 cmd->resp[i] = sd_ctrl_read32(host, addr);
519
520 if (cmd->flags & MMC_RSP_136) {
521 cmd->resp[0] = (cmd->resp[0] << 8) | (cmd->resp[1] >> 24);
522 cmd->resp[1] = (cmd->resp[1] << 8) | (cmd->resp[2] >> 24);
523 cmd->resp[2] = (cmd->resp[2] << 8) | (cmd->resp[3] >> 24);
524 cmd->resp[3] <<= 8;
525 } else if (cmd->flags & MMC_RSP_R3) {
526 cmd->resp[0] = cmd->resp[3];
527 }
528
529 if (stat & TMIO_STAT_CMDTIMEOUT)
530 cmd->error = -ETIMEDOUT;
531 else if (stat & TMIO_STAT_CRCFAIL && cmd->flags & MMC_RSP_CRC)
532 cmd->error = -EILSEQ;
533
534 /* If there is data to handle we enable data IRQs here, and
535 * we will ultimatley finish the request in the data_end handler.
536 * If theres no data or we encountered an error, finish now.
537 */
538 if (host->data && !cmd->error) {
539 if (host->data->flags & MMC_DATA_READ) {
540 if (host->force_pio || !host->chan_rx)
541 tmio_mmc_enable_mmc_irqs(host, TMIO_MASK_READOP);
542 else
543 tasklet_schedule(&host->dma_issue);
544 } else {
545 if (host->force_pio || !host->chan_tx)
546 tmio_mmc_enable_mmc_irqs(host, TMIO_MASK_WRITEOP);
547 else
548 tasklet_schedule(&host->dma_issue);
549 }
550 } else {
b9269fdd 551 schedule_work(&host->done);
b6147490
GL
552 }
553
554out:
555 spin_unlock(&host->lock);
556}
557
7729c7a2
SH
558static void tmio_mmc_card_irq_status(struct tmio_mmc_host *host,
559 int *ireg, int *status)
b6147490 560{
7729c7a2
SH
561 *status = sd_ctrl_read32(host, CTL_STATUS);
562 *ireg = *status & TMIO_MASK_IRQ & ~host->sdcard_irq_mask;
b6147490 563
7729c7a2
SH
564 pr_debug_status(*status);
565 pr_debug_status(*ireg);
566}
b6147490 567
7729c7a2
SH
568static bool __tmio_mmc_card_detect_irq(struct tmio_mmc_host *host,
569 int ireg, int status)
570{
571 struct mmc_host *mmc = host->mmc;
b6147490 572
e312eb1e
PP
573 /* Card insert / remove attempts */
574 if (ireg & (TMIO_STAT_CARD_INSERT | TMIO_STAT_CARD_REMOVE)) {
575 tmio_mmc_ack_mmc_irqs(host, TMIO_STAT_CARD_INSERT |
576 TMIO_STAT_CARD_REMOVE);
71d111cd
GL
577 if ((((ireg & TMIO_STAT_CARD_REMOVE) && mmc->card) ||
578 ((ireg & TMIO_STAT_CARD_INSERT) && !mmc->card)) &&
579 !work_pending(&mmc->detect.work))
b9269fdd 580 mmc_detect_change(host->mmc, msecs_to_jiffies(100));
7729c7a2 581 return true;
b6147490
GL
582 }
583
7729c7a2
SH
584 return false;
585}
586
587irqreturn_t tmio_mmc_card_detect_irq(int irq, void *devid)
588{
589 unsigned int ireg, status;
590 struct tmio_mmc_host *host = devid;
b6147490 591
7729c7a2
SH
592 tmio_mmc_card_irq_status(host, &ireg, &status);
593 __tmio_mmc_card_detect_irq(host, ireg, status);
594
595 return IRQ_HANDLED;
596}
597EXPORT_SYMBOL(tmio_mmc_card_detect_irq);
598
599static bool __tmio_mmc_sdcard_irq(struct tmio_mmc_host *host,
600 int ireg, int status)
601{
e312eb1e
PP
602 /* Command completion */
603 if (ireg & (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT)) {
604 tmio_mmc_ack_mmc_irqs(host,
605 TMIO_STAT_CMDRESPEND |
606 TMIO_STAT_CMDTIMEOUT);
607 tmio_mmc_cmd_irq(host, status);
7729c7a2 608 return true;
e312eb1e 609 }
b6147490 610
e312eb1e
PP
611 /* Data transfer */
612 if (ireg & (TMIO_STAT_RXRDY | TMIO_STAT_TXRQ)) {
613 tmio_mmc_ack_mmc_irqs(host, TMIO_STAT_RXRDY | TMIO_STAT_TXRQ);
614 tmio_mmc_pio_irq(host);
7729c7a2 615 return true;
e312eb1e 616 }
b6147490 617
e312eb1e
PP
618 /* Data transfer completion */
619 if (ireg & TMIO_STAT_DATAEND) {
620 tmio_mmc_ack_mmc_irqs(host, TMIO_STAT_DATAEND);
621 tmio_mmc_data_irq(host);
7729c7a2 622 return true;
b6147490 623 }
e312eb1e 624
7729c7a2
SH
625 return false;
626}
627
628irqreturn_t tmio_mmc_sdcard_irq(int irq, void *devid)
629{
630 unsigned int ireg, status;
631 struct tmio_mmc_host *host = devid;
632
633 tmio_mmc_card_irq_status(host, &ireg, &status);
634 __tmio_mmc_sdcard_irq(host, ireg, status);
635
636 return IRQ_HANDLED;
637}
638EXPORT_SYMBOL(tmio_mmc_sdcard_irq);
639
640irqreturn_t tmio_mmc_sdio_irq(int irq, void *devid)
641{
642 struct tmio_mmc_host *host = devid;
643 struct mmc_host *mmc = host->mmc;
644 struct tmio_mmc_data *pdata = host->pdata;
645 unsigned int ireg, status;
646
647 if (!(pdata->flags & TMIO_MMC_SDIO_IRQ))
648 return IRQ_HANDLED;
649
650 status = sd_ctrl_read16(host, CTL_SDIO_STATUS);
651 ireg = status & TMIO_SDIO_MASK_ALL & ~host->sdcard_irq_mask;
652
653 sd_ctrl_write16(host, CTL_SDIO_STATUS, status & ~TMIO_SDIO_MASK_ALL);
654
655 if (mmc->caps & MMC_CAP_SDIO_IRQ && ireg & TMIO_SDIO_STAT_IOIRQ)
656 mmc_signal_sdio_irq(mmc);
657
658 return IRQ_HANDLED;
659}
660EXPORT_SYMBOL(tmio_mmc_sdio_irq);
661
662irqreturn_t tmio_mmc_irq(int irq, void *devid)
663{
664 struct tmio_mmc_host *host = devid;
665 unsigned int ireg, status;
666
667 pr_debug("MMC IRQ begin\n");
668
669 tmio_mmc_card_irq_status(host, &ireg, &status);
670 if (__tmio_mmc_card_detect_irq(host, ireg, status))
671 return IRQ_HANDLED;
672 if (__tmio_mmc_sdcard_irq(host, ireg, status))
673 return IRQ_HANDLED;
674
675 tmio_mmc_sdio_irq(irq, devid);
b6147490 676
b6147490
GL
677 return IRQ_HANDLED;
678}
8e7bfdb3 679EXPORT_SYMBOL(tmio_mmc_irq);
b6147490
GL
680
681static int tmio_mmc_start_data(struct tmio_mmc_host *host,
682 struct mmc_data *data)
683{
684 struct tmio_mmc_data *pdata = host->pdata;
685
686 pr_debug("setup data transfer: blocksize %08x nr_blocks %d\n",
687 data->blksz, data->blocks);
688
689 /* Some hardware cannot perform 2 byte requests in 4 bit mode */
690 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4) {
691 int blksz_2bytes = pdata->flags & TMIO_MMC_BLKSZ_2BYTES;
692
693 if (data->blksz < 2 || (data->blksz < 4 && !blksz_2bytes)) {
694 pr_err("%s: %d byte block unsupported in 4 bit mode\n",
695 mmc_hostname(host->mmc), data->blksz);
696 return -EINVAL;
697 }
698 }
699
700 tmio_mmc_init_sg(host, data);
701 host->data = data;
702
703 /* Set transfer length / blocksize */
704 sd_ctrl_write16(host, CTL_SD_XFER_LEN, data->blksz);
705 sd_ctrl_write16(host, CTL_XFER_BLK_COUNT, data->blocks);
706
707 tmio_mmc_start_dma(host, data);
708
709 return 0;
710}
711
712/* Process requests from the MMC layer */
713static void tmio_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
714{
715 struct tmio_mmc_host *host = mmc_priv(mmc);
df3ef2d3 716 unsigned long flags;
b6147490
GL
717 int ret;
718
df3ef2d3
GL
719 spin_lock_irqsave(&host->lock, flags);
720
721 if (host->mrq) {
b6147490 722 pr_debug("request not null\n");
df3ef2d3
GL
723 if (IS_ERR(host->mrq)) {
724 spin_unlock_irqrestore(&host->lock, flags);
725 mrq->cmd->error = -EAGAIN;
726 mmc_request_done(mmc, mrq);
727 return;
728 }
729 }
b6147490
GL
730
731 host->last_req_ts = jiffies;
732 wmb();
733 host->mrq = mrq;
734
df3ef2d3
GL
735 spin_unlock_irqrestore(&host->lock, flags);
736
b6147490
GL
737 if (mrq->data) {
738 ret = tmio_mmc_start_data(host, mrq->data);
739 if (ret)
740 goto fail;
741 }
742
743 ret = tmio_mmc_start_command(host, mrq->cmd);
744 if (!ret) {
745 schedule_delayed_work(&host->delayed_reset_work,
746 msecs_to_jiffies(2000));
747 return;
748 }
749
750fail:
b6147490 751 host->force_pio = false;
df3ef2d3 752 host->mrq = NULL;
b6147490
GL
753 mrq->cmd->error = ret;
754 mmc_request_done(mmc, mrq);
755}
756
8c102a96
GL
757static int tmio_mmc_clk_update(struct mmc_host *mmc)
758{
759 struct tmio_mmc_host *host = mmc_priv(mmc);
760 struct tmio_mmc_data *pdata = host->pdata;
761 int ret;
762
763 if (!pdata->clk_enable)
764 return -ENOTSUPP;
765
766 ret = pdata->clk_enable(host->pdev, &mmc->f_max);
767 if (!ret)
768 mmc->f_min = mmc->f_max / 512;
769
770 return ret;
771}
772
619b08d4 773static void tmio_mmc_power_on(struct tmio_mmc_host *host, unsigned short vdd)
b958a67c
GL
774{
775 struct mmc_host *mmc = host->mmc;
619b08d4
GL
776 int ret = 0;
777
778 /* .set_ios() is returning void, so, no chance to report an error */
b958a67c
GL
779
780 if (host->set_pwr)
619b08d4
GL
781 host->set_pwr(host->pdev, 1);
782
783 if (!IS_ERR(mmc->supply.vmmc)) {
784 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
785 /*
786 * Attention: empiric value. With a b43 WiFi SDIO card this
787 * delay proved necessary for reliable card-insertion probing.
788 * 100us were not enough. Is this the same 140us delay, as in
789 * tmio_mmc_set_ios()?
790 */
791 udelay(200);
792 }
793 /*
794 * It seems, VccQ should be switched on after Vcc, this is also what the
795 * omap_hsmmc.c driver does.
796 */
797 if (!IS_ERR(mmc->supply.vqmmc) && !ret) {
6d1d6b47 798 ret = regulator_enable(mmc->supply.vqmmc);
619b08d4
GL
799 udelay(200);
800 }
6d1d6b47
GL
801
802 if (ret < 0)
803 dev_dbg(&host->pdev->dev, "Regulators failed to power up: %d\n",
804 ret);
619b08d4
GL
805}
806
807static void tmio_mmc_power_off(struct tmio_mmc_host *host)
808{
809 struct mmc_host *mmc = host->mmc;
810
811 if (!IS_ERR(mmc->supply.vqmmc))
812 regulator_disable(mmc->supply.vqmmc);
813
b958a67c 814 if (!IS_ERR(mmc->supply.vmmc))
619b08d4
GL
815 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
816
817 if (host->set_pwr)
818 host->set_pwr(host->pdev, 0);
b958a67c
GL
819}
820
b6147490
GL
821/* Set MMC clock / power.
822 * Note: This controller uses a simple divider scheme therefore it cannot
823 * run a MMC card at full speed (20MHz). The max clock is 24MHz on SD, but as
824 * MMC wont run that fast, it has to be clocked at 12MHz which is the next
825 * slowest setting.
826 */
827static void tmio_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
828{
829 struct tmio_mmc_host *host = mmc_priv(mmc);
4932bd64 830 struct device *dev = &host->pdev->dev;
df3ef2d3
GL
831 unsigned long flags;
832
b9269fdd
GL
833 mutex_lock(&host->ios_lock);
834
df3ef2d3
GL
835 spin_lock_irqsave(&host->lock, flags);
836 if (host->mrq) {
837 if (IS_ERR(host->mrq)) {
4932bd64 838 dev_dbg(dev,
df3ef2d3
GL
839 "%s.%d: concurrent .set_ios(), clk %u, mode %u\n",
840 current->comm, task_pid_nr(current),
841 ios->clock, ios->power_mode);
842 host->mrq = ERR_PTR(-EINTR);
843 } else {
4932bd64 844 dev_dbg(dev,
df3ef2d3
GL
845 "%s.%d: CMD%u active since %lu, now %lu!\n",
846 current->comm, task_pid_nr(current),
847 host->mrq->cmd->opcode, host->last_req_ts, jiffies);
848 }
849 spin_unlock_irqrestore(&host->lock, flags);
b9269fdd
GL
850
851 mutex_unlock(&host->ios_lock);
df3ef2d3
GL
852 return;
853 }
854
855 host->mrq = ERR_PTR(-EBUSY);
856
857 spin_unlock_irqrestore(&host->lock, flags);
b6147490 858
71d111cd 859 /*
c391e1b9 860 * host->power toggles between false and true in both cases - either
c8be24c2
GL
861 * or not the controller can be runtime-suspended during inactivity.
862 * But if the controller has to be kept on, the runtime-pm usage_count
863 * is kept positive, so no suspending actually takes place.
71d111cd
GL
864 */
865 if (ios->power_mode == MMC_POWER_ON && ios->clock) {
e83b7a8a 866 if (host->power != TMIO_MMC_ON_RUN) {
8c102a96 867 tmio_mmc_clk_update(mmc);
4932bd64 868 pm_runtime_get_sync(dev);
b22ffdcd
GL
869 if (host->resuming) {
870 tmio_mmc_reset(host);
871 host->resuming = false;
872 }
7311bef0 873 }
b9ec2744
GL
874 if (host->power == TMIO_MMC_OFF_STOP)
875 tmio_mmc_reset(host);
71d111cd 876 tmio_mmc_set_clock(host, ios->clock);
e83b7a8a 877 if (host->power == TMIO_MMC_OFF_STOP)
619b08d4
GL
878 /* power up SD card and the bus */
879 tmio_mmc_power_on(host, ios->vdd);
e83b7a8a 880 host->power = TMIO_MMC_ON_RUN;
5fd01579
GL
881 /* start bus clock */
882 tmio_mmc_clk_start(host);
71d111cd 883 } else if (ios->power_mode != MMC_POWER_UP) {
e83b7a8a
GL
884 struct tmio_mmc_data *pdata = host->pdata;
885 unsigned int old_power = host->power;
886
887 if (old_power != TMIO_MMC_OFF_STOP) {
888 if (ios->power_mode == MMC_POWER_OFF) {
619b08d4 889 tmio_mmc_power_off(host);
e83b7a8a
GL
890 host->power = TMIO_MMC_OFF_STOP;
891 } else {
892 host->power = TMIO_MMC_ON_STOP;
893 }
894 }
895
896 if (old_power == TMIO_MMC_ON_RUN) {
6de707f2 897 tmio_mmc_clk_stop(host);
4932bd64 898 pm_runtime_put(dev);
8c102a96
GL
899 if (pdata->clk_disable)
900 pdata->clk_disable(host->pdev);
71d111cd 901 }
b6147490
GL
902 }
903
e83b7a8a 904 if (host->power != TMIO_MMC_OFF_STOP) {
6de707f2
LP
905 switch (ios->bus_width) {
906 case MMC_BUS_WIDTH_1:
907 sd_ctrl_write16(host, CTL_SD_MEM_CARD_OPT, 0x80e0);
908 break;
909 case MMC_BUS_WIDTH_4:
910 sd_ctrl_write16(host, CTL_SD_MEM_CARD_OPT, 0x00e0);
911 break;
912 }
b6147490
GL
913 }
914
915 /* Let things settle. delay taken from winCE driver */
916 udelay(140);
df3ef2d3
GL
917 if (PTR_ERR(host->mrq) == -EINTR)
918 dev_dbg(&host->pdev->dev,
919 "%s.%d: IOS interrupted: clk %u, mode %u",
920 current->comm, task_pid_nr(current),
921 ios->clock, ios->power_mode);
922 host->mrq = NULL;
b9269fdd
GL
923
924 mutex_unlock(&host->ios_lock);
b6147490
GL
925}
926
927static int tmio_mmc_get_ro(struct mmc_host *mmc)
928{
929 struct tmio_mmc_host *host = mmc_priv(mmc);
930 struct tmio_mmc_data *pdata = host->pdata;
3071cafb
GL
931 int ret = mmc_gpio_get_ro(mmc);
932 if (ret >= 0)
933 return ret;
b6147490 934
7d8b4c2a
GL
935 return !((pdata->flags & TMIO_MMC_WRPROTECT_DISABLE) ||
936 (sd_ctrl_read32(host, CTL_STATUS) & TMIO_STAT_WRPROTECT));
b6147490
GL
937}
938
939static int tmio_mmc_get_cd(struct mmc_host *mmc)
940{
941 struct tmio_mmc_host *host = mmc_priv(mmc);
942 struct tmio_mmc_data *pdata = host->pdata;
3071cafb
GL
943 int ret = mmc_gpio_get_cd(mmc);
944 if (ret >= 0)
945 return ret;
b6147490
GL
946
947 if (!pdata->get_cd)
948 return -ENOSYS;
949 else
950 return pdata->get_cd(host->pdev);
951}
952
953static const struct mmc_host_ops tmio_mmc_ops = {
954 .request = tmio_mmc_request,
955 .set_ios = tmio_mmc_set_ios,
956 .get_ro = tmio_mmc_get_ro,
957 .get_cd = tmio_mmc_get_cd,
958 .enable_sdio_irq = tmio_mmc_enable_sdio_irq,
959};
960
b958a67c
GL
961static void tmio_mmc_init_ocr(struct tmio_mmc_host *host)
962{
963 struct tmio_mmc_data *pdata = host->pdata;
964 struct mmc_host *mmc = host->mmc;
965
966 mmc_regulator_get_supply(mmc);
967
968 if (!mmc->ocr_avail)
969 mmc->ocr_avail = pdata->ocr_mask ? : MMC_VDD_32_33 | MMC_VDD_33_34;
970 else if (pdata->ocr_mask)
971 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
972}
973
5a00a971
GL
974static void tmio_mmc_of_parse(struct platform_device *pdev,
975 struct tmio_mmc_data *pdata)
976{
977 const struct device_node *np = pdev->dev.of_node;
978 if (!np)
979 return;
980
981 if (of_get_property(np, "toshiba,mmc-wrprotect-disable", NULL))
982 pdata->flags |= TMIO_MMC_WRPROTECT_DISABLE;
983}
984
c3be1efd 985int tmio_mmc_host_probe(struct tmio_mmc_host **host,
b6147490
GL
986 struct platform_device *pdev,
987 struct tmio_mmc_data *pdata)
988{
989 struct tmio_mmc_host *_host;
990 struct mmc_host *mmc;
991 struct resource *res_ctl;
992 int ret;
993 u32 irq_mask = TMIO_MASK_CMD;
994
5a00a971
GL
995 tmio_mmc_of_parse(pdev, pdata);
996
7b952137
GL
997 if (!(pdata->flags & TMIO_MMC_HAS_IDLE_WAIT))
998 pdata->write16_hook = NULL;
999
b6147490
GL
1000 res_ctl = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1001 if (!res_ctl)
1002 return -EINVAL;
1003
1004 mmc = mmc_alloc_host(sizeof(struct tmio_mmc_host), &pdev->dev);
1005 if (!mmc)
1006 return -ENOMEM;
1007
274a752b
SB
1008 ret = mmc_of_parse(mmc);
1009 if (ret < 0)
1010 goto host_free;
5a00a971 1011
7311bef0 1012 pdata->dev = &pdev->dev;
b6147490
GL
1013 _host = mmc_priv(mmc);
1014 _host->pdata = pdata;
1015 _host->mmc = mmc;
1016 _host->pdev = pdev;
1017 platform_set_drvdata(pdev, mmc);
1018
1019 _host->set_pwr = pdata->set_pwr;
1020 _host->set_clk_div = pdata->set_clk_div;
1021
1022 /* SD control register space size is 0x200, 0x400 for bus_shift=1 */
1023 _host->bus_shift = resource_size(res_ctl) >> 10;
1024
1025 _host->ctl = ioremap(res_ctl->start, resource_size(res_ctl));
1026 if (!_host->ctl) {
1027 ret = -ENOMEM;
1028 goto host_free;
1029 }
1030
1031 mmc->ops = &tmio_mmc_ops;
5a00a971 1032 mmc->caps |= MMC_CAP_4_BIT_DATA | pdata->capabilities;
02cb3221 1033 mmc->caps2 = pdata->capabilities2;
b6147490
GL
1034 mmc->max_segs = 32;
1035 mmc->max_blk_size = 512;
1036 mmc->max_blk_count = (PAGE_CACHE_SIZE / mmc->max_blk_size) *
1037 mmc->max_segs;
1038 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1039 mmc->max_seg_size = mmc->max_req_size;
b958a67c 1040 tmio_mmc_init_ocr(_host);
b6147490 1041
c8be24c2 1042 _host->native_hotplug = !(pdata->flags & TMIO_MMC_USE_GPIO_CD ||
2b1ac5c2 1043 mmc->caps & MMC_CAP_NEEDS_POLL ||
5a00a971
GL
1044 mmc->caps & MMC_CAP_NONREMOVABLE ||
1045 mmc->slot.cd_irq >= 0);
2b1ac5c2 1046
e83b7a8a 1047 _host->power = TMIO_MMC_OFF_STOP;
e6ee7182
GL
1048 pm_runtime_enable(&pdev->dev);
1049 ret = pm_runtime_resume(&pdev->dev);
1050 if (ret < 0)
1051 goto pm_disable;
1052
8c102a96
GL
1053 if (tmio_mmc_clk_update(mmc) < 0) {
1054 mmc->f_max = pdata->hclk;
1055 mmc->f_min = mmc->f_max / 512;
1056 }
1057
cbb18b30
BH
1058 /*
1059 * There are 4 different scenarios for the card detection:
1060 * 1) an external gpio irq handles the cd (best for power savings)
1061 * 2) internal sdhi irq handles the cd
1062 * 3) a worker thread polls the sdhi - indicated by MMC_CAP_NEEDS_POLL
1063 * 4) the medium is non-removable - indicated by MMC_CAP_NONREMOVABLE
1064 *
c8be24c2
GL
1065 * While we increment the runtime PM counter for all scenarios when
1066 * the mmc core activates us by calling an appropriate set_ios(), we
1067 * must additionally ensure that in case 2) the tmio mmc hardware stays
cbb18b30
BH
1068 * powered on during runtime for the card detection to work.
1069 */
2b1ac5c2 1070 if (_host->native_hotplug)
cbb18b30
BH
1071 pm_runtime_get_noresume(&pdev->dev);
1072
b6147490
GL
1073 tmio_mmc_clk_stop(_host);
1074 tmio_mmc_reset(_host);
1075
54680fe7 1076 _host->sdcard_irq_mask = sd_ctrl_read32(_host, CTL_IRQ_MASK);
b6147490 1077 tmio_mmc_disable_mmc_irqs(_host, TMIO_MASK_ALL);
e0337cc8
GL
1078
1079 /* Unmask the IRQs we want to know about */
1080 if (!_host->chan_rx)
1081 irq_mask |= TMIO_MASK_READOP;
1082 if (!_host->chan_tx)
1083 irq_mask |= TMIO_MASK_WRITEOP;
1084 if (!_host->native_hotplug)
1085 irq_mask &= ~(TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT);
1086
1087 _host->sdcard_irq_mask &= ~irq_mask;
1088
b6147490
GL
1089 if (pdata->flags & TMIO_MMC_SDIO_IRQ)
1090 tmio_mmc_enable_sdio_irq(mmc, 0);
1091
b6147490 1092 spin_lock_init(&_host->lock);
b9269fdd 1093 mutex_init(&_host->ios_lock);
b6147490
GL
1094
1095 /* Init delayed work for request timeouts */
1096 INIT_DELAYED_WORK(&_host->delayed_reset_work, tmio_mmc_reset_work);
b9269fdd 1097 INIT_WORK(&_host->done, tmio_mmc_done_work);
b6147490
GL
1098
1099 /* See if we also get DMA */
1100 tmio_mmc_request_dma(_host, pdata);
1101
8c102a96
GL
1102 ret = mmc_add_host(mmc);
1103 if (pdata->clk_disable)
1104 pdata->clk_disable(pdev);
1105 if (ret < 0) {
1106 tmio_mmc_host_remove(_host);
1107 return ret;
1108 }
b6147490 1109
c419e611
RW
1110 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1111
c8be24c2 1112 if (pdata->flags & TMIO_MMC_USE_GPIO_CD) {
214fc309 1113 ret = mmc_gpio_request_cd(mmc, pdata->cd_gpio, 0);
c8be24c2
GL
1114 if (ret < 0) {
1115 tmio_mmc_host_remove(_host);
1116 return ret;
1117 }
1118 }
1119
b6147490
GL
1120 *host = _host;
1121
1122 return 0;
1123
e6ee7182
GL
1124pm_disable:
1125 pm_runtime_disable(&pdev->dev);
b6147490
GL
1126 iounmap(_host->ctl);
1127host_free:
1128 mmc_free_host(mmc);
1129
1130 return ret;
1131}
1132EXPORT_SYMBOL(tmio_mmc_host_probe);
1133
1134void tmio_mmc_host_remove(struct tmio_mmc_host *host)
1135{
e6ee7182 1136 struct platform_device *pdev = host->pdev;
c8be24c2
GL
1137 struct mmc_host *mmc = host->mmc;
1138
2b1ac5c2 1139 if (!host->native_hotplug)
7311bef0
GL
1140 pm_runtime_get_sync(&pdev->dev);
1141
c419e611
RW
1142 dev_pm_qos_hide_latency_limit(&pdev->dev);
1143
c8be24c2 1144 mmc_remove_host(mmc);
b9269fdd 1145 cancel_work_sync(&host->done);
b6147490
GL
1146 cancel_delayed_work_sync(&host->delayed_reset_work);
1147 tmio_mmc_release_dma(host);
e6ee7182 1148
e6ee7182
GL
1149 pm_runtime_put_sync(&pdev->dev);
1150 pm_runtime_disable(&pdev->dev);
7311bef0
GL
1151
1152 iounmap(host->ctl);
c8be24c2 1153 mmc_free_host(mmc);
b6147490
GL
1154}
1155EXPORT_SYMBOL(tmio_mmc_host_remove);
1156
e6ee7182
GL
1157#ifdef CONFIG_PM
1158int tmio_mmc_host_suspend(struct device *dev)
1159{
1160 struct mmc_host *mmc = dev_get_drvdata(dev);
1161 struct tmio_mmc_host *host = mmc_priv(mmc);
1162 int ret = mmc_suspend_host(mmc);
1163
1164 if (!ret)
1165 tmio_mmc_disable_mmc_irqs(host, TMIO_MASK_ALL);
1166
e6ee7182
GL
1167 return ret;
1168}
1169EXPORT_SYMBOL(tmio_mmc_host_suspend);
1170
1171int tmio_mmc_host_resume(struct device *dev)
1172{
1173 struct mmc_host *mmc = dev_get_drvdata(dev);
1174 struct tmio_mmc_host *host = mmc_priv(mmc);
1175
c8be24c2 1176 tmio_mmc_enable_dma(host, true);
e6ee7182 1177
c8be24c2 1178 /* The MMC core will perform the complete set up */
b22ffdcd 1179 host->resuming = true;
e6ee7182
GL
1180 return mmc_resume_host(mmc);
1181}
1182EXPORT_SYMBOL(tmio_mmc_host_resume);
1183
1184#endif /* CONFIG_PM */
1185
7311bef0
GL
1186int tmio_mmc_host_runtime_suspend(struct device *dev)
1187{
1188 return 0;
1189}
1190EXPORT_SYMBOL(tmio_mmc_host_runtime_suspend);
1191
1192int tmio_mmc_host_runtime_resume(struct device *dev)
1193{
1194 struct mmc_host *mmc = dev_get_drvdata(dev);
1195 struct tmio_mmc_host *host = mmc_priv(mmc);
7311bef0 1196
162f43e3 1197 tmio_mmc_enable_dma(host, true);
7311bef0 1198
7311bef0
GL
1199 return 0;
1200}
1201EXPORT_SYMBOL(tmio_mmc_host_runtime_resume);
1202
b6147490 1203MODULE_LICENSE("GPL v2");