]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/mtd/nand/atmel_nand.c
Merge branch 'header-move' of git://git.kernel.org/pub/scm/linux/kernel/git/hskinnemo...
[mirror_ubuntu-zesty-kernel.git] / drivers / mtd / nand / atmel_nand.c
CommitLineData
42cb1403 1/*
42cb1403
AV
2 * Copyright (C) 2003 Rick Bronson
3 *
4 * Derived from drivers/mtd/nand/autcpu12.c
5 * Copyright (c) 2001 Thomas Gleixner (gleixner@autronix.de)
6 *
7 * Derived from drivers/mtd/spia.c
8 * Copyright (C) 2000 Steven J. Hill (sjhill@cotw.com)
9 *
77f5492c
RG
10 *
11 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
12 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright (C) 2007
13 *
14 * Derived from Das U-Boot source code
15 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
16 * (C) Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
17 *
18 *
42cb1403
AV
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License version 2 as
21 * published by the Free Software Foundation.
22 *
23 */
24
25#include <linux/slab.h>
26#include <linux/module.h>
27#include <linux/platform_device.h>
28#include <linux/mtd/mtd.h>
29#include <linux/mtd/nand.h>
30#include <linux/mtd/partitions.h>
31
90574d0a
DW
32#include <linux/gpio.h>
33#include <linux/io.h>
42cb1403 34
42cb1403 35#include <asm/arch/board.h>
d6248fdd 36#include <asm/arch/cpu.h>
42cb1403 37
d4f4c0aa 38#ifdef CONFIG_MTD_NAND_ATMEL_ECC_HW
77f5492c
RG
39#define hard_ecc 1
40#else
41#define hard_ecc 0
42#endif
43
d4f4c0aa 44#ifdef CONFIG_MTD_NAND_ATMEL_ECC_NONE
77f5492c
RG
45#define no_ecc 1
46#else
47#define no_ecc 0
48#endif
49
50/* Register access macros */
51#define ecc_readl(add, reg) \
3c3796cc 52 __raw_readl(add + ATMEL_ECC_##reg)
77f5492c 53#define ecc_writel(add, reg, value) \
3c3796cc 54 __raw_writel((value), add + ATMEL_ECC_##reg)
77f5492c 55
d4f4c0aa 56#include "atmel_nand_ecc.h" /* Hardware ECC registers */
77f5492c
RG
57
58/* oob layout for large page size
59 * bad block info is on bytes 0 and 1
60 * the bytes have to be consecutives to avoid
61 * several NAND_CMD_RNDOUT during read
62 */
3c3796cc 63static struct nand_ecclayout atmel_oobinfo_large = {
77f5492c
RG
64 .eccbytes = 4,
65 .eccpos = {60, 61, 62, 63},
66 .oobfree = {
67 {2, 58}
68 },
69};
70
71/* oob layout for small page size
72 * bad block info is on bytes 4 and 5
73 * the bytes have to be consecutives to avoid
74 * several NAND_CMD_RNDOUT during read
75 */
3c3796cc 76static struct nand_ecclayout atmel_oobinfo_small = {
77f5492c
RG
77 .eccbytes = 4,
78 .eccpos = {0, 1, 2, 3},
79 .oobfree = {
80 {6, 10}
81 },
82};
83
3c3796cc 84struct atmel_nand_host {
42cb1403
AV
85 struct nand_chip nand_chip;
86 struct mtd_info mtd;
87 void __iomem *io_base;
3c3796cc 88 struct atmel_nand_data *board;
77f5492c
RG
89 struct device *dev;
90 void __iomem *ecc;
42cb1403
AV
91};
92
8136508c
AN
93/*
94 * Enable NAND.
95 */
3c3796cc 96static void atmel_nand_enable(struct atmel_nand_host *host)
8136508c
AN
97{
98 if (host->board->enable_pin)
62fd71fe 99 gpio_set_value(host->board->enable_pin, 0);
8136508c
AN
100}
101
102/*
103 * Disable NAND.
104 */
3c3796cc 105static void atmel_nand_disable(struct atmel_nand_host *host)
8136508c
AN
106{
107 if (host->board->enable_pin)
62fd71fe 108 gpio_set_value(host->board->enable_pin, 1);
8136508c
AN
109}
110
42cb1403
AV
111/*
112 * Hardware specific access to control-lines
113 */
3c3796cc 114static void atmel_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
42cb1403
AV
115{
116 struct nand_chip *nand_chip = mtd->priv;
3c3796cc 117 struct atmel_nand_host *host = nand_chip->priv;
42cb1403 118
8136508c 119 if (ctrl & NAND_CTRL_CHANGE) {
2314488e 120 if (ctrl & NAND_NCE)
3c3796cc 121 atmel_nand_enable(host);
2314488e 122 else
3c3796cc 123 atmel_nand_disable(host);
2314488e 124 }
42cb1403
AV
125 if (cmd == NAND_CMD_NONE)
126 return;
127
128 if (ctrl & NAND_CLE)
129 writeb(cmd, host->io_base + (1 << host->board->cle));
130 else
131 writeb(cmd, host->io_base + (1 << host->board->ale));
132}
133
134/*
135 * Read the Device Ready pin.
136 */
3c3796cc 137static int atmel_nand_device_ready(struct mtd_info *mtd)
42cb1403
AV
138{
139 struct nand_chip *nand_chip = mtd->priv;
3c3796cc 140 struct atmel_nand_host *host = nand_chip->priv;
42cb1403 141
62fd71fe 142 return gpio_get_value(host->board->rdy_pin);
42cb1403
AV
143}
144
23a346ca
DB
145/*
146 * Minimal-overhead PIO for data access.
147 */
148static void atmel_read_buf(struct mtd_info *mtd, u8 *buf, int len)
149{
150 struct nand_chip *nand_chip = mtd->priv;
151
152 __raw_readsb(nand_chip->IO_ADDR_R, buf, len);
153}
154
155static void atmel_read_buf16(struct mtd_info *mtd, u8 *buf, int len)
156{
157 struct nand_chip *nand_chip = mtd->priv;
158
159 __raw_readsw(nand_chip->IO_ADDR_R, buf, len / 2);
160}
161
162static void atmel_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
163{
164 struct nand_chip *nand_chip = mtd->priv;
165
166 __raw_writesb(nand_chip->IO_ADDR_W, buf, len);
167}
168
169static void atmel_write_buf16(struct mtd_info *mtd, const u8 *buf, int len)
170{
171 struct nand_chip *nand_chip = mtd->priv;
172
173 __raw_writesw(nand_chip->IO_ADDR_W, buf, len / 2);
174}
175
77f5492c
RG
176/*
177 * write oob for small pages
178 */
3c3796cc 179static int atmel_nand_write_oob_512(struct mtd_info *mtd,
77f5492c
RG
180 struct nand_chip *chip, int page)
181{
182 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
183 int eccsize = chip->ecc.size, length = mtd->oobsize;
184 int len, pos, status = 0;
185 const uint8_t *bufpoi = chip->oob_poi;
186
187 pos = eccsize + chunk;
188
189 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
190 len = min_t(int, length, chunk);
191 chip->write_buf(mtd, bufpoi, len);
192 bufpoi += len;
193 length -= len;
194 if (length > 0)
195 chip->write_buf(mtd, bufpoi, length);
196
197 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
198 status = chip->waitfunc(mtd, chip);
199
200 return status & NAND_STATUS_FAIL ? -EIO : 0;
201
202}
203
204/*
205 * read oob for small pages
206 */
3c3796cc 207static int atmel_nand_read_oob_512(struct mtd_info *mtd,
77f5492c
RG
208 struct nand_chip *chip, int page, int sndcmd)
209{
210 if (sndcmd) {
211 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
212 sndcmd = 0;
213 }
214 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
215 return sndcmd;
216}
217
218/*
219 * Calculate HW ECC
220 *
221 * function called after a write
222 *
223 * mtd: MTD block structure
224 * dat: raw data (unused)
225 * ecc_code: buffer for ECC
226 */
3c3796cc 227static int atmel_nand_calculate(struct mtd_info *mtd,
77f5492c
RG
228 const u_char *dat, unsigned char *ecc_code)
229{
230 struct nand_chip *nand_chip = mtd->priv;
3c3796cc 231 struct atmel_nand_host *host = nand_chip->priv;
77f5492c
RG
232 uint32_t *eccpos = nand_chip->ecc.layout->eccpos;
233 unsigned int ecc_value;
234
235 /* get the first 2 ECC bytes */
d43fa149 236 ecc_value = ecc_readl(host->ecc, PR);
77f5492c
RG
237
238 ecc_code[eccpos[0]] = ecc_value & 0xFF;
239 ecc_code[eccpos[1]] = (ecc_value >> 8) & 0xFF;
240
241 /* get the last 2 ECC bytes */
3c3796cc 242 ecc_value = ecc_readl(host->ecc, NPR) & ATMEL_ECC_NPARITY;
77f5492c
RG
243
244 ecc_code[eccpos[2]] = ecc_value & 0xFF;
245 ecc_code[eccpos[3]] = (ecc_value >> 8) & 0xFF;
246
247 return 0;
248}
249
250/*
251 * HW ECC read page function
252 *
253 * mtd: mtd info structure
254 * chip: nand chip info structure
255 * buf: buffer to store read data
256 */
3c3796cc 257static int atmel_nand_read_page(struct mtd_info *mtd,
77f5492c
RG
258 struct nand_chip *chip, uint8_t *buf)
259{
260 int eccsize = chip->ecc.size;
261 int eccbytes = chip->ecc.bytes;
262 uint32_t *eccpos = chip->ecc.layout->eccpos;
263 uint8_t *p = buf;
264 uint8_t *oob = chip->oob_poi;
265 uint8_t *ecc_pos;
266 int stat;
267
d6248fdd
HS
268 /*
269 * Errata: ALE is incorrectly wired up to the ECC controller
270 * on the AP7000, so it will include the address cycles in the
271 * ECC calculation.
272 *
273 * Workaround: Reset the parity registers before reading the
274 * actual data.
275 */
276 if (cpu_is_at32ap7000()) {
277 struct atmel_nand_host *host = chip->priv;
278 ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
279 }
280
77f5492c
RG
281 /* read the page */
282 chip->read_buf(mtd, p, eccsize);
283
284 /* move to ECC position if needed */
285 if (eccpos[0] != 0) {
286 /* This only works on large pages
287 * because the ECC controller waits for
288 * NAND_CMD_RNDOUTSTART after the
289 * NAND_CMD_RNDOUT.
290 * anyway, for small pages, the eccpos[0] == 0
291 */
292 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
293 mtd->writesize + eccpos[0], -1);
294 }
295
296 /* the ECC controller needs to read the ECC just after the data */
297 ecc_pos = oob + eccpos[0];
298 chip->read_buf(mtd, ecc_pos, eccbytes);
299
300 /* check if there's an error */
301 stat = chip->ecc.correct(mtd, p, oob, NULL);
302
303 if (stat < 0)
304 mtd->ecc_stats.failed++;
305 else
306 mtd->ecc_stats.corrected += stat;
307
308 /* get back to oob start (end of page) */
309 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
310
311 /* read the oob */
312 chip->read_buf(mtd, oob, mtd->oobsize);
313
314 return 0;
315}
316
317/*
318 * HW ECC Correction
319 *
320 * function called after a read
321 *
322 * mtd: MTD block structure
323 * dat: raw data read from the chip
324 * read_ecc: ECC from the chip (unused)
325 * isnull: unused
326 *
327 * Detect and correct a 1 bit error for a page
328 */
3c3796cc 329static int atmel_nand_correct(struct mtd_info *mtd, u_char *dat,
77f5492c
RG
330 u_char *read_ecc, u_char *isnull)
331{
332 struct nand_chip *nand_chip = mtd->priv;
3c3796cc 333 struct atmel_nand_host *host = nand_chip->priv;
77f5492c
RG
334 unsigned int ecc_status;
335 unsigned int ecc_word, ecc_bit;
336
337 /* get the status from the Status Register */
338 ecc_status = ecc_readl(host->ecc, SR);
339
340 /* if there's no error */
3c3796cc 341 if (likely(!(ecc_status & ATMEL_ECC_RECERR)))
77f5492c
RG
342 return 0;
343
344 /* get error bit offset (4 bits) */
3c3796cc 345 ecc_bit = ecc_readl(host->ecc, PR) & ATMEL_ECC_BITADDR;
77f5492c 346 /* get word address (12 bits) */
3c3796cc 347 ecc_word = ecc_readl(host->ecc, PR) & ATMEL_ECC_WORDADDR;
77f5492c
RG
348 ecc_word >>= 4;
349
350 /* if there are multiple errors */
3c3796cc 351 if (ecc_status & ATMEL_ECC_MULERR) {
77f5492c
RG
352 /* check if it is a freshly erased block
353 * (filled with 0xff) */
3c3796cc
HS
354 if ((ecc_bit == ATMEL_ECC_BITADDR)
355 && (ecc_word == (ATMEL_ECC_WORDADDR >> 4))) {
77f5492c
RG
356 /* the block has just been erased, return OK */
357 return 0;
358 }
359 /* it doesn't seems to be a freshly
360 * erased block.
361 * We can't correct so many errors */
3c3796cc 362 dev_dbg(host->dev, "atmel_nand : multiple errors detected."
77f5492c
RG
363 " Unable to correct.\n");
364 return -EIO;
365 }
366
367 /* if there's a single bit error : we can correct it */
3c3796cc 368 if (ecc_status & ATMEL_ECC_ECCERR) {
77f5492c
RG
369 /* there's nothing much to do here.
370 * the bit error is on the ECC itself.
371 */
3c3796cc 372 dev_dbg(host->dev, "atmel_nand : one bit error on ECC code."
77f5492c
RG
373 " Nothing to correct\n");
374 return 0;
375 }
376
3c3796cc 377 dev_dbg(host->dev, "atmel_nand : one bit error on data."
77f5492c
RG
378 " (word offset in the page :"
379 " 0x%x bit offset : 0x%x)\n",
380 ecc_word, ecc_bit);
381 /* correct the error */
382 if (nand_chip->options & NAND_BUSWIDTH_16) {
383 /* 16 bits words */
384 ((unsigned short *) dat)[ecc_word] ^= (1 << ecc_bit);
385 } else {
386 /* 8 bits words */
387 dat[ecc_word] ^= (1 << ecc_bit);
388 }
3c3796cc 389 dev_dbg(host->dev, "atmel_nand : error corrected\n");
77f5492c
RG
390 return 1;
391}
392
393/*
d6248fdd 394 * Enable HW ECC : unused on most chips
77f5492c 395 */
d6248fdd
HS
396static void atmel_nand_hwctl(struct mtd_info *mtd, int mode)
397{
398 if (cpu_is_at32ap7000()) {
399 struct nand_chip *nand_chip = mtd->priv;
400 struct atmel_nand_host *host = nand_chip->priv;
401 ecc_writel(host->ecc, CR, ATMEL_ECC_RST);
402 }
403}
77f5492c 404
693ef66d 405#ifdef CONFIG_MTD_PARTITIONS
52f83014 406static const char *part_probes[] = { "cmdlinepart", NULL };
693ef66d
AV
407#endif
408
42cb1403
AV
409/*
410 * Probe for the NAND device.
411 */
3c3796cc 412static int __init atmel_nand_probe(struct platform_device *pdev)
42cb1403 413{
3c3796cc 414 struct atmel_nand_host *host;
42cb1403
AV
415 struct mtd_info *mtd;
416 struct nand_chip *nand_chip;
77f5492c
RG
417 struct resource *regs;
418 struct resource *mem;
42cb1403
AV
419 int res;
420
421#ifdef CONFIG_MTD_PARTITIONS
422 struct mtd_partition *partitions = NULL;
423 int num_partitions = 0;
424#endif
425
cc0c72e1
HS
426 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
427 if (!mem) {
428 printk(KERN_ERR "atmel_nand: can't get I/O resource mem\n");
429 return -ENXIO;
430 }
431
42cb1403 432 /* Allocate memory for the device structure (and zero it) */
3c3796cc 433 host = kzalloc(sizeof(struct atmel_nand_host), GFP_KERNEL);
42cb1403 434 if (!host) {
3c3796cc 435 printk(KERN_ERR "atmel_nand: failed to allocate device structure.\n");
42cb1403
AV
436 return -ENOMEM;
437 }
438
77f5492c 439 host->io_base = ioremap(mem->start, mem->end - mem->start + 1);
42cb1403 440 if (host->io_base == NULL) {
3c3796cc 441 printk(KERN_ERR "atmel_nand: ioremap failed\n");
cc0c72e1
HS
442 res = -EIO;
443 goto err_nand_ioremap;
42cb1403
AV
444 }
445
446 mtd = &host->mtd;
447 nand_chip = &host->nand_chip;
448 host->board = pdev->dev.platform_data;
77f5492c 449 host->dev = &pdev->dev;
42cb1403
AV
450
451 nand_chip->priv = host; /* link the private data structures */
452 mtd->priv = nand_chip;
453 mtd->owner = THIS_MODULE;
454
455 /* Set address of NAND IO lines */
456 nand_chip->IO_ADDR_R = host->io_base;
457 nand_chip->IO_ADDR_W = host->io_base;
3c3796cc 458 nand_chip->cmd_ctrl = atmel_nand_cmd_ctrl;
a4265f8d
IK
459
460 if (host->board->rdy_pin)
3c3796cc 461 nand_chip->dev_ready = atmel_nand_device_ready;
a4265f8d 462
77f5492c
RG
463 regs = platform_get_resource(pdev, IORESOURCE_MEM, 1);
464 if (!regs && hard_ecc) {
3c3796cc 465 printk(KERN_ERR "atmel_nand: can't get I/O resource "
77f5492c
RG
466 "regs\nFalling back on software ECC\n");
467 }
468
42cb1403 469 nand_chip->ecc.mode = NAND_ECC_SOFT; /* enable ECC */
77f5492c
RG
470 if (no_ecc)
471 nand_chip->ecc.mode = NAND_ECC_NONE;
472 if (hard_ecc && regs) {
473 host->ecc = ioremap(regs->start, regs->end - regs->start + 1);
474 if (host->ecc == NULL) {
3c3796cc 475 printk(KERN_ERR "atmel_nand: ioremap failed\n");
77f5492c
RG
476 res = -EIO;
477 goto err_ecc_ioremap;
478 }
479 nand_chip->ecc.mode = NAND_ECC_HW_SYNDROME;
3c3796cc
HS
480 nand_chip->ecc.calculate = atmel_nand_calculate;
481 nand_chip->ecc.correct = atmel_nand_correct;
482 nand_chip->ecc.hwctl = atmel_nand_hwctl;
483 nand_chip->ecc.read_page = atmel_nand_read_page;
77f5492c
RG
484 nand_chip->ecc.bytes = 4;
485 nand_chip->ecc.prepad = 0;
486 nand_chip->ecc.postpad = 0;
487 }
488
42cb1403
AV
489 nand_chip->chip_delay = 20; /* 20us command delay time */
490
23a346ca 491 if (host->board->bus_width_16) { /* 16-bit bus width */
dd11b8cd 492 nand_chip->options |= NAND_BUSWIDTH_16;
23a346ca
DB
493 nand_chip->read_buf = atmel_read_buf16;
494 nand_chip->write_buf = atmel_write_buf16;
495 } else {
496 nand_chip->read_buf = atmel_read_buf;
497 nand_chip->write_buf = atmel_write_buf;
498 }
dd11b8cd 499
42cb1403 500 platform_set_drvdata(pdev, host);
3c3796cc 501 atmel_nand_enable(host);
42cb1403
AV
502
503 if (host->board->det_pin) {
62fd71fe 504 if (gpio_get_value(host->board->det_pin)) {
90574d0a 505 printk("No SmartMedia card inserted.\n");
42cb1403 506 res = ENXIO;
cc0c72e1 507 goto err_no_card;
42cb1403
AV
508 }
509 }
510
77f5492c
RG
511 /* first scan to find the device and get the page size */
512 if (nand_scan_ident(mtd, 1)) {
513 res = -ENXIO;
cc0c72e1 514 goto err_scan_ident;
77f5492c
RG
515 }
516
517 if (nand_chip->ecc.mode == NAND_ECC_HW_SYNDROME) {
518 /* ECC is calculated for the whole page (1 step) */
519 nand_chip->ecc.size = mtd->writesize;
520
521 /* set ECC page size and oob layout */
522 switch (mtd->writesize) {
523 case 512:
3c3796cc
HS
524 nand_chip->ecc.layout = &atmel_oobinfo_small;
525 nand_chip->ecc.read_oob = atmel_nand_read_oob_512;
526 nand_chip->ecc.write_oob = atmel_nand_write_oob_512;
527 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_528);
77f5492c
RG
528 break;
529 case 1024:
3c3796cc
HS
530 nand_chip->ecc.layout = &atmel_oobinfo_large;
531 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_1056);
77f5492c
RG
532 break;
533 case 2048:
3c3796cc
HS
534 nand_chip->ecc.layout = &atmel_oobinfo_large;
535 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_2112);
77f5492c
RG
536 break;
537 case 4096:
3c3796cc
HS
538 nand_chip->ecc.layout = &atmel_oobinfo_large;
539 ecc_writel(host->ecc, MR, ATMEL_ECC_PAGESIZE_4224);
77f5492c
RG
540 break;
541 default:
542 /* page size not handled by HW ECC */
543 /* switching back to soft ECC */
544 nand_chip->ecc.mode = NAND_ECC_SOFT;
545 nand_chip->ecc.calculate = NULL;
546 nand_chip->ecc.correct = NULL;
547 nand_chip->ecc.hwctl = NULL;
548 nand_chip->ecc.read_page = NULL;
549 nand_chip->ecc.postpad = 0;
550 nand_chip->ecc.prepad = 0;
551 nand_chip->ecc.bytes = 0;
552 break;
553 }
554 }
555
556 /* second phase scan */
557 if (nand_scan_tail(mtd)) {
42cb1403 558 res = -ENXIO;
cc0c72e1 559 goto err_scan_tail;
42cb1403
AV
560 }
561
562#ifdef CONFIG_MTD_PARTITIONS
693ef66d 563#ifdef CONFIG_MTD_CMDLINE_PARTS
3c3796cc 564 mtd->name = "atmel_nand";
842b1a10
AN
565 num_partitions = parse_mtd_partitions(mtd, part_probes,
566 &partitions, 0);
693ef66d 567#endif
842b1a10
AN
568 if (num_partitions <= 0 && host->board->partition_info)
569 partitions = host->board->partition_info(mtd->size,
570 &num_partitions);
42cb1403
AV
571
572 if ((!partitions) || (num_partitions == 0)) {
3c3796cc 573 printk(KERN_ERR "atmel_nand: No parititions defined, or unsupported device.\n");
42cb1403 574 res = ENXIO;
cc0c72e1 575 goto err_no_partitions;
42cb1403
AV
576 }
577
578 res = add_mtd_partitions(mtd, partitions, num_partitions);
579#else
580 res = add_mtd_device(mtd);
581#endif
582
583 if (!res)
584 return res;
585
77f5492c 586#ifdef CONFIG_MTD_PARTITIONS
cc0c72e1 587err_no_partitions:
77f5492c 588#endif
42cb1403 589 nand_release(mtd);
cc0c72e1
HS
590err_scan_tail:
591err_scan_ident:
592err_no_card:
3c3796cc 593 atmel_nand_disable(host);
42cb1403 594 platform_set_drvdata(pdev, NULL);
cc0c72e1
HS
595 if (host->ecc)
596 iounmap(host->ecc);
597err_ecc_ioremap:
42cb1403 598 iounmap(host->io_base);
cc0c72e1 599err_nand_ioremap:
42cb1403
AV
600 kfree(host);
601 return res;
602}
603
604/*
605 * Remove a NAND device.
606 */
23a346ca 607static int __exit atmel_nand_remove(struct platform_device *pdev)
42cb1403 608{
3c3796cc 609 struct atmel_nand_host *host = platform_get_drvdata(pdev);
42cb1403
AV
610 struct mtd_info *mtd = &host->mtd;
611
612 nand_release(mtd);
613
3c3796cc 614 atmel_nand_disable(host);
42cb1403 615
cc0c72e1
HS
616 if (host->ecc)
617 iounmap(host->ecc);
42cb1403
AV
618 iounmap(host->io_base);
619 kfree(host);
620
621 return 0;
622}
623
3c3796cc 624static struct platform_driver atmel_nand_driver = {
23a346ca 625 .remove = __exit_p(atmel_nand_remove),
42cb1403 626 .driver = {
3c3796cc 627 .name = "atmel_nand",
42cb1403
AV
628 .owner = THIS_MODULE,
629 },
630};
631
3c3796cc 632static int __init atmel_nand_init(void)
42cb1403 633{
23a346ca 634 return platform_driver_probe(&atmel_nand_driver, atmel_nand_probe);
42cb1403
AV
635}
636
637
3c3796cc 638static void __exit atmel_nand_exit(void)
42cb1403 639{
3c3796cc 640 platform_driver_unregister(&atmel_nand_driver);
42cb1403
AV
641}
642
643
3c3796cc
HS
644module_init(atmel_nand_init);
645module_exit(atmel_nand_exit);
42cb1403
AV
646
647MODULE_LICENSE("GPL");
648MODULE_AUTHOR("Rick Bronson");
d4f4c0aa 649MODULE_DESCRIPTION("NAND/SmartMedia driver for AT91 / AVR32");
3c3796cc 650MODULE_ALIAS("platform:atmel_nand");