]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/mtd/spi-nor/spi-nor.c
mtd: spi-nor: add Macronix mx25u25635f to list of known devices.
[mirror_ubuntu-artful-kernel.git] / drivers / mtd / spi-nor / spi-nor.c
CommitLineData
b199489d 1/*
8eabdd1e
HS
2 * Based on m25p80.c, by Mike Lavender (mike@steroidmicros.com), with
3 * influence from lart.c (Abraham Van Der Merwe) and mtd_dataflash.c
4 *
5 * Copyright (C) 2005, Intec Automation Inc.
6 * Copyright (C) 2014, Freescale Semiconductor, Inc.
b199489d
HS
7 *
8 * This code is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/err.h>
14#include <linux/errno.h>
15#include <linux/module.h>
16#include <linux/device.h>
17#include <linux/mutex.h>
18#include <linux/math64.h>
09b6a377 19#include <linux/sizes.h>
b199489d 20
b199489d
HS
21#include <linux/mtd/mtd.h>
22#include <linux/of_platform.h>
23#include <linux/spi/flash.h>
24#include <linux/mtd/spi-nor.h>
25
26/* Define max times to check status register before we give up. */
09b6a377
FS
27
28/*
29 * For everything but full-chip erase; probably could be much smaller, but kept
30 * around for safety for now
31 */
32#define DEFAULT_READY_WAIT_JIFFIES (40UL * HZ)
33
34/*
35 * For full-chip erase, calibrated to a 2MB flash (M25P16); should be scaled up
36 * for larger flash
37 */
38#define CHIP_ERASE_2MB_READY_WAIT_JIFFIES (40UL * HZ)
b199489d 39
d928a259 40#define SPI_NOR_MAX_ID_LEN 6
c67cbb83 41#define SPI_NOR_MAX_ADDR_WIDTH 4
d928a259
HS
42
43struct flash_info {
06bb6f5a
RM
44 char *name;
45
d928a259
HS
46 /*
47 * This array stores the ID bytes.
48 * The first three bytes are the JEDIC ID.
49 * JEDEC ID zero means "no ID" (mostly older chips).
50 */
51 u8 id[SPI_NOR_MAX_ID_LEN];
52 u8 id_len;
53
54 /* The size listed here is what works with SPINOR_OP_SE, which isn't
55 * necessarily called a "sector" by the vendor.
56 */
57 unsigned sector_size;
58 u16 n_sectors;
59
60 u16 page_size;
61 u16 addr_width;
62
63 u16 flags;
0618114e
BN
64#define SECT_4K BIT(0) /* SPINOR_OP_BE_4K works uniformly */
65#define SPI_NOR_NO_ERASE BIT(1) /* No erase command needed */
66#define SST_WRITE BIT(2) /* use SST byte programming */
67#define SPI_NOR_NO_FR BIT(3) /* Can't do fastread */
68#define SECT_4K_PMC BIT(4) /* SPINOR_OP_BE_4K_PMC works uniformly */
69#define SPI_NOR_DUAL_READ BIT(5) /* Flash supports Dual Read */
70#define SPI_NOR_QUAD_READ BIT(6) /* Flash supports Quad Read */
71#define USE_FSR BIT(7) /* use flag status register */
76a4707d 72#define SPI_NOR_HAS_LOCK BIT(8) /* Flash supports lock/unlock via SR */
3dd8012a
BN
73#define SPI_NOR_HAS_TB BIT(9) /*
74 * Flash SR has Top/Bottom (TB) protect
75 * bit. Must be used with
76 * SPI_NOR_HAS_LOCK.
77 */
d928a259
HS
78};
79
80#define JEDEC_MFR(info) ((info)->id[0])
b199489d 81
06bb6f5a 82static const struct flash_info *spi_nor_match_id(const char *name);
70f3ce05 83
b199489d
HS
84/*
85 * Read the status register, returning its value in the location
86 * Return the status register value.
87 * Returns negative if error occurred.
88 */
89static int read_sr(struct spi_nor *nor)
90{
91 int ret;
92 u8 val;
93
b02e7f3e 94 ret = nor->read_reg(nor, SPINOR_OP_RDSR, &val, 1);
b199489d
HS
95 if (ret < 0) {
96 pr_err("error %d reading SR\n", (int) ret);
97 return ret;
98 }
99
100 return val;
101}
102
c14dedde 103/*
104 * Read the flag status register, returning its value in the location
105 * Return the status register value.
106 * Returns negative if error occurred.
107 */
108static int read_fsr(struct spi_nor *nor)
109{
110 int ret;
111 u8 val;
112
113 ret = nor->read_reg(nor, SPINOR_OP_RDFSR, &val, 1);
114 if (ret < 0) {
115 pr_err("error %d reading FSR\n", ret);
116 return ret;
117 }
118
119 return val;
120}
121
b199489d
HS
122/*
123 * Read configuration register, returning its value in the
124 * location. Return the configuration register value.
125 * Returns negative if error occured.
126 */
127static int read_cr(struct spi_nor *nor)
128{
129 int ret;
130 u8 val;
131
b02e7f3e 132 ret = nor->read_reg(nor, SPINOR_OP_RDCR, &val, 1);
b199489d
HS
133 if (ret < 0) {
134 dev_err(nor->dev, "error %d reading CR\n", ret);
135 return ret;
136 }
137
138 return val;
139}
140
141/*
142 * Dummy Cycle calculation for different type of read.
143 * It can be used to support more commands with
144 * different dummy cycle requirements.
145 */
146static inline int spi_nor_read_dummy_cycles(struct spi_nor *nor)
147{
148 switch (nor->flash_read) {
149 case SPI_NOR_FAST:
150 case SPI_NOR_DUAL:
151 case SPI_NOR_QUAD:
0b78a2cf 152 return 8;
b199489d
HS
153 case SPI_NOR_NORMAL:
154 return 0;
155 }
156 return 0;
157}
158
159/*
160 * Write status register 1 byte
161 * Returns negative if error occurred.
162 */
163static inline int write_sr(struct spi_nor *nor, u8 val)
164{
165 nor->cmd_buf[0] = val;
f9f3ce83 166 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 1);
b199489d
HS
167}
168
169/*
170 * Set write enable latch with Write Enable command.
171 * Returns negative if error occurred.
172 */
173static inline int write_enable(struct spi_nor *nor)
174{
f9f3ce83 175 return nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0);
b199489d
HS
176}
177
178/*
179 * Send write disble instruction to the chip.
180 */
181static inline int write_disable(struct spi_nor *nor)
182{
f9f3ce83 183 return nor->write_reg(nor, SPINOR_OP_WRDI, NULL, 0);
b199489d
HS
184}
185
186static inline struct spi_nor *mtd_to_spi_nor(struct mtd_info *mtd)
187{
188 return mtd->priv;
189}
190
191/* Enable/disable 4-byte addressing mode. */
06bb6f5a 192static inline int set_4byte(struct spi_nor *nor, const struct flash_info *info,
d928a259 193 int enable)
b199489d
HS
194{
195 int status;
196 bool need_wren = false;
197 u8 cmd;
198
d928a259 199 switch (JEDEC_MFR(info)) {
f0d2448e 200 case SNOR_MFR_MICRON:
b199489d
HS
201 /* Some Micron need WREN command; all will accept it */
202 need_wren = true;
f0d2448e
BN
203 case SNOR_MFR_MACRONIX:
204 case SNOR_MFR_WINBOND:
b199489d
HS
205 if (need_wren)
206 write_enable(nor);
207
b02e7f3e 208 cmd = enable ? SPINOR_OP_EN4B : SPINOR_OP_EX4B;
f9f3ce83 209 status = nor->write_reg(nor, cmd, NULL, 0);
b199489d
HS
210 if (need_wren)
211 write_disable(nor);
212
213 return status;
214 default:
215 /* Spansion style */
216 nor->cmd_buf[0] = enable << 7;
f9f3ce83 217 return nor->write_reg(nor, SPINOR_OP_BRWR, nor->cmd_buf, 1);
b199489d
HS
218 }
219}
51983b7d 220static inline int spi_nor_sr_ready(struct spi_nor *nor)
b199489d 221{
51983b7d
BN
222 int sr = read_sr(nor);
223 if (sr < 0)
224 return sr;
225 else
226 return !(sr & SR_WIP);
227}
b199489d 228
51983b7d
BN
229static inline int spi_nor_fsr_ready(struct spi_nor *nor)
230{
231 int fsr = read_fsr(nor);
232 if (fsr < 0)
233 return fsr;
234 else
235 return fsr & FSR_READY;
236}
b199489d 237
51983b7d
BN
238static int spi_nor_ready(struct spi_nor *nor)
239{
240 int sr, fsr;
241 sr = spi_nor_sr_ready(nor);
242 if (sr < 0)
243 return sr;
244 fsr = nor->flags & SNOR_F_USE_FSR ? spi_nor_fsr_ready(nor) : 1;
245 if (fsr < 0)
246 return fsr;
247 return sr && fsr;
b199489d
HS
248}
249
b94ed087
BN
250/*
251 * Service routine to read status register until ready, or timeout occurs.
252 * Returns non-zero if error.
253 */
09b6a377
FS
254static int spi_nor_wait_till_ready_with_timeout(struct spi_nor *nor,
255 unsigned long timeout_jiffies)
c14dedde 256{
257 unsigned long deadline;
a95ce92e 258 int timeout = 0, ret;
c14dedde 259
09b6a377 260 deadline = jiffies + timeout_jiffies;
c14dedde 261
a95ce92e
BN
262 while (!timeout) {
263 if (time_after_eq(jiffies, deadline))
264 timeout = 1;
c14dedde 265
51983b7d
BN
266 ret = spi_nor_ready(nor);
267 if (ret < 0)
268 return ret;
269 if (ret)
270 return 0;
a95ce92e
BN
271
272 cond_resched();
273 }
274
275 dev_err(nor->dev, "flash operation timed out\n");
c14dedde 276
277 return -ETIMEDOUT;
278}
279
09b6a377
FS
280static int spi_nor_wait_till_ready(struct spi_nor *nor)
281{
282 return spi_nor_wait_till_ready_with_timeout(nor,
283 DEFAULT_READY_WAIT_JIFFIES);
284}
285
b199489d
HS
286/*
287 * Erase the whole flash memory
288 *
289 * Returns 0 if successful, non-zero otherwise.
290 */
291static int erase_chip(struct spi_nor *nor)
292{
19763671 293 dev_dbg(nor->dev, " %lldKiB\n", (long long)(nor->mtd.size >> 10));
b199489d 294
f9f3ce83 295 return nor->write_reg(nor, SPINOR_OP_CHIP_ERASE, NULL, 0);
b199489d
HS
296}
297
298static int spi_nor_lock_and_prep(struct spi_nor *nor, enum spi_nor_ops ops)
299{
300 int ret = 0;
301
302 mutex_lock(&nor->lock);
303
304 if (nor->prepare) {
305 ret = nor->prepare(nor, ops);
306 if (ret) {
307 dev_err(nor->dev, "failed in the preparation.\n");
308 mutex_unlock(&nor->lock);
309 return ret;
310 }
311 }
312 return ret;
313}
314
315static void spi_nor_unlock_and_unprep(struct spi_nor *nor, enum spi_nor_ops ops)
316{
317 if (nor->unprepare)
318 nor->unprepare(nor, ops);
319 mutex_unlock(&nor->lock);
320}
321
c67cbb83
BN
322/*
323 * Initiate the erasure of a single sector
324 */
325static int spi_nor_erase_sector(struct spi_nor *nor, u32 addr)
326{
327 u8 buf[SPI_NOR_MAX_ADDR_WIDTH];
328 int i;
329
330 if (nor->erase)
331 return nor->erase(nor, addr);
332
333 /*
334 * Default implementation, if driver doesn't have a specialized HW
335 * control
336 */
337 for (i = nor->addr_width - 1; i >= 0; i--) {
338 buf[i] = addr & 0xff;
339 addr >>= 8;
340 }
341
342 return nor->write_reg(nor, nor->erase_opcode, buf, nor->addr_width);
343}
344
b199489d
HS
345/*
346 * Erase an address range on the nor chip. The address range may extend
347 * one or more erase sectors. Return an error is there is a problem erasing.
348 */
349static int spi_nor_erase(struct mtd_info *mtd, struct erase_info *instr)
350{
351 struct spi_nor *nor = mtd_to_spi_nor(mtd);
352 u32 addr, len;
353 uint32_t rem;
354 int ret;
355
356 dev_dbg(nor->dev, "at 0x%llx, len %lld\n", (long long)instr->addr,
357 (long long)instr->len);
358
359 div_u64_rem(instr->len, mtd->erasesize, &rem);
360 if (rem)
361 return -EINVAL;
362
363 addr = instr->addr;
364 len = instr->len;
365
366 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_ERASE);
367 if (ret)
368 return ret;
369
370 /* whole-chip erase? */
371 if (len == mtd->size) {
09b6a377
FS
372 unsigned long timeout;
373
05241aea
BN
374 write_enable(nor);
375
b199489d
HS
376 if (erase_chip(nor)) {
377 ret = -EIO;
378 goto erase_err;
379 }
380
09b6a377
FS
381 /*
382 * Scale the timeout linearly with the size of the flash, with
383 * a minimum calibrated to an old 2MB flash. We could try to
384 * pull these from CFI/SFDP, but these values should be good
385 * enough for now.
386 */
387 timeout = max(CHIP_ERASE_2MB_READY_WAIT_JIFFIES,
388 CHIP_ERASE_2MB_READY_WAIT_JIFFIES *
389 (unsigned long)(mtd->size / SZ_2M));
390 ret = spi_nor_wait_till_ready_with_timeout(nor, timeout);
dfa9c0cb
BN
391 if (ret)
392 goto erase_err;
393
b199489d 394 /* REVISIT in some cases we could speed up erasing large regions
b02e7f3e 395 * by using SPINOR_OP_SE instead of SPINOR_OP_BE_4K. We may have set up
b199489d
HS
396 * to use "small sector erase", but that's not always optimal.
397 */
398
399 /* "sector"-at-a-time erase */
400 } else {
401 while (len) {
05241aea
BN
402 write_enable(nor);
403
c67cbb83
BN
404 ret = spi_nor_erase_sector(nor, addr);
405 if (ret)
b199489d 406 goto erase_err;
b199489d
HS
407
408 addr += mtd->erasesize;
409 len -= mtd->erasesize;
dfa9c0cb
BN
410
411 ret = spi_nor_wait_till_ready(nor);
412 if (ret)
413 goto erase_err;
b199489d
HS
414 }
415 }
416
05241aea
BN
417 write_disable(nor);
418
d6af2694 419erase_err:
b199489d
HS
420 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_ERASE);
421
d6af2694 422 instr->state = ret ? MTD_ERASE_FAILED : MTD_ERASE_DONE;
b199489d
HS
423 mtd_erase_callback(instr);
424
425 return ret;
b199489d
HS
426}
427
62593cf4
BN
428static void stm_get_locked_range(struct spi_nor *nor, u8 sr, loff_t *ofs,
429 uint64_t *len)
430{
431 struct mtd_info *mtd = &nor->mtd;
432 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
433 int shift = ffs(mask) - 1;
434 int pow;
435
436 if (!(sr & mask)) {
437 /* No protection */
438 *ofs = 0;
439 *len = 0;
440 } else {
441 pow = ((sr & mask) ^ mask) >> shift;
442 *len = mtd->size >> pow;
3dd8012a
BN
443 if (nor->flags & SNOR_F_HAS_SR_TB && sr & SR_TB)
444 *ofs = 0;
445 else
446 *ofs = mtd->size - *len;
62593cf4
BN
447 }
448}
449
450/*
f8860802
BN
451 * Return 1 if the entire region is locked (if @locked is true) or unlocked (if
452 * @locked is false); 0 otherwise
62593cf4 453 */
f8860802
BN
454static int stm_check_lock_status_sr(struct spi_nor *nor, loff_t ofs, uint64_t len,
455 u8 sr, bool locked)
62593cf4
BN
456{
457 loff_t lock_offs;
458 uint64_t lock_len;
459
f8860802
BN
460 if (!len)
461 return 1;
462
62593cf4
BN
463 stm_get_locked_range(nor, sr, &lock_offs, &lock_len);
464
f8860802
BN
465 if (locked)
466 /* Requested range is a sub-range of locked range */
467 return (ofs + len <= lock_offs + lock_len) && (ofs >= lock_offs);
468 else
469 /* Requested range does not overlap with locked range */
470 return (ofs >= lock_offs + lock_len) || (ofs + len <= lock_offs);
471}
472
473static int stm_is_locked_sr(struct spi_nor *nor, loff_t ofs, uint64_t len,
474 u8 sr)
475{
476 return stm_check_lock_status_sr(nor, ofs, len, sr, true);
477}
478
479static int stm_is_unlocked_sr(struct spi_nor *nor, loff_t ofs, uint64_t len,
480 u8 sr)
481{
482 return stm_check_lock_status_sr(nor, ofs, len, sr, false);
62593cf4
BN
483}
484
485/*
486 * Lock a region of the flash. Compatible with ST Micro and similar flash.
3dd8012a 487 * Supports the block protection bits BP{0,1,2} in the status register
62593cf4 488 * (SR). Does not support these features found in newer SR bitfields:
62593cf4
BN
489 * - SEC: sector/block protect - only handle SEC=0 (block protect)
490 * - CMP: complement protect - only support CMP=0 (range is not complemented)
491 *
3dd8012a
BN
492 * Support for the following is provided conditionally for some flash:
493 * - TB: top/bottom protect
494 *
62593cf4
BN
495 * Sample table portion for 8MB flash (Winbond w25q64fw):
496 *
497 * SEC | TB | BP2 | BP1 | BP0 | Prot Length | Protected Portion
498 * --------------------------------------------------------------------------
499 * X | X | 0 | 0 | 0 | NONE | NONE
500 * 0 | 0 | 0 | 0 | 1 | 128 KB | Upper 1/64
501 * 0 | 0 | 0 | 1 | 0 | 256 KB | Upper 1/32
502 * 0 | 0 | 0 | 1 | 1 | 512 KB | Upper 1/16
503 * 0 | 0 | 1 | 0 | 0 | 1 MB | Upper 1/8
504 * 0 | 0 | 1 | 0 | 1 | 2 MB | Upper 1/4
505 * 0 | 0 | 1 | 1 | 0 | 4 MB | Upper 1/2
506 * X | X | 1 | 1 | 1 | 8 MB | ALL
3dd8012a
BN
507 * ------|-------|-------|-------|-------|---------------|-------------------
508 * 0 | 1 | 0 | 0 | 1 | 128 KB | Lower 1/64
509 * 0 | 1 | 0 | 1 | 0 | 256 KB | Lower 1/32
510 * 0 | 1 | 0 | 1 | 1 | 512 KB | Lower 1/16
511 * 0 | 1 | 1 | 0 | 0 | 1 MB | Lower 1/8
512 * 0 | 1 | 1 | 0 | 1 | 2 MB | Lower 1/4
513 * 0 | 1 | 1 | 1 | 0 | 4 MB | Lower 1/2
62593cf4
BN
514 *
515 * Returns negative on errors, 0 on success.
516 */
8cc7f33a 517static int stm_lock(struct spi_nor *nor, loff_t ofs, uint64_t len)
b199489d 518{
19763671 519 struct mtd_info *mtd = &nor->mtd;
f49289ce 520 int status_old, status_new;
62593cf4
BN
521 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
522 u8 shift = ffs(mask) - 1, pow, val;
f8860802 523 loff_t lock_len;
3dd8012a
BN
524 bool can_be_top = true, can_be_bottom = nor->flags & SNOR_F_HAS_SR_TB;
525 bool use_top;
32321e95 526 int ret;
b199489d 527
b199489d 528 status_old = read_sr(nor);
f49289ce
FE
529 if (status_old < 0)
530 return status_old;
b199489d 531
f8860802
BN
532 /* If nothing in our range is unlocked, we don't need to do anything */
533 if (stm_is_locked_sr(nor, ofs, len, status_old))
534 return 0;
535
3dd8012a
BN
536 /* If anything below us is unlocked, we can't use 'bottom' protection */
537 if (!stm_is_locked_sr(nor, 0, ofs, status_old))
538 can_be_bottom = false;
539
f8860802
BN
540 /* If anything above us is unlocked, we can't use 'top' protection */
541 if (!stm_is_locked_sr(nor, ofs + len, mtd->size - (ofs + len),
542 status_old))
3dd8012a
BN
543 can_be_top = false;
544
545 if (!can_be_bottom && !can_be_top)
f8860802
BN
546 return -EINVAL;
547
3dd8012a
BN
548 /* Prefer top, if both are valid */
549 use_top = can_be_top;
550
f8860802 551 /* lock_len: length of region that should end up locked */
3dd8012a
BN
552 if (use_top)
553 lock_len = mtd->size - ofs;
554 else
555 lock_len = ofs + len;
62593cf4
BN
556
557 /*
558 * Need smallest pow such that:
559 *
560 * 1 / (2^pow) <= (len / size)
561 *
562 * so (assuming power-of-2 size) we do:
563 *
564 * pow = ceil(log2(size / len)) = log2(size) - floor(log2(len))
565 */
f8860802 566 pow = ilog2(mtd->size) - ilog2(lock_len);
62593cf4
BN
567 val = mask - (pow << shift);
568 if (val & ~mask)
569 return -EINVAL;
570 /* Don't "lock" with no region! */
571 if (!(val & mask))
572 return -EINVAL;
573
3dd8012a 574 status_new = (status_old & ~mask & ~SR_TB) | val;
b199489d 575
47b8edbf
BN
576 /* Disallow further writes if WP pin is asserted */
577 status_new |= SR_SRWD;
578
3dd8012a
BN
579 if (!use_top)
580 status_new |= SR_TB;
581
4c0dba44
BN
582 /* Don't bother if they're the same */
583 if (status_new == status_old)
584 return 0;
585
b199489d 586 /* Only modify protection if it will not unlock other areas */
4c0dba44 587 if ((status_new & mask) < (status_old & mask))
62593cf4 588 return -EINVAL;
b199489d 589
62593cf4 590 write_enable(nor);
32321e95
EG
591 ret = write_sr(nor, status_new);
592 if (ret)
593 return ret;
594 return spi_nor_wait_till_ready(nor);
b199489d
HS
595}
596
62593cf4
BN
597/*
598 * Unlock a region of the flash. See stm_lock() for more info
599 *
600 * Returns negative on errors, 0 on success.
601 */
8cc7f33a 602static int stm_unlock(struct spi_nor *nor, loff_t ofs, uint64_t len)
b199489d 603{
19763671 604 struct mtd_info *mtd = &nor->mtd;
f49289ce 605 int status_old, status_new;
62593cf4
BN
606 u8 mask = SR_BP2 | SR_BP1 | SR_BP0;
607 u8 shift = ffs(mask) - 1, pow, val;
f8860802 608 loff_t lock_len;
3dd8012a
BN
609 bool can_be_top = true, can_be_bottom = nor->flags & SNOR_F_HAS_SR_TB;
610 bool use_top;
32321e95 611 int ret;
b199489d 612
b199489d 613 status_old = read_sr(nor);
f49289ce
FE
614 if (status_old < 0)
615 return status_old;
b199489d 616
f8860802
BN
617 /* If nothing in our range is locked, we don't need to do anything */
618 if (stm_is_unlocked_sr(nor, ofs, len, status_old))
619 return 0;
620
621 /* If anything below us is locked, we can't use 'top' protection */
622 if (!stm_is_unlocked_sr(nor, 0, ofs, status_old))
3dd8012a
BN
623 can_be_top = false;
624
625 /* If anything above us is locked, we can't use 'bottom' protection */
626 if (!stm_is_unlocked_sr(nor, ofs + len, mtd->size - (ofs + len),
627 status_old))
628 can_be_bottom = false;
629
630 if (!can_be_bottom && !can_be_top)
62593cf4 631 return -EINVAL;
b199489d 632
3dd8012a
BN
633 /* Prefer top, if both are valid */
634 use_top = can_be_top;
635
f8860802 636 /* lock_len: length of region that should remain locked */
3dd8012a
BN
637 if (use_top)
638 lock_len = mtd->size - (ofs + len);
639 else
640 lock_len = ofs;
f8860802 641
62593cf4
BN
642 /*
643 * Need largest pow such that:
644 *
645 * 1 / (2^pow) >= (len / size)
646 *
647 * so (assuming power-of-2 size) we do:
648 *
649 * pow = floor(log2(size / len)) = log2(size) - ceil(log2(len))
650 */
f8860802
BN
651 pow = ilog2(mtd->size) - order_base_2(lock_len);
652 if (lock_len == 0) {
62593cf4
BN
653 val = 0; /* fully unlocked */
654 } else {
655 val = mask - (pow << shift);
656 /* Some power-of-two sizes are not supported */
657 if (val & ~mask)
658 return -EINVAL;
b199489d
HS
659 }
660
3dd8012a 661 status_new = (status_old & ~mask & ~SR_TB) | val;
62593cf4 662
47b8edbf 663 /* Don't protect status register if we're fully unlocked */
06586204 664 if (lock_len == 0)
47b8edbf
BN
665 status_new &= ~SR_SRWD;
666
3dd8012a
BN
667 if (!use_top)
668 status_new |= SR_TB;
669
4c0dba44
BN
670 /* Don't bother if they're the same */
671 if (status_new == status_old)
672 return 0;
673
62593cf4 674 /* Only modify protection if it will not lock other areas */
4c0dba44 675 if ((status_new & mask) > (status_old & mask))
62593cf4
BN
676 return -EINVAL;
677
678 write_enable(nor);
32321e95
EG
679 ret = write_sr(nor, status_new);
680 if (ret)
681 return ret;
682 return spi_nor_wait_till_ready(nor);
8cc7f33a
BN
683}
684
5bf0e69b
BN
685/*
686 * Check if a region of the flash is (completely) locked. See stm_lock() for
687 * more info.
688 *
689 * Returns 1 if entire region is locked, 0 if any portion is unlocked, and
690 * negative on errors.
691 */
692static int stm_is_locked(struct spi_nor *nor, loff_t ofs, uint64_t len)
693{
694 int status;
695
696 status = read_sr(nor);
697 if (status < 0)
698 return status;
699
700 return stm_is_locked_sr(nor, ofs, len, status);
701}
702
8cc7f33a
BN
703static int spi_nor_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
704{
705 struct spi_nor *nor = mtd_to_spi_nor(mtd);
706 int ret;
707
708 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_LOCK);
709 if (ret)
710 return ret;
711
712 ret = nor->flash_lock(nor, ofs, len);
713
b199489d
HS
714 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_UNLOCK);
715 return ret;
716}
717
8cc7f33a
BN
718static int spi_nor_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
719{
720 struct spi_nor *nor = mtd_to_spi_nor(mtd);
721 int ret;
722
723 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_UNLOCK);
724 if (ret)
725 return ret;
726
727 ret = nor->flash_unlock(nor, ofs, len);
728
729 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_LOCK);
730 return ret;
731}
732
5bf0e69b
BN
733static int spi_nor_is_locked(struct mtd_info *mtd, loff_t ofs, uint64_t len)
734{
735 struct spi_nor *nor = mtd_to_spi_nor(mtd);
736 int ret;
737
738 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_UNLOCK);
739 if (ret)
740 return ret;
741
742 ret = nor->flash_is_locked(nor, ofs, len);
743
744 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_LOCK);
745 return ret;
746}
747
09ffafb6 748/* Used when the "_ext_id" is two bytes at most */
b199489d 749#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
09ffafb6
HS
750 .id = { \
751 ((_jedec_id) >> 16) & 0xff, \
752 ((_jedec_id) >> 8) & 0xff, \
753 (_jedec_id) & 0xff, \
754 ((_ext_id) >> 8) & 0xff, \
755 (_ext_id) & 0xff, \
756 }, \
757 .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \
b199489d
HS
758 .sector_size = (_sector_size), \
759 .n_sectors = (_n_sectors), \
760 .page_size = 256, \
06bb6f5a 761 .flags = (_flags),
b199489d 762
6d7604e5 763#define INFO6(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
6d7604e5
HS
764 .id = { \
765 ((_jedec_id) >> 16) & 0xff, \
766 ((_jedec_id) >> 8) & 0xff, \
767 (_jedec_id) & 0xff, \
768 ((_ext_id) >> 16) & 0xff, \
769 ((_ext_id) >> 8) & 0xff, \
770 (_ext_id) & 0xff, \
771 }, \
772 .id_len = 6, \
773 .sector_size = (_sector_size), \
774 .n_sectors = (_n_sectors), \
775 .page_size = 256, \
06bb6f5a 776 .flags = (_flags),
6d7604e5 777
b199489d 778#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
b199489d
HS
779 .sector_size = (_sector_size), \
780 .n_sectors = (_n_sectors), \
781 .page_size = (_page_size), \
782 .addr_width = (_addr_width), \
06bb6f5a 783 .flags = (_flags),
b199489d
HS
784
785/* NOTE: double check command sets and memory organization when you add
786 * more nor chips. This current list focusses on newer chips, which
787 * have been converging on command sets which including JEDEC ID.
c19900ed
RM
788 *
789 * All newly added entries should describe *hardware* and should use SECT_4K
790 * (or SECT_4K_PMC) if hardware supports erasing 4 KiB sectors. For usage
791 * scenarios excluding small sectors there is config option that can be
792 * disabled: CONFIG_MTD_SPI_NOR_USE_4K_SECTORS.
793 * For historical (and compatibility) reasons (before we got above config) some
794 * old entries may be missing 4K flag.
b199489d 795 */
06bb6f5a 796static const struct flash_info spi_nor_ids[] = {
b199489d
HS
797 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
798 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
799 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
800
801 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
802 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
803 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
804
805 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
806 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
807 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
808 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
809
810 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
811
812 /* EON -- en25xxx */
813 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
814 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
815 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
816 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
817 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
a41595b3 818 { "en25qh128", INFO(0x1c7018, 0, 64 * 1024, 256, 0) },
b199489d 819 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
c19900ed 820 { "en25s64", INFO(0x1c3817, 0, 64 * 1024, 128, SECT_4K) },
b199489d
HS
821
822 /* ESMT */
823 { "f25l32pa", INFO(0x8c2016, 0, 64 * 1024, 64, SECT_4K) },
824
825 /* Everspin */
826 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
827 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
828
ce56ce7d
RL
829 /* Fujitsu */
830 { "mb85rs1mt", INFO(0x047f27, 0, 128 * 1024, 1, SPI_NOR_NO_ERASE) },
831
b199489d 832 /* GigaDevice */
595f0e10
BN
833 {
834 "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64,
835 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
836 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
837 },
838 {
839 "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128,
840 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
841 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
842 },
843 {
844 "gd25lq64c", INFO(0xc86017, 0, 64 * 1024, 128,
845 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
846 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
847 },
848 {
849 "gd25q128", INFO(0xc84018, 0, 64 * 1024, 256,
850 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
851 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
852 },
b199489d
HS
853
854 /* Intel/Numonyx -- xxxs33b */
855 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
856 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
857 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
858
b79c332f
GJ
859 /* ISSI */
860 { "is25cd512", INFO(0x7f9d20, 0, 32 * 1024, 2, SECT_4K) },
861
b199489d 862 /* Macronix */
660b5b07 863 { "mx25l512e", INFO(0xc22010, 0, 64 * 1024, 1, SECT_4K) },
b199489d
HS
864 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
865 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
866 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
867 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
0501f2e5 868 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, SECT_4K) },
b199489d 869 { "mx25l3255e", INFO(0xc29e16, 0, 64 * 1024, 64, SECT_4K) },
0501f2e5 870 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, SECT_4K) },
81a1209c 871 { "mx25u6435f", INFO(0xc22537, 0, 64 * 1024, 128, SECT_4K) },
b199489d
HS
872 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
873 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
874 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
355445b8 875 { "mx25u25635f", INFO(0xc22539, 0, 64 * 1024, 512, SECT_4K) },
b199489d
HS
876 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
877 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_QUAD_READ) },
878 { "mx66l1g55g", INFO(0xc2261b, 0, 64 * 1024, 2048, SPI_NOR_QUAD_READ) },
879
880 /* Micron */
548cd3ab 881 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) },
f9bcb6dc 882 { "n25q032a", INFO(0x20bb16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) },
0db7fae2 883 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) },
2a06c7b1 884 { "n25q064a", INFO(0x20bb17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) },
4607777c
EG
885 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) },
886 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) },
548cd3ab
BH
887 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ) },
888 { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
889 { "n25q512ax3", INFO(0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
890 { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
cebc1fd0 891 { "n25q00a", INFO(0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
b199489d
HS
892
893 /* PMC */
894 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
895 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
896 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
897
898 /* Spansion -- single (large) sector size only, at least
899 * for the chips listed here (without boot sectors).
900 */
9ab86995 901 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
0f12a27b 902 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
b199489d
HS
903 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
904 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
905 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
906 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
907 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
908 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
c19900ed 909 { "s25fl128s", INFO6(0x012018, 0x4d0180, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) },
c1752086
JG
910 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
911 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
b199489d
HS
912 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
913 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
914 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
915 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
916 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
7c748f57 917 { "s25fl004k", INFO(0xef4013, 0, 64 * 1024, 8, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
adf508c3
JE
918 { "s25fl008k", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
919 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
b199489d 920 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
c0826679 921 { "s25fl116k", INFO(0x014015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
c19900ed 922 { "s25fl132k", INFO(0x014016, 0, 64 * 1024, 64, SECT_4K) },
413780d7 923 { "s25fl164k", INFO(0x014017, 0, 64 * 1024, 128, SECT_4K) },
aada20cd 924 { "s25fl204k", INFO(0x014013, 0, 64 * 1024, 8, SECT_4K | SPI_NOR_DUAL_READ) },
b199489d
HS
925
926 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
927 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
928 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
929 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
930 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
931 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
932 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
933 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
934 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
a1d97ef9 935 { "sst25wf020a", INFO(0x621612, 0, 64 * 1024, 4, SECT_4K) },
c887be71 936 { "sst25wf040b", INFO(0x621613, 0, 64 * 1024, 8, SECT_4K) },
b199489d 937 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
f02985b7 938 { "sst25wf080", INFO(0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
b199489d
HS
939
940 /* ST Microelectronics -- newer production may have feature updates */
941 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
942 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
943 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
944 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
945 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
946 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
947 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
948 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
949 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
b199489d
HS
950
951 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
952 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
953 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
954 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
955 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
956 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
957 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
958 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
959 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
960
961 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
962 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
963 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
964
965 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
966 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
967 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
968
969 { "m25px16", INFO(0x207115, 0, 64 * 1024, 32, SECT_4K) },
970 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
971 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
972 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
973 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
f2fabe16 974 { "m25px80", INFO(0x207114, 0, 64 * 1024, 16, 0) },
b199489d
HS
975
976 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
40d19ab6 977 { "w25x05", INFO(0xef3010, 0, 64 * 1024, 1, SECT_4K) },
b199489d
HS
978 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
979 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
980 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
981 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
982 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
983 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
984 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
9648388f
BN
985 {
986 "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64,
987 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
988 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
989 },
b199489d
HS
990 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
991 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
9648388f
BN
992 {
993 "w25q64dw", INFO(0xef6017, 0, 64 * 1024, 128,
994 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
995 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
996 },
997 {
998 "w25q128fw", INFO(0xef6018, 0, 64 * 1024, 256,
999 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1000 SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
1001 },
b199489d
HS
1002 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
1003 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
1004 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
1005 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
1006
1007 /* Catalyst / On Semiconductor -- non-JEDEC */
1008 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
1009 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
1010 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
1011 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
1012 { "cat25128", CAT25_INFO(2048, 8, 64, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
1013 { },
1014};
1015
06bb6f5a 1016static const struct flash_info *spi_nor_read_id(struct spi_nor *nor)
b199489d
HS
1017{
1018 int tmp;
09ffafb6 1019 u8 id[SPI_NOR_MAX_ID_LEN];
06bb6f5a 1020 const struct flash_info *info;
b199489d 1021
09ffafb6 1022 tmp = nor->read_reg(nor, SPINOR_OP_RDID, id, SPI_NOR_MAX_ID_LEN);
b199489d 1023 if (tmp < 0) {
20625dfe 1024 dev_dbg(nor->dev, "error %d reading JEDEC ID\n", tmp);
b199489d
HS
1025 return ERR_PTR(tmp);
1026 }
b199489d
HS
1027
1028 for (tmp = 0; tmp < ARRAY_SIZE(spi_nor_ids) - 1; tmp++) {
06bb6f5a 1029 info = &spi_nor_ids[tmp];
09ffafb6
HS
1030 if (info->id_len) {
1031 if (!memcmp(info->id, id, info->id_len))
b199489d
HS
1032 return &spi_nor_ids[tmp];
1033 }
1034 }
9b9f1033 1035 dev_err(nor->dev, "unrecognized JEDEC id bytes: %02x, %02x, %02x\n",
09ffafb6 1036 id[0], id[1], id[2]);
b199489d
HS
1037 return ERR_PTR(-ENODEV);
1038}
1039
b199489d
HS
1040static int spi_nor_read(struct mtd_info *mtd, loff_t from, size_t len,
1041 size_t *retlen, u_char *buf)
1042{
1043 struct spi_nor *nor = mtd_to_spi_nor(mtd);
1044 int ret;
1045
1046 dev_dbg(nor->dev, "from 0x%08x, len %zd\n", (u32)from, len);
1047
1048 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_READ);
1049 if (ret)
1050 return ret;
1051
26f9bcad
MS
1052 while (len) {
1053 ret = nor->read(nor, from, len, buf);
1054 if (ret == 0) {
1055 /* We shouldn't see 0-length reads */
1056 ret = -EIO;
1057 goto read_err;
1058 }
1059 if (ret < 0)
1060 goto read_err;
b199489d 1061
26f9bcad
MS
1062 WARN_ON(ret > len);
1063 *retlen += ret;
1064 buf += ret;
1065 from += ret;
1066 len -= ret;
1067 }
1068 ret = 0;
59451e12 1069
26f9bcad
MS
1070read_err:
1071 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_READ);
1072 return ret;
b199489d
HS
1073}
1074
1075static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
1076 size_t *retlen, const u_char *buf)
1077{
1078 struct spi_nor *nor = mtd_to_spi_nor(mtd);
1079 size_t actual;
1080 int ret;
1081
1082 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
1083
1084 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
1085 if (ret)
1086 return ret;
1087
b199489d
HS
1088 write_enable(nor);
1089
1090 nor->sst_write_second = false;
1091
1092 actual = to % 2;
1093 /* Start write from odd address. */
1094 if (actual) {
b02e7f3e 1095 nor->program_opcode = SPINOR_OP_BP;
b199489d
HS
1096
1097 /* write one byte. */
2dd087b1 1098 ret = nor->write(nor, to, 1, buf);
0bad7b93
MS
1099 if (ret < 0)
1100 goto sst_write_err;
1101 WARN(ret != 1, "While writing 1 byte written %i bytes\n",
1102 (int)ret);
b94ed087 1103 ret = spi_nor_wait_till_ready(nor);
b199489d 1104 if (ret)
0bad7b93 1105 goto sst_write_err;
b199489d
HS
1106 }
1107 to += actual;
1108
1109 /* Write out most of the data here. */
1110 for (; actual < len - 1; actual += 2) {
b02e7f3e 1111 nor->program_opcode = SPINOR_OP_AAI_WP;
b199489d
HS
1112
1113 /* write two bytes. */
2dd087b1 1114 ret = nor->write(nor, to, 2, buf + actual);
0bad7b93
MS
1115 if (ret < 0)
1116 goto sst_write_err;
1117 WARN(ret != 2, "While writing 2 bytes written %i bytes\n",
1118 (int)ret);
b94ed087 1119 ret = spi_nor_wait_till_ready(nor);
b199489d 1120 if (ret)
0bad7b93 1121 goto sst_write_err;
b199489d
HS
1122 to += 2;
1123 nor->sst_write_second = true;
1124 }
1125 nor->sst_write_second = false;
1126
1127 write_disable(nor);
b94ed087 1128 ret = spi_nor_wait_till_ready(nor);
b199489d 1129 if (ret)
0bad7b93 1130 goto sst_write_err;
b199489d
HS
1131
1132 /* Write out trailing byte if it exists. */
1133 if (actual != len) {
1134 write_enable(nor);
1135
b02e7f3e 1136 nor->program_opcode = SPINOR_OP_BP;
2dd087b1 1137 ret = nor->write(nor, to, 1, buf + actual);
0bad7b93
MS
1138 if (ret < 0)
1139 goto sst_write_err;
1140 WARN(ret != 1, "While writing 1 byte written %i bytes\n",
1141 (int)ret);
b94ed087 1142 ret = spi_nor_wait_till_ready(nor);
b199489d 1143 if (ret)
0bad7b93 1144 goto sst_write_err;
b199489d 1145 write_disable(nor);
2dd087b1 1146 actual += 1;
b199489d 1147 }
0bad7b93 1148sst_write_err:
2dd087b1 1149 *retlen += actual;
b199489d
HS
1150 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
1151 return ret;
1152}
1153
1154/*
1155 * Write an address range to the nor chip. Data must be written in
1156 * FLASH_PAGESIZE chunks. The address range may be any size provided
1157 * it is within the physical boundaries.
1158 */
1159static int spi_nor_write(struct mtd_info *mtd, loff_t to, size_t len,
1160 size_t *retlen, const u_char *buf)
1161{
1162 struct spi_nor *nor = mtd_to_spi_nor(mtd);
e5d05cbd
MS
1163 size_t page_offset, page_remain, i;
1164 ssize_t ret;
b199489d
HS
1165
1166 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
1167
1168 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
1169 if (ret)
1170 return ret;
1171
e5d05cbd
MS
1172 for (i = 0; i < len; ) {
1173 ssize_t written;
b199489d 1174
e5d05cbd
MS
1175 page_offset = (to + i) & (nor->page_size - 1);
1176 WARN_ONCE(page_offset,
1177 "Writing at offset %zu into a NOR page. Writing partial pages may decrease reliability and increase wear of NOR flash.",
1178 page_offset);
b199489d 1179 /* the size of data remaining on the first page */
e5d05cbd
MS
1180 page_remain = min_t(size_t,
1181 nor->page_size - page_offset, len - i);
1182
1183 write_enable(nor);
1184 ret = nor->write(nor, to + i, page_remain, buf + i);
0bad7b93
MS
1185 if (ret < 0)
1186 goto write_err;
e5d05cbd 1187 written = ret;
1d61dcb3 1188
e5d05cbd
MS
1189 ret = spi_nor_wait_till_ready(nor);
1190 if (ret)
1191 goto write_err;
1192 *retlen += written;
1193 i += written;
1194 if (written != page_remain) {
1195 dev_err(nor->dev,
1196 "While writing %zu bytes written %zd bytes\n",
1197 page_remain, written);
1198 ret = -EIO;
1199 goto write_err;
b199489d
HS
1200 }
1201 }
1202
1203write_err:
1204 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
1d61dcb3 1205 return ret;
b199489d
HS
1206}
1207
1208static int macronix_quad_enable(struct spi_nor *nor)
1209{
1210 int ret, val;
1211
1212 val = read_sr(nor);
f49289ce
FE
1213 if (val < 0)
1214 return val;
b199489d
HS
1215 write_enable(nor);
1216
fd725234 1217 write_sr(nor, val | SR_QUAD_EN_MX);
b199489d 1218
b94ed087 1219 if (spi_nor_wait_till_ready(nor))
b199489d
HS
1220 return 1;
1221
1222 ret = read_sr(nor);
1223 if (!(ret > 0 && (ret & SR_QUAD_EN_MX))) {
1224 dev_err(nor->dev, "Macronix Quad bit not set\n");
1225 return -EINVAL;
1226 }
1227
1228 return 0;
1229}
1230
1231/*
1232 * Write status Register and configuration register with 2 bytes
1233 * The first byte will be written to the status register, while the
1234 * second byte will be written to the configuration register.
1235 * Return negative if error occured.
1236 */
1237static int write_sr_cr(struct spi_nor *nor, u16 val)
1238{
1239 nor->cmd_buf[0] = val & 0xff;
1240 nor->cmd_buf[1] = (val >> 8);
1241
f9f3ce83 1242 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 2);
b199489d
HS
1243}
1244
1245static int spansion_quad_enable(struct spi_nor *nor)
1246{
1247 int ret;
1248 int quad_en = CR_QUAD_EN_SPAN << 8;
1249
1250 write_enable(nor);
1251
1252 ret = write_sr_cr(nor, quad_en);
1253 if (ret < 0) {
1254 dev_err(nor->dev,
1255 "error while writing configuration register\n");
1256 return -EINVAL;
1257 }
1258
1259 /* read back and check it */
1260 ret = read_cr(nor);
1261 if (!(ret > 0 && (ret & CR_QUAD_EN_SPAN))) {
1262 dev_err(nor->dev, "Spansion Quad bit not set\n");
1263 return -EINVAL;
1264 }
1265
1266 return 0;
1267}
1268
06bb6f5a 1269static int set_quad_mode(struct spi_nor *nor, const struct flash_info *info)
b199489d
HS
1270{
1271 int status;
1272
d928a259 1273 switch (JEDEC_MFR(info)) {
f0d2448e 1274 case SNOR_MFR_MACRONIX:
b199489d
HS
1275 status = macronix_quad_enable(nor);
1276 if (status) {
1277 dev_err(nor->dev, "Macronix quad-read not enabled\n");
1278 return -EINVAL;
1279 }
1280 return status;
f0d2448e 1281 case SNOR_MFR_MICRON:
3b5394a3 1282 return 0;
b199489d
HS
1283 default:
1284 status = spansion_quad_enable(nor);
1285 if (status) {
1286 dev_err(nor->dev, "Spansion quad-read not enabled\n");
1287 return -EINVAL;
1288 }
1289 return status;
1290 }
1291}
1292
1293static int spi_nor_check(struct spi_nor *nor)
1294{
1295 if (!nor->dev || !nor->read || !nor->write ||
c67cbb83 1296 !nor->read_reg || !nor->write_reg) {
b199489d
HS
1297 pr_err("spi-nor: please fill all the necessary fields!\n");
1298 return -EINVAL;
1299 }
1300
b199489d
HS
1301 return 0;
1302}
1303
70f3ce05 1304int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
b199489d 1305{
06bb6f5a 1306 const struct flash_info *info = NULL;
b199489d 1307 struct device *dev = nor->dev;
19763671 1308 struct mtd_info *mtd = &nor->mtd;
9c7d7875 1309 struct device_node *np = spi_nor_get_flash_node(nor);
b199489d
HS
1310 int ret;
1311 int i;
1312
1313 ret = spi_nor_check(nor);
1314 if (ret)
1315 return ret;
1316
43163022 1317 if (name)
06bb6f5a 1318 info = spi_nor_match_id(name);
43163022 1319 /* Try to auto-detect if chip name wasn't specified or not found */
06bb6f5a
RM
1320 if (!info)
1321 info = spi_nor_read_id(nor);
1322 if (IS_ERR_OR_NULL(info))
70f3ce05
BH
1323 return -ENOENT;
1324
58c81957
RM
1325 /*
1326 * If caller has specified name of flash model that can normally be
1327 * detected using JEDEC, let's verify it.
1328 */
1329 if (name && info->id_len) {
06bb6f5a 1330 const struct flash_info *jinfo;
b199489d 1331
06bb6f5a
RM
1332 jinfo = spi_nor_read_id(nor);
1333 if (IS_ERR(jinfo)) {
1334 return PTR_ERR(jinfo);
1335 } else if (jinfo != info) {
b199489d
HS
1336 /*
1337 * JEDEC knows better, so overwrite platform ID. We
1338 * can't trust partitions any longer, but we'll let
1339 * mtd apply them anyway, since some partitions may be
1340 * marked read-only, and we don't want to lose that
1341 * information, even if it's not 100% accurate.
1342 */
1343 dev_warn(dev, "found %s, expected %s\n",
06bb6f5a
RM
1344 jinfo->name, info->name);
1345 info = jinfo;
b199489d
HS
1346 }
1347 }
1348
1349 mutex_init(&nor->lock);
1350
1351 /*
c6fc2171
BN
1352 * Atmel, SST, Intel/Numonyx, and others serial NOR tend to power up
1353 * with the software protection bits set
b199489d
HS
1354 */
1355
f0d2448e
BN
1356 if (JEDEC_MFR(info) == SNOR_MFR_ATMEL ||
1357 JEDEC_MFR(info) == SNOR_MFR_INTEL ||
76a4707d
BN
1358 JEDEC_MFR(info) == SNOR_MFR_SST ||
1359 info->flags & SPI_NOR_HAS_LOCK) {
b199489d
HS
1360 write_enable(nor);
1361 write_sr(nor, 0);
edf891ef 1362 spi_nor_wait_till_ready(nor);
b199489d
HS
1363 }
1364
32f1b7c8 1365 if (!mtd->name)
b199489d 1366 mtd->name = dev_name(dev);
c9ec3900 1367 mtd->priv = nor;
b199489d
HS
1368 mtd->type = MTD_NORFLASH;
1369 mtd->writesize = 1;
1370 mtd->flags = MTD_CAP_NORFLASH;
1371 mtd->size = info->sector_size * info->n_sectors;
1372 mtd->_erase = spi_nor_erase;
1373 mtd->_read = spi_nor_read;
1374
357ca38d 1375 /* NOR protection support for STmicro/Micron chips and similar */
76a4707d
BN
1376 if (JEDEC_MFR(info) == SNOR_MFR_MICRON ||
1377 info->flags & SPI_NOR_HAS_LOCK) {
8cc7f33a
BN
1378 nor->flash_lock = stm_lock;
1379 nor->flash_unlock = stm_unlock;
5bf0e69b 1380 nor->flash_is_locked = stm_is_locked;
8cc7f33a
BN
1381 }
1382
5bf0e69b 1383 if (nor->flash_lock && nor->flash_unlock && nor->flash_is_locked) {
b199489d
HS
1384 mtd->_lock = spi_nor_lock;
1385 mtd->_unlock = spi_nor_unlock;
5bf0e69b 1386 mtd->_is_locked = spi_nor_is_locked;
b199489d
HS
1387 }
1388
1389 /* sst nor chips use AAI word program */
1390 if (info->flags & SST_WRITE)
1391 mtd->_write = sst_write;
1392 else
1393 mtd->_write = spi_nor_write;
1394
51983b7d
BN
1395 if (info->flags & USE_FSR)
1396 nor->flags |= SNOR_F_USE_FSR;
3dd8012a
BN
1397 if (info->flags & SPI_NOR_HAS_TB)
1398 nor->flags |= SNOR_F_HAS_SR_TB;
c14dedde 1399
57cf26c1 1400#ifdef CONFIG_MTD_SPI_NOR_USE_4K_SECTORS
b199489d
HS
1401 /* prefer "small sector" erase if possible */
1402 if (info->flags & SECT_4K) {
b02e7f3e 1403 nor->erase_opcode = SPINOR_OP_BE_4K;
b199489d
HS
1404 mtd->erasesize = 4096;
1405 } else if (info->flags & SECT_4K_PMC) {
b02e7f3e 1406 nor->erase_opcode = SPINOR_OP_BE_4K_PMC;
b199489d 1407 mtd->erasesize = 4096;
57cf26c1
RM
1408 } else
1409#endif
1410 {
b02e7f3e 1411 nor->erase_opcode = SPINOR_OP_SE;
b199489d
HS
1412 mtd->erasesize = info->sector_size;
1413 }
1414
1415 if (info->flags & SPI_NOR_NO_ERASE)
1416 mtd->flags |= MTD_NO_ERASE;
1417
1418 mtd->dev.parent = dev;
1419 nor->page_size = info->page_size;
1420 mtd->writebufsize = nor->page_size;
1421
1422 if (np) {
1423 /* If we were instantiated by DT, use it */
1424 if (of_property_read_bool(np, "m25p,fast-read"))
1425 nor->flash_read = SPI_NOR_FAST;
1426 else
1427 nor->flash_read = SPI_NOR_NORMAL;
1428 } else {
1429 /* If we weren't instantiated by DT, default to fast-read */
1430 nor->flash_read = SPI_NOR_FAST;
1431 }
1432
1433 /* Some devices cannot do fast-read, no matter what DT tells us */
1434 if (info->flags & SPI_NOR_NO_FR)
1435 nor->flash_read = SPI_NOR_NORMAL;
1436
1437 /* Quad/Dual-read mode takes precedence over fast/normal */
1438 if (mode == SPI_NOR_QUAD && info->flags & SPI_NOR_QUAD_READ) {
d928a259 1439 ret = set_quad_mode(nor, info);
b199489d
HS
1440 if (ret) {
1441 dev_err(dev, "quad mode not supported\n");
1442 return ret;
1443 }
1444 nor->flash_read = SPI_NOR_QUAD;
1445 } else if (mode == SPI_NOR_DUAL && info->flags & SPI_NOR_DUAL_READ) {
1446 nor->flash_read = SPI_NOR_DUAL;
1447 }
1448
1449 /* Default commands */
1450 switch (nor->flash_read) {
1451 case SPI_NOR_QUAD:
58b89a1f 1452 nor->read_opcode = SPINOR_OP_READ_1_1_4;
b199489d
HS
1453 break;
1454 case SPI_NOR_DUAL:
58b89a1f 1455 nor->read_opcode = SPINOR_OP_READ_1_1_2;
b199489d
HS
1456 break;
1457 case SPI_NOR_FAST:
58b89a1f 1458 nor->read_opcode = SPINOR_OP_READ_FAST;
b199489d
HS
1459 break;
1460 case SPI_NOR_NORMAL:
58b89a1f 1461 nor->read_opcode = SPINOR_OP_READ;
b199489d
HS
1462 break;
1463 default:
1464 dev_err(dev, "No Read opcode defined\n");
1465 return -EINVAL;
1466 }
1467
b02e7f3e 1468 nor->program_opcode = SPINOR_OP_PP;
b199489d
HS
1469
1470 if (info->addr_width)
1471 nor->addr_width = info->addr_width;
1472 else if (mtd->size > 0x1000000) {
1473 /* enable 4-byte addressing if the device exceeds 16MiB */
1474 nor->addr_width = 4;
f0d2448e 1475 if (JEDEC_MFR(info) == SNOR_MFR_SPANSION) {
b199489d
HS
1476 /* Dedicated 4-byte command set */
1477 switch (nor->flash_read) {
1478 case SPI_NOR_QUAD:
58b89a1f 1479 nor->read_opcode = SPINOR_OP_READ4_1_1_4;
b199489d
HS
1480 break;
1481 case SPI_NOR_DUAL:
58b89a1f 1482 nor->read_opcode = SPINOR_OP_READ4_1_1_2;
b199489d
HS
1483 break;
1484 case SPI_NOR_FAST:
58b89a1f 1485 nor->read_opcode = SPINOR_OP_READ4_FAST;
b199489d
HS
1486 break;
1487 case SPI_NOR_NORMAL:
58b89a1f 1488 nor->read_opcode = SPINOR_OP_READ4;
b199489d
HS
1489 break;
1490 }
b02e7f3e 1491 nor->program_opcode = SPINOR_OP_PP_4B;
b199489d 1492 /* No small sector erase for 4-byte command set */
b02e7f3e 1493 nor->erase_opcode = SPINOR_OP_SE_4B;
b199489d
HS
1494 mtd->erasesize = info->sector_size;
1495 } else
d928a259 1496 set_4byte(nor, info, 1);
b199489d
HS
1497 } else {
1498 nor->addr_width = 3;
1499 }
1500
c67cbb83
BN
1501 if (nor->addr_width > SPI_NOR_MAX_ADDR_WIDTH) {
1502 dev_err(dev, "address width is too large: %u\n",
1503 nor->addr_width);
1504 return -EINVAL;
1505 }
1506
b199489d
HS
1507 nor->read_dummy = spi_nor_read_dummy_cycles(nor);
1508
06bb6f5a 1509 dev_info(dev, "%s (%lld Kbytes)\n", info->name,
b199489d
HS
1510 (long long)mtd->size >> 10);
1511
1512 dev_dbg(dev,
1513 "mtd .name = %s, .size = 0x%llx (%lldMiB), "
1514 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
1515 mtd->name, (long long)mtd->size, (long long)(mtd->size >> 20),
1516 mtd->erasesize, mtd->erasesize / 1024, mtd->numeraseregions);
1517
1518 if (mtd->numeraseregions)
1519 for (i = 0; i < mtd->numeraseregions; i++)
1520 dev_dbg(dev,
1521 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
1522 ".erasesize = 0x%.8x (%uKiB), "
1523 ".numblocks = %d }\n",
1524 i, (long long)mtd->eraseregions[i].offset,
1525 mtd->eraseregions[i].erasesize,
1526 mtd->eraseregions[i].erasesize / 1024,
1527 mtd->eraseregions[i].numblocks);
1528 return 0;
1529}
b61834b0 1530EXPORT_SYMBOL_GPL(spi_nor_scan);
b199489d 1531
06bb6f5a 1532static const struct flash_info *spi_nor_match_id(const char *name)
0d8c11c0 1533{
06bb6f5a 1534 const struct flash_info *id = spi_nor_ids;
0d8c11c0 1535
2ff46e6f 1536 while (id->name) {
0d8c11c0
HS
1537 if (!strcmp(name, id->name))
1538 return id;
1539 id++;
1540 }
1541 return NULL;
1542}
1543
b199489d
HS
1544MODULE_LICENSE("GPL");
1545MODULE_AUTHOR("Huang Shijie <shijie8@gmail.com>");
1546MODULE_AUTHOR("Mike Lavender");
1547MODULE_DESCRIPTION("framework for SPI NOR");