]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/bnx2x/bnx2x_hsi.h
bnx2x: DCB rework
[mirror_ubuntu-bionic-kernel.git] / drivers / net / bnx2x / bnx2x_hsi.h
CommitLineData
a2fbb9ea
ET
1/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
5de92408 3 * Copyright (c) 2007-2011 Broadcom Corporation
a2fbb9ea
ET
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
523224a3
DK
9#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
a2fbb9ea 13
619c5cb6 14#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
2ba45142 15
e2513065
MC
16struct license_key {
17 u32 reserved[6];
18
2ba45142
VZ
19 u32 max_iscsi_conn;
20#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
21#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
22#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
23#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
e2513065 24
2ba45142 25 u32 reserved_a;
e2513065 26
2ba45142
VZ
27 u32 max_fcoe_conn;
28#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
29#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
30#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
31#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
32
33 u32 reserved_b[4];
34};
a2fbb9ea 35
619c5cb6
VZ
36
37#define PORT_0 0
38#define PORT_1 1
39#define PORT_MAX 2
a2fbb9ea
ET
40
41/****************************************************************************
619c5cb6 42 * Shared HW configuration *
a2fbb9ea 43 ****************************************************************************/
619c5cb6
VZ
44#define PIN_CFG_NA 0x00000000
45#define PIN_CFG_GPIO0_P0 0x00000001
46#define PIN_CFG_GPIO1_P0 0x00000002
47#define PIN_CFG_GPIO2_P0 0x00000003
48#define PIN_CFG_GPIO3_P0 0x00000004
49#define PIN_CFG_GPIO0_P1 0x00000005
50#define PIN_CFG_GPIO1_P1 0x00000006
51#define PIN_CFG_GPIO2_P1 0x00000007
52#define PIN_CFG_GPIO3_P1 0x00000008
53#define PIN_CFG_EPIO0 0x00000009
54#define PIN_CFG_EPIO1 0x0000000a
55#define PIN_CFG_EPIO2 0x0000000b
56#define PIN_CFG_EPIO3 0x0000000c
57#define PIN_CFG_EPIO4 0x0000000d
58#define PIN_CFG_EPIO5 0x0000000e
59#define PIN_CFG_EPIO6 0x0000000f
60#define PIN_CFG_EPIO7 0x00000010
61#define PIN_CFG_EPIO8 0x00000011
62#define PIN_CFG_EPIO9 0x00000012
63#define PIN_CFG_EPIO10 0x00000013
64#define PIN_CFG_EPIO11 0x00000014
65#define PIN_CFG_EPIO12 0x00000015
66#define PIN_CFG_EPIO13 0x00000016
67#define PIN_CFG_EPIO14 0x00000017
68#define PIN_CFG_EPIO15 0x00000018
69#define PIN_CFG_EPIO16 0x00000019
70#define PIN_CFG_EPIO17 0x0000001a
71#define PIN_CFG_EPIO18 0x0000001b
72#define PIN_CFG_EPIO19 0x0000001c
73#define PIN_CFG_EPIO20 0x0000001d
74#define PIN_CFG_EPIO21 0x0000001e
75#define PIN_CFG_EPIO22 0x0000001f
76#define PIN_CFG_EPIO23 0x00000020
77#define PIN_CFG_EPIO24 0x00000021
78#define PIN_CFG_EPIO25 0x00000022
79#define PIN_CFG_EPIO26 0x00000023
80#define PIN_CFG_EPIO27 0x00000024
81#define PIN_CFG_EPIO28 0x00000025
82#define PIN_CFG_EPIO29 0x00000026
83#define PIN_CFG_EPIO30 0x00000027
84#define PIN_CFG_EPIO31 0x00000028
85
86/* EPIO definition */
87#define EPIO_CFG_NA 0x00000000
88#define EPIO_CFG_EPIO0 0x00000001
89#define EPIO_CFG_EPIO1 0x00000002
90#define EPIO_CFG_EPIO2 0x00000003
91#define EPIO_CFG_EPIO3 0x00000004
92#define EPIO_CFG_EPIO4 0x00000005
93#define EPIO_CFG_EPIO5 0x00000006
94#define EPIO_CFG_EPIO6 0x00000007
95#define EPIO_CFG_EPIO7 0x00000008
96#define EPIO_CFG_EPIO8 0x00000009
97#define EPIO_CFG_EPIO9 0x0000000a
98#define EPIO_CFG_EPIO10 0x0000000b
99#define EPIO_CFG_EPIO11 0x0000000c
100#define EPIO_CFG_EPIO12 0x0000000d
101#define EPIO_CFG_EPIO13 0x0000000e
102#define EPIO_CFG_EPIO14 0x0000000f
103#define EPIO_CFG_EPIO15 0x00000010
104#define EPIO_CFG_EPIO16 0x00000011
105#define EPIO_CFG_EPIO17 0x00000012
106#define EPIO_CFG_EPIO18 0x00000013
107#define EPIO_CFG_EPIO19 0x00000014
108#define EPIO_CFG_EPIO20 0x00000015
109#define EPIO_CFG_EPIO21 0x00000016
110#define EPIO_CFG_EPIO22 0x00000017
111#define EPIO_CFG_EPIO23 0x00000018
112#define EPIO_CFG_EPIO24 0x00000019
113#define EPIO_CFG_EPIO25 0x0000001a
114#define EPIO_CFG_EPIO26 0x0000001b
115#define EPIO_CFG_EPIO27 0x0000001c
116#define EPIO_CFG_EPIO28 0x0000001d
117#define EPIO_CFG_EPIO29 0x0000001e
118#define EPIO_CFG_EPIO30 0x0000001f
119#define EPIO_CFG_EPIO31 0x00000020
120
121
122struct shared_hw_cfg { /* NVRAM Offset */
a2fbb9ea 123 /* Up to 16 bytes of NULL-terminated string */
619c5cb6
VZ
124 u8 part_num[16]; /* 0x104 */
125
126 u32 config; /* 0x114 */
127 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
128 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
129 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
130 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
131 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
a2fbb9ea 132
619c5cb6 133 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
a2fbb9ea 134
619c5cb6 135 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
a2fbb9ea 136
619c5cb6
VZ
137 #define SHARED_HW_CFG_PCIE_GEN3_DISABLED 0x00000000
138 #define SHARED_HW_CFG_PCIE_GEN3_ENABLED 0x00000010
a2fbb9ea 139
619c5cb6
VZ
140 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
141 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
a2fbb9ea
ET
142 /* Whatever MFW found in NVM
143 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
619c5cb6
VZ
144 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
145 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
146 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
147 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
a2fbb9ea
ET
148 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
149 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 150 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
a2fbb9ea
ET
151 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
152 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 153 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
a2fbb9ea
ET
154 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
155 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6
VZ
156 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
157
158 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
159 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
160 #define SHARED_HW_CFG_LED_MAC1 0x00000000
161 #define SHARED_HW_CFG_LED_PHY1 0x00010000
162 #define SHARED_HW_CFG_LED_PHY2 0x00020000
163 #define SHARED_HW_CFG_LED_PHY3 0x00030000
164 #define SHARED_HW_CFG_LED_MAC2 0x00040000
165 #define SHARED_HW_CFG_LED_PHY4 0x00050000
166 #define SHARED_HW_CFG_LED_PHY5 0x00060000
167 #define SHARED_HW_CFG_LED_PHY6 0x00070000
168 #define SHARED_HW_CFG_LED_MAC3 0x00080000
169 #define SHARED_HW_CFG_LED_PHY7 0x00090000
170 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
171 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
172 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
173 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
174 #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
175
176
177 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
178 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
179 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
180 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
181 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
182 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
183 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
184 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
185
186 #define SHARED_HW_CFG_SRIOV_MASK 0x40000000
187 #define SHARED_HW_CFG_SRIOV_DISABLED 0x00000000
188 #define SHARED_HW_CFG_SRIOV_ENABLED 0x40000000
189
190 #define SHARED_HW_CFG_ATC_MASK 0x80000000
191 #define SHARED_HW_CFG_ATC_DISABLED 0x00000000
192 #define SHARED_HW_CFG_ATC_ENABLED 0x80000000
193
194 u32 config2; /* 0x118 */
a2fbb9ea 195 /* one time auto detect grace period (in sec) */
619c5cb6
VZ
196 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
197 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
a2fbb9ea 198
619c5cb6
VZ
199 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
200 #define SHARED_HW_CFG_PCIE_GEN2_DISABLED 0x00000000
a2fbb9ea
ET
201
202 /* The default value for the core clock is 250MHz and it is
203 achieved by setting the clock change to 4 */
619c5cb6
VZ
204 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
205 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
a2fbb9ea 206
619c5cb6
VZ
207 #define SHARED_HW_CFG_SMBUS_TIMING_MASK 0x00001000
208 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
209 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
a2fbb9ea 210
619c5cb6 211 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
a2fbb9ea 212
619c5cb6
VZ
213 #define SHARED_HW_CFG_WOL_CAPABLE_MASK 0x00004000
214 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED 0x00000000
215 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED 0x00004000
216
217 /* Output low when PERST is asserted */
218 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK 0x00008000
219 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED 0x00000000
220 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED 0x00008000
a2fbb9ea 221
619c5cb6
VZ
222 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK 0x00070000
223 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT 16
224 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW 0x00000000
225 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB 0x00010000
226 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB 0x00020000
227 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB 0x00030000
228
229 /* The fan failure mechanism is usually related to the PHY type
230 since the power consumption of the board is determined by the PHY.
231 Currently, fan is required for most designs with SFX7101, BCM8727
232 and BCM8481. If a fan is not required for a board which uses one
233 of those PHYs, this field should be set to "Disabled". If a fan is
234 required for a different PHY type, this option should be set to
235 "Enabled". The fan failure indication is expected on SPIO5 */
236 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
237 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
238 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
239 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
240 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
241
242 /* ASPM Power Management support */
243 #define SHARED_HW_CFG_ASPM_SUPPORT_MASK 0x00600000
244 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT 21
245 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED 0x00000000
246 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED 0x00200000
247 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED 0x00400000
248 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED 0x00600000
249
250 /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
251 tl_control_0 (register 0x2800) */
252 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK 0x00800000
253 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED 0x00000000
254 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED 0x00800000
255
256 #define SHARED_HW_CFG_PORT_MODE_MASK 0x01000000
257 #define SHARED_HW_CFG_PORT_MODE_2 0x00000000
258 #define SHARED_HW_CFG_PORT_MODE_4 0x01000000
259
260 #define SHARED_HW_CFG_PATH_SWAP_MASK 0x02000000
261 #define SHARED_HW_CFG_PATH_SWAP_DISABLED 0x00000000
262 #define SHARED_HW_CFG_PATH_SWAP_ENABLED 0x02000000
263
264 /* Set the MDC/MDIO access for the first external phy */
265 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
266 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
267 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
268 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
269 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
270 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
271 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
272
273 /* Set the MDC/MDIO access for the second external phy */
274 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
275 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
276 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
277 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
278 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
279 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
280 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
281
282
283 u32 power_dissipated; /* 0x11c */
284 #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
285 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
286 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
287 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
288 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
289 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
290
291 #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
292 #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
293
294 u32 ump_nc_si_config; /* 0x120 */
295 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
296 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
297 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
298 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
299 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
300 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
301
302 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
303 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
304
305 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
306 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
307 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
308 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
309
310 u32 board; /* 0x124 */
311 #define SHARED_HW_CFG_E3_I2C_MUX0_MASK 0x0000003F
312 #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT 0
313 #define SHARED_HW_CFG_E3_I2C_MUX1_MASK 0x00000FC0
314 #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT 6
315 /* Use the PIN_CFG_XXX defines on top */
316 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
317 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
318
319 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0f000000
320 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
321
322 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xf0000000
323 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
324
325 u32 wc_lane_config; /* 0x128 */
326 #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK 0x0000FFFF
327 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT 0
328 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210 0x00001b1b
329 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123 0x00001be4
330 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210 0x0000e41b
331 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123 0x0000e4e4
332 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000FF
333 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
334 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000FF00
335 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
336
337 /* TX lane Polarity swap */
338 #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED 0x00010000
339 #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED 0x00020000
340 #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED 0x00040000
341 #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED 0x00080000
342 /* TX lane Polarity swap */
343 #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED 0x00100000
344 #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED 0x00200000
345 #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED 0x00400000
346 #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED 0x00800000
347
348 /* Selects the port layout of the board */
349 #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK 0x0F000000
350 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT 24
351 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01 0x00000000
352 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10 0x01000000
353 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123 0x02000000
354 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032 0x03000000
355 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301 0x04000000
356 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210 0x05000000
a2fbb9ea
ET
357};
358
f1410647 359
a2fbb9ea 360/****************************************************************************
619c5cb6 361 * Port HW configuration *
a2fbb9ea 362 ****************************************************************************/
619c5cb6 363struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
a2fbb9ea 364
a2fbb9ea 365 u32 pci_id;
619c5cb6
VZ
366 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
367 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
a2fbb9ea
ET
368
369 u32 pci_sub_id;
619c5cb6
VZ
370 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
371 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
a2fbb9ea
ET
372
373 u32 power_dissipated;
619c5cb6
VZ
374 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
375 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
376 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
377 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
378 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
379 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
380 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
381 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
a2fbb9ea
ET
382
383 u32 power_consumed;
619c5cb6
VZ
384 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
385 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
386 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
387 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
388 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
389 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
390 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
391 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
a2fbb9ea
ET
392
393 u32 mac_upper;
619c5cb6
VZ
394 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
395 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
a2fbb9ea
ET
396 u32 mac_lower;
397
398 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
399 u32 iscsi_mac_lower;
400
401 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
402 u32 rdma_mac_lower;
403
404 u32 serdes_config;
619c5cb6
VZ
405 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
406 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
407
408 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xffff0000
409 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
410
411
412 /* Default values: 2P-64, 4P-32 */
413 u32 pf_config; /* 0x158 */
414 #define PORT_HW_CFG_PF_NUM_VF_MASK 0x0000007F
415 #define PORT_HW_CFG_PF_NUM_VF_SHIFT 0
416
417 /* Default values: 17 */
418 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK 0x00007F00
419 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT 8
420
421 #define PORT_HW_CFG_ENABLE_FLR_MASK 0x00010000
422 #define PORT_HW_CFG_FLR_ENABLED 0x00010000
423
424 u32 vf_config; /* 0x15C */
425 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK 0x0000007F
426 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT 0
427
428 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK 0xFFFF0000
429 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT 16
430
431 u32 mf_pci_id; /* 0x160 */
432 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK 0x0000FFFF
433 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT 0
434
435 /* Controls the TX laser of the SFP+ module */
436 u32 sfp_ctrl; /* 0x164 */
437 #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
438 #define PORT_HW_CFG_TX_LASER_SHIFT 0
439 #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
440 #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
441 #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
442 #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
443 #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
444
445 /* Controls the fault module LED of the SFP+ */
446 #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
447 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
448 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
449 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
450 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
451 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
452 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
453
454 /* The output pin TX_DIS that controls the TX laser of the SFP+
455 module. Use the PIN_CFG_XXX defines on top */
456 u32 e3_sfp_ctrl; /* 0x168 */
457 #define PORT_HW_CFG_E3_TX_LASER_MASK 0x000000FF
458 #define PORT_HW_CFG_E3_TX_LASER_SHIFT 0
459
460 /* The output pin for SFPP_TYPE which turns on the Fault module LED */
461 #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK 0x0000FF00
462 #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT 8
463
464 /* The input pin MOD_ABS that indicates whether SFP+ module is
465 present or not. Use the PIN_CFG_XXX defines on top */
466 #define PORT_HW_CFG_E3_MOD_ABS_MASK 0x00FF0000
467 #define PORT_HW_CFG_E3_MOD_ABS_SHIFT 16
468
469 /* The output pin PWRDIS_SFP_X which disable the power of the SFP+
470 module. Use the PIN_CFG_XXX defines on top */
471 #define PORT_HW_CFG_E3_PWR_DIS_MASK 0xFF000000
472 #define PORT_HW_CFG_E3_PWR_DIS_SHIFT 24
473
474 /*
475 * The input pin which signals module transmit fault. Use the
476 * PIN_CFG_XXX defines on top
477 */
478 u32 e3_cmn_pin_cfg; /* 0x16C */
479 #define PORT_HW_CFG_E3_TX_FAULT_MASK 0x000000FF
480 #define PORT_HW_CFG_E3_TX_FAULT_SHIFT 0
481
482 /* The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
483 top */
484 #define PORT_HW_CFG_E3_PHY_RESET_MASK 0x0000FF00
485 #define PORT_HW_CFG_E3_PHY_RESET_SHIFT 8
486
487 /*
488 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
489 * defines on top
490 */
491 #define PORT_HW_CFG_E3_PWR_DOWN_MASK 0x00FF0000
492 #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT 16
493
494 /* The output pin values BSC_SEL which selects the I2C for this port
495 in the I2C Mux */
496 #define PORT_HW_CFG_E3_I2C_MUX0_MASK 0x01000000
497 #define PORT_HW_CFG_E3_I2C_MUX1_MASK 0x02000000
498
a8db5b4c
YR
499
500 /*
619c5cb6
VZ
501 * The input pin I_FAULT which indicate over-current has occurred.
502 * Use the PIN_CFG_XXX defines on top
a8db5b4c 503 */
619c5cb6
VZ
504 u32 e3_cmn_pin_cfg1; /* 0x170 */
505 #define PORT_HW_CFG_E3_OVER_CURRENT_MASK 0x000000FF
506 #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT 0
507 u32 reserved0[7]; /* 0x174 */
508
509 u32 aeu_int_mask; /* 0x190 */
510
511 u32 media_type; /* 0x194 */
512 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
513 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
514
515 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
516 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
517
518 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
519 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
520
521 /* 4 times 16 bits for all 4 lanes. In case external PHY is present
522 (not direct mode), those values will not take effect on the 4 XGXS
523 lanes. For some external PHYs (such as 8706 and 8726) the values
524 will be used to configure the external PHY in those cases, not
525 all 4 values are needed. */
526 u16 xgxs_config_rx[4]; /* 0x198 */
527 u16 xgxs_config_tx[4]; /* 0x1A0 */
528
529 /* For storing FCOE mac on shared memory */
530 u32 fcoe_fip_mac_upper;
531 #define PORT_HW_CFG_FCOE_UPPERMAC_MASK 0x0000ffff
532 #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT 0
533 u32 fcoe_fip_mac_lower;
534
535 u32 fcoe_wwn_port_name_upper;
536 u32 fcoe_wwn_port_name_lower;
537
538 u32 fcoe_wwn_node_name_upper;
539 u32 fcoe_wwn_node_name_lower;
540
0520e63a
YR
541 u32 Reserved1[49]; /* 0x1C0 */
542
543 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
544 84833 only */
545 u32 xgbt_phy_cfg; /* 0x284 */
546 #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK 0x000000FF
547 #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT 0
619c5cb6
VZ
548
549 u32 default_cfg; /* 0x288 */
550 #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
551 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
552 #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
553 #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
554 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
555 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
556
557 #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
558 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
559 #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
560 #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
561 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
562 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
563
564 #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
565 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
566 #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
567 #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
568 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
569 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
570
571 #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
572 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
573 #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
574 #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
575 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
576 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
577
578 /* When KR link is required to be set to force which is not
579 KR-compliant, this parameter determine what is the trigger for it.
580 When GPIO is selected, low input will force the speed. Currently
581 default speed is 1G. In the future, it may be widen to select the
582 forced speed in with another parameter. Note when force-1G is
583 enabled, it override option 56: Link Speed option. */
584 #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
585 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
586 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
587 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
588 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
589 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
590 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
591 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
592 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
593 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
594 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
595 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
596 /* Enable to determine with which GPIO to reset the external phy */
597 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
598 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
599 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
600 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
601 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
602 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
603 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
604 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
605 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
606 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
607 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
608
121839be 609 /* Enable BAM on KR */
619c5cb6
VZ
610 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
611 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
612 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
613 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
121839be 614
1bef68e3 615 /* Enable Common Mode Sense */
619c5cb6
VZ
616 #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
617 #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
618 #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
619 #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
620
621 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY, 84833 only */
622 #define PORT_HW_CFG_RJ45_PR_SWP_MASK 0x00400000
623 #define PORT_HW_CFG_RJ45_PR_SWP_SHIFT 22
624 #define PORT_HW_CFG_RJ45_PR_SWP_DISABLED 0x00000000
625 #define PORT_HW_CFG_RJ45_PR_SWP_ENABLED 0x00400000
626
627 /* Determine the Serdes electrical interface */
628 #define PORT_HW_CFG_NET_SERDES_IF_MASK 0x0F000000
629 #define PORT_HW_CFG_NET_SERDES_IF_SHIFT 24
630 #define PORT_HW_CFG_NET_SERDES_IF_SGMII 0x00000000
631 #define PORT_HW_CFG_NET_SERDES_IF_XFI 0x01000000
632 #define PORT_HW_CFG_NET_SERDES_IF_SFI 0x02000000
633 #define PORT_HW_CFG_NET_SERDES_IF_KR 0x03000000
634 #define PORT_HW_CFG_NET_SERDES_IF_DXGXS 0x04000000
635 #define PORT_HW_CFG_NET_SERDES_IF_KR2 0x05000000
636
1bef68e3 637
a22f0788 638 u32 speed_capability_mask2; /* 0x28C */
619c5cb6
VZ
639 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
640 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
641 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
642 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
643 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
644 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
645 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
646 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
647 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
648 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G 0x00000080
649
650 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
651 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
652 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
653 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
654 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
655 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
656 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
657 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
658 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
659 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G 0x00800000
660
661
662 /* In the case where two media types (e.g. copper and fiber) are
663 present and electrically active at the same time, PHY Selection
664 will determine which of the two PHYs will be designated as the
665 Active PHY and used for a connection to the network. */
666 u32 multi_phy_config; /* 0x290 */
667 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
668 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
669 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
670 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
671 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
672 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
673 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
674
675 /* When enabled, all second phy nvram parameters will be swapped
676 with the first phy parameters */
677 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
678 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
679 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
680 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
681
682
683 /* Address of the second external phy */
684 u32 external_phy_config2; /* 0x294 */
685 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
686 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
687
688 /* The second XGXS external PHY type */
689 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
690 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
691 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
692 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
693 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
694 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
695 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
696 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
697 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
698 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
699 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
700 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
701 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
702 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
703 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
704 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
52c4d6c4 705 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE 0x00000e00
619c5cb6
VZ
706 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
707 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
708 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
709
710
711 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
712 8706, 8726 and 8727) not all 4 values are needed. */
713 u16 xgxs_config2_rx[4]; /* 0x296 */
714 u16 xgxs_config2_tx[4]; /* 0x2A0 */
a2fbb9ea
ET
715
716 u32 lane_config;
619c5cb6
VZ
717 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
718 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
719 /* AN and forced */
720 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
721 /* forced only */
722 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
723 /* forced only */
724 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
725 /* forced only */
726 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
727 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
728 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
729 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
730 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
731 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
732 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
733
734 /* Indicate whether to swap the external phy polarity */
735 #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
736 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
737 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
738
a2fbb9ea
ET
739
740 u32 external_phy_config;
619c5cb6
VZ
741 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
742 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
743
744 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
745 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
746 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
747 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
748 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
749 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
750 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
751 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
752 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
753 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
754 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
755 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
756 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
757 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
758 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640 0x00000c00
759 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
52c4d6c4 760 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE 0x00000e00
619c5cb6
VZ
761 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
762 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC 0x0000fc00
763 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
764 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
765
766 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
767 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
768
769 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
770 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
771 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
772 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
773 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
774 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
a2fbb9ea
ET
775
776 u32 speed_capability_mask;
619c5cb6
VZ
777 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
778 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
779 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
780 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
781 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
782 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
783 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
784 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
785 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
786 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G 0x00000080
787 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
788
789 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
790 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
791 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
792 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
793 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
794 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
795 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
796 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
797 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
798 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G 0x00800000
799 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
800
801 /* A place to hold the original MAC address as a backup */
802 u32 backup_mac_upper; /* 0x2B4 */
803 u32 backup_mac_lower; /* 0x2B8 */
a2fbb9ea
ET
804
805};
806
f1410647 807
a2fbb9ea 808/****************************************************************************
619c5cb6 809 * Shared Feature configuration *
a2fbb9ea 810 ****************************************************************************/
619c5cb6
VZ
811struct shared_feat_cfg { /* NVRAM Offset */
812
813 u32 config; /* 0x450 */
814 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
815
816 /* Use NVRAM values instead of HW default values */
817 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
818 0x00000002
819 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
820 0x00000000
821 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
822 0x00000002
823
824 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK 0x00000008
825 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO 0x00000000
826 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM 0x00000008
f1410647 827
619c5cb6
VZ
828 #define SHARED_FEAT_CFG_NCSI_ID_MASK 0x00000030
829 #define SHARED_FEAT_CFG_NCSI_ID_SHIFT 4
589abe3a 830
619c5cb6
VZ
831 /* Override the OTP back to single function mode. When using GPIO,
832 high means only SF, 0 is according to CLP configuration */
833 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
834 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
835 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
836 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
837 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
838 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
589abe3a 839
619c5cb6
VZ
840 /* The interval in seconds between sending LLDP packets. Set to zero
841 to disable the feature */
842 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK 0x00ff0000
843 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT 16
844
845 /* The assigned device type ID for LLDP usage */
846 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK 0xff000000
847 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT 24
a2fbb9ea
ET
848
849};
850
851
852/****************************************************************************
619c5cb6 853 * Port Feature configuration *
a2fbb9ea 854 ****************************************************************************/
619c5cb6 855struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
f1410647 856
a2fbb9ea 857 u32 config;
619c5cb6
VZ
858 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
859 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
860 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
861 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
862 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
863 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
864 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
865 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
866 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
867 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
868 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
869 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
870 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
871 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
872 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
873 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
874 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
875 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
876 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
877 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
878 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
879 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
880 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
881 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
882 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
883 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
884 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
885 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
886 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
887 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
888 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
889 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
890 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
891 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
892 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
893 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
894
895 #define PORT_FEAT_CFG_DCBX_MASK 0x00000100
896 #define PORT_FEAT_CFG_DCBX_DISABLED 0x00000000
897 #define PORT_FEAT_CFG_DCBX_ENABLED 0x00000100
898
899 #define PORT_FEAT_CFG_AUTOGREEN_MASK 0x00000200
900 #define PORT_FEAT_CFG_AUTOGREEN_SHIFT 9
901 #define PORT_FEAT_CFG_AUTOGREEN_DISABLED 0x00000000
902 #define PORT_FEAT_CFG_AUTOGREEN_ENABLED 0x00000200
903
904 #define PORT_FEATURE_EN_SIZE_MASK 0x0f000000
905 #define PORT_FEATURE_EN_SIZE_SHIFT 24
906 #define PORT_FEATURE_WOL_ENABLED 0x01000000
907 #define PORT_FEATURE_MBA_ENABLED 0x02000000
908 #define PORT_FEATURE_MFW_ENABLED 0x04000000
909
910 /* Advertise expansion ROM even if MBA is disabled */
911 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK 0x08000000
912 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED 0x00000000
913 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED 0x08000000
914
915 /* Check the optic vendor via i2c against a list of approved modules
916 in a separate nvram image */
917 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xe0000000
918 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
919 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
920 0x00000000
921 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
922 0x20000000
923 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
924 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
589abe3a 925
a2fbb9ea
ET
926 u32 wol_config;
927 /* Default is used when driver sets to "auto" mode */
619c5cb6
VZ
928 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
929 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
930 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
931 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
932 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
933 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
934 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
935 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
936 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
a2fbb9ea
ET
937
938 u32 mba_config;
619c5cb6
VZ
939 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000007
940 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
941 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
942 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
943 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
944 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
945 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT 0x00000004
946 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE 0x00000007
947
948 #define PORT_FEATURE_MBA_BOOT_RETRY_MASK 0x00000038
949 #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT 3
950
951 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
952 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
953 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
954 #define PORT_FEATURE_MBA_HOTKEY_MASK 0x00000800
955 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
956 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
957 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
958 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
959 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
960 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
961 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
962 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
963 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
964 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
965 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
966 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
967 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
968 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
969 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
970 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
971 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
972 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
973 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
974 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
975 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
976 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
977 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
978 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
979 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
980 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
981 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
982 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
983 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
984 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
985 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
986 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
987 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
988 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
989 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
990 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
991 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
992 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
993 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS 0x20000000
a2fbb9ea 994 u32 bmc_config;
619c5cb6
VZ
995 #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK 0x00000001
996 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
997 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
a2fbb9ea
ET
998
999 u32 mba_vlan_cfg;
619c5cb6
VZ
1000 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
1001 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
1002 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
a2fbb9ea
ET
1003
1004 u32 resource_cfg;
619c5cb6
VZ
1005 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
1006 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
1007 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
1008 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
1009 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
a2fbb9ea
ET
1010
1011 u32 smbus_config;
619c5cb6
VZ
1012 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
1013 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
1014
1015 u32 vf_config;
1016 #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK 0x0000000f
1017 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT 0
1018 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED 0x00000000
1019 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K 0x00000001
1020 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K 0x00000002
1021 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K 0x00000003
1022 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K 0x00000004
1023 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K 0x00000005
1024 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K 0x00000006
1025 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K 0x00000007
1026 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K 0x00000008
1027 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M 0x00000009
1028 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M 0x0000000a
1029 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M 0x0000000b
1030 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M 0x0000000c
1031 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M 0x0000000d
1032 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M 0x0000000e
1033 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M 0x0000000f
a2fbb9ea
ET
1034
1035 u32 link_config; /* Used as HW defaults for the driver */
619c5cb6
VZ
1036 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
1037 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
1038 /* (forced) low speed switch (< 10G) */
1039 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
1040 /* (forced) high speed switch (>= 10G) */
1041 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
1042 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
1043 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
1044
1045 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
1046 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
1047 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
1048 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
1049 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
1050 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
1051 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
1052 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
1053 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
1054 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
1055 #define PORT_FEATURE_LINK_SPEED_20G 0x00080000
1056
1057 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
1058 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
1059 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
1060 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
1061 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
1062 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
1063 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
a2fbb9ea
ET
1064
1065 /* The default for MCP link configuration,
619c5cb6 1066 uses the same defines as link_config */
a2fbb9ea 1067 u32 mfw_wol_link_cfg;
619c5cb6 1068
a22f0788 1069 /* The default for the driver of the second external phy,
619c5cb6
VZ
1070 uses the same defines as link_config */
1071 u32 link_config2; /* 0x47C */
a2fbb9ea 1072
a22f0788 1073 /* The default for MCP of the second external phy,
619c5cb6
VZ
1074 uses the same defines as link_config */
1075 u32 mfw_wol_link_cfg2; /* 0x480 */
a22f0788 1076
619c5cb6 1077 u32 Reserved2[17]; /* 0x484 */
a2fbb9ea
ET
1078
1079};
1080
1081
34f80b04 1082/****************************************************************************
619c5cb6 1083 * Device Information *
34f80b04 1084 ****************************************************************************/
619c5cb6 1085struct shm_dev_info { /* size */
f1410647 1086
34f80b04 1087 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
f1410647 1088
619c5cb6 1089 struct shared_hw_cfg shared_hw_config; /* 40 */
f1410647 1090
619c5cb6 1091 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
f1410647 1092
619c5cb6 1093 struct shared_feat_cfg shared_feature_config; /* 4 */
f1410647 1094
619c5cb6 1095 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
f1410647
ET
1096
1097};
1098
1099
619c5cb6
VZ
1100#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1101 #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1102#endif
f1410647 1103
619c5cb6
VZ
1104#define FUNC_0 0
1105#define FUNC_1 1
1106#define FUNC_2 2
1107#define FUNC_3 3
1108#define FUNC_4 4
1109#define FUNC_5 5
1110#define FUNC_6 6
1111#define FUNC_7 7
1112#define E1_FUNC_MAX 2
1113#define E1H_FUNC_MAX 8
1114#define E2_FUNC_MAX 4 /* per path */
1115
1116#define VN_0 0
1117#define VN_1 1
1118#define VN_2 2
1119#define VN_3 3
1120#define E1VN_MAX 1
1121#define E1HVN_MAX 4
1122
1123#define E2_VF_MAX 64 /* HC_REG_VF_CONFIGURATION_SIZE */
f1410647
ET
1124/* This value (in milliseconds) determines the frequency of the driver
1125 * issuing the PULSE message code. The firmware monitors this periodic
1126 * pulse to determine when to switch to an OS-absent mode. */
619c5cb6 1127#define DRV_PULSE_PERIOD_MS 250
f1410647
ET
1128
1129/* This value (in milliseconds) determines how long the driver should
1130 * wait for an acknowledgement from the firmware before timing out. Once
1131 * the firmware has timed out, the driver will assume there is no firmware
1132 * running and there won't be any firmware-driver synchronization during a
1133 * driver reset. */
619c5cb6 1134#define FW_ACK_TIME_OUT_MS 5000
f1410647 1135
619c5cb6 1136#define FW_ACK_POLL_TIME_MS 1
f1410647 1137
619c5cb6 1138#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
f1410647
ET
1139
1140/* LED Blink rate that will achieve ~15.9Hz */
619c5cb6 1141#define LED_BLINK_RATE_VAL 480
f1410647 1142
a2fbb9ea 1143/****************************************************************************
619c5cb6 1144 * Driver <-> FW Mailbox *
a2fbb9ea 1145 ****************************************************************************/
f1410647 1146struct drv_port_mb {
a2fbb9ea 1147
f1410647
ET
1148 u32 link_status;
1149 /* Driver should update this field on any link change event */
a2fbb9ea 1150
619c5cb6
VZ
1151 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
1152 #define LINK_STATUS_LINK_UP 0x00000001
1153 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
1154 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
1155 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
1156 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
1157 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
1158 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
1159 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
1160 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
1161 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
1162 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
1163 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
1164 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
1165 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
1166 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
1167 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
1168 #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD (11<<1)
1169 #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD (11<<1)
1170
1171 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
1172 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
1173
1174 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
1175 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
1176 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
1177
1178 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
1179 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
1180 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
1181 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
1182 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
1183 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
1184 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
1185
1186 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
1187 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
1188
1189 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
1190 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
1191
1192 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
1193 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
1194 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
1195 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
1196 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
1197
1198 #define LINK_STATUS_SERDES_LINK 0x00100000
1199
1200 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
1201 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
1202 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
1203 #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE 0x10000000
f1410647 1204
b8d6d082
YR
1205 #define LINK_STATUS_PFC_ENABLED 0x20000000
1206
34f80b04
EG
1207 u32 port_stx;
1208
de832a55
EG
1209 u32 stat_nig_timer;
1210
a35da8db
EG
1211 /* MCP firmware does not use this field */
1212 u32 ext_phy_fw_version;
f1410647
ET
1213
1214};
1215
1216
1217struct drv_func_mb {
1218
1219 u32 drv_mb_header;
619c5cb6
VZ
1220 #define DRV_MSG_CODE_MASK 0xffff0000
1221 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
1222 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
1223 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
1224 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
1225 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
1226 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
1227 #define DRV_MSG_CODE_DCC_OK 0x30000000
1228 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
1229 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
1230 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
1231 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
1232 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
1233 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
1234 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
1235 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
4d295db0 1236 /*
619c5cb6
VZ
1237 * The optic module verification command requires bootcode
1238 * v5.0.6 or later, te specific optic module verification command
1239 * requires bootcode v5.2.12 or later
4d295db0 1240 */
619c5cb6
VZ
1241 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
1242 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
1243 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
1244 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
85242eea 1245 #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED 0x00070014
619c5cb6
VZ
1246
1247 #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
1248 #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
1249
1250 #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
f1410647 1251
619c5cb6
VZ
1252 #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
1253 #define REQ_BC_VER_4_SET_MF_BW 0x00060202
1254 #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
34f80b04 1255
619c5cb6
VZ
1256 #define DRV_MSG_CODE_LINK_STATUS_CHANGED 0x01000000
1257
1258 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
1259 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
1260 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1261 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1262
1263 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1264
1265 u32 drv_mb_param;
619c5cb6
VZ
1266 #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK 0x00ff0000
1267 #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK 0xff000000
f1410647
ET
1268
1269 u32 fw_mb_header;
619c5cb6
VZ
1270 #define FW_MSG_CODE_MASK 0xffff0000
1271 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
1272 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
1273 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
1274 /* Load common chip is supported from bc 6.0.0 */
1275 #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
1276 #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
1277
1278 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
1279 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
1280 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
1281 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
1282 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
1283 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
1284 #define FW_MSG_CODE_DCC_DONE 0x30100000
1285 #define FW_MSG_CODE_LLDP_DONE 0x40100000
1286 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
1287 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
1288 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
1289 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
1290 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
1291 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
1292 #define FW_MSG_CODE_NO_KEY 0x80f00000
1293 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
1294 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
1295 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
1296 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
1297 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
1298 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
1299 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
1300 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
1301 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
1302 #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000
1303
1304 #define FW_MSG_CODE_SET_MF_BW_SENT 0xe0000000
1305 #define FW_MSG_CODE_SET_MF_BW_DONE 0xe1000000
1306
1307 #define FW_MSG_CODE_LINK_CHANGED_ACK 0x01100000
1308
1309 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
1310 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
1311 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1312 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1313
1314 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1315
1316 u32 fw_mb_param;
1317
1318 u32 drv_pulse_mb;
619c5cb6
VZ
1319 #define DRV_PULSE_SEQ_MASK 0x00007fff
1320 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
1321 /*
1322 * The system time is in the format of
1323 * (year-2001)*12*32 + month*32 + day.
1324 */
1325 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
1326 /*
1327 * Indicate to the firmware not to go into the
f1410647 1328 * OS-absent when it is not getting driver pulse.
619c5cb6
VZ
1329 * This is used for debugging as well for PXE(MBA).
1330 */
f1410647
ET
1331
1332 u32 mcp_pulse_mb;
619c5cb6
VZ
1333 #define MCP_PULSE_SEQ_MASK 0x00007fff
1334 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
f1410647
ET
1335 /* Indicates to the driver not to assert due to lack
1336 * of MCP response */
619c5cb6
VZ
1337 #define MCP_EVENT_MASK 0xffff0000
1338 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
f1410647
ET
1339
1340 u32 iscsi_boot_signature;
1341 u32 iscsi_boot_block_offset;
1342
34f80b04 1343 u32 drv_status;
619c5cb6
VZ
1344 #define DRV_STATUS_PMF 0x00000001
1345 #define DRV_STATUS_VF_DISABLED 0x00000002
1346 #define DRV_STATUS_SET_MF_BW 0x00000004
1347 #define DRV_STATUS_LINK_EVENT 0x00000008
1348
1349 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1350 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1351 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1352 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1353 #define DRV_STATUS_DCC_RESERVED1 0x00000800
1354 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1355 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
1356
1357 #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1358 #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
2691d51d 1359
34f80b04 1360 u32 virt_mac_upper;
619c5cb6
VZ
1361 #define VIRT_MAC_SIGN_MASK 0xffff0000
1362 #define VIRT_MAC_SIGNATURE 0x564d0000
34f80b04 1363 u32 virt_mac_lower;
a2fbb9ea
ET
1364
1365};
1366
1367
1368/****************************************************************************
619c5cb6 1369 * Management firmware state *
a2fbb9ea 1370 ****************************************************************************/
f1410647 1371/* Allocate 440 bytes for management firmware */
619c5cb6 1372#define MGMTFW_STATE_WORD_SIZE 110
a2fbb9ea
ET
1373
1374struct mgmtfw_state {
1375 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1376};
1377
1378
34f80b04 1379/****************************************************************************
619c5cb6 1380 * Multi-Function configuration *
34f80b04
EG
1381 ****************************************************************************/
1382struct shared_mf_cfg {
1383
1384 u32 clp_mb;
619c5cb6 1385 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
34f80b04 1386 /* set by CLP */
619c5cb6 1387 #define SHARED_MF_CLP_EXIT 0x00000001
34f80b04 1388 /* set by MCP */
619c5cb6 1389 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
34f80b04
EG
1390
1391};
1392
1393struct port_mf_cfg {
1394
619c5cb6
VZ
1395 u32 dynamic_cfg; /* device control channel */
1396 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1397 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1398 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
34f80b04
EG
1399
1400 u32 reserved[3];
1401
1402};
1403
1404struct func_mf_cfg {
1405
1406 u32 config;
1407 /* E/R/I/D */
1408 /* function 0 of each port cannot be hidden */
619c5cb6 1409 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
34f80b04 1410
619c5cb6
VZ
1411 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000006
1412 #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000000
1413 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1414 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1415 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1416 #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1417 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
34f80b04 1418
619c5cb6
VZ
1419 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1420 #define FUNC_MF_CFG_FUNC_DELETED 0x00000010
34f80b04
EG
1421
1422 /* PRI */
1423 /* 0 - low priority, 3 - high priority */
619c5cb6
VZ
1424 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1425 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1426 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
34f80b04
EG
1427
1428 /* MINBW, MAXBW */
1429 /* value range - 0..100, increments in 100Mbps */
619c5cb6
VZ
1430 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1431 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
1432 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1433 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1434 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
1435 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1436
1437 u32 mac_upper; /* MAC */
1438 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1439 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1440 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
34f80b04 1441 u32 mac_lower;
619c5cb6 1442 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
34f80b04
EG
1443
1444 u32 e1hov_tag; /* VNI */
619c5cb6
VZ
1445 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1446 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1447 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
34f80b04
EG
1448
1449 u32 reserved[2];
34f80b04
EG
1450};
1451
0793f83f
DK
1452/* This structure is not applicable and should not be accessed on 57711 */
1453struct func_ext_cfg {
1454 u32 func_cfg;
619c5cb6
VZ
1455 #define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1456 #define MACP_FUNC_CFG_FLAGS_SHIFT 0
1457 #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1458 #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1459 #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1460 #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
0793f83f
DK
1461
1462 u32 iscsi_mac_addr_upper;
1463 u32 iscsi_mac_addr_lower;
1464
1465 u32 fcoe_mac_addr_upper;
1466 u32 fcoe_mac_addr_lower;
1467
1468 u32 fcoe_wwn_port_name_upper;
1469 u32 fcoe_wwn_port_name_lower;
1470
1471 u32 fcoe_wwn_node_name_upper;
1472 u32 fcoe_wwn_node_name_lower;
1473
1474 u32 preserve_data;
619c5cb6
VZ
1475 #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1476 #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1477 #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1478 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1479 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1480 #define MF_FUNC_CFG_PRESERVE_TX_BW (1<<5)
0793f83f
DK
1481};
1482
34f80b04
EG
1483struct mf_cfg {
1484
619c5cb6
VZ
1485 struct shared_mf_cfg shared_mf_config; /* 0x4 */
1486 struct port_mf_cfg port_mf_config[PORT_MAX]; /* 0x10 * 2 = 0x20 */
1487 /* for all chips, there are 8 mf functions */
1488 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1489 /*
1490 * Extended configuration per function - this array does not exist and
1491 * should not be accessed on 57711
1492 */
1493 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1494}; /* 0x224 */
34f80b04 1495
a2fbb9ea 1496/****************************************************************************
619c5cb6 1497 * Shared Memory Region *
a2fbb9ea 1498 ****************************************************************************/
619c5cb6 1499struct shmem_region { /* SharedMem Offset (size) */
f1410647 1500
619c5cb6
VZ
1501 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1502 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
1503 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
f1410647 1504 /* validity bits */
619c5cb6
VZ
1505 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1506 #define SHR_MEM_VALIDITY_MB 0x00200000
1507 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1508 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
a2fbb9ea 1509 /* One licensing bit should be set */
619c5cb6
VZ
1510 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1511 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1512 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1513 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
f1410647 1514 /* Active MFW */
619c5cb6
VZ
1515 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1516 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1517 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1518 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1519 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1520 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
a2fbb9ea 1521
619c5cb6 1522 struct shm_dev_info dev_info; /* 0x8 (0x438) */
a2fbb9ea 1523
619c5cb6 1524 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
a2fbb9ea
ET
1525
1526 /* FW information (for internal FW use) */
619c5cb6
VZ
1527 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1528 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
f1410647 1529
619c5cb6
VZ
1530 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1531
1532#ifdef BMAPI
1533 /* This is a variable length array */
1534 /* the number of function depends on the chip type */
1535 struct drv_func_mb func_mb[1]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1536#else
1537 /* the number of function depends on the chip type */
1538 struct drv_func_mb func_mb[]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1539#endif /* BMAPI */
523224a3
DK
1540
1541}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
34f80b04 1542
619c5cb6
VZ
1543/****************************************************************************
1544 * Shared Memory 2 Region *
1545 ****************************************************************************/
1546/* The fw_flr_ack is actually built in the following way: */
1547/* 8 bit: PF ack */
1548/* 64 bit: VF ack */
1549/* 8 bit: ios_dis_ack */
1550/* In order to maintain endianity in the mailbox hsi, we want to keep using */
1551/* u32. The fw must have the VF right after the PF since this is how it */
1552/* access arrays(it expects always the VF to reside after the PF, and that */
1553/* makes the calculation much easier for it. ) */
1554/* In order to answer both limitations, and keep the struct small, the code */
1555/* will abuse the structure defined here to achieve the actual partition */
1556/* above */
1557/****************************************************************************/
f2e0899f 1558struct fw_flr_ack {
619c5cb6
VZ
1559 u32 pf_ack;
1560 u32 vf_ack[1];
1561 u32 iov_dis_ack;
f2e0899f 1562};
a2fbb9ea 1563
f2e0899f 1564struct fw_flr_mb {
619c5cb6
VZ
1565 u32 aggint;
1566 u32 opgen_addr;
1567 struct fw_flr_ack ack;
f2e0899f 1568};
a2fbb9ea 1569
e4901dde
VZ
1570/**** SUPPORT FOR SHMEM ARRRAYS ***
1571 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1572 * define arrays with storage types smaller then unsigned dwords.
1573 * The macros below add generic support for SHMEM arrays with numeric elements
1574 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1575 * array with individual bit-filed elements accessed using shifts and masks.
1576 *
1577 */
1578
1579/* eb is the bitwidth of a single element */
1580#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1581#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1582
1583/* the bit-position macro allows the used to flip the order of the arrays
1584 * elements on a per byte or word boundary.
1585 *
1586 * example: an array with 8 entries each 4 bit wide. This array will fit into
1587 * a single dword. The diagrmas below show the array order of the nibbles.
1588 *
1589 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1590 *
619c5cb6
VZ
1591 * | | | |
1592 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1593 * | | | |
e4901dde
VZ
1594 *
1595 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1596 *
619c5cb6
VZ
1597 * | | | |
1598 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1599 * | | | |
e4901dde
VZ
1600 *
1601 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1602 *
619c5cb6
VZ
1603 * | | | |
1604 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1605 * | | | |
e4901dde
VZ
1606 */
1607#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1608 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1609 (((i)%((fb)/(eb))) * (eb)))
1610
619c5cb6 1611#define SHMEM_ARRAY_GET(a, i, eb, fb) \
e4901dde
VZ
1612 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1613 SHMEM_ARRAY_MASK(eb))
1614
619c5cb6 1615#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
e4901dde
VZ
1616do { \
1617 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
619c5cb6 1618 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde 1619 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
619c5cb6 1620 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde
VZ
1621} while (0)
1622
1623
1624/****START OF DCBX STRUCTURES DECLARATIONS****/
1625#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1626#define DCBX_PRI_PG_BITWIDTH 4
1627#define DCBX_PRI_PG_FBITS 8
1628#define DCBX_PRI_PG_GET(a, i) \
1629 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1630#define DCBX_PRI_PG_SET(a, i, val) \
1631 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1632#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1633#define DCBX_BW_PG_BITWIDTH 8
1634#define DCBX_PG_BW_GET(a, i) \
1635 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1636#define DCBX_PG_BW_SET(a, i, val) \
1637 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1638#define DCBX_STRICT_PRI_PG 15
1639#define DCBX_MAX_APP_PROTOCOL 16
1640#define FCOE_APP_IDX 0
1641#define ISCSI_APP_IDX 1
1642#define PREDEFINED_APP_IDX_MAX 2
1643
619c5cb6
VZ
1644
1645/* Big/Little endian have the same representation. */
e4901dde 1646struct dcbx_ets_feature {
619c5cb6
VZ
1647 /*
1648 * For Admin MIB - is this feature supported by the
1649 * driver | For Local MIB - should this feature be enabled.
1650 */
e4901dde
VZ
1651 u32 enabled;
1652 u32 pg_bw_tbl[2];
1653 u32 pri_pg_tbl[1];
1654};
1655
619c5cb6 1656/* Driver structure in LE */
e4901dde
VZ
1657struct dcbx_pfc_feature {
1658#ifdef __BIG_ENDIAN
1659 u8 pri_en_bitmap;
619c5cb6
VZ
1660 #define DCBX_PFC_PRI_0 0x01
1661 #define DCBX_PFC_PRI_1 0x02
1662 #define DCBX_PFC_PRI_2 0x04
1663 #define DCBX_PFC_PRI_3 0x08
1664 #define DCBX_PFC_PRI_4 0x10
1665 #define DCBX_PFC_PRI_5 0x20
1666 #define DCBX_PFC_PRI_6 0x40
1667 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1668 u8 pfc_caps;
1669 u8 reserved;
1670 u8 enabled;
1671#elif defined(__LITTLE_ENDIAN)
1672 u8 enabled;
1673 u8 reserved;
1674 u8 pfc_caps;
1675 u8 pri_en_bitmap;
619c5cb6
VZ
1676 #define DCBX_PFC_PRI_0 0x01
1677 #define DCBX_PFC_PRI_1 0x02
1678 #define DCBX_PFC_PRI_2 0x04
1679 #define DCBX_PFC_PRI_3 0x08
1680 #define DCBX_PFC_PRI_4 0x10
1681 #define DCBX_PFC_PRI_5 0x20
1682 #define DCBX_PFC_PRI_6 0x40
1683 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1684#endif
1685};
1686
1687struct dcbx_app_priority_entry {
1688#ifdef __BIG_ENDIAN
619c5cb6
VZ
1689 u16 app_id;
1690 u8 pri_bitmap;
1691 u8 appBitfield;
1692 #define DCBX_APP_ENTRY_VALID 0x01
1693 #define DCBX_APP_ENTRY_SF_MASK 0x30
1694 #define DCBX_APP_ENTRY_SF_SHIFT 4
1695 #define DCBX_APP_SF_ETH_TYPE 0x10
1696 #define DCBX_APP_SF_PORT 0x20
e4901dde
VZ
1697#elif defined(__LITTLE_ENDIAN)
1698 u8 appBitfield;
619c5cb6
VZ
1699 #define DCBX_APP_ENTRY_VALID 0x01
1700 #define DCBX_APP_ENTRY_SF_MASK 0x30
1701 #define DCBX_APP_ENTRY_SF_SHIFT 4
1702 #define DCBX_APP_SF_ETH_TYPE 0x10
1703 #define DCBX_APP_SF_PORT 0x20
1704 u8 pri_bitmap;
1705 u16 app_id;
e4901dde
VZ
1706#endif
1707};
1708
619c5cb6
VZ
1709
1710/* FW structure in BE */
e4901dde
VZ
1711struct dcbx_app_priority_feature {
1712#ifdef __BIG_ENDIAN
1713 u8 reserved;
1714 u8 default_pri;
1715 u8 tc_supported;
1716 u8 enabled;
1717#elif defined(__LITTLE_ENDIAN)
1718 u8 enabled;
1719 u8 tc_supported;
1720 u8 default_pri;
1721 u8 reserved;
1722#endif
1723 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1724};
1725
619c5cb6 1726/* FW structure in BE */
e4901dde 1727struct dcbx_features {
619c5cb6 1728 /* PG feature */
e4901dde 1729 struct dcbx_ets_feature ets;
619c5cb6 1730 /* PFC feature */
e4901dde 1731 struct dcbx_pfc_feature pfc;
619c5cb6 1732 /* APP feature */
e4901dde
VZ
1733 struct dcbx_app_priority_feature app;
1734};
1735
619c5cb6
VZ
1736/* LLDP protocol parameters */
1737/* FW structure in BE */
e4901dde
VZ
1738struct lldp_params {
1739#ifdef __BIG_ENDIAN
619c5cb6
VZ
1740 u8 msg_fast_tx_interval;
1741 u8 msg_tx_hold;
1742 u8 msg_tx_interval;
1743 u8 admin_status;
1744 #define LLDP_TX_ONLY 0x01
1745 #define LLDP_RX_ONLY 0x02
1746 #define LLDP_TX_RX 0x03
1747 #define LLDP_DISABLED 0x04
1748 u8 reserved1;
1749 u8 tx_fast;
1750 u8 tx_crd_max;
1751 u8 tx_crd;
e4901dde 1752#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
1753 u8 admin_status;
1754 #define LLDP_TX_ONLY 0x01
1755 #define LLDP_RX_ONLY 0x02
1756 #define LLDP_TX_RX 0x03
1757 #define LLDP_DISABLED 0x04
1758 u8 msg_tx_interval;
1759 u8 msg_tx_hold;
1760 u8 msg_fast_tx_interval;
1761 u8 tx_crd;
1762 u8 tx_crd_max;
1763 u8 tx_fast;
1764 u8 reserved1;
e4901dde 1765#endif
619c5cb6
VZ
1766 #define REM_CHASSIS_ID_STAT_LEN 4
1767 #define REM_PORT_ID_STAT_LEN 4
1768 /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
e4901dde 1769 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
619c5cb6 1770 /* Holds remote Port ID TLV header, subtype and 9B of payload. */
e4901dde
VZ
1771 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1772};
1773
1774struct lldp_dcbx_stat {
619c5cb6
VZ
1775 #define LOCAL_CHASSIS_ID_STAT_LEN 2
1776 #define LOCAL_PORT_ID_STAT_LEN 2
1777 /* Holds local Chassis ID 8B payload of constant subtype 4. */
e4901dde 1778 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
619c5cb6 1779 /* Holds local Port ID 8B payload of constant subtype 3. */
e4901dde 1780 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
619c5cb6 1781 /* Number of DCBX frames transmitted. */
e4901dde 1782 u32 num_tx_dcbx_pkts;
619c5cb6 1783 /* Number of DCBX frames received. */
e4901dde
VZ
1784 u32 num_rx_dcbx_pkts;
1785};
1786
619c5cb6 1787/* ADMIN MIB - DCBX local machine default configuration. */
e4901dde 1788struct lldp_admin_mib {
619c5cb6
VZ
1789 u32 ver_cfg_flags;
1790 #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1791 #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1792 #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1793 #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1794 #define DCBX_ETS_RECO_VALID 0x00000010
1795 #define DCBX_ETS_WILLING 0x00000020
1796 #define DCBX_PFC_WILLING 0x00000040
1797 #define DCBX_APP_WILLING 0x00000080
1798 #define DCBX_VERSION_CEE 0x00000100
1799 #define DCBX_VERSION_IEEE 0x00000200
1800 #define DCBX_DCBX_ENABLED 0x00000400
1801 #define DCBX_CEE_VERSION_MASK 0x0000f000
1802 #define DCBX_CEE_VERSION_SHIFT 12
1803 #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1804 #define DCBX_CEE_MAX_VERSION_SHIFT 16
1805 struct dcbx_features features;
1806};
1807
1808/* REMOTE MIB - remote machine DCBX configuration. */
e4901dde
VZ
1809struct lldp_remote_mib {
1810 u32 prefix_seq_num;
1811 u32 flags;
619c5cb6
VZ
1812 #define DCBX_ETS_TLV_RX 0x00000001
1813 #define DCBX_PFC_TLV_RX 0x00000002
1814 #define DCBX_APP_TLV_RX 0x00000004
1815 #define DCBX_ETS_RX_ERROR 0x00000010
1816 #define DCBX_PFC_RX_ERROR 0x00000020
1817 #define DCBX_APP_RX_ERROR 0x00000040
1818 #define DCBX_ETS_REM_WILLING 0x00000100
1819 #define DCBX_PFC_REM_WILLING 0x00000200
1820 #define DCBX_APP_REM_WILLING 0x00000400
1821 #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1822 #define DCBX_REMOTE_MIB_VALID 0x00002000
e4901dde
VZ
1823 struct dcbx_features features;
1824 u32 suffix_seq_num;
1825};
1826
619c5cb6 1827/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
e4901dde
VZ
1828struct lldp_local_mib {
1829 u32 prefix_seq_num;
619c5cb6 1830 /* Indicates if there is mismatch with negotiation results. */
e4901dde 1831 u32 error;
619c5cb6
VZ
1832 #define DCBX_LOCAL_ETS_ERROR 0x00000001
1833 #define DCBX_LOCAL_PFC_ERROR 0x00000002
1834 #define DCBX_LOCAL_APP_ERROR 0x00000004
1835 #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1836 #define DCBX_LOCAL_APP_MISMATCH 0x00000020
6debea87 1837 #define DCBX_REMOTE_MIB_ERROR 0x00000040
e4901dde
VZ
1838 struct dcbx_features features;
1839 u32 suffix_seq_num;
1840};
1841/***END OF DCBX STRUCTURES DECLARATIONS***/
a2fbb9ea 1842
619c5cb6
VZ
1843struct ncsi_oem_fcoe_features {
1844 u32 fcoe_features1;
1845 #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK 0x0000FFFF
1846 #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET 0
1847
1848 #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK 0xFFFF0000
1849 #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET 16
1850
1851 u32 fcoe_features2;
1852 #define FCOE_FEATURES2_EXCHANGES_MASK 0x0000FFFF
1853 #define FCOE_FEATURES2_EXCHANGES_OFFSET 0
1854
1855 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK 0xFFFF0000
1856 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET 16
1857
1858 u32 fcoe_features3;
1859 #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK 0x0000FFFF
1860 #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET 0
1861
1862 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK 0xFFFF0000
1863 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET 16
1864
1865 u32 fcoe_features4;
1866 #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK 0x0000000F
1867 #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET 0
1868};
1869
1870struct ncsi_oem_data {
1871 u32 driver_version[4];
1872 struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
1873};
1874
2691d51d
EG
1875struct shmem2_region {
1876
619c5cb6
VZ
1877 u32 size; /* 0x0000 */
1878
1879 u32 dcc_support; /* 0x0004 */
1880 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
1881 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1882 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1883 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1884 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1885 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1886
1887 u32 ext_phy_fw_version2[PORT_MAX]; /* 0x0008 */
a22f0788
YR
1888 /*
1889 * For backwards compatibility, if the mf_cfg_addr does not exist
1890 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1891 * end of struct shmem_region
619c5cb6
VZ
1892 */
1893 u32 mf_cfg_addr; /* 0x0010 */
1894 #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1895
1896 struct fw_flr_mb flr_mb; /* 0x0014 */
1897 u32 dcbx_lldp_params_offset; /* 0x0028 */
1898 #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1899 u32 dcbx_neg_res_offset; /* 0x002c */
1900 #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1901 u32 dcbx_remote_mib_offset; /* 0x0030 */
1902 #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
f2e0899f
DK
1903 /*
1904 * The other shmemX_base_addr holds the other path's shmem address
1905 * required for example in case of common phy init, or for path1 to know
1906 * the address of mcp debug trace which is located in offset from shmem
1907 * of path0
a22f0788 1908 */
619c5cb6
VZ
1909 u32 other_shmem_base_addr; /* 0x0034 */
1910 u32 other_shmem2_base_addr; /* 0x0038 */
1911 /*
1912 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
1913 * which were disabled/flred
1914 */
1915 u32 mcp_vf_disabled[E2_VF_MAX / 32]; /* 0x003c */
1916
1917 /*
1918 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
1919 * VFs
1920 */
1921 u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
1922
1923 u32 dcbx_lldp_dcbx_stat_offset; /* 0x0064 */
1924 #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
1925
1926 /*
1927 * edebug_driver_if field is used to transfer messages between edebug
1928 * app to the driver through shmem2.
1929 *
1930 * message format:
1931 * bits 0-2 - function number / instance of driver to perform request
1932 * bits 3-5 - op code / is_ack?
1933 * bits 6-63 - data
1934 */
1935 u32 edebug_driver_if[2]; /* 0x0068 */
1936 #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR 1
1937 #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR 2
1938 #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT 3
1939
1940 u32 nvm_retain_bitmap_addr; /* 0x0070 */
1941
1942 u32 reserved1; /* 0x0074 */
1943
1944 u32 reserved2[E2_FUNC_MAX];
1945
1946 u32 reserved3[E2_FUNC_MAX];/* 0x0088 */
1947 u32 reserved4[E2_FUNC_MAX];/* 0x0098 */
1948
1949 u32 swim_base_addr; /* 0x0108 */
1950 u32 swim_funcs;
1951 u32 swim_main_cb;
1952
1953 u32 reserved5[2];
1954
1955 /* generic flags controlled by the driver */
1956 u32 drv_flags;
1957 #define DRV_FLAGS_DCB_CONFIGURED 0x1
1958
1959 /* pointer to extended dev_info shared data copied from nvm image */
1960 u32 extended_dev_info_shared_addr;
1961 u32 ncsi_oem_data_addr;
1962
1963 u32 ocsd_host_addr;
1964 u32 ocbb_host_addr;
1965 u32 ocsd_req_update_interval;
2691d51d
EG
1966};
1967
1968
bb2a0f7a 1969struct emac_stats {
619c5cb6
VZ
1970 u32 rx_stat_ifhcinoctets;
1971 u32 rx_stat_ifhcinbadoctets;
1972 u32 rx_stat_etherstatsfragments;
1973 u32 rx_stat_ifhcinucastpkts;
1974 u32 rx_stat_ifhcinmulticastpkts;
1975 u32 rx_stat_ifhcinbroadcastpkts;
1976 u32 rx_stat_dot3statsfcserrors;
1977 u32 rx_stat_dot3statsalignmenterrors;
1978 u32 rx_stat_dot3statscarriersenseerrors;
1979 u32 rx_stat_xonpauseframesreceived;
1980 u32 rx_stat_xoffpauseframesreceived;
1981 u32 rx_stat_maccontrolframesreceived;
1982 u32 rx_stat_xoffstateentered;
1983 u32 rx_stat_dot3statsframestoolong;
1984 u32 rx_stat_etherstatsjabbers;
1985 u32 rx_stat_etherstatsundersizepkts;
1986 u32 rx_stat_etherstatspkts64octets;
1987 u32 rx_stat_etherstatspkts65octetsto127octets;
1988 u32 rx_stat_etherstatspkts128octetsto255octets;
1989 u32 rx_stat_etherstatspkts256octetsto511octets;
1990 u32 rx_stat_etherstatspkts512octetsto1023octets;
1991 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1992 u32 rx_stat_etherstatspktsover1522octets;
1993
1994 u32 rx_stat_falsecarriererrors;
1995
1996 u32 tx_stat_ifhcoutoctets;
1997 u32 tx_stat_ifhcoutbadoctets;
1998 u32 tx_stat_etherstatscollisions;
1999 u32 tx_stat_outxonsent;
2000 u32 tx_stat_outxoffsent;
2001 u32 tx_stat_flowcontroldone;
2002 u32 tx_stat_dot3statssinglecollisionframes;
2003 u32 tx_stat_dot3statsmultiplecollisionframes;
2004 u32 tx_stat_dot3statsdeferredtransmissions;
2005 u32 tx_stat_dot3statsexcessivecollisions;
2006 u32 tx_stat_dot3statslatecollisions;
2007 u32 tx_stat_ifhcoutucastpkts;
2008 u32 tx_stat_ifhcoutmulticastpkts;
2009 u32 tx_stat_ifhcoutbroadcastpkts;
2010 u32 tx_stat_etherstatspkts64octets;
2011 u32 tx_stat_etherstatspkts65octetsto127octets;
2012 u32 tx_stat_etherstatspkts128octetsto255octets;
2013 u32 tx_stat_etherstatspkts256octetsto511octets;
2014 u32 tx_stat_etherstatspkts512octetsto1023octets;
2015 u32 tx_stat_etherstatspkts1024octetsto1522octets;
2016 u32 tx_stat_etherstatspktsover1522octets;
2017 u32 tx_stat_dot3statsinternalmactransmiterrors;
bb2a0f7a
YG
2018};
2019
2020
523224a3 2021struct bmac1_stats {
619c5cb6
VZ
2022 u32 tx_stat_gtpkt_lo;
2023 u32 tx_stat_gtpkt_hi;
2024 u32 tx_stat_gtxpf_lo;
2025 u32 tx_stat_gtxpf_hi;
2026 u32 tx_stat_gtfcs_lo;
2027 u32 tx_stat_gtfcs_hi;
2028 u32 tx_stat_gtmca_lo;
2029 u32 tx_stat_gtmca_hi;
2030 u32 tx_stat_gtbca_lo;
2031 u32 tx_stat_gtbca_hi;
2032 u32 tx_stat_gtfrg_lo;
2033 u32 tx_stat_gtfrg_hi;
2034 u32 tx_stat_gtovr_lo;
2035 u32 tx_stat_gtovr_hi;
2036 u32 tx_stat_gt64_lo;
2037 u32 tx_stat_gt64_hi;
2038 u32 tx_stat_gt127_lo;
2039 u32 tx_stat_gt127_hi;
2040 u32 tx_stat_gt255_lo;
2041 u32 tx_stat_gt255_hi;
2042 u32 tx_stat_gt511_lo;
2043 u32 tx_stat_gt511_hi;
2044 u32 tx_stat_gt1023_lo;
2045 u32 tx_stat_gt1023_hi;
2046 u32 tx_stat_gt1518_lo;
2047 u32 tx_stat_gt1518_hi;
2048 u32 tx_stat_gt2047_lo;
2049 u32 tx_stat_gt2047_hi;
2050 u32 tx_stat_gt4095_lo;
2051 u32 tx_stat_gt4095_hi;
2052 u32 tx_stat_gt9216_lo;
2053 u32 tx_stat_gt9216_hi;
2054 u32 tx_stat_gt16383_lo;
2055 u32 tx_stat_gt16383_hi;
2056 u32 tx_stat_gtmax_lo;
2057 u32 tx_stat_gtmax_hi;
2058 u32 tx_stat_gtufl_lo;
2059 u32 tx_stat_gtufl_hi;
2060 u32 tx_stat_gterr_lo;
2061 u32 tx_stat_gterr_hi;
2062 u32 tx_stat_gtbyt_lo;
2063 u32 tx_stat_gtbyt_hi;
2064
2065 u32 rx_stat_gr64_lo;
2066 u32 rx_stat_gr64_hi;
2067 u32 rx_stat_gr127_lo;
2068 u32 rx_stat_gr127_hi;
2069 u32 rx_stat_gr255_lo;
2070 u32 rx_stat_gr255_hi;
2071 u32 rx_stat_gr511_lo;
2072 u32 rx_stat_gr511_hi;
2073 u32 rx_stat_gr1023_lo;
2074 u32 rx_stat_gr1023_hi;
2075 u32 rx_stat_gr1518_lo;
2076 u32 rx_stat_gr1518_hi;
2077 u32 rx_stat_gr2047_lo;
2078 u32 rx_stat_gr2047_hi;
2079 u32 rx_stat_gr4095_lo;
2080 u32 rx_stat_gr4095_hi;
2081 u32 rx_stat_gr9216_lo;
2082 u32 rx_stat_gr9216_hi;
2083 u32 rx_stat_gr16383_lo;
2084 u32 rx_stat_gr16383_hi;
2085 u32 rx_stat_grmax_lo;
2086 u32 rx_stat_grmax_hi;
2087 u32 rx_stat_grpkt_lo;
2088 u32 rx_stat_grpkt_hi;
2089 u32 rx_stat_grfcs_lo;
2090 u32 rx_stat_grfcs_hi;
2091 u32 rx_stat_grmca_lo;
2092 u32 rx_stat_grmca_hi;
2093 u32 rx_stat_grbca_lo;
2094 u32 rx_stat_grbca_hi;
2095 u32 rx_stat_grxcf_lo;
2096 u32 rx_stat_grxcf_hi;
2097 u32 rx_stat_grxpf_lo;
2098 u32 rx_stat_grxpf_hi;
2099 u32 rx_stat_grxuo_lo;
2100 u32 rx_stat_grxuo_hi;
2101 u32 rx_stat_grjbr_lo;
2102 u32 rx_stat_grjbr_hi;
2103 u32 rx_stat_grovr_lo;
2104 u32 rx_stat_grovr_hi;
2105 u32 rx_stat_grflr_lo;
2106 u32 rx_stat_grflr_hi;
2107 u32 rx_stat_grmeg_lo;
2108 u32 rx_stat_grmeg_hi;
2109 u32 rx_stat_grmeb_lo;
2110 u32 rx_stat_grmeb_hi;
2111 u32 rx_stat_grbyt_lo;
2112 u32 rx_stat_grbyt_hi;
2113 u32 rx_stat_grund_lo;
2114 u32 rx_stat_grund_hi;
2115 u32 rx_stat_grfrg_lo;
2116 u32 rx_stat_grfrg_hi;
2117 u32 rx_stat_grerb_lo;
2118 u32 rx_stat_grerb_hi;
2119 u32 rx_stat_grfre_lo;
2120 u32 rx_stat_grfre_hi;
2121 u32 rx_stat_gripj_lo;
2122 u32 rx_stat_gripj_hi;
bb2a0f7a
YG
2123};
2124
f2e0899f
DK
2125struct bmac2_stats {
2126 u32 tx_stat_gtpk_lo; /* gtpok */
2127 u32 tx_stat_gtpk_hi; /* gtpok */
2128 u32 tx_stat_gtxpf_lo; /* gtpf */
2129 u32 tx_stat_gtxpf_hi; /* gtpf */
2130 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
2131 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
2132 u32 tx_stat_gtfcs_lo;
2133 u32 tx_stat_gtfcs_hi;
2134 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
2135 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
2136 u32 tx_stat_gtmca_lo;
2137 u32 tx_stat_gtmca_hi;
2138 u32 tx_stat_gtbca_lo;
2139 u32 tx_stat_gtbca_hi;
2140 u32 tx_stat_gtovr_lo;
2141 u32 tx_stat_gtovr_hi;
2142 u32 tx_stat_gtfrg_lo;
2143 u32 tx_stat_gtfrg_hi;
2144 u32 tx_stat_gtpkt1_lo; /* gtpkt */
2145 u32 tx_stat_gtpkt1_hi; /* gtpkt */
2146 u32 tx_stat_gt64_lo;
2147 u32 tx_stat_gt64_hi;
2148 u32 tx_stat_gt127_lo;
2149 u32 tx_stat_gt127_hi;
2150 u32 tx_stat_gt255_lo;
2151 u32 tx_stat_gt255_hi;
2152 u32 tx_stat_gt511_lo;
2153 u32 tx_stat_gt511_hi;
2154 u32 tx_stat_gt1023_lo;
2155 u32 tx_stat_gt1023_hi;
2156 u32 tx_stat_gt1518_lo;
2157 u32 tx_stat_gt1518_hi;
2158 u32 tx_stat_gt2047_lo;
2159 u32 tx_stat_gt2047_hi;
2160 u32 tx_stat_gt4095_lo;
2161 u32 tx_stat_gt4095_hi;
2162 u32 tx_stat_gt9216_lo;
2163 u32 tx_stat_gt9216_hi;
2164 u32 tx_stat_gt16383_lo;
2165 u32 tx_stat_gt16383_hi;
2166 u32 tx_stat_gtmax_lo;
2167 u32 tx_stat_gtmax_hi;
2168 u32 tx_stat_gtufl_lo;
2169 u32 tx_stat_gtufl_hi;
2170 u32 tx_stat_gterr_lo;
2171 u32 tx_stat_gterr_hi;
2172 u32 tx_stat_gtbyt_lo;
2173 u32 tx_stat_gtbyt_hi;
2174
2175 u32 rx_stat_gr64_lo;
2176 u32 rx_stat_gr64_hi;
2177 u32 rx_stat_gr127_lo;
2178 u32 rx_stat_gr127_hi;
2179 u32 rx_stat_gr255_lo;
2180 u32 rx_stat_gr255_hi;
2181 u32 rx_stat_gr511_lo;
2182 u32 rx_stat_gr511_hi;
2183 u32 rx_stat_gr1023_lo;
2184 u32 rx_stat_gr1023_hi;
2185 u32 rx_stat_gr1518_lo;
2186 u32 rx_stat_gr1518_hi;
2187 u32 rx_stat_gr2047_lo;
2188 u32 rx_stat_gr2047_hi;
2189 u32 rx_stat_gr4095_lo;
2190 u32 rx_stat_gr4095_hi;
2191 u32 rx_stat_gr9216_lo;
2192 u32 rx_stat_gr9216_hi;
2193 u32 rx_stat_gr16383_lo;
2194 u32 rx_stat_gr16383_hi;
2195 u32 rx_stat_grmax_lo;
2196 u32 rx_stat_grmax_hi;
2197 u32 rx_stat_grpkt_lo;
2198 u32 rx_stat_grpkt_hi;
2199 u32 rx_stat_grfcs_lo;
2200 u32 rx_stat_grfcs_hi;
2201 u32 rx_stat_gruca_lo;
2202 u32 rx_stat_gruca_hi;
2203 u32 rx_stat_grmca_lo;
2204 u32 rx_stat_grmca_hi;
2205 u32 rx_stat_grbca_lo;
2206 u32 rx_stat_grbca_hi;
2207 u32 rx_stat_grxpf_lo; /* grpf */
2208 u32 rx_stat_grxpf_hi; /* grpf */
2209 u32 rx_stat_grpp_lo;
2210 u32 rx_stat_grpp_hi;
2211 u32 rx_stat_grxuo_lo; /* gruo */
2212 u32 rx_stat_grxuo_hi; /* gruo */
2213 u32 rx_stat_grjbr_lo;
2214 u32 rx_stat_grjbr_hi;
2215 u32 rx_stat_grovr_lo;
2216 u32 rx_stat_grovr_hi;
2217 u32 rx_stat_grxcf_lo; /* grcf */
2218 u32 rx_stat_grxcf_hi; /* grcf */
2219 u32 rx_stat_grflr_lo;
2220 u32 rx_stat_grflr_hi;
2221 u32 rx_stat_grpok_lo;
2222 u32 rx_stat_grpok_hi;
2223 u32 rx_stat_grmeg_lo;
2224 u32 rx_stat_grmeg_hi;
2225 u32 rx_stat_grmeb_lo;
2226 u32 rx_stat_grmeb_hi;
2227 u32 rx_stat_grbyt_lo;
2228 u32 rx_stat_grbyt_hi;
2229 u32 rx_stat_grund_lo;
2230 u32 rx_stat_grund_hi;
2231 u32 rx_stat_grfrg_lo;
2232 u32 rx_stat_grfrg_hi;
2233 u32 rx_stat_grerb_lo; /* grerrbyt */
2234 u32 rx_stat_grerb_hi; /* grerrbyt */
2235 u32 rx_stat_grfre_lo; /* grfrerr */
2236 u32 rx_stat_grfre_hi; /* grfrerr */
2237 u32 rx_stat_gripj_lo;
2238 u32 rx_stat_gripj_hi;
2239};
bb2a0f7a 2240
619c5cb6
VZ
2241struct mstat_stats {
2242 struct {
2243 /* OTE MSTAT on E3 has a bug where this register's contents are
2244 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2245 */
2246 u32 tx_gtxpok_lo;
2247 u32 tx_gtxpok_hi;
2248 u32 tx_gtxpf_lo;
2249 u32 tx_gtxpf_hi;
2250 u32 tx_gtxpp_lo;
2251 u32 tx_gtxpp_hi;
2252 u32 tx_gtfcs_lo;
2253 u32 tx_gtfcs_hi;
2254 u32 tx_gtuca_lo;
2255 u32 tx_gtuca_hi;
2256 u32 tx_gtmca_lo;
2257 u32 tx_gtmca_hi;
2258 u32 tx_gtgca_lo;
2259 u32 tx_gtgca_hi;
2260 u32 tx_gtpkt_lo;
2261 u32 tx_gtpkt_hi;
2262 u32 tx_gt64_lo;
2263 u32 tx_gt64_hi;
2264 u32 tx_gt127_lo;
2265 u32 tx_gt127_hi;
2266 u32 tx_gt255_lo;
2267 u32 tx_gt255_hi;
2268 u32 tx_gt511_lo;
2269 u32 tx_gt511_hi;
2270 u32 tx_gt1023_lo;
2271 u32 tx_gt1023_hi;
2272 u32 tx_gt1518_lo;
2273 u32 tx_gt1518_hi;
2274 u32 tx_gt2047_lo;
2275 u32 tx_gt2047_hi;
2276 u32 tx_gt4095_lo;
2277 u32 tx_gt4095_hi;
2278 u32 tx_gt9216_lo;
2279 u32 tx_gt9216_hi;
2280 u32 tx_gt16383_lo;
2281 u32 tx_gt16383_hi;
2282 u32 tx_gtufl_lo;
2283 u32 tx_gtufl_hi;
2284 u32 tx_gterr_lo;
2285 u32 tx_gterr_hi;
2286 u32 tx_gtbyt_lo;
2287 u32 tx_gtbyt_hi;
2288 u32 tx_collisions_lo;
2289 u32 tx_collisions_hi;
2290 u32 tx_singlecollision_lo;
2291 u32 tx_singlecollision_hi;
2292 u32 tx_multiplecollisions_lo;
2293 u32 tx_multiplecollisions_hi;
2294 u32 tx_deferred_lo;
2295 u32 tx_deferred_hi;
2296 u32 tx_excessivecollisions_lo;
2297 u32 tx_excessivecollisions_hi;
2298 u32 tx_latecollisions_lo;
2299 u32 tx_latecollisions_hi;
2300 } stats_tx;
2301
2302 struct {
2303 u32 rx_gr64_lo;
2304 u32 rx_gr64_hi;
2305 u32 rx_gr127_lo;
2306 u32 rx_gr127_hi;
2307 u32 rx_gr255_lo;
2308 u32 rx_gr255_hi;
2309 u32 rx_gr511_lo;
2310 u32 rx_gr511_hi;
2311 u32 rx_gr1023_lo;
2312 u32 rx_gr1023_hi;
2313 u32 rx_gr1518_lo;
2314 u32 rx_gr1518_hi;
2315 u32 rx_gr2047_lo;
2316 u32 rx_gr2047_hi;
2317 u32 rx_gr4095_lo;
2318 u32 rx_gr4095_hi;
2319 u32 rx_gr9216_lo;
2320 u32 rx_gr9216_hi;
2321 u32 rx_gr16383_lo;
2322 u32 rx_gr16383_hi;
2323 u32 rx_grpkt_lo;
2324 u32 rx_grpkt_hi;
2325 u32 rx_grfcs_lo;
2326 u32 rx_grfcs_hi;
2327 u32 rx_gruca_lo;
2328 u32 rx_gruca_hi;
2329 u32 rx_grmca_lo;
2330 u32 rx_grmca_hi;
2331 u32 rx_grbca_lo;
2332 u32 rx_grbca_hi;
2333 u32 rx_grxpf_lo;
2334 u32 rx_grxpf_hi;
2335 u32 rx_grxpp_lo;
2336 u32 rx_grxpp_hi;
2337 u32 rx_grxuo_lo;
2338 u32 rx_grxuo_hi;
2339 u32 rx_grovr_lo;
2340 u32 rx_grovr_hi;
2341 u32 rx_grxcf_lo;
2342 u32 rx_grxcf_hi;
2343 u32 rx_grflr_lo;
2344 u32 rx_grflr_hi;
2345 u32 rx_grpok_lo;
2346 u32 rx_grpok_hi;
2347 u32 rx_grbyt_lo;
2348 u32 rx_grbyt_hi;
2349 u32 rx_grund_lo;
2350 u32 rx_grund_hi;
2351 u32 rx_grfrg_lo;
2352 u32 rx_grfrg_hi;
2353 u32 rx_grerb_lo;
2354 u32 rx_grerb_hi;
2355 u32 rx_grfre_lo;
2356 u32 rx_grfre_hi;
2357
2358 u32 rx_alignmenterrors_lo;
2359 u32 rx_alignmenterrors_hi;
2360 u32 rx_falsecarrier_lo;
2361 u32 rx_falsecarrier_hi;
2362 u32 rx_llfcmsgcnt_lo;
2363 u32 rx_llfcmsgcnt_hi;
2364 } stats_rx;
2365};
2366
bb2a0f7a 2367union mac_stats {
619c5cb6
VZ
2368 struct emac_stats emac_stats;
2369 struct bmac1_stats bmac1_stats;
2370 struct bmac2_stats bmac2_stats;
2371 struct mstat_stats mstat_stats;
bb2a0f7a
YG
2372};
2373
2374
2375struct mac_stx {
619c5cb6
VZ
2376 /* in_bad_octets */
2377 u32 rx_stat_ifhcinbadoctets_hi;
2378 u32 rx_stat_ifhcinbadoctets_lo;
2379
2380 /* out_bad_octets */
2381 u32 tx_stat_ifhcoutbadoctets_hi;
2382 u32 tx_stat_ifhcoutbadoctets_lo;
2383
2384 /* crc_receive_errors */
2385 u32 rx_stat_dot3statsfcserrors_hi;
2386 u32 rx_stat_dot3statsfcserrors_lo;
2387 /* alignment_errors */
2388 u32 rx_stat_dot3statsalignmenterrors_hi;
2389 u32 rx_stat_dot3statsalignmenterrors_lo;
2390 /* carrier_sense_errors */
2391 u32 rx_stat_dot3statscarriersenseerrors_hi;
2392 u32 rx_stat_dot3statscarriersenseerrors_lo;
2393 /* false_carrier_detections */
2394 u32 rx_stat_falsecarriererrors_hi;
2395 u32 rx_stat_falsecarriererrors_lo;
2396
2397 /* runt_packets_received */
2398 u32 rx_stat_etherstatsundersizepkts_hi;
2399 u32 rx_stat_etherstatsundersizepkts_lo;
2400 /* jabber_packets_received */
2401 u32 rx_stat_dot3statsframestoolong_hi;
2402 u32 rx_stat_dot3statsframestoolong_lo;
2403
2404 /* error_runt_packets_received */
2405 u32 rx_stat_etherstatsfragments_hi;
2406 u32 rx_stat_etherstatsfragments_lo;
2407 /* error_jabber_packets_received */
2408 u32 rx_stat_etherstatsjabbers_hi;
2409 u32 rx_stat_etherstatsjabbers_lo;
2410
2411 /* control_frames_received */
2412 u32 rx_stat_maccontrolframesreceived_hi;
2413 u32 rx_stat_maccontrolframesreceived_lo;
2414 u32 rx_stat_mac_xpf_hi;
2415 u32 rx_stat_mac_xpf_lo;
2416 u32 rx_stat_mac_xcf_hi;
2417 u32 rx_stat_mac_xcf_lo;
2418
2419 /* xoff_state_entered */
2420 u32 rx_stat_xoffstateentered_hi;
2421 u32 rx_stat_xoffstateentered_lo;
2422 /* pause_xon_frames_received */
2423 u32 rx_stat_xonpauseframesreceived_hi;
2424 u32 rx_stat_xonpauseframesreceived_lo;
2425 /* pause_xoff_frames_received */
2426 u32 rx_stat_xoffpauseframesreceived_hi;
2427 u32 rx_stat_xoffpauseframesreceived_lo;
2428 /* pause_xon_frames_transmitted */
2429 u32 tx_stat_outxonsent_hi;
2430 u32 tx_stat_outxonsent_lo;
2431 /* pause_xoff_frames_transmitted */
2432 u32 tx_stat_outxoffsent_hi;
2433 u32 tx_stat_outxoffsent_lo;
2434 /* flow_control_done */
2435 u32 tx_stat_flowcontroldone_hi;
2436 u32 tx_stat_flowcontroldone_lo;
2437
2438 /* ether_stats_collisions */
2439 u32 tx_stat_etherstatscollisions_hi;
2440 u32 tx_stat_etherstatscollisions_lo;
2441 /* single_collision_transmit_frames */
2442 u32 tx_stat_dot3statssinglecollisionframes_hi;
2443 u32 tx_stat_dot3statssinglecollisionframes_lo;
2444 /* multiple_collision_transmit_frames */
2445 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
2446 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
2447 /* deferred_transmissions */
2448 u32 tx_stat_dot3statsdeferredtransmissions_hi;
2449 u32 tx_stat_dot3statsdeferredtransmissions_lo;
2450 /* excessive_collision_frames */
2451 u32 tx_stat_dot3statsexcessivecollisions_hi;
2452 u32 tx_stat_dot3statsexcessivecollisions_lo;
2453 /* late_collision_frames */
2454 u32 tx_stat_dot3statslatecollisions_hi;
2455 u32 tx_stat_dot3statslatecollisions_lo;
2456
2457 /* frames_transmitted_64_bytes */
2458 u32 tx_stat_etherstatspkts64octets_hi;
2459 u32 tx_stat_etherstatspkts64octets_lo;
2460 /* frames_transmitted_65_127_bytes */
2461 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
2462 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
2463 /* frames_transmitted_128_255_bytes */
2464 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
2465 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
2466 /* frames_transmitted_256_511_bytes */
2467 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
2468 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
2469 /* frames_transmitted_512_1023_bytes */
2470 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
2471 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
2472 /* frames_transmitted_1024_1522_bytes */
2473 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
2474 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
2475 /* frames_transmitted_1523_9022_bytes */
2476 u32 tx_stat_etherstatspktsover1522octets_hi;
2477 u32 tx_stat_etherstatspktsover1522octets_lo;
2478 u32 tx_stat_mac_2047_hi;
2479 u32 tx_stat_mac_2047_lo;
2480 u32 tx_stat_mac_4095_hi;
2481 u32 tx_stat_mac_4095_lo;
2482 u32 tx_stat_mac_9216_hi;
2483 u32 tx_stat_mac_9216_lo;
2484 u32 tx_stat_mac_16383_hi;
2485 u32 tx_stat_mac_16383_lo;
2486
2487 /* internal_mac_transmit_errors */
2488 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
2489 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
2490
2491 /* if_out_discards */
2492 u32 tx_stat_mac_ufl_hi;
2493 u32 tx_stat_mac_ufl_lo;
2494};
2495
2496
2497#define MAC_STX_IDX_MAX 2
bb2a0f7a
YG
2498
2499struct host_port_stats {
619c5cb6 2500 u32 host_port_stats_start;
bb2a0f7a 2501
619c5cb6 2502 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
bb2a0f7a 2503
619c5cb6
VZ
2504 u32 brb_drop_hi;
2505 u32 brb_drop_lo;
bb2a0f7a 2506
619c5cb6 2507 u32 host_port_stats_end;
bb2a0f7a
YG
2508};
2509
2510
2511struct host_func_stats {
619c5cb6 2512 u32 host_func_stats_start;
bb2a0f7a 2513
619c5cb6
VZ
2514 u32 total_bytes_received_hi;
2515 u32 total_bytes_received_lo;
bb2a0f7a 2516
619c5cb6
VZ
2517 u32 total_bytes_transmitted_hi;
2518 u32 total_bytes_transmitted_lo;
bb2a0f7a 2519
619c5cb6
VZ
2520 u32 total_unicast_packets_received_hi;
2521 u32 total_unicast_packets_received_lo;
bb2a0f7a 2522
619c5cb6
VZ
2523 u32 total_multicast_packets_received_hi;
2524 u32 total_multicast_packets_received_lo;
bb2a0f7a 2525
619c5cb6
VZ
2526 u32 total_broadcast_packets_received_hi;
2527 u32 total_broadcast_packets_received_lo;
bb2a0f7a 2528
619c5cb6
VZ
2529 u32 total_unicast_packets_transmitted_hi;
2530 u32 total_unicast_packets_transmitted_lo;
bb2a0f7a 2531
619c5cb6
VZ
2532 u32 total_multicast_packets_transmitted_hi;
2533 u32 total_multicast_packets_transmitted_lo;
bb2a0f7a 2534
619c5cb6
VZ
2535 u32 total_broadcast_packets_transmitted_hi;
2536 u32 total_broadcast_packets_transmitted_lo;
bb2a0f7a 2537
619c5cb6
VZ
2538 u32 valid_bytes_received_hi;
2539 u32 valid_bytes_received_lo;
bb2a0f7a 2540
619c5cb6 2541 u32 host_func_stats_end;
bb2a0f7a 2542};
34f80b04 2543
619c5cb6
VZ
2544/* VIC definitions */
2545#define VICSTATST_UIF_INDEX 2
34f80b04 2546
619c5cb6
VZ
2547#define BCM_5710_FW_MAJOR_VERSION 7
2548#define BCM_5710_FW_MINOR_VERSION 0
6383c0b3 2549#define BCM_5710_FW_REVISION_VERSION 23
619c5cb6 2550#define BCM_5710_FW_ENGINEERING_VERSION 0
a2fbb9ea
ET
2551#define BCM_5710_FW_COMPILE_FLAGS 1
2552
2553
2554/*
2555 * attention bits
2556 */
523224a3 2557struct atten_sp_status_block {
4781bfad
EG
2558 __le32 attn_bits;
2559 __le32 attn_bits_ack;
a2fbb9ea
ET
2560 u8 status_block_id;
2561 u8 reserved0;
4781bfad
EG
2562 __le16 attn_bits_index;
2563 __le32 reserved1;
a2fbb9ea
ET
2564};
2565
2566
2567/*
619c5cb6 2568 * The eth aggregative context of Cstorm
a2fbb9ea 2569 */
619c5cb6
VZ
2570struct cstorm_eth_ag_context {
2571 u32 __reserved0[10];
a2fbb9ea
ET
2572};
2573
619c5cb6 2574
a2fbb9ea 2575/*
619c5cb6 2576 * dmae command structure
a2fbb9ea 2577 */
619c5cb6
VZ
2578struct dmae_command {
2579 u32 opcode;
2580#define DMAE_COMMAND_SRC (0x1<<0)
2581#define DMAE_COMMAND_SRC_SHIFT 0
2582#define DMAE_COMMAND_DST (0x3<<1)
2583#define DMAE_COMMAND_DST_SHIFT 1
2584#define DMAE_COMMAND_C_DST (0x1<<3)
2585#define DMAE_COMMAND_C_DST_SHIFT 3
2586#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2587#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2588#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2589#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2590#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2591#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2592#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2593#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2594#define DMAE_COMMAND_PORT (0x1<<11)
2595#define DMAE_COMMAND_PORT_SHIFT 11
2596#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2597#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2598#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2599#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2600#define DMAE_COMMAND_DST_RESET (0x1<<14)
2601#define DMAE_COMMAND_DST_RESET_SHIFT 14
2602#define DMAE_COMMAND_E1HVN (0x3<<15)
2603#define DMAE_COMMAND_E1HVN_SHIFT 15
2604#define DMAE_COMMAND_DST_VN (0x3<<17)
2605#define DMAE_COMMAND_DST_VN_SHIFT 17
2606#define DMAE_COMMAND_C_FUNC (0x1<<19)
2607#define DMAE_COMMAND_C_FUNC_SHIFT 19
2608#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2609#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2610#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2611#define DMAE_COMMAND_RESERVED0_SHIFT 22
2612 u32 src_addr_lo;
2613 u32 src_addr_hi;
2614 u32 dst_addr_lo;
2615 u32 dst_addr_hi;
a2fbb9ea 2616#if defined(__BIG_ENDIAN)
619c5cb6
VZ
2617 u16 opcode_iov;
2618#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2619#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2620#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2621#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2622#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2623#define DMAE_COMMAND_RESERVED1_SHIFT 7
2624#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2625#define DMAE_COMMAND_DST_VFID_SHIFT 8
2626#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2627#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2628#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2629#define DMAE_COMMAND_RESERVED2_SHIFT 15
2630 u16 len;
a2fbb9ea 2631#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
2632 u16 len;
2633 u16 opcode_iov;
2634#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2635#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2636#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2637#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2638#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2639#define DMAE_COMMAND_RESERVED1_SHIFT 7
2640#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2641#define DMAE_COMMAND_DST_VFID_SHIFT 8
2642#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2643#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2644#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2645#define DMAE_COMMAND_RESERVED2_SHIFT 15
a2fbb9ea 2646#endif
619c5cb6
VZ
2647 u32 comp_addr_lo;
2648 u32 comp_addr_hi;
2649 u32 comp_val;
2650 u32 crc32;
2651 u32 crc32_c;
2652#if defined(__BIG_ENDIAN)
2653 u16 crc16_c;
2654 u16 crc16;
2655#elif defined(__LITTLE_ENDIAN)
2656 u16 crc16;
2657 u16 crc16_c;
2658#endif
2659#if defined(__BIG_ENDIAN)
2660 u16 reserved3;
2661 u16 crc_t10;
2662#elif defined(__LITTLE_ENDIAN)
2663 u16 crc_t10;
2664 u16 reserved3;
2665#endif
2666#if defined(__BIG_ENDIAN)
2667 u16 xsum8;
2668 u16 xsum16;
2669#elif defined(__LITTLE_ENDIAN)
2670 u16 xsum16;
2671 u16 xsum8;
2672#endif
2673};
2674
2675
ca00392c 2676/*
619c5cb6 2677 * common data for all protocols
ca00392c 2678 */
619c5cb6
VZ
2679struct doorbell_hdr {
2680 u8 header;
2681#define DOORBELL_HDR_RX (0x1<<0)
2682#define DOORBELL_HDR_RX_SHIFT 0
2683#define DOORBELL_HDR_DB_TYPE (0x1<<1)
2684#define DOORBELL_HDR_DB_TYPE_SHIFT 1
2685#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
2686#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
2687#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
2688#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
2689};
2690
2691/*
2692 * Ethernet doorbell
2693 */
2694struct eth_tx_doorbell {
ca00392c 2695#if defined(__BIG_ENDIAN)
619c5cb6
VZ
2696 u16 npackets;
2697 u8 params;
2698#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2699#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2700#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2701#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2702#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2703#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2704 struct doorbell_hdr hdr;
ca00392c 2705#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
2706 struct doorbell_hdr hdr;
2707 u8 params;
2708#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2709#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2710#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2711#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2712#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2713#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2714 u16 npackets;
ca00392c
EG
2715#endif
2716};
2717
2718
a2fbb9ea 2719/*
523224a3
DK
2720 * 3 lines. status block
2721 */
2722struct hc_status_block_e1x {
2723 __le16 index_values[HC_SB_MAX_INDICES_E1X];
2724 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 2725 __le32 rsrv[11];
523224a3
DK
2726};
2727
2728/*
2729 * host status block
2730 */
2731struct host_hc_status_block_e1x {
2732 struct hc_status_block_e1x sb;
2733};
2734
2735
2736/*
2737 * 3 lines. status block
2738 */
2739struct hc_status_block_e2 {
2740 __le16 index_values[HC_SB_MAX_INDICES_E2];
2741 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 2742 __le32 reserved[11];
523224a3
DK
2743};
2744
2745/*
2746 * host status block
2747 */
2748struct host_hc_status_block_e2 {
2749 struct hc_status_block_e2 sb;
2750};
2751
2752
2753/*
2754 * 5 lines. slow-path status block
2755 */
2756struct hc_sp_status_block {
2757 __le16 index_values[HC_SP_SB_MAX_INDICES];
2758 __le16 running_index;
2759 __le16 rsrv;
2760 u32 rsrv1;
2761};
2762
2763/*
2764 * host status block
2765 */
2766struct host_sp_status_block {
2767 struct atten_sp_status_block atten_status_block;
2768 struct hc_sp_status_block sp_sb;
2769};
2770
2771
2772/*
2773 * IGU driver acknowledgment register
a2fbb9ea
ET
2774 */
2775struct igu_ack_register {
2776#if defined(__BIG_ENDIAN)
2777 u16 sb_id_and_flags;
2778#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2779#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2780#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2781#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2782#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2783#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2784#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2785#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2786#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2787#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2788 u16 status_block_index;
2789#elif defined(__LITTLE_ENDIAN)
2790 u16 status_block_index;
2791 u16 sb_id_and_flags;
2792#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2793#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2794#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2795#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2796#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2797#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2798#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2799#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2800#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2801#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2802#endif
2803};
2804
2805
ca00392c
EG
2806/*
2807 * IGU driver acknowledgement register
2808 */
2809struct igu_backward_compatible {
2810 u32 sb_id_and_flags;
2811#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2812#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2813#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2814#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2815#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2816#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2817#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2818#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2819#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2820#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2821#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2822#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2823 u32 reserved_2;
2824};
2825
2826
2827/*
2828 * IGU driver acknowledgement register
2829 */
2830struct igu_regular {
2831 u32 sb_id_and_flags;
2832#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2833#define IGU_REGULAR_SB_INDEX_SHIFT 0
2834#define IGU_REGULAR_RESERVED0 (0x1<<20)
2835#define IGU_REGULAR_RESERVED0_SHIFT 20
2836#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2837#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2838#define IGU_REGULAR_BUPDATE (0x1<<24)
2839#define IGU_REGULAR_BUPDATE_SHIFT 24
2840#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2841#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2842#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2843#define IGU_REGULAR_RESERVED_1_SHIFT 27
2844#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2845#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2846#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2847#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2848#define IGU_REGULAR_BCLEANUP (0x1<<31)
2849#define IGU_REGULAR_BCLEANUP_SHIFT 31
2850 u32 reserved_2;
2851};
2852
2853/*
2854 * IGU driver acknowledgement register
2855 */
2856union igu_consprod_reg {
2857 struct igu_regular regular;
2858 struct igu_backward_compatible backward_compatible;
2859};
2860
2861
619c5cb6
VZ
2862/*
2863 * Igu control commands
2864 */
2865enum igu_ctrl_cmd {
2866 IGU_CTRL_CMD_TYPE_RD,
2867 IGU_CTRL_CMD_TYPE_WR,
2868 MAX_IGU_CTRL_CMD
2869};
2870
2871
f2e0899f
DK
2872/*
2873 * Control register for the IGU command register
2874 */
2875struct igu_ctrl_reg {
2876 u32 ctrl_data;
2877#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2878#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2879#define IGU_CTRL_REG_FID (0x7F<<12)
2880#define IGU_CTRL_REG_FID_SHIFT 12
2881#define IGU_CTRL_REG_RESERVED (0x1<<19)
2882#define IGU_CTRL_REG_RESERVED_SHIFT 19
2883#define IGU_CTRL_REG_TYPE (0x1<<20)
2884#define IGU_CTRL_REG_TYPE_SHIFT 20
2885#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2886#define IGU_CTRL_REG_UNUSED_SHIFT 21
2887};
2888
2889
619c5cb6
VZ
2890/*
2891 * Igu interrupt command
2892 */
2893enum igu_int_cmd {
2894 IGU_INT_ENABLE,
2895 IGU_INT_DISABLE,
2896 IGU_INT_NOP,
2897 IGU_INT_NOP2,
2898 MAX_IGU_INT_CMD
2899};
2900
2901
2902/*
2903 * Igu segments
2904 */
2905enum igu_seg_access {
2906 IGU_SEG_ACCESS_NORM,
2907 IGU_SEG_ACCESS_DEF,
2908 IGU_SEG_ACCESS_ATTN,
2909 MAX_IGU_SEG_ACCESS
2910};
2911
2912
a2fbb9ea
ET
2913/*
2914 * Parser parsing flags field
2915 */
2916struct parsing_flags {
4781bfad 2917 __le16 flags;
a2fbb9ea
ET
2918#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2919#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
34f80b04
EG
2920#define PARSING_FLAGS_VLAN (0x1<<1)
2921#define PARSING_FLAGS_VLAN_SHIFT 1
2922#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2923#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
a2fbb9ea
ET
2924#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2925#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2926#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2927#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2928#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2929#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2930#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2931#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2932#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2933#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2934#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2935#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2936#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2937#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2938#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2939#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2940#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2941#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2942#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2943#define PARSING_FLAGS_RESERVED0_SHIFT 14
2944};
2945
2946
619c5cb6
VZ
2947/*
2948 * Parsing flags for TCP ACK type
2949 */
2950enum prs_flags_ack_type {
2951 PRS_FLAG_PUREACK_PIGGY,
2952 PRS_FLAG_PUREACK_PURE,
2953 MAX_PRS_FLAGS_ACK_TYPE
34f80b04
EG
2954};
2955
2956
a2fbb9ea 2957/*
619c5cb6 2958 * Parsing flags for Ethernet address type
a2fbb9ea 2959 */
619c5cb6
VZ
2960enum prs_flags_eth_addr_type {
2961 PRS_FLAG_ETHTYPE_NON_UNICAST,
2962 PRS_FLAG_ETHTYPE_UNICAST,
2963 MAX_PRS_FLAGS_ETH_ADDR_TYPE
a2fbb9ea
ET
2964};
2965
2966
619c5cb6
VZ
2967/*
2968 * Parsing flags for over-ethernet protocol
2969 */
2970enum prs_flags_over_eth {
2971 PRS_FLAG_OVERETH_UNKNOWN,
2972 PRS_FLAG_OVERETH_IPV4,
2973 PRS_FLAG_OVERETH_IPV6,
2974 PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
2975 MAX_PRS_FLAGS_OVER_ETH
2976};
2977
2978
2979/*
2980 * Parsing flags for over-IP protocol
2981 */
2982enum prs_flags_over_ip {
2983 PRS_FLAG_OVERIP_UNKNOWN,
2984 PRS_FLAG_OVERIP_TCP,
2985 PRS_FLAG_OVERIP_UDP,
2986 MAX_PRS_FLAGS_OVER_IP
a2fbb9ea
ET
2987};
2988
2989
2990/*
523224a3 2991 * SDM operation gen command (generate aggregative interrupt)
a2fbb9ea 2992 */
523224a3
DK
2993struct sdm_op_gen {
2994 __le32 command;
2995#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2996#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2997#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2998#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2999#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
3000#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3001#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3002#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3003#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3004#define SDM_OP_GEN_RESERVED_SHIFT 17
34f80b04
EG
3005};
3006
34f80b04
EG
3007
3008/*
619c5cb6 3009 * Timers connection context
34f80b04 3010 */
619c5cb6
VZ
3011struct timers_block_context {
3012 u32 __reserved_0;
3013 u32 __reserved_1;
3014 u32 __reserved_2;
3015 u32 flags;
3016#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3017#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3018#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3019#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3020#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3021#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
34f80b04
EG
3022};
3023
523224a3 3024
34f80b04 3025/*
619c5cb6 3026 * The eth aggregative context of Tstorm
34f80b04 3027 */
619c5cb6
VZ
3028struct tstorm_eth_ag_context {
3029 u32 __reserved0[14];
a2fbb9ea
ET
3030};
3031
619c5cb6 3032
a2fbb9ea 3033/*
619c5cb6 3034 * The eth aggregative context of Ustorm
a2fbb9ea 3035 */
619c5cb6
VZ
3036struct ustorm_eth_ag_context {
3037 u32 __reserved0;
3038#if defined(__BIG_ENDIAN)
3039 u8 cdu_usage;
3040 u8 __reserved2;
3041 u16 __reserved1;
3042#elif defined(__LITTLE_ENDIAN)
3043 u16 __reserved1;
3044 u8 __reserved2;
3045 u8 cdu_usage;
3046#endif
3047 u32 __reserved3[6];
a2fbb9ea
ET
3048};
3049
619c5cb6 3050
a2fbb9ea
ET
3051/*
3052 * The eth aggregative context of Xstorm
3053 */
3054struct xstorm_eth_ag_context {
523224a3 3055 u32 reserved0;
a2fbb9ea
ET
3056#if defined(__BIG_ENDIAN)
3057 u8 cdu_reserved;
523224a3
DK
3058 u8 reserved2;
3059 u16 reserved1;
a2fbb9ea 3060#elif defined(__LITTLE_ENDIAN)
523224a3
DK
3061 u16 reserved1;
3062 u8 reserved2;
a2fbb9ea
ET
3063 u8 cdu_reserved;
3064#endif
523224a3 3065 u32 reserved3[30];
a2fbb9ea
ET
3066};
3067
523224a3 3068
a2fbb9ea 3069/*
619c5cb6 3070 * doorbell message sent to the chip
a2fbb9ea 3071 */
619c5cb6
VZ
3072struct doorbell {
3073#if defined(__BIG_ENDIAN)
3074 u16 zero_fill2;
3075 u8 zero_fill1;
3076 struct doorbell_hdr header;
3077#elif defined(__LITTLE_ENDIAN)
3078 struct doorbell_hdr header;
3079 u8 zero_fill1;
3080 u16 zero_fill2;
3081#endif
a2fbb9ea
ET
3082};
3083
523224a3 3084
a2fbb9ea 3085/*
619c5cb6 3086 * doorbell message sent to the chip
a2fbb9ea 3087 */
619c5cb6 3088struct doorbell_set_prod {
a2fbb9ea 3089#if defined(__BIG_ENDIAN)
619c5cb6
VZ
3090 u16 prod;
3091 u8 zero_fill1;
3092 struct doorbell_hdr header;
a2fbb9ea 3093#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
3094 struct doorbell_hdr header;
3095 u8 zero_fill1;
3096 u16 prod;
a2fbb9ea 3097#endif
a2fbb9ea
ET
3098};
3099
619c5cb6
VZ
3100
3101struct regpair {
3102 __le32 lo;
3103 __le32 hi;
3104};
3105
3106
a2fbb9ea 3107/*
619c5cb6 3108 * Classify rule opcodes in E2/E3
a2fbb9ea 3109 */
619c5cb6
VZ
3110enum classify_rule {
3111 CLASSIFY_RULE_OPCODE_MAC,
3112 CLASSIFY_RULE_OPCODE_VLAN,
3113 CLASSIFY_RULE_OPCODE_PAIR,
3114 MAX_CLASSIFY_RULE
a2fbb9ea
ET
3115};
3116
619c5cb6 3117
a2fbb9ea 3118/*
619c5cb6 3119 * Classify rule types in E2/E3
a2fbb9ea 3120 */
619c5cb6
VZ
3121enum classify_rule_action_type {
3122 CLASSIFY_RULE_REMOVE,
3123 CLASSIFY_RULE_ADD,
3124 MAX_CLASSIFY_RULE_ACTION_TYPE
a2fbb9ea
ET
3125};
3126
619c5cb6 3127
a2fbb9ea 3128/*
619c5cb6 3129 * client init ramrod data
a2fbb9ea 3130 */
619c5cb6
VZ
3131struct client_init_general_data {
3132 u8 client_id;
3133 u8 statistics_counter_id;
3134 u8 statistics_en_flg;
3135 u8 is_fcoe_flg;
3136 u8 activate_flg;
3137 u8 sp_client_id;
3138 __le16 mtu;
3139 u8 statistics_zero_flg;
3140 u8 func_id;
3141 u8 cos;
3142 u8 traffic_type;
3143 u32 reserved0;
ca00392c
EG
3144};
3145
619c5cb6 3146
ca00392c 3147/*
619c5cb6 3148 * client init rx data
ca00392c 3149 */
619c5cb6
VZ
3150struct client_init_rx_data {
3151 u8 tpa_en;
3152#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3153#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3154#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3155#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
3156#define CLIENT_INIT_RX_DATA_RESERVED5 (0x3F<<2)
3157#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 2
3158 u8 vmqueue_mode_en_flg;
3159 u8 extra_data_over_sgl_en_flg;
3160 u8 cache_line_alignment_log_size;
3161 u8 enable_dynamic_hc;
3162 u8 max_sges_for_packet;
3163 u8 client_qzone_id;
3164 u8 drop_ip_cs_err_flg;
3165 u8 drop_tcp_cs_err_flg;
3166 u8 drop_ttl0_flg;
3167 u8 drop_udp_cs_err_flg;
3168 u8 inner_vlan_removal_enable_flg;
3169 u8 outer_vlan_removal_enable_flg;
3170 u8 status_block_id;
3171 u8 rx_sb_index_number;
3172 u8 reserved0;
3173 u8 max_tpa_queues;
3174 u8 silent_vlan_removal_flg;
3175 __le16 max_bytes_on_bd;
3176 __le16 sge_buff_size;
3177 u8 approx_mcast_engine_id;
3178 u8 rss_engine_id;
3179 struct regpair bd_page_base;
3180 struct regpair sge_page_base;
3181 struct regpair cqe_page_base;
3182 u8 is_leading_rss;
3183 u8 is_approx_mcast;
3184 __le16 max_agg_size;
3185 __le16 state;
3186#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3187#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3188#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3189#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3190#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3191#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3192#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3193#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3194#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3195#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3196#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3197#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3198#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3199#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3200#define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3201#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3202 __le16 cqe_pause_thr_low;
3203 __le16 cqe_pause_thr_high;
3204 __le16 bd_pause_thr_low;
3205 __le16 bd_pause_thr_high;
3206 __le16 sge_pause_thr_low;
3207 __le16 sge_pause_thr_high;
3208 __le16 rx_cos_mask;
3209 __le16 silent_vlan_value;
3210 __le16 silent_vlan_mask;
3211 __le32 reserved6[2];
a2fbb9ea
ET
3212};
3213
3214/*
619c5cb6 3215 * client init tx data
a2fbb9ea 3216 */
619c5cb6
VZ
3217struct client_init_tx_data {
3218 u8 enforce_security_flg;
3219 u8 tx_status_block_id;
3220 u8 tx_sb_index_number;
3221 u8 tss_leading_client_id;
3222 u8 tx_switching_flg;
3223 u8 anti_spoofing_flg;
3224 __le16 default_vlan;
3225 struct regpair tx_bd_page_base;
3226 __le16 state;
3227#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3228#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3229#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3230#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3231#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3232#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3233#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3234#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
3235#define CLIENT_INIT_TX_DATA_RESERVED1 (0xFFF<<4)
3236#define CLIENT_INIT_TX_DATA_RESERVED1_SHIFT 4
3237 u8 default_vlan_flg;
3238 u8 reserved2;
3239 __le32 reserved3;
a2fbb9ea
ET
3240};
3241
f2e0899f 3242/*
619c5cb6 3243 * client init ramrod data
f2e0899f 3244 */
619c5cb6
VZ
3245struct client_init_ramrod_data {
3246 struct client_init_general_data general;
3247 struct client_init_rx_data rx;
3248 struct client_init_tx_data tx;
f2e0899f
DK
3249};
3250
619c5cb6 3251
a2fbb9ea 3252/*
619c5cb6 3253 * client update ramrod data
a2fbb9ea 3254 */
619c5cb6
VZ
3255struct client_update_ramrod_data {
3256 u8 client_id;
3257 u8 func_id;
3258 u8 inner_vlan_removal_enable_flg;
3259 u8 inner_vlan_removal_change_flg;
3260 u8 outer_vlan_removal_enable_flg;
3261 u8 outer_vlan_removal_change_flg;
3262 u8 anti_spoofing_enable_flg;
3263 u8 anti_spoofing_change_flg;
3264 u8 activate_flg;
3265 u8 activate_change_flg;
3266 __le16 default_vlan;
3267 u8 default_vlan_enable_flg;
3268 u8 default_vlan_change_flg;
3269 __le16 silent_vlan_value;
3270 __le16 silent_vlan_mask;
3271 u8 silent_vlan_removal_flg;
3272 u8 silent_vlan_change_flg;
3273 __le32 echo;
a2fbb9ea
ET
3274};
3275
619c5cb6 3276
a2fbb9ea 3277/*
619c5cb6 3278 * The eth storm context of Cstorm
a2fbb9ea 3279 */
619c5cb6
VZ
3280struct cstorm_eth_st_context {
3281 u32 __reserved0[4];
3282};
3283
3284
3285struct double_regpair {
3286 u32 regpair0_lo;
3287 u32 regpair0_hi;
3288 u32 regpair1_lo;
3289 u32 regpair1_hi;
a2fbb9ea
ET
3290};
3291
523224a3 3292
a2fbb9ea 3293/*
619c5cb6 3294 * Ethernet address typesm used in ethernet tx BDs
a2fbb9ea 3295 */
619c5cb6
VZ
3296enum eth_addr_type {
3297 UNKNOWN_ADDRESS,
3298 UNICAST_ADDRESS,
3299 MULTICAST_ADDRESS,
3300 BROADCAST_ADDRESS,
3301 MAX_ETH_ADDR_TYPE
a2fbb9ea
ET
3302};
3303
619c5cb6 3304
a2fbb9ea 3305/*
619c5cb6 3306 *
a2fbb9ea 3307 */
619c5cb6
VZ
3308struct eth_classify_cmd_header {
3309 u8 cmd_general_data;
3310#define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3311#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3312#define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3313#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3314#define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3315#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3316#define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3317#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3318#define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3319#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3320 u8 func_id;
3321 u8 client_id;
3322 u8 reserved1;
a2fbb9ea
ET
3323};
3324
619c5cb6 3325
a2fbb9ea 3326/*
619c5cb6 3327 * header for eth classification config ramrod
a2fbb9ea 3328 */
619c5cb6
VZ
3329struct eth_classify_header {
3330 u8 rule_cnt;
3331 u8 reserved0;
3332 __le16 reserved1;
3333 __le32 echo;
a2fbb9ea
ET
3334};
3335
3336
3337/*
619c5cb6 3338 * Command for adding/removing a MAC classification rule
a2fbb9ea 3339 */
619c5cb6
VZ
3340struct eth_classify_mac_cmd {
3341 struct eth_classify_cmd_header header;
3342 __le32 reserved0;
3343 __le16 mac_lsb;
3344 __le16 mac_mid;
3345 __le16 mac_msb;
3346 __le16 reserved1;
3347};
3348
3349
3350/*
3351 * Command for adding/removing a MAC-VLAN pair classification rule
3352 */
3353struct eth_classify_pair_cmd {
3354 struct eth_classify_cmd_header header;
3355 __le32 reserved0;
3356 __le16 mac_lsb;
3357 __le16 mac_mid;
3358 __le16 mac_msb;
3359 __le16 vlan;
3360};
3361
3362
3363/*
3364 * Command for adding/removing a VLAN classification rule
3365 */
3366struct eth_classify_vlan_cmd {
3367 struct eth_classify_cmd_header header;
3368 __le32 reserved0;
3369 __le32 reserved1;
3370 __le16 reserved2;
3371 __le16 vlan;
a2fbb9ea
ET
3372};
3373
619c5cb6
VZ
3374/*
3375 * union for eth classification rule
3376 */
3377union eth_classify_rule_cmd {
3378 struct eth_classify_mac_cmd mac;
3379 struct eth_classify_vlan_cmd vlan;
3380 struct eth_classify_pair_cmd pair;
3381};
a2fbb9ea
ET
3382
3383/*
619c5cb6 3384 * parameters for eth classification configuration ramrod
a2fbb9ea 3385 */
619c5cb6
VZ
3386struct eth_classify_rules_ramrod_data {
3387 struct eth_classify_header header;
3388 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3389};
3390
a2fbb9ea
ET
3391
3392/*
619c5cb6 3393 * The data contain client ID need to the ramrod
a2fbb9ea 3394 */
619c5cb6
VZ
3395struct eth_common_ramrod_data {
3396 __le32 client_id;
3397 __le32 reserved1;
a2fbb9ea
ET
3398};
3399
3400
3401/*
619c5cb6 3402 * The eth storm context of Ustorm
a2fbb9ea 3403 */
619c5cb6
VZ
3404struct ustorm_eth_st_context {
3405 u32 reserved0[52];
523224a3
DK
3406};
3407
3408/*
619c5cb6 3409 * The eth storm context of Tstorm
523224a3 3410 */
619c5cb6
VZ
3411struct tstorm_eth_st_context {
3412 u32 __reserved0[28];
a2fbb9ea
ET
3413};
3414
3415/*
619c5cb6 3416 * The eth storm context of Xstorm
a2fbb9ea 3417 */
619c5cb6
VZ
3418struct xstorm_eth_st_context {
3419 u32 reserved0[60];
a2fbb9ea
ET
3420};
3421
3422/*
619c5cb6 3423 * Ethernet connection context
a2fbb9ea 3424 */
619c5cb6
VZ
3425struct eth_context {
3426 struct ustorm_eth_st_context ustorm_st_context;
3427 struct tstorm_eth_st_context tstorm_st_context;
3428 struct xstorm_eth_ag_context xstorm_ag_context;
3429 struct tstorm_eth_ag_context tstorm_ag_context;
3430 struct cstorm_eth_ag_context cstorm_ag_context;
3431 struct ustorm_eth_ag_context ustorm_ag_context;
3432 struct timers_block_context timers_context;
3433 struct xstorm_eth_st_context xstorm_st_context;
3434 struct cstorm_eth_st_context cstorm_st_context;
a2fbb9ea
ET
3435};
3436
3437
3438/*
523224a3 3439 * union for sgl and raw data.
a2fbb9ea 3440 */
523224a3
DK
3441union eth_sgl_or_raw_data {
3442 __le16 sgl[8];
3443 u32 raw_data[4];
a2fbb9ea
ET
3444};
3445
619c5cb6
VZ
3446/*
3447 * eth FP end aggregation CQE parameters struct
3448 */
3449struct eth_end_agg_rx_cqe {
3450 u8 type_error_flags;
3451#define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3452#define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3453#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3454#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3455#define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3456#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3457 u8 reserved1;
3458 u8 queue_index;
3459 u8 reserved2;
3460 __le32 timestamp_delta;
3461 __le16 num_of_coalesced_segs;
3462 __le16 pkt_len;
3463 u8 pure_ack_count;
3464 u8 reserved3;
3465 __le16 reserved4;
3466 union eth_sgl_or_raw_data sgl_or_raw_data;
3467 __le32 reserved5[8];
3468};
3469
3470
a2fbb9ea
ET
3471/*
3472 * regular eth FP CQE parameters struct
3473 */
3474struct eth_fast_path_rx_cqe {
34f80b04 3475 u8 type_error_flags;
619c5cb6 3476#define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
34f80b04 3477#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
3478#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3479#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3480#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3481#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3482#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3483#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3484#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3485#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
3486#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
3487#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
a2fbb9ea
ET
3488 u8 status_flags;
3489#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3490#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3491#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3492#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3493#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3494#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3495#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3496#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3497#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3498#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3499#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3500#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
34f80b04 3501 u8 queue_index;
619c5cb6 3502 u8 placement_offset;
4781bfad
EG
3503 __le32 rss_hash_result;
3504 __le16 vlan_tag;
3505 __le16 pkt_len;
3506 __le16 len_on_bd;
a2fbb9ea 3507 struct parsing_flags pars_flags;
523224a3 3508 union eth_sgl_or_raw_data sgl_or_raw_data;
619c5cb6
VZ
3509 __le32 reserved1[8];
3510};
3511
3512
3513/*
3514 * Command for setting classification flags for a client
3515 */
3516struct eth_filter_rules_cmd {
3517 u8 cmd_general_data;
3518#define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3519#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3520#define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3521#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3522#define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3523#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3524 u8 func_id;
3525 u8 client_id;
3526 u8 reserved1;
3527 __le16 state;
3528#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3529#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3530#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3531#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3532#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3533#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3534#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3535#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3536#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3537#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3538#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3539#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3540#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3541#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3542#define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3543#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3544 __le16 reserved3;
3545 struct regpair reserved4;
3546};
3547
3548
3549/*
3550 * parameters for eth classification filters ramrod
3551 */
3552struct eth_filter_rules_ramrod_data {
3553 struct eth_classify_header header;
3554 struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3555};
3556
3557
3558/*
3559 * parameters for eth classification configuration ramrod
3560 */
3561struct eth_general_rules_ramrod_data {
3562 struct eth_classify_header header;
3563 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3564};
3565
3566
3567/*
619c5cb6 3568 * The data for Halt ramrod
a2fbb9ea
ET
3569 */
3570struct eth_halt_ramrod_data {
619c5cb6
VZ
3571 __le32 client_id;
3572 __le32 reserved0;
a2fbb9ea
ET
3573};
3574
619c5cb6 3575
34f80b04 3576/*
619c5cb6 3577 * Command for setting multicast classification for a client
34f80b04 3578 */
619c5cb6
VZ
3579struct eth_multicast_rules_cmd {
3580 u8 cmd_general_data;
3581#define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
3582#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
3583#define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
3584#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
3585#define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
3586#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
3587#define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
3588#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
3589 u8 func_id;
3590 u8 bin_id;
3591 u8 engine_id;
3592 __le32 reserved2;
3593 struct regpair reserved3;
3594};
3595
3596
3597/*
3598 * parameters for multicast classification ramrod
3599 */
3600struct eth_multicast_rules_ramrod_data {
3601 struct eth_classify_header header;
3602 struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
34f80b04
EG
3603};
3604
3605
a2fbb9ea
ET
3606/*
3607 * Place holder for ramrods protocol specific data
3608 */
3609struct ramrod_data {
4781bfad
EG
3610 __le32 data_lo;
3611 __le32 data_hi;
a2fbb9ea
ET
3612};
3613
3614/*
33471629 3615 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
a2fbb9ea
ET
3616 */
3617union eth_ramrod_data {
3618 struct ramrod_data general;
3619};
3620
3621
619c5cb6
VZ
3622/*
3623 * RSS toeplitz hash type, as reported in CQE
3624 */
3625enum eth_rss_hash_type {
3626 DEFAULT_HASH_TYPE,
3627 IPV4_HASH_TYPE,
3628 TCP_IPV4_HASH_TYPE,
3629 IPV6_HASH_TYPE,
3630 TCP_IPV6_HASH_TYPE,
3631 VLAN_PRI_HASH_TYPE,
3632 E1HOV_PRI_HASH_TYPE,
3633 DSCP_HASH_TYPE,
3634 MAX_ETH_RSS_HASH_TYPE
3635};
3636
3637
3638/*
3639 * Ethernet RSS mode
3640 */
3641enum eth_rss_mode {
3642 ETH_RSS_MODE_DISABLED,
3643 ETH_RSS_MODE_REGULAR,
3644 ETH_RSS_MODE_VLAN_PRI,
3645 ETH_RSS_MODE_E1HOV_PRI,
3646 ETH_RSS_MODE_IP_DSCP,
3647 MAX_ETH_RSS_MODE
3648};
3649
3650
3651/*
3652 * parameters for RSS update ramrod (E2)
3653 */
3654struct eth_rss_update_ramrod_data {
3655 u8 rss_engine_id;
3656 u8 capabilities;
3657#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
3658#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
3659#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
3660#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
3661#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
3662#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
3663#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<3)
3664#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 3
3665#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<4)
3666#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 4
3667#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<5)
3668#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 5
3669#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<6)
3670#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 6
3671#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0 (0x1<<7)
3672#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0_SHIFT 7
3673 u8 rss_result_mask;
3674 u8 rss_mode;
3675 __le32 __reserved2;
3676 u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
3677 __le32 rss_key[T_ETH_RSS_KEY];
3678 __le32 echo;
3679 __le32 reserved3;
3680};
3681
3682
3683/*
3684 * The eth Rx Buffer Descriptor
3685 */
3686struct eth_rx_bd {
3687 __le32 addr_lo;
3688 __le32 addr_hi;
3689};
3690
3691
a2fbb9ea
ET
3692/*
3693 * Eth Rx Cqe structure- general structure for ramrods
3694 */
3695struct common_ramrod_eth_rx_cqe {
34f80b04 3696 u8 ramrod_type;
619c5cb6 3697#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
34f80b04 3698#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
3699#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
3700#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
3701#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
3702#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
8d9c5f34 3703 u8 conn_type;
4781bfad
EG
3704 __le16 reserved1;
3705 __le32 conn_and_cmd_data;
a2fbb9ea
ET
3706#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
3707#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
3708#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
3709#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
3710 struct ramrod_data protocol_data;
619c5cb6
VZ
3711 __le32 echo;
3712 __le32 reserved2[11];
3713};
3714
3715/*
3716 * Rx Last CQE in page (in ETH)
3717 */
3718struct eth_rx_cqe_next_page {
3719 __le32 addr_lo;
3720 __le32 addr_hi;
3721 __le32 reserved[14];
3722};
3723
3724/*
3725 * union for all eth rx cqe types (fix their sizes)
3726 */
3727union eth_rx_cqe {
3728 struct eth_fast_path_rx_cqe fast_path_cqe;
3729 struct common_ramrod_eth_rx_cqe ramrod_cqe;
3730 struct eth_rx_cqe_next_page next_page_cqe;
3731 struct eth_end_agg_rx_cqe end_agg_cqe;
3732};
3733
3734
3735/*
3736 * Values for RX ETH CQE type field
3737 */
3738enum eth_rx_cqe_type {
3739 RX_ETH_CQE_TYPE_ETH_FASTPATH,
3740 RX_ETH_CQE_TYPE_ETH_RAMROD,
3741 RX_ETH_CQE_TYPE_ETH_START_AGG,
3742 RX_ETH_CQE_TYPE_ETH_STOP_AGG,
3743 MAX_ETH_RX_CQE_TYPE
3744};
3745
3746
3747/*
3748 * Type of SGL/Raw field in ETH RX fast path CQE
3749 */
3750enum eth_rx_fp_sel {
3751 ETH_FP_CQE_REGULAR,
3752 ETH_FP_CQE_RAW,
3753 MAX_ETH_RX_FP_SEL
3754};
3755
3756
3757/*
3758 * The eth Rx SGE Descriptor
3759 */
3760struct eth_rx_sge {
3761 __le32 addr_lo;
3762 __le32 addr_hi;
3763};
3764
3765
3766/*
3767 * common data for all protocols
3768 */
3769struct spe_hdr {
3770 __le32 conn_and_cmd_data;
3771#define SPE_HDR_CID (0xFFFFFF<<0)
3772#define SPE_HDR_CID_SHIFT 0
3773#define SPE_HDR_CMD_ID (0xFF<<24)
3774#define SPE_HDR_CMD_ID_SHIFT 24
3775 __le16 type;
3776#define SPE_HDR_CONN_TYPE (0xFF<<0)
3777#define SPE_HDR_CONN_TYPE_SHIFT 0
3778#define SPE_HDR_FUNCTION_ID (0xFF<<8)
3779#define SPE_HDR_FUNCTION_ID_SHIFT 8
3780 __le16 reserved1;
3781};
3782
3783/*
3784 * specific data for ethernet slow path element
3785 */
3786union eth_specific_data {
3787 u8 protocol_data[8];
3788 struct regpair client_update_ramrod_data;
3789 struct regpair client_init_ramrod_init_data;
3790 struct eth_halt_ramrod_data halt_ramrod_data;
3791 struct regpair update_data_addr;
3792 struct eth_common_ramrod_data common_ramrod_data;
3793 struct regpair classify_cfg_addr;
3794 struct regpair filter_cfg_addr;
3795 struct regpair mcast_cfg_addr;
3796};
3797
3798/*
3799 * Ethernet slow path element
3800 */
3801struct eth_spe {
3802 struct spe_hdr hdr;
3803 union eth_specific_data data;
3804};
3805
3806
3807/*
3808 * Ethernet command ID for slow path elements
3809 */
3810enum eth_spqe_cmd_id {
3811 RAMROD_CMD_ID_ETH_UNUSED,
3812 RAMROD_CMD_ID_ETH_CLIENT_SETUP,
3813 RAMROD_CMD_ID_ETH_HALT,
3814 RAMROD_CMD_ID_ETH_FORWARD_SETUP,
3815 RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
3816 RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
3817 RAMROD_CMD_ID_ETH_EMPTY,
3818 RAMROD_CMD_ID_ETH_TERMINATE,
3819 RAMROD_CMD_ID_ETH_TPA_UPDATE,
3820 RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
3821 RAMROD_CMD_ID_ETH_FILTER_RULES,
3822 RAMROD_CMD_ID_ETH_MULTICAST_RULES,
3823 RAMROD_CMD_ID_ETH_RSS_UPDATE,
3824 RAMROD_CMD_ID_ETH_SET_MAC,
3825 MAX_ETH_SPQE_CMD_ID
3826};
3827
3828
3829/*
3830 * eth tpa update command
3831 */
3832enum eth_tpa_update_command {
3833 TPA_UPDATE_NONE_COMMAND,
3834 TPA_UPDATE_ENABLE_COMMAND,
3835 TPA_UPDATE_DISABLE_COMMAND,
3836 MAX_ETH_TPA_UPDATE_COMMAND
3837};
3838
3839
3840/*
3841 * Tx regular BD structure
3842 */
3843struct eth_tx_bd {
3844 __le32 addr_lo;
3845 __le32 addr_hi;
3846 __le16 total_pkt_bytes;
3847 __le16 nbytes;
3848 u8 reserved[4];
3849};
3850
3851
3852/*
3853 * structure for easy accessibility to assembler
3854 */
3855struct eth_tx_bd_flags {
3856 u8 as_bitfield;
3857#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
3858#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
3859#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
3860#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
3861#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
3862#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
3863#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
3864#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
3865#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
3866#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
3867#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
3868#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
3869#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
3870#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
a2fbb9ea
ET
3871};
3872
3873/*
619c5cb6 3874 * The eth Tx Buffer Descriptor
a2fbb9ea 3875 */
619c5cb6 3876struct eth_tx_start_bd {
4781bfad
EG
3877 __le32 addr_lo;
3878 __le32 addr_hi;
619c5cb6
VZ
3879 __le16 nbd;
3880 __le16 nbytes;
3881 __le16 vlan_or_ethertype;
3882 struct eth_tx_bd_flags bd_flags;
3883 u8 general_data;
3884#define ETH_TX_START_BD_HDR_NBDS (0xF<<0)
3885#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
3886#define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
3887#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
3888#define ETH_TX_START_BD_RESREVED (0x1<<5)
3889#define ETH_TX_START_BD_RESREVED_SHIFT 5
3890#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
3891#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
a2fbb9ea
ET
3892};
3893
3894/*
619c5cb6 3895 * Tx parsing BD structure for ETH E1/E1h
a2fbb9ea 3896 */
619c5cb6
VZ
3897struct eth_tx_parse_bd_e1x {
3898 u8 global_data;
3899#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
3900#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
3901#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
3902#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
3903#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
3904#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
3905#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
3906#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
3907#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
3908#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
3909 u8 tcp_flags;
3910#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
3911#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
3912#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
3913#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
3914#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
3915#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
3916#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
3917#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
3918#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
3919#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
3920#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
3921#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
3922#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
3923#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
3924#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
3925#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
3926 u8 ip_hlen_w;
3927 s8 reserved;
3928 __le16 total_hlen_w;
3929 __le16 tcp_pseudo_csum;
3930 __le16 lso_mss;
3931 __le16 ip_id;
3932 __le32 tcp_send_seq;
a2fbb9ea
ET
3933};
3934
a2fbb9ea 3935/*
619c5cb6 3936 * Tx parsing BD structure for ETH E2
a2fbb9ea 3937 */
619c5cb6
VZ
3938struct eth_tx_parse_bd_e2 {
3939 __le16 dst_mac_addr_lo;
3940 __le16 dst_mac_addr_mid;
3941 __le16 dst_mac_addr_hi;
3942 __le16 src_mac_addr_lo;
3943 __le16 src_mac_addr_mid;
3944 __le16 src_mac_addr_hi;
3945 __le32 parsing_data;
3946#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
3947#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
3948#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
3949#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
3950#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
3951#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
3952#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
3953#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
a2fbb9ea
ET
3954};
3955
a2fbb9ea 3956/*
619c5cb6 3957 * The last BD in the BD memory will hold a pointer to the next BD memory
a2fbb9ea 3958 */
619c5cb6
VZ
3959struct eth_tx_next_bd {
3960 __le32 addr_lo;
3961 __le32 addr_hi;
3962 u8 reserved[8];
a2fbb9ea
ET
3963};
3964
3965/*
619c5cb6 3966 * union for 4 Bd types
a2fbb9ea 3967 */
619c5cb6
VZ
3968union eth_tx_bd_types {
3969 struct eth_tx_start_bd start_bd;
3970 struct eth_tx_bd reg_bd;
3971 struct eth_tx_parse_bd_e1x parse_bd_e1x;
3972 struct eth_tx_parse_bd_e2 parse_bd_e2;
3973 struct eth_tx_next_bd next_bd;
a2fbb9ea
ET
3974};
3975
a2fbb9ea 3976/*
ca00392c 3977 * array of 13 bds as appears in the eth xstorm context
a2fbb9ea 3978 */
ca00392c
EG
3979struct eth_tx_bds_array {
3980 union eth_tx_bd_types bds[13];
a2fbb9ea
ET
3981};
3982
3983
3984/*
619c5cb6 3985 * VLAN mode on TX BDs
a2fbb9ea 3986 */
619c5cb6
VZ
3987enum eth_tx_vlan_type {
3988 X_ETH_NO_VLAN,
3989 X_ETH_OUTBAND_VLAN,
3990 X_ETH_INBAND_VLAN,
3991 X_ETH_FW_ADDED_VLAN,
3992 MAX_ETH_TX_VLAN_TYPE
a2fbb9ea
ET
3993};
3994
ca00392c 3995
a2fbb9ea 3996/*
619c5cb6 3997 * Ethernet VLAN filtering mode in E1x
a2fbb9ea 3998 */
619c5cb6
VZ
3999enum eth_vlan_filter_mode {
4000 ETH_VLAN_FILTER_ANY_VLAN,
4001 ETH_VLAN_FILTER_SPECIFIC_VLAN,
4002 ETH_VLAN_FILTER_CLASSIFY,
4003 MAX_ETH_VLAN_FILTER_MODE
a2fbb9ea
ET
4004};
4005
4006
4007/*
4008 * MAC filtering configuration command header
4009 */
4010struct mac_configuration_hdr {
8d9c5f34 4011 u8 length;
a2fbb9ea 4012 u8 offset;
619c5cb6
VZ
4013 __le16 client_id;
4014 __le32 echo;
a2fbb9ea
ET
4015};
4016
4017/*
4018 * MAC address in list for ramrod
4019 */
523224a3 4020struct mac_configuration_entry {
4781bfad
EG
4021 __le16 lsb_mac_addr;
4022 __le16 middle_mac_addr;
4023 __le16 msb_mac_addr;
523224a3
DK
4024 __le16 vlan_id;
4025 u8 pf_id;
a2fbb9ea 4026 u8 flags;
523224a3
DK
4027#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4028#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4029#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4030#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4031#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4032#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4033#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4034#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4035#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4036#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4037#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4038#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
619c5cb6
VZ
4039 __le16 reserved0;
4040 __le32 clients_bit_vector;
a2fbb9ea
ET
4041};
4042
4043/*
523224a3 4044 * MAC filtering configuration command
a2fbb9ea
ET
4045 */
4046struct mac_configuration_cmd {
4047 struct mac_configuration_hdr hdr;
4048 struct mac_configuration_entry config_table[64];
4049};
4050
4051
619c5cb6
VZ
4052/*
4053 * Set-MAC command type (in E1x)
4054 */
4055enum set_mac_action_type {
4056 T_ETH_MAC_COMMAND_INVALIDATE,
4057 T_ETH_MAC_COMMAND_SET,
4058 MAX_SET_MAC_ACTION_TYPE
4059};
4060
4061
4062/*
4063 * tpa update ramrod data
4064 */
4065struct tpa_update_ramrod_data {
4066 u8 update_ipv4;
4067 u8 update_ipv6;
4068 u8 client_id;
4069 u8 max_tpa_queues;
4070 u8 max_sges_for_packet;
4071 u8 complete_on_both_clients;
4072 __le16 reserved1;
4073 __le16 sge_buff_size;
4074 __le16 max_agg_size;
4075 __le32 sge_page_base_lo;
4076 __le32 sge_page_base_hi;
4077 __le16 sge_pause_thr_low;
4078 __le16 sge_pause_thr_high;
4079};
4080
4081
34f80b04
EG
4082/*
4083 * approximate-match multicast filtering for E1H per function in Tstorm
4084 */
4085struct tstorm_eth_approximate_match_multicast_filtering {
4086 u32 mcast_add_hash_bit_array[8];
4087};
4088
4089
619c5cb6
VZ
4090/*
4091 * Common configuration parameters per function in Tstorm
4092 */
4093struct tstorm_eth_function_common_config {
4094 __le16 config_flags;
4095#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4096#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4097#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4098#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4099#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4100#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4101#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4102#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4103#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4104#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4105#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4106#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4107#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4108#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4109 u8 rss_result_mask;
4110 u8 reserved1;
4111 __le16 vlan_id[2];
4112};
4113
4114
a2fbb9ea
ET
4115/*
4116 * MAC filtering configuration parameters per port in Tstorm
4117 */
4118struct tstorm_eth_mac_filter_config {
619c5cb6
VZ
4119 __le32 ucast_drop_all;
4120 __le32 ucast_accept_all;
4121 __le32 mcast_drop_all;
4122 __le32 mcast_accept_all;
4123 __le32 bcast_accept_all;
4124 __le32 vlan_filter[2];
4125 __le32 unmatched_unicast;
a2fbb9ea
ET
4126};
4127
4128
8d9c5f34 4129/*
619c5cb6 4130 * tx only queue init ramrod data
8d9c5f34 4131 */
619c5cb6
VZ
4132struct tx_queue_init_ramrod_data {
4133 struct client_init_general_data general;
4134 struct client_init_tx_data tx;
8d9c5f34
EG
4135};
4136
4137
34f80b04
EG
4138/*
4139 * Three RX producers for ETH
4140 */
8d9c5f34 4141struct ustorm_eth_rx_producers {
a2fbb9ea 4142#if defined(__BIG_ENDIAN)
34f80b04
EG
4143 u16 bd_prod;
4144 u16 cqe_prod;
a2fbb9ea 4145#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4146 u16 cqe_prod;
4147 u16 bd_prod;
a2fbb9ea 4148#endif
a2fbb9ea 4149#if defined(__BIG_ENDIAN)
34f80b04
EG
4150 u16 reserved;
4151 u16 sge_prod;
a2fbb9ea 4152#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4153 u16 sge_prod;
4154 u16 reserved;
a2fbb9ea 4155#endif
a2fbb9ea
ET
4156};
4157
a2fbb9ea 4158
523224a3
DK
4159/*
4160 * cfc delete event data
4161 */
4162struct cfc_del_event_data {
4163 u32 cid;
619c5cb6
VZ
4164 u32 reserved0;
4165 u32 reserved1;
523224a3
DK
4166};
4167
4168
34f80b04
EG
4169/*
4170 * per-port SAFC demo variables
4171 */
4172struct cmng_flags_per_port {
8a1c38d1
EG
4173 u32 cmng_enables;
4174#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4175#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4176#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4177#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
619c5cb6
VZ
4178#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4179#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4180#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4181#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4182#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4183#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4184 u32 __reserved1;
a2fbb9ea
ET
4185};
4186
34f80b04
EG
4187
4188/*
4189 * per-port rate shaping variables
4190 */
4191struct rate_shaping_vars_per_port {
4192 u32 rs_periodic_timeout;
4193 u32 rs_threshold;
4194};
4195
34f80b04
EG
4196/*
4197 * per-port fairness variables
4198 */
4199struct fairness_vars_per_port {
4200 u32 upper_bound;
4201 u32 fair_threshold;
4202 u32 fairness_timeout;
619c5cb6 4203 u32 reserved0;
34f80b04
EG
4204};
4205
34f80b04
EG
4206/*
4207 * per-port SAFC variables
4208 */
4209struct safc_struct_per_port {
4210#if defined(__BIG_ENDIAN)
8d9c5f34
EG
4211 u16 __reserved1;
4212 u8 __reserved0;
34f80b04
EG
4213 u8 safc_timeout_usec;
4214#elif defined(__LITTLE_ENDIAN)
4215 u8 safc_timeout_usec;
8d9c5f34
EG
4216 u8 __reserved0;
4217 u16 __reserved1;
34f80b04 4218#endif
523224a3 4219 u8 cos_to_traffic_types[MAX_COS_NUMBER];
8d9c5f34 4220 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
a2fbb9ea
ET
4221};
4222
34f80b04
EG
4223/*
4224 * Per-port congestion management variables
4225 */
4226struct cmng_struct_per_port {
4227 struct rate_shaping_vars_per_port rs_vars;
4228 struct fairness_vars_per_port fair_vars;
4229 struct safc_struct_per_port safc_vars;
4230 struct cmng_flags_per_port flags;
a2fbb9ea
ET
4231};
4232
4233
619c5cb6
VZ
4234/*
4235 * Protocol-common command ID for slow path elements
4236 */
4237enum common_spqe_cmd_id {
4238 RAMROD_CMD_ID_COMMON_UNUSED,
4239 RAMROD_CMD_ID_COMMON_FUNCTION_START,
4240 RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
4241 RAMROD_CMD_ID_COMMON_CFC_DEL,
4242 RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4243 RAMROD_CMD_ID_COMMON_STAT_QUERY,
4244 RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4245 RAMROD_CMD_ID_COMMON_START_TRAFFIC,
4246 RAMROD_CMD_ID_COMMON_RESERVED1,
4247 RAMROD_CMD_ID_COMMON_RESERVED2,
4248 MAX_COMMON_SPQE_CMD_ID
4249};
4250
4251
4252/*
4253 * Per-protocol connection types
4254 */
4255enum connection_type {
4256 ETH_CONNECTION_TYPE,
4257 TOE_CONNECTION_TYPE,
4258 RDMA_CONNECTION_TYPE,
4259 ISCSI_CONNECTION_TYPE,
4260 FCOE_CONNECTION_TYPE,
4261 RESERVED_CONNECTION_TYPE_0,
4262 RESERVED_CONNECTION_TYPE_1,
4263 RESERVED_CONNECTION_TYPE_2,
4264 NONE_CONNECTION_TYPE,
4265 MAX_CONNECTION_TYPE
4266};
4267
4268
4269/*
4270 * Cos modes
4271 */
4272enum cos_mode {
4273 OVERRIDE_COS,
4274 STATIC_COS,
4275 FW_WRR,
4276 MAX_COS_MODE
4277};
4278
523224a3
DK
4279
4280/*
4281 * Dynamic HC counters set by the driver
4282 */
4283struct hc_dynamic_drv_counter {
4284 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4285};
4286
4287/*
4288 * zone A per-queue data
4289 */
4290struct cstorm_queue_zone_data {
4291 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4292 struct regpair reserved[2];
4293};
4294
619c5cb6 4295
ca00392c 4296/*
619c5cb6 4297 * Vf-PF channel data in cstorm ram (non-triggered zone)
ca00392c 4298 */
619c5cb6
VZ
4299struct vf_pf_channel_zone_data {
4300 u32 msg_addr_lo;
4301 u32 msg_addr_hi;
ca00392c
EG
4302};
4303
a2fbb9ea 4304/*
619c5cb6 4305 * zone for VF non-triggered data
a2fbb9ea 4306 */
619c5cb6
VZ
4307struct non_trigger_vf_zone {
4308 struct vf_pf_channel_zone_data vf_pf_channel;
a2fbb9ea
ET
4309};
4310
bb2a0f7a 4311/*
619c5cb6 4312 * Vf-PF channel trigger zone in cstorm ram
bb2a0f7a 4313 */
619c5cb6
VZ
4314struct vf_pf_channel_zone_trigger {
4315 u8 addr_valid;
bb2a0f7a
YG
4316};
4317
bb2a0f7a 4318/*
619c5cb6 4319 * zone that triggers the in-bound interrupt
bb2a0f7a 4320 */
619c5cb6
VZ
4321struct trigger_vf_zone {
4322#if defined(__BIG_ENDIAN)
4323 u16 reserved1;
4324 u8 reserved0;
4325 struct vf_pf_channel_zone_trigger vf_pf_channel;
4326#elif defined(__LITTLE_ENDIAN)
4327 struct vf_pf_channel_zone_trigger vf_pf_channel;
4328 u8 reserved0;
4329 u16 reserved1;
4330#endif
4331 u32 reserved2;
bb2a0f7a
YG
4332};
4333
a2fbb9ea 4334/*
619c5cb6 4335 * zone B per-VF data
a2fbb9ea 4336 */
619c5cb6
VZ
4337struct cstorm_vf_zone_data {
4338 struct non_trigger_vf_zone non_trigger;
4339 struct trigger_vf_zone trigger;
a2fbb9ea
ET
4340};
4341
619c5cb6 4342
a2fbb9ea 4343/*
619c5cb6 4344 * Dynamic host coalescing init parameters, per state machine
a2fbb9ea 4345 */
619c5cb6
VZ
4346struct dynamic_hc_sm_config {
4347 u32 threshold[3];
4348 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
4349 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
4350 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
4351 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
4352 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
a2fbb9ea
ET
4353};
4354
de832a55 4355/*
619c5cb6 4356 * Dynamic host coalescing init parameters
de832a55 4357 */
619c5cb6
VZ
4358struct dynamic_hc_config {
4359 struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
4360};
4361
4362
4363struct e2_integ_data {
4364#if defined(__BIG_ENDIAN)
4365 u8 flags;
4366#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4367#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4368#define E2_INTEG_DATA_LB_TX (0x1<<1)
4369#define E2_INTEG_DATA_LB_TX_SHIFT 1
4370#define E2_INTEG_DATA_COS_TX (0x1<<2)
4371#define E2_INTEG_DATA_COS_TX_SHIFT 2
4372#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4373#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4374#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4375#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4376#define E2_INTEG_DATA_RESERVED (0x7<<5)
4377#define E2_INTEG_DATA_RESERVED_SHIFT 5
4378 u8 cos;
4379 u8 voq;
4380 u8 pbf_queue;
4381#elif defined(__LITTLE_ENDIAN)
4382 u8 pbf_queue;
4383 u8 voq;
4384 u8 cos;
4385 u8 flags;
4386#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4387#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4388#define E2_INTEG_DATA_LB_TX (0x1<<1)
4389#define E2_INTEG_DATA_LB_TX_SHIFT 1
4390#define E2_INTEG_DATA_COS_TX (0x1<<2)
4391#define E2_INTEG_DATA_COS_TX_SHIFT 2
4392#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4393#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4394#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4395#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4396#define E2_INTEG_DATA_RESERVED (0x7<<5)
4397#define E2_INTEG_DATA_RESERVED_SHIFT 5
4398#endif
4399#if defined(__BIG_ENDIAN)
4400 u16 reserved3;
4401 u8 reserved2;
4402 u8 ramEn;
4403#elif defined(__LITTLE_ENDIAN)
4404 u8 ramEn;
4405 u8 reserved2;
4406 u16 reserved3;
4407#endif
de832a55
EG
4408};
4409
619c5cb6 4410
de832a55 4411/*
619c5cb6 4412 * set mac event data
de832a55 4413 */
619c5cb6
VZ
4414struct eth_event_data {
4415 u32 echo;
4416 u32 reserved0;
4417 u32 reserved1;
de832a55
EG
4418};
4419
619c5cb6 4420
a2fbb9ea 4421/*
619c5cb6 4422 * pf-vf event data
a2fbb9ea 4423 */
619c5cb6
VZ
4424struct vf_pf_event_data {
4425 u8 vf_id;
4426 u8 reserved0;
4427 u16 reserved1;
4428 u32 msg_addr_lo;
4429 u32 msg_addr_hi;
a2fbb9ea
ET
4430};
4431
619c5cb6
VZ
4432/*
4433 * VF FLR event data
4434 */
4435struct vf_flr_event_data {
4436 u8 vf_id;
4437 u8 reserved0;
4438 u16 reserved1;
4439 u32 reserved2;
4440 u32 reserved3;
4441};
a2fbb9ea 4442
523224a3 4443/*
619c5cb6 4444 * malicious VF event data
523224a3 4445 */
619c5cb6
VZ
4446struct malicious_vf_event_data {
4447 u8 vf_id;
4448 u8 reserved0;
4449 u16 reserved1;
523224a3 4450 u32 reserved2;
619c5cb6 4451 u32 reserved3;
523224a3
DK
4452};
4453
4454/*
4455 * union for all event ring message types
4456 */
4457union event_data {
619c5cb6
VZ
4458 struct vf_pf_event_data vf_pf_event;
4459 struct eth_event_data eth_event;
523224a3 4460 struct cfc_del_event_data cfc_del_event;
619c5cb6
VZ
4461 struct vf_flr_event_data vf_flr_event;
4462 struct malicious_vf_event_data malicious_vf_event;
523224a3
DK
4463};
4464
4465
4466/*
4467 * per PF event ring data
4468 */
4469struct event_ring_data {
4470 struct regpair base_addr;
4471#if defined(__BIG_ENDIAN)
4472 u8 index_id;
4473 u8 sb_id;
4474 u16 producer;
4475#elif defined(__LITTLE_ENDIAN)
4476 u16 producer;
4477 u8 sb_id;
4478 u8 index_id;
4479#endif
4480 u32 reserved0;
4481};
4482
4483
4484/*
4485 * event ring message element (each element is 128 bits)
4486 */
4487struct event_ring_msg {
4488 u8 opcode;
619c5cb6 4489 u8 error;
523224a3
DK
4490 u16 reserved1;
4491 union event_data data;
4492};
4493
4494/*
4495 * event ring next page element (128 bits)
4496 */
4497struct event_ring_next {
4498 struct regpair addr;
4499 u32 reserved[2];
4500};
4501
4502/*
4503 * union for event ring element types (each element is 128 bits)
4504 */
4505union event_ring_elem {
4506 struct event_ring_msg message;
4507 struct event_ring_next next_page;
4508};
4509
4510
619c5cb6
VZ
4511/*
4512 * Common event ring opcodes
4513 */
4514enum event_ring_opcode {
4515 EVENT_RING_OPCODE_VF_PF_CHANNEL,
4516 EVENT_RING_OPCODE_FUNCTION_START,
4517 EVENT_RING_OPCODE_FUNCTION_STOP,
4518 EVENT_RING_OPCODE_CFC_DEL,
4519 EVENT_RING_OPCODE_CFC_DEL_WB,
4520 EVENT_RING_OPCODE_STAT_QUERY,
4521 EVENT_RING_OPCODE_STOP_TRAFFIC,
4522 EVENT_RING_OPCODE_START_TRAFFIC,
4523 EVENT_RING_OPCODE_VF_FLR,
4524 EVENT_RING_OPCODE_MALICIOUS_VF,
4525 EVENT_RING_OPCODE_FORWARD_SETUP,
4526 EVENT_RING_OPCODE_RSS_UPDATE_RULES,
4527 EVENT_RING_OPCODE_RESERVED1,
4528 EVENT_RING_OPCODE_RESERVED2,
4529 EVENT_RING_OPCODE_SET_MAC,
4530 EVENT_RING_OPCODE_CLASSIFICATION_RULES,
4531 EVENT_RING_OPCODE_FILTERS_RULES,
4532 EVENT_RING_OPCODE_MULTICAST_RULES,
4533 MAX_EVENT_RING_OPCODE
4534};
4535
4536
4537/*
4538 * Modes for fairness algorithm
4539 */
4540enum fairness_mode {
4541 FAIRNESS_COS_WRR_MODE,
4542 FAIRNESS_COS_ETS_MODE,
4543 MAX_FAIRNESS_MODE
4544};
4545
4546
34f80b04
EG
4547/*
4548 * per-vnic fairness variables
4549 */
4550struct fairness_vars_per_vn {
8a1c38d1 4551 u32 cos_credit_delta[MAX_COS_NUMBER];
34f80b04
EG
4552 u32 vn_credit_delta;
4553 u32 __reserved0;
4554};
4555
4556
619c5cb6
VZ
4557/*
4558 * Priority and cos
4559 */
4560struct priority_cos {
4561 u8 priority;
4562 u8 cos;
4563 __le16 reserved1;
4564};
4565
e4901dde
VZ
4566/*
4567 * The data for flow control configuration
4568 */
4569struct flow_control_configuration {
619c5cb6 4570 struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
e4901dde
VZ
4571 u8 dcb_enabled;
4572 u8 dcb_version;
619c5cb6
VZ
4573 u8 dont_add_pri_0_en;
4574 u8 reserved1;
4575 __le32 reserved2;
4576};
4577
4578
4579/*
4580 *
4581 */
4582struct function_start_data {
4583 __le16 function_mode;
4584 __le16 sd_vlan_tag;
4585 u16 reserved;
4586 u8 path_id;
4587 u8 network_cos_mode;
e4901dde
VZ
4588};
4589
4590
a2fbb9ea
ET
4591/*
4592 * FW version stored in the Xstorm RAM
4593 */
4594struct fw_version {
4595#if defined(__BIG_ENDIAN)
8d9c5f34
EG
4596 u8 engineering;
4597 u8 revision;
4598 u8 minor;
4599 u8 major;
a2fbb9ea 4600#elif defined(__LITTLE_ENDIAN)
8d9c5f34
EG
4601 u8 major;
4602 u8 minor;
4603 u8 revision;
4604 u8 engineering;
a2fbb9ea
ET
4605#endif
4606 u32 flags;
4607#define FW_VERSION_OPTIMIZED (0x1<<0)
4608#define FW_VERSION_OPTIMIZED_SHIFT 0
4609#define FW_VERSION_BIG_ENDIEN (0x1<<1)
4610#define FW_VERSION_BIG_ENDIEN_SHIFT 1
34f80b04
EG
4611#define FW_VERSION_CHIP_VERSION (0x3<<2)
4612#define FW_VERSION_CHIP_VERSION_SHIFT 2
4613#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
4614#define __FW_VERSION_RESERVED_SHIFT 4
a2fbb9ea
ET
4615};
4616
4617
523224a3
DK
4618/*
4619 * Dynamic Host-Coalescing - Driver(host) counters
4620 */
4621struct hc_dynamic_sb_drv_counters {
4622 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
4623};
4624
4625
4626/*
4627 * 2 bytes. configuration/state parameters for a single protocol index
4628 */
4629struct hc_index_data {
4630#if defined(__BIG_ENDIAN)
4631 u8 flags;
4632#define HC_INDEX_DATA_SM_ID (0x1<<0)
4633#define HC_INDEX_DATA_SM_ID_SHIFT 0
4634#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
4635#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
4636#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
4637#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
4638#define HC_INDEX_DATA_RESERVE (0x1F<<3)
4639#define HC_INDEX_DATA_RESERVE_SHIFT 3
4640 u8 timeout;
4641#elif defined(__LITTLE_ENDIAN)
4642 u8 timeout;
4643 u8 flags;
4644#define HC_INDEX_DATA_SM_ID (0x1<<0)
4645#define HC_INDEX_DATA_SM_ID_SHIFT 0
4646#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
4647#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
4648#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
4649#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
4650#define HC_INDEX_DATA_RESERVE (0x1F<<3)
4651#define HC_INDEX_DATA_RESERVE_SHIFT 3
4652#endif
4653};
4654
4655
4656/*
4657 * HC state-machine
4658 */
4659struct hc_status_block_sm {
4660#if defined(__BIG_ENDIAN)
4661 u8 igu_seg_id;
4662 u8 igu_sb_id;
4663 u8 timer_value;
4664 u8 __flags;
4665#elif defined(__LITTLE_ENDIAN)
4666 u8 __flags;
4667 u8 timer_value;
4668 u8 igu_sb_id;
4669 u8 igu_seg_id;
4670#endif
4671 u32 time_to_expire;
4672};
4673
4674/*
4675 * hold PCI identification variables- used in various places in firmware
4676 */
4677struct pci_entity {
4678#if defined(__BIG_ENDIAN)
4679 u8 vf_valid;
4680 u8 vf_id;
4681 u8 vnic_id;
4682 u8 pf_id;
4683#elif defined(__LITTLE_ENDIAN)
4684 u8 pf_id;
4685 u8 vnic_id;
4686 u8 vf_id;
4687 u8 vf_valid;
4688#endif
4689};
4690
4691/*
4692 * The fast-path status block meta-data, common to all chips
4693 */
4694struct hc_sb_data {
4695 struct regpair host_sb_addr;
4696 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
4697 struct pci_entity p_func;
4698#if defined(__BIG_ENDIAN)
4699 u8 rsrv0;
619c5cb6 4700 u8 state;
523224a3 4701 u8 dhc_qzone_id;
523224a3
DK
4702 u8 same_igu_sb_1b;
4703#elif defined(__LITTLE_ENDIAN)
4704 u8 same_igu_sb_1b;
523224a3 4705 u8 dhc_qzone_id;
619c5cb6 4706 u8 state;
523224a3
DK
4707 u8 rsrv0;
4708#endif
4709 struct regpair rsrv1[2];
4710};
4711
4712
619c5cb6
VZ
4713/*
4714 * Segment types for host coaslescing
4715 */
4716enum hc_segment {
4717 HC_REGULAR_SEGMENT,
4718 HC_DEFAULT_SEGMENT,
4719 MAX_HC_SEGMENT
4720};
4721
4722
523224a3
DK
4723/*
4724 * The fast-path status block meta-data
4725 */
4726struct hc_sp_status_block_data {
4727 struct regpair host_sb_addr;
4728#if defined(__BIG_ENDIAN)
619c5cb6
VZ
4729 u8 rsrv1;
4730 u8 state;
523224a3
DK
4731 u8 igu_seg_id;
4732 u8 igu_sb_id;
4733#elif defined(__LITTLE_ENDIAN)
4734 u8 igu_sb_id;
4735 u8 igu_seg_id;
619c5cb6
VZ
4736 u8 state;
4737 u8 rsrv1;
523224a3
DK
4738#endif
4739 struct pci_entity p_func;
4740};
4741
4742
4743/*
4744 * The fast-path status block meta-data
4745 */
4746struct hc_status_block_data_e1x {
4747 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
4748 struct hc_sb_data common;
4749};
4750
4751
4752/*
4753 * The fast-path status block meta-data
4754 */
4755struct hc_status_block_data_e2 {
4756 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
4757 struct hc_sb_data common;
4758};
4759
4760
619c5cb6
VZ
4761/*
4762 * IGU block operartion modes (in Everest2)
4763 */
4764enum igu_mode {
4765 HC_IGU_BC_MODE,
4766 HC_IGU_NBC_MODE,
4767 MAX_IGU_MODE
4768};
4769
4770
4771/*
4772 * IP versions
4773 */
4774enum ip_ver {
4775 IP_V4,
4776 IP_V6,
4777 MAX_IP_VER
4778};
4779
4780
4781/*
4782 * Multi-function modes
4783 */
4784enum mf_mode {
4785 SINGLE_FUNCTION,
4786 MULTI_FUNCTION_SD,
4787 MULTI_FUNCTION_SI,
4788 MULTI_FUNCTION_RESERVED,
4789 MAX_MF_MODE
4790};
4791
4792/*
4793 * Protocol-common statistics collected by the Tstorm (per pf)
4794 */
4795struct tstorm_per_pf_stats {
4796 struct regpair rcv_error_bytes;
4797};
4798
4799/*
4800 *
4801 */
4802struct per_pf_stats {
4803 struct tstorm_per_pf_stats tstorm_pf_statistics;
4804};
4805
4806
4807/*
4808 * Protocol-common statistics collected by the Tstorm (per port)
4809 */
4810struct tstorm_per_port_stats {
4811 __le32 mac_discard;
4812 __le32 mac_filter_discard;
4813 __le32 brb_truncate_discard;
4814 __le32 mf_tag_discard;
4815 __le32 packet_drop;
4816 __le32 reserved;
4817};
4818
4819/*
4820 *
4821 */
4822struct per_port_stats {
4823 struct tstorm_per_port_stats tstorm_port_statistics;
4824};
4825
4826
4827/*
4828 * Protocol-common statistics collected by the Tstorm (per client)
4829 */
4830struct tstorm_per_queue_stats {
4831 struct regpair rcv_ucast_bytes;
4832 __le32 rcv_ucast_pkts;
4833 __le32 checksum_discard;
4834 struct regpair rcv_bcast_bytes;
4835 __le32 rcv_bcast_pkts;
4836 __le32 pkts_too_big_discard;
4837 struct regpair rcv_mcast_bytes;
4838 __le32 rcv_mcast_pkts;
4839 __le32 ttl0_discard;
4840 __le16 no_buff_discard;
4841 __le16 reserved0;
4842 __le32 reserved1;
4843};
4844
4845/*
4846 * Protocol-common statistics collected by the Ustorm (per client)
4847 */
4848struct ustorm_per_queue_stats {
4849 struct regpair ucast_no_buff_bytes;
4850 struct regpair mcast_no_buff_bytes;
4851 struct regpair bcast_no_buff_bytes;
4852 __le32 ucast_no_buff_pkts;
4853 __le32 mcast_no_buff_pkts;
4854 __le32 bcast_no_buff_pkts;
4855 __le32 coalesced_pkts;
4856 struct regpair coalesced_bytes;
4857 __le32 coalesced_events;
4858 __le32 coalesced_aborts;
4859};
4860
4861/*
4862 * Protocol-common statistics collected by the Xstorm (per client)
4863 */
4864struct xstorm_per_queue_stats {
4865 struct regpair ucast_bytes_sent;
4866 struct regpair mcast_bytes_sent;
4867 struct regpair bcast_bytes_sent;
4868 __le32 ucast_pkts_sent;
4869 __le32 mcast_pkts_sent;
4870 __le32 bcast_pkts_sent;
4871 __le32 error_drop_pkts;
4872};
4873
4874/*
4875 *
4876 */
4877struct per_queue_stats {
4878 struct tstorm_per_queue_stats tstorm_queue_statistics;
4879 struct ustorm_per_queue_stats ustorm_queue_statistics;
4880 struct xstorm_per_queue_stats xstorm_queue_statistics;
4881};
4882
4883
a2fbb9ea
ET
4884/*
4885 * FW version stored in first line of pram
4886 */
4887struct pram_fw_version {
8d9c5f34
EG
4888 u8 major;
4889 u8 minor;
4890 u8 revision;
4891 u8 engineering;
a2fbb9ea
ET
4892 u8 flags;
4893#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
4894#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
4895#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
4896#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
4897#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
4898#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
34f80b04
EG
4899#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
4900#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
4901#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
4902#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
4903};
4904
4905
523224a3
DK
4906/*
4907 * Ethernet slow path element
4908 */
4909union protocol_common_specific_data {
4910 u8 protocol_data[8];
4911 struct regpair phy_address;
4912 struct regpair mac_config_addr;
523224a3
DK
4913};
4914
ca00392c
EG
4915/*
4916 * The send queue element
4917 */
4918struct protocol_common_spe {
4919 struct spe_hdr hdr;
523224a3 4920 union protocol_common_specific_data data;
ca00392c
EG
4921};
4922
4923
34f80b04
EG
4924/*
4925 * a single rate shaping counter. can be used as protocol or vnic counter
4926 */
4927struct rate_shaping_counter {
4928 u32 quota;
4929#if defined(__BIG_ENDIAN)
4930 u16 __reserved0;
4931 u16 rate;
4932#elif defined(__LITTLE_ENDIAN)
4933 u16 rate;
4934 u16 __reserved0;
4935#endif
4936};
4937
4938
4939/*
4940 * per-vnic rate shaping variables
4941 */
4942struct rate_shaping_vars_per_vn {
34f80b04 4943 struct rate_shaping_counter vn_counter;
a2fbb9ea
ET
4944};
4945
4946
4947/*
4948 * The send queue element
4949 */
4950struct slow_path_element {
4951 struct spe_hdr hdr;
523224a3 4952 struct regpair protocol_data;
a2fbb9ea
ET
4953};
4954
4955
4956/*
619c5cb6 4957 * Protocol-common statistics counter
a2fbb9ea 4958 */
619c5cb6
VZ
4959struct stats_counter {
4960 __le16 xstats_counter;
4961 __le16 reserved0;
4962 __le32 reserved1;
4963 __le16 tstats_counter;
4964 __le16 reserved2;
4965 __le32 reserved3;
4966 __le16 ustats_counter;
4967 __le16 reserved4;
4968 __le32 reserved5;
4969 __le16 cstats_counter;
4970 __le16 reserved6;
4971 __le32 reserved7;
a2fbb9ea
ET
4972};
4973
4974
523224a3 4975/*
619c5cb6 4976 *
523224a3 4977 */
619c5cb6
VZ
4978struct stats_query_entry {
4979 u8 kind;
4980 u8 index;
4981 __le16 funcID;
4982 __le32 reserved;
4983 struct regpair address;
523224a3
DK
4984};
4985
4986/*
619c5cb6 4987 * statistic command
523224a3 4988 */
619c5cb6
VZ
4989struct stats_query_cmd_group {
4990 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
4991};
4992
4993
4994/*
4995 * statistic command header
4996 */
4997struct stats_query_header {
4998 u8 cmd_num;
4999 u8 reserved0;
5000 __le16 drv_stats_counter;
5001 __le32 reserved1;
5002 struct regpair stats_counters_addrs;
5003};
5004
5005
5006/*
5007 * Types of statistcis query entry
5008 */
5009enum stats_query_type {
5010 STATS_TYPE_QUEUE,
5011 STATS_TYPE_PORT,
5012 STATS_TYPE_PF,
5013 STATS_TYPE_TOE,
5014 STATS_TYPE_FCOE,
5015 MAX_STATS_QUERY_TYPE
5016};
5017
5018
5019/*
5020 * Indicate of the function status block state
5021 */
5022enum status_block_state {
5023 SB_DISABLED,
5024 SB_ENABLED,
5025 SB_CLEANED,
5026 MAX_STATUS_BLOCK_STATE
5027};
5028
5029
5030/*
5031 * Storm IDs (including attentions for IGU related enums)
5032 */
5033enum storm_id {
5034 USTORM_ID,
5035 CSTORM_ID,
5036 XSTORM_ID,
5037 TSTORM_ID,
5038 ATTENTION_ID,
5039 MAX_STORM_ID
5040};
5041
5042
5043/*
5044 * Taffic types used in ETS and flow control algorithms
5045 */
5046enum traffic_type {
5047 LLFC_TRAFFIC_TYPE_NW,
5048 LLFC_TRAFFIC_TYPE_FCOE,
5049 LLFC_TRAFFIC_TYPE_ISCSI,
5050 MAX_TRAFFIC_TYPE
523224a3
DK
5051};
5052
5053
5054/*
5055 * zone A per-queue data
5056 */
5057struct tstorm_queue_zone_data {
5058 struct regpair reserved[4];
5059};
5060
5061
5062/*
5063 * zone B per-VF data
5064 */
5065struct tstorm_vf_zone_data {
5066 struct regpair reserved;
5067};
5068
5069
5070/*
5071 * zone A per-queue data
5072 */
5073struct ustorm_queue_zone_data {
5074 struct ustorm_eth_rx_producers eth_rx_producers;
5075 struct regpair reserved[3];
5076};
5077
5078
5079/*
5080 * zone B per-VF data
5081 */
5082struct ustorm_vf_zone_data {
5083 struct regpair reserved;
5084};
5085
5086
5087/*
5088 * data per VF-PF channel
5089 */
5090struct vf_pf_channel_data {
5091#if defined(__BIG_ENDIAN)
5092 u16 reserved0;
5093 u8 valid;
5094 u8 state;
5095#elif defined(__LITTLE_ENDIAN)
5096 u8 state;
5097 u8 valid;
5098 u16 reserved0;
5099#endif
5100 u32 reserved1;
5101};
5102
5103
619c5cb6
VZ
5104/*
5105 * State of VF-PF channel
5106 */
5107enum vf_pf_channel_state {
5108 VF_PF_CHANNEL_STATE_READY,
5109 VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5110 MAX_VF_PF_CHANNEL_STATE
5111};
5112
5113
523224a3
DK
5114/*
5115 * zone A per-queue data
5116 */
5117struct xstorm_queue_zone_data {
5118 struct regpair reserved[4];
5119};
5120
5121
5122/*
5123 * zone B per-VF data
5124 */
5125struct xstorm_vf_zone_data {
5126 struct regpair reserved;
5127};
5128
5129#endif /* BNX2X_HSI_H */