]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/e100.c
[PATCH] r8169: avoid conflict between revisions 2 and 3 of the Linksys EG1032
[mirror_ubuntu-bionic-kernel.git] / drivers / net / e100.c
CommitLineData
1da177e4
LT
1/*******************************************************************************
2
3
4 Copyright(c) 1999 - 2004 Intel Corporation. All rights reserved.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 2 of the License, or (at your option)
9 any later version.
10
11 This program is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc., 59
18 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19
20 The full GNU General Public License is included in this distribution in the
21 file called LICENSE.
22
23 Contact Information:
24 Linux NICS <linux.nics@intel.com>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
30 * e100.c: Intel(R) PRO/100 ethernet driver
31 *
32 * (Re)written 2003 by scott.feldman@intel.com. Based loosely on
33 * original e100 driver, but better described as a munging of
34 * e100, e1000, eepro100, tg3, 8139cp, and other drivers.
35 *
36 * References:
37 * Intel 8255x 10/100 Mbps Ethernet Controller Family,
38 * Open Source Software Developers Manual,
39 * http://sourceforge.net/projects/e1000
40 *
41 *
42 * Theory of Operation
43 *
44 * I. General
45 *
46 * The driver supports Intel(R) 10/100 Mbps PCI Fast Ethernet
47 * controller family, which includes the 82557, 82558, 82559, 82550,
48 * 82551, and 82562 devices. 82558 and greater controllers
49 * integrate the Intel 82555 PHY. The controllers are used in
50 * server and client network interface cards, as well as in
51 * LAN-On-Motherboard (LOM), CardBus, MiniPCI, and ICHx
52 * configurations. 8255x supports a 32-bit linear addressing
53 * mode and operates at 33Mhz PCI clock rate.
54 *
55 * II. Driver Operation
56 *
57 * Memory-mapped mode is used exclusively to access the device's
58 * shared-memory structure, the Control/Status Registers (CSR). All
59 * setup, configuration, and control of the device, including queuing
60 * of Tx, Rx, and configuration commands is through the CSR.
61 * cmd_lock serializes accesses to the CSR command register. cb_lock
62 * protects the shared Command Block List (CBL).
63 *
64 * 8255x is highly MII-compliant and all access to the PHY go
65 * through the Management Data Interface (MDI). Consequently, the
66 * driver leverages the mii.c library shared with other MII-compliant
67 * devices.
68 *
69 * Big- and Little-Endian byte order as well as 32- and 64-bit
70 * archs are supported. Weak-ordered memory and non-cache-coherent
71 * archs are supported.
72 *
73 * III. Transmit
74 *
75 * A Tx skb is mapped and hangs off of a TCB. TCBs are linked
76 * together in a fixed-size ring (CBL) thus forming the flexible mode
77 * memory structure. A TCB marked with the suspend-bit indicates
78 * the end of the ring. The last TCB processed suspends the
79 * controller, and the controller can be restarted by issue a CU
80 * resume command to continue from the suspend point, or a CU start
81 * command to start at a given position in the ring.
82 *
83 * Non-Tx commands (config, multicast setup, etc) are linked
84 * into the CBL ring along with Tx commands. The common structure
85 * used for both Tx and non-Tx commands is the Command Block (CB).
86 *
87 * cb_to_use is the next CB to use for queuing a command; cb_to_clean
88 * is the next CB to check for completion; cb_to_send is the first
89 * CB to start on in case of a previous failure to resume. CB clean
90 * up happens in interrupt context in response to a CU interrupt.
91 * cbs_avail keeps track of number of free CB resources available.
92 *
93 * Hardware padding of short packets to minimum packet size is
94 * enabled. 82557 pads with 7Eh, while the later controllers pad
95 * with 00h.
96 *
97 * IV. Recieve
98 *
99 * The Receive Frame Area (RFA) comprises a ring of Receive Frame
100 * Descriptors (RFD) + data buffer, thus forming the simplified mode
101 * memory structure. Rx skbs are allocated to contain both the RFD
102 * and the data buffer, but the RFD is pulled off before the skb is
103 * indicated. The data buffer is aligned such that encapsulated
104 * protocol headers are u32-aligned. Since the RFD is part of the
105 * mapped shared memory, and completion status is contained within
106 * the RFD, the RFD must be dma_sync'ed to maintain a consistent
107 * view from software and hardware.
108 *
109 * Under typical operation, the receive unit (RU) is start once,
110 * and the controller happily fills RFDs as frames arrive. If
111 * replacement RFDs cannot be allocated, or the RU goes non-active,
112 * the RU must be restarted. Frame arrival generates an interrupt,
113 * and Rx indication and re-allocation happen in the same context,
114 * therefore no locking is required. A software-generated interrupt
115 * is generated from the watchdog to recover from a failed allocation
116 * senario where all Rx resources have been indicated and none re-
117 * placed.
118 *
119 * V. Miscellaneous
120 *
121 * VLAN offloading of tagging, stripping and filtering is not
122 * supported, but driver will accommodate the extra 4-byte VLAN tag
123 * for processing by upper layers. Tx/Rx Checksum offloading is not
124 * supported. Tx Scatter/Gather is not supported. Jumbo Frames is
125 * not supported (hardware limitation).
126 *
127 * MagicPacket(tm) WoL support is enabled/disabled via ethtool.
128 *
129 * Thanks to JC (jchapman@katalix.com) for helping with
130 * testing/troubleshooting the development driver.
131 *
132 * TODO:
133 * o several entry points race with dev->close
134 * o check for tx-no-resources/stop Q races with tx clean/wake Q
135 */
136
137#include <linux/config.h>
138#include <linux/module.h>
139#include <linux/moduleparam.h>
140#include <linux/kernel.h>
141#include <linux/types.h>
142#include <linux/slab.h>
143#include <linux/delay.h>
144#include <linux/init.h>
145#include <linux/pci.h>
1e7f0bd8 146#include <linux/dma-mapping.h>
1da177e4
LT
147#include <linux/netdevice.h>
148#include <linux/etherdevice.h>
149#include <linux/mii.h>
150#include <linux/if_vlan.h>
151#include <linux/skbuff.h>
152#include <linux/ethtool.h>
153#include <linux/string.h>
154#include <asm/unaligned.h>
155
156
157#define DRV_NAME "e100"
158#define DRV_EXT "-NAPI"
042e2fb7 159#define DRV_VERSION "3.4.8-k2"DRV_EXT
1da177e4 160#define DRV_DESCRIPTION "Intel(R) PRO/100 Network Driver"
042e2fb7 161#define DRV_COPYRIGHT "Copyright(c) 1999-2005 Intel Corporation"
1da177e4
LT
162#define PFX DRV_NAME ": "
163
164#define E100_WATCHDOG_PERIOD (2 * HZ)
165#define E100_NAPI_WEIGHT 16
166
167MODULE_DESCRIPTION(DRV_DESCRIPTION);
168MODULE_AUTHOR(DRV_COPYRIGHT);
169MODULE_LICENSE("GPL");
170MODULE_VERSION(DRV_VERSION);
171
172static int debug = 3;
173module_param(debug, int, 0);
174MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
175#define DPRINTK(nlevel, klevel, fmt, args...) \
176 (void)((NETIF_MSG_##nlevel & nic->msg_enable) && \
177 printk(KERN_##klevel PFX "%s: %s: " fmt, nic->netdev->name, \
178 __FUNCTION__ , ## args))
179
180#define INTEL_8255X_ETHERNET_DEVICE(device_id, ich) {\
181 PCI_VENDOR_ID_INTEL, device_id, PCI_ANY_ID, PCI_ANY_ID, \
182 PCI_CLASS_NETWORK_ETHERNET << 8, 0xFFFF00, ich }
183static struct pci_device_id e100_id_table[] = {
184 INTEL_8255X_ETHERNET_DEVICE(0x1029, 0),
185 INTEL_8255X_ETHERNET_DEVICE(0x1030, 0),
186 INTEL_8255X_ETHERNET_DEVICE(0x1031, 3),
187 INTEL_8255X_ETHERNET_DEVICE(0x1032, 3),
188 INTEL_8255X_ETHERNET_DEVICE(0x1033, 3),
189 INTEL_8255X_ETHERNET_DEVICE(0x1034, 3),
190 INTEL_8255X_ETHERNET_DEVICE(0x1038, 3),
191 INTEL_8255X_ETHERNET_DEVICE(0x1039, 4),
192 INTEL_8255X_ETHERNET_DEVICE(0x103A, 4),
193 INTEL_8255X_ETHERNET_DEVICE(0x103B, 4),
194 INTEL_8255X_ETHERNET_DEVICE(0x103C, 4),
195 INTEL_8255X_ETHERNET_DEVICE(0x103D, 4),
196 INTEL_8255X_ETHERNET_DEVICE(0x103E, 4),
197 INTEL_8255X_ETHERNET_DEVICE(0x1050, 5),
198 INTEL_8255X_ETHERNET_DEVICE(0x1051, 5),
199 INTEL_8255X_ETHERNET_DEVICE(0x1052, 5),
200 INTEL_8255X_ETHERNET_DEVICE(0x1053, 5),
201 INTEL_8255X_ETHERNET_DEVICE(0x1054, 5),
202 INTEL_8255X_ETHERNET_DEVICE(0x1055, 5),
203 INTEL_8255X_ETHERNET_DEVICE(0x1056, 5),
204 INTEL_8255X_ETHERNET_DEVICE(0x1057, 5),
205 INTEL_8255X_ETHERNET_DEVICE(0x1059, 0),
206 INTEL_8255X_ETHERNET_DEVICE(0x1064, 6),
207 INTEL_8255X_ETHERNET_DEVICE(0x1065, 6),
208 INTEL_8255X_ETHERNET_DEVICE(0x1066, 6),
209 INTEL_8255X_ETHERNET_DEVICE(0x1067, 6),
210 INTEL_8255X_ETHERNET_DEVICE(0x1068, 6),
211 INTEL_8255X_ETHERNET_DEVICE(0x1069, 6),
212 INTEL_8255X_ETHERNET_DEVICE(0x106A, 6),
213 INTEL_8255X_ETHERNET_DEVICE(0x106B, 6),
042e2fb7
MC
214 INTEL_8255X_ETHERNET_DEVICE(0x1091, 7),
215 INTEL_8255X_ETHERNET_DEVICE(0x1092, 7),
216 INTEL_8255X_ETHERNET_DEVICE(0x1093, 7),
217 INTEL_8255X_ETHERNET_DEVICE(0x1094, 7),
218 INTEL_8255X_ETHERNET_DEVICE(0x1095, 7),
1da177e4
LT
219 INTEL_8255X_ETHERNET_DEVICE(0x1209, 0),
220 INTEL_8255X_ETHERNET_DEVICE(0x1229, 0),
221 INTEL_8255X_ETHERNET_DEVICE(0x2449, 2),
222 INTEL_8255X_ETHERNET_DEVICE(0x2459, 2),
223 INTEL_8255X_ETHERNET_DEVICE(0x245D, 2),
042e2fb7 224 INTEL_8255X_ETHERNET_DEVICE(0x27DC, 7),
1da177e4
LT
225 { 0, }
226};
227MODULE_DEVICE_TABLE(pci, e100_id_table);
228
229enum mac {
230 mac_82557_D100_A = 0,
231 mac_82557_D100_B = 1,
232 mac_82557_D100_C = 2,
233 mac_82558_D101_A4 = 4,
234 mac_82558_D101_B0 = 5,
235 mac_82559_D101M = 8,
236 mac_82559_D101S = 9,
237 mac_82550_D102 = 12,
238 mac_82550_D102_C = 13,
239 mac_82551_E = 14,
240 mac_82551_F = 15,
241 mac_82551_10 = 16,
242 mac_unknown = 0xFF,
243};
244
245enum phy {
246 phy_100a = 0x000003E0,
247 phy_100c = 0x035002A8,
248 phy_82555_tx = 0x015002A8,
249 phy_nsc_tx = 0x5C002000,
250 phy_82562_et = 0x033002A8,
251 phy_82562_em = 0x032002A8,
252 phy_82562_ek = 0x031002A8,
253 phy_82562_eh = 0x017002A8,
254 phy_unknown = 0xFFFFFFFF,
255};
256
257/* CSR (Control/Status Registers) */
258struct csr {
259 struct {
260 u8 status;
261 u8 stat_ack;
262 u8 cmd_lo;
263 u8 cmd_hi;
264 u32 gen_ptr;
265 } scb;
266 u32 port;
267 u16 flash_ctrl;
268 u8 eeprom_ctrl_lo;
269 u8 eeprom_ctrl_hi;
270 u32 mdi_ctrl;
271 u32 rx_dma_count;
272};
273
274enum scb_status {
275 rus_ready = 0x10,
276 rus_mask = 0x3C,
277};
278
1f53367d
MC
279enum ru_state {
280 RU_SUSPENDED = 0,
281 RU_RUNNING = 1,
282 RU_UNINITIALIZED = -1,
283};
284
1da177e4
LT
285enum scb_stat_ack {
286 stat_ack_not_ours = 0x00,
287 stat_ack_sw_gen = 0x04,
288 stat_ack_rnr = 0x10,
289 stat_ack_cu_idle = 0x20,
290 stat_ack_frame_rx = 0x40,
291 stat_ack_cu_cmd_done = 0x80,
292 stat_ack_not_present = 0xFF,
293 stat_ack_rx = (stat_ack_sw_gen | stat_ack_rnr | stat_ack_frame_rx),
294 stat_ack_tx = (stat_ack_cu_idle | stat_ack_cu_cmd_done),
295};
296
297enum scb_cmd_hi {
298 irq_mask_none = 0x00,
299 irq_mask_all = 0x01,
300 irq_sw_gen = 0x02,
301};
302
303enum scb_cmd_lo {
304 cuc_nop = 0x00,
305 ruc_start = 0x01,
306 ruc_load_base = 0x06,
307 cuc_start = 0x10,
308 cuc_resume = 0x20,
309 cuc_dump_addr = 0x40,
310 cuc_dump_stats = 0x50,
311 cuc_load_base = 0x60,
312 cuc_dump_reset = 0x70,
313};
314
315enum cuc_dump {
316 cuc_dump_complete = 0x0000A005,
317 cuc_dump_reset_complete = 0x0000A007,
318};
319
320enum port {
321 software_reset = 0x0000,
322 selftest = 0x0001,
323 selective_reset = 0x0002,
324};
325
326enum eeprom_ctrl_lo {
327 eesk = 0x01,
328 eecs = 0x02,
329 eedi = 0x04,
330 eedo = 0x08,
331};
332
333enum mdi_ctrl {
334 mdi_write = 0x04000000,
335 mdi_read = 0x08000000,
336 mdi_ready = 0x10000000,
337};
338
339enum eeprom_op {
340 op_write = 0x05,
341 op_read = 0x06,
342 op_ewds = 0x10,
343 op_ewen = 0x13,
344};
345
346enum eeprom_offsets {
347 eeprom_cnfg_mdix = 0x03,
348 eeprom_id = 0x0A,
349 eeprom_config_asf = 0x0D,
350 eeprom_smbus_addr = 0x90,
351};
352
353enum eeprom_cnfg_mdix {
354 eeprom_mdix_enabled = 0x0080,
355};
356
357enum eeprom_id {
358 eeprom_id_wol = 0x0020,
359};
360
361enum eeprom_config_asf {
362 eeprom_asf = 0x8000,
363 eeprom_gcl = 0x4000,
364};
365
366enum cb_status {
367 cb_complete = 0x8000,
368 cb_ok = 0x2000,
369};
370
371enum cb_command {
372 cb_nop = 0x0000,
373 cb_iaaddr = 0x0001,
374 cb_config = 0x0002,
375 cb_multi = 0x0003,
376 cb_tx = 0x0004,
377 cb_ucode = 0x0005,
378 cb_dump = 0x0006,
379 cb_tx_sf = 0x0008,
380 cb_cid = 0x1f00,
381 cb_i = 0x2000,
382 cb_s = 0x4000,
383 cb_el = 0x8000,
384};
385
386struct rfd {
387 u16 status;
388 u16 command;
389 u32 link;
390 u32 rbd;
391 u16 actual_size;
392 u16 size;
393};
394
395struct rx {
396 struct rx *next, *prev;
397 struct sk_buff *skb;
398 dma_addr_t dma_addr;
399};
400
401#if defined(__BIG_ENDIAN_BITFIELD)
402#define X(a,b) b,a
403#else
404#define X(a,b) a,b
405#endif
406struct config {
407/*0*/ u8 X(byte_count:6, pad0:2);
408/*1*/ u8 X(X(rx_fifo_limit:4, tx_fifo_limit:3), pad1:1);
409/*2*/ u8 adaptive_ifs;
410/*3*/ u8 X(X(X(X(mwi_enable:1, type_enable:1), read_align_enable:1),
411 term_write_cache_line:1), pad3:4);
412/*4*/ u8 X(rx_dma_max_count:7, pad4:1);
413/*5*/ u8 X(tx_dma_max_count:7, dma_max_count_enable:1);
414/*6*/ u8 X(X(X(X(X(X(X(late_scb_update:1, direct_rx_dma:1),
415 tno_intr:1), cna_intr:1), standard_tcb:1), standard_stat_counter:1),
416 rx_discard_overruns:1), rx_save_bad_frames:1);
417/*7*/ u8 X(X(X(X(X(rx_discard_short_frames:1, tx_underrun_retry:2),
418 pad7:2), rx_extended_rfd:1), tx_two_frames_in_fifo:1),
419 tx_dynamic_tbd:1);
420/*8*/ u8 X(X(mii_mode:1, pad8:6), csma_disabled:1);
421/*9*/ u8 X(X(X(X(X(rx_tcpudp_checksum:1, pad9:3), vlan_arp_tco:1),
422 link_status_wake:1), arp_wake:1), mcmatch_wake:1);
423/*10*/ u8 X(X(X(pad10:3, no_source_addr_insertion:1), preamble_length:2),
424 loopback:2);
425/*11*/ u8 X(linear_priority:3, pad11:5);
426/*12*/ u8 X(X(linear_priority_mode:1, pad12:3), ifs:4);
427/*13*/ u8 ip_addr_lo;
428/*14*/ u8 ip_addr_hi;
429/*15*/ u8 X(X(X(X(X(X(X(promiscuous_mode:1, broadcast_disabled:1),
430 wait_after_win:1), pad15_1:1), ignore_ul_bit:1), crc_16_bit:1),
431 pad15_2:1), crs_or_cdt:1);
432/*16*/ u8 fc_delay_lo;
433/*17*/ u8 fc_delay_hi;
434/*18*/ u8 X(X(X(X(X(rx_stripping:1, tx_padding:1), rx_crc_transfer:1),
435 rx_long_ok:1), fc_priority_threshold:3), pad18:1);
436/*19*/ u8 X(X(X(X(X(X(X(addr_wake:1, magic_packet_disable:1),
437 fc_disable:1), fc_restop:1), fc_restart:1), fc_reject:1),
438 full_duplex_force:1), full_duplex_pin:1);
439/*20*/ u8 X(X(X(pad20_1:5, fc_priority_location:1), multi_ia:1), pad20_2:1);
440/*21*/ u8 X(X(pad21_1:3, multicast_all:1), pad21_2:4);
441/*22*/ u8 X(X(rx_d102_mode:1, rx_vlan_drop:1), pad22:6);
442 u8 pad_d102[9];
443};
444
445#define E100_MAX_MULTICAST_ADDRS 64
446struct multi {
447 u16 count;
448 u8 addr[E100_MAX_MULTICAST_ADDRS * ETH_ALEN + 2/*pad*/];
449};
450
451/* Important: keep total struct u32-aligned */
452#define UCODE_SIZE 134
453struct cb {
454 u16 status;
455 u16 command;
456 u32 link;
457 union {
458 u8 iaaddr[ETH_ALEN];
459 u32 ucode[UCODE_SIZE];
460 struct config config;
461 struct multi multi;
462 struct {
463 u32 tbd_array;
464 u16 tcb_byte_count;
465 u8 threshold;
466 u8 tbd_count;
467 struct {
468 u32 buf_addr;
469 u16 size;
470 u16 eol;
471 } tbd;
472 } tcb;
473 u32 dump_buffer_addr;
474 } u;
475 struct cb *next, *prev;
476 dma_addr_t dma_addr;
477 struct sk_buff *skb;
478};
479
480enum loopback {
481 lb_none = 0, lb_mac = 1, lb_phy = 3,
482};
483
484struct stats {
485 u32 tx_good_frames, tx_max_collisions, tx_late_collisions,
486 tx_underruns, tx_lost_crs, tx_deferred, tx_single_collisions,
487 tx_multiple_collisions, tx_total_collisions;
488 u32 rx_good_frames, rx_crc_errors, rx_alignment_errors,
489 rx_resource_errors, rx_overrun_errors, rx_cdt_errors,
490 rx_short_frame_errors;
491 u32 fc_xmt_pause, fc_rcv_pause, fc_rcv_unsupported;
492 u16 xmt_tco_frames, rcv_tco_frames;
493 u32 complete;
494};
495
496struct mem {
497 struct {
498 u32 signature;
499 u32 result;
500 } selftest;
501 struct stats stats;
502 u8 dump_buf[596];
503};
504
505struct param_range {
506 u32 min;
507 u32 max;
508 u32 count;
509};
510
511struct params {
512 struct param_range rfds;
513 struct param_range cbs;
514};
515
516struct nic {
517 /* Begin: frequently used values: keep adjacent for cache effect */
518 u32 msg_enable ____cacheline_aligned;
519 struct net_device *netdev;
520 struct pci_dev *pdev;
521
522 struct rx *rxs ____cacheline_aligned;
523 struct rx *rx_to_use;
524 struct rx *rx_to_clean;
525 struct rfd blank_rfd;
1f53367d 526 enum ru_state ru_running;
1da177e4
LT
527
528 spinlock_t cb_lock ____cacheline_aligned;
529 spinlock_t cmd_lock;
530 struct csr __iomem *csr;
531 enum scb_cmd_lo cuc_cmd;
532 unsigned int cbs_avail;
533 struct cb *cbs;
534 struct cb *cb_to_use;
535 struct cb *cb_to_send;
536 struct cb *cb_to_clean;
537 u16 tx_command;
538 /* End: frequently used values: keep adjacent for cache effect */
539
540 enum {
541 ich = (1 << 0),
542 promiscuous = (1 << 1),
543 multicast_all = (1 << 2),
544 wol_magic = (1 << 3),
545 ich_10h_workaround = (1 << 4),
546 } flags ____cacheline_aligned;
547
548 enum mac mac;
549 enum phy phy;
550 struct params params;
551 struct net_device_stats net_stats;
552 struct timer_list watchdog;
553 struct timer_list blink_timer;
554 struct mii_if_info mii;
2acdb1e0 555 struct work_struct tx_timeout_task;
1da177e4
LT
556 enum loopback loopback;
557
558 struct mem *mem;
559 dma_addr_t dma_addr;
560
561 dma_addr_t cbs_dma_addr;
562 u8 adaptive_ifs;
563 u8 tx_threshold;
564 u32 tx_frames;
565 u32 tx_collisions;
566 u32 tx_deferred;
567 u32 tx_single_collisions;
568 u32 tx_multiple_collisions;
569 u32 tx_fc_pause;
570 u32 tx_tco_frames;
571
572 u32 rx_fc_pause;
573 u32 rx_fc_unsupported;
574 u32 rx_tco_frames;
575 u32 rx_over_length_errors;
576
577 u8 rev_id;
578 u16 leds;
579 u16 eeprom_wc;
580 u16 eeprom[256];
581};
582
583static inline void e100_write_flush(struct nic *nic)
584{
585 /* Flush previous PCI writes through intermediate bridges
586 * by doing a benign read */
587 (void)readb(&nic->csr->scb.status);
588}
589
590static inline void e100_enable_irq(struct nic *nic)
591{
592 unsigned long flags;
593
594 spin_lock_irqsave(&nic->cmd_lock, flags);
595 writeb(irq_mask_none, &nic->csr->scb.cmd_hi);
596 spin_unlock_irqrestore(&nic->cmd_lock, flags);
597 e100_write_flush(nic);
598}
599
600static inline void e100_disable_irq(struct nic *nic)
601{
602 unsigned long flags;
603
604 spin_lock_irqsave(&nic->cmd_lock, flags);
605 writeb(irq_mask_all, &nic->csr->scb.cmd_hi);
606 spin_unlock_irqrestore(&nic->cmd_lock, flags);
607 e100_write_flush(nic);
608}
609
610static void e100_hw_reset(struct nic *nic)
611{
612 /* Put CU and RU into idle with a selective reset to get
613 * device off of PCI bus */
614 writel(selective_reset, &nic->csr->port);
615 e100_write_flush(nic); udelay(20);
616
617 /* Now fully reset device */
618 writel(software_reset, &nic->csr->port);
619 e100_write_flush(nic); udelay(20);
620
621 /* Mask off our interrupt line - it's unmasked after reset */
622 e100_disable_irq(nic);
623}
624
625static int e100_self_test(struct nic *nic)
626{
627 u32 dma_addr = nic->dma_addr + offsetof(struct mem, selftest);
628
629 /* Passing the self-test is a pretty good indication
630 * that the device can DMA to/from host memory */
631
632 nic->mem->selftest.signature = 0;
633 nic->mem->selftest.result = 0xFFFFFFFF;
634
635 writel(selftest | dma_addr, &nic->csr->port);
636 e100_write_flush(nic);
637 /* Wait 10 msec for self-test to complete */
638 msleep(10);
639
640 /* Interrupts are enabled after self-test */
641 e100_disable_irq(nic);
642
643 /* Check results of self-test */
644 if(nic->mem->selftest.result != 0) {
645 DPRINTK(HW, ERR, "Self-test failed: result=0x%08X\n",
646 nic->mem->selftest.result);
647 return -ETIMEDOUT;
648 }
649 if(nic->mem->selftest.signature == 0) {
650 DPRINTK(HW, ERR, "Self-test failed: timed out\n");
651 return -ETIMEDOUT;
652 }
653
654 return 0;
655}
656
657static void e100_eeprom_write(struct nic *nic, u16 addr_len, u16 addr, u16 data)
658{
659 u32 cmd_addr_data[3];
660 u8 ctrl;
661 int i, j;
662
663 /* Three cmds: write/erase enable, write data, write/erase disable */
664 cmd_addr_data[0] = op_ewen << (addr_len - 2);
665 cmd_addr_data[1] = (((op_write << addr_len) | addr) << 16) |
666 cpu_to_le16(data);
667 cmd_addr_data[2] = op_ewds << (addr_len - 2);
668
669 /* Bit-bang cmds to write word to eeprom */
670 for(j = 0; j < 3; j++) {
671
672 /* Chip select */
673 writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo);
674 e100_write_flush(nic); udelay(4);
675
676 for(i = 31; i >= 0; i--) {
677 ctrl = (cmd_addr_data[j] & (1 << i)) ?
678 eecs | eedi : eecs;
679 writeb(ctrl, &nic->csr->eeprom_ctrl_lo);
680 e100_write_flush(nic); udelay(4);
681
682 writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo);
683 e100_write_flush(nic); udelay(4);
684 }
685 /* Wait 10 msec for cmd to complete */
686 msleep(10);
687
688 /* Chip deselect */
689 writeb(0, &nic->csr->eeprom_ctrl_lo);
690 e100_write_flush(nic); udelay(4);
691 }
692};
693
694/* General technique stolen from the eepro100 driver - very clever */
695static u16 e100_eeprom_read(struct nic *nic, u16 *addr_len, u16 addr)
696{
697 u32 cmd_addr_data;
698 u16 data = 0;
699 u8 ctrl;
700 int i;
701
702 cmd_addr_data = ((op_read << *addr_len) | addr) << 16;
703
704 /* Chip select */
705 writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo);
706 e100_write_flush(nic); udelay(4);
707
708 /* Bit-bang to read word from eeprom */
709 for(i = 31; i >= 0; i--) {
710 ctrl = (cmd_addr_data & (1 << i)) ? eecs | eedi : eecs;
711 writeb(ctrl, &nic->csr->eeprom_ctrl_lo);
712 e100_write_flush(nic); udelay(4);
713
714 writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo);
715 e100_write_flush(nic); udelay(4);
716
717 /* Eeprom drives a dummy zero to EEDO after receiving
718 * complete address. Use this to adjust addr_len. */
719 ctrl = readb(&nic->csr->eeprom_ctrl_lo);
720 if(!(ctrl & eedo) && i > 16) {
721 *addr_len -= (i - 16);
722 i = 17;
723 }
724
725 data = (data << 1) | (ctrl & eedo ? 1 : 0);
726 }
727
728 /* Chip deselect */
729 writeb(0, &nic->csr->eeprom_ctrl_lo);
730 e100_write_flush(nic); udelay(4);
731
732 return le16_to_cpu(data);
733};
734
735/* Load entire EEPROM image into driver cache and validate checksum */
736static int e100_eeprom_load(struct nic *nic)
737{
738 u16 addr, addr_len = 8, checksum = 0;
739
740 /* Try reading with an 8-bit addr len to discover actual addr len */
741 e100_eeprom_read(nic, &addr_len, 0);
742 nic->eeprom_wc = 1 << addr_len;
743
744 for(addr = 0; addr < nic->eeprom_wc; addr++) {
745 nic->eeprom[addr] = e100_eeprom_read(nic, &addr_len, addr);
746 if(addr < nic->eeprom_wc - 1)
747 checksum += cpu_to_le16(nic->eeprom[addr]);
748 }
749
750 /* The checksum, stored in the last word, is calculated such that
751 * the sum of words should be 0xBABA */
752 checksum = le16_to_cpu(0xBABA - checksum);
753 if(checksum != nic->eeprom[nic->eeprom_wc - 1]) {
754 DPRINTK(PROBE, ERR, "EEPROM corrupted\n");
755 return -EAGAIN;
756 }
757
758 return 0;
759}
760
761/* Save (portion of) driver EEPROM cache to device and update checksum */
762static int e100_eeprom_save(struct nic *nic, u16 start, u16 count)
763{
764 u16 addr, addr_len = 8, checksum = 0;
765
766 /* Try reading with an 8-bit addr len to discover actual addr len */
767 e100_eeprom_read(nic, &addr_len, 0);
768 nic->eeprom_wc = 1 << addr_len;
769
770 if(start + count >= nic->eeprom_wc)
771 return -EINVAL;
772
773 for(addr = start; addr < start + count; addr++)
774 e100_eeprom_write(nic, addr_len, addr, nic->eeprom[addr]);
775
776 /* The checksum, stored in the last word, is calculated such that
777 * the sum of words should be 0xBABA */
778 for(addr = 0; addr < nic->eeprom_wc - 1; addr++)
779 checksum += cpu_to_le16(nic->eeprom[addr]);
780 nic->eeprom[nic->eeprom_wc - 1] = le16_to_cpu(0xBABA - checksum);
781 e100_eeprom_write(nic, addr_len, nic->eeprom_wc - 1,
782 nic->eeprom[nic->eeprom_wc - 1]);
783
784 return 0;
785}
786
962082b6 787#define E100_WAIT_SCB_TIMEOUT 20000 /* we might have to wait 100ms!!! */
1da177e4
LT
788static inline int e100_exec_cmd(struct nic *nic, u8 cmd, dma_addr_t dma_addr)
789{
790 unsigned long flags;
791 unsigned int i;
792 int err = 0;
793
794 spin_lock_irqsave(&nic->cmd_lock, flags);
795
796 /* Previous command is accepted when SCB clears */
797 for(i = 0; i < E100_WAIT_SCB_TIMEOUT; i++) {
798 if(likely(!readb(&nic->csr->scb.cmd_lo)))
799 break;
800 cpu_relax();
801 if(unlikely(i > (E100_WAIT_SCB_TIMEOUT >> 1)))
802 udelay(5);
803 }
804 if(unlikely(i == E100_WAIT_SCB_TIMEOUT)) {
805 err = -EAGAIN;
806 goto err_unlock;
807 }
808
809 if(unlikely(cmd != cuc_resume))
810 writel(dma_addr, &nic->csr->scb.gen_ptr);
811 writeb(cmd, &nic->csr->scb.cmd_lo);
812
813err_unlock:
814 spin_unlock_irqrestore(&nic->cmd_lock, flags);
815
816 return err;
817}
818
819static inline int e100_exec_cb(struct nic *nic, struct sk_buff *skb,
820 void (*cb_prepare)(struct nic *, struct cb *, struct sk_buff *))
821{
822 struct cb *cb;
823 unsigned long flags;
824 int err = 0;
825
826 spin_lock_irqsave(&nic->cb_lock, flags);
827
828 if(unlikely(!nic->cbs_avail)) {
829 err = -ENOMEM;
830 goto err_unlock;
831 }
832
833 cb = nic->cb_to_use;
834 nic->cb_to_use = cb->next;
835 nic->cbs_avail--;
836 cb->skb = skb;
837
838 if(unlikely(!nic->cbs_avail))
839 err = -ENOSPC;
840
841 cb_prepare(nic, cb, skb);
842
843 /* Order is important otherwise we'll be in a race with h/w:
844 * set S-bit in current first, then clear S-bit in previous. */
845 cb->command |= cpu_to_le16(cb_s);
846 wmb();
847 cb->prev->command &= cpu_to_le16(~cb_s);
848
849 while(nic->cb_to_send != nic->cb_to_use) {
850 if(unlikely(e100_exec_cmd(nic, nic->cuc_cmd,
851 nic->cb_to_send->dma_addr))) {
852 /* Ok, here's where things get sticky. It's
853 * possible that we can't schedule the command
854 * because the controller is too busy, so
855 * let's just queue the command and try again
856 * when another command is scheduled. */
962082b6
MC
857 if(err == -ENOSPC) {
858 //request a reset
859 schedule_work(&nic->tx_timeout_task);
860 }
1da177e4
LT
861 break;
862 } else {
863 nic->cuc_cmd = cuc_resume;
864 nic->cb_to_send = nic->cb_to_send->next;
865 }
866 }
867
868err_unlock:
869 spin_unlock_irqrestore(&nic->cb_lock, flags);
870
871 return err;
872}
873
874static u16 mdio_ctrl(struct nic *nic, u32 addr, u32 dir, u32 reg, u16 data)
875{
876 u32 data_out = 0;
877 unsigned int i;
878
879 writel((reg << 16) | (addr << 21) | dir | data, &nic->csr->mdi_ctrl);
880
881 for(i = 0; i < 100; i++) {
882 udelay(20);
883 if((data_out = readl(&nic->csr->mdi_ctrl)) & mdi_ready)
884 break;
885 }
886
887 DPRINTK(HW, DEBUG,
888 "%s:addr=%d, reg=%d, data_in=0x%04X, data_out=0x%04X\n",
889 dir == mdi_read ? "READ" : "WRITE", addr, reg, data, data_out);
890 return (u16)data_out;
891}
892
893static int mdio_read(struct net_device *netdev, int addr, int reg)
894{
895 return mdio_ctrl(netdev_priv(netdev), addr, mdi_read, reg, 0);
896}
897
898static void mdio_write(struct net_device *netdev, int addr, int reg, int data)
899{
900 mdio_ctrl(netdev_priv(netdev), addr, mdi_write, reg, data);
901}
902
903static void e100_get_defaults(struct nic *nic)
904{
962082b6 905 struct param_range rfds = { .min = 16, .max = 256, .count = 64 };
1da177e4
LT
906 struct param_range cbs = { .min = 64, .max = 256, .count = 64 };
907
908 pci_read_config_byte(nic->pdev, PCI_REVISION_ID, &nic->rev_id);
909 /* MAC type is encoded as rev ID; exception: ICH is treated as 82559 */
910 nic->mac = (nic->flags & ich) ? mac_82559_D101M : nic->rev_id;
911 if(nic->mac == mac_unknown)
912 nic->mac = mac_82557_D100_A;
913
914 nic->params.rfds = rfds;
915 nic->params.cbs = cbs;
916
917 /* Quadwords to DMA into FIFO before starting frame transmit */
918 nic->tx_threshold = 0xE0;
919
962082b6
MC
920 /* no interrupt for every tx completion, delay = 256us if not 557*/
921 nic->tx_command = cpu_to_le16(cb_tx | cb_tx_sf |
922 ((nic->mac >= mac_82558_D101_A4) ? cb_cid : cb_i));
1da177e4
LT
923
924 /* Template for a freshly allocated RFD */
925 nic->blank_rfd.command = cpu_to_le16(cb_el);
926 nic->blank_rfd.rbd = 0xFFFFFFFF;
927 nic->blank_rfd.size = cpu_to_le16(VLAN_ETH_FRAME_LEN);
928
929 /* MII setup */
930 nic->mii.phy_id_mask = 0x1F;
931 nic->mii.reg_num_mask = 0x1F;
932 nic->mii.dev = nic->netdev;
933 nic->mii.mdio_read = mdio_read;
934 nic->mii.mdio_write = mdio_write;
935}
936
937static void e100_configure(struct nic *nic, struct cb *cb, struct sk_buff *skb)
938{
939 struct config *config = &cb->u.config;
940 u8 *c = (u8 *)config;
941
942 cb->command = cpu_to_le16(cb_config);
943
944 memset(config, 0, sizeof(struct config));
945
946 config->byte_count = 0x16; /* bytes in this struct */
947 config->rx_fifo_limit = 0x8; /* bytes in FIFO before DMA */
948 config->direct_rx_dma = 0x1; /* reserved */
949 config->standard_tcb = 0x1; /* 1=standard, 0=extended */
950 config->standard_stat_counter = 0x1; /* 1=standard, 0=extended */
951 config->rx_discard_short_frames = 0x1; /* 1=discard, 0=pass */
952 config->tx_underrun_retry = 0x3; /* # of underrun retries */
953 config->mii_mode = 0x1; /* 1=MII mode, 0=503 mode */
954 config->pad10 = 0x6;
955 config->no_source_addr_insertion = 0x1; /* 1=no, 0=yes */
956 config->preamble_length = 0x2; /* 0=1, 1=3, 2=7, 3=15 bytes */
957 config->ifs = 0x6; /* x16 = inter frame spacing */
958 config->ip_addr_hi = 0xF2; /* ARP IP filter - not used */
959 config->pad15_1 = 0x1;
960 config->pad15_2 = 0x1;
961 config->crs_or_cdt = 0x0; /* 0=CRS only, 1=CRS or CDT */
962 config->fc_delay_hi = 0x40; /* time delay for fc frame */
963 config->tx_padding = 0x1; /* 1=pad short frames */
964 config->fc_priority_threshold = 0x7; /* 7=priority fc disabled */
965 config->pad18 = 0x1;
966 config->full_duplex_pin = 0x1; /* 1=examine FDX# pin */
967 config->pad20_1 = 0x1F;
968 config->fc_priority_location = 0x1; /* 1=byte#31, 0=byte#19 */
969 config->pad21_1 = 0x5;
970
971 config->adaptive_ifs = nic->adaptive_ifs;
972 config->loopback = nic->loopback;
973
974 if(nic->mii.force_media && nic->mii.full_duplex)
975 config->full_duplex_force = 0x1; /* 1=force, 0=auto */
976
977 if(nic->flags & promiscuous || nic->loopback) {
978 config->rx_save_bad_frames = 0x1; /* 1=save, 0=discard */
979 config->rx_discard_short_frames = 0x0; /* 1=discard, 0=save */
980 config->promiscuous_mode = 0x1; /* 1=on, 0=off */
981 }
982
983 if(nic->flags & multicast_all)
984 config->multicast_all = 0x1; /* 1=accept, 0=no */
985
6bdacb1a
MC
986 /* disable WoL when up */
987 if(netif_running(nic->netdev) || !(nic->flags & wol_magic))
1da177e4
LT
988 config->magic_packet_disable = 0x1; /* 1=off, 0=on */
989
990 if(nic->mac >= mac_82558_D101_A4) {
991 config->fc_disable = 0x1; /* 1=Tx fc off, 0=Tx fc on */
992 config->mwi_enable = 0x1; /* 1=enable, 0=disable */
993 config->standard_tcb = 0x0; /* 1=standard, 0=extended */
994 config->rx_long_ok = 0x1; /* 1=VLANs ok, 0=standard */
995 if(nic->mac >= mac_82559_D101M)
996 config->tno_intr = 0x1; /* TCO stats enable */
997 else
998 config->standard_stat_counter = 0x0;
999 }
1000
1001 DPRINTK(HW, DEBUG, "[00-07]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
1002 c[0], c[1], c[2], c[3], c[4], c[5], c[6], c[7]);
1003 DPRINTK(HW, DEBUG, "[08-15]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
1004 c[8], c[9], c[10], c[11], c[12], c[13], c[14], c[15]);
1005 DPRINTK(HW, DEBUG, "[16-23]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
1006 c[16], c[17], c[18], c[19], c[20], c[21], c[22], c[23]);
1007}
1008
1009static void e100_load_ucode(struct nic *nic, struct cb *cb, struct sk_buff *skb)
1010{
1011 int i;
1012 static const u32 ucode[UCODE_SIZE] = {
1013 /* NFS packets are misinterpreted as TCO packets and
1014 * incorrectly routed to the BMC over SMBus. This
1015 * microcode patch checks the fragmented IP bit in the
1016 * NFS/UDP header to distinguish between NFS and TCO. */
1017 0x0EF70E36, 0x1FFF1FFF, 0x1FFF1FFF, 0x1FFF1FFF, 0x1FFF1FFF,
1018 0x1FFF1FFF, 0x00906E41, 0x00800E3C, 0x00E00E39, 0x00000000,
1019 0x00906EFD, 0x00900EFD, 0x00E00EF8,
1020 };
1021
1022 if(nic->mac == mac_82551_F || nic->mac == mac_82551_10) {
1023 for(i = 0; i < UCODE_SIZE; i++)
1024 cb->u.ucode[i] = cpu_to_le32(ucode[i]);
1025 cb->command = cpu_to_le16(cb_ucode);
1026 } else
1027 cb->command = cpu_to_le16(cb_nop);
1028}
1029
1030static void e100_setup_iaaddr(struct nic *nic, struct cb *cb,
1031 struct sk_buff *skb)
1032{
1033 cb->command = cpu_to_le16(cb_iaaddr);
1034 memcpy(cb->u.iaaddr, nic->netdev->dev_addr, ETH_ALEN);
1035}
1036
1037static void e100_dump(struct nic *nic, struct cb *cb, struct sk_buff *skb)
1038{
1039 cb->command = cpu_to_le16(cb_dump);
1040 cb->u.dump_buffer_addr = cpu_to_le32(nic->dma_addr +
1041 offsetof(struct mem, dump_buf));
1042}
1043
1044#define NCONFIG_AUTO_SWITCH 0x0080
1045#define MII_NSC_CONG MII_RESV1
1046#define NSC_CONG_ENABLE 0x0100
1047#define NSC_CONG_TXREADY 0x0400
1048#define ADVERTISE_FC_SUPPORTED 0x0400
1049static int e100_phy_init(struct nic *nic)
1050{
1051 struct net_device *netdev = nic->netdev;
1052 u32 addr;
1053 u16 bmcr, stat, id_lo, id_hi, cong;
1054
1055 /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
1056 for(addr = 0; addr < 32; addr++) {
1057 nic->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
1058 bmcr = mdio_read(netdev, nic->mii.phy_id, MII_BMCR);
1059 stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR);
1060 stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR);
1061 if(!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
1062 break;
1063 }
1064 DPRINTK(HW, DEBUG, "phy_addr = %d\n", nic->mii.phy_id);
1065 if(addr == 32)
1066 return -EAGAIN;
1067
1068 /* Selected the phy and isolate the rest */
1069 for(addr = 0; addr < 32; addr++) {
1070 if(addr != nic->mii.phy_id) {
1071 mdio_write(netdev, addr, MII_BMCR, BMCR_ISOLATE);
1072 } else {
1073 bmcr = mdio_read(netdev, addr, MII_BMCR);
1074 mdio_write(netdev, addr, MII_BMCR,
1075 bmcr & ~BMCR_ISOLATE);
1076 }
1077 }
1078
1079 /* Get phy ID */
1080 id_lo = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID1);
1081 id_hi = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID2);
1082 nic->phy = (u32)id_hi << 16 | (u32)id_lo;
1083 DPRINTK(HW, DEBUG, "phy ID = 0x%08X\n", nic->phy);
1084
1085 /* Handle National tx phys */
1086#define NCS_PHY_MODEL_MASK 0xFFF0FFFF
1087 if((nic->phy & NCS_PHY_MODEL_MASK) == phy_nsc_tx) {
1088 /* Disable congestion control */
1089 cong = mdio_read(netdev, nic->mii.phy_id, MII_NSC_CONG);
1090 cong |= NSC_CONG_TXREADY;
1091 cong &= ~NSC_CONG_ENABLE;
1092 mdio_write(netdev, nic->mii.phy_id, MII_NSC_CONG, cong);
1093 }
1094
1095 if((nic->mac >= mac_82550_D102) || ((nic->flags & ich) &&
64895145
MC
1096 (mdio_read(netdev, nic->mii.phy_id, MII_TPISTATUS) & 0x8000))) {
1097 /* enable/disable MDI/MDI-X auto-switching.
1098 MDI/MDI-X auto-switching is disabled for 82551ER/QM chips */
1099 if((nic->mac == mac_82551_E) || (nic->mac == mac_82551_F) ||
1100 (nic->mac == mac_82551_10) || (nic->mii.force_media) ||
1101 !(nic->eeprom[eeprom_cnfg_mdix] & eeprom_mdix_enabled))
1102 mdio_write(netdev, nic->mii.phy_id, MII_NCONFIG, 0);
1103 else
1104 mdio_write(netdev, nic->mii.phy_id, MII_NCONFIG, NCONFIG_AUTO_SWITCH);
1105 }
1da177e4
LT
1106
1107 return 0;
1108}
1109
1110static int e100_hw_init(struct nic *nic)
1111{
1112 int err;
1113
1114 e100_hw_reset(nic);
1115
1116 DPRINTK(HW, ERR, "e100_hw_init\n");
1117 if(!in_interrupt() && (err = e100_self_test(nic)))
1118 return err;
1119
1120 if((err = e100_phy_init(nic)))
1121 return err;
1122 if((err = e100_exec_cmd(nic, cuc_load_base, 0)))
1123 return err;
1124 if((err = e100_exec_cmd(nic, ruc_load_base, 0)))
1125 return err;
1126 if((err = e100_exec_cb(nic, NULL, e100_load_ucode)))
1127 return err;
1128 if((err = e100_exec_cb(nic, NULL, e100_configure)))
1129 return err;
1130 if((err = e100_exec_cb(nic, NULL, e100_setup_iaaddr)))
1131 return err;
1132 if((err = e100_exec_cmd(nic, cuc_dump_addr,
1133 nic->dma_addr + offsetof(struct mem, stats))))
1134 return err;
1135 if((err = e100_exec_cmd(nic, cuc_dump_reset, 0)))
1136 return err;
1137
1138 e100_disable_irq(nic);
1139
1140 return 0;
1141}
1142
1143static void e100_multi(struct nic *nic, struct cb *cb, struct sk_buff *skb)
1144{
1145 struct net_device *netdev = nic->netdev;
1146 struct dev_mc_list *list = netdev->mc_list;
1147 u16 i, count = min(netdev->mc_count, E100_MAX_MULTICAST_ADDRS);
1148
1149 cb->command = cpu_to_le16(cb_multi);
1150 cb->u.multi.count = cpu_to_le16(count * ETH_ALEN);
1151 for(i = 0; list && i < count; i++, list = list->next)
1152 memcpy(&cb->u.multi.addr[i*ETH_ALEN], &list->dmi_addr,
1153 ETH_ALEN);
1154}
1155
1156static void e100_set_multicast_list(struct net_device *netdev)
1157{
1158 struct nic *nic = netdev_priv(netdev);
1159
1160 DPRINTK(HW, DEBUG, "mc_count=%d, flags=0x%04X\n",
1161 netdev->mc_count, netdev->flags);
1162
1163 if(netdev->flags & IFF_PROMISC)
1164 nic->flags |= promiscuous;
1165 else
1166 nic->flags &= ~promiscuous;
1167
1168 if(netdev->flags & IFF_ALLMULTI ||
1169 netdev->mc_count > E100_MAX_MULTICAST_ADDRS)
1170 nic->flags |= multicast_all;
1171 else
1172 nic->flags &= ~multicast_all;
1173
1174 e100_exec_cb(nic, NULL, e100_configure);
1175 e100_exec_cb(nic, NULL, e100_multi);
1176}
1177
1178static void e100_update_stats(struct nic *nic)
1179{
1180 struct net_device_stats *ns = &nic->net_stats;
1181 struct stats *s = &nic->mem->stats;
1182 u32 *complete = (nic->mac < mac_82558_D101_A4) ? &s->fc_xmt_pause :
1183 (nic->mac < mac_82559_D101M) ? (u32 *)&s->xmt_tco_frames :
1184 &s->complete;
1185
1186 /* Device's stats reporting may take several microseconds to
1187 * complete, so where always waiting for results of the
1188 * previous command. */
1189
1190 if(*complete == le32_to_cpu(cuc_dump_reset_complete)) {
1191 *complete = 0;
1192 nic->tx_frames = le32_to_cpu(s->tx_good_frames);
1193 nic->tx_collisions = le32_to_cpu(s->tx_total_collisions);
1194 ns->tx_aborted_errors += le32_to_cpu(s->tx_max_collisions);
1195 ns->tx_window_errors += le32_to_cpu(s->tx_late_collisions);
1196 ns->tx_carrier_errors += le32_to_cpu(s->tx_lost_crs);
1197 ns->tx_fifo_errors += le32_to_cpu(s->tx_underruns);
1198 ns->collisions += nic->tx_collisions;
1199 ns->tx_errors += le32_to_cpu(s->tx_max_collisions) +
1200 le32_to_cpu(s->tx_lost_crs);
1201 ns->rx_dropped += le32_to_cpu(s->rx_resource_errors);
1202 ns->rx_length_errors += le32_to_cpu(s->rx_short_frame_errors) +
1203 nic->rx_over_length_errors;
1204 ns->rx_crc_errors += le32_to_cpu(s->rx_crc_errors);
1205 ns->rx_frame_errors += le32_to_cpu(s->rx_alignment_errors);
1206 ns->rx_over_errors += le32_to_cpu(s->rx_overrun_errors);
1207 ns->rx_fifo_errors += le32_to_cpu(s->rx_overrun_errors);
1208 ns->rx_errors += le32_to_cpu(s->rx_crc_errors) +
1209 le32_to_cpu(s->rx_alignment_errors) +
1210 le32_to_cpu(s->rx_short_frame_errors) +
1211 le32_to_cpu(s->rx_cdt_errors);
1212 nic->tx_deferred += le32_to_cpu(s->tx_deferred);
1213 nic->tx_single_collisions +=
1214 le32_to_cpu(s->tx_single_collisions);
1215 nic->tx_multiple_collisions +=
1216 le32_to_cpu(s->tx_multiple_collisions);
1217 if(nic->mac >= mac_82558_D101_A4) {
1218 nic->tx_fc_pause += le32_to_cpu(s->fc_xmt_pause);
1219 nic->rx_fc_pause += le32_to_cpu(s->fc_rcv_pause);
1220 nic->rx_fc_unsupported +=
1221 le32_to_cpu(s->fc_rcv_unsupported);
1222 if(nic->mac >= mac_82559_D101M) {
1223 nic->tx_tco_frames +=
1224 le16_to_cpu(s->xmt_tco_frames);
1225 nic->rx_tco_frames +=
1226 le16_to_cpu(s->rcv_tco_frames);
1227 }
1228 }
1229 }
1230
1f53367d
MC
1231
1232 if(e100_exec_cmd(nic, cuc_dump_reset, 0))
1233 DPRINTK(TX_ERR, DEBUG, "exec cuc_dump_reset failed\n");
1da177e4
LT
1234}
1235
1236static void e100_adjust_adaptive_ifs(struct nic *nic, int speed, int duplex)
1237{
1238 /* Adjust inter-frame-spacing (IFS) between two transmits if
1239 * we're getting collisions on a half-duplex connection. */
1240
1241 if(duplex == DUPLEX_HALF) {
1242 u32 prev = nic->adaptive_ifs;
1243 u32 min_frames = (speed == SPEED_100) ? 1000 : 100;
1244
1245 if((nic->tx_frames / 32 < nic->tx_collisions) &&
1246 (nic->tx_frames > min_frames)) {
1247 if(nic->adaptive_ifs < 60)
1248 nic->adaptive_ifs += 5;
1249 } else if (nic->tx_frames < min_frames) {
1250 if(nic->adaptive_ifs >= 5)
1251 nic->adaptive_ifs -= 5;
1252 }
1253 if(nic->adaptive_ifs != prev)
1254 e100_exec_cb(nic, NULL, e100_configure);
1255 }
1256}
1257
1258static void e100_watchdog(unsigned long data)
1259{
1260 struct nic *nic = (struct nic *)data;
1261 struct ethtool_cmd cmd;
1262
1263 DPRINTK(TIMER, DEBUG, "right now = %ld\n", jiffies);
1264
1265 /* mii library handles link maintenance tasks */
1266
1267 mii_ethtool_gset(&nic->mii, &cmd);
1268
1269 if(mii_link_ok(&nic->mii) && !netif_carrier_ok(nic->netdev)) {
1270 DPRINTK(LINK, INFO, "link up, %sMbps, %s-duplex\n",
1271 cmd.speed == SPEED_100 ? "100" : "10",
1272 cmd.duplex == DUPLEX_FULL ? "full" : "half");
1273 } else if(!mii_link_ok(&nic->mii) && netif_carrier_ok(nic->netdev)) {
1274 DPRINTK(LINK, INFO, "link down\n");
1275 }
1276
1277 mii_check_link(&nic->mii);
1278
1279 /* Software generated interrupt to recover from (rare) Rx
1280 * allocation failure.
1281 * Unfortunately have to use a spinlock to not re-enable interrupts
1282 * accidentally, due to hardware that shares a register between the
1283 * interrupt mask bit and the SW Interrupt generation bit */
1284 spin_lock_irq(&nic->cmd_lock);
1285 writeb(readb(&nic->csr->scb.cmd_hi) | irq_sw_gen,&nic->csr->scb.cmd_hi);
1286 spin_unlock_irq(&nic->cmd_lock);
1287 e100_write_flush(nic);
1288
1289 e100_update_stats(nic);
1290 e100_adjust_adaptive_ifs(nic, cmd.speed, cmd.duplex);
1291
1292 if(nic->mac <= mac_82557_D100_C)
1293 /* Issue a multicast command to workaround a 557 lock up */
1294 e100_set_multicast_list(nic->netdev);
1295
1296 if(nic->flags & ich && cmd.speed==SPEED_10 && cmd.duplex==DUPLEX_HALF)
1297 /* Need SW workaround for ICH[x] 10Mbps/half duplex Tx hang. */
1298 nic->flags |= ich_10h_workaround;
1299 else
1300 nic->flags &= ~ich_10h_workaround;
1301
1302 mod_timer(&nic->watchdog, jiffies + E100_WATCHDOG_PERIOD);
1303}
1304
1305static inline void e100_xmit_prepare(struct nic *nic, struct cb *cb,
1306 struct sk_buff *skb)
1307{
1308 cb->command = nic->tx_command;
962082b6
MC
1309 /* interrupt every 16 packets regardless of delay */
1310 if((nic->cbs_avail & ~15) == nic->cbs_avail) cb->command |= cb_i;
1da177e4
LT
1311 cb->u.tcb.tbd_array = cb->dma_addr + offsetof(struct cb, u.tcb.tbd);
1312 cb->u.tcb.tcb_byte_count = 0;
1313 cb->u.tcb.threshold = nic->tx_threshold;
1314 cb->u.tcb.tbd_count = 1;
1315 cb->u.tcb.tbd.buf_addr = cpu_to_le32(pci_map_single(nic->pdev,
1316 skb->data, skb->len, PCI_DMA_TODEVICE));
962082b6 1317 // check for mapping failure?
1da177e4
LT
1318 cb->u.tcb.tbd.size = cpu_to_le16(skb->len);
1319}
1320
1321static int e100_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
1322{
1323 struct nic *nic = netdev_priv(netdev);
1324 int err;
1325
1326 if(nic->flags & ich_10h_workaround) {
1327 /* SW workaround for ICH[x] 10Mbps/half duplex Tx hang.
1328 Issue a NOP command followed by a 1us delay before
1329 issuing the Tx command. */
1f53367d
MC
1330 if(e100_exec_cmd(nic, cuc_nop, 0))
1331 DPRINTK(TX_ERR, DEBUG, "exec cuc_nop failed\n");
1da177e4
LT
1332 udelay(1);
1333 }
1334
1335 err = e100_exec_cb(nic, skb, e100_xmit_prepare);
1336
1337 switch(err) {
1338 case -ENOSPC:
1339 /* We queued the skb, but now we're out of space. */
1340 DPRINTK(TX_ERR, DEBUG, "No space for CB\n");
1341 netif_stop_queue(netdev);
1342 break;
1343 case -ENOMEM:
1344 /* This is a hard error - log it. */
1345 DPRINTK(TX_ERR, DEBUG, "Out of Tx resources, returning skb\n");
1346 netif_stop_queue(netdev);
1347 return 1;
1348 }
1349
1350 netdev->trans_start = jiffies;
1351 return 0;
1352}
1353
1354static inline int e100_tx_clean(struct nic *nic)
1355{
1356 struct cb *cb;
1357 int tx_cleaned = 0;
1358
1359 spin_lock(&nic->cb_lock);
1360
1361 DPRINTK(TX_DONE, DEBUG, "cb->status = 0x%04X\n",
1362 nic->cb_to_clean->status);
1363
1364 /* Clean CBs marked complete */
1365 for(cb = nic->cb_to_clean;
1366 cb->status & cpu_to_le16(cb_complete);
1367 cb = nic->cb_to_clean = cb->next) {
1368 if(likely(cb->skb != NULL)) {
1369 nic->net_stats.tx_packets++;
1370 nic->net_stats.tx_bytes += cb->skb->len;
1371
1372 pci_unmap_single(nic->pdev,
1373 le32_to_cpu(cb->u.tcb.tbd.buf_addr),
1374 le16_to_cpu(cb->u.tcb.tbd.size),
1375 PCI_DMA_TODEVICE);
1376 dev_kfree_skb_any(cb->skb);
1377 cb->skb = NULL;
1378 tx_cleaned = 1;
1379 }
1380 cb->status = 0;
1381 nic->cbs_avail++;
1382 }
1383
1384 spin_unlock(&nic->cb_lock);
1385
1386 /* Recover from running out of Tx resources in xmit_frame */
1387 if(unlikely(tx_cleaned && netif_queue_stopped(nic->netdev)))
1388 netif_wake_queue(nic->netdev);
1389
1390 return tx_cleaned;
1391}
1392
1393static void e100_clean_cbs(struct nic *nic)
1394{
1395 if(nic->cbs) {
1396 while(nic->cbs_avail != nic->params.cbs.count) {
1397 struct cb *cb = nic->cb_to_clean;
1398 if(cb->skb) {
1399 pci_unmap_single(nic->pdev,
1400 le32_to_cpu(cb->u.tcb.tbd.buf_addr),
1401 le16_to_cpu(cb->u.tcb.tbd.size),
1402 PCI_DMA_TODEVICE);
1403 dev_kfree_skb(cb->skb);
1404 }
1405 nic->cb_to_clean = nic->cb_to_clean->next;
1406 nic->cbs_avail++;
1407 }
1408 pci_free_consistent(nic->pdev,
1409 sizeof(struct cb) * nic->params.cbs.count,
1410 nic->cbs, nic->cbs_dma_addr);
1411 nic->cbs = NULL;
1412 nic->cbs_avail = 0;
1413 }
1414 nic->cuc_cmd = cuc_start;
1415 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean =
1416 nic->cbs;
1417}
1418
1419static int e100_alloc_cbs(struct nic *nic)
1420{
1421 struct cb *cb;
1422 unsigned int i, count = nic->params.cbs.count;
1423
1424 nic->cuc_cmd = cuc_start;
1425 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = NULL;
1426 nic->cbs_avail = 0;
1427
1428 nic->cbs = pci_alloc_consistent(nic->pdev,
1429 sizeof(struct cb) * count, &nic->cbs_dma_addr);
1430 if(!nic->cbs)
1431 return -ENOMEM;
1432
1433 for(cb = nic->cbs, i = 0; i < count; cb++, i++) {
1434 cb->next = (i + 1 < count) ? cb + 1 : nic->cbs;
1435 cb->prev = (i == 0) ? nic->cbs + count - 1 : cb - 1;
1436
1437 cb->dma_addr = nic->cbs_dma_addr + i * sizeof(struct cb);
1438 cb->link = cpu_to_le32(nic->cbs_dma_addr +
1439 ((i+1) % count) * sizeof(struct cb));
1440 cb->skb = NULL;
1441 }
1442
1443 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = nic->cbs;
1444 nic->cbs_avail = count;
1445
1446 return 0;
1447}
1448
1f53367d 1449static inline void e100_start_receiver(struct nic *nic, struct rx *rx)
1da177e4 1450{
1f53367d
MC
1451 if(!nic->rxs) return;
1452 if(RU_SUSPENDED != nic->ru_running) return;
1453
1454 /* handle init time starts */
1455 if(!rx) rx = nic->rxs;
1456
1da177e4 1457 /* (Re)start RU if suspended or idle and RFA is non-NULL */
1f53367d
MC
1458 if(rx->skb) {
1459 e100_exec_cmd(nic, ruc_start, rx->dma_addr);
1460 nic->ru_running = RU_RUNNING;
1da177e4
LT
1461 }
1462}
1463
1464#define RFD_BUF_LEN (sizeof(struct rfd) + VLAN_ETH_FRAME_LEN)
1465static inline int e100_rx_alloc_skb(struct nic *nic, struct rx *rx)
1466{
1467 if(!(rx->skb = dev_alloc_skb(RFD_BUF_LEN + NET_IP_ALIGN)))
1468 return -ENOMEM;
1469
1470 /* Align, init, and map the RFD. */
1471 rx->skb->dev = nic->netdev;
1472 skb_reserve(rx->skb, NET_IP_ALIGN);
1473 memcpy(rx->skb->data, &nic->blank_rfd, sizeof(struct rfd));
1474 rx->dma_addr = pci_map_single(nic->pdev, rx->skb->data,
1475 RFD_BUF_LEN, PCI_DMA_BIDIRECTIONAL);
1476
1f53367d
MC
1477 if(pci_dma_mapping_error(rx->dma_addr)) {
1478 dev_kfree_skb_any(rx->skb);
1479 rx->skb = 0;
1480 rx->dma_addr = 0;
1481 return -ENOMEM;
1482 }
1483
1da177e4
LT
1484 /* Link the RFD to end of RFA by linking previous RFD to
1485 * this one, and clearing EL bit of previous. */
1486 if(rx->prev->skb) {
1487 struct rfd *prev_rfd = (struct rfd *)rx->prev->skb->data;
1488 put_unaligned(cpu_to_le32(rx->dma_addr),
1489 (u32 *)&prev_rfd->link);
1490 wmb();
1491 prev_rfd->command &= ~cpu_to_le16(cb_el);
1492 pci_dma_sync_single_for_device(nic->pdev, rx->prev->dma_addr,
1493 sizeof(struct rfd), PCI_DMA_TODEVICE);
1494 }
1495
1496 return 0;
1497}
1498
1499static inline int e100_rx_indicate(struct nic *nic, struct rx *rx,
1500 unsigned int *work_done, unsigned int work_to_do)
1501{
1502 struct sk_buff *skb = rx->skb;
1503 struct rfd *rfd = (struct rfd *)skb->data;
1504 u16 rfd_status, actual_size;
1505
1506 if(unlikely(work_done && *work_done >= work_to_do))
1507 return -EAGAIN;
1508
1509 /* Need to sync before taking a peek at cb_complete bit */
1510 pci_dma_sync_single_for_cpu(nic->pdev, rx->dma_addr,
1511 sizeof(struct rfd), PCI_DMA_FROMDEVICE);
1512 rfd_status = le16_to_cpu(rfd->status);
1513
1514 DPRINTK(RX_STATUS, DEBUG, "status=0x%04X\n", rfd_status);
1515
1516 /* If data isn't ready, nothing to indicate */
1517 if(unlikely(!(rfd_status & cb_complete)))
1f53367d 1518 return -ENODATA;
1da177e4
LT
1519
1520 /* Get actual data size */
1521 actual_size = le16_to_cpu(rfd->actual_size) & 0x3FFF;
1522 if(unlikely(actual_size > RFD_BUF_LEN - sizeof(struct rfd)))
1523 actual_size = RFD_BUF_LEN - sizeof(struct rfd);
1524
1525 /* Get data */
1526 pci_unmap_single(nic->pdev, rx->dma_addr,
1527 RFD_BUF_LEN, PCI_DMA_FROMDEVICE);
1528
1f53367d
MC
1529 /* this allows for a fast restart without re-enabling interrupts */
1530 if(le16_to_cpu(rfd->command) & cb_el)
1531 nic->ru_running = RU_SUSPENDED;
1532
1da177e4
LT
1533 /* Pull off the RFD and put the actual data (minus eth hdr) */
1534 skb_reserve(skb, sizeof(struct rfd));
1535 skb_put(skb, actual_size);
1536 skb->protocol = eth_type_trans(skb, nic->netdev);
1537
1538 if(unlikely(!(rfd_status & cb_ok))) {
1539 /* Don't indicate if hardware indicates errors */
1540 nic->net_stats.rx_dropped++;
1541 dev_kfree_skb_any(skb);
1542 } else if(actual_size > nic->netdev->mtu + VLAN_ETH_HLEN) {
1543 /* Don't indicate oversized frames */
1544 nic->rx_over_length_errors++;
1545 nic->net_stats.rx_dropped++;
1546 dev_kfree_skb_any(skb);
1547 } else {
1548 nic->net_stats.rx_packets++;
1549 nic->net_stats.rx_bytes += actual_size;
1550 nic->netdev->last_rx = jiffies;
1551 netif_receive_skb(skb);
1552 if(work_done)
1553 (*work_done)++;
1554 }
1555
1556 rx->skb = NULL;
1557
1558 return 0;
1559}
1560
1561static inline void e100_rx_clean(struct nic *nic, unsigned int *work_done,
1562 unsigned int work_to_do)
1563{
1564 struct rx *rx;
1f53367d
MC
1565 int restart_required = 0;
1566 struct rx *rx_to_start = NULL;
1567
1568 /* are we already rnr? then pay attention!!! this ensures that
1569 * the state machine progression never allows a start with a
1570 * partially cleaned list, avoiding a race between hardware
1571 * and rx_to_clean when in NAPI mode */
1572 if(RU_SUSPENDED == nic->ru_running)
1573 restart_required = 1;
1da177e4
LT
1574
1575 /* Indicate newly arrived packets */
1576 for(rx = nic->rx_to_clean; rx->skb; rx = nic->rx_to_clean = rx->next) {
1f53367d
MC
1577 int err = e100_rx_indicate(nic, rx, work_done, work_to_do);
1578 if(-EAGAIN == err) {
1579 /* hit quota so have more work to do, restart once
1580 * cleanup is complete */
1581 restart_required = 0;
1582 break;
1583 } else if(-ENODATA == err)
1da177e4
LT
1584 break; /* No more to clean */
1585 }
1586
1f53367d
MC
1587 /* save our starting point as the place we'll restart the receiver */
1588 if(restart_required)
1589 rx_to_start = nic->rx_to_clean;
1590
1da177e4
LT
1591 /* Alloc new skbs to refill list */
1592 for(rx = nic->rx_to_use; !rx->skb; rx = nic->rx_to_use = rx->next) {
1593 if(unlikely(e100_rx_alloc_skb(nic, rx)))
1594 break; /* Better luck next time (see watchdog) */
1595 }
1596
1f53367d
MC
1597 if(restart_required) {
1598 // ack the rnr?
1599 writeb(stat_ack_rnr, &nic->csr->scb.stat_ack);
1600 e100_start_receiver(nic, rx_to_start);
1601 if(work_done)
1602 (*work_done)++;
1603 }
1da177e4
LT
1604}
1605
1606static void e100_rx_clean_list(struct nic *nic)
1607{
1608 struct rx *rx;
1609 unsigned int i, count = nic->params.rfds.count;
1610
1f53367d
MC
1611 nic->ru_running = RU_UNINITIALIZED;
1612
1da177e4
LT
1613 if(nic->rxs) {
1614 for(rx = nic->rxs, i = 0; i < count; rx++, i++) {
1615 if(rx->skb) {
1616 pci_unmap_single(nic->pdev, rx->dma_addr,
1617 RFD_BUF_LEN, PCI_DMA_FROMDEVICE);
1618 dev_kfree_skb(rx->skb);
1619 }
1620 }
1621 kfree(nic->rxs);
1622 nic->rxs = NULL;
1623 }
1624
1625 nic->rx_to_use = nic->rx_to_clean = NULL;
1da177e4
LT
1626}
1627
1628static int e100_rx_alloc_list(struct nic *nic)
1629{
1630 struct rx *rx;
1631 unsigned int i, count = nic->params.rfds.count;
1632
1633 nic->rx_to_use = nic->rx_to_clean = NULL;
1f53367d 1634 nic->ru_running = RU_UNINITIALIZED;
1da177e4
LT
1635
1636 if(!(nic->rxs = kmalloc(sizeof(struct rx) * count, GFP_ATOMIC)))
1637 return -ENOMEM;
1638 memset(nic->rxs, 0, sizeof(struct rx) * count);
1639
1640 for(rx = nic->rxs, i = 0; i < count; rx++, i++) {
1641 rx->next = (i + 1 < count) ? rx + 1 : nic->rxs;
1642 rx->prev = (i == 0) ? nic->rxs + count - 1 : rx - 1;
1643 if(e100_rx_alloc_skb(nic, rx)) {
1644 e100_rx_clean_list(nic);
1645 return -ENOMEM;
1646 }
1647 }
1648
1649 nic->rx_to_use = nic->rx_to_clean = nic->rxs;
1f53367d 1650 nic->ru_running = RU_SUSPENDED;
1da177e4
LT
1651
1652 return 0;
1653}
1654
1655static irqreturn_t e100_intr(int irq, void *dev_id, struct pt_regs *regs)
1656{
1657 struct net_device *netdev = dev_id;
1658 struct nic *nic = netdev_priv(netdev);
1659 u8 stat_ack = readb(&nic->csr->scb.stat_ack);
1660
1661 DPRINTK(INTR, DEBUG, "stat_ack = 0x%02X\n", stat_ack);
1662
1663 if(stat_ack == stat_ack_not_ours || /* Not our interrupt */
1664 stat_ack == stat_ack_not_present) /* Hardware is ejected */
1665 return IRQ_NONE;
1666
1667 /* Ack interrupt(s) */
1668 writeb(stat_ack, &nic->csr->scb.stat_ack);
1669
1670 /* We hit Receive No Resource (RNR); restart RU after cleaning */
1671 if(stat_ack & stat_ack_rnr)
1f53367d 1672 nic->ru_running = RU_SUSPENDED;
1da177e4 1673
0685c31b
MC
1674 if(likely(netif_rx_schedule_prep(netdev))) {
1675 e100_disable_irq(nic);
1676 __netif_rx_schedule(netdev);
1677 }
1da177e4
LT
1678
1679 return IRQ_HANDLED;
1680}
1681
1682static int e100_poll(struct net_device *netdev, int *budget)
1683{
1684 struct nic *nic = netdev_priv(netdev);
1685 unsigned int work_to_do = min(netdev->quota, *budget);
1686 unsigned int work_done = 0;
1687 int tx_cleaned;
1688
1689 e100_rx_clean(nic, &work_done, work_to_do);
1690 tx_cleaned = e100_tx_clean(nic);
1691
1692 /* If no Rx and Tx cleanup work was done, exit polling mode. */
1693 if((!tx_cleaned && (work_done == 0)) || !netif_running(netdev)) {
1694 netif_rx_complete(netdev);
1695 e100_enable_irq(nic);
1696 return 0;
1697 }
1698
1699 *budget -= work_done;
1700 netdev->quota -= work_done;
1701
1702 return 1;
1703}
1704
1705#ifdef CONFIG_NET_POLL_CONTROLLER
1706static void e100_netpoll(struct net_device *netdev)
1707{
1708 struct nic *nic = netdev_priv(netdev);
1709 e100_disable_irq(nic);
1710 e100_intr(nic->pdev->irq, netdev, NULL);
1711 e100_tx_clean(nic);
1712 e100_enable_irq(nic);
1713}
1714#endif
1715
1716static struct net_device_stats *e100_get_stats(struct net_device *netdev)
1717{
1718 struct nic *nic = netdev_priv(netdev);
1719 return &nic->net_stats;
1720}
1721
1722static int e100_set_mac_address(struct net_device *netdev, void *p)
1723{
1724 struct nic *nic = netdev_priv(netdev);
1725 struct sockaddr *addr = p;
1726
1727 if (!is_valid_ether_addr(addr->sa_data))
1728 return -EADDRNOTAVAIL;
1729
1730 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1731 e100_exec_cb(nic, NULL, e100_setup_iaaddr);
1732
1733 return 0;
1734}
1735
1736static int e100_change_mtu(struct net_device *netdev, int new_mtu)
1737{
1738 if(new_mtu < ETH_ZLEN || new_mtu > ETH_DATA_LEN)
1739 return -EINVAL;
1740 netdev->mtu = new_mtu;
1741 return 0;
1742}
1743
6bdacb1a 1744#ifdef CONFIG_PM
1da177e4
LT
1745static int e100_asf(struct nic *nic)
1746{
1747 /* ASF can be enabled from eeprom */
1748 return((nic->pdev->device >= 0x1050) && (nic->pdev->device <= 0x1057) &&
1749 (nic->eeprom[eeprom_config_asf] & eeprom_asf) &&
1750 !(nic->eeprom[eeprom_config_asf] & eeprom_gcl) &&
1751 ((nic->eeprom[eeprom_smbus_addr] & 0xFF) != 0xFE));
1752}
6bdacb1a 1753#endif
1da177e4
LT
1754
1755static int e100_up(struct nic *nic)
1756{
1757 int err;
1758
1759 if((err = e100_rx_alloc_list(nic)))
1760 return err;
1761 if((err = e100_alloc_cbs(nic)))
1762 goto err_rx_clean_list;
1763 if((err = e100_hw_init(nic)))
1764 goto err_clean_cbs;
1765 e100_set_multicast_list(nic->netdev);
1f53367d 1766 e100_start_receiver(nic, 0);
1da177e4
LT
1767 mod_timer(&nic->watchdog, jiffies);
1768 if((err = request_irq(nic->pdev->irq, e100_intr, SA_SHIRQ,
1769 nic->netdev->name, nic->netdev)))
1770 goto err_no_irq;
1da177e4 1771 netif_wake_queue(nic->netdev);
0236ebb7
MC
1772 netif_poll_enable(nic->netdev);
1773 /* enable ints _after_ enabling poll, preventing a race between
1774 * disable ints+schedule */
1775 e100_enable_irq(nic);
1da177e4
LT
1776 return 0;
1777
1778err_no_irq:
1779 del_timer_sync(&nic->watchdog);
1780err_clean_cbs:
1781 e100_clean_cbs(nic);
1782err_rx_clean_list:
1783 e100_rx_clean_list(nic);
1784 return err;
1785}
1786
1787static void e100_down(struct nic *nic)
1788{
0236ebb7
MC
1789 /* wait here for poll to complete */
1790 netif_poll_disable(nic->netdev);
1791 netif_stop_queue(nic->netdev);
1da177e4
LT
1792 e100_hw_reset(nic);
1793 free_irq(nic->pdev->irq, nic->netdev);
1794 del_timer_sync(&nic->watchdog);
1795 netif_carrier_off(nic->netdev);
1da177e4
LT
1796 e100_clean_cbs(nic);
1797 e100_rx_clean_list(nic);
1798}
1799
1800static void e100_tx_timeout(struct net_device *netdev)
1801{
1802 struct nic *nic = netdev_priv(netdev);
1803
2acdb1e0
MC
1804 /* Reset outside of interrupt context, to avoid request_irq
1805 * in interrupt context */
1806 schedule_work(&nic->tx_timeout_task);
1807}
1808
1809static void e100_tx_timeout_task(struct net_device *netdev)
1810{
1811 struct nic *nic = netdev_priv(netdev);
1812
1da177e4
LT
1813 DPRINTK(TX_ERR, DEBUG, "scb.status=0x%02X\n",
1814 readb(&nic->csr->scb.status));
1815 e100_down(netdev_priv(netdev));
1816 e100_up(netdev_priv(netdev));
1817}
1818
1819static int e100_loopback_test(struct nic *nic, enum loopback loopback_mode)
1820{
1821 int err;
1822 struct sk_buff *skb;
1823
1824 /* Use driver resources to perform internal MAC or PHY
1825 * loopback test. A single packet is prepared and transmitted
1826 * in loopback mode, and the test passes if the received
1827 * packet compares byte-for-byte to the transmitted packet. */
1828
1829 if((err = e100_rx_alloc_list(nic)))
1830 return err;
1831 if((err = e100_alloc_cbs(nic)))
1832 goto err_clean_rx;
1833
1834 /* ICH PHY loopback is broken so do MAC loopback instead */
1835 if(nic->flags & ich && loopback_mode == lb_phy)
1836 loopback_mode = lb_mac;
1837
1838 nic->loopback = loopback_mode;
1839 if((err = e100_hw_init(nic)))
1840 goto err_loopback_none;
1841
1842 if(loopback_mode == lb_phy)
1843 mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR,
1844 BMCR_LOOPBACK);
1845
1f53367d 1846 e100_start_receiver(nic, 0);
1da177e4
LT
1847
1848 if(!(skb = dev_alloc_skb(ETH_DATA_LEN))) {
1849 err = -ENOMEM;
1850 goto err_loopback_none;
1851 }
1852 skb_put(skb, ETH_DATA_LEN);
1853 memset(skb->data, 0xFF, ETH_DATA_LEN);
1854 e100_xmit_frame(skb, nic->netdev);
1855
1856 msleep(10);
1857
1858 if(memcmp(nic->rx_to_clean->skb->data + sizeof(struct rfd),
1859 skb->data, ETH_DATA_LEN))
1860 err = -EAGAIN;
1861
1862err_loopback_none:
1863 mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR, 0);
1864 nic->loopback = lb_none;
1865 e100_hw_init(nic);
1866 e100_clean_cbs(nic);
1867err_clean_rx:
1868 e100_rx_clean_list(nic);
1869 return err;
1870}
1871
1872#define MII_LED_CONTROL 0x1B
1873static void e100_blink_led(unsigned long data)
1874{
1875 struct nic *nic = (struct nic *)data;
1876 enum led_state {
1877 led_on = 0x01,
1878 led_off = 0x04,
1879 led_on_559 = 0x05,
1880 led_on_557 = 0x07,
1881 };
1882
1883 nic->leds = (nic->leds & led_on) ? led_off :
1884 (nic->mac < mac_82559_D101M) ? led_on_557 : led_on_559;
1885 mdio_write(nic->netdev, nic->mii.phy_id, MII_LED_CONTROL, nic->leds);
1886 mod_timer(&nic->blink_timer, jiffies + HZ / 4);
1887}
1888
1889static int e100_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1890{
1891 struct nic *nic = netdev_priv(netdev);
1892 return mii_ethtool_gset(&nic->mii, cmd);
1893}
1894
1895static int e100_set_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1896{
1897 struct nic *nic = netdev_priv(netdev);
1898 int err;
1899
1900 mdio_write(netdev, nic->mii.phy_id, MII_BMCR, BMCR_RESET);
1901 err = mii_ethtool_sset(&nic->mii, cmd);
1902 e100_exec_cb(nic, NULL, e100_configure);
1903
1904 return err;
1905}
1906
1907static void e100_get_drvinfo(struct net_device *netdev,
1908 struct ethtool_drvinfo *info)
1909{
1910 struct nic *nic = netdev_priv(netdev);
1911 strcpy(info->driver, DRV_NAME);
1912 strcpy(info->version, DRV_VERSION);
1913 strcpy(info->fw_version, "N/A");
1914 strcpy(info->bus_info, pci_name(nic->pdev));
1915}
1916
1917static int e100_get_regs_len(struct net_device *netdev)
1918{
1919 struct nic *nic = netdev_priv(netdev);
1920#define E100_PHY_REGS 0x1C
1921#define E100_REGS_LEN 1 + E100_PHY_REGS + \
1922 sizeof(nic->mem->dump_buf) / sizeof(u32)
1923 return E100_REGS_LEN * sizeof(u32);
1924}
1925
1926static void e100_get_regs(struct net_device *netdev,
1927 struct ethtool_regs *regs, void *p)
1928{
1929 struct nic *nic = netdev_priv(netdev);
1930 u32 *buff = p;
1931 int i;
1932
1933 regs->version = (1 << 24) | nic->rev_id;
1934 buff[0] = readb(&nic->csr->scb.cmd_hi) << 24 |
1935 readb(&nic->csr->scb.cmd_lo) << 16 |
1936 readw(&nic->csr->scb.status);
1937 for(i = E100_PHY_REGS; i >= 0; i--)
1938 buff[1 + E100_PHY_REGS - i] =
1939 mdio_read(netdev, nic->mii.phy_id, i);
1940 memset(nic->mem->dump_buf, 0, sizeof(nic->mem->dump_buf));
1941 e100_exec_cb(nic, NULL, e100_dump);
1942 msleep(10);
1943 memcpy(&buff[2 + E100_PHY_REGS], nic->mem->dump_buf,
1944 sizeof(nic->mem->dump_buf));
1945}
1946
1947static void e100_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1948{
1949 struct nic *nic = netdev_priv(netdev);
1950 wol->supported = (nic->mac >= mac_82558_D101_A4) ? WAKE_MAGIC : 0;
1951 wol->wolopts = (nic->flags & wol_magic) ? WAKE_MAGIC : 0;
1952}
1953
1954static int e100_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1955{
1956 struct nic *nic = netdev_priv(netdev);
1957
1958 if(wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
1959 return -EOPNOTSUPP;
1960
1961 if(wol->wolopts)
1962 nic->flags |= wol_magic;
1963 else
1964 nic->flags &= ~wol_magic;
1965
1da177e4
LT
1966 e100_exec_cb(nic, NULL, e100_configure);
1967
1968 return 0;
1969}
1970
1971static u32 e100_get_msglevel(struct net_device *netdev)
1972{
1973 struct nic *nic = netdev_priv(netdev);
1974 return nic->msg_enable;
1975}
1976
1977static void e100_set_msglevel(struct net_device *netdev, u32 value)
1978{
1979 struct nic *nic = netdev_priv(netdev);
1980 nic->msg_enable = value;
1981}
1982
1983static int e100_nway_reset(struct net_device *netdev)
1984{
1985 struct nic *nic = netdev_priv(netdev);
1986 return mii_nway_restart(&nic->mii);
1987}
1988
1989static u32 e100_get_link(struct net_device *netdev)
1990{
1991 struct nic *nic = netdev_priv(netdev);
1992 return mii_link_ok(&nic->mii);
1993}
1994
1995static int e100_get_eeprom_len(struct net_device *netdev)
1996{
1997 struct nic *nic = netdev_priv(netdev);
1998 return nic->eeprom_wc << 1;
1999}
2000
2001#define E100_EEPROM_MAGIC 0x1234
2002static int e100_get_eeprom(struct net_device *netdev,
2003 struct ethtool_eeprom *eeprom, u8 *bytes)
2004{
2005 struct nic *nic = netdev_priv(netdev);
2006
2007 eeprom->magic = E100_EEPROM_MAGIC;
2008 memcpy(bytes, &((u8 *)nic->eeprom)[eeprom->offset], eeprom->len);
2009
2010 return 0;
2011}
2012
2013static int e100_set_eeprom(struct net_device *netdev,
2014 struct ethtool_eeprom *eeprom, u8 *bytes)
2015{
2016 struct nic *nic = netdev_priv(netdev);
2017
2018 if(eeprom->magic != E100_EEPROM_MAGIC)
2019 return -EINVAL;
2020
2021 memcpy(&((u8 *)nic->eeprom)[eeprom->offset], bytes, eeprom->len);
2022
2023 return e100_eeprom_save(nic, eeprom->offset >> 1,
2024 (eeprom->len >> 1) + 1);
2025}
2026
2027static void e100_get_ringparam(struct net_device *netdev,
2028 struct ethtool_ringparam *ring)
2029{
2030 struct nic *nic = netdev_priv(netdev);
2031 struct param_range *rfds = &nic->params.rfds;
2032 struct param_range *cbs = &nic->params.cbs;
2033
2034 ring->rx_max_pending = rfds->max;
2035 ring->tx_max_pending = cbs->max;
2036 ring->rx_mini_max_pending = 0;
2037 ring->rx_jumbo_max_pending = 0;
2038 ring->rx_pending = rfds->count;
2039 ring->tx_pending = cbs->count;
2040 ring->rx_mini_pending = 0;
2041 ring->rx_jumbo_pending = 0;
2042}
2043
2044static int e100_set_ringparam(struct net_device *netdev,
2045 struct ethtool_ringparam *ring)
2046{
2047 struct nic *nic = netdev_priv(netdev);
2048 struct param_range *rfds = &nic->params.rfds;
2049 struct param_range *cbs = &nic->params.cbs;
2050
2051 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2052 return -EINVAL;
2053
2054 if(netif_running(netdev))
2055 e100_down(nic);
2056 rfds->count = max(ring->rx_pending, rfds->min);
2057 rfds->count = min(rfds->count, rfds->max);
2058 cbs->count = max(ring->tx_pending, cbs->min);
2059 cbs->count = min(cbs->count, cbs->max);
2060 DPRINTK(DRV, INFO, "Ring Param settings: rx: %d, tx %d\n",
2061 rfds->count, cbs->count);
2062 if(netif_running(netdev))
2063 e100_up(nic);
2064
2065 return 0;
2066}
2067
2068static const char e100_gstrings_test[][ETH_GSTRING_LEN] = {
2069 "Link test (on/offline)",
2070 "Eeprom test (on/offline)",
2071 "Self test (offline)",
2072 "Mac loopback (offline)",
2073 "Phy loopback (offline)",
2074};
2075#define E100_TEST_LEN sizeof(e100_gstrings_test) / ETH_GSTRING_LEN
2076
2077static int e100_diag_test_count(struct net_device *netdev)
2078{
2079 return E100_TEST_LEN;
2080}
2081
2082static void e100_diag_test(struct net_device *netdev,
2083 struct ethtool_test *test, u64 *data)
2084{
2085 struct ethtool_cmd cmd;
2086 struct nic *nic = netdev_priv(netdev);
2087 int i, err;
2088
2089 memset(data, 0, E100_TEST_LEN * sizeof(u64));
2090 data[0] = !mii_link_ok(&nic->mii);
2091 data[1] = e100_eeprom_load(nic);
2092 if(test->flags & ETH_TEST_FL_OFFLINE) {
2093
2094 /* save speed, duplex & autoneg settings */
2095 err = mii_ethtool_gset(&nic->mii, &cmd);
2096
2097 if(netif_running(netdev))
2098 e100_down(nic);
2099 data[2] = e100_self_test(nic);
2100 data[3] = e100_loopback_test(nic, lb_mac);
2101 data[4] = e100_loopback_test(nic, lb_phy);
2102
2103 /* restore speed, duplex & autoneg settings */
2104 err = mii_ethtool_sset(&nic->mii, &cmd);
2105
2106 if(netif_running(netdev))
2107 e100_up(nic);
2108 }
2109 for(i = 0; i < E100_TEST_LEN; i++)
2110 test->flags |= data[i] ? ETH_TEST_FL_FAILED : 0;
2111}
2112
2113static int e100_phys_id(struct net_device *netdev, u32 data)
2114{
2115 struct nic *nic = netdev_priv(netdev);
2116
2117 if(!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
2118 data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
2119 mod_timer(&nic->blink_timer, jiffies);
2120 msleep_interruptible(data * 1000);
2121 del_timer_sync(&nic->blink_timer);
2122 mdio_write(netdev, nic->mii.phy_id, MII_LED_CONTROL, 0);
2123
2124 return 0;
2125}
2126
2127static const char e100_gstrings_stats[][ETH_GSTRING_LEN] = {
2128 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
2129 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
2130 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
2131 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
2132 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
2133 "tx_heartbeat_errors", "tx_window_errors",
2134 /* device-specific stats */
2135 "tx_deferred", "tx_single_collisions", "tx_multi_collisions",
2136 "tx_flow_control_pause", "rx_flow_control_pause",
2137 "rx_flow_control_unsupported", "tx_tco_packets", "rx_tco_packets",
2138};
2139#define E100_NET_STATS_LEN 21
2140#define E100_STATS_LEN sizeof(e100_gstrings_stats) / ETH_GSTRING_LEN
2141
2142static int e100_get_stats_count(struct net_device *netdev)
2143{
2144 return E100_STATS_LEN;
2145}
2146
2147static void e100_get_ethtool_stats(struct net_device *netdev,
2148 struct ethtool_stats *stats, u64 *data)
2149{
2150 struct nic *nic = netdev_priv(netdev);
2151 int i;
2152
2153 for(i = 0; i < E100_NET_STATS_LEN; i++)
2154 data[i] = ((unsigned long *)&nic->net_stats)[i];
2155
2156 data[i++] = nic->tx_deferred;
2157 data[i++] = nic->tx_single_collisions;
2158 data[i++] = nic->tx_multiple_collisions;
2159 data[i++] = nic->tx_fc_pause;
2160 data[i++] = nic->rx_fc_pause;
2161 data[i++] = nic->rx_fc_unsupported;
2162 data[i++] = nic->tx_tco_frames;
2163 data[i++] = nic->rx_tco_frames;
2164}
2165
2166static void e100_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2167{
2168 switch(stringset) {
2169 case ETH_SS_TEST:
2170 memcpy(data, *e100_gstrings_test, sizeof(e100_gstrings_test));
2171 break;
2172 case ETH_SS_STATS:
2173 memcpy(data, *e100_gstrings_stats, sizeof(e100_gstrings_stats));
2174 break;
2175 }
2176}
2177
2178static struct ethtool_ops e100_ethtool_ops = {
2179 .get_settings = e100_get_settings,
2180 .set_settings = e100_set_settings,
2181 .get_drvinfo = e100_get_drvinfo,
2182 .get_regs_len = e100_get_regs_len,
2183 .get_regs = e100_get_regs,
2184 .get_wol = e100_get_wol,
2185 .set_wol = e100_set_wol,
2186 .get_msglevel = e100_get_msglevel,
2187 .set_msglevel = e100_set_msglevel,
2188 .nway_reset = e100_nway_reset,
2189 .get_link = e100_get_link,
2190 .get_eeprom_len = e100_get_eeprom_len,
2191 .get_eeprom = e100_get_eeprom,
2192 .set_eeprom = e100_set_eeprom,
2193 .get_ringparam = e100_get_ringparam,
2194 .set_ringparam = e100_set_ringparam,
2195 .self_test_count = e100_diag_test_count,
2196 .self_test = e100_diag_test,
2197 .get_strings = e100_get_strings,
2198 .phys_id = e100_phys_id,
2199 .get_stats_count = e100_get_stats_count,
2200 .get_ethtool_stats = e100_get_ethtool_stats,
2201};
2202
2203static int e100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
2204{
2205 struct nic *nic = netdev_priv(netdev);
2206
2207 return generic_mii_ioctl(&nic->mii, if_mii(ifr), cmd, NULL);
2208}
2209
2210static int e100_alloc(struct nic *nic)
2211{
2212 nic->mem = pci_alloc_consistent(nic->pdev, sizeof(struct mem),
2213 &nic->dma_addr);
2214 return nic->mem ? 0 : -ENOMEM;
2215}
2216
2217static void e100_free(struct nic *nic)
2218{
2219 if(nic->mem) {
2220 pci_free_consistent(nic->pdev, sizeof(struct mem),
2221 nic->mem, nic->dma_addr);
2222 nic->mem = NULL;
2223 }
2224}
2225
2226static int e100_open(struct net_device *netdev)
2227{
2228 struct nic *nic = netdev_priv(netdev);
2229 int err = 0;
2230
2231 netif_carrier_off(netdev);
2232 if((err = e100_up(nic)))
2233 DPRINTK(IFUP, ERR, "Cannot open interface, aborting.\n");
2234 return err;
2235}
2236
2237static int e100_close(struct net_device *netdev)
2238{
2239 e100_down(netdev_priv(netdev));
2240 return 0;
2241}
2242
2243static int __devinit e100_probe(struct pci_dev *pdev,
2244 const struct pci_device_id *ent)
2245{
2246 struct net_device *netdev;
2247 struct nic *nic;
2248 int err;
2249
2250 if(!(netdev = alloc_etherdev(sizeof(struct nic)))) {
2251 if(((1 << debug) - 1) & NETIF_MSG_PROBE)
2252 printk(KERN_ERR PFX "Etherdev alloc failed, abort.\n");
2253 return -ENOMEM;
2254 }
2255
2256 netdev->open = e100_open;
2257 netdev->stop = e100_close;
2258 netdev->hard_start_xmit = e100_xmit_frame;
2259 netdev->get_stats = e100_get_stats;
2260 netdev->set_multicast_list = e100_set_multicast_list;
2261 netdev->set_mac_address = e100_set_mac_address;
2262 netdev->change_mtu = e100_change_mtu;
2263 netdev->do_ioctl = e100_do_ioctl;
2264 SET_ETHTOOL_OPS(netdev, &e100_ethtool_ops);
2265 netdev->tx_timeout = e100_tx_timeout;
2266 netdev->watchdog_timeo = E100_WATCHDOG_PERIOD;
2267 netdev->poll = e100_poll;
2268 netdev->weight = E100_NAPI_WEIGHT;
2269#ifdef CONFIG_NET_POLL_CONTROLLER
2270 netdev->poll_controller = e100_netpoll;
2271#endif
2272 strcpy(netdev->name, pci_name(pdev));
2273
2274 nic = netdev_priv(netdev);
2275 nic->netdev = netdev;
2276 nic->pdev = pdev;
2277 nic->msg_enable = (1 << debug) - 1;
2278 pci_set_drvdata(pdev, netdev);
2279
2280 if((err = pci_enable_device(pdev))) {
2281 DPRINTK(PROBE, ERR, "Cannot enable PCI device, aborting.\n");
2282 goto err_out_free_dev;
2283 }
2284
2285 if(!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2286 DPRINTK(PROBE, ERR, "Cannot find proper PCI device "
2287 "base address, aborting.\n");
2288 err = -ENODEV;
2289 goto err_out_disable_pdev;
2290 }
2291
2292 if((err = pci_request_regions(pdev, DRV_NAME))) {
2293 DPRINTK(PROBE, ERR, "Cannot obtain PCI resources, aborting.\n");
2294 goto err_out_disable_pdev;
2295 }
2296
1e7f0bd8 2297 if((err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
1da177e4
LT
2298 DPRINTK(PROBE, ERR, "No usable DMA configuration, aborting.\n");
2299 goto err_out_free_res;
2300 }
2301
2302 SET_MODULE_OWNER(netdev);
2303 SET_NETDEV_DEV(netdev, &pdev->dev);
2304
2305 nic->csr = ioremap(pci_resource_start(pdev, 0), sizeof(struct csr));
2306 if(!nic->csr) {
2307 DPRINTK(PROBE, ERR, "Cannot map device registers, aborting.\n");
2308 err = -ENOMEM;
2309 goto err_out_free_res;
2310 }
2311
2312 if(ent->driver_data)
2313 nic->flags |= ich;
2314 else
2315 nic->flags &= ~ich;
2316
2317 e100_get_defaults(nic);
2318
1f53367d 2319 /* locks must be initialized before calling hw_reset */
1da177e4
LT
2320 spin_lock_init(&nic->cb_lock);
2321 spin_lock_init(&nic->cmd_lock);
2322
2323 /* Reset the device before pci_set_master() in case device is in some
2324 * funky state and has an interrupt pending - hint: we don't have the
2325 * interrupt handler registered yet. */
2326 e100_hw_reset(nic);
2327
2328 pci_set_master(pdev);
2329
2330 init_timer(&nic->watchdog);
2331 nic->watchdog.function = e100_watchdog;
2332 nic->watchdog.data = (unsigned long)nic;
2333 init_timer(&nic->blink_timer);
2334 nic->blink_timer.function = e100_blink_led;
2335 nic->blink_timer.data = (unsigned long)nic;
2336
2acdb1e0
MC
2337 INIT_WORK(&nic->tx_timeout_task,
2338 (void (*)(void *))e100_tx_timeout_task, netdev);
2339
1da177e4
LT
2340 if((err = e100_alloc(nic))) {
2341 DPRINTK(PROBE, ERR, "Cannot alloc driver memory, aborting.\n");
2342 goto err_out_iounmap;
2343 }
2344
1da177e4
LT
2345 if((err = e100_eeprom_load(nic)))
2346 goto err_out_free;
2347
f92d8728
MC
2348 e100_phy_init(nic);
2349
1da177e4
LT
2350 memcpy(netdev->dev_addr, nic->eeprom, ETH_ALEN);
2351 if(!is_valid_ether_addr(netdev->dev_addr)) {
2352 DPRINTK(PROBE, ERR, "Invalid MAC address from "
2353 "EEPROM, aborting.\n");
2354 err = -EAGAIN;
2355 goto err_out_free;
2356 }
2357
2358 /* Wol magic packet can be enabled from eeprom */
2359 if((nic->mac >= mac_82558_D101_A4) &&
2360 (nic->eeprom[eeprom_id] & eeprom_id_wol))
2361 nic->flags |= wol_magic;
2362
6bdacb1a
MC
2363 /* ack any pending wake events, disable PME */
2364 pci_enable_wake(pdev, 0, 0);
1da177e4
LT
2365
2366 strcpy(netdev->name, "eth%d");
2367 if((err = register_netdev(netdev))) {
2368 DPRINTK(PROBE, ERR, "Cannot register net device, aborting.\n");
2369 goto err_out_free;
2370 }
2371
2372 DPRINTK(PROBE, INFO, "addr 0x%lx, irq %d, "
2373 "MAC addr %02X:%02X:%02X:%02X:%02X:%02X\n",
2374 pci_resource_start(pdev, 0), pdev->irq,
2375 netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2],
2376 netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]);
2377
2378 return 0;
2379
2380err_out_free:
2381 e100_free(nic);
2382err_out_iounmap:
2383 iounmap(nic->csr);
2384err_out_free_res:
2385 pci_release_regions(pdev);
2386err_out_disable_pdev:
2387 pci_disable_device(pdev);
2388err_out_free_dev:
2389 pci_set_drvdata(pdev, NULL);
2390 free_netdev(netdev);
2391 return err;
2392}
2393
2394static void __devexit e100_remove(struct pci_dev *pdev)
2395{
2396 struct net_device *netdev = pci_get_drvdata(pdev);
2397
2398 if(netdev) {
2399 struct nic *nic = netdev_priv(netdev);
2400 unregister_netdev(netdev);
2401 e100_free(nic);
2402 iounmap(nic->csr);
2403 free_netdev(netdev);
2404 pci_release_regions(pdev);
2405 pci_disable_device(pdev);
2406 pci_set_drvdata(pdev, NULL);
2407 }
2408}
2409
2410#ifdef CONFIG_PM
2411static int e100_suspend(struct pci_dev *pdev, pm_message_t state)
2412{
2413 struct net_device *netdev = pci_get_drvdata(pdev);
2414 struct nic *nic = netdev_priv(netdev);
2415
2416 if(netif_running(netdev))
2417 e100_down(nic);
2418 e100_hw_reset(nic);
2419 netif_device_detach(netdev);
2420
2421 pci_save_state(pdev);
2422 pci_enable_wake(pdev, pci_choose_state(pdev, state), nic->flags & (wol_magic | e100_asf(nic)));
2423 pci_disable_device(pdev);
2424 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2425
2426 return 0;
2427}
2428
2429static int e100_resume(struct pci_dev *pdev)
2430{
2431 struct net_device *netdev = pci_get_drvdata(pdev);
2432 struct nic *nic = netdev_priv(netdev);
2433
2434 pci_set_power_state(pdev, PCI_D0);
2435 pci_restore_state(pdev);
6bdacb1a
MC
2436 /* ack any pending wake events, disable PME */
2437 pci_enable_wake(pdev, 0, 0);
1f53367d
MC
2438 if(e100_hw_init(nic))
2439 DPRINTK(HW, ERR, "e100_hw_init failed\n");
1da177e4
LT
2440
2441 netif_device_attach(netdev);
2442 if(netif_running(netdev))
2443 e100_up(nic);
2444
2445 return 0;
2446}
2447#endif
2448
6bdacb1a 2449
d18c3db5 2450static void e100_shutdown(struct pci_dev *pdev)
6bdacb1a 2451{
6bdacb1a
MC
2452 struct net_device *netdev = pci_get_drvdata(pdev);
2453 struct nic *nic = netdev_priv(netdev);
2454
2455#ifdef CONFIG_PM
2456 pci_enable_wake(pdev, 0, nic->flags & (wol_magic | e100_asf(nic)));
2457#else
2458 pci_enable_wake(pdev, 0, nic->flags & (wol_magic));
2459#endif
2460}
2461
2462
1da177e4
LT
2463static struct pci_driver e100_driver = {
2464 .name = DRV_NAME,
2465 .id_table = e100_id_table,
2466 .probe = e100_probe,
2467 .remove = __devexit_p(e100_remove),
2468#ifdef CONFIG_PM
2469 .suspend = e100_suspend,
2470 .resume = e100_resume,
2471#endif
d18c3db5 2472 .shutdown = e100_shutdown,
1da177e4
LT
2473};
2474
2475static int __init e100_init_module(void)
2476{
2477 if(((1 << debug) - 1) & NETIF_MSG_DRV) {
2478 printk(KERN_INFO PFX "%s, %s\n", DRV_DESCRIPTION, DRV_VERSION);
2479 printk(KERN_INFO PFX "%s\n", DRV_COPYRIGHT);
2480 }
2481 return pci_module_init(&e100_driver);
2482}
2483
2484static void __exit e100_cleanup_module(void)
2485{
2486 pci_unregister_driver(&e100_driver);
2487}
2488
2489module_init(e100_init_module);
2490module_exit(e100_cleanup_module);