]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2.c
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnx2.c
CommitLineData
2e0bf125 1/* bnx2.c: QLogic bnx2 network driver.
b6016b76 2 *
28c4ec0d 3 * Copyright (c) 2004-2014 Broadcom Corporation
2e0bf125 4 * Copyright (c) 2014-2015 QLogic Corporation
b6016b76
MC
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 *
10 * Written by: Michael Chan (mchan@broadcom.com)
11 */
12
3a9c6a49 13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
f2a4f052
MC
14
15#include <linux/module.h>
16#include <linux/moduleparam.h>
17
555069da 18#include <linux/stringify.h>
f2a4f052
MC
19#include <linux/kernel.h>
20#include <linux/timer.h>
21#include <linux/errno.h>
22#include <linux/ioport.h>
23#include <linux/slab.h>
24#include <linux/vmalloc.h>
25#include <linux/interrupt.h>
26#include <linux/pci.h>
f2a4f052
MC
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
1977f032 31#include <linux/bitops.h>
f2a4f052
MC
32#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
c86a31f4 36#include <asm/page.h>
f2a4f052
MC
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
01789349 40#include <linux/if.h>
f2a4f052 41#include <linux/if_vlan.h>
f2a4f052 42#include <net/ip.h>
de081fa5 43#include <net/tcp.h>
f2a4f052 44#include <net/checksum.h>
f2a4f052
MC
45#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
29b12174 48#include <linux/cache.h>
57579f76 49#include <linux/firmware.h>
706bf240 50#include <linux/log2.h>
cd709aa9 51#include <linux/aer.h>
f2a4f052 52
4edd473f
MC
53#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
b6016b76
MC
57#include "bnx2.h"
58#include "bnx2_fw.h"
b3448b0b 59
b6016b76 60#define DRV_MODULE_NAME "bnx2"
85fe7cd2
RM
61#define DRV_MODULE_VERSION "2.2.6"
62#define DRV_MODULE_RELDATE "January 29, 2014"
c2c20ef4 63#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
22fa159d 64#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
c2c20ef4 65#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
22fa159d
MC
66#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
b6016b76
MC
68
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
cfd95a63 74static char version[] =
2e0bf125 75 "QLogic " DRV_MODULE_NAME " Gigabit Ethernet Driver v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
b6016b76
MC
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
2e0bf125 78MODULE_DESCRIPTION("QLogic BCM5706/5708/5709/5716 Driver");
b6016b76
MC
79MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
57579f76
MC
81MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
078b0735 85MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
b6016b76
MC
86
87static int disable_msi = 0;
88
1c8bb760 89module_param(disable_msi, int, S_IRUGO);
b6016b76
MC
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
5b0c76ad
MC
98 BCM5708,
99 BCM5708S,
bac0dff6 100 BCM5709,
27a005b8 101 BCM5709S,
7bb0a04f 102 BCM5716,
1caacecb 103 BCM5716S,
b6016b76
MC
104} board_t;
105
106/* indexed by board_t, above */
fefa8645 107static struct {
b6016b76 108 char *name;
cfd95a63 109} board_info[] = {
b6016b76
MC
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
5b0c76ad
MC
115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
bac0dff6 117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
27a005b8 118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
7bb0a04f 119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
1caacecb 120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
b6016b76
MC
121 };
122
9baa3c34 123static const struct pci_device_id bnx2_pci_tbl[] = {
b6016b76
MC
124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
5b0c76ad
MC
130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
b6016b76
MC
132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
5b0c76ad
MC
136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
bac0dff6
MC
138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
27a005b8
MC
140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
7bb0a04f
MC
142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
1caacecb 144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
1f2435e5 145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
b6016b76
MC
146 { 0, }
147};
148
0ced9d01 149static const struct flash_spec flash_table[] =
b6016b76 150{
e30372c9
MC
151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
b6016b76 153 /* Slow EEPROM */
37137709 154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
b6016b76
MC
156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
37137709
MC
158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
b6016b76
MC
163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
37137709 165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
37137709 171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
37137709
MC
175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
6aa20a22 181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
37137709
MC
199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
b6016b76
MC
236};
237
0ced9d01 238static const struct flash_spec flash_5709 = {
e30372c9
MC
239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
b6016b76
MC
247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
4327ba43 249static void bnx2_init_napi(struct bnx2 *bp);
f048fa9c 250static void bnx2_del_napi(struct bnx2 *bp);
4327ba43 251
35e9010b 252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
e89bbf10 253{
2f8af120 254 u32 diff;
e89bbf10 255
11848b96
MC
256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
faac9c4b
MC
258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
35e9010b 262 diff = txr->tx_prod - txr->tx_cons;
2bc4078e 263 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
faac9c4b 264 diff &= 0xffff;
2bc4078e
MC
265 if (diff == BNX2_TX_DESC_CNT)
266 diff = BNX2_MAX_TX_DESC_CNT;
faac9c4b 267 }
807540ba 268 return bp->tx_ring_size - diff;
e89bbf10
MC
269}
270
b6016b76
MC
271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
1b8227c4
MC
274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
e503e066
MC
277 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
278 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
1b8227c4
MC
279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
b6016b76
MC
281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
1b8227c4 286 spin_lock_bh(&bp->indirect_lock);
e503e066
MC
287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
1b8227c4 289 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
290}
291
2726d6e1
MC
292static void
293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
807540ba 301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
2726d6e1
MC
302}
303
b6016b76
MC
304static void
305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
1b8227c4 308 spin_lock_bh(&bp->indirect_lock);
4ce45e02 309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
59b47d8a
MC
310 int i;
311
e503e066
MC
312 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
313 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
59b47d8a 315 for (i = 0; i < 5; i++) {
e503e066 316 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
59b47d8a
MC
317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
e503e066
MC
322 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 BNX2_WR(bp, BNX2_CTX_DATA, val);
59b47d8a 324 }
1b8227c4 325 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
326}
327
4edd473f
MC
328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
41c2178a
MC
390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
4edd473f
MC
393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
c5a88950 410 mutex_lock(&bp->cnic_lock);
4edd473f
MC
411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
2cfa5a04 413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
c5a88950 414 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
415 synchronize_rcu();
416 return 0;
417}
418
61c2fc4b 419static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
4edd473f
MC
420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
7625eb2f
MC
424 if (!cp->max_iscsi_conn)
425 return NULL;
426
4edd473f
MC
427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
4edd473f
MC
437
438static void
439bnx2_cnic_stop(struct bnx2 *bp)
440{
441 struct cnic_ops *c_ops;
442 struct cnic_ctl_info info;
443
c5a88950 444 mutex_lock(&bp->cnic_lock);
13707f9e
ED
445 c_ops = rcu_dereference_protected(bp->cnic_ops,
446 lockdep_is_held(&bp->cnic_lock));
4edd473f
MC
447 if (c_ops) {
448 info.cmd = CNIC_CTL_STOP_CMD;
449 c_ops->cnic_ctl(bp->cnic_data, &info);
450 }
c5a88950 451 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
452}
453
454static void
455bnx2_cnic_start(struct bnx2 *bp)
456{
457 struct cnic_ops *c_ops;
458 struct cnic_ctl_info info;
459
c5a88950 460 mutex_lock(&bp->cnic_lock);
13707f9e
ED
461 c_ops = rcu_dereference_protected(bp->cnic_ops,
462 lockdep_is_held(&bp->cnic_lock));
4edd473f
MC
463 if (c_ops) {
464 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
465 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
466
467 bnapi->cnic_tag = bnapi->last_status_idx;
468 }
469 info.cmd = CNIC_CTL_START_CMD;
470 c_ops->cnic_ctl(bp->cnic_data, &info);
471 }
c5a88950 472 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
473}
474
475#else
476
477static void
478bnx2_cnic_stop(struct bnx2 *bp)
479{
480}
481
482static void
483bnx2_cnic_start(struct bnx2 *bp)
484{
485}
486
487#endif
488
b6016b76
MC
489static int
490bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
491{
492 u32 val1;
493 int i, ret;
494
583c28e5 495 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 496 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
497 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
498
e503e066
MC
499 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
500 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
501
502 udelay(40);
503 }
504
505 val1 = (bp->phy_addr << 21) | (reg << 16) |
506 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
507 BNX2_EMAC_MDIO_COMM_START_BUSY;
e503e066 508 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
b6016b76
MC
509
510 for (i = 0; i < 50; i++) {
511 udelay(10);
512
e503e066 513 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
514 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
515 udelay(5);
516
e503e066 517 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
518 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
519
520 break;
521 }
522 }
523
524 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
525 *val = 0x0;
526 ret = -EBUSY;
527 }
528 else {
529 *val = val1;
530 ret = 0;
531 }
532
583c28e5 533 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 534 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
535 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
536
e503e066
MC
537 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
538 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
539
540 udelay(40);
541 }
542
543 return ret;
544}
545
546static int
547bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
548{
549 u32 val1;
550 int i, ret;
551
583c28e5 552 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 553 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
554 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
555
e503e066
MC
556 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
557 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
558
559 udelay(40);
560 }
561
562 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
563 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
564 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
e503e066 565 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
6aa20a22 566
b6016b76
MC
567 for (i = 0; i < 50; i++) {
568 udelay(10);
569
e503e066 570 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
571 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
572 udelay(5);
573 break;
574 }
575 }
576
577 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
578 ret = -EBUSY;
579 else
580 ret = 0;
581
583c28e5 582 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 583 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
584 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
585
e503e066
MC
586 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
587 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
588
589 udelay(40);
590 }
591
592 return ret;
593}
594
595static void
596bnx2_disable_int(struct bnx2 *bp)
597{
b4b36042
MC
598 int i;
599 struct bnx2_napi *bnapi;
600
601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
e503e066 603 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
b4b36042
MC
604 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
605 }
e503e066 606 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
b6016b76
MC
607}
608
609static void
610bnx2_enable_int(struct bnx2 *bp)
611{
b4b36042
MC
612 int i;
613 struct bnx2_napi *bnapi;
35efa7c1 614
b4b36042
MC
615 for (i = 0; i < bp->irq_nvecs; i++) {
616 bnapi = &bp->bnx2_napi[i];
1269a8a6 617
e503e066
MC
618 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
619 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
620 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
621 bnapi->last_status_idx);
b6016b76 622
e503e066
MC
623 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
624 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
625 bnapi->last_status_idx);
b4b36042 626 }
e503e066 627 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
b6016b76
MC
628}
629
630static void
631bnx2_disable_int_sync(struct bnx2 *bp)
632{
b4b36042
MC
633 int i;
634
b6016b76 635 atomic_inc(&bp->intr_sem);
3767546c
MC
636 if (!netif_running(bp->dev))
637 return;
638
b6016b76 639 bnx2_disable_int(bp);
b4b36042
MC
640 for (i = 0; i < bp->irq_nvecs; i++)
641 synchronize_irq(bp->irq_tbl[i].vector);
b6016b76
MC
642}
643
35efa7c1
MC
644static void
645bnx2_napi_disable(struct bnx2 *bp)
646{
b4b36042
MC
647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_disable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
651}
652
653static void
654bnx2_napi_enable(struct bnx2 *bp)
655{
b4b36042
MC
656 int i;
657
658 for (i = 0; i < bp->irq_nvecs; i++)
659 napi_enable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
660}
661
b6016b76 662static void
212f9934 663bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
b6016b76 664{
212f9934
MC
665 if (stop_cnic)
666 bnx2_cnic_stop(bp);
b6016b76 667 if (netif_running(bp->dev)) {
35efa7c1 668 bnx2_napi_disable(bp);
b6016b76 669 netif_tx_disable(bp->dev);
b6016b76 670 }
b7466560 671 bnx2_disable_int_sync(bp);
a0ba6760 672 netif_carrier_off(bp->dev); /* prevent tx timeout */
b6016b76
MC
673}
674
675static void
212f9934 676bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
b6016b76
MC
677{
678 if (atomic_dec_and_test(&bp->intr_sem)) {
679 if (netif_running(bp->dev)) {
706bf240 680 netif_tx_wake_all_queues(bp->dev);
a0ba6760
MC
681 spin_lock_bh(&bp->phy_lock);
682 if (bp->link_up)
683 netif_carrier_on(bp->dev);
684 spin_unlock_bh(&bp->phy_lock);
35efa7c1 685 bnx2_napi_enable(bp);
b6016b76 686 bnx2_enable_int(bp);
212f9934
MC
687 if (start_cnic)
688 bnx2_cnic_start(bp);
b6016b76
MC
689 }
690 }
691}
692
35e9010b
MC
693static void
694bnx2_free_tx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_tx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
701
702 if (txr->tx_desc_ring) {
36227e88
SG
703 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
704 txr->tx_desc_ring,
705 txr->tx_desc_mapping);
35e9010b
MC
706 txr->tx_desc_ring = NULL;
707 }
708 kfree(txr->tx_buf_ring);
709 txr->tx_buf_ring = NULL;
710 }
711}
712
bb4f98ab
MC
713static void
714bnx2_free_rx_mem(struct bnx2 *bp)
715{
716 int i;
717
718 for (i = 0; i < bp->num_rx_rings; i++) {
719 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
720 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
721 int j;
722
723 for (j = 0; j < bp->rx_max_ring; j++) {
724 if (rxr->rx_desc_ring[j])
36227e88
SG
725 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
726 rxr->rx_desc_ring[j],
727 rxr->rx_desc_mapping[j]);
bb4f98ab
MC
728 rxr->rx_desc_ring[j] = NULL;
729 }
25b0b999 730 vfree(rxr->rx_buf_ring);
bb4f98ab
MC
731 rxr->rx_buf_ring = NULL;
732
733 for (j = 0; j < bp->rx_max_pg_ring; j++) {
734 if (rxr->rx_pg_desc_ring[j])
36227e88
SG
735 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
736 rxr->rx_pg_desc_ring[j],
737 rxr->rx_pg_desc_mapping[j]);
3298a738 738 rxr->rx_pg_desc_ring[j] = NULL;
bb4f98ab 739 }
25b0b999 740 vfree(rxr->rx_pg_ring);
bb4f98ab
MC
741 rxr->rx_pg_ring = NULL;
742 }
743}
744
35e9010b
MC
745static int
746bnx2_alloc_tx_mem(struct bnx2 *bp)
747{
748 int i;
749
750 for (i = 0; i < bp->num_tx_rings; i++) {
751 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
752 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
753
754 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
755 if (txr->tx_buf_ring == NULL)
756 return -ENOMEM;
757
758 txr->tx_desc_ring =
36227e88
SG
759 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
760 &txr->tx_desc_mapping, GFP_KERNEL);
35e9010b
MC
761 if (txr->tx_desc_ring == NULL)
762 return -ENOMEM;
763 }
764 return 0;
765}
766
bb4f98ab
MC
767static int
768bnx2_alloc_rx_mem(struct bnx2 *bp)
769{
770 int i;
771
772 for (i = 0; i < bp->num_rx_rings; i++) {
773 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
774 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
775 int j;
776
777 rxr->rx_buf_ring =
89bf67f1 778 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
bb4f98ab
MC
779 if (rxr->rx_buf_ring == NULL)
780 return -ENOMEM;
781
bb4f98ab
MC
782 for (j = 0; j < bp->rx_max_ring; j++) {
783 rxr->rx_desc_ring[j] =
36227e88
SG
784 dma_alloc_coherent(&bp->pdev->dev,
785 RXBD_RING_SIZE,
786 &rxr->rx_desc_mapping[j],
787 GFP_KERNEL);
bb4f98ab
MC
788 if (rxr->rx_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792
793 if (bp->rx_pg_ring_size) {
89bf67f1 794 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
bb4f98ab
MC
795 bp->rx_max_pg_ring);
796 if (rxr->rx_pg_ring == NULL)
797 return -ENOMEM;
798
bb4f98ab
MC
799 }
800
801 for (j = 0; j < bp->rx_max_pg_ring; j++) {
802 rxr->rx_pg_desc_ring[j] =
36227e88
SG
803 dma_alloc_coherent(&bp->pdev->dev,
804 RXBD_RING_SIZE,
805 &rxr->rx_pg_desc_mapping[j],
806 GFP_KERNEL);
bb4f98ab
MC
807 if (rxr->rx_pg_desc_ring[j] == NULL)
808 return -ENOMEM;
809
810 }
811 }
812 return 0;
813}
814
8fae307c 815static void
816bnx2_free_stats_blk(struct net_device *dev)
817{
818 struct bnx2 *bp = netdev_priv(dev);
819
820 if (bp->status_blk) {
821 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
822 bp->status_blk,
823 bp->status_blk_mapping);
824 bp->status_blk = NULL;
825 bp->stats_blk = NULL;
826 }
827}
828
829static int
830bnx2_alloc_stats_blk(struct net_device *dev)
831{
832 int status_blk_size;
833 void *status_blk;
834 struct bnx2 *bp = netdev_priv(dev);
835
836 /* Combine status and statistics blocks into one allocation. */
837 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
838 if (bp->flags & BNX2_FLAG_MSIX_CAP)
839 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
840 BNX2_SBLK_MSIX_ALIGN_SIZE);
841 bp->status_stats_size = status_blk_size +
842 sizeof(struct statistics_block);
843 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
844 &bp->status_blk_mapping, GFP_KERNEL);
845 if (status_blk == NULL)
846 return -ENOMEM;
847
848 bp->status_blk = status_blk;
849 bp->stats_blk = status_blk + status_blk_size;
850 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
851
852 return 0;
853}
854
b6016b76
MC
855static void
856bnx2_free_mem(struct bnx2 *bp)
857{
13daffa2 858 int i;
43e80b89 859 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
13daffa2 860
35e9010b 861 bnx2_free_tx_mem(bp);
bb4f98ab 862 bnx2_free_rx_mem(bp);
35e9010b 863
59b47d8a
MC
864 for (i = 0; i < bp->ctx_pages; i++) {
865 if (bp->ctx_blk[i]) {
2bc4078e 866 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
36227e88
SG
867 bp->ctx_blk[i],
868 bp->ctx_blk_mapping[i]);
59b47d8a
MC
869 bp->ctx_blk[i] = NULL;
870 }
871 }
8fae307c 872
873 if (bnapi->status_blk.msi)
43e80b89 874 bnapi->status_blk.msi = NULL;
b6016b76
MC
875}
876
877static int
878bnx2_alloc_mem(struct bnx2 *bp)
879{
8fae307c 880 int i, err;
43e80b89 881 struct bnx2_napi *bnapi;
b6016b76 882
43e80b89 883 bnapi = &bp->bnx2_napi[0];
8fae307c 884 bnapi->status_blk.msi = bp->status_blk;
43e80b89
MC
885 bnapi->hw_tx_cons_ptr =
886 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
887 bnapi->hw_rx_cons_ptr =
888 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
f86e82fb 889 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
379b39a2 890 for (i = 1; i < bp->irq_nvecs; i++) {
43e80b89
MC
891 struct status_block_msix *sblk;
892
893 bnapi = &bp->bnx2_napi[i];
b4b36042 894
8fae307c 895 sblk = (bp->status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
43e80b89
MC
896 bnapi->status_blk.msix = sblk;
897 bnapi->hw_tx_cons_ptr =
898 &sblk->status_tx_quick_consumer_index;
899 bnapi->hw_rx_cons_ptr =
900 &sblk->status_rx_quick_consumer_index;
b4b36042
MC
901 bnapi->int_num = i << 24;
902 }
903 }
35efa7c1 904
4ce45e02 905 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
2bc4078e 906 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
59b47d8a
MC
907 if (bp->ctx_pages == 0)
908 bp->ctx_pages = 1;
909 for (i = 0; i < bp->ctx_pages; i++) {
36227e88 910 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
2bc4078e 911 BNX2_PAGE_SIZE,
36227e88
SG
912 &bp->ctx_blk_mapping[i],
913 GFP_KERNEL);
59b47d8a
MC
914 if (bp->ctx_blk[i] == NULL)
915 goto alloc_mem_err;
916 }
917 }
35e9010b 918
bb4f98ab
MC
919 err = bnx2_alloc_rx_mem(bp);
920 if (err)
921 goto alloc_mem_err;
922
35e9010b
MC
923 err = bnx2_alloc_tx_mem(bp);
924 if (err)
925 goto alloc_mem_err;
926
b6016b76
MC
927 return 0;
928
929alloc_mem_err:
930 bnx2_free_mem(bp);
931 return -ENOMEM;
932}
933
e3648b3d
MC
934static void
935bnx2_report_fw_link(struct bnx2 *bp)
936{
937 u32 fw_link_status = 0;
938
583c28e5 939 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
940 return;
941
e3648b3d
MC
942 if (bp->link_up) {
943 u32 bmsr;
944
945 switch (bp->line_speed) {
946 case SPEED_10:
947 if (bp->duplex == DUPLEX_HALF)
948 fw_link_status = BNX2_LINK_STATUS_10HALF;
949 else
950 fw_link_status = BNX2_LINK_STATUS_10FULL;
951 break;
952 case SPEED_100:
953 if (bp->duplex == DUPLEX_HALF)
954 fw_link_status = BNX2_LINK_STATUS_100HALF;
955 else
956 fw_link_status = BNX2_LINK_STATUS_100FULL;
957 break;
958 case SPEED_1000:
959 if (bp->duplex == DUPLEX_HALF)
960 fw_link_status = BNX2_LINK_STATUS_1000HALF;
961 else
962 fw_link_status = BNX2_LINK_STATUS_1000FULL;
963 break;
964 case SPEED_2500:
965 if (bp->duplex == DUPLEX_HALF)
966 fw_link_status = BNX2_LINK_STATUS_2500HALF;
967 else
968 fw_link_status = BNX2_LINK_STATUS_2500FULL;
969 break;
970 }
971
972 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
973
974 if (bp->autoneg) {
975 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
976
ca58c3af
MC
977 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
978 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
e3648b3d
MC
979
980 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
583c28e5 981 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
e3648b3d
MC
982 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
983 else
984 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
985 }
986 }
987 else
988 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
989
2726d6e1 990 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
e3648b3d
MC
991}
992
9b1084b8
MC
993static char *
994bnx2_xceiver_str(struct bnx2 *bp)
995{
807540ba 996 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
583c28e5 997 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
807540ba 998 "Copper");
9b1084b8
MC
999}
1000
b6016b76
MC
1001static void
1002bnx2_report_link(struct bnx2 *bp)
1003{
1004 if (bp->link_up) {
1005 netif_carrier_on(bp->dev);
3a9c6a49
JP
1006 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
1007 bnx2_xceiver_str(bp),
1008 bp->line_speed,
1009 bp->duplex == DUPLEX_FULL ? "full" : "half");
b6016b76
MC
1010
1011 if (bp->flow_ctrl) {
1012 if (bp->flow_ctrl & FLOW_CTRL_RX) {
3a9c6a49 1013 pr_cont(", receive ");
b6016b76 1014 if (bp->flow_ctrl & FLOW_CTRL_TX)
3a9c6a49 1015 pr_cont("& transmit ");
b6016b76
MC
1016 }
1017 else {
3a9c6a49 1018 pr_cont(", transmit ");
b6016b76 1019 }
3a9c6a49 1020 pr_cont("flow control ON");
b6016b76 1021 }
3a9c6a49
JP
1022 pr_cont("\n");
1023 } else {
b6016b76 1024 netif_carrier_off(bp->dev);
3a9c6a49
JP
1025 netdev_err(bp->dev, "NIC %s Link is Down\n",
1026 bnx2_xceiver_str(bp));
b6016b76 1027 }
e3648b3d
MC
1028
1029 bnx2_report_fw_link(bp);
b6016b76
MC
1030}
1031
1032static void
1033bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1034{
1035 u32 local_adv, remote_adv;
1036
1037 bp->flow_ctrl = 0;
6aa20a22 1038 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
b6016b76
MC
1039 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1040
1041 if (bp->duplex == DUPLEX_FULL) {
1042 bp->flow_ctrl = bp->req_flow_ctrl;
1043 }
1044 return;
1045 }
1046
1047 if (bp->duplex != DUPLEX_FULL) {
1048 return;
1049 }
1050
583c28e5 1051 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1052 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
5b0c76ad
MC
1053 u32 val;
1054
1055 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1056 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1057 bp->flow_ctrl |= FLOW_CTRL_TX;
1058 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1059 bp->flow_ctrl |= FLOW_CTRL_RX;
1060 return;
1061 }
1062
ca58c3af
MC
1063 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1064 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76 1065
583c28e5 1066 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1067 u32 new_local_adv = 0;
1068 u32 new_remote_adv = 0;
1069
1070 if (local_adv & ADVERTISE_1000XPAUSE)
1071 new_local_adv |= ADVERTISE_PAUSE_CAP;
1072 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1073 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1074 if (remote_adv & ADVERTISE_1000XPAUSE)
1075 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1076 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1077 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1078
1079 local_adv = new_local_adv;
1080 remote_adv = new_remote_adv;
1081 }
1082
1083 /* See Table 28B-3 of 802.3ab-1999 spec. */
1084 if (local_adv & ADVERTISE_PAUSE_CAP) {
1085 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1086 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1087 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1088 }
1089 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1090 bp->flow_ctrl = FLOW_CTRL_RX;
1091 }
1092 }
1093 else {
1094 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1095 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1096 }
1097 }
1098 }
1099 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1100 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1101 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1102
1103 bp->flow_ctrl = FLOW_CTRL_TX;
1104 }
1105 }
1106}
1107
27a005b8
MC
1108static int
1109bnx2_5709s_linkup(struct bnx2 *bp)
1110{
1111 u32 val, speed;
1112
1113 bp->link_up = 1;
1114
1115 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1116 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1117 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1118
1119 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1120 bp->line_speed = bp->req_line_speed;
1121 bp->duplex = bp->req_duplex;
1122 return 0;
1123 }
1124 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1125 switch (speed) {
1126 case MII_BNX2_GP_TOP_AN_SPEED_10:
1127 bp->line_speed = SPEED_10;
1128 break;
1129 case MII_BNX2_GP_TOP_AN_SPEED_100:
1130 bp->line_speed = SPEED_100;
1131 break;
1132 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1133 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1134 bp->line_speed = SPEED_1000;
1135 break;
1136 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1137 bp->line_speed = SPEED_2500;
1138 break;
1139 }
1140 if (val & MII_BNX2_GP_TOP_AN_FD)
1141 bp->duplex = DUPLEX_FULL;
1142 else
1143 bp->duplex = DUPLEX_HALF;
1144 return 0;
1145}
1146
b6016b76 1147static int
5b0c76ad
MC
1148bnx2_5708s_linkup(struct bnx2 *bp)
1149{
1150 u32 val;
1151
1152 bp->link_up = 1;
1153 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1154 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1155 case BCM5708S_1000X_STAT1_SPEED_10:
1156 bp->line_speed = SPEED_10;
1157 break;
1158 case BCM5708S_1000X_STAT1_SPEED_100:
1159 bp->line_speed = SPEED_100;
1160 break;
1161 case BCM5708S_1000X_STAT1_SPEED_1G:
1162 bp->line_speed = SPEED_1000;
1163 break;
1164 case BCM5708S_1000X_STAT1_SPEED_2G5:
1165 bp->line_speed = SPEED_2500;
1166 break;
1167 }
1168 if (val & BCM5708S_1000X_STAT1_FD)
1169 bp->duplex = DUPLEX_FULL;
1170 else
1171 bp->duplex = DUPLEX_HALF;
1172
1173 return 0;
1174}
1175
1176static int
1177bnx2_5706s_linkup(struct bnx2 *bp)
b6016b76
MC
1178{
1179 u32 bmcr, local_adv, remote_adv, common;
1180
1181 bp->link_up = 1;
1182 bp->line_speed = SPEED_1000;
1183
ca58c3af 1184 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1185 if (bmcr & BMCR_FULLDPLX) {
1186 bp->duplex = DUPLEX_FULL;
1187 }
1188 else {
1189 bp->duplex = DUPLEX_HALF;
1190 }
1191
1192 if (!(bmcr & BMCR_ANENABLE)) {
1193 return 0;
1194 }
1195
ca58c3af
MC
1196 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1197 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1198
1199 common = local_adv & remote_adv;
1200 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1201
1202 if (common & ADVERTISE_1000XFULL) {
1203 bp->duplex = DUPLEX_FULL;
1204 }
1205 else {
1206 bp->duplex = DUPLEX_HALF;
1207 }
1208 }
1209
1210 return 0;
1211}
1212
1213static int
1214bnx2_copper_linkup(struct bnx2 *bp)
1215{
1216 u32 bmcr;
1217
4016badd
MC
1218 bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
1219
ca58c3af 1220 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1221 if (bmcr & BMCR_ANENABLE) {
1222 u32 local_adv, remote_adv, common;
1223
1224 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1225 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1226
1227 common = local_adv & (remote_adv >> 2);
1228 if (common & ADVERTISE_1000FULL) {
1229 bp->line_speed = SPEED_1000;
1230 bp->duplex = DUPLEX_FULL;
1231 }
1232 else if (common & ADVERTISE_1000HALF) {
1233 bp->line_speed = SPEED_1000;
1234 bp->duplex = DUPLEX_HALF;
1235 }
1236 else {
ca58c3af
MC
1237 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1238 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1239
1240 common = local_adv & remote_adv;
1241 if (common & ADVERTISE_100FULL) {
1242 bp->line_speed = SPEED_100;
1243 bp->duplex = DUPLEX_FULL;
1244 }
1245 else if (common & ADVERTISE_100HALF) {
1246 bp->line_speed = SPEED_100;
1247 bp->duplex = DUPLEX_HALF;
1248 }
1249 else if (common & ADVERTISE_10FULL) {
1250 bp->line_speed = SPEED_10;
1251 bp->duplex = DUPLEX_FULL;
1252 }
1253 else if (common & ADVERTISE_10HALF) {
1254 bp->line_speed = SPEED_10;
1255 bp->duplex = DUPLEX_HALF;
1256 }
1257 else {
1258 bp->line_speed = 0;
1259 bp->link_up = 0;
1260 }
1261 }
1262 }
1263 else {
1264 if (bmcr & BMCR_SPEED100) {
1265 bp->line_speed = SPEED_100;
1266 }
1267 else {
1268 bp->line_speed = SPEED_10;
1269 }
1270 if (bmcr & BMCR_FULLDPLX) {
1271 bp->duplex = DUPLEX_FULL;
1272 }
1273 else {
1274 bp->duplex = DUPLEX_HALF;
1275 }
1276 }
1277
4016badd
MC
1278 if (bp->link_up) {
1279 u32 ext_status;
1280
1281 bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
1282 if (ext_status & EXT_STATUS_MDIX)
1283 bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
1284 }
1285
b6016b76
MC
1286 return 0;
1287}
1288
83e3fc89 1289static void
bb4f98ab 1290bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
83e3fc89 1291{
bb4f98ab 1292 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
83e3fc89
MC
1293
1294 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1295 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1296 val |= 0x02 << 8;
1297
22fa159d
MC
1298 if (bp->flow_ctrl & FLOW_CTRL_TX)
1299 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
83e3fc89 1300
83e3fc89
MC
1301 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1302}
1303
bb4f98ab
MC
1304static void
1305bnx2_init_all_rx_contexts(struct bnx2 *bp)
1306{
1307 int i;
1308 u32 cid;
1309
1310 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1311 if (i == 1)
1312 cid = RX_RSS_CID;
1313 bnx2_init_rx_context(bp, cid);
1314 }
1315}
1316
344478db 1317static void
b6016b76
MC
1318bnx2_set_mac_link(struct bnx2 *bp)
1319{
1320 u32 val;
1321
e503e066 1322 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
b6016b76
MC
1323 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1324 (bp->duplex == DUPLEX_HALF)) {
e503e066 1325 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
b6016b76
MC
1326 }
1327
1328 /* Configure the EMAC mode register. */
e503e066 1329 val = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
1330
1331 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
5b0c76ad 1332 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 1333 BNX2_EMAC_MODE_25G_MODE);
b6016b76
MC
1334
1335 if (bp->link_up) {
5b0c76ad
MC
1336 switch (bp->line_speed) {
1337 case SPEED_10:
4ce45e02 1338 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
59b47d8a 1339 val |= BNX2_EMAC_MODE_PORT_MII_10M;
5b0c76ad
MC
1340 break;
1341 }
1342 /* fall through */
1343 case SPEED_100:
1344 val |= BNX2_EMAC_MODE_PORT_MII;
1345 break;
1346 case SPEED_2500:
59b47d8a 1347 val |= BNX2_EMAC_MODE_25G_MODE;
5b0c76ad
MC
1348 /* fall through */
1349 case SPEED_1000:
1350 val |= BNX2_EMAC_MODE_PORT_GMII;
1351 break;
1352 }
b6016b76
MC
1353 }
1354 else {
1355 val |= BNX2_EMAC_MODE_PORT_GMII;
1356 }
1357
1358 /* Set the MAC to operate in the appropriate duplex mode. */
1359 if (bp->duplex == DUPLEX_HALF)
1360 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
e503e066 1361 BNX2_WR(bp, BNX2_EMAC_MODE, val);
b6016b76
MC
1362
1363 /* Enable/disable rx PAUSE. */
1364 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1365
1366 if (bp->flow_ctrl & FLOW_CTRL_RX)
1367 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
e503e066 1368 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
b6016b76
MC
1369
1370 /* Enable/disable tx PAUSE. */
e503e066 1371 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
b6016b76
MC
1372 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1373
1374 if (bp->flow_ctrl & FLOW_CTRL_TX)
1375 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
e503e066 1376 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
b6016b76
MC
1377
1378 /* Acknowledge the interrupt. */
e503e066 1379 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
b6016b76 1380
22fa159d 1381 bnx2_init_all_rx_contexts(bp);
b6016b76
MC
1382}
1383
27a005b8
MC
1384static void
1385bnx2_enable_bmsr1(struct bnx2 *bp)
1386{
583c28e5 1387 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1388 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
27a005b8
MC
1389 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1390 MII_BNX2_BLK_ADDR_GP_STATUS);
1391}
1392
1393static void
1394bnx2_disable_bmsr1(struct bnx2 *bp)
1395{
583c28e5 1396 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1397 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
27a005b8
MC
1398 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1399 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1400}
1401
605a9e20
MC
1402static int
1403bnx2_test_and_enable_2g5(struct bnx2 *bp)
1404{
1405 u32 up1;
1406 int ret = 1;
1407
583c28e5 1408 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1409 return 0;
1410
1411 if (bp->autoneg & AUTONEG_SPEED)
1412 bp->advertising |= ADVERTISED_2500baseX_Full;
1413
4ce45e02 1414 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1415 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1416
605a9e20
MC
1417 bnx2_read_phy(bp, bp->mii_up1, &up1);
1418 if (!(up1 & BCM5708S_UP1_2G5)) {
1419 up1 |= BCM5708S_UP1_2G5;
1420 bnx2_write_phy(bp, bp->mii_up1, up1);
1421 ret = 0;
1422 }
1423
4ce45e02 1424 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1425 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1426 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1427
605a9e20
MC
1428 return ret;
1429}
1430
1431static int
1432bnx2_test_and_disable_2g5(struct bnx2 *bp)
1433{
1434 u32 up1;
1435 int ret = 0;
1436
583c28e5 1437 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1438 return 0;
1439
4ce45e02 1440 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1441 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1442
605a9e20
MC
1443 bnx2_read_phy(bp, bp->mii_up1, &up1);
1444 if (up1 & BCM5708S_UP1_2G5) {
1445 up1 &= ~BCM5708S_UP1_2G5;
1446 bnx2_write_phy(bp, bp->mii_up1, up1);
1447 ret = 1;
1448 }
1449
4ce45e02 1450 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1451 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1452 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1453
605a9e20
MC
1454 return ret;
1455}
1456
1457static void
1458bnx2_enable_forced_2g5(struct bnx2 *bp)
1459{
cbd6890c
MC
1460 u32 uninitialized_var(bmcr);
1461 int err;
605a9e20 1462
583c28e5 1463 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1464 return;
1465
4ce45e02 1466 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1467 u32 val;
1468
1469 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1470 MII_BNX2_BLK_ADDR_SERDES_DIG);
cbd6890c
MC
1471 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1472 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1473 val |= MII_BNX2_SD_MISC1_FORCE |
1474 MII_BNX2_SD_MISC1_FORCE_2_5G;
1475 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1476 }
27a005b8
MC
1477
1478 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1479 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
cbd6890c 1480 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
27a005b8 1481
4ce45e02 1482 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
cbd6890c
MC
1483 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1484 if (!err)
1485 bmcr |= BCM5708S_BMCR_FORCE_2500;
c7079857
ED
1486 } else {
1487 return;
605a9e20
MC
1488 }
1489
cbd6890c
MC
1490 if (err)
1491 return;
1492
605a9e20
MC
1493 if (bp->autoneg & AUTONEG_SPEED) {
1494 bmcr &= ~BMCR_ANENABLE;
1495 if (bp->req_duplex == DUPLEX_FULL)
1496 bmcr |= BMCR_FULLDPLX;
1497 }
1498 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1499}
1500
1501static void
1502bnx2_disable_forced_2g5(struct bnx2 *bp)
1503{
cbd6890c
MC
1504 u32 uninitialized_var(bmcr);
1505 int err;
605a9e20 1506
583c28e5 1507 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1508 return;
1509
4ce45e02 1510 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1511 u32 val;
1512
1513 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1514 MII_BNX2_BLK_ADDR_SERDES_DIG);
cbd6890c
MC
1515 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1516 val &= ~MII_BNX2_SD_MISC1_FORCE;
1517 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1518 }
27a005b8
MC
1519
1520 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1521 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
cbd6890c 1522 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
27a005b8 1523
4ce45e02 1524 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
cbd6890c
MC
1525 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1526 if (!err)
1527 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
c7079857
ED
1528 } else {
1529 return;
605a9e20
MC
1530 }
1531
cbd6890c
MC
1532 if (err)
1533 return;
1534
605a9e20
MC
1535 if (bp->autoneg & AUTONEG_SPEED)
1536 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1537 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1538}
1539
b2fadeae
MC
1540static void
1541bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1542{
1543 u32 val;
1544
1545 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1546 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1547 if (start)
1548 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1549 else
1550 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1551}
1552
b6016b76
MC
1553static int
1554bnx2_set_link(struct bnx2 *bp)
1555{
1556 u32 bmsr;
1557 u8 link_up;
1558
80be4434 1559 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
b6016b76
MC
1560 bp->link_up = 1;
1561 return 0;
1562 }
1563
583c28e5 1564 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
1565 return 0;
1566
b6016b76
MC
1567 link_up = bp->link_up;
1568
27a005b8
MC
1569 bnx2_enable_bmsr1(bp);
1570 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1571 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1572 bnx2_disable_bmsr1(bp);
b6016b76 1573
583c28e5 1574 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1575 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
a2724e25 1576 u32 val, an_dbg;
b6016b76 1577
583c28e5 1578 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
b2fadeae 1579 bnx2_5706s_force_link_dn(bp, 0);
583c28e5 1580 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
b2fadeae 1581 }
e503e066 1582 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
a2724e25
MC
1583
1584 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1585 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1586 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1587
1588 if ((val & BNX2_EMAC_STATUS_LINK) &&
1589 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
b6016b76
MC
1590 bmsr |= BMSR_LSTATUS;
1591 else
1592 bmsr &= ~BMSR_LSTATUS;
1593 }
1594
1595 if (bmsr & BMSR_LSTATUS) {
1596 bp->link_up = 1;
1597
583c28e5 1598 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 1599 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
5b0c76ad 1600 bnx2_5706s_linkup(bp);
4ce45e02 1601 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
5b0c76ad 1602 bnx2_5708s_linkup(bp);
4ce45e02 1603 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8 1604 bnx2_5709s_linkup(bp);
b6016b76
MC
1605 }
1606 else {
1607 bnx2_copper_linkup(bp);
1608 }
1609 bnx2_resolve_flow_ctrl(bp);
1610 }
1611 else {
583c28e5 1612 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
605a9e20
MC
1613 (bp->autoneg & AUTONEG_SPEED))
1614 bnx2_disable_forced_2g5(bp);
b6016b76 1615
583c28e5 1616 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
b2fadeae
MC
1617 u32 bmcr;
1618
1619 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1620 bmcr |= BMCR_ANENABLE;
1621 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1622
583c28e5 1623 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b2fadeae 1624 }
b6016b76
MC
1625 bp->link_up = 0;
1626 }
1627
1628 if (bp->link_up != link_up) {
1629 bnx2_report_link(bp);
1630 }
1631
1632 bnx2_set_mac_link(bp);
1633
1634 return 0;
1635}
1636
1637static int
1638bnx2_reset_phy(struct bnx2 *bp)
1639{
1640 int i;
1641 u32 reg;
1642
ca58c3af 1643 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
b6016b76
MC
1644
1645#define PHY_RESET_MAX_WAIT 100
1646 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1647 udelay(10);
1648
ca58c3af 1649 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
b6016b76
MC
1650 if (!(reg & BMCR_RESET)) {
1651 udelay(20);
1652 break;
1653 }
1654 }
1655 if (i == PHY_RESET_MAX_WAIT) {
1656 return -EBUSY;
1657 }
1658 return 0;
1659}
1660
1661static u32
1662bnx2_phy_get_pause_adv(struct bnx2 *bp)
1663{
1664 u32 adv = 0;
1665
1666 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1667 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1668
583c28e5 1669 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1670 adv = ADVERTISE_1000XPAUSE;
1671 }
1672 else {
1673 adv = ADVERTISE_PAUSE_CAP;
1674 }
1675 }
1676 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
583c28e5 1677 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1678 adv = ADVERTISE_1000XPSE_ASYM;
1679 }
1680 else {
1681 adv = ADVERTISE_PAUSE_ASYM;
1682 }
1683 }
1684 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
583c28e5 1685 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1686 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1687 }
1688 else {
1689 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1690 }
1691 }
1692 return adv;
1693}
1694
a2f13890 1695static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
0d8a6571 1696
b6016b76 1697static int
0d8a6571 1698bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
1699__releases(&bp->phy_lock)
1700__acquires(&bp->phy_lock)
0d8a6571
MC
1701{
1702 u32 speed_arg = 0, pause_adv;
1703
1704 pause_adv = bnx2_phy_get_pause_adv(bp);
1705
1706 if (bp->autoneg & AUTONEG_SPEED) {
1707 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1708 if (bp->advertising & ADVERTISED_10baseT_Half)
1709 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 if (bp->advertising & ADVERTISED_10baseT_Full)
1711 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1712 if (bp->advertising & ADVERTISED_100baseT_Half)
1713 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1714 if (bp->advertising & ADVERTISED_100baseT_Full)
1715 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1716 if (bp->advertising & ADVERTISED_1000baseT_Full)
1717 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1718 if (bp->advertising & ADVERTISED_2500baseX_Full)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1720 } else {
1721 if (bp->req_line_speed == SPEED_2500)
1722 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1723 else if (bp->req_line_speed == SPEED_1000)
1724 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1725 else if (bp->req_line_speed == SPEED_100) {
1726 if (bp->req_duplex == DUPLEX_FULL)
1727 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1728 else
1729 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1730 } else if (bp->req_line_speed == SPEED_10) {
1731 if (bp->req_duplex == DUPLEX_FULL)
1732 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1733 else
1734 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1735 }
1736 }
1737
1738 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1739 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
c26736ec 1740 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
0d8a6571
MC
1741 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1742
1743 if (port == PORT_TP)
1744 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1745 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1746
2726d6e1 1747 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
0d8a6571
MC
1748
1749 spin_unlock_bh(&bp->phy_lock);
a2f13890 1750 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
0d8a6571
MC
1751 spin_lock_bh(&bp->phy_lock);
1752
1753 return 0;
1754}
1755
1756static int
1757bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
1758__releases(&bp->phy_lock)
1759__acquires(&bp->phy_lock)
b6016b76 1760{
605a9e20 1761 u32 adv, bmcr;
b6016b76
MC
1762 u32 new_adv = 0;
1763
583c28e5 1764 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
807540ba 1765 return bnx2_setup_remote_phy(bp, port);
0d8a6571 1766
b6016b76
MC
1767 if (!(bp->autoneg & AUTONEG_SPEED)) {
1768 u32 new_bmcr;
5b0c76ad
MC
1769 int force_link_down = 0;
1770
605a9e20
MC
1771 if (bp->req_line_speed == SPEED_2500) {
1772 if (!bnx2_test_and_enable_2g5(bp))
1773 force_link_down = 1;
1774 } else if (bp->req_line_speed == SPEED_1000) {
1775 if (bnx2_test_and_disable_2g5(bp))
1776 force_link_down = 1;
1777 }
ca58c3af 1778 bnx2_read_phy(bp, bp->mii_adv, &adv);
80be4434
MC
1779 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1780
ca58c3af 1781 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
605a9e20 1782 new_bmcr = bmcr & ~BMCR_ANENABLE;
80be4434 1783 new_bmcr |= BMCR_SPEED1000;
605a9e20 1784
4ce45e02 1785 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1786 if (bp->req_line_speed == SPEED_2500)
1787 bnx2_enable_forced_2g5(bp);
1788 else if (bp->req_line_speed == SPEED_1000) {
1789 bnx2_disable_forced_2g5(bp);
1790 new_bmcr &= ~0x2000;
1791 }
1792
4ce45e02 1793 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
605a9e20
MC
1794 if (bp->req_line_speed == SPEED_2500)
1795 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1796 else
1797 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
5b0c76ad
MC
1798 }
1799
b6016b76 1800 if (bp->req_duplex == DUPLEX_FULL) {
5b0c76ad 1801 adv |= ADVERTISE_1000XFULL;
b6016b76
MC
1802 new_bmcr |= BMCR_FULLDPLX;
1803 }
1804 else {
5b0c76ad 1805 adv |= ADVERTISE_1000XHALF;
b6016b76
MC
1806 new_bmcr &= ~BMCR_FULLDPLX;
1807 }
5b0c76ad 1808 if ((new_bmcr != bmcr) || (force_link_down)) {
b6016b76
MC
1809 /* Force a link down visible on the other side */
1810 if (bp->link_up) {
ca58c3af 1811 bnx2_write_phy(bp, bp->mii_adv, adv &
5b0c76ad
MC
1812 ~(ADVERTISE_1000XFULL |
1813 ADVERTISE_1000XHALF));
ca58c3af 1814 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
b6016b76
MC
1815 BMCR_ANRESTART | BMCR_ANENABLE);
1816
1817 bp->link_up = 0;
1818 netif_carrier_off(bp->dev);
ca58c3af 1819 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
80be4434 1820 bnx2_report_link(bp);
b6016b76 1821 }
ca58c3af
MC
1822 bnx2_write_phy(bp, bp->mii_adv, adv);
1823 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
605a9e20
MC
1824 } else {
1825 bnx2_resolve_flow_ctrl(bp);
1826 bnx2_set_mac_link(bp);
b6016b76
MC
1827 }
1828 return 0;
1829 }
1830
605a9e20 1831 bnx2_test_and_enable_2g5(bp);
5b0c76ad 1832
b6016b76
MC
1833 if (bp->advertising & ADVERTISED_1000baseT_Full)
1834 new_adv |= ADVERTISE_1000XFULL;
1835
1836 new_adv |= bnx2_phy_get_pause_adv(bp);
1837
ca58c3af
MC
1838 bnx2_read_phy(bp, bp->mii_adv, &adv);
1839 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1840
1841 bp->serdes_an_pending = 0;
1842 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1843 /* Force a link down visible on the other side */
1844 if (bp->link_up) {
ca58c3af 1845 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
80be4434
MC
1846 spin_unlock_bh(&bp->phy_lock);
1847 msleep(20);
1848 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
1849 }
1850
ca58c3af
MC
1851 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1852 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
b6016b76 1853 BMCR_ANENABLE);
f8dd064e
MC
1854 /* Speed up link-up time when the link partner
1855 * does not autonegotiate which is very common
1856 * in blade servers. Some blade servers use
1857 * IPMI for kerboard input and it's important
1858 * to minimize link disruptions. Autoneg. involves
1859 * exchanging base pages plus 3 next pages and
1860 * normally completes in about 120 msec.
1861 */
40105c0b 1862 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
f8dd064e
MC
1863 bp->serdes_an_pending = 1;
1864 mod_timer(&bp->timer, jiffies + bp->current_interval);
605a9e20
MC
1865 } else {
1866 bnx2_resolve_flow_ctrl(bp);
1867 bnx2_set_mac_link(bp);
b6016b76
MC
1868 }
1869
1870 return 0;
1871}
1872
1873#define ETHTOOL_ALL_FIBRE_SPEED \
583c28e5 1874 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
deaf391b
MC
1875 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1876 (ADVERTISED_1000baseT_Full)
b6016b76
MC
1877
1878#define ETHTOOL_ALL_COPPER_SPEED \
1879 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1880 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1881 ADVERTISED_1000baseT_Full)
1882
1883#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1884 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
6aa20a22 1885
b6016b76
MC
1886#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1887
0d8a6571
MC
1888static void
1889bnx2_set_default_remote_link(struct bnx2 *bp)
1890{
1891 u32 link;
1892
1893 if (bp->phy_port == PORT_TP)
2726d6e1 1894 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
0d8a6571 1895 else
2726d6e1 1896 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
0d8a6571
MC
1897
1898 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1899 bp->req_line_speed = 0;
1900 bp->autoneg |= AUTONEG_SPEED;
1901 bp->advertising = ADVERTISED_Autoneg;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1903 bp->advertising |= ADVERTISED_10baseT_Half;
1904 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1905 bp->advertising |= ADVERTISED_10baseT_Full;
1906 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1907 bp->advertising |= ADVERTISED_100baseT_Half;
1908 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1909 bp->advertising |= ADVERTISED_100baseT_Full;
1910 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1911 bp->advertising |= ADVERTISED_1000baseT_Full;
1912 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1913 bp->advertising |= ADVERTISED_2500baseX_Full;
1914 } else {
1915 bp->autoneg = 0;
1916 bp->advertising = 0;
1917 bp->req_duplex = DUPLEX_FULL;
1918 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1919 bp->req_line_speed = SPEED_10;
1920 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1921 bp->req_duplex = DUPLEX_HALF;
1922 }
1923 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1924 bp->req_line_speed = SPEED_100;
1925 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1926 bp->req_duplex = DUPLEX_HALF;
1927 }
1928 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1929 bp->req_line_speed = SPEED_1000;
1930 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1931 bp->req_line_speed = SPEED_2500;
1932 }
1933}
1934
deaf391b
MC
1935static void
1936bnx2_set_default_link(struct bnx2 *bp)
1937{
ab59859d
HH
1938 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1939 bnx2_set_default_remote_link(bp);
1940 return;
1941 }
0d8a6571 1942
deaf391b
MC
1943 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1944 bp->req_line_speed = 0;
583c28e5 1945 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
deaf391b
MC
1946 u32 reg;
1947
1948 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1949
2726d6e1 1950 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
deaf391b
MC
1951 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1952 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1953 bp->autoneg = 0;
1954 bp->req_line_speed = bp->line_speed = SPEED_1000;
1955 bp->req_duplex = DUPLEX_FULL;
1956 }
1957 } else
1958 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1959}
1960
df149d70
MC
1961static void
1962bnx2_send_heart_beat(struct bnx2 *bp)
1963{
1964 u32 msg;
1965 u32 addr;
1966
1967 spin_lock(&bp->indirect_lock);
1968 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1969 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
e503e066
MC
1970 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1971 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
df149d70
MC
1972 spin_unlock(&bp->indirect_lock);
1973}
1974
0d8a6571
MC
1975static void
1976bnx2_remote_phy_event(struct bnx2 *bp)
1977{
1978 u32 msg;
1979 u8 link_up = bp->link_up;
1980 u8 old_port;
1981
2726d6e1 1982 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
0d8a6571 1983
df149d70
MC
1984 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1985 bnx2_send_heart_beat(bp);
1986
1987 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1988
0d8a6571
MC
1989 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1990 bp->link_up = 0;
1991 else {
1992 u32 speed;
1993
1994 bp->link_up = 1;
1995 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1996 bp->duplex = DUPLEX_FULL;
1997 switch (speed) {
1998 case BNX2_LINK_STATUS_10HALF:
1999 bp->duplex = DUPLEX_HALF;
7947c9ce 2000 /* fall through */
0d8a6571
MC
2001 case BNX2_LINK_STATUS_10FULL:
2002 bp->line_speed = SPEED_10;
2003 break;
2004 case BNX2_LINK_STATUS_100HALF:
2005 bp->duplex = DUPLEX_HALF;
7947c9ce 2006 /* fall through */
0d8a6571
MC
2007 case BNX2_LINK_STATUS_100BASE_T4:
2008 case BNX2_LINK_STATUS_100FULL:
2009 bp->line_speed = SPEED_100;
2010 break;
2011 case BNX2_LINK_STATUS_1000HALF:
2012 bp->duplex = DUPLEX_HALF;
7947c9ce 2013 /* fall through */
0d8a6571
MC
2014 case BNX2_LINK_STATUS_1000FULL:
2015 bp->line_speed = SPEED_1000;
2016 break;
2017 case BNX2_LINK_STATUS_2500HALF:
2018 bp->duplex = DUPLEX_HALF;
7947c9ce 2019 /* fall through */
0d8a6571
MC
2020 case BNX2_LINK_STATUS_2500FULL:
2021 bp->line_speed = SPEED_2500;
2022 break;
2023 default:
2024 bp->line_speed = 0;
2025 break;
2026 }
2027
0d8a6571
MC
2028 bp->flow_ctrl = 0;
2029 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2030 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2031 if (bp->duplex == DUPLEX_FULL)
2032 bp->flow_ctrl = bp->req_flow_ctrl;
2033 } else {
2034 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2035 bp->flow_ctrl |= FLOW_CTRL_TX;
2036 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2037 bp->flow_ctrl |= FLOW_CTRL_RX;
2038 }
2039
2040 old_port = bp->phy_port;
2041 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2042 bp->phy_port = PORT_FIBRE;
2043 else
2044 bp->phy_port = PORT_TP;
2045
2046 if (old_port != bp->phy_port)
2047 bnx2_set_default_link(bp);
2048
0d8a6571
MC
2049 }
2050 if (bp->link_up != link_up)
2051 bnx2_report_link(bp);
2052
2053 bnx2_set_mac_link(bp);
2054}
2055
2056static int
2057bnx2_set_remote_link(struct bnx2 *bp)
2058{
2059 u32 evt_code;
2060
2726d6e1 2061 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
0d8a6571
MC
2062 switch (evt_code) {
2063 case BNX2_FW_EVT_CODE_LINK_EVENT:
2064 bnx2_remote_phy_event(bp);
2065 break;
2066 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2067 default:
df149d70 2068 bnx2_send_heart_beat(bp);
0d8a6571
MC
2069 break;
2070 }
2071 return 0;
2072}
2073
b6016b76
MC
2074static int
2075bnx2_setup_copper_phy(struct bnx2 *bp)
52d07b1f
HH
2076__releases(&bp->phy_lock)
2077__acquires(&bp->phy_lock)
b6016b76 2078{
d17e53bd 2079 u32 bmcr, adv_reg, new_adv = 0;
b6016b76
MC
2080 u32 new_bmcr;
2081
ca58c3af 2082 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 2083
d17e53bd
MC
2084 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
2085 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2086 ADVERTISE_PAUSE_ASYM);
2087
2088 new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
2089
b6016b76 2090 if (bp->autoneg & AUTONEG_SPEED) {
d17e53bd 2091 u32 adv1000_reg;
37f07023 2092 u32 new_adv1000 = 0;
b6016b76 2093
d17e53bd 2094 new_adv |= bnx2_phy_get_pause_adv(bp);
b6016b76
MC
2095
2096 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2097 adv1000_reg &= PHY_ALL_1000_SPEED;
2098
37f07023 2099 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
37f07023
MC
2100 if ((adv1000_reg != new_adv1000) ||
2101 (adv_reg != new_adv) ||
b6016b76
MC
2102 ((bmcr & BMCR_ANENABLE) == 0)) {
2103
37f07023
MC
2104 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2105 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
ca58c3af 2106 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
b6016b76
MC
2107 BMCR_ANENABLE);
2108 }
2109 else if (bp->link_up) {
2110 /* Flow ctrl may have changed from auto to forced */
2111 /* or vice-versa. */
2112
2113 bnx2_resolve_flow_ctrl(bp);
2114 bnx2_set_mac_link(bp);
2115 }
2116 return 0;
2117 }
2118
d17e53bd
MC
2119 /* advertise nothing when forcing speed */
2120 if (adv_reg != new_adv)
2121 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2122
b6016b76
MC
2123 new_bmcr = 0;
2124 if (bp->req_line_speed == SPEED_100) {
2125 new_bmcr |= BMCR_SPEED100;
2126 }
2127 if (bp->req_duplex == DUPLEX_FULL) {
2128 new_bmcr |= BMCR_FULLDPLX;
2129 }
2130 if (new_bmcr != bmcr) {
2131 u32 bmsr;
b6016b76 2132
ca58c3af
MC
2133 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2134 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
6aa20a22 2135
b6016b76
MC
2136 if (bmsr & BMSR_LSTATUS) {
2137 /* Force link down */
ca58c3af 2138 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
a16dda0e
MC
2139 spin_unlock_bh(&bp->phy_lock);
2140 msleep(50);
2141 spin_lock_bh(&bp->phy_lock);
2142
ca58c3af
MC
2143 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2144 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
b6016b76
MC
2145 }
2146
ca58c3af 2147 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
b6016b76
MC
2148
2149 /* Normally, the new speed is setup after the link has
2150 * gone down and up again. In some cases, link will not go
2151 * down so we need to set up the new speed here.
2152 */
2153 if (bmsr & BMSR_LSTATUS) {
2154 bp->line_speed = bp->req_line_speed;
2155 bp->duplex = bp->req_duplex;
2156 bnx2_resolve_flow_ctrl(bp);
2157 bnx2_set_mac_link(bp);
2158 }
27a005b8
MC
2159 } else {
2160 bnx2_resolve_flow_ctrl(bp);
2161 bnx2_set_mac_link(bp);
b6016b76
MC
2162 }
2163 return 0;
2164}
2165
2166static int
0d8a6571 2167bnx2_setup_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
2168__releases(&bp->phy_lock)
2169__acquires(&bp->phy_lock)
b6016b76
MC
2170{
2171 if (bp->loopback == MAC_LOOPBACK)
2172 return 0;
2173
583c28e5 2174 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
807540ba 2175 return bnx2_setup_serdes_phy(bp, port);
b6016b76
MC
2176 }
2177 else {
807540ba 2178 return bnx2_setup_copper_phy(bp);
b6016b76
MC
2179 }
2180}
2181
27a005b8 2182static int
9a120bc5 2183bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
27a005b8
MC
2184{
2185 u32 val;
2186
2187 bp->mii_bmcr = MII_BMCR + 0x10;
2188 bp->mii_bmsr = MII_BMSR + 0x10;
2189 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2190 bp->mii_adv = MII_ADVERTISE + 0x10;
2191 bp->mii_lpa = MII_LPA + 0x10;
2192 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2193
2194 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2195 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2196
2197 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
9a120bc5
MC
2198 if (reset_phy)
2199 bnx2_reset_phy(bp);
27a005b8
MC
2200
2201 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2202
2203 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2204 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2205 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2206 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2207
2208 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2209 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
583c28e5 2210 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
27a005b8
MC
2211 val |= BCM5708S_UP1_2G5;
2212 else
2213 val &= ~BCM5708S_UP1_2G5;
2214 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2215
2216 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2217 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2218 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2219 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2220
2221 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2222
2223 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2224 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2225 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2226
2227 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2228
2229 return 0;
2230}
2231
b6016b76 2232static int
9a120bc5 2233bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
5b0c76ad
MC
2234{
2235 u32 val;
2236
9a120bc5
MC
2237 if (reset_phy)
2238 bnx2_reset_phy(bp);
27a005b8
MC
2239
2240 bp->mii_up1 = BCM5708S_UP1;
2241
5b0c76ad
MC
2242 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2243 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2244 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2245
2246 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2247 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2248 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2249
2250 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2251 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2252 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2253
583c28e5 2254 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
5b0c76ad
MC
2255 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2256 val |= BCM5708S_UP1_2G5;
2257 bnx2_write_phy(bp, BCM5708S_UP1, val);
2258 }
2259
4ce45e02
MC
2260 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2261 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2262 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
5b0c76ad
MC
2263 /* increase tx signal amplitude */
2264 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2265 BCM5708S_BLK_ADDR_TX_MISC);
2266 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2267 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2268 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2269 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2270 }
2271
2726d6e1 2272 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
5b0c76ad
MC
2273 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2274
2275 if (val) {
2276 u32 is_backplane;
2277
2726d6e1 2278 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
5b0c76ad
MC
2279 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2280 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2281 BCM5708S_BLK_ADDR_TX_MISC);
2282 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2283 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2284 BCM5708S_BLK_ADDR_DIG);
2285 }
2286 }
2287 return 0;
2288}
2289
2290static int
9a120bc5 2291bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2292{
9a120bc5
MC
2293 if (reset_phy)
2294 bnx2_reset_phy(bp);
27a005b8 2295
583c28e5 2296 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b6016b76 2297
4ce45e02 2298 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
e503e066 2299 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
b6016b76
MC
2300
2301 if (bp->dev->mtu > 1500) {
2302 u32 val;
2303
2304 /* Set extended packet length bit */
2305 bnx2_write_phy(bp, 0x18, 0x7);
2306 bnx2_read_phy(bp, 0x18, &val);
2307 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2308
2309 bnx2_write_phy(bp, 0x1c, 0x6c00);
2310 bnx2_read_phy(bp, 0x1c, &val);
2311 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2312 }
2313 else {
2314 u32 val;
2315
2316 bnx2_write_phy(bp, 0x18, 0x7);
2317 bnx2_read_phy(bp, 0x18, &val);
2318 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2319
2320 bnx2_write_phy(bp, 0x1c, 0x6c00);
2321 bnx2_read_phy(bp, 0x1c, &val);
2322 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2323 }
2324
2325 return 0;
2326}
2327
2328static int
9a120bc5 2329bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2330{
5b0c76ad
MC
2331 u32 val;
2332
9a120bc5
MC
2333 if (reset_phy)
2334 bnx2_reset_phy(bp);
27a005b8 2335
583c28e5 2336 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
b6016b76
MC
2337 bnx2_write_phy(bp, 0x18, 0x0c00);
2338 bnx2_write_phy(bp, 0x17, 0x000a);
2339 bnx2_write_phy(bp, 0x15, 0x310b);
2340 bnx2_write_phy(bp, 0x17, 0x201f);
2341 bnx2_write_phy(bp, 0x15, 0x9506);
2342 bnx2_write_phy(bp, 0x17, 0x401f);
2343 bnx2_write_phy(bp, 0x15, 0x14e2);
2344 bnx2_write_phy(bp, 0x18, 0x0400);
2345 }
2346
583c28e5 2347 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
b659f44e
MC
2348 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2349 MII_BNX2_DSP_EXPAND_REG | 0x8);
2350 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2351 val &= ~(1 << 8);
2352 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2353 }
2354
b6016b76 2355 if (bp->dev->mtu > 1500) {
b6016b76
MC
2356 /* Set extended packet length bit */
2357 bnx2_write_phy(bp, 0x18, 0x7);
2358 bnx2_read_phy(bp, 0x18, &val);
2359 bnx2_write_phy(bp, 0x18, val | 0x4000);
2360
2361 bnx2_read_phy(bp, 0x10, &val);
2362 bnx2_write_phy(bp, 0x10, val | 0x1);
2363 }
2364 else {
b6016b76
MC
2365 bnx2_write_phy(bp, 0x18, 0x7);
2366 bnx2_read_phy(bp, 0x18, &val);
2367 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2368
2369 bnx2_read_phy(bp, 0x10, &val);
2370 bnx2_write_phy(bp, 0x10, val & ~0x1);
2371 }
2372
5b0c76ad 2373 /* ethernet@wirespeed */
41033b65
MC
2374 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
2375 bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
2376 val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
2377
2378 /* auto-mdix */
2379 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
2380 val |= AUX_CTL_MISC_CTL_AUTOMDIX;
2381
2382 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
b6016b76
MC
2383 return 0;
2384}
2385
2386
2387static int
9a120bc5 2388bnx2_init_phy(struct bnx2 *bp, int reset_phy)
52d07b1f
HH
2389__releases(&bp->phy_lock)
2390__acquires(&bp->phy_lock)
b6016b76
MC
2391{
2392 u32 val;
2393 int rc = 0;
2394
583c28e5
MC
2395 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2396 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
b6016b76 2397
ca58c3af
MC
2398 bp->mii_bmcr = MII_BMCR;
2399 bp->mii_bmsr = MII_BMSR;
27a005b8 2400 bp->mii_bmsr1 = MII_BMSR;
ca58c3af
MC
2401 bp->mii_adv = MII_ADVERTISE;
2402 bp->mii_lpa = MII_LPA;
2403
e503e066 2404 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
b6016b76 2405
583c28e5 2406 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
2407 goto setup_phy;
2408
b6016b76
MC
2409 bnx2_read_phy(bp, MII_PHYSID1, &val);
2410 bp->phy_id = val << 16;
2411 bnx2_read_phy(bp, MII_PHYSID2, &val);
2412 bp->phy_id |= val & 0xffff;
2413
583c28e5 2414 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 2415 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
9a120bc5 2416 rc = bnx2_init_5706s_phy(bp, reset_phy);
4ce45e02 2417 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
9a120bc5 2418 rc = bnx2_init_5708s_phy(bp, reset_phy);
4ce45e02 2419 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
9a120bc5 2420 rc = bnx2_init_5709s_phy(bp, reset_phy);
b6016b76
MC
2421 }
2422 else {
9a120bc5 2423 rc = bnx2_init_copper_phy(bp, reset_phy);
b6016b76
MC
2424 }
2425
0d8a6571
MC
2426setup_phy:
2427 if (!rc)
2428 rc = bnx2_setup_phy(bp, bp->phy_port);
b6016b76
MC
2429
2430 return rc;
2431}
2432
2433static int
2434bnx2_set_mac_loopback(struct bnx2 *bp)
2435{
2436 u32 mac_mode;
2437
e503e066 2438 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
2439 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2440 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
e503e066 2441 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
b6016b76
MC
2442 bp->link_up = 1;
2443 return 0;
2444}
2445
bc5a0690
MC
2446static int bnx2_test_link(struct bnx2 *);
2447
2448static int
2449bnx2_set_phy_loopback(struct bnx2 *bp)
2450{
2451 u32 mac_mode;
2452 int rc, i;
2453
2454 spin_lock_bh(&bp->phy_lock);
ca58c3af 2455 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
bc5a0690
MC
2456 BMCR_SPEED1000);
2457 spin_unlock_bh(&bp->phy_lock);
2458 if (rc)
2459 return rc;
2460
2461 for (i = 0; i < 10; i++) {
2462 if (bnx2_test_link(bp) == 0)
2463 break;
80be4434 2464 msleep(100);
bc5a0690
MC
2465 }
2466
e503e066 2467 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
bc5a0690
MC
2468 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2469 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 2470 BNX2_EMAC_MODE_25G_MODE);
bc5a0690
MC
2471
2472 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
e503e066 2473 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
bc5a0690
MC
2474 bp->link_up = 1;
2475 return 0;
2476}
2477
ecdbf6e0
JH
2478static void
2479bnx2_dump_mcp_state(struct bnx2 *bp)
2480{
2481 struct net_device *dev = bp->dev;
2482 u32 mcp_p0, mcp_p1;
2483
2484 netdev_err(dev, "<--- start MCP states dump --->\n");
4ce45e02 2485 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
ecdbf6e0
JH
2486 mcp_p0 = BNX2_MCP_STATE_P0;
2487 mcp_p1 = BNX2_MCP_STATE_P1;
2488 } else {
2489 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2490 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2491 }
2492 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2493 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2494 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2495 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2496 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2497 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2498 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2499 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2500 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2501 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2502 netdev_err(dev, "DEBUG: shmem states:\n");
2503 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2504 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2505 bnx2_shmem_rd(bp, BNX2_FW_MB),
2506 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2507 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2508 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2509 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2510 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2511 pr_cont(" condition[%08x]\n",
2512 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
13e63517 2513 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
ecdbf6e0
JH
2514 DP_SHMEM_LINE(bp, 0x3cc);
2515 DP_SHMEM_LINE(bp, 0x3dc);
2516 DP_SHMEM_LINE(bp, 0x3ec);
2517 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2518 netdev_err(dev, "<--- end MCP states dump --->\n");
2519}
2520
b6016b76 2521static int
a2f13890 2522bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
b6016b76
MC
2523{
2524 int i;
2525 u32 val;
2526
b6016b76
MC
2527 bp->fw_wr_seq++;
2528 msg_data |= bp->fw_wr_seq;
a8d9bc2e 2529 bp->fw_last_msg = msg_data;
b6016b76 2530
2726d6e1 2531 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
b6016b76 2532
a2f13890
MC
2533 if (!ack)
2534 return 0;
2535
b6016b76 2536 /* wait for an acknowledgement. */
40105c0b 2537 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
b090ae2b 2538 msleep(10);
b6016b76 2539
2726d6e1 2540 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
b6016b76
MC
2541
2542 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2543 break;
2544 }
b090ae2b
MC
2545 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2546 return 0;
b6016b76
MC
2547
2548 /* If we timed out, inform the firmware that this is the case. */
b090ae2b 2549 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
b6016b76
MC
2550 msg_data &= ~BNX2_DRV_MSG_CODE;
2551 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2552
2726d6e1 2553 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
ecdbf6e0
JH
2554 if (!silent) {
2555 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2556 bnx2_dump_mcp_state(bp);
2557 }
b6016b76 2558
b6016b76
MC
2559 return -EBUSY;
2560 }
2561
b090ae2b
MC
2562 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2563 return -EIO;
2564
b6016b76
MC
2565 return 0;
2566}
2567
59b47d8a
MC
2568static int
2569bnx2_init_5709_context(struct bnx2 *bp)
2570{
2571 int i, ret = 0;
2572 u32 val;
2573
2574 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2bc4078e 2575 val |= (BNX2_PAGE_BITS - 8) << 16;
e503e066 2576 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
641bdcd5 2577 for (i = 0; i < 10; i++) {
e503e066 2578 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
641bdcd5
MC
2579 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2580 break;
2581 udelay(2);
2582 }
2583 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2584 return -EBUSY;
2585
59b47d8a
MC
2586 for (i = 0; i < bp->ctx_pages; i++) {
2587 int j;
2588
352f7687 2589 if (bp->ctx_blk[i])
2bc4078e 2590 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
352f7687
MC
2591 else
2592 return -ENOMEM;
2593
e503e066
MC
2594 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2595 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2596 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2597 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2598 (u64) bp->ctx_blk_mapping[i] >> 32);
2599 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2600 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
59b47d8a
MC
2601 for (j = 0; j < 10; j++) {
2602
e503e066 2603 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
59b47d8a
MC
2604 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2605 break;
2606 udelay(5);
2607 }
2608 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2609 ret = -EBUSY;
2610 break;
2611 }
2612 }
2613 return ret;
2614}
2615
b6016b76
MC
2616static void
2617bnx2_init_context(struct bnx2 *bp)
2618{
2619 u32 vcid;
2620
2621 vcid = 96;
2622 while (vcid) {
2623 u32 vcid_addr, pcid_addr, offset;
7947b20e 2624 int i;
b6016b76
MC
2625
2626 vcid--;
2627
4ce45e02 2628 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
2629 u32 new_vcid;
2630
2631 vcid_addr = GET_PCID_ADDR(vcid);
2632 if (vcid & 0x8) {
2633 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2634 }
2635 else {
2636 new_vcid = vcid;
2637 }
2638 pcid_addr = GET_PCID_ADDR(new_vcid);
2639 }
2640 else {
2641 vcid_addr = GET_CID_ADDR(vcid);
2642 pcid_addr = vcid_addr;
2643 }
2644
7947b20e
MC
2645 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2646 vcid_addr += (i << PHY_CTX_SHIFT);
2647 pcid_addr += (i << PHY_CTX_SHIFT);
b6016b76 2648
e503e066
MC
2649 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2650 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
b6016b76 2651
7947b20e
MC
2652 /* Zero out the context. */
2653 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
62a8313c 2654 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
7947b20e 2655 }
b6016b76
MC
2656 }
2657}
2658
2659static int
2660bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2661{
2662 u16 *good_mbuf;
2663 u32 good_mbuf_cnt;
2664 u32 val;
2665
2666 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
e404decb 2667 if (good_mbuf == NULL)
b6016b76 2668 return -ENOMEM;
b6016b76 2669
e503e066 2670 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
b6016b76
MC
2671 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2672
2673 good_mbuf_cnt = 0;
2674
2675 /* Allocate a bunch of mbufs and save the good ones in an array. */
2726d6e1 2676 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76 2677 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
2726d6e1
MC
2678 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2679 BNX2_RBUF_COMMAND_ALLOC_REQ);
b6016b76 2680
2726d6e1 2681 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
b6016b76
MC
2682
2683 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2684
2685 /* The addresses with Bit 9 set are bad memory blocks. */
2686 if (!(val & (1 << 9))) {
2687 good_mbuf[good_mbuf_cnt] = (u16) val;
2688 good_mbuf_cnt++;
2689 }
2690
2726d6e1 2691 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76
MC
2692 }
2693
2694 /* Free the good ones back to the mbuf pool thus discarding
2695 * all the bad ones. */
2696 while (good_mbuf_cnt) {
2697 good_mbuf_cnt--;
2698
2699 val = good_mbuf[good_mbuf_cnt];
2700 val = (val << 9) | val | 1;
2701
2726d6e1 2702 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
b6016b76
MC
2703 }
2704 kfree(good_mbuf);
2705 return 0;
2706}
2707
2708static void
5fcaed01 2709bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
b6016b76
MC
2710{
2711 u32 val;
b6016b76
MC
2712
2713 val = (mac_addr[0] << 8) | mac_addr[1];
2714
e503e066 2715 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
b6016b76 2716
6aa20a22 2717 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
b6016b76
MC
2718 (mac_addr[4] << 8) | mac_addr[5];
2719
e503e066 2720 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
b6016b76
MC
2721}
2722
47bf4246 2723static inline int
a2df00aa 2724bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
47bf4246
MC
2725{
2726 dma_addr_t mapping;
2bc4078e
MC
2727 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2728 struct bnx2_rx_bd *rxbd =
2729 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
a2df00aa 2730 struct page *page = alloc_page(gfp);
47bf4246
MC
2731
2732 if (!page)
2733 return -ENOMEM;
36227e88 2734 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
47bf4246 2735 PCI_DMA_FROMDEVICE);
36227e88 2736 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
3d16af86
BL
2737 __free_page(page);
2738 return -EIO;
2739 }
2740
47bf4246 2741 rx_pg->page = page;
1a4ccc2d 2742 dma_unmap_addr_set(rx_pg, mapping, mapping);
47bf4246
MC
2743 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2744 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2745 return 0;
2746}
2747
2748static void
bb4f98ab 2749bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
47bf4246 2750{
2bc4078e 2751 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
47bf4246
MC
2752 struct page *page = rx_pg->page;
2753
2754 if (!page)
2755 return;
2756
36227e88
SG
2757 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2758 PAGE_SIZE, PCI_DMA_FROMDEVICE);
47bf4246
MC
2759
2760 __free_page(page);
2761 rx_pg->page = NULL;
2762}
2763
b6016b76 2764static inline int
dd2bc8e9 2765bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
b6016b76 2766{
dd2bc8e9 2767 u8 *data;
2bc4078e 2768 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
b6016b76 2769 dma_addr_t mapping;
2bc4078e
MC
2770 struct bnx2_rx_bd *rxbd =
2771 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
b6016b76 2772
dd2bc8e9
ED
2773 data = kmalloc(bp->rx_buf_size, gfp);
2774 if (!data)
b6016b76 2775 return -ENOMEM;
b6016b76 2776
dd2bc8e9
ED
2777 mapping = dma_map_single(&bp->pdev->dev,
2778 get_l2_fhdr(data),
2779 bp->rx_buf_use_size,
36227e88
SG
2780 PCI_DMA_FROMDEVICE);
2781 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
dd2bc8e9 2782 kfree(data);
3d16af86
BL
2783 return -EIO;
2784 }
b6016b76 2785
dd2bc8e9 2786 rx_buf->data = data;
1a4ccc2d 2787 dma_unmap_addr_set(rx_buf, mapping, mapping);
b6016b76
MC
2788
2789 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2790 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2791
bb4f98ab 2792 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76
MC
2793
2794 return 0;
2795}
2796
da3e4fbe 2797static int
35efa7c1 2798bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
b6016b76 2799{
43e80b89 2800 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76 2801 u32 new_link_state, old_link_state;
da3e4fbe 2802 int is_set = 1;
b6016b76 2803
da3e4fbe
MC
2804 new_link_state = sblk->status_attn_bits & event;
2805 old_link_state = sblk->status_attn_bits_ack & event;
b6016b76 2806 if (new_link_state != old_link_state) {
da3e4fbe 2807 if (new_link_state)
e503e066 2808 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
da3e4fbe 2809 else
e503e066 2810 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
da3e4fbe
MC
2811 } else
2812 is_set = 0;
2813
2814 return is_set;
2815}
2816
2817static void
35efa7c1 2818bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
da3e4fbe 2819{
74ecc62d
MC
2820 spin_lock(&bp->phy_lock);
2821
2822 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
b6016b76 2823 bnx2_set_link(bp);
35efa7c1 2824 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
0d8a6571
MC
2825 bnx2_set_remote_link(bp);
2826
74ecc62d
MC
2827 spin_unlock(&bp->phy_lock);
2828
b6016b76
MC
2829}
2830
ead7270b 2831static inline u16
35efa7c1 2832bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
ead7270b
MC
2833{
2834 u16 cons;
2835
43e80b89
MC
2836 /* Tell compiler that status block fields can change. */
2837 barrier();
2838 cons = *bnapi->hw_tx_cons_ptr;
581daf7e 2839 barrier();
2bc4078e 2840 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
ead7270b
MC
2841 cons++;
2842 return cons;
2843}
2844
57851d84
MC
2845static int
2846bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 2847{
35e9010b 2848 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
b6016b76 2849 u16 hw_cons, sw_cons, sw_ring_cons;
706bf240 2850 int tx_pkt = 0, index;
e9831909 2851 unsigned int tx_bytes = 0;
706bf240
BL
2852 struct netdev_queue *txq;
2853
2854 index = (bnapi - bp->bnx2_napi);
2855 txq = netdev_get_tx_queue(bp->dev, index);
b6016b76 2856
35efa7c1 2857 hw_cons = bnx2_get_hw_tx_cons(bnapi);
35e9010b 2858 sw_cons = txr->tx_cons;
b6016b76
MC
2859
2860 while (sw_cons != hw_cons) {
2bc4078e 2861 struct bnx2_sw_tx_bd *tx_buf;
b6016b76
MC
2862 struct sk_buff *skb;
2863 int i, last;
2864
2bc4078e 2865 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
b6016b76 2866
35e9010b 2867 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
b6016b76 2868 skb = tx_buf->skb;
1d39ed56 2869
d62fda08
ED
2870 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2871 prefetch(&skb->end);
2872
b6016b76 2873 /* partial BD completions possible with TSO packets */
d62fda08 2874 if (tx_buf->is_gso) {
b6016b76
MC
2875 u16 last_idx, last_ring_idx;
2876
d62fda08
ED
2877 last_idx = sw_cons + tx_buf->nr_frags + 1;
2878 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
2bc4078e 2879 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
b6016b76
MC
2880 last_idx++;
2881 }
2882 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2883 break;
2884 }
2885 }
1d39ed56 2886
36227e88 2887 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
e95524a7 2888 skb_headlen(skb), PCI_DMA_TODEVICE);
b6016b76
MC
2889
2890 tx_buf->skb = NULL;
d62fda08 2891 last = tx_buf->nr_frags;
b6016b76
MC
2892
2893 for (i = 0; i < last; i++) {
2bc4078e 2894 struct bnx2_sw_tx_bd *tx_buf;
e95524a7 2895
2bc4078e
MC
2896 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2897
2898 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
36227e88 2899 dma_unmap_page(&bp->pdev->dev,
2bc4078e 2900 dma_unmap_addr(tx_buf, mapping),
9e903e08 2901 skb_frag_size(&skb_shinfo(skb)->frags[i]),
e95524a7 2902 PCI_DMA_TODEVICE);
b6016b76
MC
2903 }
2904
2bc4078e 2905 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
b6016b76 2906
e9831909 2907 tx_bytes += skb->len;
f458b2ee 2908 dev_kfree_skb_any(skb);
57851d84
MC
2909 tx_pkt++;
2910 if (tx_pkt == budget)
2911 break;
b6016b76 2912
d62fda08
ED
2913 if (hw_cons == sw_cons)
2914 hw_cons = bnx2_get_hw_tx_cons(bnapi);
b6016b76
MC
2915 }
2916
e9831909 2917 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
35e9010b
MC
2918 txr->hw_tx_cons = hw_cons;
2919 txr->tx_cons = sw_cons;
706bf240 2920
2f8af120 2921 /* Need to make the tx_cons update visible to bnx2_start_xmit()
706bf240 2922 * before checking for netif_tx_queue_stopped(). Without the
2f8af120
MC
2923 * memory barrier, there is a small possibility that bnx2_start_xmit()
2924 * will miss it and cause the queue to be stopped forever.
2925 */
2926 smp_mb();
b6016b76 2927
706bf240 2928 if (unlikely(netif_tx_queue_stopped(txq)) &&
35e9010b 2929 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
706bf240
BL
2930 __netif_tx_lock(txq, smp_processor_id());
2931 if ((netif_tx_queue_stopped(txq)) &&
35e9010b 2932 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
706bf240
BL
2933 netif_tx_wake_queue(txq);
2934 __netif_tx_unlock(txq);
b6016b76 2935 }
706bf240 2936
57851d84 2937 return tx_pkt;
b6016b76
MC
2938}
2939
1db82f2a 2940static void
bb4f98ab 2941bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
a1f60190 2942 struct sk_buff *skb, int count)
1db82f2a 2943{
2bc4078e
MC
2944 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2945 struct bnx2_rx_bd *cons_bd, *prod_bd;
1db82f2a 2946 int i;
3d16af86 2947 u16 hw_prod, prod;
bb4f98ab 2948 u16 cons = rxr->rx_pg_cons;
1db82f2a 2949
3d16af86
BL
2950 cons_rx_pg = &rxr->rx_pg_ring[cons];
2951
2952 /* The caller was unable to allocate a new page to replace the
2953 * last one in the frags array, so we need to recycle that page
2954 * and then free the skb.
2955 */
2956 if (skb) {
2957 struct page *page;
2958 struct skb_shared_info *shinfo;
2959
2960 shinfo = skb_shinfo(skb);
2961 shinfo->nr_frags--;
b7b6a688
IC
2962 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2963 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
3d16af86
BL
2964
2965 cons_rx_pg->page = page;
2966 dev_kfree_skb(skb);
2967 }
2968
2969 hw_prod = rxr->rx_pg_prod;
2970
1db82f2a 2971 for (i = 0; i < count; i++) {
2bc4078e 2972 prod = BNX2_RX_PG_RING_IDX(hw_prod);
1db82f2a 2973
bb4f98ab
MC
2974 prod_rx_pg = &rxr->rx_pg_ring[prod];
2975 cons_rx_pg = &rxr->rx_pg_ring[cons];
2bc4078e
MC
2976 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2977 [BNX2_RX_IDX(cons)];
2978 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2979 [BNX2_RX_IDX(prod)];
1db82f2a 2980
1db82f2a
MC
2981 if (prod != cons) {
2982 prod_rx_pg->page = cons_rx_pg->page;
2983 cons_rx_pg->page = NULL;
1a4ccc2d
FT
2984 dma_unmap_addr_set(prod_rx_pg, mapping,
2985 dma_unmap_addr(cons_rx_pg, mapping));
1db82f2a
MC
2986
2987 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2988 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2989
2990 }
2bc4078e
MC
2991 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2992 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
1db82f2a 2993 }
bb4f98ab
MC
2994 rxr->rx_pg_prod = hw_prod;
2995 rxr->rx_pg_cons = cons;
1db82f2a
MC
2996}
2997
b6016b76 2998static inline void
dd2bc8e9
ED
2999bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
3000 u8 *data, u16 cons, u16 prod)
b6016b76 3001{
2bc4078e
MC
3002 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
3003 struct bnx2_rx_bd *cons_bd, *prod_bd;
236b6394 3004
bb4f98ab
MC
3005 cons_rx_buf = &rxr->rx_buf_ring[cons];
3006 prod_rx_buf = &rxr->rx_buf_ring[prod];
b6016b76 3007
36227e88 3008 dma_sync_single_for_device(&bp->pdev->dev,
1a4ccc2d 3009 dma_unmap_addr(cons_rx_buf, mapping),
601d3d18 3010 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
b6016b76 3011
bb4f98ab 3012 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76 3013
dd2bc8e9 3014 prod_rx_buf->data = data;
b6016b76 3015
236b6394
MC
3016 if (cons == prod)
3017 return;
b6016b76 3018
1a4ccc2d
FT
3019 dma_unmap_addr_set(prod_rx_buf, mapping,
3020 dma_unmap_addr(cons_rx_buf, mapping));
236b6394 3021
2bc4078e
MC
3022 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
3023 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
236b6394
MC
3024 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
3025 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
b6016b76
MC
3026}
3027
dd2bc8e9
ED
3028static struct sk_buff *
3029bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
a1f60190
MC
3030 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
3031 u32 ring_idx)
85833c62
MC
3032{
3033 int err;
3034 u16 prod = ring_idx & 0xffff;
dd2bc8e9 3035 struct sk_buff *skb;
85833c62 3036
dd2bc8e9 3037 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
85833c62 3038 if (unlikely(err)) {
dd2bc8e9
ED
3039 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3040error:
1db82f2a
MC
3041 if (hdr_len) {
3042 unsigned int raw_len = len + 4;
3043 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3044
bb4f98ab 3045 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
1db82f2a 3046 }
dd2bc8e9 3047 return NULL;
85833c62
MC
3048 }
3049
36227e88 3050 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
85833c62 3051 PCI_DMA_FROMDEVICE);
d3836f21 3052 skb = build_skb(data, 0);
dd2bc8e9
ED
3053 if (!skb) {
3054 kfree(data);
3055 goto error;
3056 }
3057 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
1db82f2a
MC
3058 if (hdr_len == 0) {
3059 skb_put(skb, len);
dd2bc8e9 3060 return skb;
1db82f2a
MC
3061 } else {
3062 unsigned int i, frag_len, frag_size, pages;
2bc4078e 3063 struct bnx2_sw_pg *rx_pg;
bb4f98ab
MC
3064 u16 pg_cons = rxr->rx_pg_cons;
3065 u16 pg_prod = rxr->rx_pg_prod;
1db82f2a
MC
3066
3067 frag_size = len + 4 - hdr_len;
3068 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3069 skb_put(skb, hdr_len);
3070
3071 for (i = 0; i < pages; i++) {
3d16af86
BL
3072 dma_addr_t mapping_old;
3073
1db82f2a
MC
3074 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3075 if (unlikely(frag_len <= 4)) {
3076 unsigned int tail = 4 - frag_len;
3077
bb4f98ab
MC
3078 rxr->rx_pg_cons = pg_cons;
3079 rxr->rx_pg_prod = pg_prod;
3080 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
a1f60190 3081 pages - i);
1db82f2a
MC
3082 skb->len -= tail;
3083 if (i == 0) {
3084 skb->tail -= tail;
3085 } else {
3086 skb_frag_t *frag =
3087 &skb_shinfo(skb)->frags[i - 1];
9e903e08 3088 skb_frag_size_sub(frag, tail);
1db82f2a 3089 skb->data_len -= tail;
1db82f2a 3090 }
dd2bc8e9 3091 return skb;
1db82f2a 3092 }
bb4f98ab 3093 rx_pg = &rxr->rx_pg_ring[pg_cons];
1db82f2a 3094
3d16af86
BL
3095 /* Don't unmap yet. If we're unable to allocate a new
3096 * page, we need to recycle the page and the DMA addr.
3097 */
1a4ccc2d 3098 mapping_old = dma_unmap_addr(rx_pg, mapping);
1db82f2a
MC
3099 if (i == pages - 1)
3100 frag_len -= 4;
3101
3102 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3103 rx_pg->page = NULL;
3104
bb4f98ab 3105 err = bnx2_alloc_rx_page(bp, rxr,
2bc4078e 3106 BNX2_RX_PG_RING_IDX(pg_prod),
a2df00aa 3107 GFP_ATOMIC);
1db82f2a 3108 if (unlikely(err)) {
bb4f98ab
MC
3109 rxr->rx_pg_cons = pg_cons;
3110 rxr->rx_pg_prod = pg_prod;
3111 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
a1f60190 3112 pages - i);
dd2bc8e9 3113 return NULL;
1db82f2a
MC
3114 }
3115
36227e88 3116 dma_unmap_page(&bp->pdev->dev, mapping_old,
3d16af86
BL
3117 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3118
1db82f2a
MC
3119 frag_size -= frag_len;
3120 skb->data_len += frag_len;
a1f4e8bc 3121 skb->truesize += PAGE_SIZE;
1db82f2a
MC
3122 skb->len += frag_len;
3123
2bc4078e
MC
3124 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3125 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
1db82f2a 3126 }
bb4f98ab
MC
3127 rxr->rx_pg_prod = pg_prod;
3128 rxr->rx_pg_cons = pg_cons;
1db82f2a 3129 }
dd2bc8e9 3130 return skb;
85833c62
MC
3131}
3132
c09c2627 3133static inline u16
35efa7c1 3134bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
c09c2627 3135{
bb4f98ab
MC
3136 u16 cons;
3137
43e80b89
MC
3138 /* Tell compiler that status block fields can change. */
3139 barrier();
3140 cons = *bnapi->hw_rx_cons_ptr;
581daf7e 3141 barrier();
2bc4078e 3142 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
c09c2627
MC
3143 cons++;
3144 return cons;
3145}
3146
b6016b76 3147static int
35efa7c1 3148bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 3149{
bb4f98ab 3150 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76
MC
3151 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3152 struct l2_fhdr *rx_hdr;
1db82f2a 3153 int rx_pkt = 0, pg_ring_used = 0;
b6016b76 3154
310c4d4e
EB
3155 if (budget <= 0)
3156 return rx_pkt;
3157
35efa7c1 3158 hw_cons = bnx2_get_hw_rx_cons(bnapi);
bb4f98ab
MC
3159 sw_cons = rxr->rx_cons;
3160 sw_prod = rxr->rx_prod;
b6016b76
MC
3161
3162 /* Memory barrier necessary as speculative reads of the rx
3163 * buffer can be ahead of the index in the status block
3164 */
3165 rmb();
3166 while (sw_cons != hw_cons) {
1db82f2a 3167 unsigned int len, hdr_len;
ade2bfe7 3168 u32 status;
2bc4078e 3169 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
b6016b76 3170 struct sk_buff *skb;
236b6394 3171 dma_addr_t dma_addr;
dd2bc8e9 3172 u8 *data;
2bc4078e 3173 u16 next_ring_idx;
b6016b76 3174
2bc4078e
MC
3175 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3176 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
b6016b76 3177
bb4f98ab 3178 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
dd2bc8e9
ED
3179 data = rx_buf->data;
3180 rx_buf->data = NULL;
aabef8b2 3181
dd2bc8e9
ED
3182 rx_hdr = get_l2_fhdr(data);
3183 prefetch(rx_hdr);
236b6394 3184
1a4ccc2d 3185 dma_addr = dma_unmap_addr(rx_buf, mapping);
236b6394 3186
36227e88 3187 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
601d3d18
BL
3188 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3189 PCI_DMA_FROMDEVICE);
b6016b76 3190
2bc4078e
MC
3191 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3192 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
dd2bc8e9
ED
3193 prefetch(get_l2_fhdr(next_rx_buf->data));
3194
1db82f2a 3195 len = rx_hdr->l2_fhdr_pkt_len;
990ec380 3196 status = rx_hdr->l2_fhdr_status;
b6016b76 3197
1db82f2a
MC
3198 hdr_len = 0;
3199 if (status & L2_FHDR_STATUS_SPLIT) {
3200 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3201 pg_ring_used = 1;
3202 } else if (len > bp->rx_jumbo_thresh) {
3203 hdr_len = bp->rx_jumbo_thresh;
3204 pg_ring_used = 1;
3205 }
3206
990ec380
MC
3207 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3208 L2_FHDR_ERRORS_PHY_DECODE |
3209 L2_FHDR_ERRORS_ALIGNMENT |
3210 L2_FHDR_ERRORS_TOO_SHORT |
3211 L2_FHDR_ERRORS_GIANT_FRAME))) {
3212
dd2bc8e9 3213 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
990ec380
MC
3214 sw_ring_prod);
3215 if (pg_ring_used) {
3216 int pages;
3217
3218 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3219
3220 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3221 }
3222 goto next_rx;
3223 }
3224
1db82f2a 3225 len -= 4;
b6016b76 3226
5d5d0015 3227 if (len <= bp->rx_copy_thresh) {
dd2bc8e9
ED
3228 skb = netdev_alloc_skb(bp->dev, len + 6);
3229 if (skb == NULL) {
3230 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
85833c62
MC
3231 sw_ring_prod);
3232 goto next_rx;
3233 }
b6016b76
MC
3234
3235 /* aligned copy */
dd2bc8e9
ED
3236 memcpy(skb->data,
3237 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3238 len + 6);
3239 skb_reserve(skb, 6);
3240 skb_put(skb, len);
b6016b76 3241
dd2bc8e9 3242 bnx2_reuse_rx_data(bp, rxr, data,
b6016b76
MC
3243 sw_ring_cons, sw_ring_prod);
3244
dd2bc8e9
ED
3245 } else {
3246 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3247 (sw_ring_cons << 16) | sw_ring_prod);
3248 if (!skb)
3249 goto next_rx;
3250 }
f22828e8 3251 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
7d0fd211 3252 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
86a9bad3 3253 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
f22828e8 3254
b6016b76
MC
3255 skb->protocol = eth_type_trans(skb, bp->dev);
3256
1b0ecb28
VY
3257 if (len > (bp->dev->mtu + ETH_HLEN) &&
3258 skb->protocol != htons(0x8100) &&
3259 skb->protocol != htons(ETH_P_8021AD)) {
b6016b76 3260
745720e5 3261 dev_kfree_skb(skb);
b6016b76
MC
3262 goto next_rx;
3263
3264 }
3265
bc8acf2c 3266 skb_checksum_none_assert(skb);
8d7dfc2b 3267 if ((bp->dev->features & NETIF_F_RXCSUM) &&
b6016b76
MC
3268 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3269 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3270
ade2bfe7
MC
3271 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3272 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
b6016b76
MC
3273 skb->ip_summed = CHECKSUM_UNNECESSARY;
3274 }
fdc8541d
MC
3275 if ((bp->dev->features & NETIF_F_RXHASH) &&
3276 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3277 L2_FHDR_STATUS_USE_RXHASH))
cf1bfd6a
TH
3278 skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
3279 PKT_HASH_TYPE_L3);
b6016b76 3280
0c8dfc83 3281 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
7d0fd211 3282 napi_gro_receive(&bnapi->napi, skb);
b6016b76
MC
3283 rx_pkt++;
3284
3285next_rx:
2bc4078e
MC
3286 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3287 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
b6016b76
MC
3288
3289 if ((rx_pkt == budget))
3290 break;
f4e418f7
MC
3291
3292 /* Refresh hw_cons to see if there is new work */
3293 if (sw_cons == hw_cons) {
35efa7c1 3294 hw_cons = bnx2_get_hw_rx_cons(bnapi);
f4e418f7
MC
3295 rmb();
3296 }
b6016b76 3297 }
bb4f98ab
MC
3298 rxr->rx_cons = sw_cons;
3299 rxr->rx_prod = sw_prod;
b6016b76 3300
1db82f2a 3301 if (pg_ring_used)
e503e066 3302 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
1db82f2a 3303
e503e066 3304 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
b6016b76 3305
e503e066 3306 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
3307
3308 mmiowb();
3309
3310 return rx_pkt;
3311
3312}
3313
3314/* MSI ISR - The only difference between this and the INTx ISR
3315 * is that the MSI interrupt is always serviced.
3316 */
3317static irqreturn_t
7d12e780 3318bnx2_msi(int irq, void *dev_instance)
b6016b76 3319{
f0ea2e63
MC
3320 struct bnx2_napi *bnapi = dev_instance;
3321 struct bnx2 *bp = bnapi->bp;
b6016b76 3322
43e80b89 3323 prefetch(bnapi->status_blk.msi);
e503e066 3324 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
b6016b76
MC
3325 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3326 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3327
3328 /* Return here if interrupt is disabled. */
73eef4cd
MC
3329 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3330 return IRQ_HANDLED;
b6016b76 3331
288379f0 3332 napi_schedule(&bnapi->napi);
b6016b76 3333
73eef4cd 3334 return IRQ_HANDLED;
b6016b76
MC
3335}
3336
8e6a72c4
MC
3337static irqreturn_t
3338bnx2_msi_1shot(int irq, void *dev_instance)
3339{
f0ea2e63
MC
3340 struct bnx2_napi *bnapi = dev_instance;
3341 struct bnx2 *bp = bnapi->bp;
8e6a72c4 3342
43e80b89 3343 prefetch(bnapi->status_blk.msi);
8e6a72c4
MC
3344
3345 /* Return here if interrupt is disabled. */
3346 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3347 return IRQ_HANDLED;
3348
288379f0 3349 napi_schedule(&bnapi->napi);
8e6a72c4
MC
3350
3351 return IRQ_HANDLED;
3352}
3353
b6016b76 3354static irqreturn_t
7d12e780 3355bnx2_interrupt(int irq, void *dev_instance)
b6016b76 3356{
f0ea2e63
MC
3357 struct bnx2_napi *bnapi = dev_instance;
3358 struct bnx2 *bp = bnapi->bp;
43e80b89 3359 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76
MC
3360
3361 /* When using INTx, it is possible for the interrupt to arrive
3362 * at the CPU before the status block posted prior to the
3363 * interrupt. Reading a register will flush the status block.
3364 * When using MSI, the MSI message will always complete after
3365 * the status block write.
3366 */
35efa7c1 3367 if ((sblk->status_idx == bnapi->last_status_idx) &&
e503e066 3368 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
b6016b76 3369 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
73eef4cd 3370 return IRQ_NONE;
b6016b76 3371
e503e066 3372 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
b6016b76
MC
3373 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3374 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3375
b8a7ce7b
MC
3376 /* Read back to deassert IRQ immediately to avoid too many
3377 * spurious interrupts.
3378 */
e503e066 3379 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
b8a7ce7b 3380
b6016b76 3381 /* Return here if interrupt is shared and is disabled. */
73eef4cd
MC
3382 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3383 return IRQ_HANDLED;
b6016b76 3384
288379f0 3385 if (napi_schedule_prep(&bnapi->napi)) {
35efa7c1 3386 bnapi->last_status_idx = sblk->status_idx;
288379f0 3387 __napi_schedule(&bnapi->napi);
b8a7ce7b 3388 }
b6016b76 3389
73eef4cd 3390 return IRQ_HANDLED;
b6016b76
MC
3391}
3392
f4e418f7 3393static inline int
43e80b89 3394bnx2_has_fast_work(struct bnx2_napi *bnapi)
f4e418f7 3395{
35e9010b 3396 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 3397 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
f4e418f7 3398
bb4f98ab 3399 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
35e9010b 3400 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
f4e418f7 3401 return 1;
43e80b89
MC
3402 return 0;
3403}
3404
3405#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3406 STATUS_ATTN_BITS_TIMER_ABORT)
3407
3408static inline int
3409bnx2_has_work(struct bnx2_napi *bnapi)
3410{
3411 struct status_block *sblk = bnapi->status_blk.msi;
3412
3413 if (bnx2_has_fast_work(bnapi))
3414 return 1;
f4e418f7 3415
4edd473f
MC
3416#ifdef BCM_CNIC
3417 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3418 return 1;
3419#endif
3420
da3e4fbe
MC
3421 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3422 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
f4e418f7
MC
3423 return 1;
3424
3425 return 0;
3426}
3427
efba0180
MC
3428static void
3429bnx2_chk_missed_msi(struct bnx2 *bp)
3430{
3431 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3432 u32 msi_ctrl;
3433
3434 if (bnx2_has_work(bnapi)) {
e503e066 3435 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
efba0180
MC
3436 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3437 return;
3438
3439 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
e503e066
MC
3440 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3441 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3442 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
efba0180
MC
3443 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3444 }
3445 }
3446
3447 bp->idle_chk_status_idx = bnapi->last_status_idx;
3448}
3449
4edd473f
MC
3450#ifdef BCM_CNIC
3451static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3452{
3453 struct cnic_ops *c_ops;
3454
3455 if (!bnapi->cnic_present)
3456 return;
3457
3458 rcu_read_lock();
3459 c_ops = rcu_dereference(bp->cnic_ops);
3460 if (c_ops)
3461 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3462 bnapi->status_blk.msi);
3463 rcu_read_unlock();
3464}
3465#endif
3466
43e80b89 3467static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
b6016b76 3468{
43e80b89 3469 struct status_block *sblk = bnapi->status_blk.msi;
da3e4fbe
MC
3470 u32 status_attn_bits = sblk->status_attn_bits;
3471 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
b6016b76 3472
da3e4fbe
MC
3473 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3474 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
b6016b76 3475
35efa7c1 3476 bnx2_phy_int(bp, bnapi);
bf5295bb
MC
3477
3478 /* This is needed to take care of transient status
3479 * during link changes.
3480 */
e503e066
MC
3481 BNX2_WR(bp, BNX2_HC_COMMAND,
3482 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3483 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76 3484 }
43e80b89
MC
3485}
3486
3487static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3488 int work_done, int budget)
3489{
3490 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3491 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76 3492
35e9010b 3493 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
57851d84 3494 bnx2_tx_int(bp, bnapi, 0);
b6016b76 3495
bb4f98ab 3496 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
35efa7c1 3497 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
6aa20a22 3498
6f535763
DM
3499 return work_done;
3500}
3501
f0ea2e63
MC
3502static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3503{
3504 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3505 struct bnx2 *bp = bnapi->bp;
3506 int work_done = 0;
3507 struct status_block_msix *sblk = bnapi->status_blk.msix;
3508
3509 while (1) {
3510 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3511 if (unlikely(work_done >= budget))
3512 break;
3513
3514 bnapi->last_status_idx = sblk->status_idx;
3515 /* status idx must be read before checking for more work. */
3516 rmb();
3517 if (likely(!bnx2_has_fast_work(bnapi))) {
3518
288379f0 3519 napi_complete(napi);
e503e066
MC
3520 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3521 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3522 bnapi->last_status_idx);
f0ea2e63
MC
3523 break;
3524 }
3525 }
3526 return work_done;
3527}
3528
6f535763
DM
3529static int bnx2_poll(struct napi_struct *napi, int budget)
3530{
35efa7c1
MC
3531 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3532 struct bnx2 *bp = bnapi->bp;
6f535763 3533 int work_done = 0;
43e80b89 3534 struct status_block *sblk = bnapi->status_blk.msi;
6f535763
DM
3535
3536 while (1) {
43e80b89
MC
3537 bnx2_poll_link(bp, bnapi);
3538
35efa7c1 3539 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
f4e418f7 3540
4edd473f
MC
3541#ifdef BCM_CNIC
3542 bnx2_poll_cnic(bp, bnapi);
3543#endif
3544
35efa7c1 3545 /* bnapi->last_status_idx is used below to tell the hw how
6dee6421
MC
3546 * much work has been processed, so we must read it before
3547 * checking for more work.
3548 */
35efa7c1 3549 bnapi->last_status_idx = sblk->status_idx;
efba0180
MC
3550
3551 if (unlikely(work_done >= budget))
3552 break;
3553
6dee6421 3554 rmb();
35efa7c1 3555 if (likely(!bnx2_has_work(bnapi))) {
288379f0 3556 napi_complete(napi);
f86e82fb 3557 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
e503e066
MC
3558 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3559 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3560 bnapi->last_status_idx);
6dee6421 3561 break;
6f535763 3562 }
e503e066
MC
3563 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3564 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3565 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3566 bnapi->last_status_idx);
3567
3568 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3569 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3570 bnapi->last_status_idx);
6f535763
DM
3571 break;
3572 }
b6016b76
MC
3573 }
3574
bea3348e 3575 return work_done;
b6016b76
MC
3576}
3577
932ff279 3578/* Called with rtnl_lock from vlan functions and also netif_tx_lock
b6016b76
MC
3579 * from set_multicast.
3580 */
3581static void
3582bnx2_set_rx_mode(struct net_device *dev)
3583{
972ec0d4 3584 struct bnx2 *bp = netdev_priv(dev);
b6016b76 3585 u32 rx_mode, sort_mode;
ccffad25 3586 struct netdev_hw_addr *ha;
b6016b76 3587 int i;
b6016b76 3588
9f52b564
MC
3589 if (!netif_running(dev))
3590 return;
3591
c770a65c 3592 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
3593
3594 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3595 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3596 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
f646968f 3597 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
7d0fd211 3598 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
b6016b76 3599 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
b6016b76
MC
3600 if (dev->flags & IFF_PROMISC) {
3601 /* Promiscuous mode. */
3602 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
7510873d
MC
3603 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3604 BNX2_RPM_SORT_USER0_PROM_VLAN;
b6016b76
MC
3605 }
3606 else if (dev->flags & IFF_ALLMULTI) {
3607 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
e503e066
MC
3608 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3609 0xffffffff);
b6016b76
MC
3610 }
3611 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3612 }
3613 else {
3614 /* Accept one or more multicast(s). */
b6016b76
MC
3615 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3616 u32 regidx;
3617 u32 bit;
3618 u32 crc;
3619
3620 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3621
22bedad3
JP
3622 netdev_for_each_mc_addr(ha, dev) {
3623 crc = ether_crc_le(ETH_ALEN, ha->addr);
b6016b76
MC
3624 bit = crc & 0xff;
3625 regidx = (bit & 0xe0) >> 5;
3626 bit &= 0x1f;
3627 mc_filter[regidx] |= (1 << bit);
3628 }
3629
3630 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
e503e066
MC
3631 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3632 mc_filter[i]);
b6016b76
MC
3633 }
3634
3635 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3636 }
3637
32e7bfc4 3638 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
5fcaed01
BL
3639 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3640 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3641 BNX2_RPM_SORT_USER0_PROM_VLAN;
3642 } else if (!(dev->flags & IFF_PROMISC)) {
5fcaed01 3643 /* Add all entries into to the match filter list */
ccffad25 3644 i = 0;
32e7bfc4 3645 netdev_for_each_uc_addr(ha, dev) {
ccffad25 3646 bnx2_set_mac_addr(bp, ha->addr,
5fcaed01
BL
3647 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3648 sort_mode |= (1 <<
3649 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
ccffad25 3650 i++;
5fcaed01
BL
3651 }
3652
3653 }
3654
b6016b76
MC
3655 if (rx_mode != bp->rx_mode) {
3656 bp->rx_mode = rx_mode;
e503e066 3657 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
b6016b76
MC
3658 }
3659
e503e066
MC
3660 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3661 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3662 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
b6016b76 3663
c770a65c 3664 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
3665}
3666
7880b72e 3667static int
57579f76
MC
3668check_fw_section(const struct firmware *fw,
3669 const struct bnx2_fw_file_section *section,
3670 u32 alignment, bool non_empty)
3671{
3672 u32 offset = be32_to_cpu(section->offset);
3673 u32 len = be32_to_cpu(section->len);
3674
3675 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3676 return -EINVAL;
3677 if ((non_empty && len == 0) || len > fw->size - offset ||
3678 len & (alignment - 1))
3679 return -EINVAL;
3680 return 0;
3681}
3682
7880b72e 3683static int
57579f76
MC
3684check_mips_fw_entry(const struct firmware *fw,
3685 const struct bnx2_mips_fw_file_entry *entry)
3686{
3687 if (check_fw_section(fw, &entry->text, 4, true) ||
3688 check_fw_section(fw, &entry->data, 4, false) ||
3689 check_fw_section(fw, &entry->rodata, 4, false))
3690 return -EINVAL;
3691 return 0;
3692}
3693
7880b72e 3694static void bnx2_release_firmware(struct bnx2 *bp)
3695{
3696 if (bp->rv2p_firmware) {
3697 release_firmware(bp->mips_firmware);
3698 release_firmware(bp->rv2p_firmware);
3699 bp->rv2p_firmware = NULL;
3700 }
3701}
3702
3703static int bnx2_request_uncached_firmware(struct bnx2 *bp)
b6016b76 3704{
57579f76 3705 const char *mips_fw_file, *rv2p_fw_file;
5ee1c326
BB
3706 const struct bnx2_mips_fw_file *mips_fw;
3707 const struct bnx2_rv2p_fw_file *rv2p_fw;
57579f76
MC
3708 int rc;
3709
4ce45e02 3710 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
57579f76 3711 mips_fw_file = FW_MIPS_FILE_09;
4ce45e02
MC
3712 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3713 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
078b0735
MC
3714 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3715 else
3716 rv2p_fw_file = FW_RV2P_FILE_09;
57579f76
MC
3717 } else {
3718 mips_fw_file = FW_MIPS_FILE_06;
3719 rv2p_fw_file = FW_RV2P_FILE_06;
3720 }
3721
3722 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3723 if (rc) {
3a9c6a49 3724 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
7880b72e 3725 goto out;
57579f76
MC
3726 }
3727
3728 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3729 if (rc) {
3a9c6a49 3730 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
7880b72e 3731 goto err_release_mips_firmware;
57579f76 3732 }
5ee1c326
BB
3733 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3734 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3735 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3736 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3737 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3738 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3739 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3740 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
3a9c6a49 3741 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
7880b72e 3742 rc = -EINVAL;
3743 goto err_release_firmware;
57579f76 3744 }
5ee1c326
BB
3745 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3746 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3747 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
3a9c6a49 3748 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
7880b72e 3749 rc = -EINVAL;
3750 goto err_release_firmware;
57579f76 3751 }
7880b72e 3752out:
3753 return rc;
57579f76 3754
7880b72e 3755err_release_firmware:
3756 release_firmware(bp->rv2p_firmware);
3757 bp->rv2p_firmware = NULL;
3758err_release_mips_firmware:
3759 release_firmware(bp->mips_firmware);
3760 goto out;
3761}
3762
3763static int bnx2_request_firmware(struct bnx2 *bp)
3764{
3765 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
57579f76
MC
3766}
3767
3768static u32
3769rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3770{
3771 switch (idx) {
3772 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3773 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3774 rv2p_code |= RV2P_BD_PAGE_SIZE;
3775 break;
3776 }
3777 return rv2p_code;
3778}
3779
3780static int
3781load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3782 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3783{
3784 u32 rv2p_code_len, file_offset;
3785 __be32 *rv2p_code;
b6016b76 3786 int i;
57579f76
MC
3787 u32 val, cmd, addr;
3788
3789 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3790 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3791
3792 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
b6016b76 3793
57579f76
MC
3794 if (rv2p_proc == RV2P_PROC1) {
3795 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3796 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3797 } else {
3798 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3799 addr = BNX2_RV2P_PROC2_ADDR_CMD;
d25be1d3 3800 }
b6016b76
MC
3801
3802 for (i = 0; i < rv2p_code_len; i += 8) {
e503e066 3803 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
b6016b76 3804 rv2p_code++;
e503e066 3805 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
b6016b76
MC
3806 rv2p_code++;
3807
57579f76 3808 val = (i / 8) | cmd;
e503e066 3809 BNX2_WR(bp, addr, val);
57579f76
MC
3810 }
3811
3812 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3813 for (i = 0; i < 8; i++) {
3814 u32 loc, code;
3815
3816 loc = be32_to_cpu(fw_entry->fixup[i]);
3817 if (loc && ((loc * 4) < rv2p_code_len)) {
3818 code = be32_to_cpu(*(rv2p_code + loc - 1));
e503e066 3819 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
57579f76
MC
3820 code = be32_to_cpu(*(rv2p_code + loc));
3821 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
e503e066 3822 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
57579f76
MC
3823
3824 val = (loc / 2) | cmd;
e503e066 3825 BNX2_WR(bp, addr, val);
b6016b76
MC
3826 }
3827 }
3828
3829 /* Reset the processor, un-stall is done later. */
3830 if (rv2p_proc == RV2P_PROC1) {
e503e066 3831 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
b6016b76
MC
3832 }
3833 else {
e503e066 3834 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
b6016b76 3835 }
57579f76
MC
3836
3837 return 0;
b6016b76
MC
3838}
3839
af3ee519 3840static int
57579f76
MC
3841load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3842 const struct bnx2_mips_fw_file_entry *fw_entry)
b6016b76 3843{
57579f76
MC
3844 u32 addr, len, file_offset;
3845 __be32 *data;
b6016b76
MC
3846 u32 offset;
3847 u32 val;
3848
3849 /* Halt the CPU. */
2726d6e1 3850 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3851 val |= cpu_reg->mode_value_halt;
2726d6e1
MC
3852 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3853 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
b6016b76
MC
3854
3855 /* Load the Text area. */
57579f76
MC
3856 addr = be32_to_cpu(fw_entry->text.addr);
3857 len = be32_to_cpu(fw_entry->text.len);
3858 file_offset = be32_to_cpu(fw_entry->text.offset);
3859 data = (__be32 *)(bp->mips_firmware->data + file_offset);
ea1f8d5c 3860
57579f76
MC
3861 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3862 if (len) {
b6016b76
MC
3863 int j;
3864
57579f76
MC
3865 for (j = 0; j < (len / 4); j++, offset += 4)
3866 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3867 }
3868
57579f76
MC
3869 /* Load the Data area. */
3870 addr = be32_to_cpu(fw_entry->data.addr);
3871 len = be32_to_cpu(fw_entry->data.len);
3872 file_offset = be32_to_cpu(fw_entry->data.offset);
3873 data = (__be32 *)(bp->mips_firmware->data + file_offset);
b6016b76 3874
57579f76
MC
3875 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3876 if (len) {
b6016b76
MC
3877 int j;
3878
57579f76
MC
3879 for (j = 0; j < (len / 4); j++, offset += 4)
3880 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3881 }
3882
3883 /* Load the Read-Only area. */
57579f76
MC
3884 addr = be32_to_cpu(fw_entry->rodata.addr);
3885 len = be32_to_cpu(fw_entry->rodata.len);
3886 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3887 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3888
3889 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3890 if (len) {
b6016b76
MC
3891 int j;
3892
57579f76
MC
3893 for (j = 0; j < (len / 4); j++, offset += 4)
3894 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3895 }
3896
3897 /* Clear the pre-fetch instruction. */
2726d6e1 3898 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
57579f76
MC
3899
3900 val = be32_to_cpu(fw_entry->start_addr);
3901 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
b6016b76
MC
3902
3903 /* Start the CPU. */
2726d6e1 3904 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3905 val &= ~cpu_reg->mode_value_halt;
2726d6e1
MC
3906 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3907 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
af3ee519
MC
3908
3909 return 0;
b6016b76
MC
3910}
3911
fba9fe91 3912static int
b6016b76
MC
3913bnx2_init_cpus(struct bnx2 *bp)
3914{
57579f76
MC
3915 const struct bnx2_mips_fw_file *mips_fw =
3916 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3917 const struct bnx2_rv2p_fw_file *rv2p_fw =
3918 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3919 int rc;
b6016b76
MC
3920
3921 /* Initialize the RV2P processor. */
57579f76
MC
3922 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3923 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
b6016b76
MC
3924
3925 /* Initialize the RX Processor. */
57579f76 3926 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
fba9fe91
MC
3927 if (rc)
3928 goto init_cpu_err;
3929
b6016b76 3930 /* Initialize the TX Processor. */
57579f76 3931 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
fba9fe91
MC
3932 if (rc)
3933 goto init_cpu_err;
3934
b6016b76 3935 /* Initialize the TX Patch-up Processor. */
57579f76 3936 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
fba9fe91
MC
3937 if (rc)
3938 goto init_cpu_err;
3939
b6016b76 3940 /* Initialize the Completion Processor. */
57579f76 3941 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
fba9fe91
MC
3942 if (rc)
3943 goto init_cpu_err;
3944
d43584c8 3945 /* Initialize the Command Processor. */
57579f76 3946 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
b6016b76 3947
fba9fe91 3948init_cpu_err:
fba9fe91 3949 return rc;
b6016b76
MC
3950}
3951
b6a23e91
MC
3952static void
3953bnx2_setup_wol(struct bnx2 *bp)
3954{
3955 int i;
3956 u32 val, wol_msg;
3957
3958 if (bp->wol) {
3959 u32 advertising;
3960 u8 autoneg;
3961
3962 autoneg = bp->autoneg;
3963 advertising = bp->advertising;
3964
3965 if (bp->phy_port == PORT_TP) {
3966 bp->autoneg = AUTONEG_SPEED;
3967 bp->advertising = ADVERTISED_10baseT_Half |
3968 ADVERTISED_10baseT_Full |
3969 ADVERTISED_100baseT_Half |
3970 ADVERTISED_100baseT_Full |
3971 ADVERTISED_Autoneg;
3972 }
3973
3974 spin_lock_bh(&bp->phy_lock);
3975 bnx2_setup_phy(bp, bp->phy_port);
3976 spin_unlock_bh(&bp->phy_lock);
3977
3978 bp->autoneg = autoneg;
3979 bp->advertising = advertising;
3980
3981 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3982
3983 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3984
3985 /* Enable port mode. */
3986 val &= ~BNX2_EMAC_MODE_PORT;
3987 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3988 BNX2_EMAC_MODE_ACPI_RCVD |
3989 BNX2_EMAC_MODE_MPKT;
3990 if (bp->phy_port == PORT_TP) {
3991 val |= BNX2_EMAC_MODE_PORT_MII;
3992 } else {
3993 val |= BNX2_EMAC_MODE_PORT_GMII;
3994 if (bp->line_speed == SPEED_2500)
3995 val |= BNX2_EMAC_MODE_25G_MODE;
3996 }
3997
3998 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3999
4000 /* receive all multicast */
4001 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
4002 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
4003 0xffffffff);
4004 }
4005 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
4006
4007 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
4008 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
4009 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
4010 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
4011
4012 /* Need to enable EMAC and RPM for WOL. */
4013 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4014 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
4015 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
4016 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
4017
4018 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
4019 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
4020 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
4021
4022 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4023 } else {
4024 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4025 }
4026
a8d9bc2e
MC
4027 if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
4028 u32 val;
4029
4030 wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
4031 if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
4032 bnx2_fw_sync(bp, wol_msg, 1, 0);
4033 return;
4034 }
4035 /* Tell firmware not to power down the PHY yet, otherwise
4036 * the chip will take a long time to respond to MMIO reads.
4037 */
4038 val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
4039 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
4040 val | BNX2_PORT_FEATURE_ASF_ENABLED);
4041 bnx2_fw_sync(bp, wol_msg, 1, 0);
4042 bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
4043 }
b6a23e91
MC
4044
4045}
4046
b6016b76 4047static int
829ca9a3 4048bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
b6016b76 4049{
b6016b76 4050 switch (state) {
829ca9a3 4051 case PCI_D0: {
b6016b76
MC
4052 u32 val;
4053
6d5e85c7
MC
4054 pci_enable_wake(bp->pdev, PCI_D0, false);
4055 pci_set_power_state(bp->pdev, PCI_D0);
b6016b76 4056
e503e066 4057 val = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
4058 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4059 val &= ~BNX2_EMAC_MODE_MPKT;
e503e066 4060 BNX2_WR(bp, BNX2_EMAC_MODE, val);
b6016b76 4061
e503e066 4062 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
b6016b76 4063 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
e503e066 4064 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
b6016b76
MC
4065 break;
4066 }
829ca9a3 4067 case PCI_D3hot: {
b6a23e91 4068 bnx2_setup_wol(bp);
6d5e85c7 4069 pci_wake_from_d3(bp->pdev, bp->wol);
4ce45e02
MC
4070 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4071 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
b6016b76
MC
4072
4073 if (bp->wol)
6d5e85c7 4074 pci_set_power_state(bp->pdev, PCI_D3hot);
a8d9bc2e
MC
4075 break;
4076
4077 }
4078 if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
4079 u32 val;
4080
4081 /* Tell firmware not to power down the PHY yet,
4082 * otherwise the other port may not respond to
4083 * MMIO reads.
4084 */
4085 val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
4086 val &= ~BNX2_CONDITION_PM_STATE_MASK;
4087 val |= BNX2_CONDITION_PM_STATE_UNPREP;
4088 bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
b6016b76 4089 }
a8d9bc2e 4090 pci_set_power_state(bp->pdev, PCI_D3hot);
b6016b76
MC
4091
4092 /* No more memory access after this point until
4093 * device is brought back to D0.
4094 */
b6016b76
MC
4095 break;
4096 }
4097 default:
4098 return -EINVAL;
4099 }
4100 return 0;
4101}
4102
4103static int
4104bnx2_acquire_nvram_lock(struct bnx2 *bp)
4105{
4106 u32 val;
4107 int j;
4108
4109 /* Request access to the flash interface. */
e503e066 4110 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
b6016b76 4111 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
e503e066 4112 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
b6016b76
MC
4113 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4114 break;
4115
4116 udelay(5);
4117 }
4118
4119 if (j >= NVRAM_TIMEOUT_COUNT)
4120 return -EBUSY;
4121
4122 return 0;
4123}
4124
4125static int
4126bnx2_release_nvram_lock(struct bnx2 *bp)
4127{
4128 int j;
4129 u32 val;
4130
4131 /* Relinquish nvram interface. */
e503e066 4132 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
b6016b76
MC
4133
4134 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
e503e066 4135 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
b6016b76
MC
4136 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4137 break;
4138
4139 udelay(5);
4140 }
4141
4142 if (j >= NVRAM_TIMEOUT_COUNT)
4143 return -EBUSY;
4144
4145 return 0;
4146}
4147
4148
4149static int
4150bnx2_enable_nvram_write(struct bnx2 *bp)
4151{
4152 u32 val;
4153
e503e066
MC
4154 val = BNX2_RD(bp, BNX2_MISC_CFG);
4155 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
b6016b76 4156
e30372c9 4157 if (bp->flash_info->flags & BNX2_NV_WREN) {
b6016b76
MC
4158 int j;
4159
e503e066
MC
4160 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4161 BNX2_WR(bp, BNX2_NVM_COMMAND,
4162 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
b6016b76
MC
4163
4164 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4165 udelay(5);
4166
e503e066 4167 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76
MC
4168 if (val & BNX2_NVM_COMMAND_DONE)
4169 break;
4170 }
4171
4172 if (j >= NVRAM_TIMEOUT_COUNT)
4173 return -EBUSY;
4174 }
4175 return 0;
4176}
4177
4178static void
4179bnx2_disable_nvram_write(struct bnx2 *bp)
4180{
4181 u32 val;
4182
e503e066
MC
4183 val = BNX2_RD(bp, BNX2_MISC_CFG);
4184 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
b6016b76
MC
4185}
4186
4187
4188static void
4189bnx2_enable_nvram_access(struct bnx2 *bp)
4190{
4191 u32 val;
4192
e503e066 4193 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
b6016b76 4194 /* Enable both bits, even on read. */
e503e066
MC
4195 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4196 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
b6016b76
MC
4197}
4198
4199static void
4200bnx2_disable_nvram_access(struct bnx2 *bp)
4201{
4202 u32 val;
4203
e503e066 4204 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
b6016b76 4205 /* Disable both bits, even after read. */
e503e066 4206 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
b6016b76
MC
4207 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4208 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4209}
4210
4211static int
4212bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4213{
4214 u32 cmd;
4215 int j;
4216
e30372c9 4217 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
b6016b76
MC
4218 /* Buffered flash, no erase needed */
4219 return 0;
4220
4221 /* Build an erase command */
4222 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4223 BNX2_NVM_COMMAND_DOIT;
4224
4225 /* Need to clear DONE bit separately. */
e503e066 4226 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4227
4228 /* Address of the NVRAM to read from. */
e503e066 4229 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4230
4231 /* Issue an erase command. */
e503e066 4232 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4233
4234 /* Wait for completion. */
4235 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4236 u32 val;
4237
4238 udelay(5);
4239
e503e066 4240 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76
MC
4241 if (val & BNX2_NVM_COMMAND_DONE)
4242 break;
4243 }
4244
4245 if (j >= NVRAM_TIMEOUT_COUNT)
4246 return -EBUSY;
4247
4248 return 0;
4249}
4250
4251static int
4252bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4253{
4254 u32 cmd;
4255 int j;
4256
4257 /* Build the command word. */
4258 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4259
e30372c9
MC
4260 /* Calculate an offset of a buffered flash, not needed for 5709. */
4261 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
4262 offset = ((offset / bp->flash_info->page_size) <<
4263 bp->flash_info->page_bits) +
4264 (offset % bp->flash_info->page_size);
4265 }
4266
4267 /* Need to clear DONE bit separately. */
e503e066 4268 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4269
4270 /* Address of the NVRAM to read from. */
e503e066 4271 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4272
4273 /* Issue a read command. */
e503e066 4274 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4275
4276 /* Wait for completion. */
4277 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4278 u32 val;
4279
4280 udelay(5);
4281
e503e066 4282 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76 4283 if (val & BNX2_NVM_COMMAND_DONE) {
e503e066 4284 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
b491edd5 4285 memcpy(ret_val, &v, 4);
b6016b76
MC
4286 break;
4287 }
4288 }
4289 if (j >= NVRAM_TIMEOUT_COUNT)
4290 return -EBUSY;
4291
4292 return 0;
4293}
4294
4295
4296static int
4297bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4298{
b491edd5
AV
4299 u32 cmd;
4300 __be32 val32;
b6016b76
MC
4301 int j;
4302
4303 /* Build the command word. */
4304 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4305
e30372c9
MC
4306 /* Calculate an offset of a buffered flash, not needed for 5709. */
4307 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
4308 offset = ((offset / bp->flash_info->page_size) <<
4309 bp->flash_info->page_bits) +
4310 (offset % bp->flash_info->page_size);
4311 }
4312
4313 /* Need to clear DONE bit separately. */
e503e066 4314 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4315
4316 memcpy(&val32, val, 4);
b6016b76
MC
4317
4318 /* Write the data. */
e503e066 4319 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
b6016b76
MC
4320
4321 /* Address of the NVRAM to write to. */
e503e066 4322 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4323
4324 /* Issue the write command. */
e503e066 4325 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4326
4327 /* Wait for completion. */
4328 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4329 udelay(5);
4330
e503e066 4331 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
b6016b76
MC
4332 break;
4333 }
4334 if (j >= NVRAM_TIMEOUT_COUNT)
4335 return -EBUSY;
4336
4337 return 0;
4338}
4339
4340static int
4341bnx2_init_nvram(struct bnx2 *bp)
4342{
4343 u32 val;
e30372c9 4344 int j, entry_count, rc = 0;
0ced9d01 4345 const struct flash_spec *flash;
b6016b76 4346
4ce45e02 4347 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e30372c9
MC
4348 bp->flash_info = &flash_5709;
4349 goto get_flash_size;
4350 }
4351
b6016b76 4352 /* Determine the selected interface. */
e503e066 4353 val = BNX2_RD(bp, BNX2_NVM_CFG1);
b6016b76 4354
ff8ac609 4355 entry_count = ARRAY_SIZE(flash_table);
b6016b76 4356
b6016b76
MC
4357 if (val & 0x40000000) {
4358
4359 /* Flash interface has been reconfigured */
4360 for (j = 0, flash = &flash_table[0]; j < entry_count;
37137709
MC
4361 j++, flash++) {
4362 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4363 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
b6016b76
MC
4364 bp->flash_info = flash;
4365 break;
4366 }
4367 }
4368 }
4369 else {
37137709 4370 u32 mask;
b6016b76
MC
4371 /* Not yet been reconfigured */
4372
37137709
MC
4373 if (val & (1 << 23))
4374 mask = FLASH_BACKUP_STRAP_MASK;
4375 else
4376 mask = FLASH_STRAP_MASK;
4377
b6016b76
MC
4378 for (j = 0, flash = &flash_table[0]; j < entry_count;
4379 j++, flash++) {
4380
37137709 4381 if ((val & mask) == (flash->strapping & mask)) {
b6016b76
MC
4382 bp->flash_info = flash;
4383
4384 /* Request access to the flash interface. */
4385 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4386 return rc;
4387
4388 /* Enable access to flash interface */
4389 bnx2_enable_nvram_access(bp);
4390
4391 /* Reconfigure the flash interface */
e503e066
MC
4392 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4393 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4394 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4395 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
b6016b76
MC
4396
4397 /* Disable access to flash interface */
4398 bnx2_disable_nvram_access(bp);
4399 bnx2_release_nvram_lock(bp);
4400
4401 break;
4402 }
4403 }
4404 } /* if (val & 0x40000000) */
4405
4406 if (j == entry_count) {
4407 bp->flash_info = NULL;
3a9c6a49 4408 pr_alert("Unknown flash/EEPROM type\n");
1122db71 4409 return -ENODEV;
b6016b76
MC
4410 }
4411
e30372c9 4412get_flash_size:
2726d6e1 4413 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
1122db71
MC
4414 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4415 if (val)
4416 bp->flash_size = val;
4417 else
4418 bp->flash_size = bp->flash_info->total_size;
4419
b6016b76
MC
4420 return rc;
4421}
4422
4423static int
4424bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4425 int buf_size)
4426{
4427 int rc = 0;
4428 u32 cmd_flags, offset32, len32, extra;
4429
4430 if (buf_size == 0)
4431 return 0;
4432
4433 /* Request access to the flash interface. */
4434 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4435 return rc;
4436
4437 /* Enable access to flash interface */
4438 bnx2_enable_nvram_access(bp);
4439
4440 len32 = buf_size;
4441 offset32 = offset;
4442 extra = 0;
4443
4444 cmd_flags = 0;
4445
4446 if (offset32 & 3) {
4447 u8 buf[4];
4448 u32 pre_len;
4449
4450 offset32 &= ~3;
4451 pre_len = 4 - (offset & 3);
4452
4453 if (pre_len >= len32) {
4454 pre_len = len32;
4455 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4456 BNX2_NVM_COMMAND_LAST;
4457 }
4458 else {
4459 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4460 }
4461
4462 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4463
4464 if (rc)
4465 return rc;
4466
4467 memcpy(ret_buf, buf + (offset & 3), pre_len);
4468
4469 offset32 += 4;
4470 ret_buf += pre_len;
4471 len32 -= pre_len;
4472 }
4473 if (len32 & 3) {
4474 extra = 4 - (len32 & 3);
4475 len32 = (len32 + 4) & ~3;
4476 }
4477
4478 if (len32 == 4) {
4479 u8 buf[4];
4480
4481 if (cmd_flags)
4482 cmd_flags = BNX2_NVM_COMMAND_LAST;
4483 else
4484 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4485 BNX2_NVM_COMMAND_LAST;
4486
4487 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4488
4489 memcpy(ret_buf, buf, 4 - extra);
4490 }
4491 else if (len32 > 0) {
4492 u8 buf[4];
4493
4494 /* Read the first word. */
4495 if (cmd_flags)
4496 cmd_flags = 0;
4497 else
4498 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4499
4500 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4501
4502 /* Advance to the next dword. */
4503 offset32 += 4;
4504 ret_buf += 4;
4505 len32 -= 4;
4506
4507 while (len32 > 4 && rc == 0) {
4508 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4509
4510 /* Advance to the next dword. */
4511 offset32 += 4;
4512 ret_buf += 4;
4513 len32 -= 4;
4514 }
4515
4516 if (rc)
4517 return rc;
4518
4519 cmd_flags = BNX2_NVM_COMMAND_LAST;
4520 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4521
4522 memcpy(ret_buf, buf, 4 - extra);
4523 }
4524
4525 /* Disable access to flash interface */
4526 bnx2_disable_nvram_access(bp);
4527
4528 bnx2_release_nvram_lock(bp);
4529
4530 return rc;
4531}
4532
4533static int
4534bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4535 int buf_size)
4536{
4537 u32 written, offset32, len32;
e6be763f 4538 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
b6016b76
MC
4539 int rc = 0;
4540 int align_start, align_end;
4541
4542 buf = data_buf;
4543 offset32 = offset;
4544 len32 = buf_size;
4545 align_start = align_end = 0;
4546
4547 if ((align_start = (offset32 & 3))) {
4548 offset32 &= ~3;
c873879c
MC
4549 len32 += align_start;
4550 if (len32 < 4)
4551 len32 = 4;
b6016b76
MC
4552 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4553 return rc;
4554 }
4555
4556 if (len32 & 3) {
c873879c
MC
4557 align_end = 4 - (len32 & 3);
4558 len32 += align_end;
4559 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4560 return rc;
b6016b76
MC
4561 }
4562
4563 if (align_start || align_end) {
e6be763f
MC
4564 align_buf = kmalloc(len32, GFP_KERNEL);
4565 if (align_buf == NULL)
b6016b76
MC
4566 return -ENOMEM;
4567 if (align_start) {
e6be763f 4568 memcpy(align_buf, start, 4);
b6016b76
MC
4569 }
4570 if (align_end) {
e6be763f 4571 memcpy(align_buf + len32 - 4, end, 4);
b6016b76 4572 }
e6be763f
MC
4573 memcpy(align_buf + align_start, data_buf, buf_size);
4574 buf = align_buf;
b6016b76
MC
4575 }
4576
e30372c9 4577 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
ae181bc4
MC
4578 flash_buffer = kmalloc(264, GFP_KERNEL);
4579 if (flash_buffer == NULL) {
4580 rc = -ENOMEM;
4581 goto nvram_write_end;
4582 }
4583 }
4584
b6016b76
MC
4585 written = 0;
4586 while ((written < len32) && (rc == 0)) {
4587 u32 page_start, page_end, data_start, data_end;
4588 u32 addr, cmd_flags;
4589 int i;
b6016b76
MC
4590
4591 /* Find the page_start addr */
4592 page_start = offset32 + written;
4593 page_start -= (page_start % bp->flash_info->page_size);
4594 /* Find the page_end addr */
4595 page_end = page_start + bp->flash_info->page_size;
4596 /* Find the data_start addr */
4597 data_start = (written == 0) ? offset32 : page_start;
4598 /* Find the data_end addr */
6aa20a22 4599 data_end = (page_end > offset32 + len32) ?
b6016b76
MC
4600 (offset32 + len32) : page_end;
4601
4602 /* Request access to the flash interface. */
4603 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4604 goto nvram_write_end;
4605
4606 /* Enable access to flash interface */
4607 bnx2_enable_nvram_access(bp);
4608
4609 cmd_flags = BNX2_NVM_COMMAND_FIRST;
e30372c9 4610 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4611 int j;
4612
4613 /* Read the whole page into the buffer
4614 * (non-buffer flash only) */
4615 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4616 if (j == (bp->flash_info->page_size - 4)) {
4617 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4618 }
4619 rc = bnx2_nvram_read_dword(bp,
6aa20a22
JG
4620 page_start + j,
4621 &flash_buffer[j],
b6016b76
MC
4622 cmd_flags);
4623
4624 if (rc)
4625 goto nvram_write_end;
4626
4627 cmd_flags = 0;
4628 }
4629 }
4630
4631 /* Enable writes to flash interface (unlock write-protect) */
4632 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4633 goto nvram_write_end;
4634
b6016b76
MC
4635 /* Loop to write back the buffer data from page_start to
4636 * data_start */
4637 i = 0;
e30372c9 4638 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
c873879c
MC
4639 /* Erase the page */
4640 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4641 goto nvram_write_end;
4642
4643 /* Re-enable the write again for the actual write */
4644 bnx2_enable_nvram_write(bp);
4645
b6016b76
MC
4646 for (addr = page_start; addr < data_start;
4647 addr += 4, i += 4) {
6aa20a22 4648
b6016b76
MC
4649 rc = bnx2_nvram_write_dword(bp, addr,
4650 &flash_buffer[i], cmd_flags);
4651
4652 if (rc != 0)
4653 goto nvram_write_end;
4654
4655 cmd_flags = 0;
4656 }
4657 }
4658
4659 /* Loop to write the new data from data_start to data_end */
bae25761 4660 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
b6016b76 4661 if ((addr == page_end - 4) ||
e30372c9 4662 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
b6016b76
MC
4663 (addr == data_end - 4))) {
4664
4665 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4666 }
4667 rc = bnx2_nvram_write_dword(bp, addr, buf,
4668 cmd_flags);
4669
4670 if (rc != 0)
4671 goto nvram_write_end;
4672
4673 cmd_flags = 0;
4674 buf += 4;
4675 }
4676
4677 /* Loop to write back the buffer data from data_end
4678 * to page_end */
e30372c9 4679 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4680 for (addr = data_end; addr < page_end;
4681 addr += 4, i += 4) {
6aa20a22 4682
b6016b76
MC
4683 if (addr == page_end-4) {
4684 cmd_flags = BNX2_NVM_COMMAND_LAST;
4685 }
4686 rc = bnx2_nvram_write_dword(bp, addr,
4687 &flash_buffer[i], cmd_flags);
4688
4689 if (rc != 0)
4690 goto nvram_write_end;
4691
4692 cmd_flags = 0;
4693 }
4694 }
4695
4696 /* Disable writes to flash interface (lock write-protect) */
4697 bnx2_disable_nvram_write(bp);
4698
4699 /* Disable access to flash interface */
4700 bnx2_disable_nvram_access(bp);
4701 bnx2_release_nvram_lock(bp);
4702
4703 /* Increment written */
4704 written += data_end - data_start;
4705 }
4706
4707nvram_write_end:
e6be763f
MC
4708 kfree(flash_buffer);
4709 kfree(align_buf);
b6016b76
MC
4710 return rc;
4711}
4712
0d8a6571 4713static void
7c62e83b 4714bnx2_init_fw_cap(struct bnx2 *bp)
0d8a6571 4715{
7c62e83b 4716 u32 val, sig = 0;
0d8a6571 4717
583c28e5 4718 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
7c62e83b
MC
4719 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4720
4721 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4722 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
0d8a6571 4723
2726d6e1 4724 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
0d8a6571
MC
4725 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4726 return;
4727
7c62e83b
MC
4728 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4729 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4730 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4731 }
4732
4733 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4734 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4735 u32 link;
4736
583c28e5 4737 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
0d8a6571 4738
7c62e83b
MC
4739 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4740 if (link & BNX2_LINK_STATUS_SERDES_LINK)
0d8a6571
MC
4741 bp->phy_port = PORT_FIBRE;
4742 else
4743 bp->phy_port = PORT_TP;
489310a4 4744
7c62e83b
MC
4745 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4746 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
0d8a6571 4747 }
7c62e83b
MC
4748
4749 if (netif_running(bp->dev) && sig)
4750 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
0d8a6571
MC
4751}
4752
b4b36042
MC
4753static void
4754bnx2_setup_msix_tbl(struct bnx2 *bp)
4755{
e503e066 4756 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
b4b36042 4757
e503e066
MC
4758 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4759 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
b4b36042
MC
4760}
4761
b6016b76
MC
4762static int
4763bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4764{
4765 u32 val;
4766 int i, rc = 0;
489310a4 4767 u8 old_port;
b6016b76
MC
4768
4769 /* Wait for the current PCI transaction to complete before
4770 * issuing a reset. */
4ce45e02
MC
4771 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4772 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
e503e066
MC
4773 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4774 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4775 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4776 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4777 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4778 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
a5dac108
EW
4779 udelay(5);
4780 } else { /* 5709 */
e503e066 4781 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
a5dac108 4782 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
e503e066
MC
4783 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4784 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
a5dac108
EW
4785
4786 for (i = 0; i < 100; i++) {
4787 msleep(1);
e503e066 4788 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
a5dac108
EW
4789 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4790 break;
4791 }
4792 }
b6016b76 4793
b090ae2b 4794 /* Wait for the firmware to tell us it is ok to issue a reset. */
a2f13890 4795 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
b090ae2b 4796
b6016b76
MC
4797 /* Deposit a driver reset signature so the firmware knows that
4798 * this is a soft reset. */
2726d6e1
MC
4799 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4800 BNX2_DRV_RESET_SIGNATURE_MAGIC);
b6016b76 4801
b6016b76
MC
4802 /* Do a dummy read to force the chip to complete all current transaction
4803 * before we issue a reset. */
e503e066 4804 val = BNX2_RD(bp, BNX2_MISC_ID);
b6016b76 4805
4ce45e02 4806 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066
MC
4807 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4808 BNX2_RD(bp, BNX2_MISC_COMMAND);
234754d5 4809 udelay(5);
b6016b76 4810
234754d5
MC
4811 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4812 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
b6016b76 4813
e503e066 4814 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
b6016b76 4815
234754d5
MC
4816 } else {
4817 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4818 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4819 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4820
4821 /* Chip reset. */
e503e066 4822 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
234754d5 4823
594a9dfa
MC
4824 /* Reading back any register after chip reset will hang the
4825 * bus on 5706 A0 and A1. The msleep below provides plenty
4826 * of margin for write posting.
4827 */
4ce45e02
MC
4828 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4829 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
8e545881 4830 msleep(20);
b6016b76 4831
234754d5
MC
4832 /* Reset takes approximate 30 usec */
4833 for (i = 0; i < 10; i++) {
e503e066 4834 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
234754d5
MC
4835 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4836 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4837 break;
4838 udelay(10);
4839 }
4840
4841 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4842 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
3a9c6a49 4843 pr_err("Chip reset did not complete\n");
234754d5
MC
4844 return -EBUSY;
4845 }
b6016b76
MC
4846 }
4847
4848 /* Make sure byte swapping is properly configured. */
e503e066 4849 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
b6016b76 4850 if (val != 0x01020304) {
3a9c6a49 4851 pr_err("Chip not in correct endian mode\n");
b6016b76
MC
4852 return -ENODEV;
4853 }
4854
b6016b76 4855 /* Wait for the firmware to finish its initialization. */
a2f13890 4856 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
b090ae2b
MC
4857 if (rc)
4858 return rc;
b6016b76 4859
0d8a6571 4860 spin_lock_bh(&bp->phy_lock);
489310a4 4861 old_port = bp->phy_port;
7c62e83b 4862 bnx2_init_fw_cap(bp);
583c28e5
MC
4863 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4864 old_port != bp->phy_port)
0d8a6571
MC
4865 bnx2_set_default_remote_link(bp);
4866 spin_unlock_bh(&bp->phy_lock);
4867
4ce45e02 4868 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
4869 /* Adjust the voltage regular to two steps lower. The default
4870 * of this register is 0x0000000e. */
e503e066 4871 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
b6016b76
MC
4872
4873 /* Remove bad rbuf memory from the free pool. */
4874 rc = bnx2_alloc_bad_rbuf(bp);
4875 }
4876
c441b8d2 4877 if (bp->flags & BNX2_FLAG_USING_MSIX) {
b4b36042 4878 bnx2_setup_msix_tbl(bp);
c441b8d2 4879 /* Prevent MSIX table reads and write from timing out */
e503e066 4880 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
c441b8d2
MC
4881 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4882 }
b4b36042 4883
b6016b76
MC
4884 return rc;
4885}
4886
4887static int
4888bnx2_init_chip(struct bnx2 *bp)
4889{
d8026d93 4890 u32 val, mtu;
b4b36042 4891 int rc, i;
b6016b76
MC
4892
4893 /* Make sure the interrupt is not active. */
e503e066 4894 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
b6016b76
MC
4895
4896 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4897 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4898#ifdef __BIG_ENDIAN
6aa20a22 4899 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
b6016b76 4900#endif
6aa20a22 4901 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
b6016b76
MC
4902 DMA_READ_CHANS << 12 |
4903 DMA_WRITE_CHANS << 16;
4904
4905 val |= (0x2 << 20) | (1 << 11);
4906
f86e82fb 4907 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
b6016b76
MC
4908 val |= (1 << 23);
4909
4ce45e02
MC
4910 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4911 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4912 !(bp->flags & BNX2_FLAG_PCIX))
b6016b76
MC
4913 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4914
e503e066 4915 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
b6016b76 4916
4ce45e02 4917 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
e503e066 4918 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
b6016b76 4919 val |= BNX2_TDMA_CONFIG_ONE_DMA;
e503e066 4920 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
b6016b76
MC
4921 }
4922
f86e82fb 4923 if (bp->flags & BNX2_FLAG_PCIX) {
b6016b76
MC
4924 u16 val16;
4925
4926 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4927 &val16);
4928 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4929 val16 & ~PCI_X_CMD_ERO);
4930 }
4931
e503e066
MC
4932 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4933 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4934 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4935 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
b6016b76
MC
4936
4937 /* Initialize context mapping and zero out the quick contexts. The
4938 * context block must have already been enabled. */
4ce45e02 4939 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
641bdcd5
MC
4940 rc = bnx2_init_5709_context(bp);
4941 if (rc)
4942 return rc;
4943 } else
59b47d8a 4944 bnx2_init_context(bp);
b6016b76 4945
fba9fe91
MC
4946 if ((rc = bnx2_init_cpus(bp)) != 0)
4947 return rc;
4948
b6016b76
MC
4949 bnx2_init_nvram(bp);
4950
5fcaed01 4951 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76 4952
e503e066 4953 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
b6016b76
MC
4954 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4955 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
4ce45e02 4956 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
4edd473f 4957 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4ce45e02 4958 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
4edd473f
MC
4959 val |= BNX2_MQ_CONFIG_HALT_DIS;
4960 }
68c9f75a 4961
e503e066 4962 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
b6016b76
MC
4963
4964 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
e503e066
MC
4965 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4966 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
b6016b76 4967
2bc4078e 4968 val = (BNX2_PAGE_BITS - 8) << 24;
e503e066 4969 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
b6016b76
MC
4970
4971 /* Configure page size. */
e503e066 4972 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
b6016b76 4973 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
2bc4078e 4974 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
e503e066 4975 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
b6016b76
MC
4976
4977 val = bp->mac_addr[0] +
4978 (bp->mac_addr[1] << 8) +
4979 (bp->mac_addr[2] << 16) +
4980 bp->mac_addr[3] +
4981 (bp->mac_addr[4] << 8) +
4982 (bp->mac_addr[5] << 16);
e503e066 4983 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
b6016b76
MC
4984
4985 /* Program the MTU. Also include 4 bytes for CRC32. */
d8026d93
MC
4986 mtu = bp->dev->mtu;
4987 val = mtu + ETH_HLEN + ETH_FCS_LEN;
b6016b76
MC
4988 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4989 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
e503e066 4990 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
b6016b76 4991
d8026d93
MC
4992 if (mtu < 1500)
4993 mtu = 1500;
4994
4995 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4996 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4997 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4998
155d5561 4999 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
b4b36042
MC
5000 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5001 bp->bnx2_napi[i].last_status_idx = 0;
5002
efba0180
MC
5003 bp->idle_chk_status_idx = 0xffff;
5004
b6016b76 5005 /* Set up how to generate a link change interrupt. */
e503e066 5006 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
b6016b76 5007
e503e066
MC
5008 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
5009 (u64) bp->status_blk_mapping & 0xffffffff);
5010 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
b6016b76 5011
e503e066
MC
5012 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
5013 (u64) bp->stats_blk_mapping & 0xffffffff);
5014 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
5015 (u64) bp->stats_blk_mapping >> 32);
b6016b76 5016
e503e066
MC
5017 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
5018 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
b6016b76 5019
e503e066
MC
5020 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
5021 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
b6016b76 5022
e503e066
MC
5023 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
5024 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
b6016b76 5025
e503e066 5026 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
b6016b76 5027
e503e066 5028 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
b6016b76 5029
e503e066
MC
5030 BNX2_WR(bp, BNX2_HC_COM_TICKS,
5031 (bp->com_ticks_int << 16) | bp->com_ticks);
b6016b76 5032
e503e066
MC
5033 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
5034 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
b6016b76 5035
61d9e3fa 5036 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
e503e066 5037 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
02537b06 5038 else
e503e066
MC
5039 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
5040 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
b6016b76 5041
4ce45e02 5042 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
8e6a72c4 5043 val = BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76 5044 else {
8e6a72c4
MC
5045 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
5046 BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76
MC
5047 }
5048
efde73a3 5049 if (bp->flags & BNX2_FLAG_USING_MSIX) {
e503e066
MC
5050 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5051 BNX2_HC_MSIX_BIT_VECTOR_VAL);
c76c0475 5052
5e9ad9e1
MC
5053 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5054 }
5055
5056 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
cf7474a6 5057 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
5e9ad9e1 5058
e503e066 5059 BNX2_WR(bp, BNX2_HC_CONFIG, val);
5e9ad9e1 5060
22fa159d
MC
5061 if (bp->rx_ticks < 25)
5062 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5063 else
5064 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5065
5e9ad9e1
MC
5066 for (i = 1; i < bp->irq_nvecs; i++) {
5067 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5068 BNX2_HC_SB_CONFIG_1;
5069
e503e066 5070 BNX2_WR(bp, base,
c76c0475 5071 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
5e9ad9e1 5072 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
c76c0475
MC
5073 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5074
e503e066 5075 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
c76c0475
MC
5076 (bp->tx_quick_cons_trip_int << 16) |
5077 bp->tx_quick_cons_trip);
5078
e503e066 5079 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
c76c0475
MC
5080 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5081
e503e066
MC
5082 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5083 (bp->rx_quick_cons_trip_int << 16) |
5e9ad9e1 5084 bp->rx_quick_cons_trip);
8e6a72c4 5085
e503e066 5086 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
5e9ad9e1
MC
5087 (bp->rx_ticks_int << 16) | bp->rx_ticks);
5088 }
8e6a72c4 5089
b6016b76 5090 /* Clear internal stats counters. */
e503e066 5091 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
b6016b76 5092
e503e066 5093 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
b6016b76
MC
5094
5095 /* Initialize the receive filter. */
5096 bnx2_set_rx_mode(bp->dev);
5097
4ce45e02 5098 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066 5099 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
0aa38df7 5100 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
e503e066 5101 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
0aa38df7 5102 }
b090ae2b 5103 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
a2f13890 5104 1, 0);
b6016b76 5105
e503e066
MC
5106 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5107 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
b6016b76
MC
5108
5109 udelay(20);
5110
e503e066 5111 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
bf5295bb 5112
b090ae2b 5113 return rc;
b6016b76
MC
5114}
5115
c76c0475
MC
5116static void
5117bnx2_clear_ring_states(struct bnx2 *bp)
5118{
5119 struct bnx2_napi *bnapi;
35e9010b 5120 struct bnx2_tx_ring_info *txr;
bb4f98ab 5121 struct bnx2_rx_ring_info *rxr;
c76c0475
MC
5122 int i;
5123
5124 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5125 bnapi = &bp->bnx2_napi[i];
35e9010b 5126 txr = &bnapi->tx_ring;
bb4f98ab 5127 rxr = &bnapi->rx_ring;
c76c0475 5128
35e9010b
MC
5129 txr->tx_cons = 0;
5130 txr->hw_tx_cons = 0;
bb4f98ab
MC
5131 rxr->rx_prod_bseq = 0;
5132 rxr->rx_prod = 0;
5133 rxr->rx_cons = 0;
5134 rxr->rx_pg_prod = 0;
5135 rxr->rx_pg_cons = 0;
c76c0475
MC
5136 }
5137}
5138
59b47d8a 5139static void
35e9010b 5140bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
59b47d8a
MC
5141{
5142 u32 val, offset0, offset1, offset2, offset3;
62a8313c 5143 u32 cid_addr = GET_CID_ADDR(cid);
59b47d8a 5144
4ce45e02 5145 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
59b47d8a
MC
5146 offset0 = BNX2_L2CTX_TYPE_XI;
5147 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5148 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5149 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5150 } else {
5151 offset0 = BNX2_L2CTX_TYPE;
5152 offset1 = BNX2_L2CTX_CMD_TYPE;
5153 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5154 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5155 }
5156 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
62a8313c 5157 bnx2_ctx_wr(bp, cid_addr, offset0, val);
59b47d8a
MC
5158
5159 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
62a8313c 5160 bnx2_ctx_wr(bp, cid_addr, offset1, val);
59b47d8a 5161
35e9010b 5162 val = (u64) txr->tx_desc_mapping >> 32;
62a8313c 5163 bnx2_ctx_wr(bp, cid_addr, offset2, val);
59b47d8a 5164
35e9010b 5165 val = (u64) txr->tx_desc_mapping & 0xffffffff;
62a8313c 5166 bnx2_ctx_wr(bp, cid_addr, offset3, val);
59b47d8a 5167}
b6016b76
MC
5168
5169static void
35e9010b 5170bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
b6016b76 5171{
2bc4078e 5172 struct bnx2_tx_bd *txbd;
c76c0475
MC
5173 u32 cid = TX_CID;
5174 struct bnx2_napi *bnapi;
35e9010b 5175 struct bnx2_tx_ring_info *txr;
c76c0475 5176
35e9010b
MC
5177 bnapi = &bp->bnx2_napi[ring_num];
5178 txr = &bnapi->tx_ring;
5179
5180 if (ring_num == 0)
5181 cid = TX_CID;
5182 else
5183 cid = TX_TSS_CID + ring_num - 1;
b6016b76 5184
2f8af120
MC
5185 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5186
2bc4078e 5187 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
6aa20a22 5188
35e9010b
MC
5189 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5190 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
b6016b76 5191
35e9010b
MC
5192 txr->tx_prod = 0;
5193 txr->tx_prod_bseq = 0;
6aa20a22 5194
35e9010b
MC
5195 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5196 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
b6016b76 5197
35e9010b 5198 bnx2_init_tx_context(bp, cid, txr);
b6016b76
MC
5199}
5200
5201static void
2bc4078e
MC
5202bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5203 u32 buf_size, int num_rings)
b6016b76 5204{
b6016b76 5205 int i;
2bc4078e 5206 struct bnx2_rx_bd *rxbd;
6aa20a22 5207
5d5d0015 5208 for (i = 0; i < num_rings; i++) {
13daffa2 5209 int j;
b6016b76 5210
5d5d0015 5211 rxbd = &rx_ring[i][0];
2bc4078e 5212 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
5d5d0015 5213 rxbd->rx_bd_len = buf_size;
13daffa2
MC
5214 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5215 }
5d5d0015 5216 if (i == (num_rings - 1))
13daffa2
MC
5217 j = 0;
5218 else
5219 j = i + 1;
5d5d0015
MC
5220 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5221 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
13daffa2 5222 }
5d5d0015
MC
5223}
5224
5225static void
bb4f98ab 5226bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
5d5d0015
MC
5227{
5228 int i;
5229 u16 prod, ring_prod;
bb4f98ab
MC
5230 u32 cid, rx_cid_addr, val;
5231 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5232 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5233
5234 if (ring_num == 0)
5235 cid = RX_CID;
5236 else
5237 cid = RX_RSS_CID + ring_num - 1;
5238
5239 rx_cid_addr = GET_CID_ADDR(cid);
5d5d0015 5240
bb4f98ab 5241 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
5d5d0015
MC
5242 bp->rx_buf_use_size, bp->rx_max_ring);
5243
bb4f98ab 5244 bnx2_init_rx_context(bp, cid);
83e3fc89 5245
4ce45e02 5246 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066
MC
5247 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5248 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
83e3fc89
MC
5249 }
5250
62a8313c 5251 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
47bf4246 5252 if (bp->rx_pg_ring_size) {
bb4f98ab
MC
5253 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5254 rxr->rx_pg_desc_mapping,
47bf4246
MC
5255 PAGE_SIZE, bp->rx_max_pg_ring);
5256 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
62a8313c
MC
5257 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5258 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
5e9ad9e1 5259 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
47bf4246 5260
bb4f98ab 5261 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
62a8313c 5262 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
47bf4246 5263
bb4f98ab 5264 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
62a8313c 5265 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
47bf4246 5266
4ce45e02 5267 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
e503e066 5268 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
47bf4246 5269 }
b6016b76 5270
bb4f98ab 5271 val = (u64) rxr->rx_desc_mapping[0] >> 32;
62a8313c 5272 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
b6016b76 5273
bb4f98ab 5274 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
62a8313c 5275 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
b6016b76 5276
bb4f98ab 5277 ring_prod = prod = rxr->rx_pg_prod;
47bf4246 5278 for (i = 0; i < bp->rx_pg_ring_size; i++) {
a2df00aa 5279 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
3a9c6a49
JP
5280 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5281 ring_num, i, bp->rx_pg_ring_size);
47bf4246 5282 break;
b929e53c 5283 }
2bc4078e
MC
5284 prod = BNX2_NEXT_RX_BD(prod);
5285 ring_prod = BNX2_RX_PG_RING_IDX(prod);
47bf4246 5286 }
bb4f98ab 5287 rxr->rx_pg_prod = prod;
47bf4246 5288
bb4f98ab 5289 ring_prod = prod = rxr->rx_prod;
236b6394 5290 for (i = 0; i < bp->rx_ring_size; i++) {
dd2bc8e9 5291 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
3a9c6a49
JP
5292 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5293 ring_num, i, bp->rx_ring_size);
b6016b76 5294 break;
b929e53c 5295 }
2bc4078e
MC
5296 prod = BNX2_NEXT_RX_BD(prod);
5297 ring_prod = BNX2_RX_RING_IDX(prod);
b6016b76 5298 }
bb4f98ab 5299 rxr->rx_prod = prod;
b6016b76 5300
bb4f98ab
MC
5301 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5302 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5303 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
b6016b76 5304
e503e066
MC
5305 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5306 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
bb4f98ab 5307
e503e066 5308 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
5309}
5310
35e9010b
MC
5311static void
5312bnx2_init_all_rings(struct bnx2 *bp)
5313{
5314 int i;
5e9ad9e1 5315 u32 val;
35e9010b
MC
5316
5317 bnx2_clear_ring_states(bp);
5318
e503e066 5319 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
35e9010b
MC
5320 for (i = 0; i < bp->num_tx_rings; i++)
5321 bnx2_init_tx_ring(bp, i);
5322
5323 if (bp->num_tx_rings > 1)
e503e066
MC
5324 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5325 (TX_TSS_CID << 7));
35e9010b 5326
e503e066 5327 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5e9ad9e1
MC
5328 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5329
bb4f98ab
MC
5330 for (i = 0; i < bp->num_rx_rings; i++)
5331 bnx2_init_rx_ring(bp, i);
5e9ad9e1
MC
5332
5333 if (bp->num_rx_rings > 1) {
22fa159d 5334 u32 tbl_32 = 0;
5e9ad9e1
MC
5335
5336 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
22fa159d
MC
5337 int shift = (i % 8) << 2;
5338
5339 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5340 if ((i % 8) == 7) {
e503e066
MC
5341 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5342 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
22fa159d
MC
5343 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5344 BNX2_RLUP_RSS_COMMAND_WRITE |
5345 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5346 tbl_32 = 0;
5347 }
5e9ad9e1
MC
5348 }
5349
5350 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5351 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5352
e503e066 5353 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5e9ad9e1
MC
5354
5355 }
35e9010b
MC
5356}
5357
5d5d0015 5358static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
13daffa2 5359{
5d5d0015 5360 u32 max, num_rings = 1;
13daffa2 5361
2bc4078e
MC
5362 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5363 ring_size -= BNX2_MAX_RX_DESC_CNT;
13daffa2
MC
5364 num_rings++;
5365 }
5366 /* round to next power of 2 */
5d5d0015 5367 max = max_size;
13daffa2
MC
5368 while ((max & num_rings) == 0)
5369 max >>= 1;
5370
5371 if (num_rings != max)
5372 max <<= 1;
5373
5d5d0015
MC
5374 return max;
5375}
5376
5377static void
5378bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5379{
84eaa187 5380 u32 rx_size, rx_space, jumbo_size;
5d5d0015
MC
5381
5382 /* 8 for CRC and VLAN */
d89cb6af 5383 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
5d5d0015 5384
84eaa187 5385 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
dd2bc8e9 5386 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
84eaa187 5387
601d3d18 5388 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
47bf4246
MC
5389 bp->rx_pg_ring_size = 0;
5390 bp->rx_max_pg_ring = 0;
5391 bp->rx_max_pg_ring_idx = 0;
f86e82fb 5392 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
84eaa187
MC
5393 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5394
5395 jumbo_size = size * pages;
2bc4078e
MC
5396 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5397 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
84eaa187
MC
5398
5399 bp->rx_pg_ring_size = jumbo_size;
5400 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
2bc4078e
MC
5401 BNX2_MAX_RX_PG_RINGS);
5402 bp->rx_max_pg_ring_idx =
5403 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
601d3d18 5404 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
84eaa187
MC
5405 bp->rx_copy_thresh = 0;
5406 }
5d5d0015
MC
5407
5408 bp->rx_buf_use_size = rx_size;
dd2bc8e9
ED
5409 /* hw alignment + build_skb() overhead*/
5410 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5411 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
d89cb6af 5412 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
5d5d0015 5413 bp->rx_ring_size = size;
2bc4078e
MC
5414 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5415 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
13daffa2
MC
5416}
5417
b6016b76
MC
5418static void
5419bnx2_free_tx_skbs(struct bnx2 *bp)
5420{
5421 int i;
5422
35e9010b
MC
5423 for (i = 0; i < bp->num_tx_rings; i++) {
5424 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5425 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5426 int j;
b6016b76 5427
35e9010b 5428 if (txr->tx_buf_ring == NULL)
b6016b76 5429 continue;
b6016b76 5430
2bc4078e
MC
5431 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5432 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
35e9010b 5433 struct sk_buff *skb = tx_buf->skb;
e95524a7 5434 int k, last;
35e9010b
MC
5435
5436 if (skb == NULL) {
2bc4078e 5437 j = BNX2_NEXT_TX_BD(j);
35e9010b
MC
5438 continue;
5439 }
5440
36227e88 5441 dma_unmap_single(&bp->pdev->dev,
1a4ccc2d 5442 dma_unmap_addr(tx_buf, mapping),
e95524a7
AD
5443 skb_headlen(skb),
5444 PCI_DMA_TODEVICE);
b6016b76 5445
35e9010b 5446 tx_buf->skb = NULL;
b6016b76 5447
e95524a7 5448 last = tx_buf->nr_frags;
2bc4078e
MC
5449 j = BNX2_NEXT_TX_BD(j);
5450 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5451 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
36227e88 5452 dma_unmap_page(&bp->pdev->dev,
1a4ccc2d 5453 dma_unmap_addr(tx_buf, mapping),
9e903e08 5454 skb_frag_size(&skb_shinfo(skb)->frags[k]),
e95524a7
AD
5455 PCI_DMA_TODEVICE);
5456 }
35e9010b 5457 dev_kfree_skb(skb);
b6016b76 5458 }
e9831909 5459 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
b6016b76 5460 }
b6016b76
MC
5461}
5462
5463static void
5464bnx2_free_rx_skbs(struct bnx2 *bp)
5465{
5466 int i;
5467
bb4f98ab
MC
5468 for (i = 0; i < bp->num_rx_rings; i++) {
5469 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5470 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5471 int j;
b6016b76 5472
bb4f98ab
MC
5473 if (rxr->rx_buf_ring == NULL)
5474 return;
b6016b76 5475
bb4f98ab 5476 for (j = 0; j < bp->rx_max_ring_idx; j++) {
2bc4078e 5477 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
dd2bc8e9 5478 u8 *data = rx_buf->data;
b6016b76 5479
dd2bc8e9 5480 if (data == NULL)
bb4f98ab 5481 continue;
b6016b76 5482
36227e88 5483 dma_unmap_single(&bp->pdev->dev,
1a4ccc2d 5484 dma_unmap_addr(rx_buf, mapping),
bb4f98ab
MC
5485 bp->rx_buf_use_size,
5486 PCI_DMA_FROMDEVICE);
b6016b76 5487
dd2bc8e9 5488 rx_buf->data = NULL;
bb4f98ab 5489
dd2bc8e9 5490 kfree(data);
bb4f98ab
MC
5491 }
5492 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5493 bnx2_free_rx_page(bp, rxr, j);
b6016b76
MC
5494 }
5495}
5496
5497static void
5498bnx2_free_skbs(struct bnx2 *bp)
5499{
5500 bnx2_free_tx_skbs(bp);
5501 bnx2_free_rx_skbs(bp);
5502}
5503
5504static int
5505bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5506{
5507 int rc;
5508
5509 rc = bnx2_reset_chip(bp, reset_code);
5510 bnx2_free_skbs(bp);
5511 if (rc)
5512 return rc;
5513
fba9fe91
MC
5514 if ((rc = bnx2_init_chip(bp)) != 0)
5515 return rc;
5516
35e9010b 5517 bnx2_init_all_rings(bp);
b6016b76
MC
5518 return 0;
5519}
5520
5521static int
9a120bc5 5522bnx2_init_nic(struct bnx2 *bp, int reset_phy)
b6016b76
MC
5523{
5524 int rc;
5525
5526 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5527 return rc;
5528
80be4434 5529 spin_lock_bh(&bp->phy_lock);
9a120bc5 5530 bnx2_init_phy(bp, reset_phy);
b6016b76 5531 bnx2_set_link(bp);
543a827d
MC
5532 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5533 bnx2_remote_phy_event(bp);
0d8a6571 5534 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
5535 return 0;
5536}
5537
74bf4ba3
MC
5538static int
5539bnx2_shutdown_chip(struct bnx2 *bp)
5540{
5541 u32 reset_code;
5542
5543 if (bp->flags & BNX2_FLAG_NO_WOL)
5544 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5545 else if (bp->wol)
5546 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5547 else
5548 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5549
5550 return bnx2_reset_chip(bp, reset_code);
5551}
5552
b6016b76
MC
5553static int
5554bnx2_test_registers(struct bnx2 *bp)
5555{
5556 int ret;
5bae30c9 5557 int i, is_5709;
f71e1309 5558 static const struct {
b6016b76
MC
5559 u16 offset;
5560 u16 flags;
5bae30c9 5561#define BNX2_FL_NOT_5709 1
b6016b76
MC
5562 u32 rw_mask;
5563 u32 ro_mask;
5564 } reg_tbl[] = {
5565 { 0x006c, 0, 0x00000000, 0x0000003f },
5566 { 0x0090, 0, 0xffffffff, 0x00000000 },
5567 { 0x0094, 0, 0x00000000, 0x00000000 },
5568
5bae30c9
MC
5569 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5570 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5571 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5572 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5573 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5574 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5575 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5576 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5577 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5578
5579 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5580 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5581 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5582 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5583 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5584 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5585
5586 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5587 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5588 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
b6016b76
MC
5589
5590 { 0x1000, 0, 0x00000000, 0x00000001 },
15b169cc 5591 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
b6016b76
MC
5592
5593 { 0x1408, 0, 0x01c00800, 0x00000000 },
5594 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5595 { 0x14a8, 0, 0x00000000, 0x000001ff },
5b0c76ad 5596 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
b6016b76
MC
5597 { 0x14b0, 0, 0x00000002, 0x00000001 },
5598 { 0x14b8, 0, 0x00000000, 0x00000000 },
5599 { 0x14c0, 0, 0x00000000, 0x00000009 },
5600 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5601 { 0x14cc, 0, 0x00000000, 0x00000001 },
5602 { 0x14d0, 0, 0xffffffff, 0x00000000 },
b6016b76
MC
5603
5604 { 0x1800, 0, 0x00000000, 0x00000001 },
5605 { 0x1804, 0, 0x00000000, 0x00000003 },
b6016b76
MC
5606
5607 { 0x2800, 0, 0x00000000, 0x00000001 },
5608 { 0x2804, 0, 0x00000000, 0x00003f01 },
5609 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5610 { 0x2810, 0, 0xffff0000, 0x00000000 },
5611 { 0x2814, 0, 0xffff0000, 0x00000000 },
5612 { 0x2818, 0, 0xffff0000, 0x00000000 },
5613 { 0x281c, 0, 0xffff0000, 0x00000000 },
5614 { 0x2834, 0, 0xffffffff, 0x00000000 },
5615 { 0x2840, 0, 0x00000000, 0xffffffff },
5616 { 0x2844, 0, 0x00000000, 0xffffffff },
5617 { 0x2848, 0, 0xffffffff, 0x00000000 },
5618 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5619
5620 { 0x2c00, 0, 0x00000000, 0x00000011 },
5621 { 0x2c04, 0, 0x00000000, 0x00030007 },
5622
b6016b76
MC
5623 { 0x3c00, 0, 0x00000000, 0x00000001 },
5624 { 0x3c04, 0, 0x00000000, 0x00070000 },
5625 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5626 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5627 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5628 { 0x3c14, 0, 0x00000000, 0xffffffff },
5629 { 0x3c18, 0, 0x00000000, 0xffffffff },
5630 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5631 { 0x3c20, 0, 0xffffff00, 0x00000000 },
b6016b76
MC
5632
5633 { 0x5004, 0, 0x00000000, 0x0000007f },
5634 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
b6016b76 5635
b6016b76
MC
5636 { 0x5c00, 0, 0x00000000, 0x00000001 },
5637 { 0x5c04, 0, 0x00000000, 0x0003000f },
5638 { 0x5c08, 0, 0x00000003, 0x00000000 },
5639 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5640 { 0x5c10, 0, 0x00000000, 0xffffffff },
5641 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5642 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5643 { 0x5c88, 0, 0x00000000, 0x00077373 },
5644 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5645
5646 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5647 { 0x680c, 0, 0xffffffff, 0x00000000 },
5648 { 0x6810, 0, 0xffffffff, 0x00000000 },
5649 { 0x6814, 0, 0xffffffff, 0x00000000 },
5650 { 0x6818, 0, 0xffffffff, 0x00000000 },
5651 { 0x681c, 0, 0xffffffff, 0x00000000 },
5652 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5653 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5654 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5655 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5656 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5657 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5658 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5659 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5660 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5661 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5662 { 0x684c, 0, 0xffffffff, 0x00000000 },
5663 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5664 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5665 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5666 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5667 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5668 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5669
5670 { 0xffff, 0, 0x00000000, 0x00000000 },
5671 };
5672
5673 ret = 0;
5bae30c9 5674 is_5709 = 0;
4ce45e02 5675 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
5bae30c9
MC
5676 is_5709 = 1;
5677
b6016b76
MC
5678 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5679 u32 offset, rw_mask, ro_mask, save_val, val;
5bae30c9
MC
5680 u16 flags = reg_tbl[i].flags;
5681
5682 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5683 continue;
b6016b76
MC
5684
5685 offset = (u32) reg_tbl[i].offset;
5686 rw_mask = reg_tbl[i].rw_mask;
5687 ro_mask = reg_tbl[i].ro_mask;
5688
14ab9b86 5689 save_val = readl(bp->regview + offset);
b6016b76 5690
14ab9b86 5691 writel(0, bp->regview + offset);
b6016b76 5692
14ab9b86 5693 val = readl(bp->regview + offset);
b6016b76
MC
5694 if ((val & rw_mask) != 0) {
5695 goto reg_test_err;
5696 }
5697
5698 if ((val & ro_mask) != (save_val & ro_mask)) {
5699 goto reg_test_err;
5700 }
5701
14ab9b86 5702 writel(0xffffffff, bp->regview + offset);
b6016b76 5703
14ab9b86 5704 val = readl(bp->regview + offset);
b6016b76
MC
5705 if ((val & rw_mask) != rw_mask) {
5706 goto reg_test_err;
5707 }
5708
5709 if ((val & ro_mask) != (save_val & ro_mask)) {
5710 goto reg_test_err;
5711 }
5712
14ab9b86 5713 writel(save_val, bp->regview + offset);
b6016b76
MC
5714 continue;
5715
5716reg_test_err:
14ab9b86 5717 writel(save_val, bp->regview + offset);
b6016b76
MC
5718 ret = -ENODEV;
5719 break;
5720 }
5721 return ret;
5722}
5723
5724static int
5725bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5726{
f71e1309 5727 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
b6016b76
MC
5728 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5729 int i;
5730
5731 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5732 u32 offset;
5733
5734 for (offset = 0; offset < size; offset += 4) {
5735
2726d6e1 5736 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
b6016b76 5737
2726d6e1 5738 if (bnx2_reg_rd_ind(bp, start + offset) !=
b6016b76
MC
5739 test_pattern[i]) {
5740 return -ENODEV;
5741 }
5742 }
5743 }
5744 return 0;
5745}
5746
5747static int
5748bnx2_test_memory(struct bnx2 *bp)
5749{
5750 int ret = 0;
5751 int i;
5bae30c9 5752 static struct mem_entry {
b6016b76
MC
5753 u32 offset;
5754 u32 len;
5bae30c9 5755 } mem_tbl_5706[] = {
b6016b76 5756 { 0x60000, 0x4000 },
5b0c76ad 5757 { 0xa0000, 0x3000 },
b6016b76
MC
5758 { 0xe0000, 0x4000 },
5759 { 0x120000, 0x4000 },
5760 { 0x1a0000, 0x4000 },
5761 { 0x160000, 0x4000 },
5762 { 0xffffffff, 0 },
5bae30c9
MC
5763 },
5764 mem_tbl_5709[] = {
5765 { 0x60000, 0x4000 },
5766 { 0xa0000, 0x3000 },
5767 { 0xe0000, 0x4000 },
5768 { 0x120000, 0x4000 },
5769 { 0x1a0000, 0x4000 },
5770 { 0xffffffff, 0 },
b6016b76 5771 };
5bae30c9
MC
5772 struct mem_entry *mem_tbl;
5773
4ce45e02 5774 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
5bae30c9
MC
5775 mem_tbl = mem_tbl_5709;
5776 else
5777 mem_tbl = mem_tbl_5706;
b6016b76
MC
5778
5779 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5780 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5781 mem_tbl[i].len)) != 0) {
5782 return ret;
5783 }
5784 }
6aa20a22 5785
b6016b76
MC
5786 return ret;
5787}
5788
bc5a0690
MC
5789#define BNX2_MAC_LOOPBACK 0
5790#define BNX2_PHY_LOOPBACK 1
5791
b6016b76 5792static int
bc5a0690 5793bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
b6016b76
MC
5794{
5795 unsigned int pkt_size, num_pkts, i;
dd2bc8e9
ED
5796 struct sk_buff *skb;
5797 u8 *data;
b6016b76 5798 unsigned char *packet;
bc5a0690 5799 u16 rx_start_idx, rx_idx;
b6016b76 5800 dma_addr_t map;
2bc4078e
MC
5801 struct bnx2_tx_bd *txbd;
5802 struct bnx2_sw_bd *rx_buf;
b6016b76
MC
5803 struct l2_fhdr *rx_hdr;
5804 int ret = -ENODEV;
c76c0475 5805 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
35e9010b 5806 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 5807 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
c76c0475
MC
5808
5809 tx_napi = bnapi;
b6016b76 5810
35e9010b 5811 txr = &tx_napi->tx_ring;
bb4f98ab 5812 rxr = &bnapi->rx_ring;
bc5a0690
MC
5813 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5814 bp->loopback = MAC_LOOPBACK;
5815 bnx2_set_mac_loopback(bp);
5816 }
5817 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
583c28e5 5818 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
489310a4
MC
5819 return 0;
5820
80be4434 5821 bp->loopback = PHY_LOOPBACK;
bc5a0690
MC
5822 bnx2_set_phy_loopback(bp);
5823 }
5824 else
5825 return -EINVAL;
b6016b76 5826
84eaa187 5827 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
932f3772 5828 skb = netdev_alloc_skb(bp->dev, pkt_size);
b6cbc3b6
JL
5829 if (!skb)
5830 return -ENOMEM;
b6016b76 5831 packet = skb_put(skb, pkt_size);
d458cdf7
JP
5832 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
5833 memset(packet + ETH_ALEN, 0x0, 8);
b6016b76
MC
5834 for (i = 14; i < pkt_size; i++)
5835 packet[i] = (unsigned char) (i & 0xff);
5836
36227e88
SG
5837 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5838 PCI_DMA_TODEVICE);
5839 if (dma_mapping_error(&bp->pdev->dev, map)) {
3d16af86
BL
5840 dev_kfree_skb(skb);
5841 return -EIO;
5842 }
b6016b76 5843
e503e066
MC
5844 BNX2_WR(bp, BNX2_HC_COMMAND,
5845 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
bf5295bb 5846
e503e066 5847 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
5848
5849 udelay(5);
35efa7c1 5850 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76 5851
b6016b76
MC
5852 num_pkts = 0;
5853
2bc4078e 5854 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
b6016b76
MC
5855
5856 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5857 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5858 txbd->tx_bd_mss_nbytes = pkt_size;
5859 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5860
5861 num_pkts++;
2bc4078e 5862 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
35e9010b 5863 txr->tx_prod_bseq += pkt_size;
b6016b76 5864
e503e066
MC
5865 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5866 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
5867
5868 udelay(100);
5869
e503e066
MC
5870 BNX2_WR(bp, BNX2_HC_COMMAND,
5871 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
bf5295bb 5872
e503e066 5873 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
5874
5875 udelay(5);
5876
36227e88 5877 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
745720e5 5878 dev_kfree_skb(skb);
b6016b76 5879
35e9010b 5880 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
b6016b76 5881 goto loopback_test_done;
b6016b76 5882
35efa7c1 5883 rx_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76
MC
5884 if (rx_idx != rx_start_idx + num_pkts) {
5885 goto loopback_test_done;
5886 }
5887
bb4f98ab 5888 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
dd2bc8e9 5889 data = rx_buf->data;
b6016b76 5890
dd2bc8e9
ED
5891 rx_hdr = get_l2_fhdr(data);
5892 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
b6016b76 5893
36227e88 5894 dma_sync_single_for_cpu(&bp->pdev->dev,
1a4ccc2d 5895 dma_unmap_addr(rx_buf, mapping),
dd2bc8e9 5896 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
b6016b76 5897
ade2bfe7 5898 if (rx_hdr->l2_fhdr_status &
b6016b76
MC
5899 (L2_FHDR_ERRORS_BAD_CRC |
5900 L2_FHDR_ERRORS_PHY_DECODE |
5901 L2_FHDR_ERRORS_ALIGNMENT |
5902 L2_FHDR_ERRORS_TOO_SHORT |
5903 L2_FHDR_ERRORS_GIANT_FRAME)) {
5904
5905 goto loopback_test_done;
5906 }
5907
5908 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5909 goto loopback_test_done;
5910 }
5911
5912 for (i = 14; i < pkt_size; i++) {
dd2bc8e9 5913 if (*(data + i) != (unsigned char) (i & 0xff)) {
b6016b76
MC
5914 goto loopback_test_done;
5915 }
5916 }
5917
5918 ret = 0;
5919
5920loopback_test_done:
5921 bp->loopback = 0;
5922 return ret;
5923}
5924
bc5a0690
MC
5925#define BNX2_MAC_LOOPBACK_FAILED 1
5926#define BNX2_PHY_LOOPBACK_FAILED 2
5927#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5928 BNX2_PHY_LOOPBACK_FAILED)
5929
5930static int
5931bnx2_test_loopback(struct bnx2 *bp)
5932{
5933 int rc = 0;
5934
5935 if (!netif_running(bp->dev))
5936 return BNX2_LOOPBACK_FAILED;
5937
5938 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5939 spin_lock_bh(&bp->phy_lock);
9a120bc5 5940 bnx2_init_phy(bp, 1);
bc5a0690
MC
5941 spin_unlock_bh(&bp->phy_lock);
5942 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5943 rc |= BNX2_MAC_LOOPBACK_FAILED;
5944 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5945 rc |= BNX2_PHY_LOOPBACK_FAILED;
5946 return rc;
5947}
5948
b6016b76
MC
5949#define NVRAM_SIZE 0x200
5950#define CRC32_RESIDUAL 0xdebb20e3
5951
5952static int
5953bnx2_test_nvram(struct bnx2 *bp)
5954{
b491edd5 5955 __be32 buf[NVRAM_SIZE / 4];
b6016b76
MC
5956 u8 *data = (u8 *) buf;
5957 int rc = 0;
5958 u32 magic, csum;
5959
5960 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5961 goto test_nvram_done;
5962
5963 magic = be32_to_cpu(buf[0]);
5964 if (magic != 0x669955aa) {
5965 rc = -ENODEV;
5966 goto test_nvram_done;
5967 }
5968
5969 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5970 goto test_nvram_done;
5971
5972 csum = ether_crc_le(0x100, data);
5973 if (csum != CRC32_RESIDUAL) {
5974 rc = -ENODEV;
5975 goto test_nvram_done;
5976 }
5977
5978 csum = ether_crc_le(0x100, data + 0x100);
5979 if (csum != CRC32_RESIDUAL) {
5980 rc = -ENODEV;
5981 }
5982
5983test_nvram_done:
5984 return rc;
5985}
5986
5987static int
5988bnx2_test_link(struct bnx2 *bp)
5989{
5990 u32 bmsr;
5991
9f52b564
MC
5992 if (!netif_running(bp->dev))
5993 return -ENODEV;
5994
583c28e5 5995 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
489310a4
MC
5996 if (bp->link_up)
5997 return 0;
5998 return -ENODEV;
5999 }
c770a65c 6000 spin_lock_bh(&bp->phy_lock);
27a005b8
MC
6001 bnx2_enable_bmsr1(bp);
6002 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
6003 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
6004 bnx2_disable_bmsr1(bp);
c770a65c 6005 spin_unlock_bh(&bp->phy_lock);
6aa20a22 6006
b6016b76
MC
6007 if (bmsr & BMSR_LSTATUS) {
6008 return 0;
6009 }
6010 return -ENODEV;
6011}
6012
6013static int
6014bnx2_test_intr(struct bnx2 *bp)
6015{
6016 int i;
b6016b76
MC
6017 u16 status_idx;
6018
6019 if (!netif_running(bp->dev))
6020 return -ENODEV;
6021
e503e066 6022 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
b6016b76
MC
6023
6024 /* This register is not touched during run-time. */
e503e066
MC
6025 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
6026 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
6027
6028 for (i = 0; i < 10; i++) {
e503e066 6029 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
b6016b76
MC
6030 status_idx) {
6031
6032 break;
6033 }
6034
6035 msleep_interruptible(10);
6036 }
6037 if (i < 10)
6038 return 0;
6039
6040 return -ENODEV;
6041}
6042
38ea3686 6043/* Determining link for parallel detection. */
b2fadeae
MC
6044static int
6045bnx2_5706_serdes_has_link(struct bnx2 *bp)
6046{
6047 u32 mode_ctl, an_dbg, exp;
6048
38ea3686
MC
6049 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6050 return 0;
6051
b2fadeae
MC
6052 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6053 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6054
6055 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6056 return 0;
6057
6058 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6059 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6060 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6061
f3014c0c 6062 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
b2fadeae
MC
6063 return 0;
6064
6065 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6066 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6067 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6068
6069 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6070 return 0;
6071
6072 return 1;
6073}
6074
b6016b76 6075static void
48b01e2d 6076bnx2_5706_serdes_timer(struct bnx2 *bp)
b6016b76 6077{
b2fadeae
MC
6078 int check_link = 1;
6079
48b01e2d 6080 spin_lock(&bp->phy_lock);
b2fadeae 6081 if (bp->serdes_an_pending) {
48b01e2d 6082 bp->serdes_an_pending--;
b2fadeae
MC
6083 check_link = 0;
6084 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
48b01e2d 6085 u32 bmcr;
b6016b76 6086
ac392abc 6087 bp->current_interval = BNX2_TIMER_INTERVAL;
cd339a0e 6088
ca58c3af 6089 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 6090
48b01e2d 6091 if (bmcr & BMCR_ANENABLE) {
b2fadeae 6092 if (bnx2_5706_serdes_has_link(bp)) {
48b01e2d
MC
6093 bmcr &= ~BMCR_ANENABLE;
6094 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
ca58c3af 6095 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
583c28e5 6096 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d 6097 }
b6016b76 6098 }
48b01e2d
MC
6099 }
6100 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
583c28e5 6101 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
48b01e2d 6102 u32 phy2;
b6016b76 6103
48b01e2d
MC
6104 bnx2_write_phy(bp, 0x17, 0x0f01);
6105 bnx2_read_phy(bp, 0x15, &phy2);
6106 if (phy2 & 0x20) {
6107 u32 bmcr;
cd339a0e 6108
ca58c3af 6109 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
48b01e2d 6110 bmcr |= BMCR_ANENABLE;
ca58c3af 6111 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
b6016b76 6112
583c28e5 6113 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d
MC
6114 }
6115 } else
ac392abc 6116 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6117
a2724e25 6118 if (check_link) {
b2fadeae
MC
6119 u32 val;
6120
6121 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6122 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6123 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6124
a2724e25
MC
6125 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6126 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6127 bnx2_5706s_force_link_dn(bp, 1);
6128 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6129 } else
6130 bnx2_set_link(bp);
6131 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6132 bnx2_set_link(bp);
b2fadeae 6133 }
48b01e2d
MC
6134 spin_unlock(&bp->phy_lock);
6135}
b6016b76 6136
f8dd064e
MC
6137static void
6138bnx2_5708_serdes_timer(struct bnx2 *bp)
6139{
583c28e5 6140 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
6141 return;
6142
583c28e5 6143 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
f8dd064e
MC
6144 bp->serdes_an_pending = 0;
6145 return;
6146 }
b6016b76 6147
f8dd064e
MC
6148 spin_lock(&bp->phy_lock);
6149 if (bp->serdes_an_pending)
6150 bp->serdes_an_pending--;
6151 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6152 u32 bmcr;
b6016b76 6153
ca58c3af 6154 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
f8dd064e 6155 if (bmcr & BMCR_ANENABLE) {
605a9e20 6156 bnx2_enable_forced_2g5(bp);
40105c0b 6157 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
f8dd064e 6158 } else {
605a9e20 6159 bnx2_disable_forced_2g5(bp);
f8dd064e 6160 bp->serdes_an_pending = 2;
ac392abc 6161 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6162 }
b6016b76 6163
f8dd064e 6164 } else
ac392abc 6165 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6166
f8dd064e
MC
6167 spin_unlock(&bp->phy_lock);
6168}
6169
48b01e2d
MC
6170static void
6171bnx2_timer(unsigned long data)
6172{
6173 struct bnx2 *bp = (struct bnx2 *) data;
b6016b76 6174
48b01e2d
MC
6175 if (!netif_running(bp->dev))
6176 return;
b6016b76 6177
48b01e2d
MC
6178 if (atomic_read(&bp->intr_sem) != 0)
6179 goto bnx2_restart_timer;
b6016b76 6180
efba0180
MC
6181 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6182 BNX2_FLAG_USING_MSI)
6183 bnx2_chk_missed_msi(bp);
6184
df149d70 6185 bnx2_send_heart_beat(bp);
b6016b76 6186
2726d6e1
MC
6187 bp->stats_blk->stat_FwRxDrop =
6188 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
b6016b76 6189
02537b06 6190 /* workaround occasional corrupted counters */
61d9e3fa 6191 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
e503e066
MC
6192 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6193 BNX2_HC_COMMAND_STATS_NOW);
02537b06 6194
583c28e5 6195 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 6196 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
f8dd064e 6197 bnx2_5706_serdes_timer(bp);
27a005b8 6198 else
f8dd064e 6199 bnx2_5708_serdes_timer(bp);
b6016b76
MC
6200 }
6201
6202bnx2_restart_timer:
cd339a0e 6203 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
6204}
6205
8e6a72c4
MC
6206static int
6207bnx2_request_irq(struct bnx2 *bp)
6208{
6d866ffc 6209 unsigned long flags;
b4b36042
MC
6210 struct bnx2_irq *irq;
6211 int rc = 0, i;
8e6a72c4 6212
f86e82fb 6213 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
6d866ffc
MC
6214 flags = 0;
6215 else
6216 flags = IRQF_SHARED;
b4b36042
MC
6217
6218 for (i = 0; i < bp->irq_nvecs; i++) {
6219 irq = &bp->irq_tbl[i];
c76c0475 6220 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
f0ea2e63 6221 &bp->bnx2_napi[i]);
b4b36042
MC
6222 if (rc)
6223 break;
6224 irq->requested = 1;
6225 }
8e6a72c4
MC
6226 return rc;
6227}
6228
6229static void
a29ba9d2 6230__bnx2_free_irq(struct bnx2 *bp)
8e6a72c4 6231{
b4b36042
MC
6232 struct bnx2_irq *irq;
6233 int i;
8e6a72c4 6234
b4b36042
MC
6235 for (i = 0; i < bp->irq_nvecs; i++) {
6236 irq = &bp->irq_tbl[i];
6237 if (irq->requested)
f0ea2e63 6238 free_irq(irq->vector, &bp->bnx2_napi[i]);
b4b36042 6239 irq->requested = 0;
6d866ffc 6240 }
a29ba9d2
MC
6241}
6242
6243static void
6244bnx2_free_irq(struct bnx2 *bp)
6245{
6246
6247 __bnx2_free_irq(bp);
f86e82fb 6248 if (bp->flags & BNX2_FLAG_USING_MSI)
b4b36042 6249 pci_disable_msi(bp->pdev);
f86e82fb 6250 else if (bp->flags & BNX2_FLAG_USING_MSIX)
b4b36042
MC
6251 pci_disable_msix(bp->pdev);
6252
f86e82fb 6253 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
b4b36042
MC
6254}
6255
6256static void
5e9ad9e1 6257bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
b4b36042 6258{
f2a2dfeb 6259 int i, total_vecs;
57851d84 6260 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
4e1d0de9
MC
6261 struct net_device *dev = bp->dev;
6262 const int len = sizeof(bp->irq_tbl[0].name);
57851d84 6263
b4b36042 6264 bnx2_setup_msix_tbl(bp);
e503e066
MC
6265 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6266 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6267 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
57851d84 6268
e2eb8e38
BL
6269 /* Need to flush the previous three writes to ensure MSI-X
6270 * is setup properly */
e503e066 6271 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
e2eb8e38 6272
57851d84
MC
6273 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6274 msix_ent[i].entry = i;
6275 msix_ent[i].vector = 0;
6276 }
6277
379b39a2
MC
6278 total_vecs = msix_vecs;
6279#ifdef BCM_CNIC
6280 total_vecs++;
6281#endif
f2a2dfeb
AG
6282 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
6283 BNX2_MIN_MSIX_VEC, total_vecs);
6284 if (total_vecs < 0)
57851d84
MC
6285 return;
6286
379b39a2
MC
6287 msix_vecs = total_vecs;
6288#ifdef BCM_CNIC
6289 msix_vecs--;
6290#endif
5e9ad9e1 6291 bp->irq_nvecs = msix_vecs;
f86e82fb 6292 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
379b39a2 6293 for (i = 0; i < total_vecs; i++) {
57851d84 6294 bp->irq_tbl[i].vector = msix_ent[i].vector;
69010313
MC
6295 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6296 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6297 }
6d866ffc
MC
6298}
6299
657d92fe 6300static int
6d866ffc
MC
6301bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6302{
0a742128 6303 int cpus = netif_get_num_default_rss_queues();
b033281f
MC
6304 int msix_vecs;
6305
6306 if (!bp->num_req_rx_rings)
6307 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6308 else if (!bp->num_req_tx_rings)
6309 msix_vecs = max(cpus, bp->num_req_rx_rings);
6310 else
6311 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6312
6313 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
5e9ad9e1 6314
6d866ffc
MC
6315 bp->irq_tbl[0].handler = bnx2_interrupt;
6316 strcpy(bp->irq_tbl[0].name, bp->dev->name);
b4b36042
MC
6317 bp->irq_nvecs = 1;
6318 bp->irq_tbl[0].vector = bp->pdev->irq;
6319
3d5f3a7b 6320 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
5e9ad9e1 6321 bnx2_enable_msix(bp, msix_vecs);
6d866ffc 6322
f86e82fb
DM
6323 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6324 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
6d866ffc 6325 if (pci_enable_msi(bp->pdev) == 0) {
f86e82fb 6326 bp->flags |= BNX2_FLAG_USING_MSI;
4ce45e02 6327 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
f86e82fb 6328 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
6d866ffc
MC
6329 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6330 } else
6331 bp->irq_tbl[0].handler = bnx2_msi;
b4b36042
MC
6332
6333 bp->irq_tbl[0].vector = bp->pdev->irq;
6d866ffc
MC
6334 }
6335 }
706bf240 6336
b033281f
MC
6337 if (!bp->num_req_tx_rings)
6338 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6339 else
6340 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6341
6342 if (!bp->num_req_rx_rings)
6343 bp->num_rx_rings = bp->irq_nvecs;
6344 else
6345 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6346
657d92fe 6347 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
706bf240 6348
657d92fe 6349 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
8e6a72c4
MC
6350}
6351
b6016b76
MC
6352/* Called with rtnl_lock */
6353static int
6354bnx2_open(struct net_device *dev)
6355{
972ec0d4 6356 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6357 int rc;
6358
1b2f922f
MC
6359 netif_carrier_off(dev);
6360
b6016b76
MC
6361 bnx2_disable_int(bp);
6362
657d92fe
BH
6363 rc = bnx2_setup_int_mode(bp, disable_msi);
6364 if (rc)
6365 goto open_err;
4327ba43 6366 bnx2_init_napi(bp);
35e9010b 6367 bnx2_napi_enable(bp);
b6016b76 6368 rc = bnx2_alloc_mem(bp);
2739a8bb
MC
6369 if (rc)
6370 goto open_err;
b6016b76 6371
8e6a72c4 6372 rc = bnx2_request_irq(bp);
2739a8bb
MC
6373 if (rc)
6374 goto open_err;
b6016b76 6375
9a120bc5 6376 rc = bnx2_init_nic(bp, 1);
2739a8bb
MC
6377 if (rc)
6378 goto open_err;
6aa20a22 6379
cd339a0e 6380 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
6381
6382 atomic_set(&bp->intr_sem, 0);
6383
354fcd77
MC
6384 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6385
b6016b76
MC
6386 bnx2_enable_int(bp);
6387
f86e82fb 6388 if (bp->flags & BNX2_FLAG_USING_MSI) {
b6016b76
MC
6389 /* Test MSI to make sure it is working
6390 * If MSI test fails, go back to INTx mode
6391 */
6392 if (bnx2_test_intr(bp) != 0) {
3a9c6a49 6393 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
b6016b76
MC
6394
6395 bnx2_disable_int(bp);
8e6a72c4 6396 bnx2_free_irq(bp);
b6016b76 6397
6d866ffc
MC
6398 bnx2_setup_int_mode(bp, 1);
6399
9a120bc5 6400 rc = bnx2_init_nic(bp, 0);
b6016b76 6401
8e6a72c4
MC
6402 if (!rc)
6403 rc = bnx2_request_irq(bp);
6404
b6016b76 6405 if (rc) {
b6016b76 6406 del_timer_sync(&bp->timer);
2739a8bb 6407 goto open_err;
b6016b76
MC
6408 }
6409 bnx2_enable_int(bp);
6410 }
6411 }
f86e82fb 6412 if (bp->flags & BNX2_FLAG_USING_MSI)
3a9c6a49 6413 netdev_info(dev, "using MSI\n");
f86e82fb 6414 else if (bp->flags & BNX2_FLAG_USING_MSIX)
3a9c6a49 6415 netdev_info(dev, "using MSIX\n");
b6016b76 6416
706bf240 6417 netif_tx_start_all_queues(dev);
7880b72e 6418out:
6419 return rc;
2739a8bb
MC
6420
6421open_err:
6422 bnx2_napi_disable(bp);
6423 bnx2_free_skbs(bp);
6424 bnx2_free_irq(bp);
6425 bnx2_free_mem(bp);
f048fa9c 6426 bnx2_del_napi(bp);
7880b72e 6427 goto out;
b6016b76
MC
6428}
6429
6430static void
c4028958 6431bnx2_reset_task(struct work_struct *work)
b6016b76 6432{
c4028958 6433 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
cd634019 6434 int rc;
efdfad32 6435 u16 pcicmd;
b6016b76 6436
51bf6bb4
MC
6437 rtnl_lock();
6438 if (!netif_running(bp->dev)) {
6439 rtnl_unlock();
afdc08b9 6440 return;
51bf6bb4 6441 }
afdc08b9 6442
212f9934 6443 bnx2_netif_stop(bp, true);
b6016b76 6444
efdfad32
MC
6445 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6446 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6447 /* in case PCI block has reset */
6448 pci_restore_state(bp->pdev);
6449 pci_save_state(bp->pdev);
6450 }
cd634019
MC
6451 rc = bnx2_init_nic(bp, 1);
6452 if (rc) {
6453 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6454 bnx2_napi_enable(bp);
6455 dev_close(bp->dev);
6456 rtnl_unlock();
6457 return;
6458 }
b6016b76
MC
6459
6460 atomic_set(&bp->intr_sem, 1);
212f9934 6461 bnx2_netif_start(bp, true);
51bf6bb4 6462 rtnl_unlock();
b6016b76
MC
6463}
6464
555069da
MC
6465#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6466
6467static void
6468bnx2_dump_ftq(struct bnx2 *bp)
6469{
6470 int i;
6471 u32 reg, bdidx, cid, valid;
6472 struct net_device *dev = bp->dev;
6473 static const struct ftq_reg {
6474 char *name;
6475 u32 off;
6476 } ftq_arr[] = {
6477 BNX2_FTQ_ENTRY(RV2P_P),
6478 BNX2_FTQ_ENTRY(RV2P_T),
6479 BNX2_FTQ_ENTRY(RV2P_M),
6480 BNX2_FTQ_ENTRY(TBDR_),
6481 BNX2_FTQ_ENTRY(TDMA_),
6482 BNX2_FTQ_ENTRY(TXP_),
6483 BNX2_FTQ_ENTRY(TXP_),
6484 BNX2_FTQ_ENTRY(TPAT_),
6485 BNX2_FTQ_ENTRY(RXP_C),
6486 BNX2_FTQ_ENTRY(RXP_),
6487 BNX2_FTQ_ENTRY(COM_COMXQ_),
6488 BNX2_FTQ_ENTRY(COM_COMTQ_),
6489 BNX2_FTQ_ENTRY(COM_COMQ_),
6490 BNX2_FTQ_ENTRY(CP_CPQ_),
6491 };
6492
6493 netdev_err(dev, "<--- start FTQ dump --->\n");
6494 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6495 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6496 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6497
6498 netdev_err(dev, "CPU states:\n");
6499 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6500 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6501 reg, bnx2_reg_rd_ind(bp, reg),
6502 bnx2_reg_rd_ind(bp, reg + 4),
6503 bnx2_reg_rd_ind(bp, reg + 8),
6504 bnx2_reg_rd_ind(bp, reg + 0x1c),
6505 bnx2_reg_rd_ind(bp, reg + 0x1c),
6506 bnx2_reg_rd_ind(bp, reg + 0x20));
6507
6508 netdev_err(dev, "<--- end FTQ dump --->\n");
6509 netdev_err(dev, "<--- start TBDC dump --->\n");
6510 netdev_err(dev, "TBDC free cnt: %ld\n",
e503e066 6511 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
555069da
MC
6512 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6513 for (i = 0; i < 0x20; i++) {
6514 int j = 0;
6515
e503e066
MC
6516 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6517 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6518 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6519 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6520 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
555069da
MC
6521 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6522 j++;
6523
e503e066
MC
6524 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6525 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6526 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
555069da
MC
6527 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6528 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6529 bdidx >> 24, (valid >> 8) & 0x0ff);
6530 }
6531 netdev_err(dev, "<--- end TBDC dump --->\n");
6532}
6533
20175c57
MC
6534static void
6535bnx2_dump_state(struct bnx2 *bp)
6536{
6537 struct net_device *dev = bp->dev;
ecdbf6e0 6538 u32 val1, val2;
5804a8fb
MC
6539
6540 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6541 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6542 atomic_read(&bp->intr_sem), val1);
6543 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6544 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6545 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
b98eba52 6546 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
e503e066
MC
6547 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6548 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
b98eba52 6549 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
e503e066 6550 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
3a9c6a49 6551 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
e503e066 6552 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
20175c57 6553 if (bp->flags & BNX2_FLAG_USING_MSIX)
3a9c6a49 6554 netdev_err(dev, "DEBUG: PBA[%08x]\n",
e503e066 6555 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
20175c57
MC
6556}
6557
b6016b76
MC
6558static void
6559bnx2_tx_timeout(struct net_device *dev)
6560{
972ec0d4 6561 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6562
555069da 6563 bnx2_dump_ftq(bp);
20175c57 6564 bnx2_dump_state(bp);
ecdbf6e0 6565 bnx2_dump_mcp_state(bp);
20175c57 6566
b6016b76
MC
6567 /* This allows the netif to be shutdown gracefully before resetting */
6568 schedule_work(&bp->reset_task);
6569}
6570
932ff279 6571/* Called with netif_tx_lock.
2f8af120
MC
6572 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6573 * netif_wake_queue().
b6016b76 6574 */
61357325 6575static netdev_tx_t
b6016b76
MC
6576bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6577{
972ec0d4 6578 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6579 dma_addr_t mapping;
2bc4078e
MC
6580 struct bnx2_tx_bd *txbd;
6581 struct bnx2_sw_tx_bd *tx_buf;
b6016b76
MC
6582 u32 len, vlan_tag_flags, last_frag, mss;
6583 u16 prod, ring_prod;
6584 int i;
706bf240
BL
6585 struct bnx2_napi *bnapi;
6586 struct bnx2_tx_ring_info *txr;
6587 struct netdev_queue *txq;
6588
6589 /* Determine which tx ring we will be placed on */
6590 i = skb_get_queue_mapping(skb);
6591 bnapi = &bp->bnx2_napi[i];
6592 txr = &bnapi->tx_ring;
6593 txq = netdev_get_tx_queue(dev, i);
b6016b76 6594
35e9010b 6595 if (unlikely(bnx2_tx_avail(bp, txr) <
a550c99b 6596 (skb_shinfo(skb)->nr_frags + 1))) {
706bf240 6597 netif_tx_stop_queue(txq);
3a9c6a49 6598 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
b6016b76
MC
6599
6600 return NETDEV_TX_BUSY;
6601 }
6602 len = skb_headlen(skb);
35e9010b 6603 prod = txr->tx_prod;
2bc4078e 6604 ring_prod = BNX2_TX_RING_IDX(prod);
b6016b76
MC
6605
6606 vlan_tag_flags = 0;
84fa7933 6607 if (skb->ip_summed == CHECKSUM_PARTIAL) {
b6016b76
MC
6608 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6609 }
6610
df8a39de 6611 if (skb_vlan_tag_present(skb)) {
b6016b76 6612 vlan_tag_flags |=
df8a39de 6613 (TX_BD_FLAGS_VLAN_TAG | (skb_vlan_tag_get(skb) << 16));
b6016b76 6614 }
7d0fd211 6615
fde82055 6616 if ((mss = skb_shinfo(skb)->gso_size)) {
a1efb4b6 6617 u32 tcp_opt_len;
eddc9ec5 6618 struct iphdr *iph;
b6016b76 6619
b6016b76
MC
6620 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6621
4666f87a
MC
6622 tcp_opt_len = tcp_optlen(skb);
6623
6624 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6625 u32 tcp_off = skb_transport_offset(skb) -
6626 sizeof(struct ipv6hdr) - ETH_HLEN;
ab6a5bb6 6627
4666f87a
MC
6628 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6629 TX_BD_FLAGS_SW_FLAGS;
6630 if (likely(tcp_off == 0))
6631 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6632 else {
6633 tcp_off >>= 3;
6634 vlan_tag_flags |= ((tcp_off & 0x3) <<
6635 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6636 ((tcp_off & 0x10) <<
6637 TX_BD_FLAGS_TCP6_OFF4_SHL);
6638 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6639 }
6640 } else {
4666f87a 6641 iph = ip_hdr(skb);
4666f87a
MC
6642 if (tcp_opt_len || (iph->ihl > 5)) {
6643 vlan_tag_flags |= ((iph->ihl - 5) +
6644 (tcp_opt_len >> 2)) << 8;
6645 }
b6016b76 6646 }
4666f87a 6647 } else
b6016b76 6648 mss = 0;
b6016b76 6649
36227e88
SG
6650 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6651 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
f458b2ee 6652 dev_kfree_skb_any(skb);
3d16af86
BL
6653 return NETDEV_TX_OK;
6654 }
6655
35e9010b 6656 tx_buf = &txr->tx_buf_ring[ring_prod];
b6016b76 6657 tx_buf->skb = skb;
1a4ccc2d 6658 dma_unmap_addr_set(tx_buf, mapping, mapping);
b6016b76 6659
35e9010b 6660 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76
MC
6661
6662 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6663 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6664 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6665 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6666
6667 last_frag = skb_shinfo(skb)->nr_frags;
d62fda08
ED
6668 tx_buf->nr_frags = last_frag;
6669 tx_buf->is_gso = skb_is_gso(skb);
b6016b76
MC
6670
6671 for (i = 0; i < last_frag; i++) {
9e903e08 6672 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
b6016b76 6673
2bc4078e
MC
6674 prod = BNX2_NEXT_TX_BD(prod);
6675 ring_prod = BNX2_TX_RING_IDX(prod);
35e9010b 6676 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76 6677
9e903e08 6678 len = skb_frag_size(frag);
b7b6a688 6679 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
5d6bcdfe 6680 DMA_TO_DEVICE);
36227e88 6681 if (dma_mapping_error(&bp->pdev->dev, mapping))
e95524a7 6682 goto dma_error;
1a4ccc2d 6683 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
e95524a7 6684 mapping);
b6016b76
MC
6685
6686 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6687 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6688 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6689 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6690
6691 }
6692 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6693
94bf91ba
VZ
6694 /* Sync BD data before updating TX mailbox */
6695 wmb();
6696
e9831909
ED
6697 netdev_tx_sent_queue(txq, skb->len);
6698
2bc4078e 6699 prod = BNX2_NEXT_TX_BD(prod);
35e9010b 6700 txr->tx_prod_bseq += skb->len;
b6016b76 6701
e503e066
MC
6702 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6703 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
6704
6705 mmiowb();
6706
35e9010b 6707 txr->tx_prod = prod;
b6016b76 6708
35e9010b 6709 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
706bf240 6710 netif_tx_stop_queue(txq);
11848b96
MC
6711
6712 /* netif_tx_stop_queue() must be done before checking
6713 * tx index in bnx2_tx_avail() below, because in
6714 * bnx2_tx_int(), we update tx index before checking for
6715 * netif_tx_queue_stopped().
6716 */
6717 smp_mb();
35e9010b 6718 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
706bf240 6719 netif_tx_wake_queue(txq);
b6016b76
MC
6720 }
6721
e95524a7
AD
6722 return NETDEV_TX_OK;
6723dma_error:
6724 /* save value of frag that failed */
6725 last_frag = i;
6726
6727 /* start back at beginning and unmap skb */
6728 prod = txr->tx_prod;
2bc4078e 6729 ring_prod = BNX2_TX_RING_IDX(prod);
e95524a7
AD
6730 tx_buf = &txr->tx_buf_ring[ring_prod];
6731 tx_buf->skb = NULL;
36227e88 6732 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
e95524a7
AD
6733 skb_headlen(skb), PCI_DMA_TODEVICE);
6734
6735 /* unmap remaining mapped pages */
6736 for (i = 0; i < last_frag; i++) {
2bc4078e
MC
6737 prod = BNX2_NEXT_TX_BD(prod);
6738 ring_prod = BNX2_TX_RING_IDX(prod);
e95524a7 6739 tx_buf = &txr->tx_buf_ring[ring_prod];
36227e88 6740 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
9e903e08 6741 skb_frag_size(&skb_shinfo(skb)->frags[i]),
e95524a7
AD
6742 PCI_DMA_TODEVICE);
6743 }
6744
f458b2ee 6745 dev_kfree_skb_any(skb);
b6016b76
MC
6746 return NETDEV_TX_OK;
6747}
6748
6749/* Called with rtnl_lock */
6750static int
6751bnx2_close(struct net_device *dev)
6752{
972ec0d4 6753 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6754
bea3348e 6755 bnx2_disable_int_sync(bp);
35efa7c1 6756 bnx2_napi_disable(bp);
d2e553bc 6757 netif_tx_disable(dev);
b6016b76 6758 del_timer_sync(&bp->timer);
74bf4ba3 6759 bnx2_shutdown_chip(bp);
8e6a72c4 6760 bnx2_free_irq(bp);
b6016b76
MC
6761 bnx2_free_skbs(bp);
6762 bnx2_free_mem(bp);
f048fa9c 6763 bnx2_del_napi(bp);
b6016b76
MC
6764 bp->link_up = 0;
6765 netif_carrier_off(bp->dev);
b6016b76
MC
6766 return 0;
6767}
6768
354fcd77
MC
6769static void
6770bnx2_save_stats(struct bnx2 *bp)
6771{
6772 u32 *hw_stats = (u32 *) bp->stats_blk;
6773 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6774 int i;
6775
6776 /* The 1st 10 counters are 64-bit counters */
6777 for (i = 0; i < 20; i += 2) {
6778 u32 hi;
6779 u64 lo;
6780
c9885fe5
PR
6781 hi = temp_stats[i] + hw_stats[i];
6782 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
354fcd77
MC
6783 if (lo > 0xffffffff)
6784 hi++;
c9885fe5
PR
6785 temp_stats[i] = hi;
6786 temp_stats[i + 1] = lo & 0xffffffff;
354fcd77
MC
6787 }
6788
6789 for ( ; i < sizeof(struct statistics_block) / 4; i++)
c9885fe5 6790 temp_stats[i] += hw_stats[i];
354fcd77
MC
6791}
6792
5d07bf26
ED
6793#define GET_64BIT_NET_STATS64(ctr) \
6794 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
b6016b76 6795
a4743058 6796#define GET_64BIT_NET_STATS(ctr) \
354fcd77
MC
6797 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6798 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
b6016b76 6799
a4743058 6800#define GET_32BIT_NET_STATS(ctr) \
354fcd77
MC
6801 (unsigned long) (bp->stats_blk->ctr + \
6802 bp->temp_stats_blk->ctr)
a4743058 6803
5d07bf26
ED
6804static struct rtnl_link_stats64 *
6805bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
b6016b76 6806{
972ec0d4 6807 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6808
5d07bf26 6809 if (bp->stats_blk == NULL)
b6016b76 6810 return net_stats;
5d07bf26 6811
b6016b76 6812 net_stats->rx_packets =
a4743058
MC
6813 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6814 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6815 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
b6016b76
MC
6816
6817 net_stats->tx_packets =
a4743058
MC
6818 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6819 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6820 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
b6016b76
MC
6821
6822 net_stats->rx_bytes =
a4743058 6823 GET_64BIT_NET_STATS(stat_IfHCInOctets);
b6016b76
MC
6824
6825 net_stats->tx_bytes =
a4743058 6826 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
b6016b76 6827
6aa20a22 6828 net_stats->multicast =
6fdae995 6829 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
b6016b76 6830
6aa20a22 6831 net_stats->collisions =
a4743058 6832 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
b6016b76 6833
6aa20a22 6834 net_stats->rx_length_errors =
a4743058
MC
6835 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6836 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
b6016b76 6837
6aa20a22 6838 net_stats->rx_over_errors =
a4743058
MC
6839 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6840 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
b6016b76 6841
6aa20a22 6842 net_stats->rx_frame_errors =
a4743058 6843 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
b6016b76 6844
6aa20a22 6845 net_stats->rx_crc_errors =
a4743058 6846 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
b6016b76
MC
6847
6848 net_stats->rx_errors = net_stats->rx_length_errors +
6849 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6850 net_stats->rx_crc_errors;
6851
6852 net_stats->tx_aborted_errors =
a4743058
MC
6853 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6854 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
b6016b76 6855
4ce45e02
MC
6856 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6857 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
b6016b76
MC
6858 net_stats->tx_carrier_errors = 0;
6859 else {
6860 net_stats->tx_carrier_errors =
a4743058 6861 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
b6016b76
MC
6862 }
6863
6864 net_stats->tx_errors =
a4743058 6865 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
b6016b76
MC
6866 net_stats->tx_aborted_errors +
6867 net_stats->tx_carrier_errors;
6868
cea94db9 6869 net_stats->rx_missed_errors =
a4743058
MC
6870 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6871 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6872 GET_32BIT_NET_STATS(stat_FwRxDrop);
cea94db9 6873
b6016b76
MC
6874 return net_stats;
6875}
6876
6877/* All ethtool functions called with rtnl_lock */
6878
6879static int
6880bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6881{
972ec0d4 6882 struct bnx2 *bp = netdev_priv(dev);
7b6b8347 6883 int support_serdes = 0, support_copper = 0;
b6016b76
MC
6884
6885 cmd->supported = SUPPORTED_Autoneg;
583c28e5 6886 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
6887 support_serdes = 1;
6888 support_copper = 1;
6889 } else if (bp->phy_port == PORT_FIBRE)
6890 support_serdes = 1;
6891 else
6892 support_copper = 1;
6893
6894 if (support_serdes) {
b6016b76
MC
6895 cmd->supported |= SUPPORTED_1000baseT_Full |
6896 SUPPORTED_FIBRE;
583c28e5 6897 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
605a9e20 6898 cmd->supported |= SUPPORTED_2500baseX_Full;
b6016b76 6899
b6016b76 6900 }
7b6b8347 6901 if (support_copper) {
b6016b76
MC
6902 cmd->supported |= SUPPORTED_10baseT_Half |
6903 SUPPORTED_10baseT_Full |
6904 SUPPORTED_100baseT_Half |
6905 SUPPORTED_100baseT_Full |
6906 SUPPORTED_1000baseT_Full |
6907 SUPPORTED_TP;
6908
b6016b76
MC
6909 }
6910
7b6b8347
MC
6911 spin_lock_bh(&bp->phy_lock);
6912 cmd->port = bp->phy_port;
b6016b76
MC
6913 cmd->advertising = bp->advertising;
6914
6915 if (bp->autoneg & AUTONEG_SPEED) {
6916 cmd->autoneg = AUTONEG_ENABLE;
70739497 6917 } else {
b6016b76
MC
6918 cmd->autoneg = AUTONEG_DISABLE;
6919 }
6920
6921 if (netif_carrier_ok(dev)) {
70739497 6922 ethtool_cmd_speed_set(cmd, bp->line_speed);
b6016b76 6923 cmd->duplex = bp->duplex;
4016badd
MC
6924 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
6925 if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
6926 cmd->eth_tp_mdix = ETH_TP_MDI_X;
6927 else
6928 cmd->eth_tp_mdix = ETH_TP_MDI;
6929 }
b6016b76
MC
6930 }
6931 else {
537fae01
JP
6932 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
6933 cmd->duplex = DUPLEX_UNKNOWN;
b6016b76 6934 }
7b6b8347 6935 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6936
6937 cmd->transceiver = XCVR_INTERNAL;
6938 cmd->phy_address = bp->phy_addr;
6939
6940 return 0;
6941}
6aa20a22 6942
b6016b76
MC
6943static int
6944bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6945{
972ec0d4 6946 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6947 u8 autoneg = bp->autoneg;
6948 u8 req_duplex = bp->req_duplex;
6949 u16 req_line_speed = bp->req_line_speed;
6950 u32 advertising = bp->advertising;
7b6b8347
MC
6951 int err = -EINVAL;
6952
6953 spin_lock_bh(&bp->phy_lock);
6954
6955 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6956 goto err_out_unlock;
6957
583c28e5
MC
6958 if (cmd->port != bp->phy_port &&
6959 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
7b6b8347 6960 goto err_out_unlock;
b6016b76 6961
d6b14486
MC
6962 /* If device is down, we can store the settings only if the user
6963 * is setting the currently active port.
6964 */
6965 if (!netif_running(dev) && cmd->port != bp->phy_port)
6966 goto err_out_unlock;
6967
b6016b76
MC
6968 if (cmd->autoneg == AUTONEG_ENABLE) {
6969 autoneg |= AUTONEG_SPEED;
6970
beb499af
MC
6971 advertising = cmd->advertising;
6972 if (cmd->port == PORT_TP) {
6973 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6974 if (!advertising)
b6016b76 6975 advertising = ETHTOOL_ALL_COPPER_SPEED;
beb499af
MC
6976 } else {
6977 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6978 if (!advertising)
6979 advertising = ETHTOOL_ALL_FIBRE_SPEED;
b6016b76
MC
6980 }
6981 advertising |= ADVERTISED_Autoneg;
6982 }
6983 else {
25db0338 6984 u32 speed = ethtool_cmd_speed(cmd);
7b6b8347 6985 if (cmd->port == PORT_FIBRE) {
25db0338
DD
6986 if ((speed != SPEED_1000 &&
6987 speed != SPEED_2500) ||
80be4434 6988 (cmd->duplex != DUPLEX_FULL))
7b6b8347 6989 goto err_out_unlock;
80be4434 6990
25db0338 6991 if (speed == SPEED_2500 &&
583c28e5 6992 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
7b6b8347 6993 goto err_out_unlock;
25db0338 6994 } else if (speed == SPEED_1000 || speed == SPEED_2500)
7b6b8347
MC
6995 goto err_out_unlock;
6996
b6016b76 6997 autoneg &= ~AUTONEG_SPEED;
25db0338 6998 req_line_speed = speed;
b6016b76
MC
6999 req_duplex = cmd->duplex;
7000 advertising = 0;
7001 }
7002
7003 bp->autoneg = autoneg;
7004 bp->advertising = advertising;
7005 bp->req_line_speed = req_line_speed;
7006 bp->req_duplex = req_duplex;
7007
d6b14486
MC
7008 err = 0;
7009 /* If device is down, the new settings will be picked up when it is
7010 * brought up.
7011 */
7012 if (netif_running(dev))
7013 err = bnx2_setup_phy(bp, cmd->port);
b6016b76 7014
7b6b8347 7015err_out_unlock:
c770a65c 7016 spin_unlock_bh(&bp->phy_lock);
b6016b76 7017
7b6b8347 7018 return err;
b6016b76
MC
7019}
7020
7021static void
7022bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
7023{
972ec0d4 7024 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7025
68aad78c
RJ
7026 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
7027 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
7028 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
7029 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
b6016b76
MC
7030}
7031
244ac4f4
MC
7032#define BNX2_REGDUMP_LEN (32 * 1024)
7033
7034static int
7035bnx2_get_regs_len(struct net_device *dev)
7036{
7037 return BNX2_REGDUMP_LEN;
7038}
7039
7040static void
7041bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7042{
7043 u32 *p = _p, i, offset;
7044 u8 *orig_p = _p;
7045 struct bnx2 *bp = netdev_priv(dev);
b6bc7650
JP
7046 static const u32 reg_boundaries[] = {
7047 0x0000, 0x0098, 0x0400, 0x045c,
7048 0x0800, 0x0880, 0x0c00, 0x0c10,
7049 0x0c30, 0x0d08, 0x1000, 0x101c,
7050 0x1040, 0x1048, 0x1080, 0x10a4,
7051 0x1400, 0x1490, 0x1498, 0x14f0,
7052 0x1500, 0x155c, 0x1580, 0x15dc,
7053 0x1600, 0x1658, 0x1680, 0x16d8,
7054 0x1800, 0x1820, 0x1840, 0x1854,
7055 0x1880, 0x1894, 0x1900, 0x1984,
7056 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7057 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7058 0x2000, 0x2030, 0x23c0, 0x2400,
7059 0x2800, 0x2820, 0x2830, 0x2850,
7060 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7061 0x3c00, 0x3c94, 0x4000, 0x4010,
7062 0x4080, 0x4090, 0x43c0, 0x4458,
7063 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7064 0x4fc0, 0x5010, 0x53c0, 0x5444,
7065 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7066 0x5fc0, 0x6000, 0x6400, 0x6428,
7067 0x6800, 0x6848, 0x684c, 0x6860,
7068 0x6888, 0x6910, 0x8000
7069 };
244ac4f4
MC
7070
7071 regs->version = 0;
7072
7073 memset(p, 0, BNX2_REGDUMP_LEN);
7074
7075 if (!netif_running(bp->dev))
7076 return;
7077
7078 i = 0;
7079 offset = reg_boundaries[0];
7080 p += offset;
7081 while (offset < BNX2_REGDUMP_LEN) {
e503e066 7082 *p++ = BNX2_RD(bp, offset);
244ac4f4
MC
7083 offset += 4;
7084 if (offset == reg_boundaries[i + 1]) {
7085 offset = reg_boundaries[i + 2];
7086 p = (u32 *) (orig_p + offset);
7087 i += 2;
7088 }
7089 }
7090}
7091
b6016b76
MC
7092static void
7093bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7094{
972ec0d4 7095 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7096
f86e82fb 7097 if (bp->flags & BNX2_FLAG_NO_WOL) {
b6016b76
MC
7098 wol->supported = 0;
7099 wol->wolopts = 0;
7100 }
7101 else {
7102 wol->supported = WAKE_MAGIC;
7103 if (bp->wol)
7104 wol->wolopts = WAKE_MAGIC;
7105 else
7106 wol->wolopts = 0;
7107 }
7108 memset(&wol->sopass, 0, sizeof(wol->sopass));
7109}
7110
7111static int
7112bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7113{
972ec0d4 7114 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7115
7116 if (wol->wolopts & ~WAKE_MAGIC)
7117 return -EINVAL;
7118
7119 if (wol->wolopts & WAKE_MAGIC) {
f86e82fb 7120 if (bp->flags & BNX2_FLAG_NO_WOL)
b6016b76
MC
7121 return -EINVAL;
7122
7123 bp->wol = 1;
7124 }
7125 else {
7126 bp->wol = 0;
7127 }
6d5e85c7
MC
7128
7129 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7130
b6016b76
MC
7131 return 0;
7132}
7133
7134static int
7135bnx2_nway_reset(struct net_device *dev)
7136{
972ec0d4 7137 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7138 u32 bmcr;
7139
9f52b564
MC
7140 if (!netif_running(dev))
7141 return -EAGAIN;
7142
b6016b76
MC
7143 if (!(bp->autoneg & AUTONEG_SPEED)) {
7144 return -EINVAL;
7145 }
7146
c770a65c 7147 spin_lock_bh(&bp->phy_lock);
b6016b76 7148
583c28e5 7149 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
7150 int rc;
7151
7152 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7153 spin_unlock_bh(&bp->phy_lock);
7154 return rc;
7155 }
7156
b6016b76 7157 /* Force a link down visible on the other side */
583c28e5 7158 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
ca58c3af 7159 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
c770a65c 7160 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7161
7162 msleep(20);
7163
c770a65c 7164 spin_lock_bh(&bp->phy_lock);
f8dd064e 7165
40105c0b 7166 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
f8dd064e
MC
7167 bp->serdes_an_pending = 1;
7168 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
7169 }
7170
ca58c3af 7171 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 7172 bmcr &= ~BMCR_LOOPBACK;
ca58c3af 7173 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
b6016b76 7174
c770a65c 7175 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7176
7177 return 0;
7178}
7179
7959ea25
ON
7180static u32
7181bnx2_get_link(struct net_device *dev)
7182{
7183 struct bnx2 *bp = netdev_priv(dev);
7184
7185 return bp->link_up;
7186}
7187
b6016b76
MC
7188static int
7189bnx2_get_eeprom_len(struct net_device *dev)
7190{
972ec0d4 7191 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7192
1122db71 7193 if (bp->flash_info == NULL)
b6016b76
MC
7194 return 0;
7195
1122db71 7196 return (int) bp->flash_size;
b6016b76
MC
7197}
7198
7199static int
7200bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7201 u8 *eebuf)
7202{
972ec0d4 7203 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7204 int rc;
7205
1064e944 7206 /* parameters already validated in ethtool_get_eeprom */
b6016b76
MC
7207
7208 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7209
7210 return rc;
7211}
7212
7213static int
7214bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7215 u8 *eebuf)
7216{
972ec0d4 7217 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7218 int rc;
7219
1064e944 7220 /* parameters already validated in ethtool_set_eeprom */
b6016b76
MC
7221
7222 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7223
7224 return rc;
7225}
7226
7227static int
7228bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7229{
972ec0d4 7230 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7231
7232 memset(coal, 0, sizeof(struct ethtool_coalesce));
7233
7234 coal->rx_coalesce_usecs = bp->rx_ticks;
7235 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7236 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7237 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7238
7239 coal->tx_coalesce_usecs = bp->tx_ticks;
7240 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7241 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7242 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7243
7244 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7245
7246 return 0;
7247}
7248
7249static int
7250bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7251{
972ec0d4 7252 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7253
7254 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7255 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7256
6aa20a22 7257 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
b6016b76
MC
7258 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7259
7260 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7261 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7262
7263 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7264 if (bp->rx_quick_cons_trip_int > 0xff)
7265 bp->rx_quick_cons_trip_int = 0xff;
7266
7267 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7268 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7269
7270 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7271 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7272
7273 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7274 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7275
7276 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7277 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7278 0xff;
7279
7280 bp->stats_ticks = coal->stats_block_coalesce_usecs;
61d9e3fa 7281 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
02537b06
MC
7282 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7283 bp->stats_ticks = USEC_PER_SEC;
7284 }
7ea6920e
MC
7285 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7286 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7287 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76
MC
7288
7289 if (netif_running(bp->dev)) {
212f9934 7290 bnx2_netif_stop(bp, true);
9a120bc5 7291 bnx2_init_nic(bp, 0);
212f9934 7292 bnx2_netif_start(bp, true);
b6016b76
MC
7293 }
7294
7295 return 0;
7296}
7297
7298static void
7299bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7300{
972ec0d4 7301 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7302
2bc4078e
MC
7303 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7304 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
b6016b76
MC
7305
7306 ering->rx_pending = bp->rx_ring_size;
47bf4246 7307 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
b6016b76 7308
2bc4078e 7309 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
b6016b76
MC
7310 ering->tx_pending = bp->tx_ring_size;
7311}
7312
7313static int
b033281f 7314bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
b6016b76 7315{
13daffa2 7316 if (netif_running(bp->dev)) {
354fcd77
MC
7317 /* Reset will erase chipset stats; save them */
7318 bnx2_save_stats(bp);
7319
212f9934 7320 bnx2_netif_stop(bp, true);
13daffa2 7321 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
b033281f
MC
7322 if (reset_irq) {
7323 bnx2_free_irq(bp);
7324 bnx2_del_napi(bp);
7325 } else {
7326 __bnx2_free_irq(bp);
7327 }
13daffa2
MC
7328 bnx2_free_skbs(bp);
7329 bnx2_free_mem(bp);
7330 }
7331
5d5d0015
MC
7332 bnx2_set_rx_ring_size(bp, rx);
7333 bp->tx_ring_size = tx;
b6016b76
MC
7334
7335 if (netif_running(bp->dev)) {
b033281f
MC
7336 int rc = 0;
7337
7338 if (reset_irq) {
7339 rc = bnx2_setup_int_mode(bp, disable_msi);
7340 bnx2_init_napi(bp);
7341 }
7342
7343 if (!rc)
7344 rc = bnx2_alloc_mem(bp);
13daffa2 7345
a29ba9d2
MC
7346 if (!rc)
7347 rc = bnx2_request_irq(bp);
7348
6fefb65e
MC
7349 if (!rc)
7350 rc = bnx2_init_nic(bp, 0);
7351
7352 if (rc) {
7353 bnx2_napi_enable(bp);
7354 dev_close(bp->dev);
13daffa2 7355 return rc;
6fefb65e 7356 }
e9f26c49
MC
7357#ifdef BCM_CNIC
7358 mutex_lock(&bp->cnic_lock);
7359 /* Let cnic know about the new status block. */
7360 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7361 bnx2_setup_cnic_irq_info(bp);
7362 mutex_unlock(&bp->cnic_lock);
7363#endif
212f9934 7364 bnx2_netif_start(bp, true);
b6016b76 7365 }
b6016b76
MC
7366 return 0;
7367}
7368
5d5d0015
MC
7369static int
7370bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7371{
7372 struct bnx2 *bp = netdev_priv(dev);
7373 int rc;
7374
2bc4078e
MC
7375 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7376 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
5d5d0015
MC
7377 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7378
7379 return -EINVAL;
7380 }
b033281f
MC
7381 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7382 false);
5d5d0015
MC
7383 return rc;
7384}
7385
b6016b76
MC
7386static void
7387bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7388{
972ec0d4 7389 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7390
7391 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7392 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7393 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7394}
7395
7396static int
7397bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7398{
972ec0d4 7399 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7400
7401 bp->req_flow_ctrl = 0;
7402 if (epause->rx_pause)
7403 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7404 if (epause->tx_pause)
7405 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7406
7407 if (epause->autoneg) {
7408 bp->autoneg |= AUTONEG_FLOW_CTRL;
7409 }
7410 else {
7411 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7412 }
7413
9f52b564
MC
7414 if (netif_running(dev)) {
7415 spin_lock_bh(&bp->phy_lock);
7416 bnx2_setup_phy(bp, bp->phy_port);
7417 spin_unlock_bh(&bp->phy_lock);
7418 }
b6016b76
MC
7419
7420 return 0;
7421}
7422
14ab9b86 7423static struct {
b6016b76 7424 char string[ETH_GSTRING_LEN];
790dab2f 7425} bnx2_stats_str_arr[] = {
b6016b76
MC
7426 { "rx_bytes" },
7427 { "rx_error_bytes" },
7428 { "tx_bytes" },
7429 { "tx_error_bytes" },
7430 { "rx_ucast_packets" },
7431 { "rx_mcast_packets" },
7432 { "rx_bcast_packets" },
7433 { "tx_ucast_packets" },
7434 { "tx_mcast_packets" },
7435 { "tx_bcast_packets" },
7436 { "tx_mac_errors" },
7437 { "tx_carrier_errors" },
7438 { "rx_crc_errors" },
7439 { "rx_align_errors" },
7440 { "tx_single_collisions" },
7441 { "tx_multi_collisions" },
7442 { "tx_deferred" },
7443 { "tx_excess_collisions" },
7444 { "tx_late_collisions" },
7445 { "tx_total_collisions" },
7446 { "rx_fragments" },
7447 { "rx_jabbers" },
7448 { "rx_undersize_packets" },
7449 { "rx_oversize_packets" },
7450 { "rx_64_byte_packets" },
7451 { "rx_65_to_127_byte_packets" },
7452 { "rx_128_to_255_byte_packets" },
7453 { "rx_256_to_511_byte_packets" },
7454 { "rx_512_to_1023_byte_packets" },
7455 { "rx_1024_to_1522_byte_packets" },
7456 { "rx_1523_to_9022_byte_packets" },
7457 { "tx_64_byte_packets" },
7458 { "tx_65_to_127_byte_packets" },
7459 { "tx_128_to_255_byte_packets" },
7460 { "tx_256_to_511_byte_packets" },
7461 { "tx_512_to_1023_byte_packets" },
7462 { "tx_1024_to_1522_byte_packets" },
7463 { "tx_1523_to_9022_byte_packets" },
7464 { "rx_xon_frames" },
7465 { "rx_xoff_frames" },
7466 { "tx_xon_frames" },
7467 { "tx_xoff_frames" },
7468 { "rx_mac_ctrl_frames" },
7469 { "rx_filtered_packets" },
790dab2f 7470 { "rx_ftq_discards" },
b6016b76 7471 { "rx_discards" },
cea94db9 7472 { "rx_fw_discards" },
b6016b76
MC
7473};
7474
0db83cd8 7475#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
790dab2f 7476
b6016b76
MC
7477#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7478
f71e1309 7479static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
b6016b76
MC
7480 STATS_OFFSET32(stat_IfHCInOctets_hi),
7481 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7482 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7483 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7484 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7485 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7486 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7487 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7488 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7489 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7490 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
6aa20a22
JG
7491 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7492 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7493 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7494 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7495 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7496 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7497 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7498 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7499 STATS_OFFSET32(stat_EtherStatsCollisions),
7500 STATS_OFFSET32(stat_EtherStatsFragments),
7501 STATS_OFFSET32(stat_EtherStatsJabbers),
7502 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7503 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7504 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7505 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7506 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7507 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7508 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7509 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7510 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7511 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7512 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7513 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7514 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7515 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7516 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7517 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7518 STATS_OFFSET32(stat_XonPauseFramesReceived),
7519 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7520 STATS_OFFSET32(stat_OutXonSent),
7521 STATS_OFFSET32(stat_OutXoffSent),
7522 STATS_OFFSET32(stat_MacControlFramesReceived),
7523 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
790dab2f 7524 STATS_OFFSET32(stat_IfInFTQDiscards),
6aa20a22 7525 STATS_OFFSET32(stat_IfInMBUFDiscards),
cea94db9 7526 STATS_OFFSET32(stat_FwRxDrop),
b6016b76
MC
7527};
7528
7529/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7530 * skipped because of errata.
6aa20a22 7531 */
14ab9b86 7532static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
b6016b76
MC
7533 8,0,8,8,8,8,8,8,8,8,
7534 4,0,4,4,4,4,4,4,4,4,
7535 4,4,4,4,4,4,4,4,4,4,
7536 4,4,4,4,4,4,4,4,4,4,
790dab2f 7537 4,4,4,4,4,4,4,
b6016b76
MC
7538};
7539
5b0c76ad
MC
7540static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7541 8,0,8,8,8,8,8,8,8,8,
7542 4,4,4,4,4,4,4,4,4,4,
7543 4,4,4,4,4,4,4,4,4,4,
7544 4,4,4,4,4,4,4,4,4,4,
790dab2f 7545 4,4,4,4,4,4,4,
5b0c76ad
MC
7546};
7547
b6016b76
MC
7548#define BNX2_NUM_TESTS 6
7549
14ab9b86 7550static struct {
b6016b76
MC
7551 char string[ETH_GSTRING_LEN];
7552} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7553 { "register_test (offline)" },
7554 { "memory_test (offline)" },
7555 { "loopback_test (offline)" },
7556 { "nvram_test (online)" },
7557 { "interrupt_test (online)" },
7558 { "link_test (online)" },
7559};
7560
7561static int
b9f2c044 7562bnx2_get_sset_count(struct net_device *dev, int sset)
b6016b76 7563{
b9f2c044
JG
7564 switch (sset) {
7565 case ETH_SS_TEST:
7566 return BNX2_NUM_TESTS;
7567 case ETH_SS_STATS:
7568 return BNX2_NUM_STATS;
7569 default:
7570 return -EOPNOTSUPP;
7571 }
b6016b76
MC
7572}
7573
7574static void
7575bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7576{
972ec0d4 7577 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7578
7579 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7580 if (etest->flags & ETH_TEST_FL_OFFLINE) {
80be4434
MC
7581 int i;
7582
212f9934 7583 bnx2_netif_stop(bp, true);
b6016b76
MC
7584 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7585 bnx2_free_skbs(bp);
7586
7587 if (bnx2_test_registers(bp) != 0) {
7588 buf[0] = 1;
7589 etest->flags |= ETH_TEST_FL_FAILED;
7590 }
7591 if (bnx2_test_memory(bp) != 0) {
7592 buf[1] = 1;
7593 etest->flags |= ETH_TEST_FL_FAILED;
7594 }
bc5a0690 7595 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
b6016b76 7596 etest->flags |= ETH_TEST_FL_FAILED;
b6016b76 7597
9f52b564
MC
7598 if (!netif_running(bp->dev))
7599 bnx2_shutdown_chip(bp);
b6016b76 7600 else {
9a120bc5 7601 bnx2_init_nic(bp, 1);
212f9934 7602 bnx2_netif_start(bp, true);
b6016b76
MC
7603 }
7604
7605 /* wait for link up */
80be4434
MC
7606 for (i = 0; i < 7; i++) {
7607 if (bp->link_up)
7608 break;
7609 msleep_interruptible(1000);
7610 }
b6016b76
MC
7611 }
7612
7613 if (bnx2_test_nvram(bp) != 0) {
7614 buf[3] = 1;
7615 etest->flags |= ETH_TEST_FL_FAILED;
7616 }
7617 if (bnx2_test_intr(bp) != 0) {
7618 buf[4] = 1;
7619 etest->flags |= ETH_TEST_FL_FAILED;
7620 }
7621
7622 if (bnx2_test_link(bp) != 0) {
7623 buf[5] = 1;
7624 etest->flags |= ETH_TEST_FL_FAILED;
7625
7626 }
7627}
7628
7629static void
7630bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7631{
7632 switch (stringset) {
7633 case ETH_SS_STATS:
7634 memcpy(buf, bnx2_stats_str_arr,
7635 sizeof(bnx2_stats_str_arr));
7636 break;
7637 case ETH_SS_TEST:
7638 memcpy(buf, bnx2_tests_str_arr,
7639 sizeof(bnx2_tests_str_arr));
7640 break;
7641 }
7642}
7643
b6016b76
MC
7644static void
7645bnx2_get_ethtool_stats(struct net_device *dev,
7646 struct ethtool_stats *stats, u64 *buf)
7647{
972ec0d4 7648 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7649 int i;
7650 u32 *hw_stats = (u32 *) bp->stats_blk;
354fcd77 7651 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
14ab9b86 7652 u8 *stats_len_arr = NULL;
b6016b76
MC
7653
7654 if (hw_stats == NULL) {
7655 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7656 return;
7657 }
7658
4ce45e02
MC
7659 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7660 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7661 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7662 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
b6016b76 7663 stats_len_arr = bnx2_5706_stats_len_arr;
5b0c76ad
MC
7664 else
7665 stats_len_arr = bnx2_5708_stats_len_arr;
b6016b76
MC
7666
7667 for (i = 0; i < BNX2_NUM_STATS; i++) {
354fcd77
MC
7668 unsigned long offset;
7669
b6016b76
MC
7670 if (stats_len_arr[i] == 0) {
7671 /* skip this counter */
7672 buf[i] = 0;
7673 continue;
7674 }
354fcd77
MC
7675
7676 offset = bnx2_stats_offset_arr[i];
b6016b76
MC
7677 if (stats_len_arr[i] == 4) {
7678 /* 4-byte counter */
354fcd77
MC
7679 buf[i] = (u64) *(hw_stats + offset) +
7680 *(temp_stats + offset);
b6016b76
MC
7681 continue;
7682 }
7683 /* 8-byte counter */
354fcd77
MC
7684 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7685 *(hw_stats + offset + 1) +
7686 (((u64) *(temp_stats + offset)) << 32) +
7687 *(temp_stats + offset + 1);
b6016b76
MC
7688 }
7689}
7690
7691static int
2e17e1aa 7692bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
b6016b76 7693{
972ec0d4 7694 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7695
2e17e1aa 7696 switch (state) {
7697 case ETHTOOL_ID_ACTIVE:
e503e066
MC
7698 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7699 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
fce55922 7700 return 1; /* cycle on/off once per second */
b6016b76 7701
2e17e1aa 7702 case ETHTOOL_ID_ON:
e503e066
MC
7703 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7704 BNX2_EMAC_LED_1000MB_OVERRIDE |
7705 BNX2_EMAC_LED_100MB_OVERRIDE |
7706 BNX2_EMAC_LED_10MB_OVERRIDE |
7707 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7708 BNX2_EMAC_LED_TRAFFIC);
2e17e1aa 7709 break;
b6016b76 7710
2e17e1aa 7711 case ETHTOOL_ID_OFF:
e503e066 7712 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
2e17e1aa 7713 break;
9f52b564 7714
2e17e1aa 7715 case ETHTOOL_ID_INACTIVE:
e503e066
MC
7716 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7717 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
2e17e1aa 7718 break;
7719 }
9f52b564 7720
b6016b76
MC
7721 return 0;
7722}
7723
fdc8541d 7724static int
c8f44aff 7725bnx2_set_features(struct net_device *dev, netdev_features_t features)
fdc8541d 7726{
7d0fd211 7727 struct bnx2 *bp = netdev_priv(dev);
7d0fd211 7728
7c810477 7729 /* TSO with VLAN tag won't work with current firmware */
f646968f 7730 if (features & NETIF_F_HW_VLAN_CTAG_TX)
8d7dfc2b
MM
7731 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7732 else
7733 dev->vlan_features &= ~NETIF_F_ALL_TSO;
7d0fd211 7734
f646968f 7735 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
7d0fd211
JG
7736 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7737 netif_running(dev)) {
7738 bnx2_netif_stop(bp, false);
8d7dfc2b 7739 dev->features = features;
7d0fd211
JG
7740 bnx2_set_rx_mode(dev);
7741 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7742 bnx2_netif_start(bp, false);
8d7dfc2b 7743 return 1;
7d0fd211
JG
7744 }
7745
7746 return 0;
fdc8541d
MC
7747}
7748
b033281f
MC
7749static void bnx2_get_channels(struct net_device *dev,
7750 struct ethtool_channels *channels)
7751{
7752 struct bnx2 *bp = netdev_priv(dev);
7753 u32 max_rx_rings = 1;
7754 u32 max_tx_rings = 1;
7755
7756 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7757 max_rx_rings = RX_MAX_RINGS;
7758 max_tx_rings = TX_MAX_RINGS;
7759 }
7760
7761 channels->max_rx = max_rx_rings;
7762 channels->max_tx = max_tx_rings;
7763 channels->max_other = 0;
7764 channels->max_combined = 0;
7765 channels->rx_count = bp->num_rx_rings;
7766 channels->tx_count = bp->num_tx_rings;
7767 channels->other_count = 0;
7768 channels->combined_count = 0;
7769}
7770
7771static int bnx2_set_channels(struct net_device *dev,
7772 struct ethtool_channels *channels)
7773{
7774 struct bnx2 *bp = netdev_priv(dev);
7775 u32 max_rx_rings = 1;
7776 u32 max_tx_rings = 1;
7777 int rc = 0;
7778
7779 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7780 max_rx_rings = RX_MAX_RINGS;
7781 max_tx_rings = TX_MAX_RINGS;
7782 }
7783 if (channels->rx_count > max_rx_rings ||
7784 channels->tx_count > max_tx_rings)
7785 return -EINVAL;
7786
7787 bp->num_req_rx_rings = channels->rx_count;
7788 bp->num_req_tx_rings = channels->tx_count;
7789
7790 if (netif_running(dev))
7791 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7792 bp->tx_ring_size, true);
7793
7794 return rc;
7795}
7796
7282d491 7797static const struct ethtool_ops bnx2_ethtool_ops = {
b6016b76
MC
7798 .get_settings = bnx2_get_settings,
7799 .set_settings = bnx2_set_settings,
7800 .get_drvinfo = bnx2_get_drvinfo,
244ac4f4
MC
7801 .get_regs_len = bnx2_get_regs_len,
7802 .get_regs = bnx2_get_regs,
b6016b76
MC
7803 .get_wol = bnx2_get_wol,
7804 .set_wol = bnx2_set_wol,
7805 .nway_reset = bnx2_nway_reset,
7959ea25 7806 .get_link = bnx2_get_link,
b6016b76
MC
7807 .get_eeprom_len = bnx2_get_eeprom_len,
7808 .get_eeprom = bnx2_get_eeprom,
7809 .set_eeprom = bnx2_set_eeprom,
7810 .get_coalesce = bnx2_get_coalesce,
7811 .set_coalesce = bnx2_set_coalesce,
7812 .get_ringparam = bnx2_get_ringparam,
7813 .set_ringparam = bnx2_set_ringparam,
7814 .get_pauseparam = bnx2_get_pauseparam,
7815 .set_pauseparam = bnx2_set_pauseparam,
b6016b76
MC
7816 .self_test = bnx2_self_test,
7817 .get_strings = bnx2_get_strings,
2e17e1aa 7818 .set_phys_id = bnx2_set_phys_id,
b6016b76 7819 .get_ethtool_stats = bnx2_get_ethtool_stats,
b9f2c044 7820 .get_sset_count = bnx2_get_sset_count,
b033281f
MC
7821 .get_channels = bnx2_get_channels,
7822 .set_channels = bnx2_set_channels,
b6016b76
MC
7823};
7824
7825/* Called with rtnl_lock */
7826static int
7827bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7828{
14ab9b86 7829 struct mii_ioctl_data *data = if_mii(ifr);
972ec0d4 7830 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7831 int err;
7832
7833 switch(cmd) {
7834 case SIOCGMIIPHY:
7835 data->phy_id = bp->phy_addr;
7836
7837 /* fallthru */
7838 case SIOCGMIIREG: {
7839 u32 mii_regval;
7840
583c28e5 7841 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7842 return -EOPNOTSUPP;
7843
dad3e452
MC
7844 if (!netif_running(dev))
7845 return -EAGAIN;
7846
c770a65c 7847 spin_lock_bh(&bp->phy_lock);
b6016b76 7848 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
c770a65c 7849 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7850
7851 data->val_out = mii_regval;
7852
7853 return err;
7854 }
7855
7856 case SIOCSMIIREG:
583c28e5 7857 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7858 return -EOPNOTSUPP;
7859
dad3e452
MC
7860 if (!netif_running(dev))
7861 return -EAGAIN;
7862
c770a65c 7863 spin_lock_bh(&bp->phy_lock);
b6016b76 7864 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
c770a65c 7865 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7866
7867 return err;
7868
7869 default:
7870 /* do nothing */
7871 break;
7872 }
7873 return -EOPNOTSUPP;
7874}
7875
7876/* Called with rtnl_lock */
7877static int
7878bnx2_change_mac_addr(struct net_device *dev, void *p)
7879{
7880 struct sockaddr *addr = p;
972ec0d4 7881 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7882
73eef4cd 7883 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 7884 return -EADDRNOTAVAIL;
73eef4cd 7885
b6016b76
MC
7886 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7887 if (netif_running(dev))
5fcaed01 7888 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76
MC
7889
7890 return 0;
7891}
7892
7893/* Called with rtnl_lock */
7894static int
7895bnx2_change_mtu(struct net_device *dev, int new_mtu)
7896{
972ec0d4 7897 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7898
7899 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7900 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7901 return -EINVAL;
7902
7903 dev->mtu = new_mtu;
b033281f
MC
7904 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7905 false);
b6016b76
MC
7906}
7907
257ddbda 7908#ifdef CONFIG_NET_POLL_CONTROLLER
b6016b76
MC
7909static void
7910poll_bnx2(struct net_device *dev)
7911{
972ec0d4 7912 struct bnx2 *bp = netdev_priv(dev);
b2af2c1d 7913 int i;
b6016b76 7914
b2af2c1d 7915 for (i = 0; i < bp->irq_nvecs; i++) {
1bf1e347
MC
7916 struct bnx2_irq *irq = &bp->irq_tbl[i];
7917
7918 disable_irq(irq->vector);
7919 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7920 enable_irq(irq->vector);
b2af2c1d 7921 }
b6016b76
MC
7922}
7923#endif
7924
cfd95a63 7925static void
253c8b75
MC
7926bnx2_get_5709_media(struct bnx2 *bp)
7927{
e503e066 7928 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
253c8b75
MC
7929 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7930 u32 strap;
7931
7932 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7933 return;
7934 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
583c28e5 7935 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7936 return;
7937 }
7938
7939 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7940 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7941 else
7942 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7943
aefd90e4 7944 if (bp->func == 0) {
253c8b75
MC
7945 switch (strap) {
7946 case 0x4:
7947 case 0x5:
7948 case 0x6:
583c28e5 7949 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7950 return;
7951 }
7952 } else {
7953 switch (strap) {
7954 case 0x1:
7955 case 0x2:
7956 case 0x4:
583c28e5 7957 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7958 return;
7959 }
7960 }
7961}
7962
cfd95a63 7963static void
883e5151
MC
7964bnx2_get_pci_speed(struct bnx2 *bp)
7965{
7966 u32 reg;
7967
e503e066 7968 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
883e5151
MC
7969 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7970 u32 clkreg;
7971
f86e82fb 7972 bp->flags |= BNX2_FLAG_PCIX;
883e5151 7973
e503e066 7974 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
883e5151
MC
7975
7976 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7977 switch (clkreg) {
7978 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7979 bp->bus_speed_mhz = 133;
7980 break;
7981
7982 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7983 bp->bus_speed_mhz = 100;
7984 break;
7985
7986 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7987 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7988 bp->bus_speed_mhz = 66;
7989 break;
7990
7991 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7992 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7993 bp->bus_speed_mhz = 50;
7994 break;
7995
7996 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7997 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7998 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7999 bp->bus_speed_mhz = 33;
8000 break;
8001 }
8002 }
8003 else {
8004 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
8005 bp->bus_speed_mhz = 66;
8006 else
8007 bp->bus_speed_mhz = 33;
8008 }
8009
8010 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
f86e82fb 8011 bp->flags |= BNX2_FLAG_PCI_32BIT;
883e5151
MC
8012
8013}
8014
cfd95a63 8015static void
76d99061
MC
8016bnx2_read_vpd_fw_ver(struct bnx2 *bp)
8017{
df25bc38 8018 int rc, i, j;
76d99061 8019 u8 *data;
df25bc38 8020 unsigned int block_end, rosize, len;
76d99061 8021
012093f6
MC
8022#define BNX2_VPD_NVRAM_OFFSET 0x300
8023#define BNX2_VPD_LEN 128
76d99061
MC
8024#define BNX2_MAX_VER_SLEN 30
8025
8026 data = kmalloc(256, GFP_KERNEL);
8027 if (!data)
8028 return;
8029
012093f6
MC
8030 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8031 BNX2_VPD_LEN);
76d99061
MC
8032 if (rc)
8033 goto vpd_done;
8034
012093f6
MC
8035 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8036 data[i] = data[i + BNX2_VPD_LEN + 3];
8037 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8038 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8039 data[i + 3] = data[i + BNX2_VPD_LEN];
76d99061
MC
8040 }
8041
df25bc38
MC
8042 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8043 if (i < 0)
8044 goto vpd_done;
76d99061 8045
df25bc38
MC
8046 rosize = pci_vpd_lrdt_size(&data[i]);
8047 i += PCI_VPD_LRDT_TAG_SIZE;
8048 block_end = i + rosize;
76d99061 8049
df25bc38
MC
8050 if (block_end > BNX2_VPD_LEN)
8051 goto vpd_done;
76d99061 8052
df25bc38
MC
8053 j = pci_vpd_find_info_keyword(data, i, rosize,
8054 PCI_VPD_RO_KEYWORD_MFR_ID);
8055 if (j < 0)
8056 goto vpd_done;
76d99061 8057
df25bc38 8058 len = pci_vpd_info_field_size(&data[j]);
76d99061 8059
df25bc38
MC
8060 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8061 if (j + len > block_end || len != 4 ||
8062 memcmp(&data[j], "1028", 4))
8063 goto vpd_done;
4067a854 8064
df25bc38
MC
8065 j = pci_vpd_find_info_keyword(data, i, rosize,
8066 PCI_VPD_RO_KEYWORD_VENDOR0);
8067 if (j < 0)
8068 goto vpd_done;
4067a854 8069
df25bc38 8070 len = pci_vpd_info_field_size(&data[j]);
4067a854 8071
df25bc38
MC
8072 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8073 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
76d99061 8074 goto vpd_done;
df25bc38
MC
8075
8076 memcpy(bp->fw_version, &data[j], len);
8077 bp->fw_version[len] = ' ';
76d99061
MC
8078
8079vpd_done:
8080 kfree(data);
8081}
8082
cfd95a63 8083static int
b6016b76
MC
8084bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8085{
8086 struct bnx2 *bp;
58fc2ea4 8087 int rc, i, j;
b6016b76 8088 u32 reg;
40453c83 8089 u64 dma_mask, persist_dma_mask;
cd709aa9 8090 int err;
b6016b76 8091
b6016b76 8092 SET_NETDEV_DEV(dev, &pdev->dev);
972ec0d4 8093 bp = netdev_priv(dev);
b6016b76
MC
8094
8095 bp->flags = 0;
8096 bp->phy_flags = 0;
8097
354fcd77
MC
8098 bp->temp_stats_blk =
8099 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8100
8101 if (bp->temp_stats_blk == NULL) {
8102 rc = -ENOMEM;
8103 goto err_out;
8104 }
8105
b6016b76
MC
8106 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8107 rc = pci_enable_device(pdev);
8108 if (rc) {
3a9c6a49 8109 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
b6016b76
MC
8110 goto err_out;
8111 }
8112
8113 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
9b91cf9d 8114 dev_err(&pdev->dev,
3a9c6a49 8115 "Cannot find PCI device base address, aborting\n");
b6016b76
MC
8116 rc = -ENODEV;
8117 goto err_out_disable;
8118 }
8119
8120 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8121 if (rc) {
3a9c6a49 8122 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
b6016b76
MC
8123 goto err_out_disable;
8124 }
8125
8126 pci_set_master(pdev);
8127
85768271 8128 bp->pm_cap = pdev->pm_cap;
b6016b76 8129 if (bp->pm_cap == 0) {
9b91cf9d 8130 dev_err(&pdev->dev,
3a9c6a49 8131 "Cannot find power management capability, aborting\n");
b6016b76
MC
8132 rc = -EIO;
8133 goto err_out_release;
8134 }
8135
b6016b76
MC
8136 bp->dev = dev;
8137 bp->pdev = pdev;
8138
8139 spin_lock_init(&bp->phy_lock);
1b8227c4 8140 spin_lock_init(&bp->indirect_lock);
c5a88950
MC
8141#ifdef BCM_CNIC
8142 mutex_init(&bp->cnic_lock);
8143#endif
c4028958 8144 INIT_WORK(&bp->reset_task, bnx2_reset_task);
b6016b76 8145
c0357e97
FR
8146 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8147 TX_MAX_TSS_RINGS + 1));
b6016b76 8148 if (!bp->regview) {
3a9c6a49 8149 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
b6016b76
MC
8150 rc = -ENOMEM;
8151 goto err_out_release;
8152 }
8153
8154 /* Configure byte swap and enable write to the reg_window registers.
8155 * Rely on CPU to do target byte swapping on big endian systems
8156 * The chip's target access swapping will not swap all accesses
8157 */
e503e066
MC
8158 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8159 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8160 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
b6016b76 8161
e503e066 8162 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
b6016b76 8163
4ce45e02 8164 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e82760e7
JM
8165 if (!pci_is_pcie(pdev)) {
8166 dev_err(&pdev->dev, "Not PCIE, aborting\n");
883e5151
MC
8167 rc = -EIO;
8168 goto err_out_unmap;
8169 }
f86e82fb 8170 bp->flags |= BNX2_FLAG_PCIE;
4ce45e02 8171 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
f86e82fb 8172 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
c239f279
MC
8173
8174 /* AER (Advanced Error Reporting) hooks */
8175 err = pci_enable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8176 if (!err)
8177 bp->flags |= BNX2_FLAG_AER_ENABLED;
c239f279 8178
883e5151 8179 } else {
59b47d8a
MC
8180 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8181 if (bp->pcix_cap == 0) {
8182 dev_err(&pdev->dev,
3a9c6a49 8183 "Cannot find PCIX capability, aborting\n");
59b47d8a
MC
8184 rc = -EIO;
8185 goto err_out_unmap;
8186 }
61d9e3fa 8187 bp->flags |= BNX2_FLAG_BROKEN_STATS;
59b47d8a
MC
8188 }
8189
4ce45e02
MC
8190 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8191 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
555a8428 8192 if (pdev->msix_cap)
f86e82fb 8193 bp->flags |= BNX2_FLAG_MSIX_CAP;
b4b36042
MC
8194 }
8195
4ce45e02
MC
8196 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8197 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
555a8428 8198 if (pdev->msi_cap)
f86e82fb 8199 bp->flags |= BNX2_FLAG_MSI_CAP;
8e6a72c4
MC
8200 }
8201
40453c83 8202 /* 5708 cannot support DMA addresses > 40-bit. */
4ce45e02 8203 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
50cf156a 8204 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
40453c83 8205 else
6a35528a 8206 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
40453c83
MC
8207
8208 /* Configure DMA attributes. */
8209 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8210 dev->features |= NETIF_F_HIGHDMA;
8211 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8212 if (rc) {
8213 dev_err(&pdev->dev,
3a9c6a49 8214 "pci_set_consistent_dma_mask failed, aborting\n");
40453c83
MC
8215 goto err_out_unmap;
8216 }
284901a9 8217 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
3a9c6a49 8218 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
40453c83
MC
8219 goto err_out_unmap;
8220 }
8221
f86e82fb 8222 if (!(bp->flags & BNX2_FLAG_PCIE))
883e5151 8223 bnx2_get_pci_speed(bp);
b6016b76
MC
8224
8225 /* 5706A0 may falsely detect SERR and PERR. */
4ce45e02 8226 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
e503e066 8227 reg = BNX2_RD(bp, PCI_COMMAND);
b6016b76 8228 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
e503e066 8229 BNX2_WR(bp, PCI_COMMAND, reg);
4ce45e02 8230 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
f86e82fb 8231 !(bp->flags & BNX2_FLAG_PCIX)) {
b6016b76 8232
9b91cf9d 8233 dev_err(&pdev->dev,
3a9c6a49 8234 "5706 A1 can only be used in a PCIX bus, aborting\n");
b6016b76
MC
8235 goto err_out_unmap;
8236 }
8237
8238 bnx2_init_nvram(bp);
8239
2726d6e1 8240 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
e3648b3d 8241
aefd90e4
MC
8242 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8243 bp->func = 1;
8244
e3648b3d 8245 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
24cb230b 8246 BNX2_SHM_HDR_SIGNATURE_SIG) {
aefd90e4 8247 u32 off = bp->func << 2;
24cb230b 8248
2726d6e1 8249 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
24cb230b 8250 } else
e3648b3d
MC
8251 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8252
b6016b76
MC
8253 /* Get the permanent MAC address. First we need to make sure the
8254 * firmware is actually running.
8255 */
2726d6e1 8256 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
b6016b76
MC
8257
8258 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8259 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
3a9c6a49 8260 dev_err(&pdev->dev, "Firmware not running, aborting\n");
b6016b76
MC
8261 rc = -ENODEV;
8262 goto err_out_unmap;
8263 }
8264
76d99061
MC
8265 bnx2_read_vpd_fw_ver(bp);
8266
8267 j = strlen(bp->fw_version);
2726d6e1 8268 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
76d99061 8269 for (i = 0; i < 3 && j < 24; i++) {
58fc2ea4
MC
8270 u8 num, k, skip0;
8271
76d99061
MC
8272 if (i == 0) {
8273 bp->fw_version[j++] = 'b';
8274 bp->fw_version[j++] = 'c';
8275 bp->fw_version[j++] = ' ';
8276 }
58fc2ea4
MC
8277 num = (u8) (reg >> (24 - (i * 8)));
8278 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8279 if (num >= k || !skip0 || k == 1) {
8280 bp->fw_version[j++] = (num / k) + '0';
8281 skip0 = 0;
8282 }
8283 }
8284 if (i != 2)
8285 bp->fw_version[j++] = '.';
8286 }
2726d6e1 8287 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
846f5c62
MC
8288 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8289 bp->wol = 1;
8290
8291 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
f86e82fb 8292 bp->flags |= BNX2_FLAG_ASF_ENABLE;
c2d3db8c
MC
8293
8294 for (i = 0; i < 30; i++) {
2726d6e1 8295 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
c2d3db8c
MC
8296 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8297 break;
8298 msleep(10);
8299 }
8300 }
2726d6e1 8301 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
58fc2ea4
MC
8302 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8303 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8304 reg != BNX2_CONDITION_MFW_RUN_NONE) {
2726d6e1 8305 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
58fc2ea4 8306
76d99061
MC
8307 if (j < 32)
8308 bp->fw_version[j++] = ' ';
8309 for (i = 0; i < 3 && j < 28; i++) {
2726d6e1 8310 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
3aeb7d22 8311 reg = be32_to_cpu(reg);
58fc2ea4
MC
8312 memcpy(&bp->fw_version[j], &reg, 4);
8313 j += 4;
8314 }
8315 }
b6016b76 8316
2726d6e1 8317 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
b6016b76
MC
8318 bp->mac_addr[0] = (u8) (reg >> 8);
8319 bp->mac_addr[1] = (u8) reg;
8320
2726d6e1 8321 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
b6016b76
MC
8322 bp->mac_addr[2] = (u8) (reg >> 24);
8323 bp->mac_addr[3] = (u8) (reg >> 16);
8324 bp->mac_addr[4] = (u8) (reg >> 8);
8325 bp->mac_addr[5] = (u8) reg;
8326
2bc4078e 8327 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
932f3772 8328 bnx2_set_rx_ring_size(bp, 255);
b6016b76 8329
cf7474a6 8330 bp->tx_quick_cons_trip_int = 2;
b6016b76 8331 bp->tx_quick_cons_trip = 20;
cf7474a6 8332 bp->tx_ticks_int = 18;
b6016b76 8333 bp->tx_ticks = 80;
6aa20a22 8334
cf7474a6
MC
8335 bp->rx_quick_cons_trip_int = 2;
8336 bp->rx_quick_cons_trip = 12;
b6016b76
MC
8337 bp->rx_ticks_int = 18;
8338 bp->rx_ticks = 18;
8339
7ea6920e 8340 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76 8341
ac392abc 8342 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 8343
5b0c76ad
MC
8344 bp->phy_addr = 1;
8345
8fae307c 8346 /* allocate stats_blk */
8347 rc = bnx2_alloc_stats_blk(dev);
8348 if (rc)
8349 goto err_out_unmap;
8350
b6016b76 8351 /* Disable WOL support if we are running on a SERDES chip. */
4ce45e02 8352 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
253c8b75 8353 bnx2_get_5709_media(bp);
4ce45e02 8354 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
583c28e5 8355 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
bac0dff6 8356
0d8a6571 8357 bp->phy_port = PORT_TP;
583c28e5 8358 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
0d8a6571 8359 bp->phy_port = PORT_FIBRE;
2726d6e1 8360 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
846f5c62 8361 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
f86e82fb 8362 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
8363 bp->wol = 0;
8364 }
4ce45e02 8365 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
38ea3686
MC
8366 /* Don't do parallel detect on this board because of
8367 * some board problems. The link will not go down
8368 * if we do parallel detect.
8369 */
8370 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8371 pdev->subsystem_device == 0x310c)
8372 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8373 } else {
5b0c76ad 8374 bp->phy_addr = 2;
5b0c76ad 8375 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
583c28e5 8376 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
5b0c76ad 8377 }
4ce45e02
MC
8378 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8379 BNX2_CHIP(bp) == BNX2_CHIP_5708)
583c28e5 8380 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
4ce45e02
MC
8381 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8382 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8383 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
583c28e5 8384 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
b6016b76 8385
7c62e83b
MC
8386 bnx2_init_fw_cap(bp);
8387
4ce45e02
MC
8388 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8389 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8390 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
e503e066 8391 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
f86e82fb 8392 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
8393 bp->wol = 0;
8394 }
dda1e390 8395
6d5e85c7
MC
8396 if (bp->flags & BNX2_FLAG_NO_WOL)
8397 device_set_wakeup_capable(&bp->pdev->dev, false);
8398 else
8399 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8400
4ce45e02 8401 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
8402 bp->tx_quick_cons_trip_int =
8403 bp->tx_quick_cons_trip;
8404 bp->tx_ticks_int = bp->tx_ticks;
8405 bp->rx_quick_cons_trip_int =
8406 bp->rx_quick_cons_trip;
8407 bp->rx_ticks_int = bp->rx_ticks;
8408 bp->comp_prod_trip_int = bp->comp_prod_trip;
8409 bp->com_ticks_int = bp->com_ticks;
8410 bp->cmd_ticks_int = bp->cmd_ticks;
8411 }
8412
f9317a40
MC
8413 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8414 *
8415 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8416 * with byte enables disabled on the unused 32-bit word. This is legal
8417 * but causes problems on the AMD 8132 which will eventually stop
8418 * responding after a while.
8419 *
8420 * AMD believes this incompatibility is unique to the 5706, and
88187dfa 8421 * prefers to locally disable MSI rather than globally disabling it.
f9317a40 8422 */
4ce45e02 8423 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
f9317a40
MC
8424 struct pci_dev *amd_8132 = NULL;
8425
8426 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8427 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8428 amd_8132))) {
f9317a40 8429
44c10138
AK
8430 if (amd_8132->revision >= 0x10 &&
8431 amd_8132->revision <= 0x13) {
f9317a40
MC
8432 disable_msi = 1;
8433 pci_dev_put(amd_8132);
8434 break;
8435 }
8436 }
8437 }
8438
deaf391b 8439 bnx2_set_default_link(bp);
b6016b76
MC
8440 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8441
cd339a0e 8442 init_timer(&bp->timer);
ac392abc 8443 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
cd339a0e
MC
8444 bp->timer.data = (unsigned long) bp;
8445 bp->timer.function = bnx2_timer;
8446
7625eb2f 8447#ifdef BCM_CNIC
41c2178a
MC
8448 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8449 bp->cnic_eth_dev.max_iscsi_conn =
8450 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8451 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
4bd9b0ff 8452 bp->cnic_probe = bnx2_cnic_probe;
7625eb2f 8453#endif
c239f279
MC
8454 pci_save_state(pdev);
8455
b6016b76
MC
8456 return 0;
8457
8458err_out_unmap:
4bb9ebc7 8459 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
c239f279 8460 pci_disable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8461 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8462 }
c239f279 8463
c0357e97
FR
8464 pci_iounmap(pdev, bp->regview);
8465 bp->regview = NULL;
b6016b76
MC
8466
8467err_out_release:
8468 pci_release_regions(pdev);
8469
8470err_out_disable:
8471 pci_disable_device(pdev);
b6016b76
MC
8472
8473err_out:
3703ebe4 8474 kfree(bp->temp_stats_blk);
8475
b6016b76
MC
8476 return rc;
8477}
8478
cfd95a63 8479static char *
883e5151
MC
8480bnx2_bus_string(struct bnx2 *bp, char *str)
8481{
8482 char *s = str;
8483
f86e82fb 8484 if (bp->flags & BNX2_FLAG_PCIE) {
883e5151
MC
8485 s += sprintf(s, "PCI Express");
8486 } else {
8487 s += sprintf(s, "PCI");
f86e82fb 8488 if (bp->flags & BNX2_FLAG_PCIX)
883e5151 8489 s += sprintf(s, "-X");
f86e82fb 8490 if (bp->flags & BNX2_FLAG_PCI_32BIT)
883e5151
MC
8491 s += sprintf(s, " 32-bit");
8492 else
8493 s += sprintf(s, " 64-bit");
8494 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8495 }
8496 return str;
8497}
8498
f048fa9c
MC
8499static void
8500bnx2_del_napi(struct bnx2 *bp)
8501{
8502 int i;
8503
8504 for (i = 0; i < bp->irq_nvecs; i++)
8505 netif_napi_del(&bp->bnx2_napi[i].napi);
8506}
8507
8508static void
35efa7c1
MC
8509bnx2_init_napi(struct bnx2 *bp)
8510{
b4b36042 8511 int i;
35efa7c1 8512
4327ba43 8513 for (i = 0; i < bp->irq_nvecs; i++) {
35e9010b
MC
8514 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8515 int (*poll)(struct napi_struct *, int);
8516
8517 if (i == 0)
8518 poll = bnx2_poll;
8519 else
f0ea2e63 8520 poll = bnx2_poll_msix;
35e9010b
MC
8521
8522 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
b4b36042
MC
8523 bnapi->bp = bp;
8524 }
35efa7c1
MC
8525}
8526
0421eae6
SH
8527static const struct net_device_ops bnx2_netdev_ops = {
8528 .ndo_open = bnx2_open,
8529 .ndo_start_xmit = bnx2_start_xmit,
8530 .ndo_stop = bnx2_close,
5d07bf26 8531 .ndo_get_stats64 = bnx2_get_stats64,
0421eae6
SH
8532 .ndo_set_rx_mode = bnx2_set_rx_mode,
8533 .ndo_do_ioctl = bnx2_ioctl,
8534 .ndo_validate_addr = eth_validate_addr,
8535 .ndo_set_mac_address = bnx2_change_mac_addr,
8536 .ndo_change_mtu = bnx2_change_mtu,
8d7dfc2b 8537 .ndo_set_features = bnx2_set_features,
0421eae6 8538 .ndo_tx_timeout = bnx2_tx_timeout,
257ddbda 8539#ifdef CONFIG_NET_POLL_CONTROLLER
0421eae6
SH
8540 .ndo_poll_controller = poll_bnx2,
8541#endif
8542};
8543
cfd95a63 8544static int
b6016b76
MC
8545bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8546{
8547 static int version_printed = 0;
c0357e97 8548 struct net_device *dev;
b6016b76 8549 struct bnx2 *bp;
0795af57 8550 int rc;
883e5151 8551 char str[40];
b6016b76
MC
8552
8553 if (version_printed++ == 0)
3a9c6a49 8554 pr_info("%s", version);
b6016b76
MC
8555
8556 /* dev zeroed in init_etherdev */
706bf240 8557 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
b6016b76
MC
8558 if (!dev)
8559 return -ENOMEM;
8560
8561 rc = bnx2_init_board(pdev, dev);
c0357e97
FR
8562 if (rc < 0)
8563 goto err_free;
b6016b76 8564
0421eae6 8565 dev->netdev_ops = &bnx2_netdev_ops;
b6016b76 8566 dev->watchdog_timeo = TX_TIMEOUT;
b6016b76 8567 dev->ethtool_ops = &bnx2_ethtool_ops;
b6016b76 8568
972ec0d4 8569 bp = netdev_priv(dev);
b6016b76 8570
1b2f922f
MC
8571 pci_set_drvdata(pdev, dev);
8572
3e1be7ad
BH
8573 rc = bnx2_request_firmware(bp);
8574 if (rc < 0)
8575 goto error;
8576
8577
8578 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
d458cdf7 8579 memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
1b2f922f 8580
8d7dfc2b
MM
8581 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8582 NETIF_F_TSO | NETIF_F_TSO_ECN |
8583 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8584
4ce45e02 8585 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
8d7dfc2b
MM
8586 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8587
8588 dev->vlan_features = dev->hw_features;
f646968f 8589 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8d7dfc2b 8590 dev->features |= dev->hw_features;
01789349 8591 dev->priv_flags |= IFF_UNICAST_FLT;
8d7dfc2b 8592
26caa346
IV
8593 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
8594 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8595
b6016b76 8596 if ((rc = register_netdev(dev))) {
9b91cf9d 8597 dev_err(&pdev->dev, "Cannot register net device\n");
57579f76 8598 goto error;
b6016b76
MC
8599 }
8600
c0357e97
FR
8601 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8602 "node addr %pM\n", board_info[ent->driver_data].name,
4ce45e02
MC
8603 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8604 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
c0357e97
FR
8605 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8606 pdev->irq, dev->dev_addr);
b6016b76 8607
b6016b76 8608 return 0;
57579f76
MC
8609
8610error:
3e1be7ad 8611 bnx2_release_firmware(bp);
fda4d85d 8612 pci_iounmap(pdev, bp->regview);
57579f76
MC
8613 pci_release_regions(pdev);
8614 pci_disable_device(pdev);
c0357e97 8615err_free:
8fae307c 8616 bnx2_free_stats_blk(dev);
57579f76
MC
8617 free_netdev(dev);
8618 return rc;
b6016b76
MC
8619}
8620
cfd95a63 8621static void
b6016b76
MC
8622bnx2_remove_one(struct pci_dev *pdev)
8623{
8624 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8625 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
8626
8627 unregister_netdev(dev);
8628
8333a46a 8629 del_timer_sync(&bp->timer);
cd634019 8630 cancel_work_sync(&bp->reset_task);
8333a46a 8631
c0357e97 8632 pci_iounmap(bp->pdev, bp->regview);
b6016b76 8633
8fae307c 8634 bnx2_free_stats_blk(dev);
354fcd77
MC
8635 kfree(bp->temp_stats_blk);
8636
4bb9ebc7 8637 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
c239f279 8638 pci_disable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8639 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8640 }
cd709aa9 8641
7880b72e 8642 bnx2_release_firmware(bp);
8643
c239f279 8644 free_netdev(dev);
cd709aa9 8645
b6016b76
MC
8646 pci_release_regions(pdev);
8647 pci_disable_device(pdev);
b6016b76
MC
8648}
8649
77d149c4 8650#ifdef CONFIG_PM_SLEEP
b6016b76 8651static int
28fb4eb4 8652bnx2_suspend(struct device *device)
b6016b76 8653{
28fb4eb4 8654 struct pci_dev *pdev = to_pci_dev(device);
b6016b76 8655 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8656 struct bnx2 *bp = netdev_priv(dev);
b6016b76 8657
28fb4eb4
MC
8658 if (netif_running(dev)) {
8659 cancel_work_sync(&bp->reset_task);
8660 bnx2_netif_stop(bp, true);
8661 netif_device_detach(dev);
8662 del_timer_sync(&bp->timer);
8663 bnx2_shutdown_chip(bp);
8664 __bnx2_free_irq(bp);
8665 bnx2_free_skbs(bp);
8666 }
8667 bnx2_setup_wol(bp);
b6016b76
MC
8668 return 0;
8669}
8670
8671static int
28fb4eb4 8672bnx2_resume(struct device *device)
b6016b76 8673{
28fb4eb4 8674 struct pci_dev *pdev = to_pci_dev(device);
b6016b76 8675 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8676 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
8677
8678 if (!netif_running(dev))
8679 return 0;
8680
829ca9a3 8681 bnx2_set_power_state(bp, PCI_D0);
b6016b76 8682 netif_device_attach(dev);
28fb4eb4 8683 bnx2_request_irq(bp);
9a120bc5 8684 bnx2_init_nic(bp, 1);
212f9934 8685 bnx2_netif_start(bp, true);
b6016b76
MC
8686 return 0;
8687}
8688
28fb4eb4
MC
8689static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8690#define BNX2_PM_OPS (&bnx2_pm_ops)
8691
8692#else
8693
8694#define BNX2_PM_OPS NULL
8695
8696#endif /* CONFIG_PM_SLEEP */
6ff2da49
WX
8697/**
8698 * bnx2_io_error_detected - called when PCI error is detected
8699 * @pdev: Pointer to PCI device
8700 * @state: The current pci connection state
8701 *
8702 * This function is called after a PCI bus error affecting
8703 * this device has been detected.
8704 */
8705static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8706 pci_channel_state_t state)
8707{
8708 struct net_device *dev = pci_get_drvdata(pdev);
8709 struct bnx2 *bp = netdev_priv(dev);
8710
8711 rtnl_lock();
8712 netif_device_detach(dev);
8713
2ec3de26
DN
8714 if (state == pci_channel_io_perm_failure) {
8715 rtnl_unlock();
8716 return PCI_ERS_RESULT_DISCONNECT;
8717 }
8718
6ff2da49 8719 if (netif_running(dev)) {
212f9934 8720 bnx2_netif_stop(bp, true);
6ff2da49
WX
8721 del_timer_sync(&bp->timer);
8722 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8723 }
8724
8725 pci_disable_device(pdev);
8726 rtnl_unlock();
8727
8728 /* Request a slot slot reset. */
8729 return PCI_ERS_RESULT_NEED_RESET;
8730}
8731
8732/**
8733 * bnx2_io_slot_reset - called after the pci bus has been reset.
8734 * @pdev: Pointer to PCI device
8735 *
8736 * Restart the card from scratch, as if from a cold-boot.
8737 */
8738static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8739{
8740 struct net_device *dev = pci_get_drvdata(pdev);
8741 struct bnx2 *bp = netdev_priv(dev);
02481bc6
MC
8742 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8743 int err = 0;
6ff2da49
WX
8744
8745 rtnl_lock();
8746 if (pci_enable_device(pdev)) {
8747 dev_err(&pdev->dev,
3a9c6a49 8748 "Cannot re-enable PCI device after reset\n");
cd709aa9
JF
8749 } else {
8750 pci_set_master(pdev);
8751 pci_restore_state(pdev);
8752 pci_save_state(pdev);
8753
25bfb1dd 8754 if (netif_running(dev))
02481bc6 8755 err = bnx2_init_nic(bp, 1);
25bfb1dd 8756
02481bc6
MC
8757 if (!err)
8758 result = PCI_ERS_RESULT_RECOVERED;
8759 }
8760
8761 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8762 bnx2_napi_enable(bp);
8763 dev_close(dev);
6ff2da49 8764 }
cd709aa9 8765 rtnl_unlock();
6ff2da49 8766
4bb9ebc7 8767 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
c239f279
MC
8768 return result;
8769
cd709aa9
JF
8770 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8771 if (err) {
8772 dev_err(&pdev->dev,
8773 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8774 err); /* non-fatal, continue */
6ff2da49
WX
8775 }
8776
cd709aa9 8777 return result;
6ff2da49
WX
8778}
8779
8780/**
8781 * bnx2_io_resume - called when traffic can start flowing again.
8782 * @pdev: Pointer to PCI device
8783 *
8784 * This callback is called when the error recovery driver tells us that
8785 * its OK to resume normal operation.
8786 */
8787static void bnx2_io_resume(struct pci_dev *pdev)
8788{
8789 struct net_device *dev = pci_get_drvdata(pdev);
8790 struct bnx2 *bp = netdev_priv(dev);
8791
8792 rtnl_lock();
8793 if (netif_running(dev))
212f9934 8794 bnx2_netif_start(bp, true);
6ff2da49
WX
8795
8796 netif_device_attach(dev);
8797 rtnl_unlock();
8798}
8799
25bfb1dd
MC
8800static void bnx2_shutdown(struct pci_dev *pdev)
8801{
8802 struct net_device *dev = pci_get_drvdata(pdev);
8803 struct bnx2 *bp;
8804
8805 if (!dev)
8806 return;
8807
8808 bp = netdev_priv(dev);
8809 if (!bp)
8810 return;
8811
8812 rtnl_lock();
8813 if (netif_running(dev))
8814 dev_close(bp->dev);
8815
8816 if (system_state == SYSTEM_POWER_OFF)
8817 bnx2_set_power_state(bp, PCI_D3hot);
8818
8819 rtnl_unlock();
8820}
8821
fda4d85d 8822static const struct pci_error_handlers bnx2_err_handler = {
6ff2da49
WX
8823 .error_detected = bnx2_io_error_detected,
8824 .slot_reset = bnx2_io_slot_reset,
8825 .resume = bnx2_io_resume,
8826};
8827
b6016b76 8828static struct pci_driver bnx2_pci_driver = {
14ab9b86
PH
8829 .name = DRV_MODULE_NAME,
8830 .id_table = bnx2_pci_tbl,
8831 .probe = bnx2_init_one,
cfd95a63 8832 .remove = bnx2_remove_one,
28fb4eb4 8833 .driver.pm = BNX2_PM_OPS,
6ff2da49 8834 .err_handler = &bnx2_err_handler,
25bfb1dd 8835 .shutdown = bnx2_shutdown,
b6016b76
MC
8836};
8837
5a4123f3 8838module_pci_driver(bnx2_pci_driver);