]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2.c
cnic: Include bnx2x.h
[mirror_ubuntu-jammy-kernel.git] / drivers / net / ethernet / broadcom / bnx2.c
CommitLineData
b6016b76
MC
1/* bnx2.c: Broadcom NX2 network driver.
2 *
dc187cb3 3 * Copyright (c) 2004-2011 Broadcom Corporation
b6016b76
MC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
3a9c6a49 12#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
f2a4f052
MC
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
555069da 17#include <linux/stringify.h>
f2a4f052
MC
18#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
26#include <linux/init.h>
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
1977f032 31#include <linux/bitops.h>
f2a4f052
MC
32#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
c86a31f4 36#include <asm/page.h>
f2a4f052
MC
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
01789349 40#include <linux/if.h>
f2a4f052 41#include <linux/if_vlan.h>
f2a4f052 42#include <net/ip.h>
de081fa5 43#include <net/tcp.h>
f2a4f052 44#include <net/checksum.h>
f2a4f052
MC
45#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
29b12174 48#include <linux/cache.h>
57579f76 49#include <linux/firmware.h>
706bf240 50#include <linux/log2.h>
cd709aa9 51#include <linux/aer.h>
f2a4f052 52
4edd473f
MC
53#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
b6016b76
MC
57#include "bnx2.h"
58#include "bnx2_fw.h"
b3448b0b 59
b6016b76 60#define DRV_MODULE_NAME "bnx2"
d2e553bc
MC
61#define DRV_MODULE_VERSION "2.2.3"
62#define DRV_MODULE_RELDATE "June 27, 2012"
c2c20ef4 63#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
22fa159d 64#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
c2c20ef4 65#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
22fa159d
MC
66#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
b6016b76
MC
68
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
cfd95a63 74static char version[] =
b6016b76
MC
75 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
453a9c6e 78MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
b6016b76
MC
79MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
57579f76
MC
81MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
078b0735 85MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
b6016b76
MC
86
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
5b0c76ad
MC
98 BCM5708,
99 BCM5708S,
bac0dff6 100 BCM5709,
27a005b8 101 BCM5709S,
7bb0a04f 102 BCM5716,
1caacecb 103 BCM5716S,
b6016b76
MC
104} board_t;
105
106/* indexed by board_t, above */
fefa8645 107static struct {
b6016b76 108 char *name;
cfd95a63 109} board_info[] = {
b6016b76
MC
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
5b0c76ad
MC
115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
bac0dff6 117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
27a005b8 118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
7bb0a04f 119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
1caacecb 120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
b6016b76
MC
121 };
122
7bb0a04f 123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
b6016b76
MC
124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
5b0c76ad
MC
130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
b6016b76
MC
132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
5b0c76ad
MC
136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
bac0dff6
MC
138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
27a005b8
MC
140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
7bb0a04f
MC
142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
1caacecb 144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
1f2435e5 145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
b6016b76
MC
146 { 0, }
147};
148
0ced9d01 149static const struct flash_spec flash_table[] =
b6016b76 150{
e30372c9
MC
151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
b6016b76 153 /* Slow EEPROM */
37137709 154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
b6016b76
MC
156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
37137709
MC
158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
b6016b76
MC
163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
37137709 165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
37137709 171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
37137709
MC
175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
6aa20a22 181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
37137709
MC
199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
b6016b76
MC
236};
237
0ced9d01 238static const struct flash_spec flash_5709 = {
e30372c9
MC
239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
b6016b76
MC
247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
4327ba43 249static void bnx2_init_napi(struct bnx2 *bp);
f048fa9c 250static void bnx2_del_napi(struct bnx2 *bp);
4327ba43 251
35e9010b 252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
e89bbf10 253{
2f8af120 254 u32 diff;
e89bbf10 255
11848b96
MC
256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
faac9c4b
MC
258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
35e9010b 262 diff = txr->tx_prod - txr->tx_cons;
2bc4078e 263 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
faac9c4b 264 diff &= 0xffff;
2bc4078e
MC
265 if (diff == BNX2_TX_DESC_CNT)
266 diff = BNX2_MAX_TX_DESC_CNT;
faac9c4b 267 }
807540ba 268 return bp->tx_ring_size - diff;
e89bbf10
MC
269}
270
b6016b76
MC
271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
1b8227c4
MC
274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
e503e066
MC
277 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
278 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
1b8227c4
MC
279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
b6016b76
MC
281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
1b8227c4 286 spin_lock_bh(&bp->indirect_lock);
e503e066
MC
287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
1b8227c4 289 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
290}
291
2726d6e1
MC
292static void
293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
807540ba 301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
2726d6e1
MC
302}
303
b6016b76
MC
304static void
305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
1b8227c4 308 spin_lock_bh(&bp->indirect_lock);
4ce45e02 309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
59b47d8a
MC
310 int i;
311
e503e066
MC
312 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
313 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
59b47d8a 315 for (i = 0; i < 5; i++) {
e503e066 316 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
59b47d8a
MC
317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
e503e066
MC
322 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 BNX2_WR(bp, BNX2_CTX_DATA, val);
59b47d8a 324 }
1b8227c4 325 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
326}
327
4edd473f
MC
328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
41c2178a
MC
390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
4edd473f
MC
393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
c5a88950 410 mutex_lock(&bp->cnic_lock);
4edd473f
MC
411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
2cfa5a04 413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
c5a88950 414 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
415 synchronize_rcu();
416 return 0;
417}
418
419struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
7625eb2f
MC
424 if (!cp->max_iscsi_conn)
425 return NULL;
426
4edd473f
MC
427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
437EXPORT_SYMBOL(bnx2_cnic_probe);
438
439static void
440bnx2_cnic_stop(struct bnx2 *bp)
441{
442 struct cnic_ops *c_ops;
443 struct cnic_ctl_info info;
444
c5a88950 445 mutex_lock(&bp->cnic_lock);
13707f9e
ED
446 c_ops = rcu_dereference_protected(bp->cnic_ops,
447 lockdep_is_held(&bp->cnic_lock));
4edd473f
MC
448 if (c_ops) {
449 info.cmd = CNIC_CTL_STOP_CMD;
450 c_ops->cnic_ctl(bp->cnic_data, &info);
451 }
c5a88950 452 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
453}
454
455static void
456bnx2_cnic_start(struct bnx2 *bp)
457{
458 struct cnic_ops *c_ops;
459 struct cnic_ctl_info info;
460
c5a88950 461 mutex_lock(&bp->cnic_lock);
13707f9e
ED
462 c_ops = rcu_dereference_protected(bp->cnic_ops,
463 lockdep_is_held(&bp->cnic_lock));
4edd473f
MC
464 if (c_ops) {
465 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
466 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
467
468 bnapi->cnic_tag = bnapi->last_status_idx;
469 }
470 info.cmd = CNIC_CTL_START_CMD;
471 c_ops->cnic_ctl(bp->cnic_data, &info);
472 }
c5a88950 473 mutex_unlock(&bp->cnic_lock);
4edd473f
MC
474}
475
476#else
477
478static void
479bnx2_cnic_stop(struct bnx2 *bp)
480{
481}
482
483static void
484bnx2_cnic_start(struct bnx2 *bp)
485{
486}
487
488#endif
489
b6016b76
MC
490static int
491bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
492{
493 u32 val1;
494 int i, ret;
495
583c28e5 496 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 497 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
498 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
499
e503e066
MC
500 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
501 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
502
503 udelay(40);
504 }
505
506 val1 = (bp->phy_addr << 21) | (reg << 16) |
507 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
508 BNX2_EMAC_MDIO_COMM_START_BUSY;
e503e066 509 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
b6016b76
MC
510
511 for (i = 0; i < 50; i++) {
512 udelay(10);
513
e503e066 514 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
515 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
516 udelay(5);
517
e503e066 518 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
519 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
520
521 break;
522 }
523 }
524
525 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
526 *val = 0x0;
527 ret = -EBUSY;
528 }
529 else {
530 *val = val1;
531 ret = 0;
532 }
533
583c28e5 534 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 535 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
536 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
537
e503e066
MC
538 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
539 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
540
541 udelay(40);
542 }
543
544 return ret;
545}
546
547static int
548bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
549{
550 u32 val1;
551 int i, ret;
552
583c28e5 553 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 554 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
555 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
556
e503e066
MC
557 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
558 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
559
560 udelay(40);
561 }
562
563 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
564 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
565 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
e503e066 566 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
6aa20a22 567
b6016b76
MC
568 for (i = 0; i < 50; i++) {
569 udelay(10);
570
e503e066 571 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
b6016b76
MC
572 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
573 udelay(5);
574 break;
575 }
576 }
577
578 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
579 ret = -EBUSY;
580 else
581 ret = 0;
582
583c28e5 583 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
e503e066 584 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
585 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
586
e503e066
MC
587 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
588 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
b6016b76
MC
589
590 udelay(40);
591 }
592
593 return ret;
594}
595
596static void
597bnx2_disable_int(struct bnx2 *bp)
598{
b4b36042
MC
599 int i;
600 struct bnx2_napi *bnapi;
601
602 for (i = 0; i < bp->irq_nvecs; i++) {
603 bnapi = &bp->bnx2_napi[i];
e503e066 604 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
b4b36042
MC
605 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
606 }
e503e066 607 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
b6016b76
MC
608}
609
610static void
611bnx2_enable_int(struct bnx2 *bp)
612{
b4b36042
MC
613 int i;
614 struct bnx2_napi *bnapi;
35efa7c1 615
b4b36042
MC
616 for (i = 0; i < bp->irq_nvecs; i++) {
617 bnapi = &bp->bnx2_napi[i];
1269a8a6 618
e503e066
MC
619 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
620 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
621 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
622 bnapi->last_status_idx);
b6016b76 623
e503e066
MC
624 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
625 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
626 bnapi->last_status_idx);
b4b36042 627 }
e503e066 628 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
b6016b76
MC
629}
630
631static void
632bnx2_disable_int_sync(struct bnx2 *bp)
633{
b4b36042
MC
634 int i;
635
b6016b76 636 atomic_inc(&bp->intr_sem);
3767546c
MC
637 if (!netif_running(bp->dev))
638 return;
639
b6016b76 640 bnx2_disable_int(bp);
b4b36042
MC
641 for (i = 0; i < bp->irq_nvecs; i++)
642 synchronize_irq(bp->irq_tbl[i].vector);
b6016b76
MC
643}
644
35efa7c1
MC
645static void
646bnx2_napi_disable(struct bnx2 *bp)
647{
b4b36042
MC
648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_disable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
652}
653
654static void
655bnx2_napi_enable(struct bnx2 *bp)
656{
b4b36042
MC
657 int i;
658
659 for (i = 0; i < bp->irq_nvecs; i++)
660 napi_enable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
661}
662
b6016b76 663static void
212f9934 664bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
b6016b76 665{
212f9934
MC
666 if (stop_cnic)
667 bnx2_cnic_stop(bp);
b6016b76 668 if (netif_running(bp->dev)) {
35efa7c1 669 bnx2_napi_disable(bp);
b6016b76 670 netif_tx_disable(bp->dev);
b6016b76 671 }
b7466560 672 bnx2_disable_int_sync(bp);
a0ba6760 673 netif_carrier_off(bp->dev); /* prevent tx timeout */
b6016b76
MC
674}
675
676static void
212f9934 677bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
b6016b76
MC
678{
679 if (atomic_dec_and_test(&bp->intr_sem)) {
680 if (netif_running(bp->dev)) {
706bf240 681 netif_tx_wake_all_queues(bp->dev);
a0ba6760
MC
682 spin_lock_bh(&bp->phy_lock);
683 if (bp->link_up)
684 netif_carrier_on(bp->dev);
685 spin_unlock_bh(&bp->phy_lock);
35efa7c1 686 bnx2_napi_enable(bp);
b6016b76 687 bnx2_enable_int(bp);
212f9934
MC
688 if (start_cnic)
689 bnx2_cnic_start(bp);
b6016b76
MC
690 }
691 }
692}
693
35e9010b
MC
694static void
695bnx2_free_tx_mem(struct bnx2 *bp)
696{
697 int i;
698
699 for (i = 0; i < bp->num_tx_rings; i++) {
700 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
701 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
702
703 if (txr->tx_desc_ring) {
36227e88
SG
704 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
705 txr->tx_desc_ring,
706 txr->tx_desc_mapping);
35e9010b
MC
707 txr->tx_desc_ring = NULL;
708 }
709 kfree(txr->tx_buf_ring);
710 txr->tx_buf_ring = NULL;
711 }
712}
713
bb4f98ab
MC
714static void
715bnx2_free_rx_mem(struct bnx2 *bp)
716{
717 int i;
718
719 for (i = 0; i < bp->num_rx_rings; i++) {
720 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
721 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
722 int j;
723
724 for (j = 0; j < bp->rx_max_ring; j++) {
725 if (rxr->rx_desc_ring[j])
36227e88
SG
726 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
727 rxr->rx_desc_ring[j],
728 rxr->rx_desc_mapping[j]);
bb4f98ab
MC
729 rxr->rx_desc_ring[j] = NULL;
730 }
25b0b999 731 vfree(rxr->rx_buf_ring);
bb4f98ab
MC
732 rxr->rx_buf_ring = NULL;
733
734 for (j = 0; j < bp->rx_max_pg_ring; j++) {
735 if (rxr->rx_pg_desc_ring[j])
36227e88
SG
736 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
737 rxr->rx_pg_desc_ring[j],
738 rxr->rx_pg_desc_mapping[j]);
3298a738 739 rxr->rx_pg_desc_ring[j] = NULL;
bb4f98ab 740 }
25b0b999 741 vfree(rxr->rx_pg_ring);
bb4f98ab
MC
742 rxr->rx_pg_ring = NULL;
743 }
744}
745
35e9010b
MC
746static int
747bnx2_alloc_tx_mem(struct bnx2 *bp)
748{
749 int i;
750
751 for (i = 0; i < bp->num_tx_rings; i++) {
752 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
753 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
754
755 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
756 if (txr->tx_buf_ring == NULL)
757 return -ENOMEM;
758
759 txr->tx_desc_ring =
36227e88
SG
760 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
761 &txr->tx_desc_mapping, GFP_KERNEL);
35e9010b
MC
762 if (txr->tx_desc_ring == NULL)
763 return -ENOMEM;
764 }
765 return 0;
766}
767
bb4f98ab
MC
768static int
769bnx2_alloc_rx_mem(struct bnx2 *bp)
770{
771 int i;
772
773 for (i = 0; i < bp->num_rx_rings; i++) {
774 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
775 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
776 int j;
777
778 rxr->rx_buf_ring =
89bf67f1 779 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
bb4f98ab
MC
780 if (rxr->rx_buf_ring == NULL)
781 return -ENOMEM;
782
bb4f98ab
MC
783 for (j = 0; j < bp->rx_max_ring; j++) {
784 rxr->rx_desc_ring[j] =
36227e88
SG
785 dma_alloc_coherent(&bp->pdev->dev,
786 RXBD_RING_SIZE,
787 &rxr->rx_desc_mapping[j],
788 GFP_KERNEL);
bb4f98ab
MC
789 if (rxr->rx_desc_ring[j] == NULL)
790 return -ENOMEM;
791
792 }
793
794 if (bp->rx_pg_ring_size) {
89bf67f1 795 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
bb4f98ab
MC
796 bp->rx_max_pg_ring);
797 if (rxr->rx_pg_ring == NULL)
798 return -ENOMEM;
799
bb4f98ab
MC
800 }
801
802 for (j = 0; j < bp->rx_max_pg_ring; j++) {
803 rxr->rx_pg_desc_ring[j] =
36227e88
SG
804 dma_alloc_coherent(&bp->pdev->dev,
805 RXBD_RING_SIZE,
806 &rxr->rx_pg_desc_mapping[j],
807 GFP_KERNEL);
bb4f98ab
MC
808 if (rxr->rx_pg_desc_ring[j] == NULL)
809 return -ENOMEM;
810
811 }
812 }
813 return 0;
814}
815
b6016b76
MC
816static void
817bnx2_free_mem(struct bnx2 *bp)
818{
13daffa2 819 int i;
43e80b89 820 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
13daffa2 821
35e9010b 822 bnx2_free_tx_mem(bp);
bb4f98ab 823 bnx2_free_rx_mem(bp);
35e9010b 824
59b47d8a
MC
825 for (i = 0; i < bp->ctx_pages; i++) {
826 if (bp->ctx_blk[i]) {
2bc4078e 827 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
36227e88
SG
828 bp->ctx_blk[i],
829 bp->ctx_blk_mapping[i]);
59b47d8a
MC
830 bp->ctx_blk[i] = NULL;
831 }
832 }
43e80b89 833 if (bnapi->status_blk.msi) {
36227e88
SG
834 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
835 bnapi->status_blk.msi,
836 bp->status_blk_mapping);
43e80b89 837 bnapi->status_blk.msi = NULL;
0f31f994 838 bp->stats_blk = NULL;
b6016b76 839 }
b6016b76
MC
840}
841
842static int
843bnx2_alloc_mem(struct bnx2 *bp)
844{
35e9010b 845 int i, status_blk_size, err;
43e80b89
MC
846 struct bnx2_napi *bnapi;
847 void *status_blk;
b6016b76 848
0f31f994
MC
849 /* Combine status and statistics blocks into one allocation. */
850 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
f86e82fb 851 if (bp->flags & BNX2_FLAG_MSIX_CAP)
b4b36042
MC
852 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
853 BNX2_SBLK_MSIX_ALIGN_SIZE);
0f31f994
MC
854 bp->status_stats_size = status_blk_size +
855 sizeof(struct statistics_block);
856
36227e88
SG
857 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
858 &bp->status_blk_mapping, GFP_KERNEL);
43e80b89 859 if (status_blk == NULL)
b6016b76
MC
860 goto alloc_mem_err;
861
43e80b89 862 memset(status_blk, 0, bp->status_stats_size);
b6016b76 863
43e80b89
MC
864 bnapi = &bp->bnx2_napi[0];
865 bnapi->status_blk.msi = status_blk;
866 bnapi->hw_tx_cons_ptr =
867 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
868 bnapi->hw_rx_cons_ptr =
869 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
f86e82fb 870 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
379b39a2 871 for (i = 1; i < bp->irq_nvecs; i++) {
43e80b89
MC
872 struct status_block_msix *sblk;
873
874 bnapi = &bp->bnx2_napi[i];
b4b36042 875
64699336 876 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
43e80b89
MC
877 bnapi->status_blk.msix = sblk;
878 bnapi->hw_tx_cons_ptr =
879 &sblk->status_tx_quick_consumer_index;
880 bnapi->hw_rx_cons_ptr =
881 &sblk->status_rx_quick_consumer_index;
b4b36042
MC
882 bnapi->int_num = i << 24;
883 }
884 }
35efa7c1 885
43e80b89 886 bp->stats_blk = status_blk + status_blk_size;
b6016b76 887
0f31f994 888 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
b6016b76 889
4ce45e02 890 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
2bc4078e 891 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
59b47d8a
MC
892 if (bp->ctx_pages == 0)
893 bp->ctx_pages = 1;
894 for (i = 0; i < bp->ctx_pages; i++) {
36227e88 895 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
2bc4078e 896 BNX2_PAGE_SIZE,
36227e88
SG
897 &bp->ctx_blk_mapping[i],
898 GFP_KERNEL);
59b47d8a
MC
899 if (bp->ctx_blk[i] == NULL)
900 goto alloc_mem_err;
901 }
902 }
35e9010b 903
bb4f98ab
MC
904 err = bnx2_alloc_rx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
35e9010b
MC
908 err = bnx2_alloc_tx_mem(bp);
909 if (err)
910 goto alloc_mem_err;
911
b6016b76
MC
912 return 0;
913
914alloc_mem_err:
915 bnx2_free_mem(bp);
916 return -ENOMEM;
917}
918
e3648b3d
MC
919static void
920bnx2_report_fw_link(struct bnx2 *bp)
921{
922 u32 fw_link_status = 0;
923
583c28e5 924 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
925 return;
926
e3648b3d
MC
927 if (bp->link_up) {
928 u32 bmsr;
929
930 switch (bp->line_speed) {
931 case SPEED_10:
932 if (bp->duplex == DUPLEX_HALF)
933 fw_link_status = BNX2_LINK_STATUS_10HALF;
934 else
935 fw_link_status = BNX2_LINK_STATUS_10FULL;
936 break;
937 case SPEED_100:
938 if (bp->duplex == DUPLEX_HALF)
939 fw_link_status = BNX2_LINK_STATUS_100HALF;
940 else
941 fw_link_status = BNX2_LINK_STATUS_100FULL;
942 break;
943 case SPEED_1000:
944 if (bp->duplex == DUPLEX_HALF)
945 fw_link_status = BNX2_LINK_STATUS_1000HALF;
946 else
947 fw_link_status = BNX2_LINK_STATUS_1000FULL;
948 break;
949 case SPEED_2500:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_2500HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_2500FULL;
954 break;
955 }
956
957 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
958
959 if (bp->autoneg) {
960 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
961
ca58c3af
MC
962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
963 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
e3648b3d
MC
964
965 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
583c28e5 966 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
e3648b3d
MC
967 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
968 else
969 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
970 }
971 }
972 else
973 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
974
2726d6e1 975 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
e3648b3d
MC
976}
977
9b1084b8
MC
978static char *
979bnx2_xceiver_str(struct bnx2 *bp)
980{
807540ba 981 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
583c28e5 982 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
807540ba 983 "Copper");
9b1084b8
MC
984}
985
b6016b76
MC
986static void
987bnx2_report_link(struct bnx2 *bp)
988{
989 if (bp->link_up) {
990 netif_carrier_on(bp->dev);
3a9c6a49
JP
991 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
992 bnx2_xceiver_str(bp),
993 bp->line_speed,
994 bp->duplex == DUPLEX_FULL ? "full" : "half");
b6016b76
MC
995
996 if (bp->flow_ctrl) {
997 if (bp->flow_ctrl & FLOW_CTRL_RX) {
3a9c6a49 998 pr_cont(", receive ");
b6016b76 999 if (bp->flow_ctrl & FLOW_CTRL_TX)
3a9c6a49 1000 pr_cont("& transmit ");
b6016b76
MC
1001 }
1002 else {
3a9c6a49 1003 pr_cont(", transmit ");
b6016b76 1004 }
3a9c6a49 1005 pr_cont("flow control ON");
b6016b76 1006 }
3a9c6a49
JP
1007 pr_cont("\n");
1008 } else {
b6016b76 1009 netif_carrier_off(bp->dev);
3a9c6a49
JP
1010 netdev_err(bp->dev, "NIC %s Link is Down\n",
1011 bnx2_xceiver_str(bp));
b6016b76 1012 }
e3648b3d
MC
1013
1014 bnx2_report_fw_link(bp);
b6016b76
MC
1015}
1016
1017static void
1018bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1019{
1020 u32 local_adv, remote_adv;
1021
1022 bp->flow_ctrl = 0;
6aa20a22 1023 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
b6016b76
MC
1024 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1025
1026 if (bp->duplex == DUPLEX_FULL) {
1027 bp->flow_ctrl = bp->req_flow_ctrl;
1028 }
1029 return;
1030 }
1031
1032 if (bp->duplex != DUPLEX_FULL) {
1033 return;
1034 }
1035
583c28e5 1036 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1037 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
5b0c76ad
MC
1038 u32 val;
1039
1040 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1041 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1042 bp->flow_ctrl |= FLOW_CTRL_TX;
1043 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1044 bp->flow_ctrl |= FLOW_CTRL_RX;
1045 return;
1046 }
1047
ca58c3af
MC
1048 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1049 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76 1050
583c28e5 1051 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1052 u32 new_local_adv = 0;
1053 u32 new_remote_adv = 0;
1054
1055 if (local_adv & ADVERTISE_1000XPAUSE)
1056 new_local_adv |= ADVERTISE_PAUSE_CAP;
1057 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1059 if (remote_adv & ADVERTISE_1000XPAUSE)
1060 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1061 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1062 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1063
1064 local_adv = new_local_adv;
1065 remote_adv = new_remote_adv;
1066 }
1067
1068 /* See Table 28B-3 of 802.3ab-1999 spec. */
1069 if (local_adv & ADVERTISE_PAUSE_CAP) {
1070 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1075 bp->flow_ctrl = FLOW_CTRL_RX;
1076 }
1077 }
1078 else {
1079 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1080 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1081 }
1082 }
1083 }
1084 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1085 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1086 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1087
1088 bp->flow_ctrl = FLOW_CTRL_TX;
1089 }
1090 }
1091}
1092
27a005b8
MC
1093static int
1094bnx2_5709s_linkup(struct bnx2 *bp)
1095{
1096 u32 val, speed;
1097
1098 bp->link_up = 1;
1099
1100 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1101 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1102 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1103
1104 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1105 bp->line_speed = bp->req_line_speed;
1106 bp->duplex = bp->req_duplex;
1107 return 0;
1108 }
1109 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1110 switch (speed) {
1111 case MII_BNX2_GP_TOP_AN_SPEED_10:
1112 bp->line_speed = SPEED_10;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_100:
1115 bp->line_speed = SPEED_100;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1118 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1119 bp->line_speed = SPEED_1000;
1120 break;
1121 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1122 bp->line_speed = SPEED_2500;
1123 break;
1124 }
1125 if (val & MII_BNX2_GP_TOP_AN_FD)
1126 bp->duplex = DUPLEX_FULL;
1127 else
1128 bp->duplex = DUPLEX_HALF;
1129 return 0;
1130}
1131
b6016b76 1132static int
5b0c76ad
MC
1133bnx2_5708s_linkup(struct bnx2 *bp)
1134{
1135 u32 val;
1136
1137 bp->link_up = 1;
1138 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1139 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1140 case BCM5708S_1000X_STAT1_SPEED_10:
1141 bp->line_speed = SPEED_10;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_100:
1144 bp->line_speed = SPEED_100;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_1G:
1147 bp->line_speed = SPEED_1000;
1148 break;
1149 case BCM5708S_1000X_STAT1_SPEED_2G5:
1150 bp->line_speed = SPEED_2500;
1151 break;
1152 }
1153 if (val & BCM5708S_1000X_STAT1_FD)
1154 bp->duplex = DUPLEX_FULL;
1155 else
1156 bp->duplex = DUPLEX_HALF;
1157
1158 return 0;
1159}
1160
1161static int
1162bnx2_5706s_linkup(struct bnx2 *bp)
b6016b76
MC
1163{
1164 u32 bmcr, local_adv, remote_adv, common;
1165
1166 bp->link_up = 1;
1167 bp->line_speed = SPEED_1000;
1168
ca58c3af 1169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1170 if (bmcr & BMCR_FULLDPLX) {
1171 bp->duplex = DUPLEX_FULL;
1172 }
1173 else {
1174 bp->duplex = DUPLEX_HALF;
1175 }
1176
1177 if (!(bmcr & BMCR_ANENABLE)) {
1178 return 0;
1179 }
1180
ca58c3af
MC
1181 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1182 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1183
1184 common = local_adv & remote_adv;
1185 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1186
1187 if (common & ADVERTISE_1000XFULL) {
1188 bp->duplex = DUPLEX_FULL;
1189 }
1190 else {
1191 bp->duplex = DUPLEX_HALF;
1192 }
1193 }
1194
1195 return 0;
1196}
1197
1198static int
1199bnx2_copper_linkup(struct bnx2 *bp)
1200{
1201 u32 bmcr;
1202
ca58c3af 1203 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1204 if (bmcr & BMCR_ANENABLE) {
1205 u32 local_adv, remote_adv, common;
1206
1207 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1208 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1209
1210 common = local_adv & (remote_adv >> 2);
1211 if (common & ADVERTISE_1000FULL) {
1212 bp->line_speed = SPEED_1000;
1213 bp->duplex = DUPLEX_FULL;
1214 }
1215 else if (common & ADVERTISE_1000HALF) {
1216 bp->line_speed = SPEED_1000;
1217 bp->duplex = DUPLEX_HALF;
1218 }
1219 else {
ca58c3af
MC
1220 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1221 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1222
1223 common = local_adv & remote_adv;
1224 if (common & ADVERTISE_100FULL) {
1225 bp->line_speed = SPEED_100;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_100HALF) {
1229 bp->line_speed = SPEED_100;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else if (common & ADVERTISE_10FULL) {
1233 bp->line_speed = SPEED_10;
1234 bp->duplex = DUPLEX_FULL;
1235 }
1236 else if (common & ADVERTISE_10HALF) {
1237 bp->line_speed = SPEED_10;
1238 bp->duplex = DUPLEX_HALF;
1239 }
1240 else {
1241 bp->line_speed = 0;
1242 bp->link_up = 0;
1243 }
1244 }
1245 }
1246 else {
1247 if (bmcr & BMCR_SPEED100) {
1248 bp->line_speed = SPEED_100;
1249 }
1250 else {
1251 bp->line_speed = SPEED_10;
1252 }
1253 if (bmcr & BMCR_FULLDPLX) {
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else {
1257 bp->duplex = DUPLEX_HALF;
1258 }
1259 }
1260
1261 return 0;
1262}
1263
83e3fc89 1264static void
bb4f98ab 1265bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
83e3fc89 1266{
bb4f98ab 1267 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
83e3fc89
MC
1268
1269 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1270 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1271 val |= 0x02 << 8;
1272
22fa159d
MC
1273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
83e3fc89 1275
83e3fc89
MC
1276 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1277}
1278
bb4f98ab
MC
1279static void
1280bnx2_init_all_rx_contexts(struct bnx2 *bp)
1281{
1282 int i;
1283 u32 cid;
1284
1285 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1286 if (i == 1)
1287 cid = RX_RSS_CID;
1288 bnx2_init_rx_context(bp, cid);
1289 }
1290}
1291
344478db 1292static void
b6016b76
MC
1293bnx2_set_mac_link(struct bnx2 *bp)
1294{
1295 u32 val;
1296
e503e066 1297 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
b6016b76
MC
1298 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1299 (bp->duplex == DUPLEX_HALF)) {
e503e066 1300 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
b6016b76
MC
1301 }
1302
1303 /* Configure the EMAC mode register. */
e503e066 1304 val = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
1305
1306 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
5b0c76ad 1307 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 1308 BNX2_EMAC_MODE_25G_MODE);
b6016b76
MC
1309
1310 if (bp->link_up) {
5b0c76ad
MC
1311 switch (bp->line_speed) {
1312 case SPEED_10:
4ce45e02 1313 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
59b47d8a 1314 val |= BNX2_EMAC_MODE_PORT_MII_10M;
5b0c76ad
MC
1315 break;
1316 }
1317 /* fall through */
1318 case SPEED_100:
1319 val |= BNX2_EMAC_MODE_PORT_MII;
1320 break;
1321 case SPEED_2500:
59b47d8a 1322 val |= BNX2_EMAC_MODE_25G_MODE;
5b0c76ad
MC
1323 /* fall through */
1324 case SPEED_1000:
1325 val |= BNX2_EMAC_MODE_PORT_GMII;
1326 break;
1327 }
b6016b76
MC
1328 }
1329 else {
1330 val |= BNX2_EMAC_MODE_PORT_GMII;
1331 }
1332
1333 /* Set the MAC to operate in the appropriate duplex mode. */
1334 if (bp->duplex == DUPLEX_HALF)
1335 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
e503e066 1336 BNX2_WR(bp, BNX2_EMAC_MODE, val);
b6016b76
MC
1337
1338 /* Enable/disable rx PAUSE. */
1339 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1340
1341 if (bp->flow_ctrl & FLOW_CTRL_RX)
1342 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
e503e066 1343 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
b6016b76
MC
1344
1345 /* Enable/disable tx PAUSE. */
e503e066 1346 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
b6016b76
MC
1347 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1348
1349 if (bp->flow_ctrl & FLOW_CTRL_TX)
1350 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
e503e066 1351 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
b6016b76
MC
1352
1353 /* Acknowledge the interrupt. */
e503e066 1354 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
b6016b76 1355
22fa159d 1356 bnx2_init_all_rx_contexts(bp);
b6016b76
MC
1357}
1358
27a005b8
MC
1359static void
1360bnx2_enable_bmsr1(struct bnx2 *bp)
1361{
583c28e5 1362 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1363 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
27a005b8
MC
1364 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1365 MII_BNX2_BLK_ADDR_GP_STATUS);
1366}
1367
1368static void
1369bnx2_disable_bmsr1(struct bnx2 *bp)
1370{
583c28e5 1371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1372 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
27a005b8
MC
1373 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1374 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1375}
1376
605a9e20
MC
1377static int
1378bnx2_test_and_enable_2g5(struct bnx2 *bp)
1379{
1380 u32 up1;
1381 int ret = 1;
1382
583c28e5 1383 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1384 return 0;
1385
1386 if (bp->autoneg & AUTONEG_SPEED)
1387 bp->advertising |= ADVERTISED_2500baseX_Full;
1388
4ce45e02 1389 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1390 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1391
605a9e20
MC
1392 bnx2_read_phy(bp, bp->mii_up1, &up1);
1393 if (!(up1 & BCM5708S_UP1_2G5)) {
1394 up1 |= BCM5708S_UP1_2G5;
1395 bnx2_write_phy(bp, bp->mii_up1, up1);
1396 ret = 0;
1397 }
1398
4ce45e02 1399 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1400 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1401 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1402
605a9e20
MC
1403 return ret;
1404}
1405
1406static int
1407bnx2_test_and_disable_2g5(struct bnx2 *bp)
1408{
1409 u32 up1;
1410 int ret = 0;
1411
583c28e5 1412 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1413 return 0;
1414
4ce45e02 1415 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1416 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1417
605a9e20
MC
1418 bnx2_read_phy(bp, bp->mii_up1, &up1);
1419 if (up1 & BCM5708S_UP1_2G5) {
1420 up1 &= ~BCM5708S_UP1_2G5;
1421 bnx2_write_phy(bp, bp->mii_up1, up1);
1422 ret = 1;
1423 }
1424
4ce45e02 1425 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8
MC
1426 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1427 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1428
605a9e20
MC
1429 return ret;
1430}
1431
1432static void
1433bnx2_enable_forced_2g5(struct bnx2 *bp)
1434{
cbd6890c
MC
1435 u32 uninitialized_var(bmcr);
1436 int err;
605a9e20 1437
583c28e5 1438 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1439 return;
1440
4ce45e02 1441 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1442 u32 val;
1443
1444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1445 MII_BNX2_BLK_ADDR_SERDES_DIG);
cbd6890c
MC
1446 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1447 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1448 val |= MII_BNX2_SD_MISC1_FORCE |
1449 MII_BNX2_SD_MISC1_FORCE_2_5G;
1450 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1451 }
27a005b8
MC
1452
1453 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1454 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
cbd6890c 1455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
27a005b8 1456
4ce45e02 1457 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
cbd6890c
MC
1458 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1459 if (!err)
1460 bmcr |= BCM5708S_BMCR_FORCE_2500;
c7079857
ED
1461 } else {
1462 return;
605a9e20
MC
1463 }
1464
cbd6890c
MC
1465 if (err)
1466 return;
1467
605a9e20
MC
1468 if (bp->autoneg & AUTONEG_SPEED) {
1469 bmcr &= ~BMCR_ANENABLE;
1470 if (bp->req_duplex == DUPLEX_FULL)
1471 bmcr |= BMCR_FULLDPLX;
1472 }
1473 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1474}
1475
1476static void
1477bnx2_disable_forced_2g5(struct bnx2 *bp)
1478{
cbd6890c
MC
1479 u32 uninitialized_var(bmcr);
1480 int err;
605a9e20 1481
583c28e5 1482 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1483 return;
1484
4ce45e02 1485 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1486 u32 val;
1487
1488 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1489 MII_BNX2_BLK_ADDR_SERDES_DIG);
cbd6890c
MC
1490 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1491 val &= ~MII_BNX2_SD_MISC1_FORCE;
1492 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1493 }
27a005b8
MC
1494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
cbd6890c 1497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
27a005b8 1498
4ce45e02 1499 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
cbd6890c
MC
1500 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1501 if (!err)
1502 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
c7079857
ED
1503 } else {
1504 return;
605a9e20
MC
1505 }
1506
cbd6890c
MC
1507 if (err)
1508 return;
1509
605a9e20
MC
1510 if (bp->autoneg & AUTONEG_SPEED)
1511 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1512 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1513}
1514
b2fadeae
MC
1515static void
1516bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1517{
1518 u32 val;
1519
1520 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1521 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1522 if (start)
1523 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1524 else
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1526}
1527
b6016b76
MC
1528static int
1529bnx2_set_link(struct bnx2 *bp)
1530{
1531 u32 bmsr;
1532 u8 link_up;
1533
80be4434 1534 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
b6016b76
MC
1535 bp->link_up = 1;
1536 return 0;
1537 }
1538
583c28e5 1539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
1540 return 0;
1541
b6016b76
MC
1542 link_up = bp->link_up;
1543
27a005b8
MC
1544 bnx2_enable_bmsr1(bp);
1545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1547 bnx2_disable_bmsr1(bp);
b6016b76 1548
583c28e5 1549 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4ce45e02 1550 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
a2724e25 1551 u32 val, an_dbg;
b6016b76 1552
583c28e5 1553 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
b2fadeae 1554 bnx2_5706s_force_link_dn(bp, 0);
583c28e5 1555 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
b2fadeae 1556 }
e503e066 1557 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
a2724e25
MC
1558
1559 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1560 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1561 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1562
1563 if ((val & BNX2_EMAC_STATUS_LINK) &&
1564 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
b6016b76
MC
1565 bmsr |= BMSR_LSTATUS;
1566 else
1567 bmsr &= ~BMSR_LSTATUS;
1568 }
1569
1570 if (bmsr & BMSR_LSTATUS) {
1571 bp->link_up = 1;
1572
583c28e5 1573 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 1574 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
5b0c76ad 1575 bnx2_5706s_linkup(bp);
4ce45e02 1576 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
5b0c76ad 1577 bnx2_5708s_linkup(bp);
4ce45e02 1578 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
27a005b8 1579 bnx2_5709s_linkup(bp);
b6016b76
MC
1580 }
1581 else {
1582 bnx2_copper_linkup(bp);
1583 }
1584 bnx2_resolve_flow_ctrl(bp);
1585 }
1586 else {
583c28e5 1587 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
605a9e20
MC
1588 (bp->autoneg & AUTONEG_SPEED))
1589 bnx2_disable_forced_2g5(bp);
b6016b76 1590
583c28e5 1591 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
b2fadeae
MC
1592 u32 bmcr;
1593
1594 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1595 bmcr |= BMCR_ANENABLE;
1596 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1597
583c28e5 1598 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b2fadeae 1599 }
b6016b76
MC
1600 bp->link_up = 0;
1601 }
1602
1603 if (bp->link_up != link_up) {
1604 bnx2_report_link(bp);
1605 }
1606
1607 bnx2_set_mac_link(bp);
1608
1609 return 0;
1610}
1611
1612static int
1613bnx2_reset_phy(struct bnx2 *bp)
1614{
1615 int i;
1616 u32 reg;
1617
ca58c3af 1618 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
b6016b76
MC
1619
1620#define PHY_RESET_MAX_WAIT 100
1621 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1622 udelay(10);
1623
ca58c3af 1624 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
b6016b76
MC
1625 if (!(reg & BMCR_RESET)) {
1626 udelay(20);
1627 break;
1628 }
1629 }
1630 if (i == PHY_RESET_MAX_WAIT) {
1631 return -EBUSY;
1632 }
1633 return 0;
1634}
1635
1636static u32
1637bnx2_phy_get_pause_adv(struct bnx2 *bp)
1638{
1639 u32 adv = 0;
1640
1641 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1642 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1643
583c28e5 1644 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1645 adv = ADVERTISE_1000XPAUSE;
1646 }
1647 else {
1648 adv = ADVERTISE_PAUSE_CAP;
1649 }
1650 }
1651 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
583c28e5 1652 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1653 adv = ADVERTISE_1000XPSE_ASYM;
1654 }
1655 else {
1656 adv = ADVERTISE_PAUSE_ASYM;
1657 }
1658 }
1659 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
583c28e5 1660 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1661 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1662 }
1663 else {
1664 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1665 }
1666 }
1667 return adv;
1668}
1669
a2f13890 1670static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
0d8a6571 1671
b6016b76 1672static int
0d8a6571 1673bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
1674__releases(&bp->phy_lock)
1675__acquires(&bp->phy_lock)
0d8a6571
MC
1676{
1677 u32 speed_arg = 0, pause_adv;
1678
1679 pause_adv = bnx2_phy_get_pause_adv(bp);
1680
1681 if (bp->autoneg & AUTONEG_SPEED) {
1682 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1683 if (bp->advertising & ADVERTISED_10baseT_Half)
1684 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1685 if (bp->advertising & ADVERTISED_10baseT_Full)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1687 if (bp->advertising & ADVERTISED_100baseT_Half)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1689 if (bp->advertising & ADVERTISED_100baseT_Full)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1691 if (bp->advertising & ADVERTISED_1000baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1693 if (bp->advertising & ADVERTISED_2500baseX_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 } else {
1696 if (bp->req_line_speed == SPEED_2500)
1697 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1698 else if (bp->req_line_speed == SPEED_1000)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1700 else if (bp->req_line_speed == SPEED_100) {
1701 if (bp->req_duplex == DUPLEX_FULL)
1702 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1703 else
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1705 } else if (bp->req_line_speed == SPEED_10) {
1706 if (bp->req_duplex == DUPLEX_FULL)
1707 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 else
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 }
1711 }
1712
1713 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1714 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
c26736ec 1715 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
0d8a6571
MC
1716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1717
1718 if (port == PORT_TP)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1720 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1721
2726d6e1 1722 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
0d8a6571
MC
1723
1724 spin_unlock_bh(&bp->phy_lock);
a2f13890 1725 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
0d8a6571
MC
1726 spin_lock_bh(&bp->phy_lock);
1727
1728 return 0;
1729}
1730
1731static int
1732bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
1733__releases(&bp->phy_lock)
1734__acquires(&bp->phy_lock)
b6016b76 1735{
605a9e20 1736 u32 adv, bmcr;
b6016b76
MC
1737 u32 new_adv = 0;
1738
583c28e5 1739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
807540ba 1740 return bnx2_setup_remote_phy(bp, port);
0d8a6571 1741
b6016b76
MC
1742 if (!(bp->autoneg & AUTONEG_SPEED)) {
1743 u32 new_bmcr;
5b0c76ad
MC
1744 int force_link_down = 0;
1745
605a9e20
MC
1746 if (bp->req_line_speed == SPEED_2500) {
1747 if (!bnx2_test_and_enable_2g5(bp))
1748 force_link_down = 1;
1749 } else if (bp->req_line_speed == SPEED_1000) {
1750 if (bnx2_test_and_disable_2g5(bp))
1751 force_link_down = 1;
1752 }
ca58c3af 1753 bnx2_read_phy(bp, bp->mii_adv, &adv);
80be4434
MC
1754 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1755
ca58c3af 1756 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
605a9e20 1757 new_bmcr = bmcr & ~BMCR_ANENABLE;
80be4434 1758 new_bmcr |= BMCR_SPEED1000;
605a9e20 1759
4ce45e02 1760 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
27a005b8
MC
1761 if (bp->req_line_speed == SPEED_2500)
1762 bnx2_enable_forced_2g5(bp);
1763 else if (bp->req_line_speed == SPEED_1000) {
1764 bnx2_disable_forced_2g5(bp);
1765 new_bmcr &= ~0x2000;
1766 }
1767
4ce45e02 1768 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
605a9e20
MC
1769 if (bp->req_line_speed == SPEED_2500)
1770 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1771 else
1772 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
5b0c76ad
MC
1773 }
1774
b6016b76 1775 if (bp->req_duplex == DUPLEX_FULL) {
5b0c76ad 1776 adv |= ADVERTISE_1000XFULL;
b6016b76
MC
1777 new_bmcr |= BMCR_FULLDPLX;
1778 }
1779 else {
5b0c76ad 1780 adv |= ADVERTISE_1000XHALF;
b6016b76
MC
1781 new_bmcr &= ~BMCR_FULLDPLX;
1782 }
5b0c76ad 1783 if ((new_bmcr != bmcr) || (force_link_down)) {
b6016b76
MC
1784 /* Force a link down visible on the other side */
1785 if (bp->link_up) {
ca58c3af 1786 bnx2_write_phy(bp, bp->mii_adv, adv &
5b0c76ad
MC
1787 ~(ADVERTISE_1000XFULL |
1788 ADVERTISE_1000XHALF));
ca58c3af 1789 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
b6016b76
MC
1790 BMCR_ANRESTART | BMCR_ANENABLE);
1791
1792 bp->link_up = 0;
1793 netif_carrier_off(bp->dev);
ca58c3af 1794 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
80be4434 1795 bnx2_report_link(bp);
b6016b76 1796 }
ca58c3af
MC
1797 bnx2_write_phy(bp, bp->mii_adv, adv);
1798 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
605a9e20
MC
1799 } else {
1800 bnx2_resolve_flow_ctrl(bp);
1801 bnx2_set_mac_link(bp);
b6016b76
MC
1802 }
1803 return 0;
1804 }
1805
605a9e20 1806 bnx2_test_and_enable_2g5(bp);
5b0c76ad 1807
b6016b76
MC
1808 if (bp->advertising & ADVERTISED_1000baseT_Full)
1809 new_adv |= ADVERTISE_1000XFULL;
1810
1811 new_adv |= bnx2_phy_get_pause_adv(bp);
1812
ca58c3af
MC
1813 bnx2_read_phy(bp, bp->mii_adv, &adv);
1814 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1815
1816 bp->serdes_an_pending = 0;
1817 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1818 /* Force a link down visible on the other side */
1819 if (bp->link_up) {
ca58c3af 1820 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
80be4434
MC
1821 spin_unlock_bh(&bp->phy_lock);
1822 msleep(20);
1823 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
1824 }
1825
ca58c3af
MC
1826 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1827 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
b6016b76 1828 BMCR_ANENABLE);
f8dd064e
MC
1829 /* Speed up link-up time when the link partner
1830 * does not autonegotiate which is very common
1831 * in blade servers. Some blade servers use
1832 * IPMI for kerboard input and it's important
1833 * to minimize link disruptions. Autoneg. involves
1834 * exchanging base pages plus 3 next pages and
1835 * normally completes in about 120 msec.
1836 */
40105c0b 1837 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
f8dd064e
MC
1838 bp->serdes_an_pending = 1;
1839 mod_timer(&bp->timer, jiffies + bp->current_interval);
605a9e20
MC
1840 } else {
1841 bnx2_resolve_flow_ctrl(bp);
1842 bnx2_set_mac_link(bp);
b6016b76
MC
1843 }
1844
1845 return 0;
1846}
1847
1848#define ETHTOOL_ALL_FIBRE_SPEED \
583c28e5 1849 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
deaf391b
MC
1850 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1851 (ADVERTISED_1000baseT_Full)
b6016b76
MC
1852
1853#define ETHTOOL_ALL_COPPER_SPEED \
1854 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1855 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1856 ADVERTISED_1000baseT_Full)
1857
1858#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1859 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
6aa20a22 1860
b6016b76
MC
1861#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1862
0d8a6571
MC
1863static void
1864bnx2_set_default_remote_link(struct bnx2 *bp)
1865{
1866 u32 link;
1867
1868 if (bp->phy_port == PORT_TP)
2726d6e1 1869 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
0d8a6571 1870 else
2726d6e1 1871 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
0d8a6571
MC
1872
1873 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1874 bp->req_line_speed = 0;
1875 bp->autoneg |= AUTONEG_SPEED;
1876 bp->advertising = ADVERTISED_Autoneg;
1877 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1878 bp->advertising |= ADVERTISED_10baseT_Half;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1880 bp->advertising |= ADVERTISED_10baseT_Full;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1882 bp->advertising |= ADVERTISED_100baseT_Half;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1884 bp->advertising |= ADVERTISED_100baseT_Full;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1886 bp->advertising |= ADVERTISED_1000baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1888 bp->advertising |= ADVERTISED_2500baseX_Full;
1889 } else {
1890 bp->autoneg = 0;
1891 bp->advertising = 0;
1892 bp->req_duplex = DUPLEX_FULL;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1894 bp->req_line_speed = SPEED_10;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1896 bp->req_duplex = DUPLEX_HALF;
1897 }
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1899 bp->req_line_speed = SPEED_100;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->req_duplex = DUPLEX_HALF;
1902 }
1903 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1904 bp->req_line_speed = SPEED_1000;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1906 bp->req_line_speed = SPEED_2500;
1907 }
1908}
1909
deaf391b
MC
1910static void
1911bnx2_set_default_link(struct bnx2 *bp)
1912{
ab59859d
HH
1913 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1914 bnx2_set_default_remote_link(bp);
1915 return;
1916 }
0d8a6571 1917
deaf391b
MC
1918 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1919 bp->req_line_speed = 0;
583c28e5 1920 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
deaf391b
MC
1921 u32 reg;
1922
1923 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1924
2726d6e1 1925 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
deaf391b
MC
1926 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1927 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1928 bp->autoneg = 0;
1929 bp->req_line_speed = bp->line_speed = SPEED_1000;
1930 bp->req_duplex = DUPLEX_FULL;
1931 }
1932 } else
1933 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1934}
1935
df149d70
MC
1936static void
1937bnx2_send_heart_beat(struct bnx2 *bp)
1938{
1939 u32 msg;
1940 u32 addr;
1941
1942 spin_lock(&bp->indirect_lock);
1943 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1944 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
e503e066
MC
1945 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1946 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
df149d70
MC
1947 spin_unlock(&bp->indirect_lock);
1948}
1949
0d8a6571
MC
1950static void
1951bnx2_remote_phy_event(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u8 link_up = bp->link_up;
1955 u8 old_port;
1956
2726d6e1 1957 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
0d8a6571 1958
df149d70
MC
1959 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1960 bnx2_send_heart_beat(bp);
1961
1962 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1963
0d8a6571
MC
1964 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1965 bp->link_up = 0;
1966 else {
1967 u32 speed;
1968
1969 bp->link_up = 1;
1970 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1971 bp->duplex = DUPLEX_FULL;
1972 switch (speed) {
1973 case BNX2_LINK_STATUS_10HALF:
1974 bp->duplex = DUPLEX_HALF;
7947c9ce 1975 /* fall through */
0d8a6571
MC
1976 case BNX2_LINK_STATUS_10FULL:
1977 bp->line_speed = SPEED_10;
1978 break;
1979 case BNX2_LINK_STATUS_100HALF:
1980 bp->duplex = DUPLEX_HALF;
7947c9ce 1981 /* fall through */
0d8a6571
MC
1982 case BNX2_LINK_STATUS_100BASE_T4:
1983 case BNX2_LINK_STATUS_100FULL:
1984 bp->line_speed = SPEED_100;
1985 break;
1986 case BNX2_LINK_STATUS_1000HALF:
1987 bp->duplex = DUPLEX_HALF;
7947c9ce 1988 /* fall through */
0d8a6571
MC
1989 case BNX2_LINK_STATUS_1000FULL:
1990 bp->line_speed = SPEED_1000;
1991 break;
1992 case BNX2_LINK_STATUS_2500HALF:
1993 bp->duplex = DUPLEX_HALF;
7947c9ce 1994 /* fall through */
0d8a6571
MC
1995 case BNX2_LINK_STATUS_2500FULL:
1996 bp->line_speed = SPEED_2500;
1997 break;
1998 default:
1999 bp->line_speed = 0;
2000 break;
2001 }
2002
0d8a6571
MC
2003 bp->flow_ctrl = 0;
2004 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2005 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2006 if (bp->duplex == DUPLEX_FULL)
2007 bp->flow_ctrl = bp->req_flow_ctrl;
2008 } else {
2009 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2010 bp->flow_ctrl |= FLOW_CTRL_TX;
2011 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2012 bp->flow_ctrl |= FLOW_CTRL_RX;
2013 }
2014
2015 old_port = bp->phy_port;
2016 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2017 bp->phy_port = PORT_FIBRE;
2018 else
2019 bp->phy_port = PORT_TP;
2020
2021 if (old_port != bp->phy_port)
2022 bnx2_set_default_link(bp);
2023
0d8a6571
MC
2024 }
2025 if (bp->link_up != link_up)
2026 bnx2_report_link(bp);
2027
2028 bnx2_set_mac_link(bp);
2029}
2030
2031static int
2032bnx2_set_remote_link(struct bnx2 *bp)
2033{
2034 u32 evt_code;
2035
2726d6e1 2036 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
0d8a6571
MC
2037 switch (evt_code) {
2038 case BNX2_FW_EVT_CODE_LINK_EVENT:
2039 bnx2_remote_phy_event(bp);
2040 break;
2041 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2042 default:
df149d70 2043 bnx2_send_heart_beat(bp);
0d8a6571
MC
2044 break;
2045 }
2046 return 0;
2047}
2048
b6016b76
MC
2049static int
2050bnx2_setup_copper_phy(struct bnx2 *bp)
52d07b1f
HH
2051__releases(&bp->phy_lock)
2052__acquires(&bp->phy_lock)
b6016b76
MC
2053{
2054 u32 bmcr;
2055 u32 new_bmcr;
2056
ca58c3af 2057 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
2058
2059 if (bp->autoneg & AUTONEG_SPEED) {
2060 u32 adv_reg, adv1000_reg;
37f07023
MC
2061 u32 new_adv = 0;
2062 u32 new_adv1000 = 0;
b6016b76 2063
ca58c3af 2064 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
b6016b76
MC
2065 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2066 ADVERTISE_PAUSE_ASYM);
2067
2068 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2069 adv1000_reg &= PHY_ALL_1000_SPEED;
2070
37f07023
MC
2071 new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
2072 new_adv |= ADVERTISE_CSMA;
2073 new_adv |= bnx2_phy_get_pause_adv(bp);
b6016b76 2074
37f07023 2075 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
28011cf1 2076
37f07023
MC
2077 if ((adv1000_reg != new_adv1000) ||
2078 (adv_reg != new_adv) ||
b6016b76
MC
2079 ((bmcr & BMCR_ANENABLE) == 0)) {
2080
37f07023
MC
2081 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2082 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
ca58c3af 2083 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
b6016b76
MC
2084 BMCR_ANENABLE);
2085 }
2086 else if (bp->link_up) {
2087 /* Flow ctrl may have changed from auto to forced */
2088 /* or vice-versa. */
2089
2090 bnx2_resolve_flow_ctrl(bp);
2091 bnx2_set_mac_link(bp);
2092 }
2093 return 0;
2094 }
2095
2096 new_bmcr = 0;
2097 if (bp->req_line_speed == SPEED_100) {
2098 new_bmcr |= BMCR_SPEED100;
2099 }
2100 if (bp->req_duplex == DUPLEX_FULL) {
2101 new_bmcr |= BMCR_FULLDPLX;
2102 }
2103 if (new_bmcr != bmcr) {
2104 u32 bmsr;
b6016b76 2105
ca58c3af
MC
2106 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2107 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
6aa20a22 2108
b6016b76
MC
2109 if (bmsr & BMSR_LSTATUS) {
2110 /* Force link down */
ca58c3af 2111 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
a16dda0e
MC
2112 spin_unlock_bh(&bp->phy_lock);
2113 msleep(50);
2114 spin_lock_bh(&bp->phy_lock);
2115
ca58c3af
MC
2116 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2117 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
b6016b76
MC
2118 }
2119
ca58c3af 2120 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
b6016b76
MC
2121
2122 /* Normally, the new speed is setup after the link has
2123 * gone down and up again. In some cases, link will not go
2124 * down so we need to set up the new speed here.
2125 */
2126 if (bmsr & BMSR_LSTATUS) {
2127 bp->line_speed = bp->req_line_speed;
2128 bp->duplex = bp->req_duplex;
2129 bnx2_resolve_flow_ctrl(bp);
2130 bnx2_set_mac_link(bp);
2131 }
27a005b8
MC
2132 } else {
2133 bnx2_resolve_flow_ctrl(bp);
2134 bnx2_set_mac_link(bp);
b6016b76
MC
2135 }
2136 return 0;
2137}
2138
2139static int
0d8a6571 2140bnx2_setup_phy(struct bnx2 *bp, u8 port)
52d07b1f
HH
2141__releases(&bp->phy_lock)
2142__acquires(&bp->phy_lock)
b6016b76
MC
2143{
2144 if (bp->loopback == MAC_LOOPBACK)
2145 return 0;
2146
583c28e5 2147 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
807540ba 2148 return bnx2_setup_serdes_phy(bp, port);
b6016b76
MC
2149 }
2150 else {
807540ba 2151 return bnx2_setup_copper_phy(bp);
b6016b76
MC
2152 }
2153}
2154
27a005b8 2155static int
9a120bc5 2156bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
27a005b8
MC
2157{
2158 u32 val;
2159
2160 bp->mii_bmcr = MII_BMCR + 0x10;
2161 bp->mii_bmsr = MII_BMSR + 0x10;
2162 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2163 bp->mii_adv = MII_ADVERTISE + 0x10;
2164 bp->mii_lpa = MII_LPA + 0x10;
2165 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2166
2167 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2168 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2169
2170 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
9a120bc5
MC
2171 if (reset_phy)
2172 bnx2_reset_phy(bp);
27a005b8
MC
2173
2174 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2175
2176 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2177 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2178 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2179 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2180
2181 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2182 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
583c28e5 2183 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
27a005b8
MC
2184 val |= BCM5708S_UP1_2G5;
2185 else
2186 val &= ~BCM5708S_UP1_2G5;
2187 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2190 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2191 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2192 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2193
2194 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2195
2196 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2197 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2198 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2201
2202 return 0;
2203}
2204
b6016b76 2205static int
9a120bc5 2206bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
5b0c76ad
MC
2207{
2208 u32 val;
2209
9a120bc5
MC
2210 if (reset_phy)
2211 bnx2_reset_phy(bp);
27a005b8
MC
2212
2213 bp->mii_up1 = BCM5708S_UP1;
2214
5b0c76ad
MC
2215 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2216 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2217 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2218
2219 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2220 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2221 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2222
2223 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2224 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2225 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2226
583c28e5 2227 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
5b0c76ad
MC
2228 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2229 val |= BCM5708S_UP1_2G5;
2230 bnx2_write_phy(bp, BCM5708S_UP1, val);
2231 }
2232
4ce45e02
MC
2233 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2234 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2235 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
5b0c76ad
MC
2236 /* increase tx signal amplitude */
2237 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2238 BCM5708S_BLK_ADDR_TX_MISC);
2239 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2240 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2241 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2242 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2243 }
2244
2726d6e1 2245 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
5b0c76ad
MC
2246 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2247
2248 if (val) {
2249 u32 is_backplane;
2250
2726d6e1 2251 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
5b0c76ad
MC
2252 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2253 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2254 BCM5708S_BLK_ADDR_TX_MISC);
2255 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2256 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2257 BCM5708S_BLK_ADDR_DIG);
2258 }
2259 }
2260 return 0;
2261}
2262
2263static int
9a120bc5 2264bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2265{
9a120bc5
MC
2266 if (reset_phy)
2267 bnx2_reset_phy(bp);
27a005b8 2268
583c28e5 2269 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b6016b76 2270
4ce45e02 2271 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
e503e066 2272 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
b6016b76
MC
2273
2274 if (bp->dev->mtu > 1500) {
2275 u32 val;
2276
2277 /* Set extended packet length bit */
2278 bnx2_write_phy(bp, 0x18, 0x7);
2279 bnx2_read_phy(bp, 0x18, &val);
2280 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2281
2282 bnx2_write_phy(bp, 0x1c, 0x6c00);
2283 bnx2_read_phy(bp, 0x1c, &val);
2284 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2285 }
2286 else {
2287 u32 val;
2288
2289 bnx2_write_phy(bp, 0x18, 0x7);
2290 bnx2_read_phy(bp, 0x18, &val);
2291 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2292
2293 bnx2_write_phy(bp, 0x1c, 0x6c00);
2294 bnx2_read_phy(bp, 0x1c, &val);
2295 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2296 }
2297
2298 return 0;
2299}
2300
2301static int
9a120bc5 2302bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2303{
5b0c76ad
MC
2304 u32 val;
2305
9a120bc5
MC
2306 if (reset_phy)
2307 bnx2_reset_phy(bp);
27a005b8 2308
583c28e5 2309 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
b6016b76
MC
2310 bnx2_write_phy(bp, 0x18, 0x0c00);
2311 bnx2_write_phy(bp, 0x17, 0x000a);
2312 bnx2_write_phy(bp, 0x15, 0x310b);
2313 bnx2_write_phy(bp, 0x17, 0x201f);
2314 bnx2_write_phy(bp, 0x15, 0x9506);
2315 bnx2_write_phy(bp, 0x17, 0x401f);
2316 bnx2_write_phy(bp, 0x15, 0x14e2);
2317 bnx2_write_phy(bp, 0x18, 0x0400);
2318 }
2319
583c28e5 2320 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
b659f44e
MC
2321 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2322 MII_BNX2_DSP_EXPAND_REG | 0x8);
2323 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2324 val &= ~(1 << 8);
2325 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2326 }
2327
b6016b76 2328 if (bp->dev->mtu > 1500) {
b6016b76
MC
2329 /* Set extended packet length bit */
2330 bnx2_write_phy(bp, 0x18, 0x7);
2331 bnx2_read_phy(bp, 0x18, &val);
2332 bnx2_write_phy(bp, 0x18, val | 0x4000);
2333
2334 bnx2_read_phy(bp, 0x10, &val);
2335 bnx2_write_phy(bp, 0x10, val | 0x1);
2336 }
2337 else {
b6016b76
MC
2338 bnx2_write_phy(bp, 0x18, 0x7);
2339 bnx2_read_phy(bp, 0x18, &val);
2340 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2341
2342 bnx2_read_phy(bp, 0x10, &val);
2343 bnx2_write_phy(bp, 0x10, val & ~0x1);
2344 }
2345
5b0c76ad
MC
2346 /* ethernet@wirespeed */
2347 bnx2_write_phy(bp, 0x18, 0x7007);
2348 bnx2_read_phy(bp, 0x18, &val);
2349 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
b6016b76
MC
2350 return 0;
2351}
2352
2353
2354static int
9a120bc5 2355bnx2_init_phy(struct bnx2 *bp, int reset_phy)
52d07b1f
HH
2356__releases(&bp->phy_lock)
2357__acquires(&bp->phy_lock)
b6016b76
MC
2358{
2359 u32 val;
2360 int rc = 0;
2361
583c28e5
MC
2362 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2363 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
b6016b76 2364
ca58c3af
MC
2365 bp->mii_bmcr = MII_BMCR;
2366 bp->mii_bmsr = MII_BMSR;
27a005b8 2367 bp->mii_bmsr1 = MII_BMSR;
ca58c3af
MC
2368 bp->mii_adv = MII_ADVERTISE;
2369 bp->mii_lpa = MII_LPA;
2370
e503e066 2371 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
b6016b76 2372
583c28e5 2373 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
2374 goto setup_phy;
2375
b6016b76
MC
2376 bnx2_read_phy(bp, MII_PHYSID1, &val);
2377 bp->phy_id = val << 16;
2378 bnx2_read_phy(bp, MII_PHYSID2, &val);
2379 bp->phy_id |= val & 0xffff;
2380
583c28e5 2381 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 2382 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
9a120bc5 2383 rc = bnx2_init_5706s_phy(bp, reset_phy);
4ce45e02 2384 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
9a120bc5 2385 rc = bnx2_init_5708s_phy(bp, reset_phy);
4ce45e02 2386 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
9a120bc5 2387 rc = bnx2_init_5709s_phy(bp, reset_phy);
b6016b76
MC
2388 }
2389 else {
9a120bc5 2390 rc = bnx2_init_copper_phy(bp, reset_phy);
b6016b76
MC
2391 }
2392
0d8a6571
MC
2393setup_phy:
2394 if (!rc)
2395 rc = bnx2_setup_phy(bp, bp->phy_port);
b6016b76
MC
2396
2397 return rc;
2398}
2399
2400static int
2401bnx2_set_mac_loopback(struct bnx2 *bp)
2402{
2403 u32 mac_mode;
2404
e503e066 2405 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
2406 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2407 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
e503e066 2408 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
b6016b76
MC
2409 bp->link_up = 1;
2410 return 0;
2411}
2412
bc5a0690
MC
2413static int bnx2_test_link(struct bnx2 *);
2414
2415static int
2416bnx2_set_phy_loopback(struct bnx2 *bp)
2417{
2418 u32 mac_mode;
2419 int rc, i;
2420
2421 spin_lock_bh(&bp->phy_lock);
ca58c3af 2422 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
bc5a0690
MC
2423 BMCR_SPEED1000);
2424 spin_unlock_bh(&bp->phy_lock);
2425 if (rc)
2426 return rc;
2427
2428 for (i = 0; i < 10; i++) {
2429 if (bnx2_test_link(bp) == 0)
2430 break;
80be4434 2431 msleep(100);
bc5a0690
MC
2432 }
2433
e503e066 2434 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
bc5a0690
MC
2435 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2436 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 2437 BNX2_EMAC_MODE_25G_MODE);
bc5a0690
MC
2438
2439 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
e503e066 2440 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
bc5a0690
MC
2441 bp->link_up = 1;
2442 return 0;
2443}
2444
ecdbf6e0
JH
2445static void
2446bnx2_dump_mcp_state(struct bnx2 *bp)
2447{
2448 struct net_device *dev = bp->dev;
2449 u32 mcp_p0, mcp_p1;
2450
2451 netdev_err(dev, "<--- start MCP states dump --->\n");
4ce45e02 2452 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
ecdbf6e0
JH
2453 mcp_p0 = BNX2_MCP_STATE_P0;
2454 mcp_p1 = BNX2_MCP_STATE_P1;
2455 } else {
2456 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2457 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2458 }
2459 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2460 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2461 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2462 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2464 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2465 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2466 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2467 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2468 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2469 netdev_err(dev, "DEBUG: shmem states:\n");
2470 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2471 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2472 bnx2_shmem_rd(bp, BNX2_FW_MB),
2473 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2474 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2475 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2476 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2477 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2478 pr_cont(" condition[%08x]\n",
2479 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
13e63517 2480 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
ecdbf6e0
JH
2481 DP_SHMEM_LINE(bp, 0x3cc);
2482 DP_SHMEM_LINE(bp, 0x3dc);
2483 DP_SHMEM_LINE(bp, 0x3ec);
2484 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2485 netdev_err(dev, "<--- end MCP states dump --->\n");
2486}
2487
b6016b76 2488static int
a2f13890 2489bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
b6016b76
MC
2490{
2491 int i;
2492 u32 val;
2493
b6016b76
MC
2494 bp->fw_wr_seq++;
2495 msg_data |= bp->fw_wr_seq;
2496
2726d6e1 2497 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
b6016b76 2498
a2f13890
MC
2499 if (!ack)
2500 return 0;
2501
b6016b76 2502 /* wait for an acknowledgement. */
40105c0b 2503 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
b090ae2b 2504 msleep(10);
b6016b76 2505
2726d6e1 2506 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
b6016b76
MC
2507
2508 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2509 break;
2510 }
b090ae2b
MC
2511 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2512 return 0;
b6016b76
MC
2513
2514 /* If we timed out, inform the firmware that this is the case. */
b090ae2b 2515 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
b6016b76
MC
2516 msg_data &= ~BNX2_DRV_MSG_CODE;
2517 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2518
2726d6e1 2519 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
ecdbf6e0
JH
2520 if (!silent) {
2521 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2522 bnx2_dump_mcp_state(bp);
2523 }
b6016b76 2524
b6016b76
MC
2525 return -EBUSY;
2526 }
2527
b090ae2b
MC
2528 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2529 return -EIO;
2530
b6016b76
MC
2531 return 0;
2532}
2533
59b47d8a
MC
2534static int
2535bnx2_init_5709_context(struct bnx2 *bp)
2536{
2537 int i, ret = 0;
2538 u32 val;
2539
2540 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2bc4078e 2541 val |= (BNX2_PAGE_BITS - 8) << 16;
e503e066 2542 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
641bdcd5 2543 for (i = 0; i < 10; i++) {
e503e066 2544 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
641bdcd5
MC
2545 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2546 break;
2547 udelay(2);
2548 }
2549 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2550 return -EBUSY;
2551
59b47d8a
MC
2552 for (i = 0; i < bp->ctx_pages; i++) {
2553 int j;
2554
352f7687 2555 if (bp->ctx_blk[i])
2bc4078e 2556 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
352f7687
MC
2557 else
2558 return -ENOMEM;
2559
e503e066
MC
2560 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2561 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2562 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2563 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2564 (u64) bp->ctx_blk_mapping[i] >> 32);
2565 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2566 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
59b47d8a
MC
2567 for (j = 0; j < 10; j++) {
2568
e503e066 2569 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
59b47d8a
MC
2570 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2571 break;
2572 udelay(5);
2573 }
2574 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2575 ret = -EBUSY;
2576 break;
2577 }
2578 }
2579 return ret;
2580}
2581
b6016b76
MC
2582static void
2583bnx2_init_context(struct bnx2 *bp)
2584{
2585 u32 vcid;
2586
2587 vcid = 96;
2588 while (vcid) {
2589 u32 vcid_addr, pcid_addr, offset;
7947b20e 2590 int i;
b6016b76
MC
2591
2592 vcid--;
2593
4ce45e02 2594 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
2595 u32 new_vcid;
2596
2597 vcid_addr = GET_PCID_ADDR(vcid);
2598 if (vcid & 0x8) {
2599 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2600 }
2601 else {
2602 new_vcid = vcid;
2603 }
2604 pcid_addr = GET_PCID_ADDR(new_vcid);
2605 }
2606 else {
2607 vcid_addr = GET_CID_ADDR(vcid);
2608 pcid_addr = vcid_addr;
2609 }
2610
7947b20e
MC
2611 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2612 vcid_addr += (i << PHY_CTX_SHIFT);
2613 pcid_addr += (i << PHY_CTX_SHIFT);
b6016b76 2614
e503e066
MC
2615 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2616 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
b6016b76 2617
7947b20e
MC
2618 /* Zero out the context. */
2619 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
62a8313c 2620 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
7947b20e 2621 }
b6016b76
MC
2622 }
2623}
2624
2625static int
2626bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2627{
2628 u16 *good_mbuf;
2629 u32 good_mbuf_cnt;
2630 u32 val;
2631
2632 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
e404decb 2633 if (good_mbuf == NULL)
b6016b76 2634 return -ENOMEM;
b6016b76 2635
e503e066 2636 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
b6016b76
MC
2637 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2638
2639 good_mbuf_cnt = 0;
2640
2641 /* Allocate a bunch of mbufs and save the good ones in an array. */
2726d6e1 2642 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76 2643 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
2726d6e1
MC
2644 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2645 BNX2_RBUF_COMMAND_ALLOC_REQ);
b6016b76 2646
2726d6e1 2647 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
b6016b76
MC
2648
2649 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2650
2651 /* The addresses with Bit 9 set are bad memory blocks. */
2652 if (!(val & (1 << 9))) {
2653 good_mbuf[good_mbuf_cnt] = (u16) val;
2654 good_mbuf_cnt++;
2655 }
2656
2726d6e1 2657 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76
MC
2658 }
2659
2660 /* Free the good ones back to the mbuf pool thus discarding
2661 * all the bad ones. */
2662 while (good_mbuf_cnt) {
2663 good_mbuf_cnt--;
2664
2665 val = good_mbuf[good_mbuf_cnt];
2666 val = (val << 9) | val | 1;
2667
2726d6e1 2668 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
b6016b76
MC
2669 }
2670 kfree(good_mbuf);
2671 return 0;
2672}
2673
2674static void
5fcaed01 2675bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
b6016b76
MC
2676{
2677 u32 val;
b6016b76
MC
2678
2679 val = (mac_addr[0] << 8) | mac_addr[1];
2680
e503e066 2681 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
b6016b76 2682
6aa20a22 2683 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
b6016b76
MC
2684 (mac_addr[4] << 8) | mac_addr[5];
2685
e503e066 2686 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
b6016b76
MC
2687}
2688
47bf4246 2689static inline int
a2df00aa 2690bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
47bf4246
MC
2691{
2692 dma_addr_t mapping;
2bc4078e
MC
2693 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2694 struct bnx2_rx_bd *rxbd =
2695 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
a2df00aa 2696 struct page *page = alloc_page(gfp);
47bf4246
MC
2697
2698 if (!page)
2699 return -ENOMEM;
36227e88 2700 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
47bf4246 2701 PCI_DMA_FROMDEVICE);
36227e88 2702 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
3d16af86
BL
2703 __free_page(page);
2704 return -EIO;
2705 }
2706
47bf4246 2707 rx_pg->page = page;
1a4ccc2d 2708 dma_unmap_addr_set(rx_pg, mapping, mapping);
47bf4246
MC
2709 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2710 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2711 return 0;
2712}
2713
2714static void
bb4f98ab 2715bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
47bf4246 2716{
2bc4078e 2717 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
47bf4246
MC
2718 struct page *page = rx_pg->page;
2719
2720 if (!page)
2721 return;
2722
36227e88
SG
2723 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2724 PAGE_SIZE, PCI_DMA_FROMDEVICE);
47bf4246
MC
2725
2726 __free_page(page);
2727 rx_pg->page = NULL;
2728}
2729
b6016b76 2730static inline int
dd2bc8e9 2731bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
b6016b76 2732{
dd2bc8e9 2733 u8 *data;
2bc4078e 2734 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
b6016b76 2735 dma_addr_t mapping;
2bc4078e
MC
2736 struct bnx2_rx_bd *rxbd =
2737 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
b6016b76 2738
dd2bc8e9
ED
2739 data = kmalloc(bp->rx_buf_size, gfp);
2740 if (!data)
b6016b76 2741 return -ENOMEM;
b6016b76 2742
dd2bc8e9
ED
2743 mapping = dma_map_single(&bp->pdev->dev,
2744 get_l2_fhdr(data),
2745 bp->rx_buf_use_size,
36227e88
SG
2746 PCI_DMA_FROMDEVICE);
2747 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
dd2bc8e9 2748 kfree(data);
3d16af86
BL
2749 return -EIO;
2750 }
b6016b76 2751
dd2bc8e9 2752 rx_buf->data = data;
1a4ccc2d 2753 dma_unmap_addr_set(rx_buf, mapping, mapping);
b6016b76
MC
2754
2755 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2756 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2757
bb4f98ab 2758 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76
MC
2759
2760 return 0;
2761}
2762
da3e4fbe 2763static int
35efa7c1 2764bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
b6016b76 2765{
43e80b89 2766 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76 2767 u32 new_link_state, old_link_state;
da3e4fbe 2768 int is_set = 1;
b6016b76 2769
da3e4fbe
MC
2770 new_link_state = sblk->status_attn_bits & event;
2771 old_link_state = sblk->status_attn_bits_ack & event;
b6016b76 2772 if (new_link_state != old_link_state) {
da3e4fbe 2773 if (new_link_state)
e503e066 2774 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
da3e4fbe 2775 else
e503e066 2776 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
da3e4fbe
MC
2777 } else
2778 is_set = 0;
2779
2780 return is_set;
2781}
2782
2783static void
35efa7c1 2784bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
da3e4fbe 2785{
74ecc62d
MC
2786 spin_lock(&bp->phy_lock);
2787
2788 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
b6016b76 2789 bnx2_set_link(bp);
35efa7c1 2790 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
0d8a6571
MC
2791 bnx2_set_remote_link(bp);
2792
74ecc62d
MC
2793 spin_unlock(&bp->phy_lock);
2794
b6016b76
MC
2795}
2796
ead7270b 2797static inline u16
35efa7c1 2798bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
ead7270b
MC
2799{
2800 u16 cons;
2801
43e80b89
MC
2802 /* Tell compiler that status block fields can change. */
2803 barrier();
2804 cons = *bnapi->hw_tx_cons_ptr;
581daf7e 2805 barrier();
2bc4078e 2806 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
ead7270b
MC
2807 cons++;
2808 return cons;
2809}
2810
57851d84
MC
2811static int
2812bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 2813{
35e9010b 2814 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
b6016b76 2815 u16 hw_cons, sw_cons, sw_ring_cons;
706bf240 2816 int tx_pkt = 0, index;
e9831909 2817 unsigned int tx_bytes = 0;
706bf240
BL
2818 struct netdev_queue *txq;
2819
2820 index = (bnapi - bp->bnx2_napi);
2821 txq = netdev_get_tx_queue(bp->dev, index);
b6016b76 2822
35efa7c1 2823 hw_cons = bnx2_get_hw_tx_cons(bnapi);
35e9010b 2824 sw_cons = txr->tx_cons;
b6016b76
MC
2825
2826 while (sw_cons != hw_cons) {
2bc4078e 2827 struct bnx2_sw_tx_bd *tx_buf;
b6016b76
MC
2828 struct sk_buff *skb;
2829 int i, last;
2830
2bc4078e 2831 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
b6016b76 2832
35e9010b 2833 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
b6016b76 2834 skb = tx_buf->skb;
1d39ed56 2835
d62fda08
ED
2836 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2837 prefetch(&skb->end);
2838
b6016b76 2839 /* partial BD completions possible with TSO packets */
d62fda08 2840 if (tx_buf->is_gso) {
b6016b76
MC
2841 u16 last_idx, last_ring_idx;
2842
d62fda08
ED
2843 last_idx = sw_cons + tx_buf->nr_frags + 1;
2844 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
2bc4078e 2845 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
b6016b76
MC
2846 last_idx++;
2847 }
2848 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2849 break;
2850 }
2851 }
1d39ed56 2852
36227e88 2853 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
e95524a7 2854 skb_headlen(skb), PCI_DMA_TODEVICE);
b6016b76
MC
2855
2856 tx_buf->skb = NULL;
d62fda08 2857 last = tx_buf->nr_frags;
b6016b76
MC
2858
2859 for (i = 0; i < last; i++) {
2bc4078e 2860 struct bnx2_sw_tx_bd *tx_buf;
e95524a7 2861
2bc4078e
MC
2862 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2863
2864 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
36227e88 2865 dma_unmap_page(&bp->pdev->dev,
2bc4078e 2866 dma_unmap_addr(tx_buf, mapping),
9e903e08 2867 skb_frag_size(&skb_shinfo(skb)->frags[i]),
e95524a7 2868 PCI_DMA_TODEVICE);
b6016b76
MC
2869 }
2870
2bc4078e 2871 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
b6016b76 2872
e9831909 2873 tx_bytes += skb->len;
745720e5 2874 dev_kfree_skb(skb);
57851d84
MC
2875 tx_pkt++;
2876 if (tx_pkt == budget)
2877 break;
b6016b76 2878
d62fda08
ED
2879 if (hw_cons == sw_cons)
2880 hw_cons = bnx2_get_hw_tx_cons(bnapi);
b6016b76
MC
2881 }
2882
e9831909 2883 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
35e9010b
MC
2884 txr->hw_tx_cons = hw_cons;
2885 txr->tx_cons = sw_cons;
706bf240 2886
2f8af120 2887 /* Need to make the tx_cons update visible to bnx2_start_xmit()
706bf240 2888 * before checking for netif_tx_queue_stopped(). Without the
2f8af120
MC
2889 * memory barrier, there is a small possibility that bnx2_start_xmit()
2890 * will miss it and cause the queue to be stopped forever.
2891 */
2892 smp_mb();
b6016b76 2893
706bf240 2894 if (unlikely(netif_tx_queue_stopped(txq)) &&
35e9010b 2895 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
706bf240
BL
2896 __netif_tx_lock(txq, smp_processor_id());
2897 if ((netif_tx_queue_stopped(txq)) &&
35e9010b 2898 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
706bf240
BL
2899 netif_tx_wake_queue(txq);
2900 __netif_tx_unlock(txq);
b6016b76 2901 }
706bf240 2902
57851d84 2903 return tx_pkt;
b6016b76
MC
2904}
2905
1db82f2a 2906static void
bb4f98ab 2907bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
a1f60190 2908 struct sk_buff *skb, int count)
1db82f2a 2909{
2bc4078e
MC
2910 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2911 struct bnx2_rx_bd *cons_bd, *prod_bd;
1db82f2a 2912 int i;
3d16af86 2913 u16 hw_prod, prod;
bb4f98ab 2914 u16 cons = rxr->rx_pg_cons;
1db82f2a 2915
3d16af86
BL
2916 cons_rx_pg = &rxr->rx_pg_ring[cons];
2917
2918 /* The caller was unable to allocate a new page to replace the
2919 * last one in the frags array, so we need to recycle that page
2920 * and then free the skb.
2921 */
2922 if (skb) {
2923 struct page *page;
2924 struct skb_shared_info *shinfo;
2925
2926 shinfo = skb_shinfo(skb);
2927 shinfo->nr_frags--;
b7b6a688
IC
2928 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2929 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
3d16af86
BL
2930
2931 cons_rx_pg->page = page;
2932 dev_kfree_skb(skb);
2933 }
2934
2935 hw_prod = rxr->rx_pg_prod;
2936
1db82f2a 2937 for (i = 0; i < count; i++) {
2bc4078e 2938 prod = BNX2_RX_PG_RING_IDX(hw_prod);
1db82f2a 2939
bb4f98ab
MC
2940 prod_rx_pg = &rxr->rx_pg_ring[prod];
2941 cons_rx_pg = &rxr->rx_pg_ring[cons];
2bc4078e
MC
2942 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2943 [BNX2_RX_IDX(cons)];
2944 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2945 [BNX2_RX_IDX(prod)];
1db82f2a 2946
1db82f2a
MC
2947 if (prod != cons) {
2948 prod_rx_pg->page = cons_rx_pg->page;
2949 cons_rx_pg->page = NULL;
1a4ccc2d
FT
2950 dma_unmap_addr_set(prod_rx_pg, mapping,
2951 dma_unmap_addr(cons_rx_pg, mapping));
1db82f2a
MC
2952
2953 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2954 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2955
2956 }
2bc4078e
MC
2957 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2958 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
1db82f2a 2959 }
bb4f98ab
MC
2960 rxr->rx_pg_prod = hw_prod;
2961 rxr->rx_pg_cons = cons;
1db82f2a
MC
2962}
2963
b6016b76 2964static inline void
dd2bc8e9
ED
2965bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2966 u8 *data, u16 cons, u16 prod)
b6016b76 2967{
2bc4078e
MC
2968 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2969 struct bnx2_rx_bd *cons_bd, *prod_bd;
236b6394 2970
bb4f98ab
MC
2971 cons_rx_buf = &rxr->rx_buf_ring[cons];
2972 prod_rx_buf = &rxr->rx_buf_ring[prod];
b6016b76 2973
36227e88 2974 dma_sync_single_for_device(&bp->pdev->dev,
1a4ccc2d 2975 dma_unmap_addr(cons_rx_buf, mapping),
601d3d18 2976 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
b6016b76 2977
bb4f98ab 2978 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76 2979
dd2bc8e9 2980 prod_rx_buf->data = data;
b6016b76 2981
236b6394
MC
2982 if (cons == prod)
2983 return;
b6016b76 2984
1a4ccc2d
FT
2985 dma_unmap_addr_set(prod_rx_buf, mapping,
2986 dma_unmap_addr(cons_rx_buf, mapping));
236b6394 2987
2bc4078e
MC
2988 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
2989 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
236b6394
MC
2990 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2991 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
b6016b76
MC
2992}
2993
dd2bc8e9
ED
2994static struct sk_buff *
2995bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
a1f60190
MC
2996 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2997 u32 ring_idx)
85833c62
MC
2998{
2999 int err;
3000 u16 prod = ring_idx & 0xffff;
dd2bc8e9 3001 struct sk_buff *skb;
85833c62 3002
dd2bc8e9 3003 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
85833c62 3004 if (unlikely(err)) {
dd2bc8e9
ED
3005 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3006error:
1db82f2a
MC
3007 if (hdr_len) {
3008 unsigned int raw_len = len + 4;
3009 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3010
bb4f98ab 3011 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
1db82f2a 3012 }
dd2bc8e9 3013 return NULL;
85833c62
MC
3014 }
3015
36227e88 3016 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
85833c62 3017 PCI_DMA_FROMDEVICE);
d3836f21 3018 skb = build_skb(data, 0);
dd2bc8e9
ED
3019 if (!skb) {
3020 kfree(data);
3021 goto error;
3022 }
3023 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
1db82f2a
MC
3024 if (hdr_len == 0) {
3025 skb_put(skb, len);
dd2bc8e9 3026 return skb;
1db82f2a
MC
3027 } else {
3028 unsigned int i, frag_len, frag_size, pages;
2bc4078e 3029 struct bnx2_sw_pg *rx_pg;
bb4f98ab
MC
3030 u16 pg_cons = rxr->rx_pg_cons;
3031 u16 pg_prod = rxr->rx_pg_prod;
1db82f2a
MC
3032
3033 frag_size = len + 4 - hdr_len;
3034 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3035 skb_put(skb, hdr_len);
3036
3037 for (i = 0; i < pages; i++) {
3d16af86
BL
3038 dma_addr_t mapping_old;
3039
1db82f2a
MC
3040 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3041 if (unlikely(frag_len <= 4)) {
3042 unsigned int tail = 4 - frag_len;
3043
bb4f98ab
MC
3044 rxr->rx_pg_cons = pg_cons;
3045 rxr->rx_pg_prod = pg_prod;
3046 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
a1f60190 3047 pages - i);
1db82f2a
MC
3048 skb->len -= tail;
3049 if (i == 0) {
3050 skb->tail -= tail;
3051 } else {
3052 skb_frag_t *frag =
3053 &skb_shinfo(skb)->frags[i - 1];
9e903e08 3054 skb_frag_size_sub(frag, tail);
1db82f2a 3055 skb->data_len -= tail;
1db82f2a 3056 }
dd2bc8e9 3057 return skb;
1db82f2a 3058 }
bb4f98ab 3059 rx_pg = &rxr->rx_pg_ring[pg_cons];
1db82f2a 3060
3d16af86
BL
3061 /* Don't unmap yet. If we're unable to allocate a new
3062 * page, we need to recycle the page and the DMA addr.
3063 */
1a4ccc2d 3064 mapping_old = dma_unmap_addr(rx_pg, mapping);
1db82f2a
MC
3065 if (i == pages - 1)
3066 frag_len -= 4;
3067
3068 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3069 rx_pg->page = NULL;
3070
bb4f98ab 3071 err = bnx2_alloc_rx_page(bp, rxr,
2bc4078e 3072 BNX2_RX_PG_RING_IDX(pg_prod),
a2df00aa 3073 GFP_ATOMIC);
1db82f2a 3074 if (unlikely(err)) {
bb4f98ab
MC
3075 rxr->rx_pg_cons = pg_cons;
3076 rxr->rx_pg_prod = pg_prod;
3077 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
a1f60190 3078 pages - i);
dd2bc8e9 3079 return NULL;
1db82f2a
MC
3080 }
3081
36227e88 3082 dma_unmap_page(&bp->pdev->dev, mapping_old,
3d16af86
BL
3083 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3084
1db82f2a
MC
3085 frag_size -= frag_len;
3086 skb->data_len += frag_len;
a1f4e8bc 3087 skb->truesize += PAGE_SIZE;
1db82f2a
MC
3088 skb->len += frag_len;
3089
2bc4078e
MC
3090 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3091 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
1db82f2a 3092 }
bb4f98ab
MC
3093 rxr->rx_pg_prod = pg_prod;
3094 rxr->rx_pg_cons = pg_cons;
1db82f2a 3095 }
dd2bc8e9 3096 return skb;
85833c62
MC
3097}
3098
c09c2627 3099static inline u16
35efa7c1 3100bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
c09c2627 3101{
bb4f98ab
MC
3102 u16 cons;
3103
43e80b89
MC
3104 /* Tell compiler that status block fields can change. */
3105 barrier();
3106 cons = *bnapi->hw_rx_cons_ptr;
581daf7e 3107 barrier();
2bc4078e 3108 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
c09c2627
MC
3109 cons++;
3110 return cons;
3111}
3112
b6016b76 3113static int
35efa7c1 3114bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 3115{
bb4f98ab 3116 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76
MC
3117 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3118 struct l2_fhdr *rx_hdr;
1db82f2a 3119 int rx_pkt = 0, pg_ring_used = 0;
b6016b76 3120
35efa7c1 3121 hw_cons = bnx2_get_hw_rx_cons(bnapi);
bb4f98ab
MC
3122 sw_cons = rxr->rx_cons;
3123 sw_prod = rxr->rx_prod;
b6016b76
MC
3124
3125 /* Memory barrier necessary as speculative reads of the rx
3126 * buffer can be ahead of the index in the status block
3127 */
3128 rmb();
3129 while (sw_cons != hw_cons) {
1db82f2a 3130 unsigned int len, hdr_len;
ade2bfe7 3131 u32 status;
2bc4078e 3132 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
b6016b76 3133 struct sk_buff *skb;
236b6394 3134 dma_addr_t dma_addr;
dd2bc8e9 3135 u8 *data;
2bc4078e 3136 u16 next_ring_idx;
b6016b76 3137
2bc4078e
MC
3138 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3139 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
b6016b76 3140
bb4f98ab 3141 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
dd2bc8e9
ED
3142 data = rx_buf->data;
3143 rx_buf->data = NULL;
aabef8b2 3144
dd2bc8e9
ED
3145 rx_hdr = get_l2_fhdr(data);
3146 prefetch(rx_hdr);
236b6394 3147
1a4ccc2d 3148 dma_addr = dma_unmap_addr(rx_buf, mapping);
236b6394 3149
36227e88 3150 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
601d3d18
BL
3151 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3152 PCI_DMA_FROMDEVICE);
b6016b76 3153
2bc4078e
MC
3154 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3155 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
dd2bc8e9
ED
3156 prefetch(get_l2_fhdr(next_rx_buf->data));
3157
1db82f2a 3158 len = rx_hdr->l2_fhdr_pkt_len;
990ec380 3159 status = rx_hdr->l2_fhdr_status;
b6016b76 3160
1db82f2a
MC
3161 hdr_len = 0;
3162 if (status & L2_FHDR_STATUS_SPLIT) {
3163 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3164 pg_ring_used = 1;
3165 } else if (len > bp->rx_jumbo_thresh) {
3166 hdr_len = bp->rx_jumbo_thresh;
3167 pg_ring_used = 1;
3168 }
3169
990ec380
MC
3170 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3171 L2_FHDR_ERRORS_PHY_DECODE |
3172 L2_FHDR_ERRORS_ALIGNMENT |
3173 L2_FHDR_ERRORS_TOO_SHORT |
3174 L2_FHDR_ERRORS_GIANT_FRAME))) {
3175
dd2bc8e9 3176 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
990ec380
MC
3177 sw_ring_prod);
3178 if (pg_ring_used) {
3179 int pages;
3180
3181 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3182
3183 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3184 }
3185 goto next_rx;
3186 }
3187
1db82f2a 3188 len -= 4;
b6016b76 3189
5d5d0015 3190 if (len <= bp->rx_copy_thresh) {
dd2bc8e9
ED
3191 skb = netdev_alloc_skb(bp->dev, len + 6);
3192 if (skb == NULL) {
3193 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
85833c62
MC
3194 sw_ring_prod);
3195 goto next_rx;
3196 }
b6016b76
MC
3197
3198 /* aligned copy */
dd2bc8e9
ED
3199 memcpy(skb->data,
3200 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3201 len + 6);
3202 skb_reserve(skb, 6);
3203 skb_put(skb, len);
b6016b76 3204
dd2bc8e9 3205 bnx2_reuse_rx_data(bp, rxr, data,
b6016b76
MC
3206 sw_ring_cons, sw_ring_prod);
3207
dd2bc8e9
ED
3208 } else {
3209 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3210 (sw_ring_cons << 16) | sw_ring_prod);
3211 if (!skb)
3212 goto next_rx;
3213 }
f22828e8 3214 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
7d0fd211
JG
3215 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
3216 __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
f22828e8 3217
b6016b76
MC
3218 skb->protocol = eth_type_trans(skb, bp->dev);
3219
3220 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
d1e100ba 3221 (ntohs(skb->protocol) != 0x8100)) {
b6016b76 3222
745720e5 3223 dev_kfree_skb(skb);
b6016b76
MC
3224 goto next_rx;
3225
3226 }
3227
bc8acf2c 3228 skb_checksum_none_assert(skb);
8d7dfc2b 3229 if ((bp->dev->features & NETIF_F_RXCSUM) &&
b6016b76
MC
3230 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3231 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3232
ade2bfe7
MC
3233 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3234 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
b6016b76
MC
3235 skb->ip_summed = CHECKSUM_UNNECESSARY;
3236 }
fdc8541d
MC
3237 if ((bp->dev->features & NETIF_F_RXHASH) &&
3238 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3239 L2_FHDR_STATUS_USE_RXHASH))
3240 skb->rxhash = rx_hdr->l2_fhdr_hash;
b6016b76 3241
0c8dfc83 3242 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
7d0fd211 3243 napi_gro_receive(&bnapi->napi, skb);
b6016b76
MC
3244 rx_pkt++;
3245
3246next_rx:
2bc4078e
MC
3247 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3248 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
b6016b76
MC
3249
3250 if ((rx_pkt == budget))
3251 break;
f4e418f7
MC
3252
3253 /* Refresh hw_cons to see if there is new work */
3254 if (sw_cons == hw_cons) {
35efa7c1 3255 hw_cons = bnx2_get_hw_rx_cons(bnapi);
f4e418f7
MC
3256 rmb();
3257 }
b6016b76 3258 }
bb4f98ab
MC
3259 rxr->rx_cons = sw_cons;
3260 rxr->rx_prod = sw_prod;
b6016b76 3261
1db82f2a 3262 if (pg_ring_used)
e503e066 3263 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
1db82f2a 3264
e503e066 3265 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
b6016b76 3266
e503e066 3267 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
3268
3269 mmiowb();
3270
3271 return rx_pkt;
3272
3273}
3274
3275/* MSI ISR - The only difference between this and the INTx ISR
3276 * is that the MSI interrupt is always serviced.
3277 */
3278static irqreturn_t
7d12e780 3279bnx2_msi(int irq, void *dev_instance)
b6016b76 3280{
f0ea2e63
MC
3281 struct bnx2_napi *bnapi = dev_instance;
3282 struct bnx2 *bp = bnapi->bp;
b6016b76 3283
43e80b89 3284 prefetch(bnapi->status_blk.msi);
e503e066 3285 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
b6016b76
MC
3286 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3287 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3288
3289 /* Return here if interrupt is disabled. */
73eef4cd
MC
3290 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3291 return IRQ_HANDLED;
b6016b76 3292
288379f0 3293 napi_schedule(&bnapi->napi);
b6016b76 3294
73eef4cd 3295 return IRQ_HANDLED;
b6016b76
MC
3296}
3297
8e6a72c4
MC
3298static irqreturn_t
3299bnx2_msi_1shot(int irq, void *dev_instance)
3300{
f0ea2e63
MC
3301 struct bnx2_napi *bnapi = dev_instance;
3302 struct bnx2 *bp = bnapi->bp;
8e6a72c4 3303
43e80b89 3304 prefetch(bnapi->status_blk.msi);
8e6a72c4
MC
3305
3306 /* Return here if interrupt is disabled. */
3307 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3308 return IRQ_HANDLED;
3309
288379f0 3310 napi_schedule(&bnapi->napi);
8e6a72c4
MC
3311
3312 return IRQ_HANDLED;
3313}
3314
b6016b76 3315static irqreturn_t
7d12e780 3316bnx2_interrupt(int irq, void *dev_instance)
b6016b76 3317{
f0ea2e63
MC
3318 struct bnx2_napi *bnapi = dev_instance;
3319 struct bnx2 *bp = bnapi->bp;
43e80b89 3320 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76
MC
3321
3322 /* When using INTx, it is possible for the interrupt to arrive
3323 * at the CPU before the status block posted prior to the
3324 * interrupt. Reading a register will flush the status block.
3325 * When using MSI, the MSI message will always complete after
3326 * the status block write.
3327 */
35efa7c1 3328 if ((sblk->status_idx == bnapi->last_status_idx) &&
e503e066 3329 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
b6016b76 3330 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
73eef4cd 3331 return IRQ_NONE;
b6016b76 3332
e503e066 3333 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
b6016b76
MC
3334 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3335 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3336
b8a7ce7b
MC
3337 /* Read back to deassert IRQ immediately to avoid too many
3338 * spurious interrupts.
3339 */
e503e066 3340 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
b8a7ce7b 3341
b6016b76 3342 /* Return here if interrupt is shared and is disabled. */
73eef4cd
MC
3343 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3344 return IRQ_HANDLED;
b6016b76 3345
288379f0 3346 if (napi_schedule_prep(&bnapi->napi)) {
35efa7c1 3347 bnapi->last_status_idx = sblk->status_idx;
288379f0 3348 __napi_schedule(&bnapi->napi);
b8a7ce7b 3349 }
b6016b76 3350
73eef4cd 3351 return IRQ_HANDLED;
b6016b76
MC
3352}
3353
f4e418f7 3354static inline int
43e80b89 3355bnx2_has_fast_work(struct bnx2_napi *bnapi)
f4e418f7 3356{
35e9010b 3357 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 3358 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
f4e418f7 3359
bb4f98ab 3360 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
35e9010b 3361 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
f4e418f7 3362 return 1;
43e80b89
MC
3363 return 0;
3364}
3365
3366#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3367 STATUS_ATTN_BITS_TIMER_ABORT)
3368
3369static inline int
3370bnx2_has_work(struct bnx2_napi *bnapi)
3371{
3372 struct status_block *sblk = bnapi->status_blk.msi;
3373
3374 if (bnx2_has_fast_work(bnapi))
3375 return 1;
f4e418f7 3376
4edd473f
MC
3377#ifdef BCM_CNIC
3378 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3379 return 1;
3380#endif
3381
da3e4fbe
MC
3382 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3383 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
f4e418f7
MC
3384 return 1;
3385
3386 return 0;
3387}
3388
efba0180
MC
3389static void
3390bnx2_chk_missed_msi(struct bnx2 *bp)
3391{
3392 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3393 u32 msi_ctrl;
3394
3395 if (bnx2_has_work(bnapi)) {
e503e066 3396 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
efba0180
MC
3397 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3398 return;
3399
3400 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
e503e066
MC
3401 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3402 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3403 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
efba0180
MC
3404 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3405 }
3406 }
3407
3408 bp->idle_chk_status_idx = bnapi->last_status_idx;
3409}
3410
4edd473f
MC
3411#ifdef BCM_CNIC
3412static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3413{
3414 struct cnic_ops *c_ops;
3415
3416 if (!bnapi->cnic_present)
3417 return;
3418
3419 rcu_read_lock();
3420 c_ops = rcu_dereference(bp->cnic_ops);
3421 if (c_ops)
3422 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3423 bnapi->status_blk.msi);
3424 rcu_read_unlock();
3425}
3426#endif
3427
43e80b89 3428static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
b6016b76 3429{
43e80b89 3430 struct status_block *sblk = bnapi->status_blk.msi;
da3e4fbe
MC
3431 u32 status_attn_bits = sblk->status_attn_bits;
3432 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
b6016b76 3433
da3e4fbe
MC
3434 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3435 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
b6016b76 3436
35efa7c1 3437 bnx2_phy_int(bp, bnapi);
bf5295bb
MC
3438
3439 /* This is needed to take care of transient status
3440 * during link changes.
3441 */
e503e066
MC
3442 BNX2_WR(bp, BNX2_HC_COMMAND,
3443 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3444 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76 3445 }
43e80b89
MC
3446}
3447
3448static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3449 int work_done, int budget)
3450{
3451 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3452 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76 3453
35e9010b 3454 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
57851d84 3455 bnx2_tx_int(bp, bnapi, 0);
b6016b76 3456
bb4f98ab 3457 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
35efa7c1 3458 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
6aa20a22 3459
6f535763
DM
3460 return work_done;
3461}
3462
f0ea2e63
MC
3463static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3464{
3465 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3466 struct bnx2 *bp = bnapi->bp;
3467 int work_done = 0;
3468 struct status_block_msix *sblk = bnapi->status_blk.msix;
3469
3470 while (1) {
3471 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3472 if (unlikely(work_done >= budget))
3473 break;
3474
3475 bnapi->last_status_idx = sblk->status_idx;
3476 /* status idx must be read before checking for more work. */
3477 rmb();
3478 if (likely(!bnx2_has_fast_work(bnapi))) {
3479
288379f0 3480 napi_complete(napi);
e503e066
MC
3481 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3482 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3483 bnapi->last_status_idx);
f0ea2e63
MC
3484 break;
3485 }
3486 }
3487 return work_done;
3488}
3489
6f535763
DM
3490static int bnx2_poll(struct napi_struct *napi, int budget)
3491{
35efa7c1
MC
3492 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3493 struct bnx2 *bp = bnapi->bp;
6f535763 3494 int work_done = 0;
43e80b89 3495 struct status_block *sblk = bnapi->status_blk.msi;
6f535763
DM
3496
3497 while (1) {
43e80b89
MC
3498 bnx2_poll_link(bp, bnapi);
3499
35efa7c1 3500 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
f4e418f7 3501
4edd473f
MC
3502#ifdef BCM_CNIC
3503 bnx2_poll_cnic(bp, bnapi);
3504#endif
3505
35efa7c1 3506 /* bnapi->last_status_idx is used below to tell the hw how
6dee6421
MC
3507 * much work has been processed, so we must read it before
3508 * checking for more work.
3509 */
35efa7c1 3510 bnapi->last_status_idx = sblk->status_idx;
efba0180
MC
3511
3512 if (unlikely(work_done >= budget))
3513 break;
3514
6dee6421 3515 rmb();
35efa7c1 3516 if (likely(!bnx2_has_work(bnapi))) {
288379f0 3517 napi_complete(napi);
f86e82fb 3518 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
e503e066
MC
3519 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3520 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3521 bnapi->last_status_idx);
6dee6421 3522 break;
6f535763 3523 }
e503e066
MC
3524 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3525 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3526 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3527 bnapi->last_status_idx);
3528
3529 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3530 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3531 bnapi->last_status_idx);
6f535763
DM
3532 break;
3533 }
b6016b76
MC
3534 }
3535
bea3348e 3536 return work_done;
b6016b76
MC
3537}
3538
932ff279 3539/* Called with rtnl_lock from vlan functions and also netif_tx_lock
b6016b76
MC
3540 * from set_multicast.
3541 */
3542static void
3543bnx2_set_rx_mode(struct net_device *dev)
3544{
972ec0d4 3545 struct bnx2 *bp = netdev_priv(dev);
b6016b76 3546 u32 rx_mode, sort_mode;
ccffad25 3547 struct netdev_hw_addr *ha;
b6016b76 3548 int i;
b6016b76 3549
9f52b564
MC
3550 if (!netif_running(dev))
3551 return;
3552
c770a65c 3553 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
3554
3555 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3556 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3557 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
7d0fd211
JG
3558 if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
3559 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
b6016b76 3560 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
b6016b76
MC
3561 if (dev->flags & IFF_PROMISC) {
3562 /* Promiscuous mode. */
3563 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
7510873d
MC
3564 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3565 BNX2_RPM_SORT_USER0_PROM_VLAN;
b6016b76
MC
3566 }
3567 else if (dev->flags & IFF_ALLMULTI) {
3568 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
e503e066
MC
3569 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3570 0xffffffff);
b6016b76
MC
3571 }
3572 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3573 }
3574 else {
3575 /* Accept one or more multicast(s). */
b6016b76
MC
3576 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3577 u32 regidx;
3578 u32 bit;
3579 u32 crc;
3580
3581 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3582
22bedad3
JP
3583 netdev_for_each_mc_addr(ha, dev) {
3584 crc = ether_crc_le(ETH_ALEN, ha->addr);
b6016b76
MC
3585 bit = crc & 0xff;
3586 regidx = (bit & 0xe0) >> 5;
3587 bit &= 0x1f;
3588 mc_filter[regidx] |= (1 << bit);
3589 }
3590
3591 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
e503e066
MC
3592 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3593 mc_filter[i]);
b6016b76
MC
3594 }
3595
3596 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3597 }
3598
32e7bfc4 3599 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
5fcaed01
BL
3600 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3601 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3602 BNX2_RPM_SORT_USER0_PROM_VLAN;
3603 } else if (!(dev->flags & IFF_PROMISC)) {
5fcaed01 3604 /* Add all entries into to the match filter list */
ccffad25 3605 i = 0;
32e7bfc4 3606 netdev_for_each_uc_addr(ha, dev) {
ccffad25 3607 bnx2_set_mac_addr(bp, ha->addr,
5fcaed01
BL
3608 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3609 sort_mode |= (1 <<
3610 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
ccffad25 3611 i++;
5fcaed01
BL
3612 }
3613
3614 }
3615
b6016b76
MC
3616 if (rx_mode != bp->rx_mode) {
3617 bp->rx_mode = rx_mode;
e503e066 3618 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
b6016b76
MC
3619 }
3620
e503e066
MC
3621 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3622 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3623 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
b6016b76 3624
c770a65c 3625 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
3626}
3627
7880b72e 3628static int
57579f76
MC
3629check_fw_section(const struct firmware *fw,
3630 const struct bnx2_fw_file_section *section,
3631 u32 alignment, bool non_empty)
3632{
3633 u32 offset = be32_to_cpu(section->offset);
3634 u32 len = be32_to_cpu(section->len);
3635
3636 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3637 return -EINVAL;
3638 if ((non_empty && len == 0) || len > fw->size - offset ||
3639 len & (alignment - 1))
3640 return -EINVAL;
3641 return 0;
3642}
3643
7880b72e 3644static int
57579f76
MC
3645check_mips_fw_entry(const struct firmware *fw,
3646 const struct bnx2_mips_fw_file_entry *entry)
3647{
3648 if (check_fw_section(fw, &entry->text, 4, true) ||
3649 check_fw_section(fw, &entry->data, 4, false) ||
3650 check_fw_section(fw, &entry->rodata, 4, false))
3651 return -EINVAL;
3652 return 0;
3653}
3654
7880b72e 3655static void bnx2_release_firmware(struct bnx2 *bp)
3656{
3657 if (bp->rv2p_firmware) {
3658 release_firmware(bp->mips_firmware);
3659 release_firmware(bp->rv2p_firmware);
3660 bp->rv2p_firmware = NULL;
3661 }
3662}
3663
3664static int bnx2_request_uncached_firmware(struct bnx2 *bp)
b6016b76 3665{
57579f76 3666 const char *mips_fw_file, *rv2p_fw_file;
5ee1c326
BB
3667 const struct bnx2_mips_fw_file *mips_fw;
3668 const struct bnx2_rv2p_fw_file *rv2p_fw;
57579f76
MC
3669 int rc;
3670
4ce45e02 3671 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
57579f76 3672 mips_fw_file = FW_MIPS_FILE_09;
4ce45e02
MC
3673 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3674 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
078b0735
MC
3675 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3676 else
3677 rv2p_fw_file = FW_RV2P_FILE_09;
57579f76
MC
3678 } else {
3679 mips_fw_file = FW_MIPS_FILE_06;
3680 rv2p_fw_file = FW_RV2P_FILE_06;
3681 }
3682
3683 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3684 if (rc) {
3a9c6a49 3685 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
7880b72e 3686 goto out;
57579f76
MC
3687 }
3688
3689 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3690 if (rc) {
3a9c6a49 3691 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
7880b72e 3692 goto err_release_mips_firmware;
57579f76 3693 }
5ee1c326
BB
3694 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3695 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3696 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3697 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3698 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3699 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3700 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3701 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
3a9c6a49 3702 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
7880b72e 3703 rc = -EINVAL;
3704 goto err_release_firmware;
57579f76 3705 }
5ee1c326
BB
3706 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3707 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3708 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
3a9c6a49 3709 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
7880b72e 3710 rc = -EINVAL;
3711 goto err_release_firmware;
57579f76 3712 }
7880b72e 3713out:
3714 return rc;
57579f76 3715
7880b72e 3716err_release_firmware:
3717 release_firmware(bp->rv2p_firmware);
3718 bp->rv2p_firmware = NULL;
3719err_release_mips_firmware:
3720 release_firmware(bp->mips_firmware);
3721 goto out;
3722}
3723
3724static int bnx2_request_firmware(struct bnx2 *bp)
3725{
3726 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
57579f76
MC
3727}
3728
3729static u32
3730rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3731{
3732 switch (idx) {
3733 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3734 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3735 rv2p_code |= RV2P_BD_PAGE_SIZE;
3736 break;
3737 }
3738 return rv2p_code;
3739}
3740
3741static int
3742load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3743 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3744{
3745 u32 rv2p_code_len, file_offset;
3746 __be32 *rv2p_code;
b6016b76 3747 int i;
57579f76
MC
3748 u32 val, cmd, addr;
3749
3750 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3751 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3752
3753 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
b6016b76 3754
57579f76
MC
3755 if (rv2p_proc == RV2P_PROC1) {
3756 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3757 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3758 } else {
3759 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3760 addr = BNX2_RV2P_PROC2_ADDR_CMD;
d25be1d3 3761 }
b6016b76
MC
3762
3763 for (i = 0; i < rv2p_code_len; i += 8) {
e503e066 3764 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
b6016b76 3765 rv2p_code++;
e503e066 3766 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
b6016b76
MC
3767 rv2p_code++;
3768
57579f76 3769 val = (i / 8) | cmd;
e503e066 3770 BNX2_WR(bp, addr, val);
57579f76
MC
3771 }
3772
3773 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3774 for (i = 0; i < 8; i++) {
3775 u32 loc, code;
3776
3777 loc = be32_to_cpu(fw_entry->fixup[i]);
3778 if (loc && ((loc * 4) < rv2p_code_len)) {
3779 code = be32_to_cpu(*(rv2p_code + loc - 1));
e503e066 3780 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
57579f76
MC
3781 code = be32_to_cpu(*(rv2p_code + loc));
3782 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
e503e066 3783 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
57579f76
MC
3784
3785 val = (loc / 2) | cmd;
e503e066 3786 BNX2_WR(bp, addr, val);
b6016b76
MC
3787 }
3788 }
3789
3790 /* Reset the processor, un-stall is done later. */
3791 if (rv2p_proc == RV2P_PROC1) {
e503e066 3792 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
b6016b76
MC
3793 }
3794 else {
e503e066 3795 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
b6016b76 3796 }
57579f76
MC
3797
3798 return 0;
b6016b76
MC
3799}
3800
af3ee519 3801static int
57579f76
MC
3802load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3803 const struct bnx2_mips_fw_file_entry *fw_entry)
b6016b76 3804{
57579f76
MC
3805 u32 addr, len, file_offset;
3806 __be32 *data;
b6016b76
MC
3807 u32 offset;
3808 u32 val;
3809
3810 /* Halt the CPU. */
2726d6e1 3811 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3812 val |= cpu_reg->mode_value_halt;
2726d6e1
MC
3813 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3814 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
b6016b76
MC
3815
3816 /* Load the Text area. */
57579f76
MC
3817 addr = be32_to_cpu(fw_entry->text.addr);
3818 len = be32_to_cpu(fw_entry->text.len);
3819 file_offset = be32_to_cpu(fw_entry->text.offset);
3820 data = (__be32 *)(bp->mips_firmware->data + file_offset);
ea1f8d5c 3821
57579f76
MC
3822 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3823 if (len) {
b6016b76
MC
3824 int j;
3825
57579f76
MC
3826 for (j = 0; j < (len / 4); j++, offset += 4)
3827 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3828 }
3829
57579f76
MC
3830 /* Load the Data area. */
3831 addr = be32_to_cpu(fw_entry->data.addr);
3832 len = be32_to_cpu(fw_entry->data.len);
3833 file_offset = be32_to_cpu(fw_entry->data.offset);
3834 data = (__be32 *)(bp->mips_firmware->data + file_offset);
b6016b76 3835
57579f76
MC
3836 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3837 if (len) {
b6016b76
MC
3838 int j;
3839
57579f76
MC
3840 for (j = 0; j < (len / 4); j++, offset += 4)
3841 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3842 }
3843
3844 /* Load the Read-Only area. */
57579f76
MC
3845 addr = be32_to_cpu(fw_entry->rodata.addr);
3846 len = be32_to_cpu(fw_entry->rodata.len);
3847 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3848 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3849
3850 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3851 if (len) {
b6016b76
MC
3852 int j;
3853
57579f76
MC
3854 for (j = 0; j < (len / 4); j++, offset += 4)
3855 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
b6016b76
MC
3856 }
3857
3858 /* Clear the pre-fetch instruction. */
2726d6e1 3859 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
57579f76
MC
3860
3861 val = be32_to_cpu(fw_entry->start_addr);
3862 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
b6016b76
MC
3863
3864 /* Start the CPU. */
2726d6e1 3865 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3866 val &= ~cpu_reg->mode_value_halt;
2726d6e1
MC
3867 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3868 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
af3ee519
MC
3869
3870 return 0;
b6016b76
MC
3871}
3872
fba9fe91 3873static int
b6016b76
MC
3874bnx2_init_cpus(struct bnx2 *bp)
3875{
57579f76
MC
3876 const struct bnx2_mips_fw_file *mips_fw =
3877 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3878 const struct bnx2_rv2p_fw_file *rv2p_fw =
3879 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3880 int rc;
b6016b76
MC
3881
3882 /* Initialize the RV2P processor. */
57579f76
MC
3883 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3884 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
b6016b76
MC
3885
3886 /* Initialize the RX Processor. */
57579f76 3887 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
fba9fe91
MC
3888 if (rc)
3889 goto init_cpu_err;
3890
b6016b76 3891 /* Initialize the TX Processor. */
57579f76 3892 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
fba9fe91
MC
3893 if (rc)
3894 goto init_cpu_err;
3895
b6016b76 3896 /* Initialize the TX Patch-up Processor. */
57579f76 3897 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
fba9fe91
MC
3898 if (rc)
3899 goto init_cpu_err;
3900
b6016b76 3901 /* Initialize the Completion Processor. */
57579f76 3902 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
fba9fe91
MC
3903 if (rc)
3904 goto init_cpu_err;
3905
d43584c8 3906 /* Initialize the Command Processor. */
57579f76 3907 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
b6016b76 3908
fba9fe91 3909init_cpu_err:
fba9fe91 3910 return rc;
b6016b76
MC
3911}
3912
3913static int
829ca9a3 3914bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
b6016b76
MC
3915{
3916 u16 pmcsr;
3917
3918 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3919
3920 switch (state) {
829ca9a3 3921 case PCI_D0: {
b6016b76
MC
3922 u32 val;
3923
3924 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3925 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3926 PCI_PM_CTRL_PME_STATUS);
3927
3928 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3929 /* delay required during transition out of D3hot */
3930 msleep(20);
3931
e503e066 3932 val = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
3933 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3934 val &= ~BNX2_EMAC_MODE_MPKT;
e503e066 3935 BNX2_WR(bp, BNX2_EMAC_MODE, val);
b6016b76 3936
e503e066 3937 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
b6016b76 3938 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
e503e066 3939 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
b6016b76
MC
3940 break;
3941 }
829ca9a3 3942 case PCI_D3hot: {
b6016b76
MC
3943 int i;
3944 u32 val, wol_msg;
3945
3946 if (bp->wol) {
3947 u32 advertising;
3948 u8 autoneg;
3949
3950 autoneg = bp->autoneg;
3951 advertising = bp->advertising;
3952
239cd343
MC
3953 if (bp->phy_port == PORT_TP) {
3954 bp->autoneg = AUTONEG_SPEED;
3955 bp->advertising = ADVERTISED_10baseT_Half |
3956 ADVERTISED_10baseT_Full |
3957 ADVERTISED_100baseT_Half |
3958 ADVERTISED_100baseT_Full |
3959 ADVERTISED_Autoneg;
3960 }
b6016b76 3961
239cd343
MC
3962 spin_lock_bh(&bp->phy_lock);
3963 bnx2_setup_phy(bp, bp->phy_port);
3964 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
3965
3966 bp->autoneg = autoneg;
3967 bp->advertising = advertising;
3968
5fcaed01 3969 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76 3970
e503e066 3971 val = BNX2_RD(bp, BNX2_EMAC_MODE);
b6016b76
MC
3972
3973 /* Enable port mode. */
3974 val &= ~BNX2_EMAC_MODE_PORT;
239cd343 3975 val |= BNX2_EMAC_MODE_MPKT_RCVD |
b6016b76 3976 BNX2_EMAC_MODE_ACPI_RCVD |
b6016b76 3977 BNX2_EMAC_MODE_MPKT;
239cd343
MC
3978 if (bp->phy_port == PORT_TP)
3979 val |= BNX2_EMAC_MODE_PORT_MII;
3980 else {
3981 val |= BNX2_EMAC_MODE_PORT_GMII;
3982 if (bp->line_speed == SPEED_2500)
3983 val |= BNX2_EMAC_MODE_25G_MODE;
3984 }
b6016b76 3985
e503e066 3986 BNX2_WR(bp, BNX2_EMAC_MODE, val);
b6016b76
MC
3987
3988 /* receive all multicast */
3989 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
e503e066
MC
3990 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3991 0xffffffff);
b6016b76 3992 }
e503e066
MC
3993 BNX2_WR(bp, BNX2_EMAC_RX_MODE,
3994 BNX2_EMAC_RX_MODE_SORT_MODE);
b6016b76
MC
3995
3996 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3997 BNX2_RPM_SORT_USER0_MC_EN;
e503e066
MC
3998 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3999 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
4000 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val |
4001 BNX2_RPM_SORT_USER0_ENA);
b6016b76
MC
4002
4003 /* Need to enable EMAC and RPM for WOL. */
e503e066
MC
4004 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4005 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
4006 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
4007 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
b6016b76 4008
e503e066 4009 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
b6016b76 4010 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
e503e066 4011 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
b6016b76
MC
4012
4013 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4014 }
4015 else {
4016 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4017 }
4018
f86e82fb 4019 if (!(bp->flags & BNX2_FLAG_NO_WOL))
a2f13890
MC
4020 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4021 1, 0);
b6016b76
MC
4022
4023 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4ce45e02
MC
4024 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4025 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
b6016b76
MC
4026
4027 if (bp->wol)
4028 pmcsr |= 3;
4029 }
4030 else {
4031 pmcsr |= 3;
4032 }
4033 if (bp->wol) {
4034 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4035 }
4036 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4037 pmcsr);
4038
4039 /* No more memory access after this point until
4040 * device is brought back to D0.
4041 */
4042 udelay(50);
4043 break;
4044 }
4045 default:
4046 return -EINVAL;
4047 }
4048 return 0;
4049}
4050
4051static int
4052bnx2_acquire_nvram_lock(struct bnx2 *bp)
4053{
4054 u32 val;
4055 int j;
4056
4057 /* Request access to the flash interface. */
e503e066 4058 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
b6016b76 4059 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
e503e066 4060 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
b6016b76
MC
4061 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4062 break;
4063
4064 udelay(5);
4065 }
4066
4067 if (j >= NVRAM_TIMEOUT_COUNT)
4068 return -EBUSY;
4069
4070 return 0;
4071}
4072
4073static int
4074bnx2_release_nvram_lock(struct bnx2 *bp)
4075{
4076 int j;
4077 u32 val;
4078
4079 /* Relinquish nvram interface. */
e503e066 4080 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
b6016b76
MC
4081
4082 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
e503e066 4083 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
b6016b76
MC
4084 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4085 break;
4086
4087 udelay(5);
4088 }
4089
4090 if (j >= NVRAM_TIMEOUT_COUNT)
4091 return -EBUSY;
4092
4093 return 0;
4094}
4095
4096
4097static int
4098bnx2_enable_nvram_write(struct bnx2 *bp)
4099{
4100 u32 val;
4101
e503e066
MC
4102 val = BNX2_RD(bp, BNX2_MISC_CFG);
4103 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
b6016b76 4104
e30372c9 4105 if (bp->flash_info->flags & BNX2_NV_WREN) {
b6016b76
MC
4106 int j;
4107
e503e066
MC
4108 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4109 BNX2_WR(bp, BNX2_NVM_COMMAND,
4110 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
b6016b76
MC
4111
4112 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4113 udelay(5);
4114
e503e066 4115 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76
MC
4116 if (val & BNX2_NVM_COMMAND_DONE)
4117 break;
4118 }
4119
4120 if (j >= NVRAM_TIMEOUT_COUNT)
4121 return -EBUSY;
4122 }
4123 return 0;
4124}
4125
4126static void
4127bnx2_disable_nvram_write(struct bnx2 *bp)
4128{
4129 u32 val;
4130
e503e066
MC
4131 val = BNX2_RD(bp, BNX2_MISC_CFG);
4132 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
b6016b76
MC
4133}
4134
4135
4136static void
4137bnx2_enable_nvram_access(struct bnx2 *bp)
4138{
4139 u32 val;
4140
e503e066 4141 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
b6016b76 4142 /* Enable both bits, even on read. */
e503e066
MC
4143 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4144 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
b6016b76
MC
4145}
4146
4147static void
4148bnx2_disable_nvram_access(struct bnx2 *bp)
4149{
4150 u32 val;
4151
e503e066 4152 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
b6016b76 4153 /* Disable both bits, even after read. */
e503e066 4154 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
b6016b76
MC
4155 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4156 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4157}
4158
4159static int
4160bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4161{
4162 u32 cmd;
4163 int j;
4164
e30372c9 4165 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
b6016b76
MC
4166 /* Buffered flash, no erase needed */
4167 return 0;
4168
4169 /* Build an erase command */
4170 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4171 BNX2_NVM_COMMAND_DOIT;
4172
4173 /* Need to clear DONE bit separately. */
e503e066 4174 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4175
4176 /* Address of the NVRAM to read from. */
e503e066 4177 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4178
4179 /* Issue an erase command. */
e503e066 4180 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4181
4182 /* Wait for completion. */
4183 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4184 u32 val;
4185
4186 udelay(5);
4187
e503e066 4188 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76
MC
4189 if (val & BNX2_NVM_COMMAND_DONE)
4190 break;
4191 }
4192
4193 if (j >= NVRAM_TIMEOUT_COUNT)
4194 return -EBUSY;
4195
4196 return 0;
4197}
4198
4199static int
4200bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4201{
4202 u32 cmd;
4203 int j;
4204
4205 /* Build the command word. */
4206 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4207
e30372c9
MC
4208 /* Calculate an offset of a buffered flash, not needed for 5709. */
4209 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
4210 offset = ((offset / bp->flash_info->page_size) <<
4211 bp->flash_info->page_bits) +
4212 (offset % bp->flash_info->page_size);
4213 }
4214
4215 /* Need to clear DONE bit separately. */
e503e066 4216 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4217
4218 /* Address of the NVRAM to read from. */
e503e066 4219 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4220
4221 /* Issue a read command. */
e503e066 4222 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4223
4224 /* Wait for completion. */
4225 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4226 u32 val;
4227
4228 udelay(5);
4229
e503e066 4230 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
b6016b76 4231 if (val & BNX2_NVM_COMMAND_DONE) {
e503e066 4232 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
b491edd5 4233 memcpy(ret_val, &v, 4);
b6016b76
MC
4234 break;
4235 }
4236 }
4237 if (j >= NVRAM_TIMEOUT_COUNT)
4238 return -EBUSY;
4239
4240 return 0;
4241}
4242
4243
4244static int
4245bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4246{
b491edd5
AV
4247 u32 cmd;
4248 __be32 val32;
b6016b76
MC
4249 int j;
4250
4251 /* Build the command word. */
4252 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4253
e30372c9
MC
4254 /* Calculate an offset of a buffered flash, not needed for 5709. */
4255 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
4256 offset = ((offset / bp->flash_info->page_size) <<
4257 bp->flash_info->page_bits) +
4258 (offset % bp->flash_info->page_size);
4259 }
4260
4261 /* Need to clear DONE bit separately. */
e503e066 4262 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
b6016b76
MC
4263
4264 memcpy(&val32, val, 4);
b6016b76
MC
4265
4266 /* Write the data. */
e503e066 4267 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
b6016b76
MC
4268
4269 /* Address of the NVRAM to write to. */
e503e066 4270 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
b6016b76
MC
4271
4272 /* Issue the write command. */
e503e066 4273 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
b6016b76
MC
4274
4275 /* Wait for completion. */
4276 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4277 udelay(5);
4278
e503e066 4279 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
b6016b76
MC
4280 break;
4281 }
4282 if (j >= NVRAM_TIMEOUT_COUNT)
4283 return -EBUSY;
4284
4285 return 0;
4286}
4287
4288static int
4289bnx2_init_nvram(struct bnx2 *bp)
4290{
4291 u32 val;
e30372c9 4292 int j, entry_count, rc = 0;
0ced9d01 4293 const struct flash_spec *flash;
b6016b76 4294
4ce45e02 4295 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e30372c9
MC
4296 bp->flash_info = &flash_5709;
4297 goto get_flash_size;
4298 }
4299
b6016b76 4300 /* Determine the selected interface. */
e503e066 4301 val = BNX2_RD(bp, BNX2_NVM_CFG1);
b6016b76 4302
ff8ac609 4303 entry_count = ARRAY_SIZE(flash_table);
b6016b76 4304
b6016b76
MC
4305 if (val & 0x40000000) {
4306
4307 /* Flash interface has been reconfigured */
4308 for (j = 0, flash = &flash_table[0]; j < entry_count;
37137709
MC
4309 j++, flash++) {
4310 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4311 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
b6016b76
MC
4312 bp->flash_info = flash;
4313 break;
4314 }
4315 }
4316 }
4317 else {
37137709 4318 u32 mask;
b6016b76
MC
4319 /* Not yet been reconfigured */
4320
37137709
MC
4321 if (val & (1 << 23))
4322 mask = FLASH_BACKUP_STRAP_MASK;
4323 else
4324 mask = FLASH_STRAP_MASK;
4325
b6016b76
MC
4326 for (j = 0, flash = &flash_table[0]; j < entry_count;
4327 j++, flash++) {
4328
37137709 4329 if ((val & mask) == (flash->strapping & mask)) {
b6016b76
MC
4330 bp->flash_info = flash;
4331
4332 /* Request access to the flash interface. */
4333 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4334 return rc;
4335
4336 /* Enable access to flash interface */
4337 bnx2_enable_nvram_access(bp);
4338
4339 /* Reconfigure the flash interface */
e503e066
MC
4340 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4341 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4342 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4343 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
b6016b76
MC
4344
4345 /* Disable access to flash interface */
4346 bnx2_disable_nvram_access(bp);
4347 bnx2_release_nvram_lock(bp);
4348
4349 break;
4350 }
4351 }
4352 } /* if (val & 0x40000000) */
4353
4354 if (j == entry_count) {
4355 bp->flash_info = NULL;
3a9c6a49 4356 pr_alert("Unknown flash/EEPROM type\n");
1122db71 4357 return -ENODEV;
b6016b76
MC
4358 }
4359
e30372c9 4360get_flash_size:
2726d6e1 4361 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
1122db71
MC
4362 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4363 if (val)
4364 bp->flash_size = val;
4365 else
4366 bp->flash_size = bp->flash_info->total_size;
4367
b6016b76
MC
4368 return rc;
4369}
4370
4371static int
4372bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4373 int buf_size)
4374{
4375 int rc = 0;
4376 u32 cmd_flags, offset32, len32, extra;
4377
4378 if (buf_size == 0)
4379 return 0;
4380
4381 /* Request access to the flash interface. */
4382 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4383 return rc;
4384
4385 /* Enable access to flash interface */
4386 bnx2_enable_nvram_access(bp);
4387
4388 len32 = buf_size;
4389 offset32 = offset;
4390 extra = 0;
4391
4392 cmd_flags = 0;
4393
4394 if (offset32 & 3) {
4395 u8 buf[4];
4396 u32 pre_len;
4397
4398 offset32 &= ~3;
4399 pre_len = 4 - (offset & 3);
4400
4401 if (pre_len >= len32) {
4402 pre_len = len32;
4403 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4404 BNX2_NVM_COMMAND_LAST;
4405 }
4406 else {
4407 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4408 }
4409
4410 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4411
4412 if (rc)
4413 return rc;
4414
4415 memcpy(ret_buf, buf + (offset & 3), pre_len);
4416
4417 offset32 += 4;
4418 ret_buf += pre_len;
4419 len32 -= pre_len;
4420 }
4421 if (len32 & 3) {
4422 extra = 4 - (len32 & 3);
4423 len32 = (len32 + 4) & ~3;
4424 }
4425
4426 if (len32 == 4) {
4427 u8 buf[4];
4428
4429 if (cmd_flags)
4430 cmd_flags = BNX2_NVM_COMMAND_LAST;
4431 else
4432 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4433 BNX2_NVM_COMMAND_LAST;
4434
4435 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4436
4437 memcpy(ret_buf, buf, 4 - extra);
4438 }
4439 else if (len32 > 0) {
4440 u8 buf[4];
4441
4442 /* Read the first word. */
4443 if (cmd_flags)
4444 cmd_flags = 0;
4445 else
4446 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4447
4448 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4449
4450 /* Advance to the next dword. */
4451 offset32 += 4;
4452 ret_buf += 4;
4453 len32 -= 4;
4454
4455 while (len32 > 4 && rc == 0) {
4456 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4457
4458 /* Advance to the next dword. */
4459 offset32 += 4;
4460 ret_buf += 4;
4461 len32 -= 4;
4462 }
4463
4464 if (rc)
4465 return rc;
4466
4467 cmd_flags = BNX2_NVM_COMMAND_LAST;
4468 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4469
4470 memcpy(ret_buf, buf, 4 - extra);
4471 }
4472
4473 /* Disable access to flash interface */
4474 bnx2_disable_nvram_access(bp);
4475
4476 bnx2_release_nvram_lock(bp);
4477
4478 return rc;
4479}
4480
4481static int
4482bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4483 int buf_size)
4484{
4485 u32 written, offset32, len32;
e6be763f 4486 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
b6016b76
MC
4487 int rc = 0;
4488 int align_start, align_end;
4489
4490 buf = data_buf;
4491 offset32 = offset;
4492 len32 = buf_size;
4493 align_start = align_end = 0;
4494
4495 if ((align_start = (offset32 & 3))) {
4496 offset32 &= ~3;
c873879c
MC
4497 len32 += align_start;
4498 if (len32 < 4)
4499 len32 = 4;
b6016b76
MC
4500 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4501 return rc;
4502 }
4503
4504 if (len32 & 3) {
c873879c
MC
4505 align_end = 4 - (len32 & 3);
4506 len32 += align_end;
4507 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4508 return rc;
b6016b76
MC
4509 }
4510
4511 if (align_start || align_end) {
e6be763f
MC
4512 align_buf = kmalloc(len32, GFP_KERNEL);
4513 if (align_buf == NULL)
b6016b76
MC
4514 return -ENOMEM;
4515 if (align_start) {
e6be763f 4516 memcpy(align_buf, start, 4);
b6016b76
MC
4517 }
4518 if (align_end) {
e6be763f 4519 memcpy(align_buf + len32 - 4, end, 4);
b6016b76 4520 }
e6be763f
MC
4521 memcpy(align_buf + align_start, data_buf, buf_size);
4522 buf = align_buf;
b6016b76
MC
4523 }
4524
e30372c9 4525 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
ae181bc4
MC
4526 flash_buffer = kmalloc(264, GFP_KERNEL);
4527 if (flash_buffer == NULL) {
4528 rc = -ENOMEM;
4529 goto nvram_write_end;
4530 }
4531 }
4532
b6016b76
MC
4533 written = 0;
4534 while ((written < len32) && (rc == 0)) {
4535 u32 page_start, page_end, data_start, data_end;
4536 u32 addr, cmd_flags;
4537 int i;
b6016b76
MC
4538
4539 /* Find the page_start addr */
4540 page_start = offset32 + written;
4541 page_start -= (page_start % bp->flash_info->page_size);
4542 /* Find the page_end addr */
4543 page_end = page_start + bp->flash_info->page_size;
4544 /* Find the data_start addr */
4545 data_start = (written == 0) ? offset32 : page_start;
4546 /* Find the data_end addr */
6aa20a22 4547 data_end = (page_end > offset32 + len32) ?
b6016b76
MC
4548 (offset32 + len32) : page_end;
4549
4550 /* Request access to the flash interface. */
4551 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4552 goto nvram_write_end;
4553
4554 /* Enable access to flash interface */
4555 bnx2_enable_nvram_access(bp);
4556
4557 cmd_flags = BNX2_NVM_COMMAND_FIRST;
e30372c9 4558 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4559 int j;
4560
4561 /* Read the whole page into the buffer
4562 * (non-buffer flash only) */
4563 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4564 if (j == (bp->flash_info->page_size - 4)) {
4565 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4566 }
4567 rc = bnx2_nvram_read_dword(bp,
6aa20a22
JG
4568 page_start + j,
4569 &flash_buffer[j],
b6016b76
MC
4570 cmd_flags);
4571
4572 if (rc)
4573 goto nvram_write_end;
4574
4575 cmd_flags = 0;
4576 }
4577 }
4578
4579 /* Enable writes to flash interface (unlock write-protect) */
4580 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4581 goto nvram_write_end;
4582
b6016b76
MC
4583 /* Loop to write back the buffer data from page_start to
4584 * data_start */
4585 i = 0;
e30372c9 4586 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
c873879c
MC
4587 /* Erase the page */
4588 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4589 goto nvram_write_end;
4590
4591 /* Re-enable the write again for the actual write */
4592 bnx2_enable_nvram_write(bp);
4593
b6016b76
MC
4594 for (addr = page_start; addr < data_start;
4595 addr += 4, i += 4) {
6aa20a22 4596
b6016b76
MC
4597 rc = bnx2_nvram_write_dword(bp, addr,
4598 &flash_buffer[i], cmd_flags);
4599
4600 if (rc != 0)
4601 goto nvram_write_end;
4602
4603 cmd_flags = 0;
4604 }
4605 }
4606
4607 /* Loop to write the new data from data_start to data_end */
bae25761 4608 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
b6016b76 4609 if ((addr == page_end - 4) ||
e30372c9 4610 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
b6016b76
MC
4611 (addr == data_end - 4))) {
4612
4613 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4614 }
4615 rc = bnx2_nvram_write_dword(bp, addr, buf,
4616 cmd_flags);
4617
4618 if (rc != 0)
4619 goto nvram_write_end;
4620
4621 cmd_flags = 0;
4622 buf += 4;
4623 }
4624
4625 /* Loop to write back the buffer data from data_end
4626 * to page_end */
e30372c9 4627 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4628 for (addr = data_end; addr < page_end;
4629 addr += 4, i += 4) {
6aa20a22 4630
b6016b76
MC
4631 if (addr == page_end-4) {
4632 cmd_flags = BNX2_NVM_COMMAND_LAST;
4633 }
4634 rc = bnx2_nvram_write_dword(bp, addr,
4635 &flash_buffer[i], cmd_flags);
4636
4637 if (rc != 0)
4638 goto nvram_write_end;
4639
4640 cmd_flags = 0;
4641 }
4642 }
4643
4644 /* Disable writes to flash interface (lock write-protect) */
4645 bnx2_disable_nvram_write(bp);
4646
4647 /* Disable access to flash interface */
4648 bnx2_disable_nvram_access(bp);
4649 bnx2_release_nvram_lock(bp);
4650
4651 /* Increment written */
4652 written += data_end - data_start;
4653 }
4654
4655nvram_write_end:
e6be763f
MC
4656 kfree(flash_buffer);
4657 kfree(align_buf);
b6016b76
MC
4658 return rc;
4659}
4660
0d8a6571 4661static void
7c62e83b 4662bnx2_init_fw_cap(struct bnx2 *bp)
0d8a6571 4663{
7c62e83b 4664 u32 val, sig = 0;
0d8a6571 4665
583c28e5 4666 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
7c62e83b
MC
4667 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4668
4669 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4670 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
0d8a6571 4671
2726d6e1 4672 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
0d8a6571
MC
4673 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4674 return;
4675
7c62e83b
MC
4676 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4677 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4678 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4679 }
4680
4681 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4682 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4683 u32 link;
4684
583c28e5 4685 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
0d8a6571 4686
7c62e83b
MC
4687 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4688 if (link & BNX2_LINK_STATUS_SERDES_LINK)
0d8a6571
MC
4689 bp->phy_port = PORT_FIBRE;
4690 else
4691 bp->phy_port = PORT_TP;
489310a4 4692
7c62e83b
MC
4693 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4694 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
0d8a6571 4695 }
7c62e83b
MC
4696
4697 if (netif_running(bp->dev) && sig)
4698 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
0d8a6571
MC
4699}
4700
b4b36042
MC
4701static void
4702bnx2_setup_msix_tbl(struct bnx2 *bp)
4703{
e503e066 4704 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
b4b36042 4705
e503e066
MC
4706 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4707 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
b4b36042
MC
4708}
4709
b6016b76
MC
4710static int
4711bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4712{
4713 u32 val;
4714 int i, rc = 0;
489310a4 4715 u8 old_port;
b6016b76
MC
4716
4717 /* Wait for the current PCI transaction to complete before
4718 * issuing a reset. */
4ce45e02
MC
4719 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4720 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
e503e066
MC
4721 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4722 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4723 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4724 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4725 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4726 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
a5dac108
EW
4727 udelay(5);
4728 } else { /* 5709 */
e503e066 4729 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
a5dac108 4730 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
e503e066
MC
4731 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4732 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
a5dac108
EW
4733
4734 for (i = 0; i < 100; i++) {
4735 msleep(1);
e503e066 4736 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
a5dac108
EW
4737 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4738 break;
4739 }
4740 }
b6016b76 4741
b090ae2b 4742 /* Wait for the firmware to tell us it is ok to issue a reset. */
a2f13890 4743 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
b090ae2b 4744
b6016b76
MC
4745 /* Deposit a driver reset signature so the firmware knows that
4746 * this is a soft reset. */
2726d6e1
MC
4747 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4748 BNX2_DRV_RESET_SIGNATURE_MAGIC);
b6016b76 4749
b6016b76
MC
4750 /* Do a dummy read to force the chip to complete all current transaction
4751 * before we issue a reset. */
e503e066 4752 val = BNX2_RD(bp, BNX2_MISC_ID);
b6016b76 4753
4ce45e02 4754 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066
MC
4755 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4756 BNX2_RD(bp, BNX2_MISC_COMMAND);
234754d5 4757 udelay(5);
b6016b76 4758
234754d5
MC
4759 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4760 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
b6016b76 4761
e503e066 4762 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
b6016b76 4763
234754d5
MC
4764 } else {
4765 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4766 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4767 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4768
4769 /* Chip reset. */
e503e066 4770 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
234754d5 4771
594a9dfa
MC
4772 /* Reading back any register after chip reset will hang the
4773 * bus on 5706 A0 and A1. The msleep below provides plenty
4774 * of margin for write posting.
4775 */
4ce45e02
MC
4776 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4777 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
8e545881 4778 msleep(20);
b6016b76 4779
234754d5
MC
4780 /* Reset takes approximate 30 usec */
4781 for (i = 0; i < 10; i++) {
e503e066 4782 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
234754d5
MC
4783 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4784 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4785 break;
4786 udelay(10);
4787 }
4788
4789 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4790 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
3a9c6a49 4791 pr_err("Chip reset did not complete\n");
234754d5
MC
4792 return -EBUSY;
4793 }
b6016b76
MC
4794 }
4795
4796 /* Make sure byte swapping is properly configured. */
e503e066 4797 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
b6016b76 4798 if (val != 0x01020304) {
3a9c6a49 4799 pr_err("Chip not in correct endian mode\n");
b6016b76
MC
4800 return -ENODEV;
4801 }
4802
b6016b76 4803 /* Wait for the firmware to finish its initialization. */
a2f13890 4804 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
b090ae2b
MC
4805 if (rc)
4806 return rc;
b6016b76 4807
0d8a6571 4808 spin_lock_bh(&bp->phy_lock);
489310a4 4809 old_port = bp->phy_port;
7c62e83b 4810 bnx2_init_fw_cap(bp);
583c28e5
MC
4811 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4812 old_port != bp->phy_port)
0d8a6571
MC
4813 bnx2_set_default_remote_link(bp);
4814 spin_unlock_bh(&bp->phy_lock);
4815
4ce45e02 4816 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
4817 /* Adjust the voltage regular to two steps lower. The default
4818 * of this register is 0x0000000e. */
e503e066 4819 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
b6016b76
MC
4820
4821 /* Remove bad rbuf memory from the free pool. */
4822 rc = bnx2_alloc_bad_rbuf(bp);
4823 }
4824
c441b8d2 4825 if (bp->flags & BNX2_FLAG_USING_MSIX) {
b4b36042 4826 bnx2_setup_msix_tbl(bp);
c441b8d2 4827 /* Prevent MSIX table reads and write from timing out */
e503e066 4828 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
c441b8d2
MC
4829 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4830 }
b4b36042 4831
b6016b76
MC
4832 return rc;
4833}
4834
4835static int
4836bnx2_init_chip(struct bnx2 *bp)
4837{
d8026d93 4838 u32 val, mtu;
b4b36042 4839 int rc, i;
b6016b76
MC
4840
4841 /* Make sure the interrupt is not active. */
e503e066 4842 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
b6016b76
MC
4843
4844 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4845 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4846#ifdef __BIG_ENDIAN
6aa20a22 4847 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
b6016b76 4848#endif
6aa20a22 4849 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
b6016b76
MC
4850 DMA_READ_CHANS << 12 |
4851 DMA_WRITE_CHANS << 16;
4852
4853 val |= (0x2 << 20) | (1 << 11);
4854
f86e82fb 4855 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
b6016b76
MC
4856 val |= (1 << 23);
4857
4ce45e02
MC
4858 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4859 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4860 !(bp->flags & BNX2_FLAG_PCIX))
b6016b76
MC
4861 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4862
e503e066 4863 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
b6016b76 4864
4ce45e02 4865 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
e503e066 4866 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
b6016b76 4867 val |= BNX2_TDMA_CONFIG_ONE_DMA;
e503e066 4868 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
b6016b76
MC
4869 }
4870
f86e82fb 4871 if (bp->flags & BNX2_FLAG_PCIX) {
b6016b76
MC
4872 u16 val16;
4873
4874 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4875 &val16);
4876 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4877 val16 & ~PCI_X_CMD_ERO);
4878 }
4879
e503e066
MC
4880 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4881 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4882 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4883 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
b6016b76
MC
4884
4885 /* Initialize context mapping and zero out the quick contexts. The
4886 * context block must have already been enabled. */
4ce45e02 4887 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
641bdcd5
MC
4888 rc = bnx2_init_5709_context(bp);
4889 if (rc)
4890 return rc;
4891 } else
59b47d8a 4892 bnx2_init_context(bp);
b6016b76 4893
fba9fe91
MC
4894 if ((rc = bnx2_init_cpus(bp)) != 0)
4895 return rc;
4896
b6016b76
MC
4897 bnx2_init_nvram(bp);
4898
5fcaed01 4899 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76 4900
e503e066 4901 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
b6016b76
MC
4902 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4903 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
4ce45e02 4904 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
4edd473f 4905 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4ce45e02 4906 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
4edd473f
MC
4907 val |= BNX2_MQ_CONFIG_HALT_DIS;
4908 }
68c9f75a 4909
e503e066 4910 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
b6016b76
MC
4911
4912 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
e503e066
MC
4913 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4914 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
b6016b76 4915
2bc4078e 4916 val = (BNX2_PAGE_BITS - 8) << 24;
e503e066 4917 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
b6016b76
MC
4918
4919 /* Configure page size. */
e503e066 4920 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
b6016b76 4921 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
2bc4078e 4922 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
e503e066 4923 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
b6016b76
MC
4924
4925 val = bp->mac_addr[0] +
4926 (bp->mac_addr[1] << 8) +
4927 (bp->mac_addr[2] << 16) +
4928 bp->mac_addr[3] +
4929 (bp->mac_addr[4] << 8) +
4930 (bp->mac_addr[5] << 16);
e503e066 4931 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
b6016b76
MC
4932
4933 /* Program the MTU. Also include 4 bytes for CRC32. */
d8026d93
MC
4934 mtu = bp->dev->mtu;
4935 val = mtu + ETH_HLEN + ETH_FCS_LEN;
b6016b76
MC
4936 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4937 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
e503e066 4938 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
b6016b76 4939
d8026d93
MC
4940 if (mtu < 1500)
4941 mtu = 1500;
4942
4943 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4944 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4945 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4946
155d5561 4947 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
b4b36042
MC
4948 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4949 bp->bnx2_napi[i].last_status_idx = 0;
4950
efba0180
MC
4951 bp->idle_chk_status_idx = 0xffff;
4952
b6016b76
MC
4953 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4954
4955 /* Set up how to generate a link change interrupt. */
e503e066 4956 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
b6016b76 4957
e503e066
MC
4958 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4959 (u64) bp->status_blk_mapping & 0xffffffff);
4960 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
b6016b76 4961
e503e066
MC
4962 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4963 (u64) bp->stats_blk_mapping & 0xffffffff);
4964 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4965 (u64) bp->stats_blk_mapping >> 32);
b6016b76 4966
e503e066
MC
4967 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
4968 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
b6016b76 4969
e503e066
MC
4970 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4971 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
b6016b76 4972
e503e066
MC
4973 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4974 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
b6016b76 4975
e503e066 4976 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
b6016b76 4977
e503e066 4978 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
b6016b76 4979
e503e066
MC
4980 BNX2_WR(bp, BNX2_HC_COM_TICKS,
4981 (bp->com_ticks_int << 16) | bp->com_ticks);
b6016b76 4982
e503e066
MC
4983 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
4984 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
b6016b76 4985
61d9e3fa 4986 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
e503e066 4987 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
02537b06 4988 else
e503e066
MC
4989 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
4990 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
b6016b76 4991
4ce45e02 4992 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
8e6a72c4 4993 val = BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76 4994 else {
8e6a72c4
MC
4995 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4996 BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76
MC
4997 }
4998
efde73a3 4999 if (bp->flags & BNX2_FLAG_USING_MSIX) {
e503e066
MC
5000 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5001 BNX2_HC_MSIX_BIT_VECTOR_VAL);
c76c0475 5002
5e9ad9e1
MC
5003 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5004 }
5005
5006 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
cf7474a6 5007 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
5e9ad9e1 5008
e503e066 5009 BNX2_WR(bp, BNX2_HC_CONFIG, val);
5e9ad9e1 5010
22fa159d
MC
5011 if (bp->rx_ticks < 25)
5012 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5013 else
5014 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5015
5e9ad9e1
MC
5016 for (i = 1; i < bp->irq_nvecs; i++) {
5017 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5018 BNX2_HC_SB_CONFIG_1;
5019
e503e066 5020 BNX2_WR(bp, base,
c76c0475 5021 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
5e9ad9e1 5022 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
c76c0475
MC
5023 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5024
e503e066 5025 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
c76c0475
MC
5026 (bp->tx_quick_cons_trip_int << 16) |
5027 bp->tx_quick_cons_trip);
5028
e503e066 5029 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
c76c0475
MC
5030 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5031
e503e066
MC
5032 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5033 (bp->rx_quick_cons_trip_int << 16) |
5e9ad9e1 5034 bp->rx_quick_cons_trip);
8e6a72c4 5035
e503e066 5036 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
5e9ad9e1
MC
5037 (bp->rx_ticks_int << 16) | bp->rx_ticks);
5038 }
8e6a72c4 5039
b6016b76 5040 /* Clear internal stats counters. */
e503e066 5041 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
b6016b76 5042
e503e066 5043 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
b6016b76
MC
5044
5045 /* Initialize the receive filter. */
5046 bnx2_set_rx_mode(bp->dev);
5047
4ce45e02 5048 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066 5049 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
0aa38df7 5050 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
e503e066 5051 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
0aa38df7 5052 }
b090ae2b 5053 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
a2f13890 5054 1, 0);
b6016b76 5055
e503e066
MC
5056 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5057 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
b6016b76
MC
5058
5059 udelay(20);
5060
e503e066 5061 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
bf5295bb 5062
b090ae2b 5063 return rc;
b6016b76
MC
5064}
5065
c76c0475
MC
5066static void
5067bnx2_clear_ring_states(struct bnx2 *bp)
5068{
5069 struct bnx2_napi *bnapi;
35e9010b 5070 struct bnx2_tx_ring_info *txr;
bb4f98ab 5071 struct bnx2_rx_ring_info *rxr;
c76c0475
MC
5072 int i;
5073
5074 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5075 bnapi = &bp->bnx2_napi[i];
35e9010b 5076 txr = &bnapi->tx_ring;
bb4f98ab 5077 rxr = &bnapi->rx_ring;
c76c0475 5078
35e9010b
MC
5079 txr->tx_cons = 0;
5080 txr->hw_tx_cons = 0;
bb4f98ab
MC
5081 rxr->rx_prod_bseq = 0;
5082 rxr->rx_prod = 0;
5083 rxr->rx_cons = 0;
5084 rxr->rx_pg_prod = 0;
5085 rxr->rx_pg_cons = 0;
c76c0475
MC
5086 }
5087}
5088
59b47d8a 5089static void
35e9010b 5090bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
59b47d8a
MC
5091{
5092 u32 val, offset0, offset1, offset2, offset3;
62a8313c 5093 u32 cid_addr = GET_CID_ADDR(cid);
59b47d8a 5094
4ce45e02 5095 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
59b47d8a
MC
5096 offset0 = BNX2_L2CTX_TYPE_XI;
5097 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5098 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5099 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5100 } else {
5101 offset0 = BNX2_L2CTX_TYPE;
5102 offset1 = BNX2_L2CTX_CMD_TYPE;
5103 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5104 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5105 }
5106 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
62a8313c 5107 bnx2_ctx_wr(bp, cid_addr, offset0, val);
59b47d8a
MC
5108
5109 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
62a8313c 5110 bnx2_ctx_wr(bp, cid_addr, offset1, val);
59b47d8a 5111
35e9010b 5112 val = (u64) txr->tx_desc_mapping >> 32;
62a8313c 5113 bnx2_ctx_wr(bp, cid_addr, offset2, val);
59b47d8a 5114
35e9010b 5115 val = (u64) txr->tx_desc_mapping & 0xffffffff;
62a8313c 5116 bnx2_ctx_wr(bp, cid_addr, offset3, val);
59b47d8a 5117}
b6016b76
MC
5118
5119static void
35e9010b 5120bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
b6016b76 5121{
2bc4078e 5122 struct bnx2_tx_bd *txbd;
c76c0475
MC
5123 u32 cid = TX_CID;
5124 struct bnx2_napi *bnapi;
35e9010b 5125 struct bnx2_tx_ring_info *txr;
c76c0475 5126
35e9010b
MC
5127 bnapi = &bp->bnx2_napi[ring_num];
5128 txr = &bnapi->tx_ring;
5129
5130 if (ring_num == 0)
5131 cid = TX_CID;
5132 else
5133 cid = TX_TSS_CID + ring_num - 1;
b6016b76 5134
2f8af120
MC
5135 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5136
2bc4078e 5137 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
6aa20a22 5138
35e9010b
MC
5139 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5140 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
b6016b76 5141
35e9010b
MC
5142 txr->tx_prod = 0;
5143 txr->tx_prod_bseq = 0;
6aa20a22 5144
35e9010b
MC
5145 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5146 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
b6016b76 5147
35e9010b 5148 bnx2_init_tx_context(bp, cid, txr);
b6016b76
MC
5149}
5150
5151static void
2bc4078e
MC
5152bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5153 u32 buf_size, int num_rings)
b6016b76 5154{
b6016b76 5155 int i;
2bc4078e 5156 struct bnx2_rx_bd *rxbd;
6aa20a22 5157
5d5d0015 5158 for (i = 0; i < num_rings; i++) {
13daffa2 5159 int j;
b6016b76 5160
5d5d0015 5161 rxbd = &rx_ring[i][0];
2bc4078e 5162 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
5d5d0015 5163 rxbd->rx_bd_len = buf_size;
13daffa2
MC
5164 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5165 }
5d5d0015 5166 if (i == (num_rings - 1))
13daffa2
MC
5167 j = 0;
5168 else
5169 j = i + 1;
5d5d0015
MC
5170 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5171 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
13daffa2 5172 }
5d5d0015
MC
5173}
5174
5175static void
bb4f98ab 5176bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
5d5d0015
MC
5177{
5178 int i;
5179 u16 prod, ring_prod;
bb4f98ab
MC
5180 u32 cid, rx_cid_addr, val;
5181 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5182 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5183
5184 if (ring_num == 0)
5185 cid = RX_CID;
5186 else
5187 cid = RX_RSS_CID + ring_num - 1;
5188
5189 rx_cid_addr = GET_CID_ADDR(cid);
5d5d0015 5190
bb4f98ab 5191 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
5d5d0015
MC
5192 bp->rx_buf_use_size, bp->rx_max_ring);
5193
bb4f98ab 5194 bnx2_init_rx_context(bp, cid);
83e3fc89 5195
4ce45e02 5196 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e503e066
MC
5197 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5198 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
83e3fc89
MC
5199 }
5200
62a8313c 5201 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
47bf4246 5202 if (bp->rx_pg_ring_size) {
bb4f98ab
MC
5203 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5204 rxr->rx_pg_desc_mapping,
47bf4246
MC
5205 PAGE_SIZE, bp->rx_max_pg_ring);
5206 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
62a8313c
MC
5207 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5208 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
5e9ad9e1 5209 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
47bf4246 5210
bb4f98ab 5211 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
62a8313c 5212 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
47bf4246 5213
bb4f98ab 5214 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
62a8313c 5215 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
47bf4246 5216
4ce45e02 5217 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
e503e066 5218 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
47bf4246 5219 }
b6016b76 5220
bb4f98ab 5221 val = (u64) rxr->rx_desc_mapping[0] >> 32;
62a8313c 5222 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
b6016b76 5223
bb4f98ab 5224 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
62a8313c 5225 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
b6016b76 5226
bb4f98ab 5227 ring_prod = prod = rxr->rx_pg_prod;
47bf4246 5228 for (i = 0; i < bp->rx_pg_ring_size; i++) {
a2df00aa 5229 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
3a9c6a49
JP
5230 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5231 ring_num, i, bp->rx_pg_ring_size);
47bf4246 5232 break;
b929e53c 5233 }
2bc4078e
MC
5234 prod = BNX2_NEXT_RX_BD(prod);
5235 ring_prod = BNX2_RX_PG_RING_IDX(prod);
47bf4246 5236 }
bb4f98ab 5237 rxr->rx_pg_prod = prod;
47bf4246 5238
bb4f98ab 5239 ring_prod = prod = rxr->rx_prod;
236b6394 5240 for (i = 0; i < bp->rx_ring_size; i++) {
dd2bc8e9 5241 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
3a9c6a49
JP
5242 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5243 ring_num, i, bp->rx_ring_size);
b6016b76 5244 break;
b929e53c 5245 }
2bc4078e
MC
5246 prod = BNX2_NEXT_RX_BD(prod);
5247 ring_prod = BNX2_RX_RING_IDX(prod);
b6016b76 5248 }
bb4f98ab 5249 rxr->rx_prod = prod;
b6016b76 5250
bb4f98ab
MC
5251 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5252 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5253 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
b6016b76 5254
e503e066
MC
5255 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5256 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
bb4f98ab 5257
e503e066 5258 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
5259}
5260
35e9010b
MC
5261static void
5262bnx2_init_all_rings(struct bnx2 *bp)
5263{
5264 int i;
5e9ad9e1 5265 u32 val;
35e9010b
MC
5266
5267 bnx2_clear_ring_states(bp);
5268
e503e066 5269 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
35e9010b
MC
5270 for (i = 0; i < bp->num_tx_rings; i++)
5271 bnx2_init_tx_ring(bp, i);
5272
5273 if (bp->num_tx_rings > 1)
e503e066
MC
5274 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5275 (TX_TSS_CID << 7));
35e9010b 5276
e503e066 5277 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5e9ad9e1
MC
5278 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5279
bb4f98ab
MC
5280 for (i = 0; i < bp->num_rx_rings; i++)
5281 bnx2_init_rx_ring(bp, i);
5e9ad9e1
MC
5282
5283 if (bp->num_rx_rings > 1) {
22fa159d 5284 u32 tbl_32 = 0;
5e9ad9e1
MC
5285
5286 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
22fa159d
MC
5287 int shift = (i % 8) << 2;
5288
5289 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5290 if ((i % 8) == 7) {
e503e066
MC
5291 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5292 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
22fa159d
MC
5293 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5294 BNX2_RLUP_RSS_COMMAND_WRITE |
5295 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5296 tbl_32 = 0;
5297 }
5e9ad9e1
MC
5298 }
5299
5300 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5301 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5302
e503e066 5303 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5e9ad9e1
MC
5304
5305 }
35e9010b
MC
5306}
5307
5d5d0015 5308static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
13daffa2 5309{
5d5d0015 5310 u32 max, num_rings = 1;
13daffa2 5311
2bc4078e
MC
5312 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5313 ring_size -= BNX2_MAX_RX_DESC_CNT;
13daffa2
MC
5314 num_rings++;
5315 }
5316 /* round to next power of 2 */
5d5d0015 5317 max = max_size;
13daffa2
MC
5318 while ((max & num_rings) == 0)
5319 max >>= 1;
5320
5321 if (num_rings != max)
5322 max <<= 1;
5323
5d5d0015
MC
5324 return max;
5325}
5326
5327static void
5328bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5329{
84eaa187 5330 u32 rx_size, rx_space, jumbo_size;
5d5d0015
MC
5331
5332 /* 8 for CRC and VLAN */
d89cb6af 5333 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
5d5d0015 5334
84eaa187 5335 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
dd2bc8e9 5336 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
84eaa187 5337
601d3d18 5338 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
47bf4246
MC
5339 bp->rx_pg_ring_size = 0;
5340 bp->rx_max_pg_ring = 0;
5341 bp->rx_max_pg_ring_idx = 0;
f86e82fb 5342 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
84eaa187
MC
5343 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5344
5345 jumbo_size = size * pages;
2bc4078e
MC
5346 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5347 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
84eaa187
MC
5348
5349 bp->rx_pg_ring_size = jumbo_size;
5350 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
2bc4078e
MC
5351 BNX2_MAX_RX_PG_RINGS);
5352 bp->rx_max_pg_ring_idx =
5353 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
601d3d18 5354 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
84eaa187
MC
5355 bp->rx_copy_thresh = 0;
5356 }
5d5d0015
MC
5357
5358 bp->rx_buf_use_size = rx_size;
dd2bc8e9
ED
5359 /* hw alignment + build_skb() overhead*/
5360 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5361 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
d89cb6af 5362 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
5d5d0015 5363 bp->rx_ring_size = size;
2bc4078e
MC
5364 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5365 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
13daffa2
MC
5366}
5367
b6016b76
MC
5368static void
5369bnx2_free_tx_skbs(struct bnx2 *bp)
5370{
5371 int i;
5372
35e9010b
MC
5373 for (i = 0; i < bp->num_tx_rings; i++) {
5374 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5375 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5376 int j;
b6016b76 5377
35e9010b 5378 if (txr->tx_buf_ring == NULL)
b6016b76 5379 continue;
b6016b76 5380
2bc4078e
MC
5381 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5382 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
35e9010b 5383 struct sk_buff *skb = tx_buf->skb;
e95524a7 5384 int k, last;
35e9010b
MC
5385
5386 if (skb == NULL) {
2bc4078e 5387 j = BNX2_NEXT_TX_BD(j);
35e9010b
MC
5388 continue;
5389 }
5390
36227e88 5391 dma_unmap_single(&bp->pdev->dev,
1a4ccc2d 5392 dma_unmap_addr(tx_buf, mapping),
e95524a7
AD
5393 skb_headlen(skb),
5394 PCI_DMA_TODEVICE);
b6016b76 5395
35e9010b 5396 tx_buf->skb = NULL;
b6016b76 5397
e95524a7 5398 last = tx_buf->nr_frags;
2bc4078e
MC
5399 j = BNX2_NEXT_TX_BD(j);
5400 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5401 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
36227e88 5402 dma_unmap_page(&bp->pdev->dev,
1a4ccc2d 5403 dma_unmap_addr(tx_buf, mapping),
9e903e08 5404 skb_frag_size(&skb_shinfo(skb)->frags[k]),
e95524a7
AD
5405 PCI_DMA_TODEVICE);
5406 }
35e9010b 5407 dev_kfree_skb(skb);
b6016b76 5408 }
e9831909 5409 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
b6016b76 5410 }
b6016b76
MC
5411}
5412
5413static void
5414bnx2_free_rx_skbs(struct bnx2 *bp)
5415{
5416 int i;
5417
bb4f98ab
MC
5418 for (i = 0; i < bp->num_rx_rings; i++) {
5419 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5420 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5421 int j;
b6016b76 5422
bb4f98ab
MC
5423 if (rxr->rx_buf_ring == NULL)
5424 return;
b6016b76 5425
bb4f98ab 5426 for (j = 0; j < bp->rx_max_ring_idx; j++) {
2bc4078e 5427 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
dd2bc8e9 5428 u8 *data = rx_buf->data;
b6016b76 5429
dd2bc8e9 5430 if (data == NULL)
bb4f98ab 5431 continue;
b6016b76 5432
36227e88 5433 dma_unmap_single(&bp->pdev->dev,
1a4ccc2d 5434 dma_unmap_addr(rx_buf, mapping),
bb4f98ab
MC
5435 bp->rx_buf_use_size,
5436 PCI_DMA_FROMDEVICE);
b6016b76 5437
dd2bc8e9 5438 rx_buf->data = NULL;
bb4f98ab 5439
dd2bc8e9 5440 kfree(data);
bb4f98ab
MC
5441 }
5442 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5443 bnx2_free_rx_page(bp, rxr, j);
b6016b76
MC
5444 }
5445}
5446
5447static void
5448bnx2_free_skbs(struct bnx2 *bp)
5449{
5450 bnx2_free_tx_skbs(bp);
5451 bnx2_free_rx_skbs(bp);
5452}
5453
5454static int
5455bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5456{
5457 int rc;
5458
5459 rc = bnx2_reset_chip(bp, reset_code);
5460 bnx2_free_skbs(bp);
5461 if (rc)
5462 return rc;
5463
fba9fe91
MC
5464 if ((rc = bnx2_init_chip(bp)) != 0)
5465 return rc;
5466
35e9010b 5467 bnx2_init_all_rings(bp);
b6016b76
MC
5468 return 0;
5469}
5470
5471static int
9a120bc5 5472bnx2_init_nic(struct bnx2 *bp, int reset_phy)
b6016b76
MC
5473{
5474 int rc;
5475
5476 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5477 return rc;
5478
80be4434 5479 spin_lock_bh(&bp->phy_lock);
9a120bc5 5480 bnx2_init_phy(bp, reset_phy);
b6016b76 5481 bnx2_set_link(bp);
543a827d
MC
5482 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5483 bnx2_remote_phy_event(bp);
0d8a6571 5484 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
5485 return 0;
5486}
5487
74bf4ba3
MC
5488static int
5489bnx2_shutdown_chip(struct bnx2 *bp)
5490{
5491 u32 reset_code;
5492
5493 if (bp->flags & BNX2_FLAG_NO_WOL)
5494 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5495 else if (bp->wol)
5496 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5497 else
5498 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5499
5500 return bnx2_reset_chip(bp, reset_code);
5501}
5502
b6016b76
MC
5503static int
5504bnx2_test_registers(struct bnx2 *bp)
5505{
5506 int ret;
5bae30c9 5507 int i, is_5709;
f71e1309 5508 static const struct {
b6016b76
MC
5509 u16 offset;
5510 u16 flags;
5bae30c9 5511#define BNX2_FL_NOT_5709 1
b6016b76
MC
5512 u32 rw_mask;
5513 u32 ro_mask;
5514 } reg_tbl[] = {
5515 { 0x006c, 0, 0x00000000, 0x0000003f },
5516 { 0x0090, 0, 0xffffffff, 0x00000000 },
5517 { 0x0094, 0, 0x00000000, 0x00000000 },
5518
5bae30c9
MC
5519 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5520 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5521 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5522 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5523 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5524 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5525 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5526 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5527 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5528
5529 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5530 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5531 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5532 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5533 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5534 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5535
5536 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5537 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5538 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
b6016b76
MC
5539
5540 { 0x1000, 0, 0x00000000, 0x00000001 },
15b169cc 5541 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
b6016b76
MC
5542
5543 { 0x1408, 0, 0x01c00800, 0x00000000 },
5544 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5545 { 0x14a8, 0, 0x00000000, 0x000001ff },
5b0c76ad 5546 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
b6016b76
MC
5547 { 0x14b0, 0, 0x00000002, 0x00000001 },
5548 { 0x14b8, 0, 0x00000000, 0x00000000 },
5549 { 0x14c0, 0, 0x00000000, 0x00000009 },
5550 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5551 { 0x14cc, 0, 0x00000000, 0x00000001 },
5552 { 0x14d0, 0, 0xffffffff, 0x00000000 },
b6016b76
MC
5553
5554 { 0x1800, 0, 0x00000000, 0x00000001 },
5555 { 0x1804, 0, 0x00000000, 0x00000003 },
b6016b76
MC
5556
5557 { 0x2800, 0, 0x00000000, 0x00000001 },
5558 { 0x2804, 0, 0x00000000, 0x00003f01 },
5559 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5560 { 0x2810, 0, 0xffff0000, 0x00000000 },
5561 { 0x2814, 0, 0xffff0000, 0x00000000 },
5562 { 0x2818, 0, 0xffff0000, 0x00000000 },
5563 { 0x281c, 0, 0xffff0000, 0x00000000 },
5564 { 0x2834, 0, 0xffffffff, 0x00000000 },
5565 { 0x2840, 0, 0x00000000, 0xffffffff },
5566 { 0x2844, 0, 0x00000000, 0xffffffff },
5567 { 0x2848, 0, 0xffffffff, 0x00000000 },
5568 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5569
5570 { 0x2c00, 0, 0x00000000, 0x00000011 },
5571 { 0x2c04, 0, 0x00000000, 0x00030007 },
5572
b6016b76
MC
5573 { 0x3c00, 0, 0x00000000, 0x00000001 },
5574 { 0x3c04, 0, 0x00000000, 0x00070000 },
5575 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5576 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5577 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5578 { 0x3c14, 0, 0x00000000, 0xffffffff },
5579 { 0x3c18, 0, 0x00000000, 0xffffffff },
5580 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5581 { 0x3c20, 0, 0xffffff00, 0x00000000 },
b6016b76
MC
5582
5583 { 0x5004, 0, 0x00000000, 0x0000007f },
5584 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
b6016b76 5585
b6016b76
MC
5586 { 0x5c00, 0, 0x00000000, 0x00000001 },
5587 { 0x5c04, 0, 0x00000000, 0x0003000f },
5588 { 0x5c08, 0, 0x00000003, 0x00000000 },
5589 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5590 { 0x5c10, 0, 0x00000000, 0xffffffff },
5591 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5592 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5593 { 0x5c88, 0, 0x00000000, 0x00077373 },
5594 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5595
5596 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5597 { 0x680c, 0, 0xffffffff, 0x00000000 },
5598 { 0x6810, 0, 0xffffffff, 0x00000000 },
5599 { 0x6814, 0, 0xffffffff, 0x00000000 },
5600 { 0x6818, 0, 0xffffffff, 0x00000000 },
5601 { 0x681c, 0, 0xffffffff, 0x00000000 },
5602 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5603 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5604 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5605 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5606 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5607 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5608 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5609 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5610 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5611 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5612 { 0x684c, 0, 0xffffffff, 0x00000000 },
5613 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5614 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5615 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5616 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5617 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5618 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5619
5620 { 0xffff, 0, 0x00000000, 0x00000000 },
5621 };
5622
5623 ret = 0;
5bae30c9 5624 is_5709 = 0;
4ce45e02 5625 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
5bae30c9
MC
5626 is_5709 = 1;
5627
b6016b76
MC
5628 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5629 u32 offset, rw_mask, ro_mask, save_val, val;
5bae30c9
MC
5630 u16 flags = reg_tbl[i].flags;
5631
5632 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5633 continue;
b6016b76
MC
5634
5635 offset = (u32) reg_tbl[i].offset;
5636 rw_mask = reg_tbl[i].rw_mask;
5637 ro_mask = reg_tbl[i].ro_mask;
5638
14ab9b86 5639 save_val = readl(bp->regview + offset);
b6016b76 5640
14ab9b86 5641 writel(0, bp->regview + offset);
b6016b76 5642
14ab9b86 5643 val = readl(bp->regview + offset);
b6016b76
MC
5644 if ((val & rw_mask) != 0) {
5645 goto reg_test_err;
5646 }
5647
5648 if ((val & ro_mask) != (save_val & ro_mask)) {
5649 goto reg_test_err;
5650 }
5651
14ab9b86 5652 writel(0xffffffff, bp->regview + offset);
b6016b76 5653
14ab9b86 5654 val = readl(bp->regview + offset);
b6016b76
MC
5655 if ((val & rw_mask) != rw_mask) {
5656 goto reg_test_err;
5657 }
5658
5659 if ((val & ro_mask) != (save_val & ro_mask)) {
5660 goto reg_test_err;
5661 }
5662
14ab9b86 5663 writel(save_val, bp->regview + offset);
b6016b76
MC
5664 continue;
5665
5666reg_test_err:
14ab9b86 5667 writel(save_val, bp->regview + offset);
b6016b76
MC
5668 ret = -ENODEV;
5669 break;
5670 }
5671 return ret;
5672}
5673
5674static int
5675bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5676{
f71e1309 5677 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
b6016b76
MC
5678 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5679 int i;
5680
5681 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5682 u32 offset;
5683
5684 for (offset = 0; offset < size; offset += 4) {
5685
2726d6e1 5686 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
b6016b76 5687
2726d6e1 5688 if (bnx2_reg_rd_ind(bp, start + offset) !=
b6016b76
MC
5689 test_pattern[i]) {
5690 return -ENODEV;
5691 }
5692 }
5693 }
5694 return 0;
5695}
5696
5697static int
5698bnx2_test_memory(struct bnx2 *bp)
5699{
5700 int ret = 0;
5701 int i;
5bae30c9 5702 static struct mem_entry {
b6016b76
MC
5703 u32 offset;
5704 u32 len;
5bae30c9 5705 } mem_tbl_5706[] = {
b6016b76 5706 { 0x60000, 0x4000 },
5b0c76ad 5707 { 0xa0000, 0x3000 },
b6016b76
MC
5708 { 0xe0000, 0x4000 },
5709 { 0x120000, 0x4000 },
5710 { 0x1a0000, 0x4000 },
5711 { 0x160000, 0x4000 },
5712 { 0xffffffff, 0 },
5bae30c9
MC
5713 },
5714 mem_tbl_5709[] = {
5715 { 0x60000, 0x4000 },
5716 { 0xa0000, 0x3000 },
5717 { 0xe0000, 0x4000 },
5718 { 0x120000, 0x4000 },
5719 { 0x1a0000, 0x4000 },
5720 { 0xffffffff, 0 },
b6016b76 5721 };
5bae30c9
MC
5722 struct mem_entry *mem_tbl;
5723
4ce45e02 5724 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
5bae30c9
MC
5725 mem_tbl = mem_tbl_5709;
5726 else
5727 mem_tbl = mem_tbl_5706;
b6016b76
MC
5728
5729 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5730 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5731 mem_tbl[i].len)) != 0) {
5732 return ret;
5733 }
5734 }
6aa20a22 5735
b6016b76
MC
5736 return ret;
5737}
5738
bc5a0690
MC
5739#define BNX2_MAC_LOOPBACK 0
5740#define BNX2_PHY_LOOPBACK 1
5741
b6016b76 5742static int
bc5a0690 5743bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
b6016b76
MC
5744{
5745 unsigned int pkt_size, num_pkts, i;
dd2bc8e9
ED
5746 struct sk_buff *skb;
5747 u8 *data;
b6016b76 5748 unsigned char *packet;
bc5a0690 5749 u16 rx_start_idx, rx_idx;
b6016b76 5750 dma_addr_t map;
2bc4078e
MC
5751 struct bnx2_tx_bd *txbd;
5752 struct bnx2_sw_bd *rx_buf;
b6016b76
MC
5753 struct l2_fhdr *rx_hdr;
5754 int ret = -ENODEV;
c76c0475 5755 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
35e9010b 5756 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 5757 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
c76c0475
MC
5758
5759 tx_napi = bnapi;
b6016b76 5760
35e9010b 5761 txr = &tx_napi->tx_ring;
bb4f98ab 5762 rxr = &bnapi->rx_ring;
bc5a0690
MC
5763 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5764 bp->loopback = MAC_LOOPBACK;
5765 bnx2_set_mac_loopback(bp);
5766 }
5767 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
583c28e5 5768 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
489310a4
MC
5769 return 0;
5770
80be4434 5771 bp->loopback = PHY_LOOPBACK;
bc5a0690
MC
5772 bnx2_set_phy_loopback(bp);
5773 }
5774 else
5775 return -EINVAL;
b6016b76 5776
84eaa187 5777 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
932f3772 5778 skb = netdev_alloc_skb(bp->dev, pkt_size);
b6cbc3b6
JL
5779 if (!skb)
5780 return -ENOMEM;
b6016b76 5781 packet = skb_put(skb, pkt_size);
6634292b 5782 memcpy(packet, bp->dev->dev_addr, 6);
b6016b76
MC
5783 memset(packet + 6, 0x0, 8);
5784 for (i = 14; i < pkt_size; i++)
5785 packet[i] = (unsigned char) (i & 0xff);
5786
36227e88
SG
5787 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5788 PCI_DMA_TODEVICE);
5789 if (dma_mapping_error(&bp->pdev->dev, map)) {
3d16af86
BL
5790 dev_kfree_skb(skb);
5791 return -EIO;
5792 }
b6016b76 5793
e503e066
MC
5794 BNX2_WR(bp, BNX2_HC_COMMAND,
5795 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
bf5295bb 5796
e503e066 5797 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
5798
5799 udelay(5);
35efa7c1 5800 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76 5801
b6016b76
MC
5802 num_pkts = 0;
5803
2bc4078e 5804 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
b6016b76
MC
5805
5806 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5807 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5808 txbd->tx_bd_mss_nbytes = pkt_size;
5809 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5810
5811 num_pkts++;
2bc4078e 5812 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
35e9010b 5813 txr->tx_prod_bseq += pkt_size;
b6016b76 5814
e503e066
MC
5815 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5816 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
5817
5818 udelay(100);
5819
e503e066
MC
5820 BNX2_WR(bp, BNX2_HC_COMMAND,
5821 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
bf5295bb 5822
e503e066 5823 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
5824
5825 udelay(5);
5826
36227e88 5827 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
745720e5 5828 dev_kfree_skb(skb);
b6016b76 5829
35e9010b 5830 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
b6016b76 5831 goto loopback_test_done;
b6016b76 5832
35efa7c1 5833 rx_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76
MC
5834 if (rx_idx != rx_start_idx + num_pkts) {
5835 goto loopback_test_done;
5836 }
5837
bb4f98ab 5838 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
dd2bc8e9 5839 data = rx_buf->data;
b6016b76 5840
dd2bc8e9
ED
5841 rx_hdr = get_l2_fhdr(data);
5842 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
b6016b76 5843
36227e88 5844 dma_sync_single_for_cpu(&bp->pdev->dev,
1a4ccc2d 5845 dma_unmap_addr(rx_buf, mapping),
dd2bc8e9 5846 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
b6016b76 5847
ade2bfe7 5848 if (rx_hdr->l2_fhdr_status &
b6016b76
MC
5849 (L2_FHDR_ERRORS_BAD_CRC |
5850 L2_FHDR_ERRORS_PHY_DECODE |
5851 L2_FHDR_ERRORS_ALIGNMENT |
5852 L2_FHDR_ERRORS_TOO_SHORT |
5853 L2_FHDR_ERRORS_GIANT_FRAME)) {
5854
5855 goto loopback_test_done;
5856 }
5857
5858 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5859 goto loopback_test_done;
5860 }
5861
5862 for (i = 14; i < pkt_size; i++) {
dd2bc8e9 5863 if (*(data + i) != (unsigned char) (i & 0xff)) {
b6016b76
MC
5864 goto loopback_test_done;
5865 }
5866 }
5867
5868 ret = 0;
5869
5870loopback_test_done:
5871 bp->loopback = 0;
5872 return ret;
5873}
5874
bc5a0690
MC
5875#define BNX2_MAC_LOOPBACK_FAILED 1
5876#define BNX2_PHY_LOOPBACK_FAILED 2
5877#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5878 BNX2_PHY_LOOPBACK_FAILED)
5879
5880static int
5881bnx2_test_loopback(struct bnx2 *bp)
5882{
5883 int rc = 0;
5884
5885 if (!netif_running(bp->dev))
5886 return BNX2_LOOPBACK_FAILED;
5887
5888 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5889 spin_lock_bh(&bp->phy_lock);
9a120bc5 5890 bnx2_init_phy(bp, 1);
bc5a0690
MC
5891 spin_unlock_bh(&bp->phy_lock);
5892 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5893 rc |= BNX2_MAC_LOOPBACK_FAILED;
5894 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5895 rc |= BNX2_PHY_LOOPBACK_FAILED;
5896 return rc;
5897}
5898
b6016b76
MC
5899#define NVRAM_SIZE 0x200
5900#define CRC32_RESIDUAL 0xdebb20e3
5901
5902static int
5903bnx2_test_nvram(struct bnx2 *bp)
5904{
b491edd5 5905 __be32 buf[NVRAM_SIZE / 4];
b6016b76
MC
5906 u8 *data = (u8 *) buf;
5907 int rc = 0;
5908 u32 magic, csum;
5909
5910 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5911 goto test_nvram_done;
5912
5913 magic = be32_to_cpu(buf[0]);
5914 if (magic != 0x669955aa) {
5915 rc = -ENODEV;
5916 goto test_nvram_done;
5917 }
5918
5919 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5920 goto test_nvram_done;
5921
5922 csum = ether_crc_le(0x100, data);
5923 if (csum != CRC32_RESIDUAL) {
5924 rc = -ENODEV;
5925 goto test_nvram_done;
5926 }
5927
5928 csum = ether_crc_le(0x100, data + 0x100);
5929 if (csum != CRC32_RESIDUAL) {
5930 rc = -ENODEV;
5931 }
5932
5933test_nvram_done:
5934 return rc;
5935}
5936
5937static int
5938bnx2_test_link(struct bnx2 *bp)
5939{
5940 u32 bmsr;
5941
9f52b564
MC
5942 if (!netif_running(bp->dev))
5943 return -ENODEV;
5944
583c28e5 5945 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
489310a4
MC
5946 if (bp->link_up)
5947 return 0;
5948 return -ENODEV;
5949 }
c770a65c 5950 spin_lock_bh(&bp->phy_lock);
27a005b8
MC
5951 bnx2_enable_bmsr1(bp);
5952 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5953 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5954 bnx2_disable_bmsr1(bp);
c770a65c 5955 spin_unlock_bh(&bp->phy_lock);
6aa20a22 5956
b6016b76
MC
5957 if (bmsr & BMSR_LSTATUS) {
5958 return 0;
5959 }
5960 return -ENODEV;
5961}
5962
5963static int
5964bnx2_test_intr(struct bnx2 *bp)
5965{
5966 int i;
b6016b76
MC
5967 u16 status_idx;
5968
5969 if (!netif_running(bp->dev))
5970 return -ENODEV;
5971
e503e066 5972 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
b6016b76
MC
5973
5974 /* This register is not touched during run-time. */
e503e066
MC
5975 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
5976 BNX2_RD(bp, BNX2_HC_COMMAND);
b6016b76
MC
5977
5978 for (i = 0; i < 10; i++) {
e503e066 5979 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
b6016b76
MC
5980 status_idx) {
5981
5982 break;
5983 }
5984
5985 msleep_interruptible(10);
5986 }
5987 if (i < 10)
5988 return 0;
5989
5990 return -ENODEV;
5991}
5992
38ea3686 5993/* Determining link for parallel detection. */
b2fadeae
MC
5994static int
5995bnx2_5706_serdes_has_link(struct bnx2 *bp)
5996{
5997 u32 mode_ctl, an_dbg, exp;
5998
38ea3686
MC
5999 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6000 return 0;
6001
b2fadeae
MC
6002 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6003 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6004
6005 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6006 return 0;
6007
6008 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6009 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6010 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6011
f3014c0c 6012 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
b2fadeae
MC
6013 return 0;
6014
6015 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6016 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6017 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6018
6019 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6020 return 0;
6021
6022 return 1;
6023}
6024
b6016b76 6025static void
48b01e2d 6026bnx2_5706_serdes_timer(struct bnx2 *bp)
b6016b76 6027{
b2fadeae
MC
6028 int check_link = 1;
6029
48b01e2d 6030 spin_lock(&bp->phy_lock);
b2fadeae 6031 if (bp->serdes_an_pending) {
48b01e2d 6032 bp->serdes_an_pending--;
b2fadeae
MC
6033 check_link = 0;
6034 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
48b01e2d 6035 u32 bmcr;
b6016b76 6036
ac392abc 6037 bp->current_interval = BNX2_TIMER_INTERVAL;
cd339a0e 6038
ca58c3af 6039 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 6040
48b01e2d 6041 if (bmcr & BMCR_ANENABLE) {
b2fadeae 6042 if (bnx2_5706_serdes_has_link(bp)) {
48b01e2d
MC
6043 bmcr &= ~BMCR_ANENABLE;
6044 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
ca58c3af 6045 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
583c28e5 6046 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d 6047 }
b6016b76 6048 }
48b01e2d
MC
6049 }
6050 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
583c28e5 6051 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
48b01e2d 6052 u32 phy2;
b6016b76 6053
48b01e2d
MC
6054 bnx2_write_phy(bp, 0x17, 0x0f01);
6055 bnx2_read_phy(bp, 0x15, &phy2);
6056 if (phy2 & 0x20) {
6057 u32 bmcr;
cd339a0e 6058
ca58c3af 6059 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
48b01e2d 6060 bmcr |= BMCR_ANENABLE;
ca58c3af 6061 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
b6016b76 6062
583c28e5 6063 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d
MC
6064 }
6065 } else
ac392abc 6066 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6067
a2724e25 6068 if (check_link) {
b2fadeae
MC
6069 u32 val;
6070
6071 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6072 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6073 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6074
a2724e25
MC
6075 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6076 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6077 bnx2_5706s_force_link_dn(bp, 1);
6078 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6079 } else
6080 bnx2_set_link(bp);
6081 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6082 bnx2_set_link(bp);
b2fadeae 6083 }
48b01e2d
MC
6084 spin_unlock(&bp->phy_lock);
6085}
b6016b76 6086
f8dd064e
MC
6087static void
6088bnx2_5708_serdes_timer(struct bnx2 *bp)
6089{
583c28e5 6090 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
6091 return;
6092
583c28e5 6093 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
f8dd064e
MC
6094 bp->serdes_an_pending = 0;
6095 return;
6096 }
b6016b76 6097
f8dd064e
MC
6098 spin_lock(&bp->phy_lock);
6099 if (bp->serdes_an_pending)
6100 bp->serdes_an_pending--;
6101 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6102 u32 bmcr;
b6016b76 6103
ca58c3af 6104 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
f8dd064e 6105 if (bmcr & BMCR_ANENABLE) {
605a9e20 6106 bnx2_enable_forced_2g5(bp);
40105c0b 6107 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
f8dd064e 6108 } else {
605a9e20 6109 bnx2_disable_forced_2g5(bp);
f8dd064e 6110 bp->serdes_an_pending = 2;
ac392abc 6111 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6112 }
b6016b76 6113
f8dd064e 6114 } else
ac392abc 6115 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 6116
f8dd064e
MC
6117 spin_unlock(&bp->phy_lock);
6118}
6119
48b01e2d
MC
6120static void
6121bnx2_timer(unsigned long data)
6122{
6123 struct bnx2 *bp = (struct bnx2 *) data;
b6016b76 6124
48b01e2d
MC
6125 if (!netif_running(bp->dev))
6126 return;
b6016b76 6127
48b01e2d
MC
6128 if (atomic_read(&bp->intr_sem) != 0)
6129 goto bnx2_restart_timer;
b6016b76 6130
efba0180
MC
6131 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6132 BNX2_FLAG_USING_MSI)
6133 bnx2_chk_missed_msi(bp);
6134
df149d70 6135 bnx2_send_heart_beat(bp);
b6016b76 6136
2726d6e1
MC
6137 bp->stats_blk->stat_FwRxDrop =
6138 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
b6016b76 6139
02537b06 6140 /* workaround occasional corrupted counters */
61d9e3fa 6141 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
e503e066
MC
6142 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6143 BNX2_HC_COMMAND_STATS_NOW);
02537b06 6144
583c28e5 6145 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
4ce45e02 6146 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
f8dd064e 6147 bnx2_5706_serdes_timer(bp);
27a005b8 6148 else
f8dd064e 6149 bnx2_5708_serdes_timer(bp);
b6016b76
MC
6150 }
6151
6152bnx2_restart_timer:
cd339a0e 6153 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
6154}
6155
8e6a72c4
MC
6156static int
6157bnx2_request_irq(struct bnx2 *bp)
6158{
6d866ffc 6159 unsigned long flags;
b4b36042
MC
6160 struct bnx2_irq *irq;
6161 int rc = 0, i;
8e6a72c4 6162
f86e82fb 6163 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
6d866ffc
MC
6164 flags = 0;
6165 else
6166 flags = IRQF_SHARED;
b4b36042
MC
6167
6168 for (i = 0; i < bp->irq_nvecs; i++) {
6169 irq = &bp->irq_tbl[i];
c76c0475 6170 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
f0ea2e63 6171 &bp->bnx2_napi[i]);
b4b36042
MC
6172 if (rc)
6173 break;
6174 irq->requested = 1;
6175 }
8e6a72c4
MC
6176 return rc;
6177}
6178
6179static void
a29ba9d2 6180__bnx2_free_irq(struct bnx2 *bp)
8e6a72c4 6181{
b4b36042
MC
6182 struct bnx2_irq *irq;
6183 int i;
8e6a72c4 6184
b4b36042
MC
6185 for (i = 0; i < bp->irq_nvecs; i++) {
6186 irq = &bp->irq_tbl[i];
6187 if (irq->requested)
f0ea2e63 6188 free_irq(irq->vector, &bp->bnx2_napi[i]);
b4b36042 6189 irq->requested = 0;
6d866ffc 6190 }
a29ba9d2
MC
6191}
6192
6193static void
6194bnx2_free_irq(struct bnx2 *bp)
6195{
6196
6197 __bnx2_free_irq(bp);
f86e82fb 6198 if (bp->flags & BNX2_FLAG_USING_MSI)
b4b36042 6199 pci_disable_msi(bp->pdev);
f86e82fb 6200 else if (bp->flags & BNX2_FLAG_USING_MSIX)
b4b36042
MC
6201 pci_disable_msix(bp->pdev);
6202
f86e82fb 6203 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
b4b36042
MC
6204}
6205
6206static void
5e9ad9e1 6207bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
b4b36042 6208{
379b39a2 6209 int i, total_vecs, rc;
57851d84 6210 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
4e1d0de9
MC
6211 struct net_device *dev = bp->dev;
6212 const int len = sizeof(bp->irq_tbl[0].name);
57851d84 6213
b4b36042 6214 bnx2_setup_msix_tbl(bp);
e503e066
MC
6215 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6216 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6217 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
57851d84 6218
e2eb8e38
BL
6219 /* Need to flush the previous three writes to ensure MSI-X
6220 * is setup properly */
e503e066 6221 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
e2eb8e38 6222
57851d84
MC
6223 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6224 msix_ent[i].entry = i;
6225 msix_ent[i].vector = 0;
6226 }
6227
379b39a2
MC
6228 total_vecs = msix_vecs;
6229#ifdef BCM_CNIC
6230 total_vecs++;
6231#endif
6232 rc = -ENOSPC;
6233 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6234 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6235 if (rc <= 0)
6236 break;
6237 if (rc > 0)
6238 total_vecs = rc;
6239 }
6240
57851d84
MC
6241 if (rc != 0)
6242 return;
6243
379b39a2
MC
6244 msix_vecs = total_vecs;
6245#ifdef BCM_CNIC
6246 msix_vecs--;
6247#endif
5e9ad9e1 6248 bp->irq_nvecs = msix_vecs;
f86e82fb 6249 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
379b39a2 6250 for (i = 0; i < total_vecs; i++) {
57851d84 6251 bp->irq_tbl[i].vector = msix_ent[i].vector;
69010313
MC
6252 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6253 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6254 }
6d866ffc
MC
6255}
6256
657d92fe 6257static int
6d866ffc
MC
6258bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6259{
0a742128 6260 int cpus = netif_get_num_default_rss_queues();
b033281f
MC
6261 int msix_vecs;
6262
6263 if (!bp->num_req_rx_rings)
6264 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6265 else if (!bp->num_req_tx_rings)
6266 msix_vecs = max(cpus, bp->num_req_rx_rings);
6267 else
6268 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6269
6270 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
5e9ad9e1 6271
6d866ffc
MC
6272 bp->irq_tbl[0].handler = bnx2_interrupt;
6273 strcpy(bp->irq_tbl[0].name, bp->dev->name);
b4b36042
MC
6274 bp->irq_nvecs = 1;
6275 bp->irq_tbl[0].vector = bp->pdev->irq;
6276
3d5f3a7b 6277 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
5e9ad9e1 6278 bnx2_enable_msix(bp, msix_vecs);
6d866ffc 6279
f86e82fb
DM
6280 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6281 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
6d866ffc 6282 if (pci_enable_msi(bp->pdev) == 0) {
f86e82fb 6283 bp->flags |= BNX2_FLAG_USING_MSI;
4ce45e02 6284 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
f86e82fb 6285 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
6d866ffc
MC
6286 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6287 } else
6288 bp->irq_tbl[0].handler = bnx2_msi;
b4b36042
MC
6289
6290 bp->irq_tbl[0].vector = bp->pdev->irq;
6d866ffc
MC
6291 }
6292 }
706bf240 6293
b033281f
MC
6294 if (!bp->num_req_tx_rings)
6295 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6296 else
6297 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6298
6299 if (!bp->num_req_rx_rings)
6300 bp->num_rx_rings = bp->irq_nvecs;
6301 else
6302 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6303
657d92fe 6304 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
706bf240 6305
657d92fe 6306 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
8e6a72c4
MC
6307}
6308
b6016b76
MC
6309/* Called with rtnl_lock */
6310static int
6311bnx2_open(struct net_device *dev)
6312{
972ec0d4 6313 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6314 int rc;
6315
7880b72e 6316 rc = bnx2_request_firmware(bp);
6317 if (rc < 0)
6318 goto out;
6319
1b2f922f
MC
6320 netif_carrier_off(dev);
6321
829ca9a3 6322 bnx2_set_power_state(bp, PCI_D0);
b6016b76
MC
6323 bnx2_disable_int(bp);
6324
657d92fe
BH
6325 rc = bnx2_setup_int_mode(bp, disable_msi);
6326 if (rc)
6327 goto open_err;
4327ba43 6328 bnx2_init_napi(bp);
35e9010b 6329 bnx2_napi_enable(bp);
b6016b76 6330 rc = bnx2_alloc_mem(bp);
2739a8bb
MC
6331 if (rc)
6332 goto open_err;
b6016b76 6333
8e6a72c4 6334 rc = bnx2_request_irq(bp);
2739a8bb
MC
6335 if (rc)
6336 goto open_err;
b6016b76 6337
9a120bc5 6338 rc = bnx2_init_nic(bp, 1);
2739a8bb
MC
6339 if (rc)
6340 goto open_err;
6aa20a22 6341
cd339a0e 6342 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
6343
6344 atomic_set(&bp->intr_sem, 0);
6345
354fcd77
MC
6346 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6347
b6016b76
MC
6348 bnx2_enable_int(bp);
6349
f86e82fb 6350 if (bp->flags & BNX2_FLAG_USING_MSI) {
b6016b76
MC
6351 /* Test MSI to make sure it is working
6352 * If MSI test fails, go back to INTx mode
6353 */
6354 if (bnx2_test_intr(bp) != 0) {
3a9c6a49 6355 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
b6016b76
MC
6356
6357 bnx2_disable_int(bp);
8e6a72c4 6358 bnx2_free_irq(bp);
b6016b76 6359
6d866ffc
MC
6360 bnx2_setup_int_mode(bp, 1);
6361
9a120bc5 6362 rc = bnx2_init_nic(bp, 0);
b6016b76 6363
8e6a72c4
MC
6364 if (!rc)
6365 rc = bnx2_request_irq(bp);
6366
b6016b76 6367 if (rc) {
b6016b76 6368 del_timer_sync(&bp->timer);
2739a8bb 6369 goto open_err;
b6016b76
MC
6370 }
6371 bnx2_enable_int(bp);
6372 }
6373 }
f86e82fb 6374 if (bp->flags & BNX2_FLAG_USING_MSI)
3a9c6a49 6375 netdev_info(dev, "using MSI\n");
f86e82fb 6376 else if (bp->flags & BNX2_FLAG_USING_MSIX)
3a9c6a49 6377 netdev_info(dev, "using MSIX\n");
b6016b76 6378
706bf240 6379 netif_tx_start_all_queues(dev);
7880b72e 6380out:
6381 return rc;
2739a8bb
MC
6382
6383open_err:
6384 bnx2_napi_disable(bp);
6385 bnx2_free_skbs(bp);
6386 bnx2_free_irq(bp);
6387 bnx2_free_mem(bp);
f048fa9c 6388 bnx2_del_napi(bp);
7880b72e 6389 bnx2_release_firmware(bp);
6390 goto out;
b6016b76
MC
6391}
6392
6393static void
c4028958 6394bnx2_reset_task(struct work_struct *work)
b6016b76 6395{
c4028958 6396 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
cd634019 6397 int rc;
efdfad32 6398 u16 pcicmd;
b6016b76 6399
51bf6bb4
MC
6400 rtnl_lock();
6401 if (!netif_running(bp->dev)) {
6402 rtnl_unlock();
afdc08b9 6403 return;
51bf6bb4 6404 }
afdc08b9 6405
212f9934 6406 bnx2_netif_stop(bp, true);
b6016b76 6407
efdfad32
MC
6408 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6409 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6410 /* in case PCI block has reset */
6411 pci_restore_state(bp->pdev);
6412 pci_save_state(bp->pdev);
6413 }
cd634019
MC
6414 rc = bnx2_init_nic(bp, 1);
6415 if (rc) {
6416 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6417 bnx2_napi_enable(bp);
6418 dev_close(bp->dev);
6419 rtnl_unlock();
6420 return;
6421 }
b6016b76
MC
6422
6423 atomic_set(&bp->intr_sem, 1);
212f9934 6424 bnx2_netif_start(bp, true);
51bf6bb4 6425 rtnl_unlock();
b6016b76
MC
6426}
6427
555069da
MC
6428#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6429
6430static void
6431bnx2_dump_ftq(struct bnx2 *bp)
6432{
6433 int i;
6434 u32 reg, bdidx, cid, valid;
6435 struct net_device *dev = bp->dev;
6436 static const struct ftq_reg {
6437 char *name;
6438 u32 off;
6439 } ftq_arr[] = {
6440 BNX2_FTQ_ENTRY(RV2P_P),
6441 BNX2_FTQ_ENTRY(RV2P_T),
6442 BNX2_FTQ_ENTRY(RV2P_M),
6443 BNX2_FTQ_ENTRY(TBDR_),
6444 BNX2_FTQ_ENTRY(TDMA_),
6445 BNX2_FTQ_ENTRY(TXP_),
6446 BNX2_FTQ_ENTRY(TXP_),
6447 BNX2_FTQ_ENTRY(TPAT_),
6448 BNX2_FTQ_ENTRY(RXP_C),
6449 BNX2_FTQ_ENTRY(RXP_),
6450 BNX2_FTQ_ENTRY(COM_COMXQ_),
6451 BNX2_FTQ_ENTRY(COM_COMTQ_),
6452 BNX2_FTQ_ENTRY(COM_COMQ_),
6453 BNX2_FTQ_ENTRY(CP_CPQ_),
6454 };
6455
6456 netdev_err(dev, "<--- start FTQ dump --->\n");
6457 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6458 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6459 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6460
6461 netdev_err(dev, "CPU states:\n");
6462 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6463 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6464 reg, bnx2_reg_rd_ind(bp, reg),
6465 bnx2_reg_rd_ind(bp, reg + 4),
6466 bnx2_reg_rd_ind(bp, reg + 8),
6467 bnx2_reg_rd_ind(bp, reg + 0x1c),
6468 bnx2_reg_rd_ind(bp, reg + 0x1c),
6469 bnx2_reg_rd_ind(bp, reg + 0x20));
6470
6471 netdev_err(dev, "<--- end FTQ dump --->\n");
6472 netdev_err(dev, "<--- start TBDC dump --->\n");
6473 netdev_err(dev, "TBDC free cnt: %ld\n",
e503e066 6474 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
555069da
MC
6475 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6476 for (i = 0; i < 0x20; i++) {
6477 int j = 0;
6478
e503e066
MC
6479 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6480 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6481 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6482 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6483 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
555069da
MC
6484 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6485 j++;
6486
e503e066
MC
6487 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6488 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6489 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
555069da
MC
6490 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6491 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6492 bdidx >> 24, (valid >> 8) & 0x0ff);
6493 }
6494 netdev_err(dev, "<--- end TBDC dump --->\n");
6495}
6496
20175c57
MC
6497static void
6498bnx2_dump_state(struct bnx2 *bp)
6499{
6500 struct net_device *dev = bp->dev;
ecdbf6e0 6501 u32 val1, val2;
5804a8fb
MC
6502
6503 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6504 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6505 atomic_read(&bp->intr_sem), val1);
6506 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6507 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6508 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
b98eba52 6509 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
e503e066
MC
6510 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6511 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
b98eba52 6512 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
e503e066 6513 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
3a9c6a49 6514 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
e503e066 6515 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
20175c57 6516 if (bp->flags & BNX2_FLAG_USING_MSIX)
3a9c6a49 6517 netdev_err(dev, "DEBUG: PBA[%08x]\n",
e503e066 6518 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
20175c57
MC
6519}
6520
b6016b76
MC
6521static void
6522bnx2_tx_timeout(struct net_device *dev)
6523{
972ec0d4 6524 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6525
555069da 6526 bnx2_dump_ftq(bp);
20175c57 6527 bnx2_dump_state(bp);
ecdbf6e0 6528 bnx2_dump_mcp_state(bp);
20175c57 6529
b6016b76
MC
6530 /* This allows the netif to be shutdown gracefully before resetting */
6531 schedule_work(&bp->reset_task);
6532}
6533
932ff279 6534/* Called with netif_tx_lock.
2f8af120
MC
6535 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6536 * netif_wake_queue().
b6016b76 6537 */
61357325 6538static netdev_tx_t
b6016b76
MC
6539bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6540{
972ec0d4 6541 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6542 dma_addr_t mapping;
2bc4078e
MC
6543 struct bnx2_tx_bd *txbd;
6544 struct bnx2_sw_tx_bd *tx_buf;
b6016b76
MC
6545 u32 len, vlan_tag_flags, last_frag, mss;
6546 u16 prod, ring_prod;
6547 int i;
706bf240
BL
6548 struct bnx2_napi *bnapi;
6549 struct bnx2_tx_ring_info *txr;
6550 struct netdev_queue *txq;
6551
6552 /* Determine which tx ring we will be placed on */
6553 i = skb_get_queue_mapping(skb);
6554 bnapi = &bp->bnx2_napi[i];
6555 txr = &bnapi->tx_ring;
6556 txq = netdev_get_tx_queue(dev, i);
b6016b76 6557
35e9010b 6558 if (unlikely(bnx2_tx_avail(bp, txr) <
a550c99b 6559 (skb_shinfo(skb)->nr_frags + 1))) {
706bf240 6560 netif_tx_stop_queue(txq);
3a9c6a49 6561 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
b6016b76
MC
6562
6563 return NETDEV_TX_BUSY;
6564 }
6565 len = skb_headlen(skb);
35e9010b 6566 prod = txr->tx_prod;
2bc4078e 6567 ring_prod = BNX2_TX_RING_IDX(prod);
b6016b76
MC
6568
6569 vlan_tag_flags = 0;
84fa7933 6570 if (skb->ip_summed == CHECKSUM_PARTIAL) {
b6016b76
MC
6571 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6572 }
6573
eab6d18d 6574 if (vlan_tx_tag_present(skb)) {
b6016b76
MC
6575 vlan_tag_flags |=
6576 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6577 }
7d0fd211 6578
fde82055 6579 if ((mss = skb_shinfo(skb)->gso_size)) {
a1efb4b6 6580 u32 tcp_opt_len;
eddc9ec5 6581 struct iphdr *iph;
b6016b76 6582
b6016b76
MC
6583 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6584
4666f87a
MC
6585 tcp_opt_len = tcp_optlen(skb);
6586
6587 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6588 u32 tcp_off = skb_transport_offset(skb) -
6589 sizeof(struct ipv6hdr) - ETH_HLEN;
ab6a5bb6 6590
4666f87a
MC
6591 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6592 TX_BD_FLAGS_SW_FLAGS;
6593 if (likely(tcp_off == 0))
6594 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6595 else {
6596 tcp_off >>= 3;
6597 vlan_tag_flags |= ((tcp_off & 0x3) <<
6598 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6599 ((tcp_off & 0x10) <<
6600 TX_BD_FLAGS_TCP6_OFF4_SHL);
6601 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6602 }
6603 } else {
4666f87a 6604 iph = ip_hdr(skb);
4666f87a
MC
6605 if (tcp_opt_len || (iph->ihl > 5)) {
6606 vlan_tag_flags |= ((iph->ihl - 5) +
6607 (tcp_opt_len >> 2)) << 8;
6608 }
b6016b76 6609 }
4666f87a 6610 } else
b6016b76 6611 mss = 0;
b6016b76 6612
36227e88
SG
6613 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6614 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
3d16af86
BL
6615 dev_kfree_skb(skb);
6616 return NETDEV_TX_OK;
6617 }
6618
35e9010b 6619 tx_buf = &txr->tx_buf_ring[ring_prod];
b6016b76 6620 tx_buf->skb = skb;
1a4ccc2d 6621 dma_unmap_addr_set(tx_buf, mapping, mapping);
b6016b76 6622
35e9010b 6623 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76
MC
6624
6625 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6626 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6627 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6628 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6629
6630 last_frag = skb_shinfo(skb)->nr_frags;
d62fda08
ED
6631 tx_buf->nr_frags = last_frag;
6632 tx_buf->is_gso = skb_is_gso(skb);
b6016b76
MC
6633
6634 for (i = 0; i < last_frag; i++) {
9e903e08 6635 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
b6016b76 6636
2bc4078e
MC
6637 prod = BNX2_NEXT_TX_BD(prod);
6638 ring_prod = BNX2_TX_RING_IDX(prod);
35e9010b 6639 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76 6640
9e903e08 6641 len = skb_frag_size(frag);
b7b6a688 6642 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
5d6bcdfe 6643 DMA_TO_DEVICE);
36227e88 6644 if (dma_mapping_error(&bp->pdev->dev, mapping))
e95524a7 6645 goto dma_error;
1a4ccc2d 6646 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
e95524a7 6647 mapping);
b6016b76
MC
6648
6649 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6650 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6651 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6652 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6653
6654 }
6655 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6656
94bf91ba
VZ
6657 /* Sync BD data before updating TX mailbox */
6658 wmb();
6659
e9831909
ED
6660 netdev_tx_sent_queue(txq, skb->len);
6661
2bc4078e 6662 prod = BNX2_NEXT_TX_BD(prod);
35e9010b 6663 txr->tx_prod_bseq += skb->len;
b6016b76 6664
e503e066
MC
6665 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6666 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
6667
6668 mmiowb();
6669
35e9010b 6670 txr->tx_prod = prod;
b6016b76 6671
35e9010b 6672 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
706bf240 6673 netif_tx_stop_queue(txq);
11848b96
MC
6674
6675 /* netif_tx_stop_queue() must be done before checking
6676 * tx index in bnx2_tx_avail() below, because in
6677 * bnx2_tx_int(), we update tx index before checking for
6678 * netif_tx_queue_stopped().
6679 */
6680 smp_mb();
35e9010b 6681 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
706bf240 6682 netif_tx_wake_queue(txq);
b6016b76
MC
6683 }
6684
e95524a7
AD
6685 return NETDEV_TX_OK;
6686dma_error:
6687 /* save value of frag that failed */
6688 last_frag = i;
6689
6690 /* start back at beginning and unmap skb */
6691 prod = txr->tx_prod;
2bc4078e 6692 ring_prod = BNX2_TX_RING_IDX(prod);
e95524a7
AD
6693 tx_buf = &txr->tx_buf_ring[ring_prod];
6694 tx_buf->skb = NULL;
36227e88 6695 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
e95524a7
AD
6696 skb_headlen(skb), PCI_DMA_TODEVICE);
6697
6698 /* unmap remaining mapped pages */
6699 for (i = 0; i < last_frag; i++) {
2bc4078e
MC
6700 prod = BNX2_NEXT_TX_BD(prod);
6701 ring_prod = BNX2_TX_RING_IDX(prod);
e95524a7 6702 tx_buf = &txr->tx_buf_ring[ring_prod];
36227e88 6703 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
9e903e08 6704 skb_frag_size(&skb_shinfo(skb)->frags[i]),
e95524a7
AD
6705 PCI_DMA_TODEVICE);
6706 }
6707
6708 dev_kfree_skb(skb);
b6016b76
MC
6709 return NETDEV_TX_OK;
6710}
6711
6712/* Called with rtnl_lock */
6713static int
6714bnx2_close(struct net_device *dev)
6715{
972ec0d4 6716 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6717
bea3348e 6718 bnx2_disable_int_sync(bp);
35efa7c1 6719 bnx2_napi_disable(bp);
d2e553bc 6720 netif_tx_disable(dev);
b6016b76 6721 del_timer_sync(&bp->timer);
74bf4ba3 6722 bnx2_shutdown_chip(bp);
8e6a72c4 6723 bnx2_free_irq(bp);
b6016b76
MC
6724 bnx2_free_skbs(bp);
6725 bnx2_free_mem(bp);
f048fa9c 6726 bnx2_del_napi(bp);
b6016b76
MC
6727 bp->link_up = 0;
6728 netif_carrier_off(bp->dev);
829ca9a3 6729 bnx2_set_power_state(bp, PCI_D3hot);
b6016b76
MC
6730 return 0;
6731}
6732
354fcd77
MC
6733static void
6734bnx2_save_stats(struct bnx2 *bp)
6735{
6736 u32 *hw_stats = (u32 *) bp->stats_blk;
6737 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6738 int i;
6739
6740 /* The 1st 10 counters are 64-bit counters */
6741 for (i = 0; i < 20; i += 2) {
6742 u32 hi;
6743 u64 lo;
6744
c9885fe5
PR
6745 hi = temp_stats[i] + hw_stats[i];
6746 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
354fcd77
MC
6747 if (lo > 0xffffffff)
6748 hi++;
c9885fe5
PR
6749 temp_stats[i] = hi;
6750 temp_stats[i + 1] = lo & 0xffffffff;
354fcd77
MC
6751 }
6752
6753 for ( ; i < sizeof(struct statistics_block) / 4; i++)
c9885fe5 6754 temp_stats[i] += hw_stats[i];
354fcd77
MC
6755}
6756
5d07bf26
ED
6757#define GET_64BIT_NET_STATS64(ctr) \
6758 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
b6016b76 6759
a4743058 6760#define GET_64BIT_NET_STATS(ctr) \
354fcd77
MC
6761 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6762 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
b6016b76 6763
a4743058 6764#define GET_32BIT_NET_STATS(ctr) \
354fcd77
MC
6765 (unsigned long) (bp->stats_blk->ctr + \
6766 bp->temp_stats_blk->ctr)
a4743058 6767
5d07bf26
ED
6768static struct rtnl_link_stats64 *
6769bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
b6016b76 6770{
972ec0d4 6771 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6772
5d07bf26 6773 if (bp->stats_blk == NULL)
b6016b76 6774 return net_stats;
5d07bf26 6775
b6016b76 6776 net_stats->rx_packets =
a4743058
MC
6777 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6778 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6779 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
b6016b76
MC
6780
6781 net_stats->tx_packets =
a4743058
MC
6782 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6783 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6784 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
b6016b76
MC
6785
6786 net_stats->rx_bytes =
a4743058 6787 GET_64BIT_NET_STATS(stat_IfHCInOctets);
b6016b76
MC
6788
6789 net_stats->tx_bytes =
a4743058 6790 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
b6016b76 6791
6aa20a22 6792 net_stats->multicast =
6fdae995 6793 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
b6016b76 6794
6aa20a22 6795 net_stats->collisions =
a4743058 6796 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
b6016b76 6797
6aa20a22 6798 net_stats->rx_length_errors =
a4743058
MC
6799 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6800 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
b6016b76 6801
6aa20a22 6802 net_stats->rx_over_errors =
a4743058
MC
6803 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6804 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
b6016b76 6805
6aa20a22 6806 net_stats->rx_frame_errors =
a4743058 6807 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
b6016b76 6808
6aa20a22 6809 net_stats->rx_crc_errors =
a4743058 6810 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
b6016b76
MC
6811
6812 net_stats->rx_errors = net_stats->rx_length_errors +
6813 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6814 net_stats->rx_crc_errors;
6815
6816 net_stats->tx_aborted_errors =
a4743058
MC
6817 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6818 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
b6016b76 6819
4ce45e02
MC
6820 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6821 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
b6016b76
MC
6822 net_stats->tx_carrier_errors = 0;
6823 else {
6824 net_stats->tx_carrier_errors =
a4743058 6825 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
b6016b76
MC
6826 }
6827
6828 net_stats->tx_errors =
a4743058 6829 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
b6016b76
MC
6830 net_stats->tx_aborted_errors +
6831 net_stats->tx_carrier_errors;
6832
cea94db9 6833 net_stats->rx_missed_errors =
a4743058
MC
6834 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6835 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6836 GET_32BIT_NET_STATS(stat_FwRxDrop);
cea94db9 6837
b6016b76
MC
6838 return net_stats;
6839}
6840
6841/* All ethtool functions called with rtnl_lock */
6842
6843static int
6844bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6845{
972ec0d4 6846 struct bnx2 *bp = netdev_priv(dev);
7b6b8347 6847 int support_serdes = 0, support_copper = 0;
b6016b76
MC
6848
6849 cmd->supported = SUPPORTED_Autoneg;
583c28e5 6850 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
6851 support_serdes = 1;
6852 support_copper = 1;
6853 } else if (bp->phy_port == PORT_FIBRE)
6854 support_serdes = 1;
6855 else
6856 support_copper = 1;
6857
6858 if (support_serdes) {
b6016b76
MC
6859 cmd->supported |= SUPPORTED_1000baseT_Full |
6860 SUPPORTED_FIBRE;
583c28e5 6861 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
605a9e20 6862 cmd->supported |= SUPPORTED_2500baseX_Full;
b6016b76 6863
b6016b76 6864 }
7b6b8347 6865 if (support_copper) {
b6016b76
MC
6866 cmd->supported |= SUPPORTED_10baseT_Half |
6867 SUPPORTED_10baseT_Full |
6868 SUPPORTED_100baseT_Half |
6869 SUPPORTED_100baseT_Full |
6870 SUPPORTED_1000baseT_Full |
6871 SUPPORTED_TP;
6872
b6016b76
MC
6873 }
6874
7b6b8347
MC
6875 spin_lock_bh(&bp->phy_lock);
6876 cmd->port = bp->phy_port;
b6016b76
MC
6877 cmd->advertising = bp->advertising;
6878
6879 if (bp->autoneg & AUTONEG_SPEED) {
6880 cmd->autoneg = AUTONEG_ENABLE;
70739497 6881 } else {
b6016b76
MC
6882 cmd->autoneg = AUTONEG_DISABLE;
6883 }
6884
6885 if (netif_carrier_ok(dev)) {
70739497 6886 ethtool_cmd_speed_set(cmd, bp->line_speed);
b6016b76
MC
6887 cmd->duplex = bp->duplex;
6888 }
6889 else {
70739497 6890 ethtool_cmd_speed_set(cmd, -1);
b6016b76
MC
6891 cmd->duplex = -1;
6892 }
7b6b8347 6893 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6894
6895 cmd->transceiver = XCVR_INTERNAL;
6896 cmd->phy_address = bp->phy_addr;
6897
6898 return 0;
6899}
6aa20a22 6900
b6016b76
MC
6901static int
6902bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6903{
972ec0d4 6904 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6905 u8 autoneg = bp->autoneg;
6906 u8 req_duplex = bp->req_duplex;
6907 u16 req_line_speed = bp->req_line_speed;
6908 u32 advertising = bp->advertising;
7b6b8347
MC
6909 int err = -EINVAL;
6910
6911 spin_lock_bh(&bp->phy_lock);
6912
6913 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6914 goto err_out_unlock;
6915
583c28e5
MC
6916 if (cmd->port != bp->phy_port &&
6917 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
7b6b8347 6918 goto err_out_unlock;
b6016b76 6919
d6b14486
MC
6920 /* If device is down, we can store the settings only if the user
6921 * is setting the currently active port.
6922 */
6923 if (!netif_running(dev) && cmd->port != bp->phy_port)
6924 goto err_out_unlock;
6925
b6016b76
MC
6926 if (cmd->autoneg == AUTONEG_ENABLE) {
6927 autoneg |= AUTONEG_SPEED;
6928
beb499af
MC
6929 advertising = cmd->advertising;
6930 if (cmd->port == PORT_TP) {
6931 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6932 if (!advertising)
b6016b76 6933 advertising = ETHTOOL_ALL_COPPER_SPEED;
beb499af
MC
6934 } else {
6935 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6936 if (!advertising)
6937 advertising = ETHTOOL_ALL_FIBRE_SPEED;
b6016b76
MC
6938 }
6939 advertising |= ADVERTISED_Autoneg;
6940 }
6941 else {
25db0338 6942 u32 speed = ethtool_cmd_speed(cmd);
7b6b8347 6943 if (cmd->port == PORT_FIBRE) {
25db0338
DD
6944 if ((speed != SPEED_1000 &&
6945 speed != SPEED_2500) ||
80be4434 6946 (cmd->duplex != DUPLEX_FULL))
7b6b8347 6947 goto err_out_unlock;
80be4434 6948
25db0338 6949 if (speed == SPEED_2500 &&
583c28e5 6950 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
7b6b8347 6951 goto err_out_unlock;
25db0338 6952 } else if (speed == SPEED_1000 || speed == SPEED_2500)
7b6b8347
MC
6953 goto err_out_unlock;
6954
b6016b76 6955 autoneg &= ~AUTONEG_SPEED;
25db0338 6956 req_line_speed = speed;
b6016b76
MC
6957 req_duplex = cmd->duplex;
6958 advertising = 0;
6959 }
6960
6961 bp->autoneg = autoneg;
6962 bp->advertising = advertising;
6963 bp->req_line_speed = req_line_speed;
6964 bp->req_duplex = req_duplex;
6965
d6b14486
MC
6966 err = 0;
6967 /* If device is down, the new settings will be picked up when it is
6968 * brought up.
6969 */
6970 if (netif_running(dev))
6971 err = bnx2_setup_phy(bp, cmd->port);
b6016b76 6972
7b6b8347 6973err_out_unlock:
c770a65c 6974 spin_unlock_bh(&bp->phy_lock);
b6016b76 6975
7b6b8347 6976 return err;
b6016b76
MC
6977}
6978
6979static void
6980bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6981{
972ec0d4 6982 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6983
68aad78c
RJ
6984 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6985 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6986 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6987 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
b6016b76
MC
6988}
6989
244ac4f4
MC
6990#define BNX2_REGDUMP_LEN (32 * 1024)
6991
6992static int
6993bnx2_get_regs_len(struct net_device *dev)
6994{
6995 return BNX2_REGDUMP_LEN;
6996}
6997
6998static void
6999bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7000{
7001 u32 *p = _p, i, offset;
7002 u8 *orig_p = _p;
7003 struct bnx2 *bp = netdev_priv(dev);
b6bc7650
JP
7004 static const u32 reg_boundaries[] = {
7005 0x0000, 0x0098, 0x0400, 0x045c,
7006 0x0800, 0x0880, 0x0c00, 0x0c10,
7007 0x0c30, 0x0d08, 0x1000, 0x101c,
7008 0x1040, 0x1048, 0x1080, 0x10a4,
7009 0x1400, 0x1490, 0x1498, 0x14f0,
7010 0x1500, 0x155c, 0x1580, 0x15dc,
7011 0x1600, 0x1658, 0x1680, 0x16d8,
7012 0x1800, 0x1820, 0x1840, 0x1854,
7013 0x1880, 0x1894, 0x1900, 0x1984,
7014 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7015 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7016 0x2000, 0x2030, 0x23c0, 0x2400,
7017 0x2800, 0x2820, 0x2830, 0x2850,
7018 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7019 0x3c00, 0x3c94, 0x4000, 0x4010,
7020 0x4080, 0x4090, 0x43c0, 0x4458,
7021 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7022 0x4fc0, 0x5010, 0x53c0, 0x5444,
7023 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7024 0x5fc0, 0x6000, 0x6400, 0x6428,
7025 0x6800, 0x6848, 0x684c, 0x6860,
7026 0x6888, 0x6910, 0x8000
7027 };
244ac4f4
MC
7028
7029 regs->version = 0;
7030
7031 memset(p, 0, BNX2_REGDUMP_LEN);
7032
7033 if (!netif_running(bp->dev))
7034 return;
7035
7036 i = 0;
7037 offset = reg_boundaries[0];
7038 p += offset;
7039 while (offset < BNX2_REGDUMP_LEN) {
e503e066 7040 *p++ = BNX2_RD(bp, offset);
244ac4f4
MC
7041 offset += 4;
7042 if (offset == reg_boundaries[i + 1]) {
7043 offset = reg_boundaries[i + 2];
7044 p = (u32 *) (orig_p + offset);
7045 i += 2;
7046 }
7047 }
7048}
7049
b6016b76
MC
7050static void
7051bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7052{
972ec0d4 7053 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7054
f86e82fb 7055 if (bp->flags & BNX2_FLAG_NO_WOL) {
b6016b76
MC
7056 wol->supported = 0;
7057 wol->wolopts = 0;
7058 }
7059 else {
7060 wol->supported = WAKE_MAGIC;
7061 if (bp->wol)
7062 wol->wolopts = WAKE_MAGIC;
7063 else
7064 wol->wolopts = 0;
7065 }
7066 memset(&wol->sopass, 0, sizeof(wol->sopass));
7067}
7068
7069static int
7070bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7071{
972ec0d4 7072 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7073
7074 if (wol->wolopts & ~WAKE_MAGIC)
7075 return -EINVAL;
7076
7077 if (wol->wolopts & WAKE_MAGIC) {
f86e82fb 7078 if (bp->flags & BNX2_FLAG_NO_WOL)
b6016b76
MC
7079 return -EINVAL;
7080
7081 bp->wol = 1;
7082 }
7083 else {
7084 bp->wol = 0;
7085 }
7086 return 0;
7087}
7088
7089static int
7090bnx2_nway_reset(struct net_device *dev)
7091{
972ec0d4 7092 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7093 u32 bmcr;
7094
9f52b564
MC
7095 if (!netif_running(dev))
7096 return -EAGAIN;
7097
b6016b76
MC
7098 if (!(bp->autoneg & AUTONEG_SPEED)) {
7099 return -EINVAL;
7100 }
7101
c770a65c 7102 spin_lock_bh(&bp->phy_lock);
b6016b76 7103
583c28e5 7104 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
7105 int rc;
7106
7107 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7108 spin_unlock_bh(&bp->phy_lock);
7109 return rc;
7110 }
7111
b6016b76 7112 /* Force a link down visible on the other side */
583c28e5 7113 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
ca58c3af 7114 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
c770a65c 7115 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7116
7117 msleep(20);
7118
c770a65c 7119 spin_lock_bh(&bp->phy_lock);
f8dd064e 7120
40105c0b 7121 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
f8dd064e
MC
7122 bp->serdes_an_pending = 1;
7123 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
7124 }
7125
ca58c3af 7126 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 7127 bmcr &= ~BMCR_LOOPBACK;
ca58c3af 7128 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
b6016b76 7129
c770a65c 7130 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7131
7132 return 0;
7133}
7134
7959ea25
ON
7135static u32
7136bnx2_get_link(struct net_device *dev)
7137{
7138 struct bnx2 *bp = netdev_priv(dev);
7139
7140 return bp->link_up;
7141}
7142
b6016b76
MC
7143static int
7144bnx2_get_eeprom_len(struct net_device *dev)
7145{
972ec0d4 7146 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7147
1122db71 7148 if (bp->flash_info == NULL)
b6016b76
MC
7149 return 0;
7150
1122db71 7151 return (int) bp->flash_size;
b6016b76
MC
7152}
7153
7154static int
7155bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7156 u8 *eebuf)
7157{
972ec0d4 7158 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7159 int rc;
7160
9f52b564
MC
7161 if (!netif_running(dev))
7162 return -EAGAIN;
7163
1064e944 7164 /* parameters already validated in ethtool_get_eeprom */
b6016b76
MC
7165
7166 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7167
7168 return rc;
7169}
7170
7171static int
7172bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7173 u8 *eebuf)
7174{
972ec0d4 7175 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7176 int rc;
7177
9f52b564
MC
7178 if (!netif_running(dev))
7179 return -EAGAIN;
7180
1064e944 7181 /* parameters already validated in ethtool_set_eeprom */
b6016b76
MC
7182
7183 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7184
7185 return rc;
7186}
7187
7188static int
7189bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7190{
972ec0d4 7191 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7192
7193 memset(coal, 0, sizeof(struct ethtool_coalesce));
7194
7195 coal->rx_coalesce_usecs = bp->rx_ticks;
7196 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7197 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7198 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7199
7200 coal->tx_coalesce_usecs = bp->tx_ticks;
7201 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7202 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7203 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7204
7205 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7206
7207 return 0;
7208}
7209
7210static int
7211bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7212{
972ec0d4 7213 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7214
7215 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7216 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7217
6aa20a22 7218 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
b6016b76
MC
7219 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7220
7221 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7222 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7223
7224 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7225 if (bp->rx_quick_cons_trip_int > 0xff)
7226 bp->rx_quick_cons_trip_int = 0xff;
7227
7228 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7229 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7230
7231 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7232 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7233
7234 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7235 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7236
7237 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7238 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7239 0xff;
7240
7241 bp->stats_ticks = coal->stats_block_coalesce_usecs;
61d9e3fa 7242 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
02537b06
MC
7243 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7244 bp->stats_ticks = USEC_PER_SEC;
7245 }
7ea6920e
MC
7246 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7247 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7248 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76
MC
7249
7250 if (netif_running(bp->dev)) {
212f9934 7251 bnx2_netif_stop(bp, true);
9a120bc5 7252 bnx2_init_nic(bp, 0);
212f9934 7253 bnx2_netif_start(bp, true);
b6016b76
MC
7254 }
7255
7256 return 0;
7257}
7258
7259static void
7260bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7261{
972ec0d4 7262 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7263
2bc4078e
MC
7264 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7265 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
b6016b76
MC
7266
7267 ering->rx_pending = bp->rx_ring_size;
47bf4246 7268 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
b6016b76 7269
2bc4078e 7270 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
b6016b76
MC
7271 ering->tx_pending = bp->tx_ring_size;
7272}
7273
7274static int
b033281f 7275bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
b6016b76 7276{
13daffa2 7277 if (netif_running(bp->dev)) {
354fcd77
MC
7278 /* Reset will erase chipset stats; save them */
7279 bnx2_save_stats(bp);
7280
212f9934 7281 bnx2_netif_stop(bp, true);
13daffa2 7282 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
b033281f
MC
7283 if (reset_irq) {
7284 bnx2_free_irq(bp);
7285 bnx2_del_napi(bp);
7286 } else {
7287 __bnx2_free_irq(bp);
7288 }
13daffa2
MC
7289 bnx2_free_skbs(bp);
7290 bnx2_free_mem(bp);
7291 }
7292
5d5d0015
MC
7293 bnx2_set_rx_ring_size(bp, rx);
7294 bp->tx_ring_size = tx;
b6016b76
MC
7295
7296 if (netif_running(bp->dev)) {
b033281f
MC
7297 int rc = 0;
7298
7299 if (reset_irq) {
7300 rc = bnx2_setup_int_mode(bp, disable_msi);
7301 bnx2_init_napi(bp);
7302 }
7303
7304 if (!rc)
7305 rc = bnx2_alloc_mem(bp);
13daffa2 7306
a29ba9d2
MC
7307 if (!rc)
7308 rc = bnx2_request_irq(bp);
7309
6fefb65e
MC
7310 if (!rc)
7311 rc = bnx2_init_nic(bp, 0);
7312
7313 if (rc) {
7314 bnx2_napi_enable(bp);
7315 dev_close(bp->dev);
13daffa2 7316 return rc;
6fefb65e 7317 }
e9f26c49
MC
7318#ifdef BCM_CNIC
7319 mutex_lock(&bp->cnic_lock);
7320 /* Let cnic know about the new status block. */
7321 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7322 bnx2_setup_cnic_irq_info(bp);
7323 mutex_unlock(&bp->cnic_lock);
7324#endif
212f9934 7325 bnx2_netif_start(bp, true);
b6016b76 7326 }
b6016b76
MC
7327 return 0;
7328}
7329
5d5d0015
MC
7330static int
7331bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7332{
7333 struct bnx2 *bp = netdev_priv(dev);
7334 int rc;
7335
2bc4078e
MC
7336 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7337 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
5d5d0015
MC
7338 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7339
7340 return -EINVAL;
7341 }
b033281f
MC
7342 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7343 false);
5d5d0015
MC
7344 return rc;
7345}
7346
b6016b76
MC
7347static void
7348bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7349{
972ec0d4 7350 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7351
7352 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7353 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7354 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7355}
7356
7357static int
7358bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7359{
972ec0d4 7360 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7361
7362 bp->req_flow_ctrl = 0;
7363 if (epause->rx_pause)
7364 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7365 if (epause->tx_pause)
7366 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7367
7368 if (epause->autoneg) {
7369 bp->autoneg |= AUTONEG_FLOW_CTRL;
7370 }
7371 else {
7372 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7373 }
7374
9f52b564
MC
7375 if (netif_running(dev)) {
7376 spin_lock_bh(&bp->phy_lock);
7377 bnx2_setup_phy(bp, bp->phy_port);
7378 spin_unlock_bh(&bp->phy_lock);
7379 }
b6016b76
MC
7380
7381 return 0;
7382}
7383
14ab9b86 7384static struct {
b6016b76 7385 char string[ETH_GSTRING_LEN];
790dab2f 7386} bnx2_stats_str_arr[] = {
b6016b76
MC
7387 { "rx_bytes" },
7388 { "rx_error_bytes" },
7389 { "tx_bytes" },
7390 { "tx_error_bytes" },
7391 { "rx_ucast_packets" },
7392 { "rx_mcast_packets" },
7393 { "rx_bcast_packets" },
7394 { "tx_ucast_packets" },
7395 { "tx_mcast_packets" },
7396 { "tx_bcast_packets" },
7397 { "tx_mac_errors" },
7398 { "tx_carrier_errors" },
7399 { "rx_crc_errors" },
7400 { "rx_align_errors" },
7401 { "tx_single_collisions" },
7402 { "tx_multi_collisions" },
7403 { "tx_deferred" },
7404 { "tx_excess_collisions" },
7405 { "tx_late_collisions" },
7406 { "tx_total_collisions" },
7407 { "rx_fragments" },
7408 { "rx_jabbers" },
7409 { "rx_undersize_packets" },
7410 { "rx_oversize_packets" },
7411 { "rx_64_byte_packets" },
7412 { "rx_65_to_127_byte_packets" },
7413 { "rx_128_to_255_byte_packets" },
7414 { "rx_256_to_511_byte_packets" },
7415 { "rx_512_to_1023_byte_packets" },
7416 { "rx_1024_to_1522_byte_packets" },
7417 { "rx_1523_to_9022_byte_packets" },
7418 { "tx_64_byte_packets" },
7419 { "tx_65_to_127_byte_packets" },
7420 { "tx_128_to_255_byte_packets" },
7421 { "tx_256_to_511_byte_packets" },
7422 { "tx_512_to_1023_byte_packets" },
7423 { "tx_1024_to_1522_byte_packets" },
7424 { "tx_1523_to_9022_byte_packets" },
7425 { "rx_xon_frames" },
7426 { "rx_xoff_frames" },
7427 { "tx_xon_frames" },
7428 { "tx_xoff_frames" },
7429 { "rx_mac_ctrl_frames" },
7430 { "rx_filtered_packets" },
790dab2f 7431 { "rx_ftq_discards" },
b6016b76 7432 { "rx_discards" },
cea94db9 7433 { "rx_fw_discards" },
b6016b76
MC
7434};
7435
0db83cd8 7436#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
790dab2f 7437
b6016b76
MC
7438#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7439
f71e1309 7440static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
b6016b76
MC
7441 STATS_OFFSET32(stat_IfHCInOctets_hi),
7442 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7443 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7444 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7445 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7446 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7447 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7448 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7449 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7450 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7451 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
6aa20a22
JG
7452 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7453 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7454 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7455 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7456 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7457 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7458 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7459 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7460 STATS_OFFSET32(stat_EtherStatsCollisions),
7461 STATS_OFFSET32(stat_EtherStatsFragments),
7462 STATS_OFFSET32(stat_EtherStatsJabbers),
7463 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7464 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7465 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7466 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7467 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7468 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7469 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7470 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7471 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7472 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7473 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7474 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7475 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7476 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7477 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7478 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7479 STATS_OFFSET32(stat_XonPauseFramesReceived),
7480 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7481 STATS_OFFSET32(stat_OutXonSent),
7482 STATS_OFFSET32(stat_OutXoffSent),
7483 STATS_OFFSET32(stat_MacControlFramesReceived),
7484 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
790dab2f 7485 STATS_OFFSET32(stat_IfInFTQDiscards),
6aa20a22 7486 STATS_OFFSET32(stat_IfInMBUFDiscards),
cea94db9 7487 STATS_OFFSET32(stat_FwRxDrop),
b6016b76
MC
7488};
7489
7490/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7491 * skipped because of errata.
6aa20a22 7492 */
14ab9b86 7493static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
b6016b76
MC
7494 8,0,8,8,8,8,8,8,8,8,
7495 4,0,4,4,4,4,4,4,4,4,
7496 4,4,4,4,4,4,4,4,4,4,
7497 4,4,4,4,4,4,4,4,4,4,
790dab2f 7498 4,4,4,4,4,4,4,
b6016b76
MC
7499};
7500
5b0c76ad
MC
7501static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7502 8,0,8,8,8,8,8,8,8,8,
7503 4,4,4,4,4,4,4,4,4,4,
7504 4,4,4,4,4,4,4,4,4,4,
7505 4,4,4,4,4,4,4,4,4,4,
790dab2f 7506 4,4,4,4,4,4,4,
5b0c76ad
MC
7507};
7508
b6016b76
MC
7509#define BNX2_NUM_TESTS 6
7510
14ab9b86 7511static struct {
b6016b76
MC
7512 char string[ETH_GSTRING_LEN];
7513} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7514 { "register_test (offline)" },
7515 { "memory_test (offline)" },
7516 { "loopback_test (offline)" },
7517 { "nvram_test (online)" },
7518 { "interrupt_test (online)" },
7519 { "link_test (online)" },
7520};
7521
7522static int
b9f2c044 7523bnx2_get_sset_count(struct net_device *dev, int sset)
b6016b76 7524{
b9f2c044
JG
7525 switch (sset) {
7526 case ETH_SS_TEST:
7527 return BNX2_NUM_TESTS;
7528 case ETH_SS_STATS:
7529 return BNX2_NUM_STATS;
7530 default:
7531 return -EOPNOTSUPP;
7532 }
b6016b76
MC
7533}
7534
7535static void
7536bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7537{
972ec0d4 7538 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7539
9f52b564
MC
7540 bnx2_set_power_state(bp, PCI_D0);
7541
b6016b76
MC
7542 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7543 if (etest->flags & ETH_TEST_FL_OFFLINE) {
80be4434
MC
7544 int i;
7545
212f9934 7546 bnx2_netif_stop(bp, true);
b6016b76
MC
7547 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7548 bnx2_free_skbs(bp);
7549
7550 if (bnx2_test_registers(bp) != 0) {
7551 buf[0] = 1;
7552 etest->flags |= ETH_TEST_FL_FAILED;
7553 }
7554 if (bnx2_test_memory(bp) != 0) {
7555 buf[1] = 1;
7556 etest->flags |= ETH_TEST_FL_FAILED;
7557 }
bc5a0690 7558 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
b6016b76 7559 etest->flags |= ETH_TEST_FL_FAILED;
b6016b76 7560
9f52b564
MC
7561 if (!netif_running(bp->dev))
7562 bnx2_shutdown_chip(bp);
b6016b76 7563 else {
9a120bc5 7564 bnx2_init_nic(bp, 1);
212f9934 7565 bnx2_netif_start(bp, true);
b6016b76
MC
7566 }
7567
7568 /* wait for link up */
80be4434
MC
7569 for (i = 0; i < 7; i++) {
7570 if (bp->link_up)
7571 break;
7572 msleep_interruptible(1000);
7573 }
b6016b76
MC
7574 }
7575
7576 if (bnx2_test_nvram(bp) != 0) {
7577 buf[3] = 1;
7578 etest->flags |= ETH_TEST_FL_FAILED;
7579 }
7580 if (bnx2_test_intr(bp) != 0) {
7581 buf[4] = 1;
7582 etest->flags |= ETH_TEST_FL_FAILED;
7583 }
7584
7585 if (bnx2_test_link(bp) != 0) {
7586 buf[5] = 1;
7587 etest->flags |= ETH_TEST_FL_FAILED;
7588
7589 }
9f52b564
MC
7590 if (!netif_running(bp->dev))
7591 bnx2_set_power_state(bp, PCI_D3hot);
b6016b76
MC
7592}
7593
7594static void
7595bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7596{
7597 switch (stringset) {
7598 case ETH_SS_STATS:
7599 memcpy(buf, bnx2_stats_str_arr,
7600 sizeof(bnx2_stats_str_arr));
7601 break;
7602 case ETH_SS_TEST:
7603 memcpy(buf, bnx2_tests_str_arr,
7604 sizeof(bnx2_tests_str_arr));
7605 break;
7606 }
7607}
7608
b6016b76
MC
7609static void
7610bnx2_get_ethtool_stats(struct net_device *dev,
7611 struct ethtool_stats *stats, u64 *buf)
7612{
972ec0d4 7613 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7614 int i;
7615 u32 *hw_stats = (u32 *) bp->stats_blk;
354fcd77 7616 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
14ab9b86 7617 u8 *stats_len_arr = NULL;
b6016b76
MC
7618
7619 if (hw_stats == NULL) {
7620 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7621 return;
7622 }
7623
4ce45e02
MC
7624 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7625 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7626 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7627 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
b6016b76 7628 stats_len_arr = bnx2_5706_stats_len_arr;
5b0c76ad
MC
7629 else
7630 stats_len_arr = bnx2_5708_stats_len_arr;
b6016b76
MC
7631
7632 for (i = 0; i < BNX2_NUM_STATS; i++) {
354fcd77
MC
7633 unsigned long offset;
7634
b6016b76
MC
7635 if (stats_len_arr[i] == 0) {
7636 /* skip this counter */
7637 buf[i] = 0;
7638 continue;
7639 }
354fcd77
MC
7640
7641 offset = bnx2_stats_offset_arr[i];
b6016b76
MC
7642 if (stats_len_arr[i] == 4) {
7643 /* 4-byte counter */
354fcd77
MC
7644 buf[i] = (u64) *(hw_stats + offset) +
7645 *(temp_stats + offset);
b6016b76
MC
7646 continue;
7647 }
7648 /* 8-byte counter */
354fcd77
MC
7649 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7650 *(hw_stats + offset + 1) +
7651 (((u64) *(temp_stats + offset)) << 32) +
7652 *(temp_stats + offset + 1);
b6016b76
MC
7653 }
7654}
7655
7656static int
2e17e1aa 7657bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
b6016b76 7658{
972ec0d4 7659 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7660
2e17e1aa 7661 switch (state) {
7662 case ETHTOOL_ID_ACTIVE:
7663 bnx2_set_power_state(bp, PCI_D0);
9f52b564 7664
e503e066
MC
7665 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7666 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
fce55922 7667 return 1; /* cycle on/off once per second */
b6016b76 7668
2e17e1aa 7669 case ETHTOOL_ID_ON:
e503e066
MC
7670 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7671 BNX2_EMAC_LED_1000MB_OVERRIDE |
7672 BNX2_EMAC_LED_100MB_OVERRIDE |
7673 BNX2_EMAC_LED_10MB_OVERRIDE |
7674 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7675 BNX2_EMAC_LED_TRAFFIC);
2e17e1aa 7676 break;
b6016b76 7677
2e17e1aa 7678 case ETHTOOL_ID_OFF:
e503e066 7679 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
2e17e1aa 7680 break;
9f52b564 7681
2e17e1aa 7682 case ETHTOOL_ID_INACTIVE:
e503e066
MC
7683 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7684 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
2e17e1aa 7685
7686 if (!netif_running(dev))
7687 bnx2_set_power_state(bp, PCI_D3hot);
7688 break;
7689 }
9f52b564 7690
b6016b76
MC
7691 return 0;
7692}
7693
c8f44aff
MM
7694static netdev_features_t
7695bnx2_fix_features(struct net_device *dev, netdev_features_t features)
4666f87a
MC
7696{
7697 struct bnx2 *bp = netdev_priv(dev);
7698
8d7dfc2b
MM
7699 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
7700 features |= NETIF_F_HW_VLAN_RX;
7701
7702 return features;
4666f87a
MC
7703}
7704
fdc8541d 7705static int
c8f44aff 7706bnx2_set_features(struct net_device *dev, netdev_features_t features)
fdc8541d 7707{
7d0fd211 7708 struct bnx2 *bp = netdev_priv(dev);
7d0fd211 7709
7c810477 7710 /* TSO with VLAN tag won't work with current firmware */
8d7dfc2b
MM
7711 if (features & NETIF_F_HW_VLAN_TX)
7712 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7713 else
7714 dev->vlan_features &= ~NETIF_F_ALL_TSO;
7d0fd211 7715
8d7dfc2b 7716 if ((!!(features & NETIF_F_HW_VLAN_RX) !=
7d0fd211
JG
7717 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7718 netif_running(dev)) {
7719 bnx2_netif_stop(bp, false);
8d7dfc2b 7720 dev->features = features;
7d0fd211
JG
7721 bnx2_set_rx_mode(dev);
7722 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7723 bnx2_netif_start(bp, false);
8d7dfc2b 7724 return 1;
7d0fd211
JG
7725 }
7726
7727 return 0;
fdc8541d
MC
7728}
7729
b033281f
MC
7730static void bnx2_get_channels(struct net_device *dev,
7731 struct ethtool_channels *channels)
7732{
7733 struct bnx2 *bp = netdev_priv(dev);
7734 u32 max_rx_rings = 1;
7735 u32 max_tx_rings = 1;
7736
7737 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7738 max_rx_rings = RX_MAX_RINGS;
7739 max_tx_rings = TX_MAX_RINGS;
7740 }
7741
7742 channels->max_rx = max_rx_rings;
7743 channels->max_tx = max_tx_rings;
7744 channels->max_other = 0;
7745 channels->max_combined = 0;
7746 channels->rx_count = bp->num_rx_rings;
7747 channels->tx_count = bp->num_tx_rings;
7748 channels->other_count = 0;
7749 channels->combined_count = 0;
7750}
7751
7752static int bnx2_set_channels(struct net_device *dev,
7753 struct ethtool_channels *channels)
7754{
7755 struct bnx2 *bp = netdev_priv(dev);
7756 u32 max_rx_rings = 1;
7757 u32 max_tx_rings = 1;
7758 int rc = 0;
7759
7760 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7761 max_rx_rings = RX_MAX_RINGS;
7762 max_tx_rings = TX_MAX_RINGS;
7763 }
7764 if (channels->rx_count > max_rx_rings ||
7765 channels->tx_count > max_tx_rings)
7766 return -EINVAL;
7767
7768 bp->num_req_rx_rings = channels->rx_count;
7769 bp->num_req_tx_rings = channels->tx_count;
7770
7771 if (netif_running(dev))
7772 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7773 bp->tx_ring_size, true);
7774
7775 return rc;
7776}
7777
7282d491 7778static const struct ethtool_ops bnx2_ethtool_ops = {
b6016b76
MC
7779 .get_settings = bnx2_get_settings,
7780 .set_settings = bnx2_set_settings,
7781 .get_drvinfo = bnx2_get_drvinfo,
244ac4f4
MC
7782 .get_regs_len = bnx2_get_regs_len,
7783 .get_regs = bnx2_get_regs,
b6016b76
MC
7784 .get_wol = bnx2_get_wol,
7785 .set_wol = bnx2_set_wol,
7786 .nway_reset = bnx2_nway_reset,
7959ea25 7787 .get_link = bnx2_get_link,
b6016b76
MC
7788 .get_eeprom_len = bnx2_get_eeprom_len,
7789 .get_eeprom = bnx2_get_eeprom,
7790 .set_eeprom = bnx2_set_eeprom,
7791 .get_coalesce = bnx2_get_coalesce,
7792 .set_coalesce = bnx2_set_coalesce,
7793 .get_ringparam = bnx2_get_ringparam,
7794 .set_ringparam = bnx2_set_ringparam,
7795 .get_pauseparam = bnx2_get_pauseparam,
7796 .set_pauseparam = bnx2_set_pauseparam,
b6016b76
MC
7797 .self_test = bnx2_self_test,
7798 .get_strings = bnx2_get_strings,
2e17e1aa 7799 .set_phys_id = bnx2_set_phys_id,
b6016b76 7800 .get_ethtool_stats = bnx2_get_ethtool_stats,
b9f2c044 7801 .get_sset_count = bnx2_get_sset_count,
b033281f
MC
7802 .get_channels = bnx2_get_channels,
7803 .set_channels = bnx2_set_channels,
b6016b76
MC
7804};
7805
7806/* Called with rtnl_lock */
7807static int
7808bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7809{
14ab9b86 7810 struct mii_ioctl_data *data = if_mii(ifr);
972ec0d4 7811 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7812 int err;
7813
7814 switch(cmd) {
7815 case SIOCGMIIPHY:
7816 data->phy_id = bp->phy_addr;
7817
7818 /* fallthru */
7819 case SIOCGMIIREG: {
7820 u32 mii_regval;
7821
583c28e5 7822 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7823 return -EOPNOTSUPP;
7824
dad3e452
MC
7825 if (!netif_running(dev))
7826 return -EAGAIN;
7827
c770a65c 7828 spin_lock_bh(&bp->phy_lock);
b6016b76 7829 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
c770a65c 7830 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7831
7832 data->val_out = mii_regval;
7833
7834 return err;
7835 }
7836
7837 case SIOCSMIIREG:
583c28e5 7838 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7839 return -EOPNOTSUPP;
7840
dad3e452
MC
7841 if (!netif_running(dev))
7842 return -EAGAIN;
7843
c770a65c 7844 spin_lock_bh(&bp->phy_lock);
b6016b76 7845 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
c770a65c 7846 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7847
7848 return err;
7849
7850 default:
7851 /* do nothing */
7852 break;
7853 }
7854 return -EOPNOTSUPP;
7855}
7856
7857/* Called with rtnl_lock */
7858static int
7859bnx2_change_mac_addr(struct net_device *dev, void *p)
7860{
7861 struct sockaddr *addr = p;
972ec0d4 7862 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7863
73eef4cd 7864 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 7865 return -EADDRNOTAVAIL;
73eef4cd 7866
b6016b76
MC
7867 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7868 if (netif_running(dev))
5fcaed01 7869 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76
MC
7870
7871 return 0;
7872}
7873
7874/* Called with rtnl_lock */
7875static int
7876bnx2_change_mtu(struct net_device *dev, int new_mtu)
7877{
972ec0d4 7878 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7879
7880 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7881 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7882 return -EINVAL;
7883
7884 dev->mtu = new_mtu;
b033281f
MC
7885 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7886 false);
b6016b76
MC
7887}
7888
257ddbda 7889#ifdef CONFIG_NET_POLL_CONTROLLER
b6016b76
MC
7890static void
7891poll_bnx2(struct net_device *dev)
7892{
972ec0d4 7893 struct bnx2 *bp = netdev_priv(dev);
b2af2c1d 7894 int i;
b6016b76 7895
b2af2c1d 7896 for (i = 0; i < bp->irq_nvecs; i++) {
1bf1e347
MC
7897 struct bnx2_irq *irq = &bp->irq_tbl[i];
7898
7899 disable_irq(irq->vector);
7900 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7901 enable_irq(irq->vector);
b2af2c1d 7902 }
b6016b76
MC
7903}
7904#endif
7905
cfd95a63 7906static void
253c8b75
MC
7907bnx2_get_5709_media(struct bnx2 *bp)
7908{
e503e066 7909 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
253c8b75
MC
7910 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7911 u32 strap;
7912
7913 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7914 return;
7915 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
583c28e5 7916 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7917 return;
7918 }
7919
7920 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7921 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7922 else
7923 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7924
aefd90e4 7925 if (bp->func == 0) {
253c8b75
MC
7926 switch (strap) {
7927 case 0x4:
7928 case 0x5:
7929 case 0x6:
583c28e5 7930 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7931 return;
7932 }
7933 } else {
7934 switch (strap) {
7935 case 0x1:
7936 case 0x2:
7937 case 0x4:
583c28e5 7938 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7939 return;
7940 }
7941 }
7942}
7943
cfd95a63 7944static void
883e5151
MC
7945bnx2_get_pci_speed(struct bnx2 *bp)
7946{
7947 u32 reg;
7948
e503e066 7949 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
883e5151
MC
7950 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7951 u32 clkreg;
7952
f86e82fb 7953 bp->flags |= BNX2_FLAG_PCIX;
883e5151 7954
e503e066 7955 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
883e5151
MC
7956
7957 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7958 switch (clkreg) {
7959 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7960 bp->bus_speed_mhz = 133;
7961 break;
7962
7963 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7964 bp->bus_speed_mhz = 100;
7965 break;
7966
7967 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7968 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7969 bp->bus_speed_mhz = 66;
7970 break;
7971
7972 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7973 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7974 bp->bus_speed_mhz = 50;
7975 break;
7976
7977 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7978 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7979 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7980 bp->bus_speed_mhz = 33;
7981 break;
7982 }
7983 }
7984 else {
7985 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7986 bp->bus_speed_mhz = 66;
7987 else
7988 bp->bus_speed_mhz = 33;
7989 }
7990
7991 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
f86e82fb 7992 bp->flags |= BNX2_FLAG_PCI_32BIT;
883e5151
MC
7993
7994}
7995
cfd95a63 7996static void
76d99061
MC
7997bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7998{
df25bc38 7999 int rc, i, j;
76d99061 8000 u8 *data;
df25bc38 8001 unsigned int block_end, rosize, len;
76d99061 8002
012093f6
MC
8003#define BNX2_VPD_NVRAM_OFFSET 0x300
8004#define BNX2_VPD_LEN 128
76d99061
MC
8005#define BNX2_MAX_VER_SLEN 30
8006
8007 data = kmalloc(256, GFP_KERNEL);
8008 if (!data)
8009 return;
8010
012093f6
MC
8011 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8012 BNX2_VPD_LEN);
76d99061
MC
8013 if (rc)
8014 goto vpd_done;
8015
012093f6
MC
8016 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8017 data[i] = data[i + BNX2_VPD_LEN + 3];
8018 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8019 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8020 data[i + 3] = data[i + BNX2_VPD_LEN];
76d99061
MC
8021 }
8022
df25bc38
MC
8023 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8024 if (i < 0)
8025 goto vpd_done;
76d99061 8026
df25bc38
MC
8027 rosize = pci_vpd_lrdt_size(&data[i]);
8028 i += PCI_VPD_LRDT_TAG_SIZE;
8029 block_end = i + rosize;
76d99061 8030
df25bc38
MC
8031 if (block_end > BNX2_VPD_LEN)
8032 goto vpd_done;
76d99061 8033
df25bc38
MC
8034 j = pci_vpd_find_info_keyword(data, i, rosize,
8035 PCI_VPD_RO_KEYWORD_MFR_ID);
8036 if (j < 0)
8037 goto vpd_done;
76d99061 8038
df25bc38 8039 len = pci_vpd_info_field_size(&data[j]);
76d99061 8040
df25bc38
MC
8041 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8042 if (j + len > block_end || len != 4 ||
8043 memcmp(&data[j], "1028", 4))
8044 goto vpd_done;
4067a854 8045
df25bc38
MC
8046 j = pci_vpd_find_info_keyword(data, i, rosize,
8047 PCI_VPD_RO_KEYWORD_VENDOR0);
8048 if (j < 0)
8049 goto vpd_done;
4067a854 8050
df25bc38 8051 len = pci_vpd_info_field_size(&data[j]);
4067a854 8052
df25bc38
MC
8053 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8054 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
76d99061 8055 goto vpd_done;
df25bc38
MC
8056
8057 memcpy(bp->fw_version, &data[j], len);
8058 bp->fw_version[len] = ' ';
76d99061
MC
8059
8060vpd_done:
8061 kfree(data);
8062}
8063
cfd95a63 8064static int
b6016b76
MC
8065bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8066{
8067 struct bnx2 *bp;
58fc2ea4 8068 int rc, i, j;
b6016b76 8069 u32 reg;
40453c83 8070 u64 dma_mask, persist_dma_mask;
cd709aa9 8071 int err;
b6016b76 8072
b6016b76 8073 SET_NETDEV_DEV(dev, &pdev->dev);
972ec0d4 8074 bp = netdev_priv(dev);
b6016b76
MC
8075
8076 bp->flags = 0;
8077 bp->phy_flags = 0;
8078
354fcd77
MC
8079 bp->temp_stats_blk =
8080 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8081
8082 if (bp->temp_stats_blk == NULL) {
8083 rc = -ENOMEM;
8084 goto err_out;
8085 }
8086
b6016b76
MC
8087 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8088 rc = pci_enable_device(pdev);
8089 if (rc) {
3a9c6a49 8090 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
b6016b76
MC
8091 goto err_out;
8092 }
8093
8094 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
9b91cf9d 8095 dev_err(&pdev->dev,
3a9c6a49 8096 "Cannot find PCI device base address, aborting\n");
b6016b76
MC
8097 rc = -ENODEV;
8098 goto err_out_disable;
8099 }
8100
8101 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8102 if (rc) {
3a9c6a49 8103 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
b6016b76
MC
8104 goto err_out_disable;
8105 }
8106
8107 pci_set_master(pdev);
8108
8109 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
8110 if (bp->pm_cap == 0) {
9b91cf9d 8111 dev_err(&pdev->dev,
3a9c6a49 8112 "Cannot find power management capability, aborting\n");
b6016b76
MC
8113 rc = -EIO;
8114 goto err_out_release;
8115 }
8116
b6016b76
MC
8117 bp->dev = dev;
8118 bp->pdev = pdev;
8119
8120 spin_lock_init(&bp->phy_lock);
1b8227c4 8121 spin_lock_init(&bp->indirect_lock);
c5a88950
MC
8122#ifdef BCM_CNIC
8123 mutex_init(&bp->cnic_lock);
8124#endif
c4028958 8125 INIT_WORK(&bp->reset_task, bnx2_reset_task);
b6016b76 8126
c0357e97
FR
8127 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8128 TX_MAX_TSS_RINGS + 1));
b6016b76 8129 if (!bp->regview) {
3a9c6a49 8130 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
b6016b76
MC
8131 rc = -ENOMEM;
8132 goto err_out_release;
8133 }
8134
be7ff1af
MC
8135 bnx2_set_power_state(bp, PCI_D0);
8136
b6016b76
MC
8137 /* Configure byte swap and enable write to the reg_window registers.
8138 * Rely on CPU to do target byte swapping on big endian systems
8139 * The chip's target access swapping will not swap all accesses
8140 */
e503e066
MC
8141 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8142 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8143 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
b6016b76 8144
e503e066 8145 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
b6016b76 8146
4ce45e02 8147 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
e82760e7
JM
8148 if (!pci_is_pcie(pdev)) {
8149 dev_err(&pdev->dev, "Not PCIE, aborting\n");
883e5151
MC
8150 rc = -EIO;
8151 goto err_out_unmap;
8152 }
f86e82fb 8153 bp->flags |= BNX2_FLAG_PCIE;
4ce45e02 8154 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
f86e82fb 8155 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
c239f279
MC
8156
8157 /* AER (Advanced Error Reporting) hooks */
8158 err = pci_enable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8159 if (!err)
8160 bp->flags |= BNX2_FLAG_AER_ENABLED;
c239f279 8161
883e5151 8162 } else {
59b47d8a
MC
8163 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8164 if (bp->pcix_cap == 0) {
8165 dev_err(&pdev->dev,
3a9c6a49 8166 "Cannot find PCIX capability, aborting\n");
59b47d8a
MC
8167 rc = -EIO;
8168 goto err_out_unmap;
8169 }
61d9e3fa 8170 bp->flags |= BNX2_FLAG_BROKEN_STATS;
59b47d8a
MC
8171 }
8172
4ce45e02
MC
8173 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8174 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
b4b36042 8175 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
f86e82fb 8176 bp->flags |= BNX2_FLAG_MSIX_CAP;
b4b36042
MC
8177 }
8178
4ce45e02
MC
8179 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8180 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
8e6a72c4 8181 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
f86e82fb 8182 bp->flags |= BNX2_FLAG_MSI_CAP;
8e6a72c4
MC
8183 }
8184
40453c83 8185 /* 5708 cannot support DMA addresses > 40-bit. */
4ce45e02 8186 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
50cf156a 8187 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
40453c83 8188 else
6a35528a 8189 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
40453c83
MC
8190
8191 /* Configure DMA attributes. */
8192 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8193 dev->features |= NETIF_F_HIGHDMA;
8194 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8195 if (rc) {
8196 dev_err(&pdev->dev,
3a9c6a49 8197 "pci_set_consistent_dma_mask failed, aborting\n");
40453c83
MC
8198 goto err_out_unmap;
8199 }
284901a9 8200 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
3a9c6a49 8201 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
40453c83
MC
8202 goto err_out_unmap;
8203 }
8204
f86e82fb 8205 if (!(bp->flags & BNX2_FLAG_PCIE))
883e5151 8206 bnx2_get_pci_speed(bp);
b6016b76
MC
8207
8208 /* 5706A0 may falsely detect SERR and PERR. */
4ce45e02 8209 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
e503e066 8210 reg = BNX2_RD(bp, PCI_COMMAND);
b6016b76 8211 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
e503e066 8212 BNX2_WR(bp, PCI_COMMAND, reg);
4ce45e02 8213 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
f86e82fb 8214 !(bp->flags & BNX2_FLAG_PCIX)) {
b6016b76 8215
9b91cf9d 8216 dev_err(&pdev->dev,
3a9c6a49 8217 "5706 A1 can only be used in a PCIX bus, aborting\n");
b6016b76
MC
8218 goto err_out_unmap;
8219 }
8220
8221 bnx2_init_nvram(bp);
8222
2726d6e1 8223 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
e3648b3d 8224
aefd90e4
MC
8225 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8226 bp->func = 1;
8227
e3648b3d 8228 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
24cb230b 8229 BNX2_SHM_HDR_SIGNATURE_SIG) {
aefd90e4 8230 u32 off = bp->func << 2;
24cb230b 8231
2726d6e1 8232 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
24cb230b 8233 } else
e3648b3d
MC
8234 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8235
b6016b76
MC
8236 /* Get the permanent MAC address. First we need to make sure the
8237 * firmware is actually running.
8238 */
2726d6e1 8239 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
b6016b76
MC
8240
8241 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8242 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
3a9c6a49 8243 dev_err(&pdev->dev, "Firmware not running, aborting\n");
b6016b76
MC
8244 rc = -ENODEV;
8245 goto err_out_unmap;
8246 }
8247
76d99061
MC
8248 bnx2_read_vpd_fw_ver(bp);
8249
8250 j = strlen(bp->fw_version);
2726d6e1 8251 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
76d99061 8252 for (i = 0; i < 3 && j < 24; i++) {
58fc2ea4
MC
8253 u8 num, k, skip0;
8254
76d99061
MC
8255 if (i == 0) {
8256 bp->fw_version[j++] = 'b';
8257 bp->fw_version[j++] = 'c';
8258 bp->fw_version[j++] = ' ';
8259 }
58fc2ea4
MC
8260 num = (u8) (reg >> (24 - (i * 8)));
8261 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8262 if (num >= k || !skip0 || k == 1) {
8263 bp->fw_version[j++] = (num / k) + '0';
8264 skip0 = 0;
8265 }
8266 }
8267 if (i != 2)
8268 bp->fw_version[j++] = '.';
8269 }
2726d6e1 8270 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
846f5c62
MC
8271 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8272 bp->wol = 1;
8273
8274 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
f86e82fb 8275 bp->flags |= BNX2_FLAG_ASF_ENABLE;
c2d3db8c
MC
8276
8277 for (i = 0; i < 30; i++) {
2726d6e1 8278 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
c2d3db8c
MC
8279 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8280 break;
8281 msleep(10);
8282 }
8283 }
2726d6e1 8284 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
58fc2ea4
MC
8285 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8286 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8287 reg != BNX2_CONDITION_MFW_RUN_NONE) {
2726d6e1 8288 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
58fc2ea4 8289
76d99061
MC
8290 if (j < 32)
8291 bp->fw_version[j++] = ' ';
8292 for (i = 0; i < 3 && j < 28; i++) {
2726d6e1 8293 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
3aeb7d22 8294 reg = be32_to_cpu(reg);
58fc2ea4
MC
8295 memcpy(&bp->fw_version[j], &reg, 4);
8296 j += 4;
8297 }
8298 }
b6016b76 8299
2726d6e1 8300 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
b6016b76
MC
8301 bp->mac_addr[0] = (u8) (reg >> 8);
8302 bp->mac_addr[1] = (u8) reg;
8303
2726d6e1 8304 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
b6016b76
MC
8305 bp->mac_addr[2] = (u8) (reg >> 24);
8306 bp->mac_addr[3] = (u8) (reg >> 16);
8307 bp->mac_addr[4] = (u8) (reg >> 8);
8308 bp->mac_addr[5] = (u8) reg;
8309
2bc4078e 8310 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
932f3772 8311 bnx2_set_rx_ring_size(bp, 255);
b6016b76 8312
cf7474a6 8313 bp->tx_quick_cons_trip_int = 2;
b6016b76 8314 bp->tx_quick_cons_trip = 20;
cf7474a6 8315 bp->tx_ticks_int = 18;
b6016b76 8316 bp->tx_ticks = 80;
6aa20a22 8317
cf7474a6
MC
8318 bp->rx_quick_cons_trip_int = 2;
8319 bp->rx_quick_cons_trip = 12;
b6016b76
MC
8320 bp->rx_ticks_int = 18;
8321 bp->rx_ticks = 18;
8322
7ea6920e 8323 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76 8324
ac392abc 8325 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 8326
5b0c76ad
MC
8327 bp->phy_addr = 1;
8328
b6016b76 8329 /* Disable WOL support if we are running on a SERDES chip. */
4ce45e02 8330 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
253c8b75 8331 bnx2_get_5709_media(bp);
4ce45e02 8332 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
583c28e5 8333 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
bac0dff6 8334
0d8a6571 8335 bp->phy_port = PORT_TP;
583c28e5 8336 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
0d8a6571 8337 bp->phy_port = PORT_FIBRE;
2726d6e1 8338 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
846f5c62 8339 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
f86e82fb 8340 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
8341 bp->wol = 0;
8342 }
4ce45e02 8343 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
38ea3686
MC
8344 /* Don't do parallel detect on this board because of
8345 * some board problems. The link will not go down
8346 * if we do parallel detect.
8347 */
8348 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8349 pdev->subsystem_device == 0x310c)
8350 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8351 } else {
5b0c76ad 8352 bp->phy_addr = 2;
5b0c76ad 8353 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
583c28e5 8354 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
5b0c76ad 8355 }
4ce45e02
MC
8356 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8357 BNX2_CHIP(bp) == BNX2_CHIP_5708)
583c28e5 8358 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
4ce45e02
MC
8359 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8360 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8361 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
583c28e5 8362 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
b6016b76 8363
7c62e83b
MC
8364 bnx2_init_fw_cap(bp);
8365
4ce45e02
MC
8366 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8367 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8368 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
e503e066 8369 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
f86e82fb 8370 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
8371 bp->wol = 0;
8372 }
dda1e390 8373
4ce45e02 8374 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
b6016b76
MC
8375 bp->tx_quick_cons_trip_int =
8376 bp->tx_quick_cons_trip;
8377 bp->tx_ticks_int = bp->tx_ticks;
8378 bp->rx_quick_cons_trip_int =
8379 bp->rx_quick_cons_trip;
8380 bp->rx_ticks_int = bp->rx_ticks;
8381 bp->comp_prod_trip_int = bp->comp_prod_trip;
8382 bp->com_ticks_int = bp->com_ticks;
8383 bp->cmd_ticks_int = bp->cmd_ticks;
8384 }
8385
f9317a40
MC
8386 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8387 *
8388 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8389 * with byte enables disabled on the unused 32-bit word. This is legal
8390 * but causes problems on the AMD 8132 which will eventually stop
8391 * responding after a while.
8392 *
8393 * AMD believes this incompatibility is unique to the 5706, and
88187dfa 8394 * prefers to locally disable MSI rather than globally disabling it.
f9317a40 8395 */
4ce45e02 8396 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
f9317a40
MC
8397 struct pci_dev *amd_8132 = NULL;
8398
8399 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8400 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8401 amd_8132))) {
f9317a40 8402
44c10138
AK
8403 if (amd_8132->revision >= 0x10 &&
8404 amd_8132->revision <= 0x13) {
f9317a40
MC
8405 disable_msi = 1;
8406 pci_dev_put(amd_8132);
8407 break;
8408 }
8409 }
8410 }
8411
deaf391b 8412 bnx2_set_default_link(bp);
b6016b76
MC
8413 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8414
cd339a0e 8415 init_timer(&bp->timer);
ac392abc 8416 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
cd339a0e
MC
8417 bp->timer.data = (unsigned long) bp;
8418 bp->timer.function = bnx2_timer;
8419
7625eb2f 8420#ifdef BCM_CNIC
41c2178a
MC
8421 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8422 bp->cnic_eth_dev.max_iscsi_conn =
8423 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8424 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
7625eb2f 8425#endif
c239f279
MC
8426 pci_save_state(pdev);
8427
b6016b76
MC
8428 return 0;
8429
8430err_out_unmap:
4bb9ebc7 8431 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
c239f279 8432 pci_disable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8433 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8434 }
c239f279 8435
c0357e97
FR
8436 pci_iounmap(pdev, bp->regview);
8437 bp->regview = NULL;
b6016b76
MC
8438
8439err_out_release:
8440 pci_release_regions(pdev);
8441
8442err_out_disable:
8443 pci_disable_device(pdev);
8444 pci_set_drvdata(pdev, NULL);
8445
8446err_out:
8447 return rc;
8448}
8449
cfd95a63 8450static char *
883e5151
MC
8451bnx2_bus_string(struct bnx2 *bp, char *str)
8452{
8453 char *s = str;
8454
f86e82fb 8455 if (bp->flags & BNX2_FLAG_PCIE) {
883e5151
MC
8456 s += sprintf(s, "PCI Express");
8457 } else {
8458 s += sprintf(s, "PCI");
f86e82fb 8459 if (bp->flags & BNX2_FLAG_PCIX)
883e5151 8460 s += sprintf(s, "-X");
f86e82fb 8461 if (bp->flags & BNX2_FLAG_PCI_32BIT)
883e5151
MC
8462 s += sprintf(s, " 32-bit");
8463 else
8464 s += sprintf(s, " 64-bit");
8465 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8466 }
8467 return str;
8468}
8469
f048fa9c
MC
8470static void
8471bnx2_del_napi(struct bnx2 *bp)
8472{
8473 int i;
8474
8475 for (i = 0; i < bp->irq_nvecs; i++)
8476 netif_napi_del(&bp->bnx2_napi[i].napi);
8477}
8478
8479static void
35efa7c1
MC
8480bnx2_init_napi(struct bnx2 *bp)
8481{
b4b36042 8482 int i;
35efa7c1 8483
4327ba43 8484 for (i = 0; i < bp->irq_nvecs; i++) {
35e9010b
MC
8485 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8486 int (*poll)(struct napi_struct *, int);
8487
8488 if (i == 0)
8489 poll = bnx2_poll;
8490 else
f0ea2e63 8491 poll = bnx2_poll_msix;
35e9010b
MC
8492
8493 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
b4b36042
MC
8494 bnapi->bp = bp;
8495 }
35efa7c1
MC
8496}
8497
0421eae6
SH
8498static const struct net_device_ops bnx2_netdev_ops = {
8499 .ndo_open = bnx2_open,
8500 .ndo_start_xmit = bnx2_start_xmit,
8501 .ndo_stop = bnx2_close,
5d07bf26 8502 .ndo_get_stats64 = bnx2_get_stats64,
0421eae6
SH
8503 .ndo_set_rx_mode = bnx2_set_rx_mode,
8504 .ndo_do_ioctl = bnx2_ioctl,
8505 .ndo_validate_addr = eth_validate_addr,
8506 .ndo_set_mac_address = bnx2_change_mac_addr,
8507 .ndo_change_mtu = bnx2_change_mtu,
8d7dfc2b
MM
8508 .ndo_fix_features = bnx2_fix_features,
8509 .ndo_set_features = bnx2_set_features,
0421eae6 8510 .ndo_tx_timeout = bnx2_tx_timeout,
257ddbda 8511#ifdef CONFIG_NET_POLL_CONTROLLER
0421eae6
SH
8512 .ndo_poll_controller = poll_bnx2,
8513#endif
8514};
8515
cfd95a63 8516static int
b6016b76
MC
8517bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8518{
8519 static int version_printed = 0;
c0357e97 8520 struct net_device *dev;
b6016b76 8521 struct bnx2 *bp;
0795af57 8522 int rc;
883e5151 8523 char str[40];
b6016b76
MC
8524
8525 if (version_printed++ == 0)
3a9c6a49 8526 pr_info("%s", version);
b6016b76
MC
8527
8528 /* dev zeroed in init_etherdev */
706bf240 8529 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
b6016b76
MC
8530 if (!dev)
8531 return -ENOMEM;
8532
8533 rc = bnx2_init_board(pdev, dev);
c0357e97
FR
8534 if (rc < 0)
8535 goto err_free;
b6016b76 8536
0421eae6 8537 dev->netdev_ops = &bnx2_netdev_ops;
b6016b76 8538 dev->watchdog_timeo = TX_TIMEOUT;
b6016b76 8539 dev->ethtool_ops = &bnx2_ethtool_ops;
b6016b76 8540
972ec0d4 8541 bp = netdev_priv(dev);
b6016b76 8542
1b2f922f
MC
8543 pci_set_drvdata(pdev, dev);
8544
8545 memcpy(dev->dev_addr, bp->mac_addr, 6);
8546 memcpy(dev->perm_addr, bp->mac_addr, 6);
1b2f922f 8547
8d7dfc2b
MM
8548 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8549 NETIF_F_TSO | NETIF_F_TSO_ECN |
8550 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8551
4ce45e02 8552 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
8d7dfc2b
MM
8553 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8554
8555 dev->vlan_features = dev->hw_features;
8556 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8557 dev->features |= dev->hw_features;
01789349 8558 dev->priv_flags |= IFF_UNICAST_FLT;
8d7dfc2b 8559
b6016b76 8560 if ((rc = register_netdev(dev))) {
9b91cf9d 8561 dev_err(&pdev->dev, "Cannot register net device\n");
57579f76 8562 goto error;
b6016b76
MC
8563 }
8564
c0357e97
FR
8565 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8566 "node addr %pM\n", board_info[ent->driver_data].name,
4ce45e02
MC
8567 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8568 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
c0357e97
FR
8569 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8570 pdev->irq, dev->dev_addr);
b6016b76 8571
b6016b76 8572 return 0;
57579f76
MC
8573
8574error:
4ce45e02 8575 iounmap(bp->regview);
57579f76
MC
8576 pci_release_regions(pdev);
8577 pci_disable_device(pdev);
8578 pci_set_drvdata(pdev, NULL);
c0357e97 8579err_free:
57579f76
MC
8580 free_netdev(dev);
8581 return rc;
b6016b76
MC
8582}
8583
cfd95a63 8584static void
b6016b76
MC
8585bnx2_remove_one(struct pci_dev *pdev)
8586{
8587 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8588 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
8589
8590 unregister_netdev(dev);
8591
8333a46a 8592 del_timer_sync(&bp->timer);
cd634019 8593 cancel_work_sync(&bp->reset_task);
8333a46a 8594
c0357e97 8595 pci_iounmap(bp->pdev, bp->regview);
b6016b76 8596
354fcd77
MC
8597 kfree(bp->temp_stats_blk);
8598
4bb9ebc7 8599 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
c239f279 8600 pci_disable_pcie_error_reporting(pdev);
4bb9ebc7
MC
8601 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8602 }
cd709aa9 8603
7880b72e 8604 bnx2_release_firmware(bp);
8605
c239f279 8606 free_netdev(dev);
cd709aa9 8607
b6016b76
MC
8608 pci_release_regions(pdev);
8609 pci_disable_device(pdev);
8610 pci_set_drvdata(pdev, NULL);
8611}
8612
8613static int
829ca9a3 8614bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
b6016b76
MC
8615{
8616 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8617 struct bnx2 *bp = netdev_priv(dev);
b6016b76 8618
6caebb02
MC
8619 /* PCI register 4 needs to be saved whether netif_running() or not.
8620 * MSI address and data need to be saved if using MSI and
8621 * netif_running().
8622 */
8623 pci_save_state(pdev);
b6016b76
MC
8624 if (!netif_running(dev))
8625 return 0;
8626
23f333a2 8627 cancel_work_sync(&bp->reset_task);
212f9934 8628 bnx2_netif_stop(bp, true);
b6016b76
MC
8629 netif_device_detach(dev);
8630 del_timer_sync(&bp->timer);
74bf4ba3 8631 bnx2_shutdown_chip(bp);
b6016b76 8632 bnx2_free_skbs(bp);
829ca9a3 8633 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
b6016b76
MC
8634 return 0;
8635}
8636
8637static int
8638bnx2_resume(struct pci_dev *pdev)
8639{
8640 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 8641 struct bnx2 *bp = netdev_priv(dev);
b6016b76 8642
6caebb02 8643 pci_restore_state(pdev);
b6016b76
MC
8644 if (!netif_running(dev))
8645 return 0;
8646
829ca9a3 8647 bnx2_set_power_state(bp, PCI_D0);
b6016b76 8648 netif_device_attach(dev);
9a120bc5 8649 bnx2_init_nic(bp, 1);
212f9934 8650 bnx2_netif_start(bp, true);
b6016b76
MC
8651 return 0;
8652}
8653
6ff2da49
WX
8654/**
8655 * bnx2_io_error_detected - called when PCI error is detected
8656 * @pdev: Pointer to PCI device
8657 * @state: The current pci connection state
8658 *
8659 * This function is called after a PCI bus error affecting
8660 * this device has been detected.
8661 */
8662static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8663 pci_channel_state_t state)
8664{
8665 struct net_device *dev = pci_get_drvdata(pdev);
8666 struct bnx2 *bp = netdev_priv(dev);
8667
8668 rtnl_lock();
8669 netif_device_detach(dev);
8670
2ec3de26
DN
8671 if (state == pci_channel_io_perm_failure) {
8672 rtnl_unlock();
8673 return PCI_ERS_RESULT_DISCONNECT;
8674 }
8675
6ff2da49 8676 if (netif_running(dev)) {
212f9934 8677 bnx2_netif_stop(bp, true);
6ff2da49
WX
8678 del_timer_sync(&bp->timer);
8679 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8680 }
8681
8682 pci_disable_device(pdev);
8683 rtnl_unlock();
8684
8685 /* Request a slot slot reset. */
8686 return PCI_ERS_RESULT_NEED_RESET;
8687}
8688
8689/**
8690 * bnx2_io_slot_reset - called after the pci bus has been reset.
8691 * @pdev: Pointer to PCI device
8692 *
8693 * Restart the card from scratch, as if from a cold-boot.
8694 */
8695static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8696{
8697 struct net_device *dev = pci_get_drvdata(pdev);
8698 struct bnx2 *bp = netdev_priv(dev);
cd709aa9
JF
8699 pci_ers_result_t result;
8700 int err;
6ff2da49
WX
8701
8702 rtnl_lock();
8703 if (pci_enable_device(pdev)) {
8704 dev_err(&pdev->dev,
3a9c6a49 8705 "Cannot re-enable PCI device after reset\n");
cd709aa9
JF
8706 result = PCI_ERS_RESULT_DISCONNECT;
8707 } else {
8708 pci_set_master(pdev);
8709 pci_restore_state(pdev);
8710 pci_save_state(pdev);
8711
8712 if (netif_running(dev)) {
8713 bnx2_set_power_state(bp, PCI_D0);
8714 bnx2_init_nic(bp, 1);
8715 }
8716 result = PCI_ERS_RESULT_RECOVERED;
6ff2da49 8717 }
cd709aa9 8718 rtnl_unlock();
6ff2da49 8719
4bb9ebc7 8720 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
c239f279
MC
8721 return result;
8722
cd709aa9
JF
8723 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8724 if (err) {
8725 dev_err(&pdev->dev,
8726 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8727 err); /* non-fatal, continue */
6ff2da49
WX
8728 }
8729
cd709aa9 8730 return result;
6ff2da49
WX
8731}
8732
8733/**
8734 * bnx2_io_resume - called when traffic can start flowing again.
8735 * @pdev: Pointer to PCI device
8736 *
8737 * This callback is called when the error recovery driver tells us that
8738 * its OK to resume normal operation.
8739 */
8740static void bnx2_io_resume(struct pci_dev *pdev)
8741{
8742 struct net_device *dev = pci_get_drvdata(pdev);
8743 struct bnx2 *bp = netdev_priv(dev);
8744
8745 rtnl_lock();
8746 if (netif_running(dev))
212f9934 8747 bnx2_netif_start(bp, true);
6ff2da49
WX
8748
8749 netif_device_attach(dev);
8750 rtnl_unlock();
8751}
8752
4ce45e02 8753static struct pci_error_handlers bnx2_err_handler = {
6ff2da49
WX
8754 .error_detected = bnx2_io_error_detected,
8755 .slot_reset = bnx2_io_slot_reset,
8756 .resume = bnx2_io_resume,
8757};
8758
b6016b76 8759static struct pci_driver bnx2_pci_driver = {
14ab9b86
PH
8760 .name = DRV_MODULE_NAME,
8761 .id_table = bnx2_pci_tbl,
8762 .probe = bnx2_init_one,
cfd95a63 8763 .remove = bnx2_remove_one,
14ab9b86
PH
8764 .suspend = bnx2_suspend,
8765 .resume = bnx2_resume,
6ff2da49 8766 .err_handler = &bnx2_err_handler,
b6016b76
MC
8767};
8768
8769static int __init bnx2_init(void)
8770{
29917620 8771 return pci_register_driver(&bnx2_pci_driver);
b6016b76
MC
8772}
8773
8774static void __exit bnx2_cleanup(void)
8775{
8776 pci_unregister_driver(&bnx2_pci_driver);
8777}
8778
8779module_init(bnx2_init);
8780module_exit(bnx2_cleanup);
8781
8782
8783