]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2x/bnx2x_hsi.h
bnx2x: add support for ndo_ll_poll
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_hsi.h
CommitLineData
a2fbb9ea
ET
1/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
247fa82b 3 * Copyright (c) 2007-2013 Broadcom Corporation
a2fbb9ea
ET
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
523224a3
DK
9#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
2e499d3c 13#include "bnx2x_mfw_req.h"
a2fbb9ea 14
619c5cb6 15#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
2ba45142 16
e2513065
MC
17struct license_key {
18 u32 reserved[6];
19
2ba45142
VZ
20 u32 max_iscsi_conn;
21#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
22#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
23#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
24#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
e2513065 25
2ba45142 26 u32 reserved_a;
e2513065 27
2ba45142
VZ
28 u32 max_fcoe_conn;
29#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
30#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
31#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
32#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
33
34 u32 reserved_b[4];
35};
a2fbb9ea 36
a2fbb9ea 37/****************************************************************************
619c5cb6 38 * Shared HW configuration *
a2fbb9ea 39 ****************************************************************************/
619c5cb6
VZ
40#define PIN_CFG_NA 0x00000000
41#define PIN_CFG_GPIO0_P0 0x00000001
42#define PIN_CFG_GPIO1_P0 0x00000002
43#define PIN_CFG_GPIO2_P0 0x00000003
44#define PIN_CFG_GPIO3_P0 0x00000004
45#define PIN_CFG_GPIO0_P1 0x00000005
46#define PIN_CFG_GPIO1_P1 0x00000006
47#define PIN_CFG_GPIO2_P1 0x00000007
48#define PIN_CFG_GPIO3_P1 0x00000008
49#define PIN_CFG_EPIO0 0x00000009
50#define PIN_CFG_EPIO1 0x0000000a
51#define PIN_CFG_EPIO2 0x0000000b
52#define PIN_CFG_EPIO3 0x0000000c
53#define PIN_CFG_EPIO4 0x0000000d
54#define PIN_CFG_EPIO5 0x0000000e
55#define PIN_CFG_EPIO6 0x0000000f
56#define PIN_CFG_EPIO7 0x00000010
57#define PIN_CFG_EPIO8 0x00000011
58#define PIN_CFG_EPIO9 0x00000012
59#define PIN_CFG_EPIO10 0x00000013
60#define PIN_CFG_EPIO11 0x00000014
61#define PIN_CFG_EPIO12 0x00000015
62#define PIN_CFG_EPIO13 0x00000016
63#define PIN_CFG_EPIO14 0x00000017
64#define PIN_CFG_EPIO15 0x00000018
65#define PIN_CFG_EPIO16 0x00000019
66#define PIN_CFG_EPIO17 0x0000001a
67#define PIN_CFG_EPIO18 0x0000001b
68#define PIN_CFG_EPIO19 0x0000001c
69#define PIN_CFG_EPIO20 0x0000001d
70#define PIN_CFG_EPIO21 0x0000001e
71#define PIN_CFG_EPIO22 0x0000001f
72#define PIN_CFG_EPIO23 0x00000020
73#define PIN_CFG_EPIO24 0x00000021
74#define PIN_CFG_EPIO25 0x00000022
75#define PIN_CFG_EPIO26 0x00000023
76#define PIN_CFG_EPIO27 0x00000024
77#define PIN_CFG_EPIO28 0x00000025
78#define PIN_CFG_EPIO29 0x00000026
79#define PIN_CFG_EPIO30 0x00000027
80#define PIN_CFG_EPIO31 0x00000028
81
82/* EPIO definition */
83#define EPIO_CFG_NA 0x00000000
84#define EPIO_CFG_EPIO0 0x00000001
85#define EPIO_CFG_EPIO1 0x00000002
86#define EPIO_CFG_EPIO2 0x00000003
87#define EPIO_CFG_EPIO3 0x00000004
88#define EPIO_CFG_EPIO4 0x00000005
89#define EPIO_CFG_EPIO5 0x00000006
90#define EPIO_CFG_EPIO6 0x00000007
91#define EPIO_CFG_EPIO7 0x00000008
92#define EPIO_CFG_EPIO8 0x00000009
93#define EPIO_CFG_EPIO9 0x0000000a
94#define EPIO_CFG_EPIO10 0x0000000b
95#define EPIO_CFG_EPIO11 0x0000000c
96#define EPIO_CFG_EPIO12 0x0000000d
97#define EPIO_CFG_EPIO13 0x0000000e
98#define EPIO_CFG_EPIO14 0x0000000f
99#define EPIO_CFG_EPIO15 0x00000010
100#define EPIO_CFG_EPIO16 0x00000011
101#define EPIO_CFG_EPIO17 0x00000012
102#define EPIO_CFG_EPIO18 0x00000013
103#define EPIO_CFG_EPIO19 0x00000014
104#define EPIO_CFG_EPIO20 0x00000015
105#define EPIO_CFG_EPIO21 0x00000016
106#define EPIO_CFG_EPIO22 0x00000017
107#define EPIO_CFG_EPIO23 0x00000018
108#define EPIO_CFG_EPIO24 0x00000019
109#define EPIO_CFG_EPIO25 0x0000001a
110#define EPIO_CFG_EPIO26 0x0000001b
111#define EPIO_CFG_EPIO27 0x0000001c
112#define EPIO_CFG_EPIO28 0x0000001d
113#define EPIO_CFG_EPIO29 0x0000001e
114#define EPIO_CFG_EPIO30 0x0000001f
115#define EPIO_CFG_EPIO31 0x00000020
116
91226790
DK
117struct mac_addr {
118 u32 upper;
119 u32 lower;
120};
619c5cb6
VZ
121
122struct shared_hw_cfg { /* NVRAM Offset */
a2fbb9ea 123 /* Up to 16 bytes of NULL-terminated string */
619c5cb6
VZ
124 u8 part_num[16]; /* 0x104 */
125
126 u32 config; /* 0x114 */
127 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
128 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
129 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
130 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
131 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
a2fbb9ea 132
619c5cb6 133 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
a2fbb9ea 134
619c5cb6 135 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
a2fbb9ea 136
619c5cb6
VZ
137 #define SHARED_HW_CFG_PCIE_GEN3_DISABLED 0x00000000
138 #define SHARED_HW_CFG_PCIE_GEN3_ENABLED 0x00000010
a2fbb9ea 139
619c5cb6
VZ
140 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
141 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
a2fbb9ea
ET
142 /* Whatever MFW found in NVM
143 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
619c5cb6
VZ
144 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
145 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
146 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
147 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
a2fbb9ea
ET
148 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
149 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 150 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
a2fbb9ea
ET
151 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
152 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 153 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
a2fbb9ea
ET
154 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
155 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6
VZ
156 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
157
158 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
159 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
160 #define SHARED_HW_CFG_LED_MAC1 0x00000000
161 #define SHARED_HW_CFG_LED_PHY1 0x00010000
162 #define SHARED_HW_CFG_LED_PHY2 0x00020000
163 #define SHARED_HW_CFG_LED_PHY3 0x00030000
164 #define SHARED_HW_CFG_LED_MAC2 0x00040000
165 #define SHARED_HW_CFG_LED_PHY4 0x00050000
166 #define SHARED_HW_CFG_LED_PHY5 0x00060000
167 #define SHARED_HW_CFG_LED_PHY6 0x00070000
168 #define SHARED_HW_CFG_LED_MAC3 0x00080000
169 #define SHARED_HW_CFG_LED_PHY7 0x00090000
170 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
171 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
172 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
173 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
174 #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
175
176
177 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
178 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
179 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
180 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
181 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
182 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
183 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
184 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
185
186 #define SHARED_HW_CFG_SRIOV_MASK 0x40000000
187 #define SHARED_HW_CFG_SRIOV_DISABLED 0x00000000
188 #define SHARED_HW_CFG_SRIOV_ENABLED 0x40000000
189
190 #define SHARED_HW_CFG_ATC_MASK 0x80000000
191 #define SHARED_HW_CFG_ATC_DISABLED 0x00000000
192 #define SHARED_HW_CFG_ATC_ENABLED 0x80000000
193
194 u32 config2; /* 0x118 */
a2fbb9ea 195 /* one time auto detect grace period (in sec) */
619c5cb6
VZ
196 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
197 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
a2fbb9ea 198
619c5cb6
VZ
199 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
200 #define SHARED_HW_CFG_PCIE_GEN2_DISABLED 0x00000000
a2fbb9ea
ET
201
202 /* The default value for the core clock is 250MHz and it is
203 achieved by setting the clock change to 4 */
619c5cb6
VZ
204 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
205 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
a2fbb9ea 206
619c5cb6
VZ
207 #define SHARED_HW_CFG_SMBUS_TIMING_MASK 0x00001000
208 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
209 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
a2fbb9ea 210
619c5cb6 211 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
a2fbb9ea 212
619c5cb6
VZ
213 #define SHARED_HW_CFG_WOL_CAPABLE_MASK 0x00004000
214 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED 0x00000000
215 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED 0x00004000
216
217 /* Output low when PERST is asserted */
218 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK 0x00008000
219 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED 0x00000000
220 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED 0x00008000
a2fbb9ea 221
619c5cb6
VZ
222 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK 0x00070000
223 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT 16
224 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW 0x00000000
225 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB 0x00010000
226 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB 0x00020000
227 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB 0x00030000
228
229 /* The fan failure mechanism is usually related to the PHY type
230 since the power consumption of the board is determined by the PHY.
231 Currently, fan is required for most designs with SFX7101, BCM8727
232 and BCM8481. If a fan is not required for a board which uses one
233 of those PHYs, this field should be set to "Disabled". If a fan is
234 required for a different PHY type, this option should be set to
235 "Enabled". The fan failure indication is expected on SPIO5 */
236 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
237 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
238 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
239 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
240 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
241
242 /* ASPM Power Management support */
243 #define SHARED_HW_CFG_ASPM_SUPPORT_MASK 0x00600000
244 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT 21
245 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED 0x00000000
246 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED 0x00200000
247 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED 0x00400000
248 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED 0x00600000
249
250 /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
251 tl_control_0 (register 0x2800) */
252 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK 0x00800000
253 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED 0x00000000
254 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED 0x00800000
255
256 #define SHARED_HW_CFG_PORT_MODE_MASK 0x01000000
257 #define SHARED_HW_CFG_PORT_MODE_2 0x00000000
258 #define SHARED_HW_CFG_PORT_MODE_4 0x01000000
259
260 #define SHARED_HW_CFG_PATH_SWAP_MASK 0x02000000
261 #define SHARED_HW_CFG_PATH_SWAP_DISABLED 0x00000000
262 #define SHARED_HW_CFG_PATH_SWAP_ENABLED 0x02000000
263
264 /* Set the MDC/MDIO access for the first external phy */
265 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
266 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
267 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
268 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
269 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
270 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
271 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
272
273 /* Set the MDC/MDIO access for the second external phy */
274 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
275 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
276 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
277 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
278 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
279 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
280 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
281
282
283 u32 power_dissipated; /* 0x11c */
284 #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
285 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
286 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
287 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
288 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
289 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
290
291 #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
292 #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
293
294 u32 ump_nc_si_config; /* 0x120 */
295 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
296 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
297 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
298 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
299 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
300 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
301
302 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
303 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
304
305 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
306 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
307 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
308 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
309
310 u32 board; /* 0x124 */
311 #define SHARED_HW_CFG_E3_I2C_MUX0_MASK 0x0000003F
312 #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT 0
313 #define SHARED_HW_CFG_E3_I2C_MUX1_MASK 0x00000FC0
314 #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT 6
315 /* Use the PIN_CFG_XXX defines on top */
316 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
317 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
318
319 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0f000000
320 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
321
322 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xf0000000
323 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
324
325 u32 wc_lane_config; /* 0x128 */
326 #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK 0x0000FFFF
327 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT 0
328 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210 0x00001b1b
329 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123 0x00001be4
330 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210 0x0000e41b
331 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123 0x0000e4e4
332 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000FF
333 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
334 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000FF00
335 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
336
337 /* TX lane Polarity swap */
338 #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED 0x00010000
339 #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED 0x00020000
340 #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED 0x00040000
341 #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED 0x00080000
342 /* TX lane Polarity swap */
343 #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED 0x00100000
344 #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED 0x00200000
345 #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED 0x00400000
346 #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED 0x00800000
347
348 /* Selects the port layout of the board */
349 #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK 0x0F000000
350 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT 24
351 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01 0x00000000
352 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10 0x01000000
353 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123 0x02000000
354 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032 0x03000000
355 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301 0x04000000
356 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210 0x05000000
a2fbb9ea
ET
357};
358
f1410647 359
a2fbb9ea 360/****************************************************************************
619c5cb6 361 * Port HW configuration *
a2fbb9ea 362 ****************************************************************************/
619c5cb6 363struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
a2fbb9ea 364
a2fbb9ea 365 u32 pci_id;
619c5cb6
VZ
366 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
367 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
a2fbb9ea
ET
368
369 u32 pci_sub_id;
619c5cb6
VZ
370 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
371 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
a2fbb9ea
ET
372
373 u32 power_dissipated;
619c5cb6
VZ
374 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
375 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
376 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
377 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
378 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
379 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
380 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
381 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
a2fbb9ea
ET
382
383 u32 power_consumed;
619c5cb6
VZ
384 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
385 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
386 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
387 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
388 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
389 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
390 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
391 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
a2fbb9ea
ET
392
393 u32 mac_upper;
619c5cb6
VZ
394 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
395 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
a2fbb9ea
ET
396 u32 mac_lower;
397
398 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
399 u32 iscsi_mac_lower;
400
401 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
402 u32 rdma_mac_lower;
403
404 u32 serdes_config;
619c5cb6
VZ
405 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
406 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
407
408 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xffff0000
409 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
410
411
412 /* Default values: 2P-64, 4P-32 */
413 u32 pf_config; /* 0x158 */
414 #define PORT_HW_CFG_PF_NUM_VF_MASK 0x0000007F
415 #define PORT_HW_CFG_PF_NUM_VF_SHIFT 0
416
417 /* Default values: 17 */
418 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK 0x00007F00
419 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT 8
420
421 #define PORT_HW_CFG_ENABLE_FLR_MASK 0x00010000
422 #define PORT_HW_CFG_FLR_ENABLED 0x00010000
423
424 u32 vf_config; /* 0x15C */
425 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK 0x0000007F
426 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT 0
427
428 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK 0xFFFF0000
429 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT 16
430
431 u32 mf_pci_id; /* 0x160 */
432 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK 0x0000FFFF
433 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT 0
434
435 /* Controls the TX laser of the SFP+ module */
436 u32 sfp_ctrl; /* 0x164 */
437 #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
438 #define PORT_HW_CFG_TX_LASER_SHIFT 0
439 #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
440 #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
441 #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
442 #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
443 #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
444
445 /* Controls the fault module LED of the SFP+ */
446 #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
447 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
448 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
449 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
450 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
451 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
452 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
453
454 /* The output pin TX_DIS that controls the TX laser of the SFP+
455 module. Use the PIN_CFG_XXX defines on top */
456 u32 e3_sfp_ctrl; /* 0x168 */
457 #define PORT_HW_CFG_E3_TX_LASER_MASK 0x000000FF
458 #define PORT_HW_CFG_E3_TX_LASER_SHIFT 0
459
460 /* The output pin for SFPP_TYPE which turns on the Fault module LED */
461 #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK 0x0000FF00
462 #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT 8
463
464 /* The input pin MOD_ABS that indicates whether SFP+ module is
465 present or not. Use the PIN_CFG_XXX defines on top */
466 #define PORT_HW_CFG_E3_MOD_ABS_MASK 0x00FF0000
467 #define PORT_HW_CFG_E3_MOD_ABS_SHIFT 16
468
469 /* The output pin PWRDIS_SFP_X which disable the power of the SFP+
470 module. Use the PIN_CFG_XXX defines on top */
471 #define PORT_HW_CFG_E3_PWR_DIS_MASK 0xFF000000
472 #define PORT_HW_CFG_E3_PWR_DIS_SHIFT 24
473
474 /*
475 * The input pin which signals module transmit fault. Use the
476 * PIN_CFG_XXX defines on top
477 */
478 u32 e3_cmn_pin_cfg; /* 0x16C */
479 #define PORT_HW_CFG_E3_TX_FAULT_MASK 0x000000FF
480 #define PORT_HW_CFG_E3_TX_FAULT_SHIFT 0
481
482 /* The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
483 top */
484 #define PORT_HW_CFG_E3_PHY_RESET_MASK 0x0000FF00
485 #define PORT_HW_CFG_E3_PHY_RESET_SHIFT 8
486
487 /*
488 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
489 * defines on top
490 */
491 #define PORT_HW_CFG_E3_PWR_DOWN_MASK 0x00FF0000
492 #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT 16
493
494 /* The output pin values BSC_SEL which selects the I2C for this port
495 in the I2C Mux */
496 #define PORT_HW_CFG_E3_I2C_MUX0_MASK 0x01000000
497 #define PORT_HW_CFG_E3_I2C_MUX1_MASK 0x02000000
498
a8db5b4c
YR
499
500 /*
619c5cb6
VZ
501 * The input pin I_FAULT which indicate over-current has occurred.
502 * Use the PIN_CFG_XXX defines on top
a8db5b4c 503 */
619c5cb6
VZ
504 u32 e3_cmn_pin_cfg1; /* 0x170 */
505 #define PORT_HW_CFG_E3_OVER_CURRENT_MASK 0x000000FF
506 #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT 0
7964211d
YM
507
508 /* pause on host ring */
509 u32 generic_features; /* 0x174 */
510 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_MASK 0x00000001
511 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_SHIFT 0
512 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_DISABLED 0x00000000
513 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED 0x00000001
514
e438c5d6
YR
515 /* SFP+ Tx Equalization: NIC recommended and tested value is 0xBEB2
516 * LOM recommended and tested value is 0xBEB2. Using a different
517 * value means using a value not tested by BRCM
518 */
519 u32 sfi_tap_values; /* 0x178 */
520 #define PORT_HW_CFG_TX_EQUALIZATION_MASK 0x0000FFFF
521 #define PORT_HW_CFG_TX_EQUALIZATION_SHIFT 0
522
523 /* SFP+ Tx driver broadcast IDRIVER: NIC recommended and tested
524 * value is 0x2. LOM recommended and tested value is 0x2. Using a
525 * different value means using a value not tested by BRCM
526 */
527 #define PORT_HW_CFG_TX_DRV_BROADCAST_MASK 0x000F0000
528 #define PORT_HW_CFG_TX_DRV_BROADCAST_SHIFT 16
529
530 u32 reserved0[5]; /* 0x17c */
619c5cb6
VZ
531
532 u32 aeu_int_mask; /* 0x190 */
533
534 u32 media_type; /* 0x194 */
535 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
536 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
537
538 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
539 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
540
541 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
542 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
543
544 /* 4 times 16 bits for all 4 lanes. In case external PHY is present
545 (not direct mode), those values will not take effect on the 4 XGXS
546 lanes. For some external PHYs (such as 8706 and 8726) the values
547 will be used to configure the external PHY in those cases, not
548 all 4 values are needed. */
549 u16 xgxs_config_rx[4]; /* 0x198 */
550 u16 xgxs_config_tx[4]; /* 0x1A0 */
551
552 /* For storing FCOE mac on shared memory */
553 u32 fcoe_fip_mac_upper;
554 #define PORT_HW_CFG_FCOE_UPPERMAC_MASK 0x0000ffff
555 #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT 0
556 u32 fcoe_fip_mac_lower;
557
558 u32 fcoe_wwn_port_name_upper;
559 u32 fcoe_wwn_port_name_lower;
560
561 u32 fcoe_wwn_node_name_upper;
562 u32 fcoe_wwn_node_name_lower;
563
0520e63a
YR
564 u32 Reserved1[49]; /* 0x1C0 */
565
566 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
567 84833 only */
568 u32 xgbt_phy_cfg; /* 0x284 */
569 #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK 0x000000FF
570 #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT 0
619c5cb6
VZ
571
572 u32 default_cfg; /* 0x288 */
573 #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
574 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
575 #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
576 #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
577 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
578 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
579
580 #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
581 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
582 #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
583 #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
584 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
585 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
586
587 #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
588 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
589 #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
590 #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
591 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
592 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
593
594 #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
595 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
596 #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
597 #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
598 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
599 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
600
601 /* When KR link is required to be set to force which is not
602 KR-compliant, this parameter determine what is the trigger for it.
603 When GPIO is selected, low input will force the speed. Currently
604 default speed is 1G. In the future, it may be widen to select the
605 forced speed in with another parameter. Note when force-1G is
606 enabled, it override option 56: Link Speed option. */
607 #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
608 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
609 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
610 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
611 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
612 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
613 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
614 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
615 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
616 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
617 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
618 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
619 /* Enable to determine with which GPIO to reset the external phy */
620 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
621 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
622 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
623 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
624 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
625 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
626 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
627 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
628 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
629 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
630 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
631
121839be 632 /* Enable BAM on KR */
619c5cb6
VZ
633 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
634 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
635 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
636 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
121839be 637
1bef68e3 638 /* Enable Common Mode Sense */
619c5cb6
VZ
639 #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
640 #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
641 #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
642 #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
643
619c5cb6
VZ
644 /* Determine the Serdes electrical interface */
645 #define PORT_HW_CFG_NET_SERDES_IF_MASK 0x0F000000
646 #define PORT_HW_CFG_NET_SERDES_IF_SHIFT 24
647 #define PORT_HW_CFG_NET_SERDES_IF_SGMII 0x00000000
648 #define PORT_HW_CFG_NET_SERDES_IF_XFI 0x01000000
649 #define PORT_HW_CFG_NET_SERDES_IF_SFI 0x02000000
650 #define PORT_HW_CFG_NET_SERDES_IF_KR 0x03000000
651 #define PORT_HW_CFG_NET_SERDES_IF_DXGXS 0x04000000
652 #define PORT_HW_CFG_NET_SERDES_IF_KR2 0x05000000
653
1bef68e3 654
a22f0788 655 u32 speed_capability_mask2; /* 0x28C */
619c5cb6
VZ
656 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
657 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
658 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
659 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
660 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
661 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
662 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
663 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
664 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
665 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G 0x00000080
666
667 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
668 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
669 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
670 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
671 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
672 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
673 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
674 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
675 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
676 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G 0x00800000
677
678
679 /* In the case where two media types (e.g. copper and fiber) are
680 present and electrically active at the same time, PHY Selection
681 will determine which of the two PHYs will be designated as the
682 Active PHY and used for a connection to the network. */
683 u32 multi_phy_config; /* 0x290 */
684 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
685 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
686 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
687 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
688 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
689 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
690 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
691
692 /* When enabled, all second phy nvram parameters will be swapped
693 with the first phy parameters */
694 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
695 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
696 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
697 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
698
699
700 /* Address of the second external phy */
701 u32 external_phy_config2; /* 0x294 */
702 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
703 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
704
705 /* The second XGXS external PHY type */
706 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
707 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
708 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
709 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
710 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
711 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
712 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
713 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
714 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
715 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
716 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
717 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
718 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
719 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
720 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
721 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
52c4d6c4 722 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE 0x00000e00
619c5cb6 723 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
3756a89f 724 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54616 0x00001000
0f6bb03d 725 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84834 0x00001100
619c5cb6
VZ
726 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
727 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
728
729
730 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
731 8706, 8726 and 8727) not all 4 values are needed. */
732 u16 xgxs_config2_rx[4]; /* 0x296 */
733 u16 xgxs_config2_tx[4]; /* 0x2A0 */
a2fbb9ea
ET
734
735 u32 lane_config;
619c5cb6
VZ
736 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
737 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
738 /* AN and forced */
739 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
740 /* forced only */
741 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
742 /* forced only */
743 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
744 /* forced only */
745 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
746 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
747 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
748 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
749 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
750 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
751 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
752
753 /* Indicate whether to swap the external phy polarity */
754 #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
755 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
756 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
757
a2fbb9ea
ET
758
759 u32 external_phy_config;
619c5cb6
VZ
760 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
761 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
762
763 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
764 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
765 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
766 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
767 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
768 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
769 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
770 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
771 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
772 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
773 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
774 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
775 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
776 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
777 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640 0x00000c00
778 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
52c4d6c4 779 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE 0x00000e00
619c5cb6 780 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
3756a89f 781 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616 0x00001000
0f6bb03d 782 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834 0x00001100
619c5cb6
VZ
783 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC 0x0000fc00
784 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
785 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
786
787 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
788 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
789
790 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
791 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
792 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
793 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
794 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
795 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
a2fbb9ea
ET
796
797 u32 speed_capability_mask;
619c5cb6
VZ
798 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
799 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
800 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
801 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
802 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
803 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
804 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
805 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
806 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
807 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G 0x00000080
808 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
809
810 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
811 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
812 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
813 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
814 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
815 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
816 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
817 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
818 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
819 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G 0x00800000
820 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
821
822 /* A place to hold the original MAC address as a backup */
823 u32 backup_mac_upper; /* 0x2B4 */
824 u32 backup_mac_lower; /* 0x2B8 */
a2fbb9ea
ET
825
826};
827
f1410647 828
a2fbb9ea 829/****************************************************************************
619c5cb6 830 * Shared Feature configuration *
a2fbb9ea 831 ****************************************************************************/
619c5cb6
VZ
832struct shared_feat_cfg { /* NVRAM Offset */
833
834 u32 config; /* 0x450 */
835 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
836
837 /* Use NVRAM values instead of HW default values */
838 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
839 0x00000002
840 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
841 0x00000000
842 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
843 0x00000002
844
845 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK 0x00000008
846 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO 0x00000000
847 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM 0x00000008
f1410647 848
619c5cb6
VZ
849 #define SHARED_FEAT_CFG_NCSI_ID_MASK 0x00000030
850 #define SHARED_FEAT_CFG_NCSI_ID_SHIFT 4
589abe3a 851
619c5cb6
VZ
852 /* Override the OTP back to single function mode. When using GPIO,
853 high means only SF, 0 is according to CLP configuration */
854 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
855 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
856 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
857 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
858 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
859 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
a3348722 860 #define SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE 0x00000400
589abe3a 861
619c5cb6
VZ
862 /* The interval in seconds between sending LLDP packets. Set to zero
863 to disable the feature */
864 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK 0x00ff0000
865 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT 16
866
867 /* The assigned device type ID for LLDP usage */
868 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK 0xff000000
869 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT 24
a2fbb9ea
ET
870
871};
872
873
874/****************************************************************************
619c5cb6 875 * Port Feature configuration *
a2fbb9ea 876 ****************************************************************************/
619c5cb6 877struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
f1410647 878
a2fbb9ea 879 u32 config;
619c5cb6
VZ
880 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
881 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
882 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
883 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
884 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
885 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
886 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
887 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
888 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
889 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
890 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
891 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
892 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
893 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
894 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
895 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
896 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
897 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
898 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
899 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
900 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
901 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
902 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
903 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
904 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
905 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
906 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
907 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
908 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
909 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
910 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
911 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
912 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
913 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
914 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
915 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
916
917 #define PORT_FEAT_CFG_DCBX_MASK 0x00000100
918 #define PORT_FEAT_CFG_DCBX_DISABLED 0x00000000
919 #define PORT_FEAT_CFG_DCBX_ENABLED 0x00000100
920
4ba7699b
YM
921 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK 0x00000C00
922 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE 0x00000400
923 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI 0x00000800
924
619c5cb6
VZ
925 #define PORT_FEATURE_EN_SIZE_MASK 0x0f000000
926 #define PORT_FEATURE_EN_SIZE_SHIFT 24
927 #define PORT_FEATURE_WOL_ENABLED 0x01000000
928 #define PORT_FEATURE_MBA_ENABLED 0x02000000
929 #define PORT_FEATURE_MFW_ENABLED 0x04000000
930
931 /* Advertise expansion ROM even if MBA is disabled */
932 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK 0x08000000
933 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED 0x00000000
934 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED 0x08000000
935
936 /* Check the optic vendor via i2c against a list of approved modules
937 in a separate nvram image */
938 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xe0000000
939 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
940 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
941 0x00000000
942 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
943 0x20000000
944 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
945 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
589abe3a 946
a2fbb9ea
ET
947 u32 wol_config;
948 /* Default is used when driver sets to "auto" mode */
619c5cb6
VZ
949 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
950 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
951 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
952 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
953 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
954 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
955 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
956 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
957 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
a2fbb9ea
ET
958
959 u32 mba_config;
619c5cb6
VZ
960 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000007
961 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
962 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
963 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
964 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
965 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
966 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT 0x00000004
967 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE 0x00000007
968
969 #define PORT_FEATURE_MBA_BOOT_RETRY_MASK 0x00000038
970 #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT 3
971
972 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
973 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
974 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
975 #define PORT_FEATURE_MBA_HOTKEY_MASK 0x00000800
976 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
977 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
978 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
979 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
980 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
981 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
982 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
983 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
984 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
985 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
986 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
987 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
988 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
989 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
990 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
991 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
992 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
993 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
994 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
995 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
996 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
997 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
998 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
999 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
1000 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
1001 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
1002 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
1003 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
1004 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
1005 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
1006 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
1007 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
1008 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
1009 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
1010 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
1011 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
1012 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
1013 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
1014 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS 0x20000000
a2fbb9ea 1015 u32 bmc_config;
619c5cb6
VZ
1016 #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK 0x00000001
1017 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
1018 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
a2fbb9ea
ET
1019
1020 u32 mba_vlan_cfg;
619c5cb6
VZ
1021 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
1022 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
1023 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
a2fbb9ea
ET
1024
1025 u32 resource_cfg;
619c5cb6
VZ
1026 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
1027 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
1028 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
1029 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
1030 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
a2fbb9ea
ET
1031
1032 u32 smbus_config;
619c5cb6
VZ
1033 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
1034 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
1035
1036 u32 vf_config;
1037 #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK 0x0000000f
1038 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT 0
1039 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED 0x00000000
1040 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K 0x00000001
1041 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K 0x00000002
1042 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K 0x00000003
1043 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K 0x00000004
1044 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K 0x00000005
1045 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K 0x00000006
1046 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K 0x00000007
1047 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K 0x00000008
1048 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M 0x00000009
1049 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M 0x0000000a
1050 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M 0x0000000b
1051 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M 0x0000000c
1052 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M 0x0000000d
1053 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M 0x0000000e
1054 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M 0x0000000f
a2fbb9ea
ET
1055
1056 u32 link_config; /* Used as HW defaults for the driver */
619c5cb6
VZ
1057 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
1058 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
1059 /* (forced) low speed switch (< 10G) */
1060 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
1061 /* (forced) high speed switch (>= 10G) */
1062 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
1063 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
1064 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
1065
1066 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
1067 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
1068 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
1069 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
1070 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
1071 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
1072 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
1073 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
1074 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
1075 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
1076 #define PORT_FEATURE_LINK_SPEED_20G 0x00080000
1077
1078 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
1079 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
1080 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
1081 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
1082 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
1083 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
1084 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
a2fbb9ea
ET
1085
1086 /* The default for MCP link configuration,
619c5cb6 1087 uses the same defines as link_config */
a2fbb9ea 1088 u32 mfw_wol_link_cfg;
619c5cb6 1089
a22f0788 1090 /* The default for the driver of the second external phy,
619c5cb6
VZ
1091 uses the same defines as link_config */
1092 u32 link_config2; /* 0x47C */
a2fbb9ea 1093
a22f0788 1094 /* The default for MCP of the second external phy,
619c5cb6
VZ
1095 uses the same defines as link_config */
1096 u32 mfw_wol_link_cfg2; /* 0x480 */
a22f0788 1097
a2fbb9ea 1098
c8c60d88
YM
1099 /* EEE power saving mode */
1100 u32 eee_power_mode; /* 0x484 */
1101 #define PORT_FEAT_CFG_EEE_POWER_MODE_MASK 0x000000FF
1102 #define PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT 0
1103 #define PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED 0x00000000
1104 #define PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED 0x00000001
1105 #define PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE 0x00000002
1106 #define PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY 0x00000003
1107
1108
1109 u32 Reserved2[16]; /* 0x488 */
a2fbb9ea
ET
1110};
1111
1112
34f80b04 1113/****************************************************************************
619c5cb6 1114 * Device Information *
34f80b04 1115 ****************************************************************************/
619c5cb6 1116struct shm_dev_info { /* size */
f1410647 1117
34f80b04 1118 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
f1410647 1119
619c5cb6 1120 struct shared_hw_cfg shared_hw_config; /* 40 */
f1410647 1121
619c5cb6 1122 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
f1410647 1123
619c5cb6 1124 struct shared_feat_cfg shared_feature_config; /* 4 */
f1410647 1125
619c5cb6 1126 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
f1410647
ET
1127
1128};
1129
1130
619c5cb6
VZ
1131#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1132 #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1133#endif
f1410647 1134
619c5cb6
VZ
1135#define FUNC_0 0
1136#define FUNC_1 1
1137#define FUNC_2 2
1138#define FUNC_3 3
1139#define FUNC_4 4
1140#define FUNC_5 5
1141#define FUNC_6 6
1142#define FUNC_7 7
1143#define E1_FUNC_MAX 2
1144#define E1H_FUNC_MAX 8
1145#define E2_FUNC_MAX 4 /* per path */
1146
1147#define VN_0 0
1148#define VN_1 1
1149#define VN_2 2
1150#define VN_3 3
1151#define E1VN_MAX 1
1152#define E1HVN_MAX 4
1153
1154#define E2_VF_MAX 64 /* HC_REG_VF_CONFIGURATION_SIZE */
f1410647
ET
1155/* This value (in milliseconds) determines the frequency of the driver
1156 * issuing the PULSE message code. The firmware monitors this periodic
1157 * pulse to determine when to switch to an OS-absent mode. */
619c5cb6 1158#define DRV_PULSE_PERIOD_MS 250
f1410647
ET
1159
1160/* This value (in milliseconds) determines how long the driver should
1161 * wait for an acknowledgement from the firmware before timing out. Once
1162 * the firmware has timed out, the driver will assume there is no firmware
1163 * running and there won't be any firmware-driver synchronization during a
1164 * driver reset. */
619c5cb6 1165#define FW_ACK_TIME_OUT_MS 5000
f1410647 1166
619c5cb6 1167#define FW_ACK_POLL_TIME_MS 1
f1410647 1168
619c5cb6 1169#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
f1410647 1170
de128804
DK
1171#define MFW_TRACE_SIGNATURE 0x54524342
1172
a2fbb9ea 1173/****************************************************************************
619c5cb6 1174 * Driver <-> FW Mailbox *
a2fbb9ea 1175 ****************************************************************************/
f1410647 1176struct drv_port_mb {
a2fbb9ea 1177
f1410647
ET
1178 u32 link_status;
1179 /* Driver should update this field on any link change event */
a2fbb9ea 1180
d0b8a6f9 1181 #define LINK_STATUS_NONE (0<<0)
619c5cb6
VZ
1182 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
1183 #define LINK_STATUS_LINK_UP 0x00000001
1184 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
1185 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
1186 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
1187 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
1188 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
1189 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
1190 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
1191 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
1192 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
1193 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
1194 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
1195 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
1196 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
1197 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
1198 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
1199 #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD (11<<1)
1200 #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD (11<<1)
1201
1202 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
1203 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
1204
1205 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
1206 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
1207 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
1208
1209 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
1210 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
1211 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
1212 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
1213 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
1214 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
1215 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
1216
1217 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
1218 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
1219
1220 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
1221 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
1222
1223 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
1224 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
1225 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
1226 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
1227 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
1228
1229 #define LINK_STATUS_SERDES_LINK 0x00100000
1230
1231 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
1232 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
1233 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
1234 #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE 0x10000000
f1410647 1235
b8d6d082
YR
1236 #define LINK_STATUS_PFC_ENABLED 0x20000000
1237
de6f3377 1238 #define LINK_STATUS_PHYSICAL_LINK_FLAG 0x40000000
d0b8a6f9 1239 #define LINK_STATUS_SFP_TX_FAULT 0x80000000
de6f3377 1240
34f80b04
EG
1241 u32 port_stx;
1242
de832a55
EG
1243 u32 stat_nig_timer;
1244
a35da8db
EG
1245 /* MCP firmware does not use this field */
1246 u32 ext_phy_fw_version;
f1410647
ET
1247
1248};
1249
1250
1251struct drv_func_mb {
1252
1253 u32 drv_mb_header;
619c5cb6
VZ
1254 #define DRV_MSG_CODE_MASK 0xffff0000
1255 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
1256 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
1257 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
1258 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
1259 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
1260 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
1261 #define DRV_MSG_CODE_DCC_OK 0x30000000
1262 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
1263 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
1264 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
1265 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
1266 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
1267 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
1268 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
1269 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
4d295db0 1270 /*
619c5cb6
VZ
1271 * The optic module verification command requires bootcode
1272 * v5.0.6 or later, te specific optic module verification command
1273 * requires bootcode v5.2.12 or later
4d295db0 1274 */
619c5cb6
VZ
1275 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
1276 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
1277 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
1278 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
a3348722
BW
1279 #define DRV_MSG_CODE_VRFY_AFEX_SUPPORTED 0xa2000000
1280 #define REQ_BC_VER_4_VRFY_AFEX_SUPPORTED 0x00070002
85242eea 1281 #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED 0x00070014
55386fe8 1282 #define REQ_BC_VER_4_MT_SUPPORTED 0x00070201
0e898dd7 1283 #define REQ_BC_VER_4_PFC_STATS_SUPPORTED 0x00070201
2e499d3c 1284 #define REQ_BC_VER_4_FCOE_FEATURES 0x00070209
619c5cb6
VZ
1285
1286 #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
1287 #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
9876879f 1288 #define REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF 0x00070401
619c5cb6
VZ
1289
1290 #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
a3348722
BW
1291
1292 #define DRV_MSG_CODE_AFEX_DRIVER_SETMAC 0xd0000000
1293 #define DRV_MSG_CODE_AFEX_LISTGET_ACK 0xd1000000
1294 #define DRV_MSG_CODE_AFEX_LISTSET_ACK 0xd2000000
1295 #define DRV_MSG_CODE_AFEX_STATSGET_ACK 0xd3000000
1296 #define DRV_MSG_CODE_AFEX_VIFSET_ACK 0xd4000000
1297
1d187b34
BW
1298 #define DRV_MSG_CODE_DRV_INFO_ACK 0xd8000000
1299 #define DRV_MSG_CODE_DRV_INFO_NACK 0xd9000000
f1410647 1300
c8c60d88
YM
1301 #define DRV_MSG_CODE_EEE_RESULTS_ACK 0xda000000
1302
619c5cb6
VZ
1303 #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
1304 #define REQ_BC_VER_4_SET_MF_BW 0x00060202
1305 #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
34f80b04 1306
619c5cb6
VZ
1307 #define DRV_MSG_CODE_LINK_STATUS_CHANGED 0x01000000
1308
452427b0
YM
1309 #define DRV_MSG_CODE_INITIATE_FLR 0x02000000
1310 #define REQ_BC_VER_4_INITIATE_FLR 0x00070213
1311
619c5cb6
VZ
1312 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
1313 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
1314 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1315 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1316
1317 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1318
1319 u32 drv_mb_param;
619c5cb6
VZ
1320 #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK 0x00ff0000
1321 #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK 0xff000000
f1410647 1322
5d07d868
YM
1323 #define DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET 0x00000002
1324
1325 #define DRV_MSG_CODE_LOAD_REQ_WITH_LFA 0x0000100a
178135c1
DK
1326 #define DRV_MSG_CODE_LOAD_REQ_FORCE_LFA 0x00002000
1327
f1410647 1328 u32 fw_mb_header;
619c5cb6
VZ
1329 #define FW_MSG_CODE_MASK 0xffff0000
1330 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
1331 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
1332 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
1333 /* Load common chip is supported from bc 6.0.0 */
1334 #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
1335 #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
1336
1337 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
1338 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
1339 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
1340 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
1341 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
1342 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
1343 #define FW_MSG_CODE_DCC_DONE 0x30100000
1344 #define FW_MSG_CODE_LLDP_DONE 0x40100000
1345 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
1346 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
1347 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
1348 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
1349 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
1350 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
1351 #define FW_MSG_CODE_NO_KEY 0x80f00000
1352 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
1353 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
1354 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
1355 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
1356 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
1357 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
1358 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
1359 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
1360 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
1361 #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000
a3348722
BW
1362 #define FW_MSG_CODE_HW_SET_INVALID_IMAGE 0xb0100000
1363
1364 #define FW_MSG_CODE_AFEX_DRIVER_SETMAC_DONE 0xd0100000
1365 #define FW_MSG_CODE_AFEX_LISTGET_ACK 0xd1100000
1366 #define FW_MSG_CODE_AFEX_LISTSET_ACK 0xd2100000
1367 #define FW_MSG_CODE_AFEX_STATSGET_ACK 0xd3100000
1368 #define FW_MSG_CODE_AFEX_VIFSET_ACK 0xd4100000
1369
1d187b34
BW
1370 #define FW_MSG_CODE_DRV_INFO_ACK 0xd8100000
1371 #define FW_MSG_CODE_DRV_INFO_NACK 0xd9100000
619c5cb6 1372
c8c60d88
YM
1373 #define FW_MSG_CODE_EEE_RESULS_ACK 0xda100000
1374
619c5cb6
VZ
1375 #define FW_MSG_CODE_SET_MF_BW_SENT 0xe0000000
1376 #define FW_MSG_CODE_SET_MF_BW_DONE 0xe1000000
1377
1378 #define FW_MSG_CODE_LINK_CHANGED_ACK 0x01100000
1379
1380 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
1381 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
1382 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1383 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1384
1385 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1386
1387 u32 fw_mb_param;
1388
1389 u32 drv_pulse_mb;
619c5cb6
VZ
1390 #define DRV_PULSE_SEQ_MASK 0x00007fff
1391 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
1392 /*
1393 * The system time is in the format of
1394 * (year-2001)*12*32 + month*32 + day.
1395 */
1396 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
1397 /*
1398 * Indicate to the firmware not to go into the
f1410647 1399 * OS-absent when it is not getting driver pulse.
619c5cb6
VZ
1400 * This is used for debugging as well for PXE(MBA).
1401 */
f1410647
ET
1402
1403 u32 mcp_pulse_mb;
619c5cb6
VZ
1404 #define MCP_PULSE_SEQ_MASK 0x00007fff
1405 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
f1410647
ET
1406 /* Indicates to the driver not to assert due to lack
1407 * of MCP response */
619c5cb6
VZ
1408 #define MCP_EVENT_MASK 0xffff0000
1409 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
f1410647
ET
1410
1411 u32 iscsi_boot_signature;
1412 u32 iscsi_boot_block_offset;
1413
34f80b04 1414 u32 drv_status;
619c5cb6
VZ
1415 #define DRV_STATUS_PMF 0x00000001
1416 #define DRV_STATUS_VF_DISABLED 0x00000002
1417 #define DRV_STATUS_SET_MF_BW 0x00000004
1418 #define DRV_STATUS_LINK_EVENT 0x00000008
1419
1420 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1421 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1422 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1423 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1424 #define DRV_STATUS_DCC_RESERVED1 0x00000800
1425 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1426 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
1427
1428 #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1429 #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
a3348722
BW
1430 #define DRV_STATUS_AFEX_EVENT_MASK 0x03f00000
1431 #define DRV_STATUS_AFEX_LISTGET_REQ 0x00100000
1432 #define DRV_STATUS_AFEX_LISTSET_REQ 0x00200000
1433 #define DRV_STATUS_AFEX_STATSGET_REQ 0x00400000
1434 #define DRV_STATUS_AFEX_VIFSET_REQ 0x00800000
1435
1d187b34 1436 #define DRV_STATUS_DRV_INFO_REQ 0x04000000
2691d51d 1437
c8c60d88
YM
1438 #define DRV_STATUS_EEE_NEGOTIATION_RESULTS 0x08000000
1439
34f80b04 1440 u32 virt_mac_upper;
619c5cb6
VZ
1441 #define VIRT_MAC_SIGN_MASK 0xffff0000
1442 #define VIRT_MAC_SIGNATURE 0x564d0000
34f80b04 1443 u32 virt_mac_lower;
a2fbb9ea
ET
1444
1445};
1446
1447
1448/****************************************************************************
619c5cb6 1449 * Management firmware state *
a2fbb9ea 1450 ****************************************************************************/
f1410647 1451/* Allocate 440 bytes for management firmware */
619c5cb6 1452#define MGMTFW_STATE_WORD_SIZE 110
a2fbb9ea
ET
1453
1454struct mgmtfw_state {
1455 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1456};
1457
1458
34f80b04 1459/****************************************************************************
619c5cb6 1460 * Multi-Function configuration *
34f80b04
EG
1461 ****************************************************************************/
1462struct shared_mf_cfg {
1463
1464 u32 clp_mb;
619c5cb6 1465 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
34f80b04 1466 /* set by CLP */
619c5cb6 1467 #define SHARED_MF_CLP_EXIT 0x00000001
34f80b04 1468 /* set by MCP */
619c5cb6 1469 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
34f80b04
EG
1470
1471};
1472
1473struct port_mf_cfg {
1474
619c5cb6
VZ
1475 u32 dynamic_cfg; /* device control channel */
1476 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1477 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1478 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
34f80b04 1479
621b4d66 1480 u32 reserved[1];
34f80b04
EG
1481
1482};
1483
1484struct func_mf_cfg {
1485
1486 u32 config;
1487 /* E/R/I/D */
1488 /* function 0 of each port cannot be hidden */
619c5cb6 1489 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
34f80b04 1490
619c5cb6
VZ
1491 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000006
1492 #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000000
1493 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1494 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1495 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1496 #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1497 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
34f80b04 1498
619c5cb6
VZ
1499 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1500 #define FUNC_MF_CFG_FUNC_DELETED 0x00000010
34f80b04
EG
1501
1502 /* PRI */
1503 /* 0 - low priority, 3 - high priority */
619c5cb6
VZ
1504 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1505 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1506 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
34f80b04
EG
1507
1508 /* MINBW, MAXBW */
1509 /* value range - 0..100, increments in 100Mbps */
619c5cb6
VZ
1510 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1511 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
1512 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1513 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1514 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
1515 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1516
1517 u32 mac_upper; /* MAC */
1518 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1519 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1520 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
34f80b04 1521 u32 mac_lower;
619c5cb6 1522 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
34f80b04
EG
1523
1524 u32 e1hov_tag; /* VNI */
619c5cb6
VZ
1525 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1526 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1527 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
34f80b04 1528
a3348722
BW
1529 /* afex default VLAN ID - 12 bits */
1530 #define FUNC_MF_CFG_AFEX_VLAN_MASK 0x0fff0000
1531 #define FUNC_MF_CFG_AFEX_VLAN_SHIFT 16
1532
1533 u32 afex_config;
1534 #define FUNC_MF_CFG_AFEX_COS_FILTER_MASK 0x000000ff
1535 #define FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT 0
1536 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK 0x0000ff00
1537 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT 8
1538 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_VAL 0x00000100
1539 #define FUNC_MF_CFG_AFEX_VLAN_MODE_MASK 0x000f0000
1540 #define FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT 16
1541
1542 u32 reserved;
1543};
1544
1545enum mf_cfg_afex_vlan_mode {
1546 FUNC_MF_CFG_AFEX_VLAN_TRUNK_MODE = 0,
1547 FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE,
1548 FUNC_MF_CFG_AFEX_VLAN_TRUNK_TAG_NATIVE_MODE
34f80b04
EG
1549};
1550
0793f83f
DK
1551/* This structure is not applicable and should not be accessed on 57711 */
1552struct func_ext_cfg {
1553 u32 func_cfg;
7964211d 1554 #define MACP_FUNC_CFG_FLAGS_MASK 0x0000007F
619c5cb6
VZ
1555 #define MACP_FUNC_CFG_FLAGS_SHIFT 0
1556 #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1557 #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1558 #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1559 #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
7964211d 1560 #define MACP_FUNC_CFG_PAUSE_ON_HOST_RING 0x00000080
0793f83f
DK
1561
1562 u32 iscsi_mac_addr_upper;
1563 u32 iscsi_mac_addr_lower;
1564
1565 u32 fcoe_mac_addr_upper;
1566 u32 fcoe_mac_addr_lower;
1567
1568 u32 fcoe_wwn_port_name_upper;
1569 u32 fcoe_wwn_port_name_lower;
1570
1571 u32 fcoe_wwn_node_name_upper;
1572 u32 fcoe_wwn_node_name_lower;
1573
1574 u32 preserve_data;
619c5cb6
VZ
1575 #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1576 #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1577 #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1578 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1579 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1580 #define MF_FUNC_CFG_PRESERVE_TX_BW (1<<5)
0793f83f
DK
1581};
1582
34f80b04
EG
1583struct mf_cfg {
1584
619c5cb6 1585 struct shared_mf_cfg shared_mf_config; /* 0x4 */
621b4d66
DK
1586 /* 0x8*2*2=0x20 */
1587 struct port_mf_cfg port_mf_config[NVM_PATH_MAX][PORT_MAX];
619c5cb6
VZ
1588 /* for all chips, there are 8 mf functions */
1589 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1590 /*
1591 * Extended configuration per function - this array does not exist and
1592 * should not be accessed on 57711
1593 */
1594 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1595}; /* 0x224 */
34f80b04 1596
a2fbb9ea 1597/****************************************************************************
619c5cb6 1598 * Shared Memory Region *
a2fbb9ea 1599 ****************************************************************************/
619c5cb6 1600struct shmem_region { /* SharedMem Offset (size) */
f1410647 1601
619c5cb6
VZ
1602 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1603 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
1604 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
f1410647 1605 /* validity bits */
619c5cb6
VZ
1606 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1607 #define SHR_MEM_VALIDITY_MB 0x00200000
1608 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1609 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
a2fbb9ea 1610 /* One licensing bit should be set */
619c5cb6
VZ
1611 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1612 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1613 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1614 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
f1410647 1615 /* Active MFW */
619c5cb6
VZ
1616 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1617 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1618 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1619 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1620 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1621 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
a2fbb9ea 1622
619c5cb6 1623 struct shm_dev_info dev_info; /* 0x8 (0x438) */
a2fbb9ea 1624
619c5cb6 1625 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
a2fbb9ea
ET
1626
1627 /* FW information (for internal FW use) */
619c5cb6
VZ
1628 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1629 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
f1410647 1630
619c5cb6
VZ
1631 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1632
1633#ifdef BMAPI
1634 /* This is a variable length array */
1635 /* the number of function depends on the chip type */
1636 struct drv_func_mb func_mb[1]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1637#else
1638 /* the number of function depends on the chip type */
1639 struct drv_func_mb func_mb[]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1640#endif /* BMAPI */
523224a3
DK
1641
1642}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
34f80b04 1643
619c5cb6
VZ
1644/****************************************************************************
1645 * Shared Memory 2 Region *
1646 ****************************************************************************/
1647/* The fw_flr_ack is actually built in the following way: */
1648/* 8 bit: PF ack */
1649/* 64 bit: VF ack */
1650/* 8 bit: ios_dis_ack */
1651/* In order to maintain endianity in the mailbox hsi, we want to keep using */
1652/* u32. The fw must have the VF right after the PF since this is how it */
1653/* access arrays(it expects always the VF to reside after the PF, and that */
1654/* makes the calculation much easier for it. ) */
1655/* In order to answer both limitations, and keep the struct small, the code */
1656/* will abuse the structure defined here to achieve the actual partition */
1657/* above */
1658/****************************************************************************/
f2e0899f 1659struct fw_flr_ack {
619c5cb6
VZ
1660 u32 pf_ack;
1661 u32 vf_ack[1];
1662 u32 iov_dis_ack;
f2e0899f 1663};
a2fbb9ea 1664
f2e0899f 1665struct fw_flr_mb {
619c5cb6
VZ
1666 u32 aggint;
1667 u32 opgen_addr;
1668 struct fw_flr_ack ack;
f2e0899f 1669};
a2fbb9ea 1670
c8c60d88
YM
1671struct eee_remote_vals {
1672 u32 tx_tw;
1673 u32 rx_tw;
1674};
1675
e4901dde
VZ
1676/**** SUPPORT FOR SHMEM ARRRAYS ***
1677 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1678 * define arrays with storage types smaller then unsigned dwords.
1679 * The macros below add generic support for SHMEM arrays with numeric elements
1680 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1681 * array with individual bit-filed elements accessed using shifts and masks.
1682 *
1683 */
1684
1685/* eb is the bitwidth of a single element */
1686#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1687#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1688
1689/* the bit-position macro allows the used to flip the order of the arrays
1690 * elements on a per byte or word boundary.
1691 *
1692 * example: an array with 8 entries each 4 bit wide. This array will fit into
1693 * a single dword. The diagrmas below show the array order of the nibbles.
1694 *
1695 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1696 *
619c5cb6
VZ
1697 * | | | |
1698 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1699 * | | | |
e4901dde
VZ
1700 *
1701 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1702 *
619c5cb6
VZ
1703 * | | | |
1704 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1705 * | | | |
e4901dde
VZ
1706 *
1707 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1708 *
619c5cb6
VZ
1709 * | | | |
1710 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1711 * | | | |
e4901dde
VZ
1712 */
1713#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1714 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1715 (((i)%((fb)/(eb))) * (eb)))
1716
619c5cb6 1717#define SHMEM_ARRAY_GET(a, i, eb, fb) \
e4901dde
VZ
1718 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1719 SHMEM_ARRAY_MASK(eb))
1720
619c5cb6 1721#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
e4901dde
VZ
1722do { \
1723 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
619c5cb6 1724 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde 1725 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
619c5cb6 1726 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde
VZ
1727} while (0)
1728
1729
1730/****START OF DCBX STRUCTURES DECLARATIONS****/
1731#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1732#define DCBX_PRI_PG_BITWIDTH 4
1733#define DCBX_PRI_PG_FBITS 8
1734#define DCBX_PRI_PG_GET(a, i) \
1735 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1736#define DCBX_PRI_PG_SET(a, i, val) \
1737 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1738#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1739#define DCBX_BW_PG_BITWIDTH 8
1740#define DCBX_PG_BW_GET(a, i) \
1741 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1742#define DCBX_PG_BW_SET(a, i, val) \
1743 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1744#define DCBX_STRICT_PRI_PG 15
1745#define DCBX_MAX_APP_PROTOCOL 16
1746#define FCOE_APP_IDX 0
1747#define ISCSI_APP_IDX 1
1748#define PREDEFINED_APP_IDX_MAX 2
1749
619c5cb6
VZ
1750
1751/* Big/Little endian have the same representation. */
e4901dde 1752struct dcbx_ets_feature {
619c5cb6
VZ
1753 /*
1754 * For Admin MIB - is this feature supported by the
1755 * driver | For Local MIB - should this feature be enabled.
1756 */
e4901dde
VZ
1757 u32 enabled;
1758 u32 pg_bw_tbl[2];
1759 u32 pri_pg_tbl[1];
1760};
1761
619c5cb6 1762/* Driver structure in LE */
e4901dde
VZ
1763struct dcbx_pfc_feature {
1764#ifdef __BIG_ENDIAN
1765 u8 pri_en_bitmap;
619c5cb6
VZ
1766 #define DCBX_PFC_PRI_0 0x01
1767 #define DCBX_PFC_PRI_1 0x02
1768 #define DCBX_PFC_PRI_2 0x04
1769 #define DCBX_PFC_PRI_3 0x08
1770 #define DCBX_PFC_PRI_4 0x10
1771 #define DCBX_PFC_PRI_5 0x20
1772 #define DCBX_PFC_PRI_6 0x40
1773 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1774 u8 pfc_caps;
1775 u8 reserved;
1776 u8 enabled;
1777#elif defined(__LITTLE_ENDIAN)
1778 u8 enabled;
1779 u8 reserved;
1780 u8 pfc_caps;
1781 u8 pri_en_bitmap;
619c5cb6
VZ
1782 #define DCBX_PFC_PRI_0 0x01
1783 #define DCBX_PFC_PRI_1 0x02
1784 #define DCBX_PFC_PRI_2 0x04
1785 #define DCBX_PFC_PRI_3 0x08
1786 #define DCBX_PFC_PRI_4 0x10
1787 #define DCBX_PFC_PRI_5 0x20
1788 #define DCBX_PFC_PRI_6 0x40
1789 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1790#endif
1791};
1792
1793struct dcbx_app_priority_entry {
1794#ifdef __BIG_ENDIAN
619c5cb6
VZ
1795 u16 app_id;
1796 u8 pri_bitmap;
1797 u8 appBitfield;
1798 #define DCBX_APP_ENTRY_VALID 0x01
1799 #define DCBX_APP_ENTRY_SF_MASK 0x30
1800 #define DCBX_APP_ENTRY_SF_SHIFT 4
1801 #define DCBX_APP_SF_ETH_TYPE 0x10
1802 #define DCBX_APP_SF_PORT 0x20
e4901dde
VZ
1803#elif defined(__LITTLE_ENDIAN)
1804 u8 appBitfield;
619c5cb6
VZ
1805 #define DCBX_APP_ENTRY_VALID 0x01
1806 #define DCBX_APP_ENTRY_SF_MASK 0x30
1807 #define DCBX_APP_ENTRY_SF_SHIFT 4
1808 #define DCBX_APP_SF_ETH_TYPE 0x10
1809 #define DCBX_APP_SF_PORT 0x20
1810 u8 pri_bitmap;
1811 u16 app_id;
e4901dde
VZ
1812#endif
1813};
1814
619c5cb6
VZ
1815
1816/* FW structure in BE */
e4901dde
VZ
1817struct dcbx_app_priority_feature {
1818#ifdef __BIG_ENDIAN
1819 u8 reserved;
1820 u8 default_pri;
1821 u8 tc_supported;
1822 u8 enabled;
1823#elif defined(__LITTLE_ENDIAN)
1824 u8 enabled;
1825 u8 tc_supported;
1826 u8 default_pri;
1827 u8 reserved;
1828#endif
1829 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1830};
1831
619c5cb6 1832/* FW structure in BE */
e4901dde 1833struct dcbx_features {
619c5cb6 1834 /* PG feature */
e4901dde 1835 struct dcbx_ets_feature ets;
619c5cb6 1836 /* PFC feature */
e4901dde 1837 struct dcbx_pfc_feature pfc;
619c5cb6 1838 /* APP feature */
e4901dde
VZ
1839 struct dcbx_app_priority_feature app;
1840};
1841
619c5cb6
VZ
1842/* LLDP protocol parameters */
1843/* FW structure in BE */
e4901dde
VZ
1844struct lldp_params {
1845#ifdef __BIG_ENDIAN
619c5cb6
VZ
1846 u8 msg_fast_tx_interval;
1847 u8 msg_tx_hold;
1848 u8 msg_tx_interval;
1849 u8 admin_status;
1850 #define LLDP_TX_ONLY 0x01
1851 #define LLDP_RX_ONLY 0x02
1852 #define LLDP_TX_RX 0x03
1853 #define LLDP_DISABLED 0x04
1854 u8 reserved1;
1855 u8 tx_fast;
1856 u8 tx_crd_max;
1857 u8 tx_crd;
e4901dde 1858#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
1859 u8 admin_status;
1860 #define LLDP_TX_ONLY 0x01
1861 #define LLDP_RX_ONLY 0x02
1862 #define LLDP_TX_RX 0x03
1863 #define LLDP_DISABLED 0x04
1864 u8 msg_tx_interval;
1865 u8 msg_tx_hold;
1866 u8 msg_fast_tx_interval;
1867 u8 tx_crd;
1868 u8 tx_crd_max;
1869 u8 tx_fast;
1870 u8 reserved1;
e4901dde 1871#endif
619c5cb6
VZ
1872 #define REM_CHASSIS_ID_STAT_LEN 4
1873 #define REM_PORT_ID_STAT_LEN 4
1874 /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
e4901dde 1875 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
619c5cb6 1876 /* Holds remote Port ID TLV header, subtype and 9B of payload. */
e4901dde
VZ
1877 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1878};
1879
1880struct lldp_dcbx_stat {
619c5cb6
VZ
1881 #define LOCAL_CHASSIS_ID_STAT_LEN 2
1882 #define LOCAL_PORT_ID_STAT_LEN 2
1883 /* Holds local Chassis ID 8B payload of constant subtype 4. */
e4901dde 1884 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
619c5cb6 1885 /* Holds local Port ID 8B payload of constant subtype 3. */
e4901dde 1886 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
619c5cb6 1887 /* Number of DCBX frames transmitted. */
e4901dde 1888 u32 num_tx_dcbx_pkts;
619c5cb6 1889 /* Number of DCBX frames received. */
e4901dde
VZ
1890 u32 num_rx_dcbx_pkts;
1891};
1892
619c5cb6 1893/* ADMIN MIB - DCBX local machine default configuration. */
e4901dde 1894struct lldp_admin_mib {
619c5cb6
VZ
1895 u32 ver_cfg_flags;
1896 #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1897 #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1898 #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1899 #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1900 #define DCBX_ETS_RECO_VALID 0x00000010
1901 #define DCBX_ETS_WILLING 0x00000020
1902 #define DCBX_PFC_WILLING 0x00000040
1903 #define DCBX_APP_WILLING 0x00000080
1904 #define DCBX_VERSION_CEE 0x00000100
1905 #define DCBX_VERSION_IEEE 0x00000200
1906 #define DCBX_DCBX_ENABLED 0x00000400
1907 #define DCBX_CEE_VERSION_MASK 0x0000f000
1908 #define DCBX_CEE_VERSION_SHIFT 12
1909 #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1910 #define DCBX_CEE_MAX_VERSION_SHIFT 16
1911 struct dcbx_features features;
1912};
1913
1914/* REMOTE MIB - remote machine DCBX configuration. */
e4901dde
VZ
1915struct lldp_remote_mib {
1916 u32 prefix_seq_num;
1917 u32 flags;
619c5cb6
VZ
1918 #define DCBX_ETS_TLV_RX 0x00000001
1919 #define DCBX_PFC_TLV_RX 0x00000002
1920 #define DCBX_APP_TLV_RX 0x00000004
1921 #define DCBX_ETS_RX_ERROR 0x00000010
1922 #define DCBX_PFC_RX_ERROR 0x00000020
1923 #define DCBX_APP_RX_ERROR 0x00000040
1924 #define DCBX_ETS_REM_WILLING 0x00000100
1925 #define DCBX_PFC_REM_WILLING 0x00000200
1926 #define DCBX_APP_REM_WILLING 0x00000400
1927 #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1928 #define DCBX_REMOTE_MIB_VALID 0x00002000
e4901dde
VZ
1929 struct dcbx_features features;
1930 u32 suffix_seq_num;
1931};
1932
619c5cb6 1933/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
e4901dde
VZ
1934struct lldp_local_mib {
1935 u32 prefix_seq_num;
619c5cb6 1936 /* Indicates if there is mismatch with negotiation results. */
e4901dde 1937 u32 error;
619c5cb6
VZ
1938 #define DCBX_LOCAL_ETS_ERROR 0x00000001
1939 #define DCBX_LOCAL_PFC_ERROR 0x00000002
1940 #define DCBX_LOCAL_APP_ERROR 0x00000004
1941 #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1942 #define DCBX_LOCAL_APP_MISMATCH 0x00000020
6debea87 1943 #define DCBX_REMOTE_MIB_ERROR 0x00000040
910b2202
DK
1944 #define DCBX_REMOTE_ETS_TLV_NOT_FOUND 0x00000080
1945 #define DCBX_REMOTE_PFC_TLV_NOT_FOUND 0x00000100
1946 #define DCBX_REMOTE_APP_TLV_NOT_FOUND 0x00000200
e4901dde
VZ
1947 struct dcbx_features features;
1948 u32 suffix_seq_num;
1949};
1950/***END OF DCBX STRUCTURES DECLARATIONS***/
a2fbb9ea 1951
d3a8f13b
YR
1952/***********************************************************/
1953/* Elink section */
1954/***********************************************************/
1955#define SHMEM_LINK_CONFIG_SIZE 2
1956struct shmem_lfa {
1957 u32 req_duplex;
1958 #define REQ_DUPLEX_PHY0_MASK 0x0000ffff
1959 #define REQ_DUPLEX_PHY0_SHIFT 0
1960 #define REQ_DUPLEX_PHY1_MASK 0xffff0000
1961 #define REQ_DUPLEX_PHY1_SHIFT 16
1962 u32 req_flow_ctrl;
1963 #define REQ_FLOW_CTRL_PHY0_MASK 0x0000ffff
1964 #define REQ_FLOW_CTRL_PHY0_SHIFT 0
1965 #define REQ_FLOW_CTRL_PHY1_MASK 0xffff0000
1966 #define REQ_FLOW_CTRL_PHY1_SHIFT 16
1967 u32 req_line_speed; /* Also determine AutoNeg */
1968 #define REQ_LINE_SPD_PHY0_MASK 0x0000ffff
1969 #define REQ_LINE_SPD_PHY0_SHIFT 0
1970 #define REQ_LINE_SPD_PHY1_MASK 0xffff0000
1971 #define REQ_LINE_SPD_PHY1_SHIFT 16
1972 u32 speed_cap_mask[SHMEM_LINK_CONFIG_SIZE];
1973 u32 additional_config;
1974 #define REQ_FC_AUTO_ADV_MASK 0x0000ffff
1975 #define REQ_FC_AUTO_ADV0_SHIFT 0
1976 #define NO_LFA_DUE_TO_DCC_MASK 0x00010000
1977 u32 lfa_sts;
1978 #define LFA_LINK_FLAP_REASON_OFFSET 0
1979 #define LFA_LINK_FLAP_REASON_MASK 0x000000ff
1980 #define LFA_LINK_DOWN 0x1
1981 #define LFA_LOOPBACK_ENABLED 0x2
1982 #define LFA_DUPLEX_MISMATCH 0x3
1983 #define LFA_MFW_IS_TOO_OLD 0x4
1984 #define LFA_LINK_SPEED_MISMATCH 0x5
1985 #define LFA_FLOW_CTRL_MISMATCH 0x6
1986 #define LFA_SPEED_CAP_MISMATCH 0x7
1987 #define LFA_DCC_LFA_DISABLED 0x8
1988 #define LFA_EEE_MISMATCH 0x9
1989
1990 #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET 8
1991 #define LINK_FLAP_AVOIDANCE_COUNT_MASK 0x0000ff00
1992
1993 #define LINK_FLAP_COUNT_OFFSET 16
1994 #define LINK_FLAP_COUNT_MASK 0x00ff0000
1995
1996 #define LFA_FLAGS_MASK 0xff000000
1997 #define SHMEM_LFA_DONT_CLEAR_STAT (1<<24)
1998};
1999
619c5cb6
VZ
2000struct ncsi_oem_fcoe_features {
2001 u32 fcoe_features1;
2002 #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK 0x0000FFFF
2003 #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET 0
2004
2005 #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK 0xFFFF0000
2006 #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET 16
2007
2008 u32 fcoe_features2;
2009 #define FCOE_FEATURES2_EXCHANGES_MASK 0x0000FFFF
2010 #define FCOE_FEATURES2_EXCHANGES_OFFSET 0
2011
2012 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK 0xFFFF0000
2013 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET 16
2014
2015 u32 fcoe_features3;
2016 #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK 0x0000FFFF
2017 #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET 0
2018
2019 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK 0xFFFF0000
2020 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET 16
2021
2022 u32 fcoe_features4;
2023 #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK 0x0000000F
2024 #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET 0
2025};
2026
2027struct ncsi_oem_data {
2028 u32 driver_version[4];
2029 struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
2030};
2031
2691d51d
EG
2032struct shmem2_region {
2033
619c5cb6
VZ
2034 u32 size; /* 0x0000 */
2035
2036 u32 dcc_support; /* 0x0004 */
2037 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
2038 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
2039 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
2040 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
2041 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
2042 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
2043
2044 u32 ext_phy_fw_version2[PORT_MAX]; /* 0x0008 */
a22f0788
YR
2045 /*
2046 * For backwards compatibility, if the mf_cfg_addr does not exist
2047 * (the size filed is smaller than 0xc) the mf_cfg resides at the
2048 * end of struct shmem_region
619c5cb6
VZ
2049 */
2050 u32 mf_cfg_addr; /* 0x0010 */
2051 #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
2052
2053 struct fw_flr_mb flr_mb; /* 0x0014 */
2054 u32 dcbx_lldp_params_offset; /* 0x0028 */
2055 #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
2056 u32 dcbx_neg_res_offset; /* 0x002c */
2057 #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
2058 u32 dcbx_remote_mib_offset; /* 0x0030 */
2059 #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
f2e0899f
DK
2060 /*
2061 * The other shmemX_base_addr holds the other path's shmem address
2062 * required for example in case of common phy init, or for path1 to know
2063 * the address of mcp debug trace which is located in offset from shmem
2064 * of path0
a22f0788 2065 */
619c5cb6
VZ
2066 u32 other_shmem_base_addr; /* 0x0034 */
2067 u32 other_shmem2_base_addr; /* 0x0038 */
2068 /*
2069 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
2070 * which were disabled/flred
2071 */
2072 u32 mcp_vf_disabled[E2_VF_MAX / 32]; /* 0x003c */
2073
2074 /*
2075 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
2076 * VFs
2077 */
2078 u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
2079
2080 u32 dcbx_lldp_dcbx_stat_offset; /* 0x0064 */
2081 #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
2082
2083 /*
2084 * edebug_driver_if field is used to transfer messages between edebug
2085 * app to the driver through shmem2.
2086 *
2087 * message format:
2088 * bits 0-2 - function number / instance of driver to perform request
2089 * bits 3-5 - op code / is_ack?
2090 * bits 6-63 - data
2091 */
2092 u32 edebug_driver_if[2]; /* 0x0068 */
2093 #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR 1
2094 #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR 2
2095 #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT 3
2096
2097 u32 nvm_retain_bitmap_addr; /* 0x0070 */
2098
a3348722
BW
2099 /* afex support of that driver */
2100 u32 afex_driver_support; /* 0x0074 */
2101 #define SHMEM_AFEX_VERSION_MASK 0x100f
2102 #define SHMEM_AFEX_SUPPORTED_VERSION_ONE 0x1001
2103 #define SHMEM_AFEX_REDUCED_DRV_LOADED 0x8000
619c5cb6 2104
a3348722
BW
2105 /* driver receives addr in scratchpad to which it should respond */
2106 u32 afex_scratchpad_addr_to_write[E2_FUNC_MAX];
619c5cb6 2107
a3348722
BW
2108 /* generic params from MCP to driver (value depends on the msg sent
2109 * to driver
2110 */
2111 u32 afex_param1_to_driver[E2_FUNC_MAX]; /* 0x0088 */
2112 u32 afex_param2_to_driver[E2_FUNC_MAX]; /* 0x0098 */
619c5cb6
VZ
2113
2114 u32 swim_base_addr; /* 0x0108 */
2115 u32 swim_funcs;
2116 u32 swim_main_cb;
2117
a3348722
BW
2118 /* bitmap notifying which VIF profiles stored in nvram are enabled by
2119 * switch
2120 */
2121 u32 afex_profiles_enabled[2];
619c5cb6
VZ
2122
2123 /* generic flags controlled by the driver */
2124 u32 drv_flags;
4c704899
BW
2125 #define DRV_FLAGS_DCB_CONFIGURED 0x0
2126 #define DRV_FLAGS_DCB_CONFIGURATION_ABORTED 0x1
2127 #define DRV_FLAGS_DCB_MFW_CONFIGURED 0x2
619c5cb6 2128
4c704899
BW
2129 #define DRV_FLAGS_PORT_MASK ((1 << DRV_FLAGS_DCB_CONFIGURED) | \
2130 (1 << DRV_FLAGS_DCB_CONFIGURATION_ABORTED) | \
2131 (1 << DRV_FLAGS_DCB_MFW_CONFIGURED))
619c5cb6
VZ
2132 /* pointer to extended dev_info shared data copied from nvm image */
2133 u32 extended_dev_info_shared_addr;
2134 u32 ncsi_oem_data_addr;
2135
1d187b34
BW
2136 u32 ocsd_host_addr; /* initialized by option ROM */
2137 u32 ocbb_host_addr; /* initialized by option ROM */
2138 u32 ocsd_req_update_interval; /* initialized by option ROM */
2139 u32 temperature_in_half_celsius;
2140 u32 glob_struct_in_host;
2141
2142 u32 dcbx_neg_res_ext_offset;
2143#define SHMEM_DCBX_NEG_RES_EXT_NONE 0x00000000
2144
2145 u32 drv_capabilities_flag[E2_FUNC_MAX];
2146#define DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED 0x00000001
2147#define DRV_FLAGS_CAPABILITIES_LOADED_L2 0x00000002
2148#define DRV_FLAGS_CAPABILITIES_LOADED_FCOE 0x00000004
2149#define DRV_FLAGS_CAPABILITIES_LOADED_ISCSI 0x00000008
2150
2151 u32 extended_dev_info_shared_cfg_size;
2152
2153 u32 dcbx_en[PORT_MAX];
2154
2155 /* The offset points to the multi threaded meta structure */
2156 u32 multi_thread_data_offset;
2157
2158 /* address of DMAable host address holding values from the drivers */
2159 u32 drv_info_host_addr_lo;
2160 u32 drv_info_host_addr_hi;
2161
2162 /* general values written by the MFW (such as current version) */
2163 u32 drv_info_control;
2164#define DRV_INFO_CONTROL_VER_MASK 0x000000ff
2165#define DRV_INFO_CONTROL_VER_SHIFT 0
2166#define DRV_INFO_CONTROL_OP_CODE_MASK 0x0000ff00
2167#define DRV_INFO_CONTROL_OP_CODE_SHIFT 8
621b4d66 2168 u32 ibft_host_addr; /* initialized by option ROM */
c8c60d88
YM
2169 struct eee_remote_vals eee_remote_vals[PORT_MAX];
2170 u32 reserved[E2_FUNC_MAX];
2171
2172
2173 /* the status of EEE auto-negotiation
2174 * bits 15:0 the configured tx-lpi entry timer value. Depends on bit 31.
2175 * bits 19:16 the supported modes for EEE.
2176 * bits 23:20 the speeds advertised for EEE.
2177 * bits 27:24 the speeds the Link partner advertised for EEE.
2178 * The supported/adv. modes in bits 27:19 originate from the
2179 * SHMEM_EEE_XXX_ADV definitions (where XXX is replaced by speed).
2180 * bit 28 when 1'b1 EEE was requested.
2181 * bit 29 when 1'b1 tx lpi was requested.
2182 * bit 30 when 1'b1 EEE was negotiated. Tx lpi will be asserted iff
2183 * 30:29 are 2'b11.
2184 * bit 31 when 1'b0 bits 15:0 contain a PORT_FEAT_CFG_EEE_ define as
2185 * value. When 1'b1 those bits contains a value times 16 microseconds.
2186 */
2187 u32 eee_status[PORT_MAX];
2188 #define SHMEM_EEE_TIMER_MASK 0x0000ffff
2189 #define SHMEM_EEE_SUPPORTED_MASK 0x000f0000
2190 #define SHMEM_EEE_SUPPORTED_SHIFT 16
2191 #define SHMEM_EEE_ADV_STATUS_MASK 0x00f00000
2192 #define SHMEM_EEE_100M_ADV (1<<0)
2193 #define SHMEM_EEE_1G_ADV (1<<1)
2194 #define SHMEM_EEE_10G_ADV (1<<2)
2195 #define SHMEM_EEE_ADV_STATUS_SHIFT 20
2196 #define SHMEM_EEE_LP_ADV_STATUS_MASK 0x0f000000
2197 #define SHMEM_EEE_LP_ADV_STATUS_SHIFT 24
2198 #define SHMEM_EEE_REQUESTED_BIT 0x10000000
2199 #define SHMEM_EEE_LPI_REQUESTED_BIT 0x20000000
2200 #define SHMEM_EEE_ACTIVE_BIT 0x40000000
2201 #define SHMEM_EEE_TIME_OUTPUT_BIT 0x80000000
2202
2203 u32 sizeof_port_stats;
b884d95b
YR
2204
2205 /* Link Flap Avoidance */
2206 u32 lfa_host_addr[PORT_MAX];
2207 u32 reserved1;
2208
2209 u32 reserved2; /* Offset 0x148 */
2210 u32 reserved3; /* Offset 0x14C */
2211 u32 reserved4; /* Offset 0x150 */
4e7b4997
YR
2212 u32 link_attr_sync[PORT_MAX]; /* Offset 0x154 */
2213 #define LINK_ATTR_SYNC_KR2_ENABLE (1<<0)
2691d51d
EG
2214};
2215
2216
bb2a0f7a 2217struct emac_stats {
619c5cb6
VZ
2218 u32 rx_stat_ifhcinoctets;
2219 u32 rx_stat_ifhcinbadoctets;
2220 u32 rx_stat_etherstatsfragments;
2221 u32 rx_stat_ifhcinucastpkts;
2222 u32 rx_stat_ifhcinmulticastpkts;
2223 u32 rx_stat_ifhcinbroadcastpkts;
2224 u32 rx_stat_dot3statsfcserrors;
2225 u32 rx_stat_dot3statsalignmenterrors;
2226 u32 rx_stat_dot3statscarriersenseerrors;
2227 u32 rx_stat_xonpauseframesreceived;
2228 u32 rx_stat_xoffpauseframesreceived;
2229 u32 rx_stat_maccontrolframesreceived;
2230 u32 rx_stat_xoffstateentered;
2231 u32 rx_stat_dot3statsframestoolong;
2232 u32 rx_stat_etherstatsjabbers;
2233 u32 rx_stat_etherstatsundersizepkts;
2234 u32 rx_stat_etherstatspkts64octets;
2235 u32 rx_stat_etherstatspkts65octetsto127octets;
2236 u32 rx_stat_etherstatspkts128octetsto255octets;
2237 u32 rx_stat_etherstatspkts256octetsto511octets;
2238 u32 rx_stat_etherstatspkts512octetsto1023octets;
2239 u32 rx_stat_etherstatspkts1024octetsto1522octets;
2240 u32 rx_stat_etherstatspktsover1522octets;
2241
2242 u32 rx_stat_falsecarriererrors;
2243
2244 u32 tx_stat_ifhcoutoctets;
2245 u32 tx_stat_ifhcoutbadoctets;
2246 u32 tx_stat_etherstatscollisions;
2247 u32 tx_stat_outxonsent;
2248 u32 tx_stat_outxoffsent;
2249 u32 tx_stat_flowcontroldone;
2250 u32 tx_stat_dot3statssinglecollisionframes;
2251 u32 tx_stat_dot3statsmultiplecollisionframes;
2252 u32 tx_stat_dot3statsdeferredtransmissions;
2253 u32 tx_stat_dot3statsexcessivecollisions;
2254 u32 tx_stat_dot3statslatecollisions;
2255 u32 tx_stat_ifhcoutucastpkts;
2256 u32 tx_stat_ifhcoutmulticastpkts;
2257 u32 tx_stat_ifhcoutbroadcastpkts;
2258 u32 tx_stat_etherstatspkts64octets;
2259 u32 tx_stat_etherstatspkts65octetsto127octets;
2260 u32 tx_stat_etherstatspkts128octetsto255octets;
2261 u32 tx_stat_etherstatspkts256octetsto511octets;
2262 u32 tx_stat_etherstatspkts512octetsto1023octets;
2263 u32 tx_stat_etherstatspkts1024octetsto1522octets;
2264 u32 tx_stat_etherstatspktsover1522octets;
2265 u32 tx_stat_dot3statsinternalmactransmiterrors;
bb2a0f7a
YG
2266};
2267
2268
523224a3 2269struct bmac1_stats {
619c5cb6
VZ
2270 u32 tx_stat_gtpkt_lo;
2271 u32 tx_stat_gtpkt_hi;
2272 u32 tx_stat_gtxpf_lo;
2273 u32 tx_stat_gtxpf_hi;
2274 u32 tx_stat_gtfcs_lo;
2275 u32 tx_stat_gtfcs_hi;
2276 u32 tx_stat_gtmca_lo;
2277 u32 tx_stat_gtmca_hi;
2278 u32 tx_stat_gtbca_lo;
2279 u32 tx_stat_gtbca_hi;
2280 u32 tx_stat_gtfrg_lo;
2281 u32 tx_stat_gtfrg_hi;
2282 u32 tx_stat_gtovr_lo;
2283 u32 tx_stat_gtovr_hi;
2284 u32 tx_stat_gt64_lo;
2285 u32 tx_stat_gt64_hi;
2286 u32 tx_stat_gt127_lo;
2287 u32 tx_stat_gt127_hi;
2288 u32 tx_stat_gt255_lo;
2289 u32 tx_stat_gt255_hi;
2290 u32 tx_stat_gt511_lo;
2291 u32 tx_stat_gt511_hi;
2292 u32 tx_stat_gt1023_lo;
2293 u32 tx_stat_gt1023_hi;
2294 u32 tx_stat_gt1518_lo;
2295 u32 tx_stat_gt1518_hi;
2296 u32 tx_stat_gt2047_lo;
2297 u32 tx_stat_gt2047_hi;
2298 u32 tx_stat_gt4095_lo;
2299 u32 tx_stat_gt4095_hi;
2300 u32 tx_stat_gt9216_lo;
2301 u32 tx_stat_gt9216_hi;
2302 u32 tx_stat_gt16383_lo;
2303 u32 tx_stat_gt16383_hi;
2304 u32 tx_stat_gtmax_lo;
2305 u32 tx_stat_gtmax_hi;
2306 u32 tx_stat_gtufl_lo;
2307 u32 tx_stat_gtufl_hi;
2308 u32 tx_stat_gterr_lo;
2309 u32 tx_stat_gterr_hi;
2310 u32 tx_stat_gtbyt_lo;
2311 u32 tx_stat_gtbyt_hi;
2312
2313 u32 rx_stat_gr64_lo;
2314 u32 rx_stat_gr64_hi;
2315 u32 rx_stat_gr127_lo;
2316 u32 rx_stat_gr127_hi;
2317 u32 rx_stat_gr255_lo;
2318 u32 rx_stat_gr255_hi;
2319 u32 rx_stat_gr511_lo;
2320 u32 rx_stat_gr511_hi;
2321 u32 rx_stat_gr1023_lo;
2322 u32 rx_stat_gr1023_hi;
2323 u32 rx_stat_gr1518_lo;
2324 u32 rx_stat_gr1518_hi;
2325 u32 rx_stat_gr2047_lo;
2326 u32 rx_stat_gr2047_hi;
2327 u32 rx_stat_gr4095_lo;
2328 u32 rx_stat_gr4095_hi;
2329 u32 rx_stat_gr9216_lo;
2330 u32 rx_stat_gr9216_hi;
2331 u32 rx_stat_gr16383_lo;
2332 u32 rx_stat_gr16383_hi;
2333 u32 rx_stat_grmax_lo;
2334 u32 rx_stat_grmax_hi;
2335 u32 rx_stat_grpkt_lo;
2336 u32 rx_stat_grpkt_hi;
2337 u32 rx_stat_grfcs_lo;
2338 u32 rx_stat_grfcs_hi;
2339 u32 rx_stat_grmca_lo;
2340 u32 rx_stat_grmca_hi;
2341 u32 rx_stat_grbca_lo;
2342 u32 rx_stat_grbca_hi;
2343 u32 rx_stat_grxcf_lo;
2344 u32 rx_stat_grxcf_hi;
2345 u32 rx_stat_grxpf_lo;
2346 u32 rx_stat_grxpf_hi;
2347 u32 rx_stat_grxuo_lo;
2348 u32 rx_stat_grxuo_hi;
2349 u32 rx_stat_grjbr_lo;
2350 u32 rx_stat_grjbr_hi;
2351 u32 rx_stat_grovr_lo;
2352 u32 rx_stat_grovr_hi;
2353 u32 rx_stat_grflr_lo;
2354 u32 rx_stat_grflr_hi;
2355 u32 rx_stat_grmeg_lo;
2356 u32 rx_stat_grmeg_hi;
2357 u32 rx_stat_grmeb_lo;
2358 u32 rx_stat_grmeb_hi;
2359 u32 rx_stat_grbyt_lo;
2360 u32 rx_stat_grbyt_hi;
2361 u32 rx_stat_grund_lo;
2362 u32 rx_stat_grund_hi;
2363 u32 rx_stat_grfrg_lo;
2364 u32 rx_stat_grfrg_hi;
2365 u32 rx_stat_grerb_lo;
2366 u32 rx_stat_grerb_hi;
2367 u32 rx_stat_grfre_lo;
2368 u32 rx_stat_grfre_hi;
2369 u32 rx_stat_gripj_lo;
2370 u32 rx_stat_gripj_hi;
bb2a0f7a
YG
2371};
2372
f2e0899f
DK
2373struct bmac2_stats {
2374 u32 tx_stat_gtpk_lo; /* gtpok */
2375 u32 tx_stat_gtpk_hi; /* gtpok */
2376 u32 tx_stat_gtxpf_lo; /* gtpf */
2377 u32 tx_stat_gtxpf_hi; /* gtpf */
2378 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
2379 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
2380 u32 tx_stat_gtfcs_lo;
2381 u32 tx_stat_gtfcs_hi;
2382 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
2383 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
2384 u32 tx_stat_gtmca_lo;
2385 u32 tx_stat_gtmca_hi;
2386 u32 tx_stat_gtbca_lo;
2387 u32 tx_stat_gtbca_hi;
2388 u32 tx_stat_gtovr_lo;
2389 u32 tx_stat_gtovr_hi;
2390 u32 tx_stat_gtfrg_lo;
2391 u32 tx_stat_gtfrg_hi;
2392 u32 tx_stat_gtpkt1_lo; /* gtpkt */
2393 u32 tx_stat_gtpkt1_hi; /* gtpkt */
2394 u32 tx_stat_gt64_lo;
2395 u32 tx_stat_gt64_hi;
2396 u32 tx_stat_gt127_lo;
2397 u32 tx_stat_gt127_hi;
2398 u32 tx_stat_gt255_lo;
2399 u32 tx_stat_gt255_hi;
2400 u32 tx_stat_gt511_lo;
2401 u32 tx_stat_gt511_hi;
2402 u32 tx_stat_gt1023_lo;
2403 u32 tx_stat_gt1023_hi;
2404 u32 tx_stat_gt1518_lo;
2405 u32 tx_stat_gt1518_hi;
2406 u32 tx_stat_gt2047_lo;
2407 u32 tx_stat_gt2047_hi;
2408 u32 tx_stat_gt4095_lo;
2409 u32 tx_stat_gt4095_hi;
2410 u32 tx_stat_gt9216_lo;
2411 u32 tx_stat_gt9216_hi;
2412 u32 tx_stat_gt16383_lo;
2413 u32 tx_stat_gt16383_hi;
2414 u32 tx_stat_gtmax_lo;
2415 u32 tx_stat_gtmax_hi;
2416 u32 tx_stat_gtufl_lo;
2417 u32 tx_stat_gtufl_hi;
2418 u32 tx_stat_gterr_lo;
2419 u32 tx_stat_gterr_hi;
2420 u32 tx_stat_gtbyt_lo;
2421 u32 tx_stat_gtbyt_hi;
2422
2423 u32 rx_stat_gr64_lo;
2424 u32 rx_stat_gr64_hi;
2425 u32 rx_stat_gr127_lo;
2426 u32 rx_stat_gr127_hi;
2427 u32 rx_stat_gr255_lo;
2428 u32 rx_stat_gr255_hi;
2429 u32 rx_stat_gr511_lo;
2430 u32 rx_stat_gr511_hi;
2431 u32 rx_stat_gr1023_lo;
2432 u32 rx_stat_gr1023_hi;
2433 u32 rx_stat_gr1518_lo;
2434 u32 rx_stat_gr1518_hi;
2435 u32 rx_stat_gr2047_lo;
2436 u32 rx_stat_gr2047_hi;
2437 u32 rx_stat_gr4095_lo;
2438 u32 rx_stat_gr4095_hi;
2439 u32 rx_stat_gr9216_lo;
2440 u32 rx_stat_gr9216_hi;
2441 u32 rx_stat_gr16383_lo;
2442 u32 rx_stat_gr16383_hi;
2443 u32 rx_stat_grmax_lo;
2444 u32 rx_stat_grmax_hi;
2445 u32 rx_stat_grpkt_lo;
2446 u32 rx_stat_grpkt_hi;
2447 u32 rx_stat_grfcs_lo;
2448 u32 rx_stat_grfcs_hi;
2449 u32 rx_stat_gruca_lo;
2450 u32 rx_stat_gruca_hi;
2451 u32 rx_stat_grmca_lo;
2452 u32 rx_stat_grmca_hi;
2453 u32 rx_stat_grbca_lo;
2454 u32 rx_stat_grbca_hi;
2455 u32 rx_stat_grxpf_lo; /* grpf */
2456 u32 rx_stat_grxpf_hi; /* grpf */
2457 u32 rx_stat_grpp_lo;
2458 u32 rx_stat_grpp_hi;
2459 u32 rx_stat_grxuo_lo; /* gruo */
2460 u32 rx_stat_grxuo_hi; /* gruo */
2461 u32 rx_stat_grjbr_lo;
2462 u32 rx_stat_grjbr_hi;
2463 u32 rx_stat_grovr_lo;
2464 u32 rx_stat_grovr_hi;
2465 u32 rx_stat_grxcf_lo; /* grcf */
2466 u32 rx_stat_grxcf_hi; /* grcf */
2467 u32 rx_stat_grflr_lo;
2468 u32 rx_stat_grflr_hi;
2469 u32 rx_stat_grpok_lo;
2470 u32 rx_stat_grpok_hi;
2471 u32 rx_stat_grmeg_lo;
2472 u32 rx_stat_grmeg_hi;
2473 u32 rx_stat_grmeb_lo;
2474 u32 rx_stat_grmeb_hi;
2475 u32 rx_stat_grbyt_lo;
2476 u32 rx_stat_grbyt_hi;
2477 u32 rx_stat_grund_lo;
2478 u32 rx_stat_grund_hi;
2479 u32 rx_stat_grfrg_lo;
2480 u32 rx_stat_grfrg_hi;
2481 u32 rx_stat_grerb_lo; /* grerrbyt */
2482 u32 rx_stat_grerb_hi; /* grerrbyt */
2483 u32 rx_stat_grfre_lo; /* grfrerr */
2484 u32 rx_stat_grfre_hi; /* grfrerr */
2485 u32 rx_stat_gripj_lo;
2486 u32 rx_stat_gripj_hi;
2487};
bb2a0f7a 2488
619c5cb6
VZ
2489struct mstat_stats {
2490 struct {
2491 /* OTE MSTAT on E3 has a bug where this register's contents are
2492 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2493 */
2494 u32 tx_gtxpok_lo;
2495 u32 tx_gtxpok_hi;
2496 u32 tx_gtxpf_lo;
2497 u32 tx_gtxpf_hi;
2498 u32 tx_gtxpp_lo;
2499 u32 tx_gtxpp_hi;
2500 u32 tx_gtfcs_lo;
2501 u32 tx_gtfcs_hi;
2502 u32 tx_gtuca_lo;
2503 u32 tx_gtuca_hi;
2504 u32 tx_gtmca_lo;
2505 u32 tx_gtmca_hi;
2506 u32 tx_gtgca_lo;
2507 u32 tx_gtgca_hi;
2508 u32 tx_gtpkt_lo;
2509 u32 tx_gtpkt_hi;
2510 u32 tx_gt64_lo;
2511 u32 tx_gt64_hi;
2512 u32 tx_gt127_lo;
2513 u32 tx_gt127_hi;
2514 u32 tx_gt255_lo;
2515 u32 tx_gt255_hi;
2516 u32 tx_gt511_lo;
2517 u32 tx_gt511_hi;
2518 u32 tx_gt1023_lo;
2519 u32 tx_gt1023_hi;
2520 u32 tx_gt1518_lo;
2521 u32 tx_gt1518_hi;
2522 u32 tx_gt2047_lo;
2523 u32 tx_gt2047_hi;
2524 u32 tx_gt4095_lo;
2525 u32 tx_gt4095_hi;
2526 u32 tx_gt9216_lo;
2527 u32 tx_gt9216_hi;
2528 u32 tx_gt16383_lo;
2529 u32 tx_gt16383_hi;
2530 u32 tx_gtufl_lo;
2531 u32 tx_gtufl_hi;
2532 u32 tx_gterr_lo;
2533 u32 tx_gterr_hi;
2534 u32 tx_gtbyt_lo;
2535 u32 tx_gtbyt_hi;
2536 u32 tx_collisions_lo;
2537 u32 tx_collisions_hi;
2538 u32 tx_singlecollision_lo;
2539 u32 tx_singlecollision_hi;
2540 u32 tx_multiplecollisions_lo;
2541 u32 tx_multiplecollisions_hi;
2542 u32 tx_deferred_lo;
2543 u32 tx_deferred_hi;
2544 u32 tx_excessivecollisions_lo;
2545 u32 tx_excessivecollisions_hi;
2546 u32 tx_latecollisions_lo;
2547 u32 tx_latecollisions_hi;
2548 } stats_tx;
2549
2550 struct {
2551 u32 rx_gr64_lo;
2552 u32 rx_gr64_hi;
2553 u32 rx_gr127_lo;
2554 u32 rx_gr127_hi;
2555 u32 rx_gr255_lo;
2556 u32 rx_gr255_hi;
2557 u32 rx_gr511_lo;
2558 u32 rx_gr511_hi;
2559 u32 rx_gr1023_lo;
2560 u32 rx_gr1023_hi;
2561 u32 rx_gr1518_lo;
2562 u32 rx_gr1518_hi;
2563 u32 rx_gr2047_lo;
2564 u32 rx_gr2047_hi;
2565 u32 rx_gr4095_lo;
2566 u32 rx_gr4095_hi;
2567 u32 rx_gr9216_lo;
2568 u32 rx_gr9216_hi;
2569 u32 rx_gr16383_lo;
2570 u32 rx_gr16383_hi;
2571 u32 rx_grpkt_lo;
2572 u32 rx_grpkt_hi;
2573 u32 rx_grfcs_lo;
2574 u32 rx_grfcs_hi;
2575 u32 rx_gruca_lo;
2576 u32 rx_gruca_hi;
2577 u32 rx_grmca_lo;
2578 u32 rx_grmca_hi;
2579 u32 rx_grbca_lo;
2580 u32 rx_grbca_hi;
2581 u32 rx_grxpf_lo;
2582 u32 rx_grxpf_hi;
2583 u32 rx_grxpp_lo;
2584 u32 rx_grxpp_hi;
2585 u32 rx_grxuo_lo;
2586 u32 rx_grxuo_hi;
2587 u32 rx_grovr_lo;
2588 u32 rx_grovr_hi;
2589 u32 rx_grxcf_lo;
2590 u32 rx_grxcf_hi;
2591 u32 rx_grflr_lo;
2592 u32 rx_grflr_hi;
2593 u32 rx_grpok_lo;
2594 u32 rx_grpok_hi;
2595 u32 rx_grbyt_lo;
2596 u32 rx_grbyt_hi;
2597 u32 rx_grund_lo;
2598 u32 rx_grund_hi;
2599 u32 rx_grfrg_lo;
2600 u32 rx_grfrg_hi;
2601 u32 rx_grerb_lo;
2602 u32 rx_grerb_hi;
2603 u32 rx_grfre_lo;
2604 u32 rx_grfre_hi;
2605
2606 u32 rx_alignmenterrors_lo;
2607 u32 rx_alignmenterrors_hi;
2608 u32 rx_falsecarrier_lo;
2609 u32 rx_falsecarrier_hi;
2610 u32 rx_llfcmsgcnt_lo;
2611 u32 rx_llfcmsgcnt_hi;
2612 } stats_rx;
2613};
2614
bb2a0f7a 2615union mac_stats {
619c5cb6
VZ
2616 struct emac_stats emac_stats;
2617 struct bmac1_stats bmac1_stats;
2618 struct bmac2_stats bmac2_stats;
2619 struct mstat_stats mstat_stats;
bb2a0f7a
YG
2620};
2621
2622
2623struct mac_stx {
619c5cb6
VZ
2624 /* in_bad_octets */
2625 u32 rx_stat_ifhcinbadoctets_hi;
2626 u32 rx_stat_ifhcinbadoctets_lo;
2627
2628 /* out_bad_octets */
2629 u32 tx_stat_ifhcoutbadoctets_hi;
2630 u32 tx_stat_ifhcoutbadoctets_lo;
2631
2632 /* crc_receive_errors */
2633 u32 rx_stat_dot3statsfcserrors_hi;
2634 u32 rx_stat_dot3statsfcserrors_lo;
2635 /* alignment_errors */
2636 u32 rx_stat_dot3statsalignmenterrors_hi;
2637 u32 rx_stat_dot3statsalignmenterrors_lo;
2638 /* carrier_sense_errors */
2639 u32 rx_stat_dot3statscarriersenseerrors_hi;
2640 u32 rx_stat_dot3statscarriersenseerrors_lo;
2641 /* false_carrier_detections */
2642 u32 rx_stat_falsecarriererrors_hi;
2643 u32 rx_stat_falsecarriererrors_lo;
2644
2645 /* runt_packets_received */
2646 u32 rx_stat_etherstatsundersizepkts_hi;
2647 u32 rx_stat_etherstatsundersizepkts_lo;
2648 /* jabber_packets_received */
2649 u32 rx_stat_dot3statsframestoolong_hi;
2650 u32 rx_stat_dot3statsframestoolong_lo;
2651
2652 /* error_runt_packets_received */
2653 u32 rx_stat_etherstatsfragments_hi;
2654 u32 rx_stat_etherstatsfragments_lo;
2655 /* error_jabber_packets_received */
2656 u32 rx_stat_etherstatsjabbers_hi;
2657 u32 rx_stat_etherstatsjabbers_lo;
2658
2659 /* control_frames_received */
2660 u32 rx_stat_maccontrolframesreceived_hi;
2661 u32 rx_stat_maccontrolframesreceived_lo;
2662 u32 rx_stat_mac_xpf_hi;
2663 u32 rx_stat_mac_xpf_lo;
2664 u32 rx_stat_mac_xcf_hi;
2665 u32 rx_stat_mac_xcf_lo;
2666
2667 /* xoff_state_entered */
2668 u32 rx_stat_xoffstateentered_hi;
2669 u32 rx_stat_xoffstateentered_lo;
2670 /* pause_xon_frames_received */
2671 u32 rx_stat_xonpauseframesreceived_hi;
2672 u32 rx_stat_xonpauseframesreceived_lo;
2673 /* pause_xoff_frames_received */
2674 u32 rx_stat_xoffpauseframesreceived_hi;
2675 u32 rx_stat_xoffpauseframesreceived_lo;
2676 /* pause_xon_frames_transmitted */
2677 u32 tx_stat_outxonsent_hi;
2678 u32 tx_stat_outxonsent_lo;
2679 /* pause_xoff_frames_transmitted */
2680 u32 tx_stat_outxoffsent_hi;
2681 u32 tx_stat_outxoffsent_lo;
2682 /* flow_control_done */
2683 u32 tx_stat_flowcontroldone_hi;
2684 u32 tx_stat_flowcontroldone_lo;
2685
2686 /* ether_stats_collisions */
2687 u32 tx_stat_etherstatscollisions_hi;
2688 u32 tx_stat_etherstatscollisions_lo;
2689 /* single_collision_transmit_frames */
2690 u32 tx_stat_dot3statssinglecollisionframes_hi;
2691 u32 tx_stat_dot3statssinglecollisionframes_lo;
2692 /* multiple_collision_transmit_frames */
2693 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
2694 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
2695 /* deferred_transmissions */
2696 u32 tx_stat_dot3statsdeferredtransmissions_hi;
2697 u32 tx_stat_dot3statsdeferredtransmissions_lo;
2698 /* excessive_collision_frames */
2699 u32 tx_stat_dot3statsexcessivecollisions_hi;
2700 u32 tx_stat_dot3statsexcessivecollisions_lo;
2701 /* late_collision_frames */
2702 u32 tx_stat_dot3statslatecollisions_hi;
2703 u32 tx_stat_dot3statslatecollisions_lo;
2704
2705 /* frames_transmitted_64_bytes */
2706 u32 tx_stat_etherstatspkts64octets_hi;
2707 u32 tx_stat_etherstatspkts64octets_lo;
2708 /* frames_transmitted_65_127_bytes */
2709 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
2710 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
2711 /* frames_transmitted_128_255_bytes */
2712 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
2713 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
2714 /* frames_transmitted_256_511_bytes */
2715 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
2716 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
2717 /* frames_transmitted_512_1023_bytes */
2718 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
2719 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
2720 /* frames_transmitted_1024_1522_bytes */
2721 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
2722 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
2723 /* frames_transmitted_1523_9022_bytes */
2724 u32 tx_stat_etherstatspktsover1522octets_hi;
2725 u32 tx_stat_etherstatspktsover1522octets_lo;
2726 u32 tx_stat_mac_2047_hi;
2727 u32 tx_stat_mac_2047_lo;
2728 u32 tx_stat_mac_4095_hi;
2729 u32 tx_stat_mac_4095_lo;
2730 u32 tx_stat_mac_9216_hi;
2731 u32 tx_stat_mac_9216_lo;
2732 u32 tx_stat_mac_16383_hi;
2733 u32 tx_stat_mac_16383_lo;
2734
2735 /* internal_mac_transmit_errors */
2736 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
2737 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
2738
2739 /* if_out_discards */
2740 u32 tx_stat_mac_ufl_hi;
2741 u32 tx_stat_mac_ufl_lo;
2742};
2743
2744
2745#define MAC_STX_IDX_MAX 2
bb2a0f7a
YG
2746
2747struct host_port_stats {
0e898dd7 2748 u32 host_port_stats_counter;
bb2a0f7a 2749
619c5cb6 2750 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
bb2a0f7a 2751
619c5cb6
VZ
2752 u32 brb_drop_hi;
2753 u32 brb_drop_lo;
bb2a0f7a 2754
0e898dd7
BW
2755 u32 not_used; /* obsolete */
2756 u32 pfc_frames_tx_hi;
2757 u32 pfc_frames_tx_lo;
2758 u32 pfc_frames_rx_hi;
2759 u32 pfc_frames_rx_lo;
c8c60d88
YM
2760
2761 u32 eee_lpi_count_hi;
2762 u32 eee_lpi_count_lo;
bb2a0f7a
YG
2763};
2764
2765
2766struct host_func_stats {
619c5cb6 2767 u32 host_func_stats_start;
bb2a0f7a 2768
619c5cb6
VZ
2769 u32 total_bytes_received_hi;
2770 u32 total_bytes_received_lo;
bb2a0f7a 2771
619c5cb6
VZ
2772 u32 total_bytes_transmitted_hi;
2773 u32 total_bytes_transmitted_lo;
bb2a0f7a 2774
619c5cb6
VZ
2775 u32 total_unicast_packets_received_hi;
2776 u32 total_unicast_packets_received_lo;
bb2a0f7a 2777
619c5cb6
VZ
2778 u32 total_multicast_packets_received_hi;
2779 u32 total_multicast_packets_received_lo;
bb2a0f7a 2780
619c5cb6
VZ
2781 u32 total_broadcast_packets_received_hi;
2782 u32 total_broadcast_packets_received_lo;
bb2a0f7a 2783
619c5cb6
VZ
2784 u32 total_unicast_packets_transmitted_hi;
2785 u32 total_unicast_packets_transmitted_lo;
bb2a0f7a 2786
619c5cb6
VZ
2787 u32 total_multicast_packets_transmitted_hi;
2788 u32 total_multicast_packets_transmitted_lo;
bb2a0f7a 2789
619c5cb6
VZ
2790 u32 total_broadcast_packets_transmitted_hi;
2791 u32 total_broadcast_packets_transmitted_lo;
bb2a0f7a 2792
619c5cb6
VZ
2793 u32 valid_bytes_received_hi;
2794 u32 valid_bytes_received_lo;
bb2a0f7a 2795
619c5cb6 2796 u32 host_func_stats_end;
bb2a0f7a 2797};
34f80b04 2798
619c5cb6
VZ
2799/* VIC definitions */
2800#define VICSTATST_UIF_INDEX 2
34f80b04 2801
a3348722
BW
2802
2803/* stats collected for afex.
2804 * NOTE: structure is exactly as expected to be received by the switch.
2805 * order must remain exactly as is unless protocol changes !
2806 */
2807struct afex_stats {
2808 u32 tx_unicast_frames_hi;
2809 u32 tx_unicast_frames_lo;
2810 u32 tx_unicast_bytes_hi;
2811 u32 tx_unicast_bytes_lo;
2812 u32 tx_multicast_frames_hi;
2813 u32 tx_multicast_frames_lo;
2814 u32 tx_multicast_bytes_hi;
2815 u32 tx_multicast_bytes_lo;
2816 u32 tx_broadcast_frames_hi;
2817 u32 tx_broadcast_frames_lo;
2818 u32 tx_broadcast_bytes_hi;
2819 u32 tx_broadcast_bytes_lo;
2820 u32 tx_frames_discarded_hi;
2821 u32 tx_frames_discarded_lo;
2822 u32 tx_frames_dropped_hi;
2823 u32 tx_frames_dropped_lo;
2824
2825 u32 rx_unicast_frames_hi;
2826 u32 rx_unicast_frames_lo;
2827 u32 rx_unicast_bytes_hi;
2828 u32 rx_unicast_bytes_lo;
2829 u32 rx_multicast_frames_hi;
2830 u32 rx_multicast_frames_lo;
2831 u32 rx_multicast_bytes_hi;
2832 u32 rx_multicast_bytes_lo;
2833 u32 rx_broadcast_frames_hi;
2834 u32 rx_broadcast_frames_lo;
2835 u32 rx_broadcast_bytes_hi;
2836 u32 rx_broadcast_bytes_lo;
2837 u32 rx_frames_discarded_hi;
2838 u32 rx_frames_discarded_lo;
2839 u32 rx_frames_dropped_hi;
2840 u32 rx_frames_dropped_lo;
2841};
2842
619c5cb6 2843#define BCM_5710_FW_MAJOR_VERSION 7
96bed4b9 2844#define BCM_5710_FW_MINOR_VERSION 8
91226790
DK
2845#define BCM_5710_FW_REVISION_VERSION 17
2846#define BCM_5710_FW_ENGINEERING_VERSION 0
a2fbb9ea
ET
2847#define BCM_5710_FW_COMPILE_FLAGS 1
2848
2849
2850/*
2851 * attention bits
2852 */
523224a3 2853struct atten_sp_status_block {
4781bfad
EG
2854 __le32 attn_bits;
2855 __le32 attn_bits_ack;
a2fbb9ea
ET
2856 u8 status_block_id;
2857 u8 reserved0;
4781bfad
EG
2858 __le16 attn_bits_index;
2859 __le32 reserved1;
a2fbb9ea
ET
2860};
2861
2862
2863/*
619c5cb6 2864 * The eth aggregative context of Cstorm
a2fbb9ea 2865 */
619c5cb6
VZ
2866struct cstorm_eth_ag_context {
2867 u32 __reserved0[10];
a2fbb9ea
ET
2868};
2869
619c5cb6 2870
a2fbb9ea 2871/*
619c5cb6 2872 * dmae command structure
a2fbb9ea 2873 */
619c5cb6
VZ
2874struct dmae_command {
2875 u32 opcode;
2876#define DMAE_COMMAND_SRC (0x1<<0)
2877#define DMAE_COMMAND_SRC_SHIFT 0
2878#define DMAE_COMMAND_DST (0x3<<1)
2879#define DMAE_COMMAND_DST_SHIFT 1
2880#define DMAE_COMMAND_C_DST (0x1<<3)
2881#define DMAE_COMMAND_C_DST_SHIFT 3
2882#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2883#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2884#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2885#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2886#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2887#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2888#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2889#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2890#define DMAE_COMMAND_PORT (0x1<<11)
2891#define DMAE_COMMAND_PORT_SHIFT 11
2892#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2893#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2894#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2895#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2896#define DMAE_COMMAND_DST_RESET (0x1<<14)
2897#define DMAE_COMMAND_DST_RESET_SHIFT 14
2898#define DMAE_COMMAND_E1HVN (0x3<<15)
2899#define DMAE_COMMAND_E1HVN_SHIFT 15
2900#define DMAE_COMMAND_DST_VN (0x3<<17)
2901#define DMAE_COMMAND_DST_VN_SHIFT 17
2902#define DMAE_COMMAND_C_FUNC (0x1<<19)
2903#define DMAE_COMMAND_C_FUNC_SHIFT 19
2904#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2905#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2906#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2907#define DMAE_COMMAND_RESERVED0_SHIFT 22
2908 u32 src_addr_lo;
2909 u32 src_addr_hi;
2910 u32 dst_addr_lo;
2911 u32 dst_addr_hi;
a2fbb9ea 2912#if defined(__BIG_ENDIAN)
619c5cb6
VZ
2913 u16 opcode_iov;
2914#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2915#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2916#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2917#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2918#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2919#define DMAE_COMMAND_RESERVED1_SHIFT 7
2920#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2921#define DMAE_COMMAND_DST_VFID_SHIFT 8
2922#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2923#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2924#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2925#define DMAE_COMMAND_RESERVED2_SHIFT 15
2926 u16 len;
a2fbb9ea 2927#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
2928 u16 len;
2929 u16 opcode_iov;
2930#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2931#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2932#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2933#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2934#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2935#define DMAE_COMMAND_RESERVED1_SHIFT 7
2936#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2937#define DMAE_COMMAND_DST_VFID_SHIFT 8
2938#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2939#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2940#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2941#define DMAE_COMMAND_RESERVED2_SHIFT 15
a2fbb9ea 2942#endif
619c5cb6
VZ
2943 u32 comp_addr_lo;
2944 u32 comp_addr_hi;
2945 u32 comp_val;
2946 u32 crc32;
2947 u32 crc32_c;
2948#if defined(__BIG_ENDIAN)
2949 u16 crc16_c;
2950 u16 crc16;
2951#elif defined(__LITTLE_ENDIAN)
2952 u16 crc16;
2953 u16 crc16_c;
2954#endif
2955#if defined(__BIG_ENDIAN)
2956 u16 reserved3;
2957 u16 crc_t10;
2958#elif defined(__LITTLE_ENDIAN)
2959 u16 crc_t10;
2960 u16 reserved3;
2961#endif
2962#if defined(__BIG_ENDIAN)
2963 u16 xsum8;
2964 u16 xsum16;
2965#elif defined(__LITTLE_ENDIAN)
2966 u16 xsum16;
2967 u16 xsum8;
2968#endif
2969};
2970
2971
ca00392c 2972/*
619c5cb6 2973 * common data for all protocols
ca00392c 2974 */
619c5cb6
VZ
2975struct doorbell_hdr {
2976 u8 header;
2977#define DOORBELL_HDR_RX (0x1<<0)
2978#define DOORBELL_HDR_RX_SHIFT 0
2979#define DOORBELL_HDR_DB_TYPE (0x1<<1)
2980#define DOORBELL_HDR_DB_TYPE_SHIFT 1
2981#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
2982#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
2983#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
2984#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
2985};
2986
2987/*
2988 * Ethernet doorbell
2989 */
2990struct eth_tx_doorbell {
ca00392c 2991#if defined(__BIG_ENDIAN)
619c5cb6
VZ
2992 u16 npackets;
2993 u8 params;
2994#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2995#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2996#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2997#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2998#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2999#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3000 struct doorbell_hdr hdr;
ca00392c 3001#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
3002 struct doorbell_hdr hdr;
3003 u8 params;
3004#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
3005#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
3006#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
3007#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
3008#define ETH_TX_DOORBELL_SPARE (0x1<<7)
3009#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3010 u16 npackets;
ca00392c
EG
3011#endif
3012};
3013
3014
a2fbb9ea 3015/*
523224a3
DK
3016 * 3 lines. status block
3017 */
3018struct hc_status_block_e1x {
3019 __le16 index_values[HC_SB_MAX_INDICES_E1X];
3020 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 3021 __le32 rsrv[11];
523224a3
DK
3022};
3023
3024/*
3025 * host status block
3026 */
3027struct host_hc_status_block_e1x {
3028 struct hc_status_block_e1x sb;
3029};
3030
3031
3032/*
3033 * 3 lines. status block
3034 */
3035struct hc_status_block_e2 {
3036 __le16 index_values[HC_SB_MAX_INDICES_E2];
3037 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 3038 __le32 reserved[11];
523224a3
DK
3039};
3040
3041/*
3042 * host status block
3043 */
3044struct host_hc_status_block_e2 {
3045 struct hc_status_block_e2 sb;
3046};
3047
3048
3049/*
3050 * 5 lines. slow-path status block
3051 */
3052struct hc_sp_status_block {
3053 __le16 index_values[HC_SP_SB_MAX_INDICES];
3054 __le16 running_index;
3055 __le16 rsrv;
3056 u32 rsrv1;
3057};
3058
3059/*
3060 * host status block
3061 */
3062struct host_sp_status_block {
3063 struct atten_sp_status_block atten_status_block;
3064 struct hc_sp_status_block sp_sb;
3065};
3066
3067
3068/*
3069 * IGU driver acknowledgment register
a2fbb9ea
ET
3070 */
3071struct igu_ack_register {
3072#if defined(__BIG_ENDIAN)
3073 u16 sb_id_and_flags;
3074#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3075#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3076#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3077#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3078#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3079#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3080#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3081#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3082#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3083#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3084 u16 status_block_index;
3085#elif defined(__LITTLE_ENDIAN)
3086 u16 status_block_index;
3087 u16 sb_id_and_flags;
3088#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3089#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3090#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3091#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3092#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3093#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3094#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3095#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3096#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3097#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3098#endif
3099};
3100
3101
ca00392c
EG
3102/*
3103 * IGU driver acknowledgement register
3104 */
3105struct igu_backward_compatible {
3106 u32 sb_id_and_flags;
3107#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
3108#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
3109#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
3110#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
3111#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
3112#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
3113#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
3114#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
3115#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
3116#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
3117#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
3118#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
3119 u32 reserved_2;
3120};
3121
3122
3123/*
3124 * IGU driver acknowledgement register
3125 */
3126struct igu_regular {
3127 u32 sb_id_and_flags;
3128#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
3129#define IGU_REGULAR_SB_INDEX_SHIFT 0
3130#define IGU_REGULAR_RESERVED0 (0x1<<20)
3131#define IGU_REGULAR_RESERVED0_SHIFT 20
3132#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
3133#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
3134#define IGU_REGULAR_BUPDATE (0x1<<24)
3135#define IGU_REGULAR_BUPDATE_SHIFT 24
3136#define IGU_REGULAR_ENABLE_INT (0x3<<25)
3137#define IGU_REGULAR_ENABLE_INT_SHIFT 25
3138#define IGU_REGULAR_RESERVED_1 (0x1<<27)
3139#define IGU_REGULAR_RESERVED_1_SHIFT 27
3140#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
3141#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
3142#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
3143#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
3144#define IGU_REGULAR_BCLEANUP (0x1<<31)
3145#define IGU_REGULAR_BCLEANUP_SHIFT 31
3146 u32 reserved_2;
3147};
3148
3149/*
3150 * IGU driver acknowledgement register
3151 */
3152union igu_consprod_reg {
3153 struct igu_regular regular;
3154 struct igu_backward_compatible backward_compatible;
3155};
3156
3157
619c5cb6
VZ
3158/*
3159 * Igu control commands
3160 */
3161enum igu_ctrl_cmd {
3162 IGU_CTRL_CMD_TYPE_RD,
3163 IGU_CTRL_CMD_TYPE_WR,
3164 MAX_IGU_CTRL_CMD
3165};
3166
3167
f2e0899f
DK
3168/*
3169 * Control register for the IGU command register
3170 */
3171struct igu_ctrl_reg {
3172 u32 ctrl_data;
3173#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
3174#define IGU_CTRL_REG_ADDRESS_SHIFT 0
3175#define IGU_CTRL_REG_FID (0x7F<<12)
3176#define IGU_CTRL_REG_FID_SHIFT 12
3177#define IGU_CTRL_REG_RESERVED (0x1<<19)
3178#define IGU_CTRL_REG_RESERVED_SHIFT 19
3179#define IGU_CTRL_REG_TYPE (0x1<<20)
3180#define IGU_CTRL_REG_TYPE_SHIFT 20
3181#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
3182#define IGU_CTRL_REG_UNUSED_SHIFT 21
3183};
3184
3185
619c5cb6
VZ
3186/*
3187 * Igu interrupt command
3188 */
3189enum igu_int_cmd {
3190 IGU_INT_ENABLE,
3191 IGU_INT_DISABLE,
3192 IGU_INT_NOP,
3193 IGU_INT_NOP2,
3194 MAX_IGU_INT_CMD
3195};
3196
3197
3198/*
3199 * Igu segments
3200 */
3201enum igu_seg_access {
3202 IGU_SEG_ACCESS_NORM,
3203 IGU_SEG_ACCESS_DEF,
3204 IGU_SEG_ACCESS_ATTN,
3205 MAX_IGU_SEG_ACCESS
3206};
3207
3208
a2fbb9ea
ET
3209/*
3210 * Parser parsing flags field
3211 */
3212struct parsing_flags {
4781bfad 3213 __le16 flags;
a2fbb9ea
ET
3214#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
3215#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
34f80b04
EG
3216#define PARSING_FLAGS_VLAN (0x1<<1)
3217#define PARSING_FLAGS_VLAN_SHIFT 1
3218#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
3219#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
a2fbb9ea
ET
3220#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
3221#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
3222#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
3223#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
3224#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
3225#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
3226#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
3227#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
3228#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
3229#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
3230#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
3231#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
3232#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
3233#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
3234#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
3235#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
3236#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
3237#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
3238#define PARSING_FLAGS_RESERVED0 (0x3<<14)
3239#define PARSING_FLAGS_RESERVED0_SHIFT 14
3240};
3241
3242
619c5cb6
VZ
3243/*
3244 * Parsing flags for TCP ACK type
3245 */
3246enum prs_flags_ack_type {
3247 PRS_FLAG_PUREACK_PIGGY,
3248 PRS_FLAG_PUREACK_PURE,
3249 MAX_PRS_FLAGS_ACK_TYPE
34f80b04
EG
3250};
3251
3252
a2fbb9ea 3253/*
619c5cb6 3254 * Parsing flags for Ethernet address type
a2fbb9ea 3255 */
619c5cb6
VZ
3256enum prs_flags_eth_addr_type {
3257 PRS_FLAG_ETHTYPE_NON_UNICAST,
3258 PRS_FLAG_ETHTYPE_UNICAST,
3259 MAX_PRS_FLAGS_ETH_ADDR_TYPE
a2fbb9ea
ET
3260};
3261
3262
619c5cb6
VZ
3263/*
3264 * Parsing flags for over-ethernet protocol
3265 */
3266enum prs_flags_over_eth {
3267 PRS_FLAG_OVERETH_UNKNOWN,
3268 PRS_FLAG_OVERETH_IPV4,
3269 PRS_FLAG_OVERETH_IPV6,
3270 PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
3271 MAX_PRS_FLAGS_OVER_ETH
3272};
3273
3274
3275/*
3276 * Parsing flags for over-IP protocol
3277 */
3278enum prs_flags_over_ip {
3279 PRS_FLAG_OVERIP_UNKNOWN,
3280 PRS_FLAG_OVERIP_TCP,
3281 PRS_FLAG_OVERIP_UDP,
3282 MAX_PRS_FLAGS_OVER_IP
a2fbb9ea
ET
3283};
3284
3285
3286/*
523224a3 3287 * SDM operation gen command (generate aggregative interrupt)
a2fbb9ea 3288 */
523224a3
DK
3289struct sdm_op_gen {
3290 __le32 command;
3291#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
3292#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
3293#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
3294#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
3295#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
3296#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3297#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3298#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3299#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3300#define SDM_OP_GEN_RESERVED_SHIFT 17
34f80b04
EG
3301};
3302
34f80b04
EG
3303
3304/*
619c5cb6 3305 * Timers connection context
34f80b04 3306 */
619c5cb6
VZ
3307struct timers_block_context {
3308 u32 __reserved_0;
3309 u32 __reserved_1;
3310 u32 __reserved_2;
3311 u32 flags;
3312#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3313#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3314#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3315#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3316#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3317#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
34f80b04
EG
3318};
3319
523224a3 3320
34f80b04 3321/*
619c5cb6 3322 * The eth aggregative context of Tstorm
34f80b04 3323 */
619c5cb6
VZ
3324struct tstorm_eth_ag_context {
3325 u32 __reserved0[14];
a2fbb9ea
ET
3326};
3327
619c5cb6 3328
a2fbb9ea 3329/*
619c5cb6 3330 * The eth aggregative context of Ustorm
a2fbb9ea 3331 */
619c5cb6
VZ
3332struct ustorm_eth_ag_context {
3333 u32 __reserved0;
3334#if defined(__BIG_ENDIAN)
3335 u8 cdu_usage;
3336 u8 __reserved2;
3337 u16 __reserved1;
3338#elif defined(__LITTLE_ENDIAN)
3339 u16 __reserved1;
3340 u8 __reserved2;
3341 u8 cdu_usage;
3342#endif
3343 u32 __reserved3[6];
a2fbb9ea
ET
3344};
3345
619c5cb6 3346
a2fbb9ea
ET
3347/*
3348 * The eth aggregative context of Xstorm
3349 */
3350struct xstorm_eth_ag_context {
523224a3 3351 u32 reserved0;
a2fbb9ea
ET
3352#if defined(__BIG_ENDIAN)
3353 u8 cdu_reserved;
523224a3
DK
3354 u8 reserved2;
3355 u16 reserved1;
a2fbb9ea 3356#elif defined(__LITTLE_ENDIAN)
523224a3
DK
3357 u16 reserved1;
3358 u8 reserved2;
a2fbb9ea
ET
3359 u8 cdu_reserved;
3360#endif
523224a3 3361 u32 reserved3[30];
a2fbb9ea
ET
3362};
3363
523224a3 3364
a2fbb9ea 3365/*
619c5cb6 3366 * doorbell message sent to the chip
a2fbb9ea 3367 */
619c5cb6
VZ
3368struct doorbell {
3369#if defined(__BIG_ENDIAN)
3370 u16 zero_fill2;
3371 u8 zero_fill1;
3372 struct doorbell_hdr header;
3373#elif defined(__LITTLE_ENDIAN)
3374 struct doorbell_hdr header;
3375 u8 zero_fill1;
3376 u16 zero_fill2;
3377#endif
a2fbb9ea
ET
3378};
3379
523224a3 3380
a2fbb9ea 3381/*
619c5cb6 3382 * doorbell message sent to the chip
a2fbb9ea 3383 */
619c5cb6 3384struct doorbell_set_prod {
a2fbb9ea 3385#if defined(__BIG_ENDIAN)
619c5cb6
VZ
3386 u16 prod;
3387 u8 zero_fill1;
3388 struct doorbell_hdr header;
a2fbb9ea 3389#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
3390 struct doorbell_hdr header;
3391 u8 zero_fill1;
3392 u16 prod;
a2fbb9ea 3393#endif
a2fbb9ea
ET
3394};
3395
619c5cb6
VZ
3396
3397struct regpair {
3398 __le32 lo;
3399 __le32 hi;
3400};
3401
86564c3f
YM
3402struct regpair_native {
3403 u32 lo;
3404 u32 hi;
3405};
619c5cb6 3406
a2fbb9ea 3407/*
619c5cb6 3408 * Classify rule opcodes in E2/E3
a2fbb9ea 3409 */
619c5cb6
VZ
3410enum classify_rule {
3411 CLASSIFY_RULE_OPCODE_MAC,
3412 CLASSIFY_RULE_OPCODE_VLAN,
3413 CLASSIFY_RULE_OPCODE_PAIR,
3414 MAX_CLASSIFY_RULE
a2fbb9ea
ET
3415};
3416
619c5cb6 3417
a2fbb9ea 3418/*
619c5cb6 3419 * Classify rule types in E2/E3
a2fbb9ea 3420 */
619c5cb6
VZ
3421enum classify_rule_action_type {
3422 CLASSIFY_RULE_REMOVE,
3423 CLASSIFY_RULE_ADD,
3424 MAX_CLASSIFY_RULE_ACTION_TYPE
a2fbb9ea
ET
3425};
3426
619c5cb6 3427
a2fbb9ea 3428/*
619c5cb6 3429 * client init ramrod data
a2fbb9ea 3430 */
619c5cb6
VZ
3431struct client_init_general_data {
3432 u8 client_id;
3433 u8 statistics_counter_id;
3434 u8 statistics_en_flg;
3435 u8 is_fcoe_flg;
3436 u8 activate_flg;
3437 u8 sp_client_id;
3438 __le16 mtu;
3439 u8 statistics_zero_flg;
3440 u8 func_id;
3441 u8 cos;
3442 u8 traffic_type;
3443 u32 reserved0;
ca00392c
EG
3444};
3445
619c5cb6 3446
ca00392c 3447/*
619c5cb6 3448 * client init rx data
ca00392c 3449 */
619c5cb6
VZ
3450struct client_init_rx_data {
3451 u8 tpa_en;
3452#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3453#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3454#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3455#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
621b4d66
DK
3456#define CLIENT_INIT_RX_DATA_TPA_MODE (0x1<<2)
3457#define CLIENT_INIT_RX_DATA_TPA_MODE_SHIFT 2
3458#define CLIENT_INIT_RX_DATA_RESERVED5 (0x1F<<3)
3459#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 3
619c5cb6
VZ
3460 u8 vmqueue_mode_en_flg;
3461 u8 extra_data_over_sgl_en_flg;
3462 u8 cache_line_alignment_log_size;
3463 u8 enable_dynamic_hc;
3464 u8 max_sges_for_packet;
3465 u8 client_qzone_id;
3466 u8 drop_ip_cs_err_flg;
3467 u8 drop_tcp_cs_err_flg;
3468 u8 drop_ttl0_flg;
3469 u8 drop_udp_cs_err_flg;
3470 u8 inner_vlan_removal_enable_flg;
3471 u8 outer_vlan_removal_enable_flg;
3472 u8 status_block_id;
3473 u8 rx_sb_index_number;
621b4d66 3474 u8 dont_verify_rings_pause_thr_flg;
619c5cb6
VZ
3475 u8 max_tpa_queues;
3476 u8 silent_vlan_removal_flg;
3477 __le16 max_bytes_on_bd;
3478 __le16 sge_buff_size;
3479 u8 approx_mcast_engine_id;
3480 u8 rss_engine_id;
3481 struct regpair bd_page_base;
3482 struct regpair sge_page_base;
3483 struct regpair cqe_page_base;
3484 u8 is_leading_rss;
3485 u8 is_approx_mcast;
3486 __le16 max_agg_size;
3487 __le16 state;
3488#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3489#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3490#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3491#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3492#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3493#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3494#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3495#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3496#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3497#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3498#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3499#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3500#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3501#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3502#define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3503#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3504 __le16 cqe_pause_thr_low;
3505 __le16 cqe_pause_thr_high;
3506 __le16 bd_pause_thr_low;
3507 __le16 bd_pause_thr_high;
3508 __le16 sge_pause_thr_low;
3509 __le16 sge_pause_thr_high;
3510 __le16 rx_cos_mask;
3511 __le16 silent_vlan_value;
3512 __le16 silent_vlan_mask;
3513 __le32 reserved6[2];
a2fbb9ea
ET
3514};
3515
3516/*
619c5cb6 3517 * client init tx data
a2fbb9ea 3518 */
619c5cb6
VZ
3519struct client_init_tx_data {
3520 u8 enforce_security_flg;
3521 u8 tx_status_block_id;
3522 u8 tx_sb_index_number;
3523 u8 tss_leading_client_id;
3524 u8 tx_switching_flg;
3525 u8 anti_spoofing_flg;
3526 __le16 default_vlan;
3527 struct regpair tx_bd_page_base;
3528 __le16 state;
3529#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3530#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3531#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3532#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3533#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3534#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3535#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3536#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
91226790
DK
3537#define CLIENT_INIT_TX_DATA_RESERVED0 (0xFFF<<4)
3538#define CLIENT_INIT_TX_DATA_RESERVED0_SHIFT 4
619c5cb6 3539 u8 default_vlan_flg;
a3348722 3540 u8 force_default_pri_flg;
91226790
DK
3541 u8 tunnel_lso_inc_ip_id;
3542 u8 refuse_outband_vlan_flg;
3543 u8 tunnel_non_lso_pcsum_location;
3544 u8 reserved1;
a2fbb9ea
ET
3545};
3546
f2e0899f 3547/*
619c5cb6 3548 * client init ramrod data
f2e0899f 3549 */
619c5cb6
VZ
3550struct client_init_ramrod_data {
3551 struct client_init_general_data general;
3552 struct client_init_rx_data rx;
3553 struct client_init_tx_data tx;
f2e0899f
DK
3554};
3555
619c5cb6 3556
a2fbb9ea 3557/*
619c5cb6 3558 * client update ramrod data
a2fbb9ea 3559 */
619c5cb6
VZ
3560struct client_update_ramrod_data {
3561 u8 client_id;
3562 u8 func_id;
3563 u8 inner_vlan_removal_enable_flg;
3564 u8 inner_vlan_removal_change_flg;
3565 u8 outer_vlan_removal_enable_flg;
3566 u8 outer_vlan_removal_change_flg;
3567 u8 anti_spoofing_enable_flg;
3568 u8 anti_spoofing_change_flg;
3569 u8 activate_flg;
3570 u8 activate_change_flg;
3571 __le16 default_vlan;
3572 u8 default_vlan_enable_flg;
3573 u8 default_vlan_change_flg;
3574 __le16 silent_vlan_value;
3575 __le16 silent_vlan_mask;
3576 u8 silent_vlan_removal_flg;
3577 u8 silent_vlan_change_flg;
91226790
DK
3578 u8 refuse_outband_vlan_flg;
3579 u8 refuse_outband_vlan_change_flg;
3580 u8 tx_switching_flg;
3581 u8 tx_switching_change_flg;
3582 __le32 reserved1;
619c5cb6 3583 __le32 echo;
a2fbb9ea
ET
3584};
3585
619c5cb6 3586
a2fbb9ea 3587/*
619c5cb6 3588 * The eth storm context of Cstorm
a2fbb9ea 3589 */
619c5cb6
VZ
3590struct cstorm_eth_st_context {
3591 u32 __reserved0[4];
3592};
3593
3594
3595struct double_regpair {
3596 u32 regpair0_lo;
3597 u32 regpair0_hi;
3598 u32 regpair1_lo;
3599 u32 regpair1_hi;
a2fbb9ea
ET
3600};
3601
523224a3 3602
a2fbb9ea 3603/*
619c5cb6 3604 * Ethernet address typesm used in ethernet tx BDs
a2fbb9ea 3605 */
619c5cb6
VZ
3606enum eth_addr_type {
3607 UNKNOWN_ADDRESS,
3608 UNICAST_ADDRESS,
3609 MULTICAST_ADDRESS,
3610 BROADCAST_ADDRESS,
3611 MAX_ETH_ADDR_TYPE
a2fbb9ea
ET
3612};
3613
619c5cb6 3614
a2fbb9ea 3615/*
619c5cb6 3616 *
a2fbb9ea 3617 */
619c5cb6
VZ
3618struct eth_classify_cmd_header {
3619 u8 cmd_general_data;
3620#define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3621#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3622#define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3623#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3624#define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3625#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3626#define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3627#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3628#define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3629#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3630 u8 func_id;
3631 u8 client_id;
3632 u8 reserved1;
a2fbb9ea
ET
3633};
3634
619c5cb6 3635
a2fbb9ea 3636/*
619c5cb6 3637 * header for eth classification config ramrod
a2fbb9ea 3638 */
619c5cb6
VZ
3639struct eth_classify_header {
3640 u8 rule_cnt;
3641 u8 reserved0;
3642 __le16 reserved1;
3643 __le32 echo;
a2fbb9ea
ET
3644};
3645
3646
3647/*
619c5cb6 3648 * Command for adding/removing a MAC classification rule
a2fbb9ea 3649 */
619c5cb6
VZ
3650struct eth_classify_mac_cmd {
3651 struct eth_classify_cmd_header header;
91226790
DK
3652 __le16 reserved0;
3653 __le16 inner_mac;
619c5cb6
VZ
3654 __le16 mac_lsb;
3655 __le16 mac_mid;
3656 __le16 mac_msb;
3657 __le16 reserved1;
3658};
3659
3660
3661/*
3662 * Command for adding/removing a MAC-VLAN pair classification rule
3663 */
3664struct eth_classify_pair_cmd {
3665 struct eth_classify_cmd_header header;
91226790
DK
3666 __le16 reserved0;
3667 __le16 inner_mac;
619c5cb6
VZ
3668 __le16 mac_lsb;
3669 __le16 mac_mid;
3670 __le16 mac_msb;
3671 __le16 vlan;
3672};
3673
3674
3675/*
3676 * Command for adding/removing a VLAN classification rule
3677 */
3678struct eth_classify_vlan_cmd {
3679 struct eth_classify_cmd_header header;
3680 __le32 reserved0;
3681 __le32 reserved1;
3682 __le16 reserved2;
3683 __le16 vlan;
a2fbb9ea
ET
3684};
3685
619c5cb6
VZ
3686/*
3687 * union for eth classification rule
3688 */
3689union eth_classify_rule_cmd {
3690 struct eth_classify_mac_cmd mac;
3691 struct eth_classify_vlan_cmd vlan;
3692 struct eth_classify_pair_cmd pair;
3693};
a2fbb9ea
ET
3694
3695/*
619c5cb6 3696 * parameters for eth classification configuration ramrod
a2fbb9ea 3697 */
619c5cb6
VZ
3698struct eth_classify_rules_ramrod_data {
3699 struct eth_classify_header header;
3700 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3701};
3702
a2fbb9ea
ET
3703
3704/*
619c5cb6 3705 * The data contain client ID need to the ramrod
a2fbb9ea 3706 */
619c5cb6
VZ
3707struct eth_common_ramrod_data {
3708 __le32 client_id;
3709 __le32 reserved1;
a2fbb9ea
ET
3710};
3711
3712
3713/*
619c5cb6 3714 * The eth storm context of Ustorm
a2fbb9ea 3715 */
619c5cb6
VZ
3716struct ustorm_eth_st_context {
3717 u32 reserved0[52];
523224a3
DK
3718};
3719
3720/*
619c5cb6 3721 * The eth storm context of Tstorm
523224a3 3722 */
619c5cb6
VZ
3723struct tstorm_eth_st_context {
3724 u32 __reserved0[28];
a2fbb9ea
ET
3725};
3726
3727/*
619c5cb6 3728 * The eth storm context of Xstorm
a2fbb9ea 3729 */
619c5cb6
VZ
3730struct xstorm_eth_st_context {
3731 u32 reserved0[60];
a2fbb9ea
ET
3732};
3733
3734/*
619c5cb6 3735 * Ethernet connection context
a2fbb9ea 3736 */
619c5cb6
VZ
3737struct eth_context {
3738 struct ustorm_eth_st_context ustorm_st_context;
3739 struct tstorm_eth_st_context tstorm_st_context;
3740 struct xstorm_eth_ag_context xstorm_ag_context;
3741 struct tstorm_eth_ag_context tstorm_ag_context;
3742 struct cstorm_eth_ag_context cstorm_ag_context;
3743 struct ustorm_eth_ag_context ustorm_ag_context;
3744 struct timers_block_context timers_context;
3745 struct xstorm_eth_st_context xstorm_st_context;
3746 struct cstorm_eth_st_context cstorm_st_context;
a2fbb9ea
ET
3747};
3748
3749
3750/*
523224a3 3751 * union for sgl and raw data.
a2fbb9ea 3752 */
523224a3
DK
3753union eth_sgl_or_raw_data {
3754 __le16 sgl[8];
3755 u32 raw_data[4];
a2fbb9ea
ET
3756};
3757
619c5cb6
VZ
3758/*
3759 * eth FP end aggregation CQE parameters struct
3760 */
3761struct eth_end_agg_rx_cqe {
3762 u8 type_error_flags;
3763#define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3764#define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3765#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3766#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3767#define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3768#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3769 u8 reserved1;
3770 u8 queue_index;
3771 u8 reserved2;
3772 __le32 timestamp_delta;
3773 __le16 num_of_coalesced_segs;
3774 __le16 pkt_len;
3775 u8 pure_ack_count;
3776 u8 reserved3;
3777 __le16 reserved4;
3778 union eth_sgl_or_raw_data sgl_or_raw_data;
3779 __le32 reserved5[8];
3780};
3781
3782
a2fbb9ea
ET
3783/*
3784 * regular eth FP CQE parameters struct
3785 */
3786struct eth_fast_path_rx_cqe {
34f80b04 3787 u8 type_error_flags;
619c5cb6 3788#define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
34f80b04 3789#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
3790#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3791#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3792#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3793#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3794#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3795#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3796#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3797#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
3798#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
3799#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
a2fbb9ea
ET
3800 u8 status_flags;
3801#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3802#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3803#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3804#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3805#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3806#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3807#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3808#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3809#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3810#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3811#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3812#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
34f80b04 3813 u8 queue_index;
619c5cb6 3814 u8 placement_offset;
4781bfad
EG
3815 __le32 rss_hash_result;
3816 __le16 vlan_tag;
621b4d66 3817 __le16 pkt_len_or_gro_seg_len;
4781bfad 3818 __le16 len_on_bd;
a2fbb9ea 3819 struct parsing_flags pars_flags;
523224a3 3820 union eth_sgl_or_raw_data sgl_or_raw_data;
619c5cb6
VZ
3821 __le32 reserved1[8];
3822};
3823
3824
3825/*
3826 * Command for setting classification flags for a client
3827 */
3828struct eth_filter_rules_cmd {
3829 u8 cmd_general_data;
3830#define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3831#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3832#define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3833#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3834#define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3835#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3836 u8 func_id;
3837 u8 client_id;
3838 u8 reserved1;
3839 __le16 state;
3840#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3841#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3842#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3843#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3844#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3845#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3846#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3847#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3848#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3849#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3850#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3851#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3852#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3853#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3854#define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3855#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3856 __le16 reserved3;
3857 struct regpair reserved4;
3858};
3859
3860
3861/*
3862 * parameters for eth classification filters ramrod
3863 */
3864struct eth_filter_rules_ramrod_data {
3865 struct eth_classify_header header;
3866 struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3867};
3868
3869
3870/*
3871 * parameters for eth classification configuration ramrod
3872 */
3873struct eth_general_rules_ramrod_data {
3874 struct eth_classify_header header;
3875 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3876};
3877
3878
3879/*
619c5cb6 3880 * The data for Halt ramrod
a2fbb9ea
ET
3881 */
3882struct eth_halt_ramrod_data {
619c5cb6
VZ
3883 __le32 client_id;
3884 __le32 reserved0;
a2fbb9ea
ET
3885};
3886
619c5cb6 3887
34f80b04 3888/*
91226790
DK
3889 * destination and source mac address.
3890 */
3891struct eth_mac_addresses {
3892#if defined(__BIG_ENDIAN)
3893 __le16 dst_mid;
3894 __le16 dst_lo;
3895#elif defined(__LITTLE_ENDIAN)
3896 __le16 dst_lo;
3897 __le16 dst_mid;
3898#endif
3899#if defined(__BIG_ENDIAN)
3900 __le16 src_lo;
3901 __le16 dst_hi;
3902#elif defined(__LITTLE_ENDIAN)
3903 __le16 dst_hi;
3904 __le16 src_lo;
3905#endif
3906#if defined(__BIG_ENDIAN)
3907 __le16 src_hi;
3908 __le16 src_mid;
3909#elif defined(__LITTLE_ENDIAN)
3910 __le16 src_mid;
3911 __le16 src_hi;
3912#endif
3913};
3914
3915/* tunneling related data */
3916struct eth_tunnel_data {
3917#if defined(__BIG_ENDIAN)
3918 __le16 dst_mid;
3919 __le16 dst_lo;
3920#elif defined(__LITTLE_ENDIAN)
3921 __le16 dst_lo;
3922 __le16 dst_mid;
3923#endif
3924#if defined(__BIG_ENDIAN)
3925 __le16 reserved0;
3926 __le16 dst_hi;
3927#elif defined(__LITTLE_ENDIAN)
3928 __le16 dst_hi;
3929 __le16 reserved0;
3930#endif
3931#if defined(__BIG_ENDIAN)
3932 u8 reserved1;
3933 u8 ip_hdr_start_inner_w;
3934 __le16 pseudo_csum;
3935#elif defined(__LITTLE_ENDIAN)
3936 __le16 pseudo_csum;
3937 u8 ip_hdr_start_inner_w;
3938 u8 reserved1;
3939#endif
3940};
3941
3942/* union for mac addresses and for tunneling data.
3943 * considered as tunneling data only if (tunnel_exist == 1).
34f80b04 3944 */
91226790
DK
3945union eth_mac_addr_or_tunnel_data {
3946 struct eth_mac_addresses mac_addr;
3947 struct eth_tunnel_data tunnel_data;
3948};
3949
3950/*Command for setting multicast classification for a client */
619c5cb6
VZ
3951struct eth_multicast_rules_cmd {
3952 u8 cmd_general_data;
3953#define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
3954#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
3955#define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
3956#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
3957#define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
3958#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
3959#define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
3960#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
3961 u8 func_id;
3962 u8 bin_id;
3963 u8 engine_id;
3964 __le32 reserved2;
3965 struct regpair reserved3;
3966};
3967
619c5cb6
VZ
3968/*
3969 * parameters for multicast classification ramrod
3970 */
3971struct eth_multicast_rules_ramrod_data {
3972 struct eth_classify_header header;
3973 struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
34f80b04
EG
3974};
3975
a2fbb9ea
ET
3976/*
3977 * Place holder for ramrods protocol specific data
3978 */
3979struct ramrod_data {
4781bfad
EG
3980 __le32 data_lo;
3981 __le32 data_hi;
a2fbb9ea
ET
3982};
3983
3984/*
33471629 3985 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
a2fbb9ea
ET
3986 */
3987union eth_ramrod_data {
3988 struct ramrod_data general;
3989};
3990
3991
619c5cb6
VZ
3992/*
3993 * RSS toeplitz hash type, as reported in CQE
3994 */
3995enum eth_rss_hash_type {
3996 DEFAULT_HASH_TYPE,
3997 IPV4_HASH_TYPE,
3998 TCP_IPV4_HASH_TYPE,
3999 IPV6_HASH_TYPE,
4000 TCP_IPV6_HASH_TYPE,
4001 VLAN_PRI_HASH_TYPE,
4002 E1HOV_PRI_HASH_TYPE,
4003 DSCP_HASH_TYPE,
4004 MAX_ETH_RSS_HASH_TYPE
4005};
4006
4007
4008/*
4009 * Ethernet RSS mode
4010 */
4011enum eth_rss_mode {
4012 ETH_RSS_MODE_DISABLED,
4013 ETH_RSS_MODE_REGULAR,
4014 ETH_RSS_MODE_VLAN_PRI,
4015 ETH_RSS_MODE_E1HOV_PRI,
4016 ETH_RSS_MODE_IP_DSCP,
4017 MAX_ETH_RSS_MODE
4018};
4019
4020
4021/*
4022 * parameters for RSS update ramrod (E2)
4023 */
4024struct eth_rss_update_ramrod_data {
4025 u8 rss_engine_id;
4026 u8 capabilities;
4027#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
4028#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
4029#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
4030#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
4031#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
4032#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
4033#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<3)
4034#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 3
4035#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<4)
4036#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 4
4037#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<5)
4038#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 5
91226790
DK
4039#define ETH_RSS_UPDATE_RAMROD_DATA_EN_5_TUPLE_CAPABILITY (0x1<<6)
4040#define ETH_RSS_UPDATE_RAMROD_DATA_EN_5_TUPLE_CAPABILITY_SHIFT 6
96bed4b9
YM
4041#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<7)
4042#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 7
619c5cb6
VZ
4043 u8 rss_result_mask;
4044 u8 rss_mode;
91226790
DK
4045 __le16 udp_4tuple_dst_port_mask;
4046 __le16 udp_4tuple_dst_port_value;
619c5cb6
VZ
4047 u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
4048 __le32 rss_key[T_ETH_RSS_KEY];
4049 __le32 echo;
4050 __le32 reserved3;
4051};
4052
4053
4054/*
4055 * The eth Rx Buffer Descriptor
4056 */
4057struct eth_rx_bd {
4058 __le32 addr_lo;
4059 __le32 addr_hi;
4060};
4061
4062
a2fbb9ea
ET
4063/*
4064 * Eth Rx Cqe structure- general structure for ramrods
4065 */
4066struct common_ramrod_eth_rx_cqe {
34f80b04 4067 u8 ramrod_type;
619c5cb6 4068#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
34f80b04 4069#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
4070#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
4071#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
4072#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
4073#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
8d9c5f34 4074 u8 conn_type;
4781bfad
EG
4075 __le16 reserved1;
4076 __le32 conn_and_cmd_data;
a2fbb9ea
ET
4077#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
4078#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
4079#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
4080#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
4081 struct ramrod_data protocol_data;
619c5cb6
VZ
4082 __le32 echo;
4083 __le32 reserved2[11];
4084};
4085
4086/*
4087 * Rx Last CQE in page (in ETH)
4088 */
4089struct eth_rx_cqe_next_page {
4090 __le32 addr_lo;
4091 __le32 addr_hi;
4092 __le32 reserved[14];
4093};
4094
4095/*
4096 * union for all eth rx cqe types (fix their sizes)
4097 */
4098union eth_rx_cqe {
4099 struct eth_fast_path_rx_cqe fast_path_cqe;
4100 struct common_ramrod_eth_rx_cqe ramrod_cqe;
4101 struct eth_rx_cqe_next_page next_page_cqe;
4102 struct eth_end_agg_rx_cqe end_agg_cqe;
4103};
4104
4105
4106/*
4107 * Values for RX ETH CQE type field
4108 */
4109enum eth_rx_cqe_type {
4110 RX_ETH_CQE_TYPE_ETH_FASTPATH,
4111 RX_ETH_CQE_TYPE_ETH_RAMROD,
4112 RX_ETH_CQE_TYPE_ETH_START_AGG,
4113 RX_ETH_CQE_TYPE_ETH_STOP_AGG,
4114 MAX_ETH_RX_CQE_TYPE
4115};
4116
4117
4118/*
4119 * Type of SGL/Raw field in ETH RX fast path CQE
4120 */
4121enum eth_rx_fp_sel {
4122 ETH_FP_CQE_REGULAR,
4123 ETH_FP_CQE_RAW,
4124 MAX_ETH_RX_FP_SEL
4125};
4126
4127
4128/*
4129 * The eth Rx SGE Descriptor
4130 */
4131struct eth_rx_sge {
4132 __le32 addr_lo;
4133 __le32 addr_hi;
4134};
4135
4136
4137/*
4138 * common data for all protocols
4139 */
4140struct spe_hdr {
4141 __le32 conn_and_cmd_data;
4142#define SPE_HDR_CID (0xFFFFFF<<0)
4143#define SPE_HDR_CID_SHIFT 0
4144#define SPE_HDR_CMD_ID (0xFF<<24)
4145#define SPE_HDR_CMD_ID_SHIFT 24
4146 __le16 type;
4147#define SPE_HDR_CONN_TYPE (0xFF<<0)
4148#define SPE_HDR_CONN_TYPE_SHIFT 0
4149#define SPE_HDR_FUNCTION_ID (0xFF<<8)
4150#define SPE_HDR_FUNCTION_ID_SHIFT 8
4151 __le16 reserved1;
4152};
4153
4154/*
4155 * specific data for ethernet slow path element
4156 */
4157union eth_specific_data {
4158 u8 protocol_data[8];
4159 struct regpair client_update_ramrod_data;
4160 struct regpair client_init_ramrod_init_data;
4161 struct eth_halt_ramrod_data halt_ramrod_data;
4162 struct regpair update_data_addr;
4163 struct eth_common_ramrod_data common_ramrod_data;
4164 struct regpair classify_cfg_addr;
4165 struct regpair filter_cfg_addr;
4166 struct regpair mcast_cfg_addr;
4167};
4168
4169/*
4170 * Ethernet slow path element
4171 */
4172struct eth_spe {
4173 struct spe_hdr hdr;
4174 union eth_specific_data data;
4175};
4176
4177
4178/*
4179 * Ethernet command ID for slow path elements
4180 */
4181enum eth_spqe_cmd_id {
4182 RAMROD_CMD_ID_ETH_UNUSED,
4183 RAMROD_CMD_ID_ETH_CLIENT_SETUP,
4184 RAMROD_CMD_ID_ETH_HALT,
4185 RAMROD_CMD_ID_ETH_FORWARD_SETUP,
4186 RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
4187 RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
4188 RAMROD_CMD_ID_ETH_EMPTY,
4189 RAMROD_CMD_ID_ETH_TERMINATE,
4190 RAMROD_CMD_ID_ETH_TPA_UPDATE,
4191 RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
4192 RAMROD_CMD_ID_ETH_FILTER_RULES,
4193 RAMROD_CMD_ID_ETH_MULTICAST_RULES,
4194 RAMROD_CMD_ID_ETH_RSS_UPDATE,
4195 RAMROD_CMD_ID_ETH_SET_MAC,
4196 MAX_ETH_SPQE_CMD_ID
4197};
4198
4199
4200/*
4201 * eth tpa update command
4202 */
4203enum eth_tpa_update_command {
4204 TPA_UPDATE_NONE_COMMAND,
4205 TPA_UPDATE_ENABLE_COMMAND,
4206 TPA_UPDATE_DISABLE_COMMAND,
4207 MAX_ETH_TPA_UPDATE_COMMAND
4208};
4209
91226790
DK
4210/* In case of LSO over IPv4 tunnel, whether to increment
4211 * IP ID on external IP header or internal IP header
4212 */
4213enum eth_tunnel_lso_inc_ip_id {
4214 EXT_HEADER,
4215 INT_HEADER,
4216 MAX_ETH_TUNNEL_LSO_INC_IP_ID
4217};
4218
4219/* In case tunnel exist and L4 checksum offload,
4220 * the pseudo checksum location, on packet or on BD.
4221 */
4222enum eth_tunnel_non_lso_pcsum_location {
4223 PCSUM_ON_PKT,
4224 PCSUM_ON_BD,
4225 MAX_ETH_TUNNEL_NON_LSO_PCSUM_LOCATION
4226};
619c5cb6
VZ
4227
4228/*
4229 * Tx regular BD structure
4230 */
4231struct eth_tx_bd {
4232 __le32 addr_lo;
4233 __le32 addr_hi;
4234 __le16 total_pkt_bytes;
4235 __le16 nbytes;
4236 u8 reserved[4];
4237};
4238
4239
4240/*
4241 * structure for easy accessibility to assembler
4242 */
4243struct eth_tx_bd_flags {
4244 u8 as_bitfield;
4245#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
4246#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
4247#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
4248#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
4249#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
4250#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
4251#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
4252#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
4253#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
4254#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
4255#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
4256#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
4257#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
4258#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
a2fbb9ea
ET
4259};
4260
4261/*
619c5cb6 4262 * The eth Tx Buffer Descriptor
a2fbb9ea 4263 */
619c5cb6 4264struct eth_tx_start_bd {
4781bfad
EG
4265 __le32 addr_lo;
4266 __le32 addr_hi;
619c5cb6
VZ
4267 __le16 nbd;
4268 __le16 nbytes;
4269 __le16 vlan_or_ethertype;
4270 struct eth_tx_bd_flags bd_flags;
4271 u8 general_data;
4272#define ETH_TX_START_BD_HDR_NBDS (0xF<<0)
4273#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
4274#define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
4275#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
96bed4b9
YM
4276#define ETH_TX_START_BD_PARSE_NBDS (0x3<<5)
4277#define ETH_TX_START_BD_PARSE_NBDS_SHIFT 5
91226790
DK
4278#define ETH_TX_START_BD_TUNNEL_EXIST (0x1<<7)
4279#define ETH_TX_START_BD_TUNNEL_EXIST_SHIFT 7
a2fbb9ea
ET
4280};
4281
4282/*
619c5cb6 4283 * Tx parsing BD structure for ETH E1/E1h
a2fbb9ea 4284 */
619c5cb6 4285struct eth_tx_parse_bd_e1x {
96bed4b9 4286 __le16 global_data;
619c5cb6
VZ
4287#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
4288#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
96bed4b9
YM
4289#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE (0x3<<4)
4290#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE_SHIFT 4
4291#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<6)
4292#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 6
4293#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<7)
4294#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 7
4295#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<8)
4296#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 8
4297#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x7F<<9)
4298#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 9
619c5cb6
VZ
4299 u8 tcp_flags;
4300#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
4301#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
4302#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
4303#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
4304#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
4305#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
4306#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
4307#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
4308#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
4309#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
4310#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
4311#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
4312#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
4313#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
4314#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
4315#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
4316 u8 ip_hlen_w;
619c5cb6
VZ
4317 __le16 total_hlen_w;
4318 __le16 tcp_pseudo_csum;
4319 __le16 lso_mss;
4320 __le16 ip_id;
4321 __le32 tcp_send_seq;
a2fbb9ea
ET
4322};
4323
a2fbb9ea 4324/*
619c5cb6 4325 * Tx parsing BD structure for ETH E2
a2fbb9ea 4326 */
619c5cb6 4327struct eth_tx_parse_bd_e2 {
91226790 4328 union eth_mac_addr_or_tunnel_data data;
619c5cb6 4329 __le32 parsing_data;
91226790
DK
4330#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W (0x7FF<<0)
4331#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W_SHIFT 0
96bed4b9
YM
4332#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<11)
4333#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 11
4334#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<15)
4335#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 15
4336#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<16)
4337#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 16
4338#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE (0x3<<30)
4339#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE_SHIFT 30
a2fbb9ea
ET
4340};
4341
a2fbb9ea 4342/*
91226790 4343 * Tx 2nd parsing BD structure for ETH packet
a2fbb9ea 4344 */
91226790
DK
4345struct eth_tx_parse_2nd_bd {
4346 __le16 global_data;
4347#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W (0xF<<0)
4348#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W_SHIFT 0
4349#define ETH_TX_PARSE_2ND_BD_IP_HDR_TYPE_OUTER (0x1<<4)
4350#define ETH_TX_PARSE_2ND_BD_IP_HDR_TYPE_OUTER_SHIFT 4
4351#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN (0x1<<5)
4352#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN_SHIFT 5
4353#define ETH_TX_PARSE_2ND_BD_NS_FLG (0x1<<6)
4354#define ETH_TX_PARSE_2ND_BD_NS_FLG_SHIFT 6
4355#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST (0x1<<7)
4356#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST_SHIFT 7
4357#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W (0x1F<<8)
4358#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W_SHIFT 8
4359#define ETH_TX_PARSE_2ND_BD_RESERVED0 (0x7<<13)
4360#define ETH_TX_PARSE_2ND_BD_RESERVED0_SHIFT 13
4361 __le16 reserved1;
4362 u8 tcp_flags;
4363#define ETH_TX_PARSE_2ND_BD_FIN_FLG (0x1<<0)
4364#define ETH_TX_PARSE_2ND_BD_FIN_FLG_SHIFT 0
4365#define ETH_TX_PARSE_2ND_BD_SYN_FLG (0x1<<1)
4366#define ETH_TX_PARSE_2ND_BD_SYN_FLG_SHIFT 1
4367#define ETH_TX_PARSE_2ND_BD_RST_FLG (0x1<<2)
4368#define ETH_TX_PARSE_2ND_BD_RST_FLG_SHIFT 2
4369#define ETH_TX_PARSE_2ND_BD_PSH_FLG (0x1<<3)
4370#define ETH_TX_PARSE_2ND_BD_PSH_FLG_SHIFT 3
4371#define ETH_TX_PARSE_2ND_BD_ACK_FLG (0x1<<4)
4372#define ETH_TX_PARSE_2ND_BD_ACK_FLG_SHIFT 4
4373#define ETH_TX_PARSE_2ND_BD_URG_FLG (0x1<<5)
4374#define ETH_TX_PARSE_2ND_BD_URG_FLG_SHIFT 5
4375#define ETH_TX_PARSE_2ND_BD_ECE_FLG (0x1<<6)
4376#define ETH_TX_PARSE_2ND_BD_ECE_FLG_SHIFT 6
4377#define ETH_TX_PARSE_2ND_BD_CWR_FLG (0x1<<7)
4378#define ETH_TX_PARSE_2ND_BD_CWR_FLG_SHIFT 7
4379 u8 reserved2;
4380 u8 tunnel_udp_hdr_start_w;
4381 u8 fw_ip_hdr_to_payload_w;
4382 __le16 fw_ip_csum_wo_len_flags_frag;
4383 __le16 hw_ip_id;
4384 __le32 tcp_send_seq;
4385};
4386
4387/* The last BD in the BD memory will hold a pointer to the next BD memory */
619c5cb6
VZ
4388struct eth_tx_next_bd {
4389 __le32 addr_lo;
4390 __le32 addr_hi;
4391 u8 reserved[8];
a2fbb9ea
ET
4392};
4393
4394/*
619c5cb6 4395 * union for 4 Bd types
a2fbb9ea 4396 */
619c5cb6
VZ
4397union eth_tx_bd_types {
4398 struct eth_tx_start_bd start_bd;
4399 struct eth_tx_bd reg_bd;
4400 struct eth_tx_parse_bd_e1x parse_bd_e1x;
4401 struct eth_tx_parse_bd_e2 parse_bd_e2;
91226790 4402 struct eth_tx_parse_2nd_bd parse_2nd_bd;
619c5cb6 4403 struct eth_tx_next_bd next_bd;
a2fbb9ea
ET
4404};
4405
a2fbb9ea 4406/*
ca00392c 4407 * array of 13 bds as appears in the eth xstorm context
a2fbb9ea 4408 */
ca00392c
EG
4409struct eth_tx_bds_array {
4410 union eth_tx_bd_types bds[13];
a2fbb9ea
ET
4411};
4412
4413
4414/*
619c5cb6 4415 * VLAN mode on TX BDs
a2fbb9ea 4416 */
619c5cb6
VZ
4417enum eth_tx_vlan_type {
4418 X_ETH_NO_VLAN,
4419 X_ETH_OUTBAND_VLAN,
4420 X_ETH_INBAND_VLAN,
4421 X_ETH_FW_ADDED_VLAN,
4422 MAX_ETH_TX_VLAN_TYPE
a2fbb9ea
ET
4423};
4424
ca00392c 4425
a2fbb9ea 4426/*
619c5cb6 4427 * Ethernet VLAN filtering mode in E1x
a2fbb9ea 4428 */
619c5cb6
VZ
4429enum eth_vlan_filter_mode {
4430 ETH_VLAN_FILTER_ANY_VLAN,
4431 ETH_VLAN_FILTER_SPECIFIC_VLAN,
4432 ETH_VLAN_FILTER_CLASSIFY,
4433 MAX_ETH_VLAN_FILTER_MODE
a2fbb9ea
ET
4434};
4435
4436
4437/*
4438 * MAC filtering configuration command header
4439 */
4440struct mac_configuration_hdr {
8d9c5f34 4441 u8 length;
a2fbb9ea 4442 u8 offset;
619c5cb6
VZ
4443 __le16 client_id;
4444 __le32 echo;
a2fbb9ea
ET
4445};
4446
4447/*
4448 * MAC address in list for ramrod
4449 */
523224a3 4450struct mac_configuration_entry {
4781bfad
EG
4451 __le16 lsb_mac_addr;
4452 __le16 middle_mac_addr;
4453 __le16 msb_mac_addr;
523224a3
DK
4454 __le16 vlan_id;
4455 u8 pf_id;
a2fbb9ea 4456 u8 flags;
523224a3
DK
4457#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4458#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4459#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4460#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4461#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4462#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4463#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4464#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4465#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4466#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4467#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4468#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
619c5cb6
VZ
4469 __le16 reserved0;
4470 __le32 clients_bit_vector;
a2fbb9ea
ET
4471};
4472
4473/*
523224a3 4474 * MAC filtering configuration command
a2fbb9ea
ET
4475 */
4476struct mac_configuration_cmd {
4477 struct mac_configuration_hdr hdr;
4478 struct mac_configuration_entry config_table[64];
4479};
4480
4481
619c5cb6
VZ
4482/*
4483 * Set-MAC command type (in E1x)
4484 */
4485enum set_mac_action_type {
4486 T_ETH_MAC_COMMAND_INVALIDATE,
4487 T_ETH_MAC_COMMAND_SET,
4488 MAX_SET_MAC_ACTION_TYPE
4489};
4490
4491
621b4d66
DK
4492/*
4493 * Ethernet TPA Modes
4494 */
4495enum tpa_mode {
4496 TPA_LRO,
4497 TPA_GRO,
4498 MAX_TPA_MODE};
4499
4500
619c5cb6
VZ
4501/*
4502 * tpa update ramrod data
4503 */
4504struct tpa_update_ramrod_data {
4505 u8 update_ipv4;
4506 u8 update_ipv6;
4507 u8 client_id;
4508 u8 max_tpa_queues;
4509 u8 max_sges_for_packet;
4510 u8 complete_on_both_clients;
621b4d66
DK
4511 u8 dont_verify_rings_pause_thr_flg;
4512 u8 tpa_mode;
619c5cb6
VZ
4513 __le16 sge_buff_size;
4514 __le16 max_agg_size;
4515 __le32 sge_page_base_lo;
4516 __le32 sge_page_base_hi;
4517 __le16 sge_pause_thr_low;
4518 __le16 sge_pause_thr_high;
4519};
4520
4521
34f80b04
EG
4522/*
4523 * approximate-match multicast filtering for E1H per function in Tstorm
4524 */
4525struct tstorm_eth_approximate_match_multicast_filtering {
4526 u32 mcast_add_hash_bit_array[8];
4527};
4528
4529
619c5cb6
VZ
4530/*
4531 * Common configuration parameters per function in Tstorm
4532 */
4533struct tstorm_eth_function_common_config {
4534 __le16 config_flags;
4535#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4536#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4537#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4538#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4539#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4540#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4541#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4542#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4543#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4544#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4545#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4546#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4547#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4548#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4549 u8 rss_result_mask;
4550 u8 reserved1;
4551 __le16 vlan_id[2];
4552};
4553
4554
a2fbb9ea
ET
4555/*
4556 * MAC filtering configuration parameters per port in Tstorm
4557 */
4558struct tstorm_eth_mac_filter_config {
86564c3f
YM
4559 u32 ucast_drop_all;
4560 u32 ucast_accept_all;
4561 u32 mcast_drop_all;
4562 u32 mcast_accept_all;
4563 u32 bcast_accept_all;
4564 u32 vlan_filter[2];
4565 u32 unmatched_unicast;
a2fbb9ea
ET
4566};
4567
4568
8d9c5f34 4569/*
619c5cb6 4570 * tx only queue init ramrod data
8d9c5f34 4571 */
619c5cb6
VZ
4572struct tx_queue_init_ramrod_data {
4573 struct client_init_general_data general;
4574 struct client_init_tx_data tx;
8d9c5f34
EG
4575};
4576
4577
34f80b04
EG
4578/*
4579 * Three RX producers for ETH
4580 */
8d9c5f34 4581struct ustorm_eth_rx_producers {
a2fbb9ea 4582#if defined(__BIG_ENDIAN)
34f80b04
EG
4583 u16 bd_prod;
4584 u16 cqe_prod;
a2fbb9ea 4585#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4586 u16 cqe_prod;
4587 u16 bd_prod;
a2fbb9ea 4588#endif
a2fbb9ea 4589#if defined(__BIG_ENDIAN)
34f80b04
EG
4590 u16 reserved;
4591 u16 sge_prod;
a2fbb9ea 4592#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4593 u16 sge_prod;
4594 u16 reserved;
a2fbb9ea 4595#endif
a2fbb9ea
ET
4596};
4597
a2fbb9ea 4598
523224a3 4599/*
50f0a562
BW
4600 * FCoE RX statistics parameters section#0
4601 */
4602struct fcoe_rx_stat_params_section0 {
4603 __le32 fcoe_rx_pkt_cnt;
4604 __le32 fcoe_rx_byte_cnt;
4605};
4606
4607
4608/*
4609 * FCoE RX statistics parameters section#1
4610 */
4611struct fcoe_rx_stat_params_section1 {
4612 __le32 fcoe_ver_cnt;
4613 __le32 fcoe_rx_drop_pkt_cnt;
4614};
4615
4616
4617/*
4618 * FCoE RX statistics parameters section#2
523224a3 4619 */
50f0a562
BW
4620struct fcoe_rx_stat_params_section2 {
4621 __le32 fc_crc_cnt;
4622 __le32 eofa_del_cnt;
4623 __le32 miss_frame_cnt;
4624 __le32 seq_timeout_cnt;
4625 __le32 drop_seq_cnt;
4626 __le32 fcoe_rx_drop_pkt_cnt;
4627 __le32 fcp_rx_pkt_cnt;
4628 __le32 reserved0;
4629};
4630
4631
4632/*
4633 * FCoE TX statistics parameters
4634 */
4635struct fcoe_tx_stat_params {
4636 __le32 fcoe_tx_pkt_cnt;
4637 __le32 fcoe_tx_byte_cnt;
4638 __le32 fcp_tx_pkt_cnt;
4639 __le32 reserved0;
4640};
4641
4642/*
4643 * FCoE statistics parameters
4644 */
4645struct fcoe_statistics_params {
4646 struct fcoe_tx_stat_params tx_stat;
4647 struct fcoe_rx_stat_params_section0 rx_stat0;
4648 struct fcoe_rx_stat_params_section1 rx_stat1;
4649 struct fcoe_rx_stat_params_section2 rx_stat2;
4650};
4651
4652
a3348722
BW
4653/*
4654 * The data afex vif list ramrod need
4655 */
4656struct afex_vif_list_ramrod_data {
4657 u8 afex_vif_list_command;
4658 u8 func_bit_map;
4659 __le16 vif_list_index;
4660 u8 func_to_clear;
4661 u8 echo;
4662 __le16 reserved1;
4663};
4664
4665
50f0a562
BW
4666/*
4667 * cfc delete event data
a3348722 4668 */
523224a3
DK
4669struct cfc_del_event_data {
4670 u32 cid;
619c5cb6
VZ
4671 u32 reserved0;
4672 u32 reserved1;
523224a3
DK
4673};
4674
4675
34f80b04
EG
4676/*
4677 * per-port SAFC demo variables
4678 */
4679struct cmng_flags_per_port {
8a1c38d1
EG
4680 u32 cmng_enables;
4681#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4682#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4683#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4684#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
619c5cb6
VZ
4685#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4686#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4687#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4688#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4689#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4690#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4691 u32 __reserved1;
a2fbb9ea
ET
4692};
4693
34f80b04
EG
4694
4695/*
4696 * per-port rate shaping variables
4697 */
4698struct rate_shaping_vars_per_port {
4699 u32 rs_periodic_timeout;
4700 u32 rs_threshold;
4701};
4702
34f80b04
EG
4703/*
4704 * per-port fairness variables
4705 */
4706struct fairness_vars_per_port {
4707 u32 upper_bound;
4708 u32 fair_threshold;
4709 u32 fairness_timeout;
619c5cb6 4710 u32 reserved0;
34f80b04
EG
4711};
4712
34f80b04
EG
4713/*
4714 * per-port SAFC variables
4715 */
4716struct safc_struct_per_port {
4717#if defined(__BIG_ENDIAN)
8d9c5f34
EG
4718 u16 __reserved1;
4719 u8 __reserved0;
34f80b04
EG
4720 u8 safc_timeout_usec;
4721#elif defined(__LITTLE_ENDIAN)
4722 u8 safc_timeout_usec;
8d9c5f34
EG
4723 u8 __reserved0;
4724 u16 __reserved1;
34f80b04 4725#endif
523224a3 4726 u8 cos_to_traffic_types[MAX_COS_NUMBER];
8d9c5f34 4727 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
a2fbb9ea
ET
4728};
4729
34f80b04
EG
4730/*
4731 * Per-port congestion management variables
4732 */
4733struct cmng_struct_per_port {
4734 struct rate_shaping_vars_per_port rs_vars;
4735 struct fairness_vars_per_port fair_vars;
4736 struct safc_struct_per_port safc_vars;
4737 struct cmng_flags_per_port flags;
a2fbb9ea
ET
4738};
4739
b475d78f
YM
4740/*
4741 * a single rate shaping counter. can be used as protocol or vnic counter
4742 */
4743struct rate_shaping_counter {
4744 u32 quota;
4745#if defined(__BIG_ENDIAN)
4746 u16 __reserved0;
4747 u16 rate;
4748#elif defined(__LITTLE_ENDIAN)
4749 u16 rate;
4750 u16 __reserved0;
4751#endif
4752};
4753
4754/*
4755 * per-vnic rate shaping variables
4756 */
4757struct rate_shaping_vars_per_vn {
4758 struct rate_shaping_counter vn_counter;
4759};
4760
4761/*
4762 * per-vnic fairness variables
4763 */
4764struct fairness_vars_per_vn {
4765 u32 cos_credit_delta[MAX_COS_NUMBER];
4766 u32 vn_credit_delta;
4767 u32 __reserved0;
4768};
4769
4770/*
4771 * cmng port init state
4772 */
4773struct cmng_vnic {
4774 struct rate_shaping_vars_per_vn vnic_max_rate[4];
4775 struct fairness_vars_per_vn vnic_min_rate[4];
4776};
4777
4778/*
4779 * cmng port init state
4780 */
4781struct cmng_init {
4782 struct cmng_struct_per_port port;
4783 struct cmng_vnic vnic;
4784};
4785
4786
4787/*
4788 * driver parameters for congestion management init, all rates are in Mbps
4789 */
4790struct cmng_init_input {
4791 u32 port_rate;
4792 u16 vnic_min_rate[4];
4793 u16 vnic_max_rate[4];
4794 u16 cos_min_rate[MAX_COS_NUMBER];
4795 u16 cos_to_pause_mask[MAX_COS_NUMBER];
4796 struct cmng_flags_per_port flags;
4797};
4798
a2fbb9ea 4799
619c5cb6
VZ
4800/*
4801 * Protocol-common command ID for slow path elements
4802 */
4803enum common_spqe_cmd_id {
4804 RAMROD_CMD_ID_COMMON_UNUSED,
4805 RAMROD_CMD_ID_COMMON_FUNCTION_START,
4806 RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
621b4d66 4807 RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE,
619c5cb6
VZ
4808 RAMROD_CMD_ID_COMMON_CFC_DEL,
4809 RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4810 RAMROD_CMD_ID_COMMON_STAT_QUERY,
4811 RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4812 RAMROD_CMD_ID_COMMON_START_TRAFFIC,
a3348722 4813 RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS,
91226790 4814 RAMROD_CMD_ID_COMMON_SET_TIMESYNC,
619c5cb6
VZ
4815 MAX_COMMON_SPQE_CMD_ID
4816};
4817
619c5cb6
VZ
4818/*
4819 * Per-protocol connection types
4820 */
4821enum connection_type {
4822 ETH_CONNECTION_TYPE,
4823 TOE_CONNECTION_TYPE,
4824 RDMA_CONNECTION_TYPE,
4825 ISCSI_CONNECTION_TYPE,
4826 FCOE_CONNECTION_TYPE,
4827 RESERVED_CONNECTION_TYPE_0,
4828 RESERVED_CONNECTION_TYPE_1,
4829 RESERVED_CONNECTION_TYPE_2,
4830 NONE_CONNECTION_TYPE,
4831 MAX_CONNECTION_TYPE
4832};
4833
4834
4835/*
4836 * Cos modes
4837 */
4838enum cos_mode {
4839 OVERRIDE_COS,
4840 STATIC_COS,
4841 FW_WRR,
4842 MAX_COS_MODE
4843};
4844
523224a3
DK
4845
4846/*
4847 * Dynamic HC counters set by the driver
4848 */
4849struct hc_dynamic_drv_counter {
4850 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4851};
4852
4853/*
4854 * zone A per-queue data
4855 */
4856struct cstorm_queue_zone_data {
4857 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4858 struct regpair reserved[2];
4859};
4860
619c5cb6 4861
ca00392c 4862/*
619c5cb6 4863 * Vf-PF channel data in cstorm ram (non-triggered zone)
ca00392c 4864 */
619c5cb6
VZ
4865struct vf_pf_channel_zone_data {
4866 u32 msg_addr_lo;
4867 u32 msg_addr_hi;
ca00392c
EG
4868};
4869
a2fbb9ea 4870/*
619c5cb6 4871 * zone for VF non-triggered data
a2fbb9ea 4872 */
619c5cb6
VZ
4873struct non_trigger_vf_zone {
4874 struct vf_pf_channel_zone_data vf_pf_channel;
a2fbb9ea
ET
4875};
4876
bb2a0f7a 4877/*
619c5cb6 4878 * Vf-PF channel trigger zone in cstorm ram
bb2a0f7a 4879 */
619c5cb6
VZ
4880struct vf_pf_channel_zone_trigger {
4881 u8 addr_valid;
bb2a0f7a
YG
4882};
4883
bb2a0f7a 4884/*
619c5cb6 4885 * zone that triggers the in-bound interrupt
bb2a0f7a 4886 */
619c5cb6
VZ
4887struct trigger_vf_zone {
4888#if defined(__BIG_ENDIAN)
4889 u16 reserved1;
4890 u8 reserved0;
4891 struct vf_pf_channel_zone_trigger vf_pf_channel;
4892#elif defined(__LITTLE_ENDIAN)
4893 struct vf_pf_channel_zone_trigger vf_pf_channel;
4894 u8 reserved0;
4895 u16 reserved1;
4896#endif
4897 u32 reserved2;
bb2a0f7a
YG
4898};
4899
a2fbb9ea 4900/*
619c5cb6 4901 * zone B per-VF data
a2fbb9ea 4902 */
619c5cb6
VZ
4903struct cstorm_vf_zone_data {
4904 struct non_trigger_vf_zone non_trigger;
4905 struct trigger_vf_zone trigger;
a2fbb9ea
ET
4906};
4907
619c5cb6 4908
a2fbb9ea 4909/*
619c5cb6 4910 * Dynamic host coalescing init parameters, per state machine
a2fbb9ea 4911 */
619c5cb6
VZ
4912struct dynamic_hc_sm_config {
4913 u32 threshold[3];
4914 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
4915 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
4916 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
4917 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
4918 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
a2fbb9ea
ET
4919};
4920
de832a55 4921/*
619c5cb6 4922 * Dynamic host coalescing init parameters
de832a55 4923 */
619c5cb6
VZ
4924struct dynamic_hc_config {
4925 struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
4926};
4927
4928
4929struct e2_integ_data {
4930#if defined(__BIG_ENDIAN)
4931 u8 flags;
4932#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4933#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4934#define E2_INTEG_DATA_LB_TX (0x1<<1)
4935#define E2_INTEG_DATA_LB_TX_SHIFT 1
4936#define E2_INTEG_DATA_COS_TX (0x1<<2)
4937#define E2_INTEG_DATA_COS_TX_SHIFT 2
4938#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4939#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4940#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4941#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4942#define E2_INTEG_DATA_RESERVED (0x7<<5)
4943#define E2_INTEG_DATA_RESERVED_SHIFT 5
4944 u8 cos;
4945 u8 voq;
4946 u8 pbf_queue;
4947#elif defined(__LITTLE_ENDIAN)
4948 u8 pbf_queue;
4949 u8 voq;
4950 u8 cos;
4951 u8 flags;
4952#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4953#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4954#define E2_INTEG_DATA_LB_TX (0x1<<1)
4955#define E2_INTEG_DATA_LB_TX_SHIFT 1
4956#define E2_INTEG_DATA_COS_TX (0x1<<2)
4957#define E2_INTEG_DATA_COS_TX_SHIFT 2
4958#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4959#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4960#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4961#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4962#define E2_INTEG_DATA_RESERVED (0x7<<5)
4963#define E2_INTEG_DATA_RESERVED_SHIFT 5
4964#endif
4965#if defined(__BIG_ENDIAN)
4966 u16 reserved3;
4967 u8 reserved2;
4968 u8 ramEn;
4969#elif defined(__LITTLE_ENDIAN)
4970 u8 ramEn;
4971 u8 reserved2;
4972 u16 reserved3;
4973#endif
de832a55
EG
4974};
4975
619c5cb6 4976
de832a55 4977/*
619c5cb6 4978 * set mac event data
de832a55 4979 */
619c5cb6
VZ
4980struct eth_event_data {
4981 u32 echo;
4982 u32 reserved0;
4983 u32 reserved1;
de832a55
EG
4984};
4985
619c5cb6 4986
a2fbb9ea 4987/*
619c5cb6 4988 * pf-vf event data
a2fbb9ea 4989 */
619c5cb6
VZ
4990struct vf_pf_event_data {
4991 u8 vf_id;
4992 u8 reserved0;
4993 u16 reserved1;
4994 u32 msg_addr_lo;
4995 u32 msg_addr_hi;
a2fbb9ea
ET
4996};
4997
619c5cb6
VZ
4998/*
4999 * VF FLR event data
5000 */
5001struct vf_flr_event_data {
5002 u8 vf_id;
5003 u8 reserved0;
5004 u16 reserved1;
5005 u32 reserved2;
5006 u32 reserved3;
5007};
a2fbb9ea 5008
523224a3 5009/*
619c5cb6 5010 * malicious VF event data
523224a3 5011 */
619c5cb6
VZ
5012struct malicious_vf_event_data {
5013 u8 vf_id;
91226790 5014 u8 err_id;
619c5cb6 5015 u16 reserved1;
523224a3 5016 u32 reserved2;
619c5cb6 5017 u32 reserved3;
523224a3
DK
5018};
5019
a3348722
BW
5020/*
5021 * vif list event data
5022 */
5023struct vif_list_event_data {
5024 u8 func_bit_map;
5025 u8 echo;
5026 __le16 reserved0;
5027 __le32 reserved1;
5028 __le32 reserved2;
5029};
5030
babc6727
MS
5031/* function update event data */
5032struct function_update_event_data {
5033 u8 echo;
5034 u8 reserved;
5035 __le16 reserved0;
5036 __le32 reserved1;
5037 __le32 reserved2;
5038};
5039
5040
5041/* union for all event ring message types */
523224a3 5042union event_data {
619c5cb6
VZ
5043 struct vf_pf_event_data vf_pf_event;
5044 struct eth_event_data eth_event;
523224a3 5045 struct cfc_del_event_data cfc_del_event;
619c5cb6
VZ
5046 struct vf_flr_event_data vf_flr_event;
5047 struct malicious_vf_event_data malicious_vf_event;
a3348722 5048 struct vif_list_event_data vif_list_event;
babc6727 5049 struct function_update_event_data function_update_event;
523224a3
DK
5050};
5051
5052
5053/*
5054 * per PF event ring data
5055 */
5056struct event_ring_data {
86564c3f 5057 struct regpair_native base_addr;
523224a3
DK
5058#if defined(__BIG_ENDIAN)
5059 u8 index_id;
5060 u8 sb_id;
5061 u16 producer;
5062#elif defined(__LITTLE_ENDIAN)
5063 u16 producer;
5064 u8 sb_id;
5065 u8 index_id;
5066#endif
5067 u32 reserved0;
5068};
5069
5070
5071/*
5072 * event ring message element (each element is 128 bits)
5073 */
5074struct event_ring_msg {
5075 u8 opcode;
619c5cb6 5076 u8 error;
523224a3
DK
5077 u16 reserved1;
5078 union event_data data;
5079};
5080
5081/*
5082 * event ring next page element (128 bits)
5083 */
5084struct event_ring_next {
5085 struct regpair addr;
5086 u32 reserved[2];
5087};
5088
5089/*
5090 * union for event ring element types (each element is 128 bits)
5091 */
5092union event_ring_elem {
5093 struct event_ring_msg message;
5094 struct event_ring_next next_page;
5095};
5096
5097
619c5cb6
VZ
5098/*
5099 * Common event ring opcodes
5100 */
5101enum event_ring_opcode {
5102 EVENT_RING_OPCODE_VF_PF_CHANNEL,
5103 EVENT_RING_OPCODE_FUNCTION_START,
5104 EVENT_RING_OPCODE_FUNCTION_STOP,
5105 EVENT_RING_OPCODE_CFC_DEL,
5106 EVENT_RING_OPCODE_CFC_DEL_WB,
5107 EVENT_RING_OPCODE_STAT_QUERY,
5108 EVENT_RING_OPCODE_STOP_TRAFFIC,
5109 EVENT_RING_OPCODE_START_TRAFFIC,
5110 EVENT_RING_OPCODE_VF_FLR,
5111 EVENT_RING_OPCODE_MALICIOUS_VF,
5112 EVENT_RING_OPCODE_FORWARD_SETUP,
5113 EVENT_RING_OPCODE_RSS_UPDATE_RULES,
621b4d66 5114 EVENT_RING_OPCODE_FUNCTION_UPDATE,
a3348722 5115 EVENT_RING_OPCODE_AFEX_VIF_LISTS,
619c5cb6
VZ
5116 EVENT_RING_OPCODE_SET_MAC,
5117 EVENT_RING_OPCODE_CLASSIFICATION_RULES,
5118 EVENT_RING_OPCODE_FILTERS_RULES,
5119 EVENT_RING_OPCODE_MULTICAST_RULES,
91226790 5120 EVENT_RING_OPCODE_SET_TIMESYNC,
619c5cb6
VZ
5121 MAX_EVENT_RING_OPCODE
5122};
5123
619c5cb6
VZ
5124/*
5125 * Modes for fairness algorithm
5126 */
5127enum fairness_mode {
5128 FAIRNESS_COS_WRR_MODE,
5129 FAIRNESS_COS_ETS_MODE,
5130 MAX_FAIRNESS_MODE
5131};
5132
5133
619c5cb6
VZ
5134/*
5135 * Priority and cos
5136 */
5137struct priority_cos {
5138 u8 priority;
5139 u8 cos;
5140 __le16 reserved1;
5141};
5142
e4901dde
VZ
5143/*
5144 * The data for flow control configuration
5145 */
5146struct flow_control_configuration {
619c5cb6 5147 struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
e4901dde
VZ
5148 u8 dcb_enabled;
5149 u8 dcb_version;
619c5cb6
VZ
5150 u8 dont_add_pri_0_en;
5151 u8 reserved1;
5152 __le32 reserved2;
5153};
5154
5155
5156/*
5157 *
5158 */
5159struct function_start_data {
96bed4b9 5160 u8 function_mode;
91226790 5161 u8 allow_npar_tx_switching;
619c5cb6 5162 __le16 sd_vlan_tag;
a3348722 5163 __le16 vif_id;
619c5cb6
VZ
5164 u8 path_id;
5165 u8 network_cos_mode;
91226790
DK
5166 u8 dmae_cmd_id;
5167 u8 gre_tunnel_mode;
5168 u8 gre_tunnel_rss;
5169 u8 nvgre_clss_en;
5170 __le16 reserved1[2];
e4901dde
VZ
5171};
5172
a3348722
BW
5173struct function_update_data {
5174 u8 vif_id_change_flg;
5175 u8 afex_default_vlan_change_flg;
5176 u8 allowed_priorities_change_flg;
5177 u8 network_cos_mode_change_flg;
5178 __le16 vif_id;
5179 __le16 afex_default_vlan;
5180 u8 allowed_priorities;
5181 u8 network_cos_mode;
91226790 5182 u8 lb_mode_en_change_flg;
a3348722 5183 u8 lb_mode_en;
babc6727
MS
5184 u8 tx_switch_suspend_change_flg;
5185 u8 tx_switch_suspend;
5186 u8 echo;
91226790
DK
5187 u8 reserved1;
5188 u8 update_gre_cfg_flg;
5189 u8 gre_tunnel_mode;
5190 u8 gre_tunnel_rss;
5191 u8 nvgre_clss_en;
5192 u32 reserved3;
a3348722
BW
5193};
5194
a2fbb9ea
ET
5195/*
5196 * FW version stored in the Xstorm RAM
5197 */
5198struct fw_version {
5199#if defined(__BIG_ENDIAN)
8d9c5f34
EG
5200 u8 engineering;
5201 u8 revision;
5202 u8 minor;
5203 u8 major;
a2fbb9ea 5204#elif defined(__LITTLE_ENDIAN)
8d9c5f34
EG
5205 u8 major;
5206 u8 minor;
5207 u8 revision;
5208 u8 engineering;
a2fbb9ea
ET
5209#endif
5210 u32 flags;
5211#define FW_VERSION_OPTIMIZED (0x1<<0)
5212#define FW_VERSION_OPTIMIZED_SHIFT 0
5213#define FW_VERSION_BIG_ENDIEN (0x1<<1)
5214#define FW_VERSION_BIG_ENDIEN_SHIFT 1
34f80b04
EG
5215#define FW_VERSION_CHIP_VERSION (0x3<<2)
5216#define FW_VERSION_CHIP_VERSION_SHIFT 2
5217#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
5218#define __FW_VERSION_RESERVED_SHIFT 4
a2fbb9ea
ET
5219};
5220
91226790
DK
5221/* GRE RSS Mode */
5222enum gre_rss_mode {
5223 GRE_OUTER_HEADERS_RSS,
5224 GRE_INNER_HEADERS_RSS,
5225 NVGRE_KEY_ENTROPY_RSS,
5226 MAX_GRE_RSS_MODE
5227};
5228
5229/* GRE Tunnel Mode */
5230enum gre_tunnel_type {
5231 NO_GRE_TUNNEL,
5232 NVGRE_TUNNEL,
5233 L2GRE_TUNNEL,
5234 IPGRE_TUNNEL,
5235 MAX_GRE_TUNNEL_TYPE
5236};
a2fbb9ea 5237
523224a3
DK
5238/*
5239 * Dynamic Host-Coalescing - Driver(host) counters
5240 */
5241struct hc_dynamic_sb_drv_counters {
5242 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
5243};
5244
5245
5246/*
5247 * 2 bytes. configuration/state parameters for a single protocol index
5248 */
5249struct hc_index_data {
5250#if defined(__BIG_ENDIAN)
5251 u8 flags;
5252#define HC_INDEX_DATA_SM_ID (0x1<<0)
5253#define HC_INDEX_DATA_SM_ID_SHIFT 0
5254#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5255#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5256#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5257#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5258#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5259#define HC_INDEX_DATA_RESERVE_SHIFT 3
5260 u8 timeout;
5261#elif defined(__LITTLE_ENDIAN)
5262 u8 timeout;
5263 u8 flags;
5264#define HC_INDEX_DATA_SM_ID (0x1<<0)
5265#define HC_INDEX_DATA_SM_ID_SHIFT 0
5266#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5267#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5268#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5269#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5270#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5271#define HC_INDEX_DATA_RESERVE_SHIFT 3
5272#endif
5273};
5274
5275
5276/*
5277 * HC state-machine
5278 */
5279struct hc_status_block_sm {
5280#if defined(__BIG_ENDIAN)
5281 u8 igu_seg_id;
5282 u8 igu_sb_id;
5283 u8 timer_value;
5284 u8 __flags;
5285#elif defined(__LITTLE_ENDIAN)
5286 u8 __flags;
5287 u8 timer_value;
5288 u8 igu_sb_id;
5289 u8 igu_seg_id;
5290#endif
5291 u32 time_to_expire;
5292};
5293
5294/*
5295 * hold PCI identification variables- used in various places in firmware
5296 */
5297struct pci_entity {
5298#if defined(__BIG_ENDIAN)
5299 u8 vf_valid;
5300 u8 vf_id;
5301 u8 vnic_id;
5302 u8 pf_id;
5303#elif defined(__LITTLE_ENDIAN)
5304 u8 pf_id;
5305 u8 vnic_id;
5306 u8 vf_id;
5307 u8 vf_valid;
5308#endif
5309};
5310
5311/*
5312 * The fast-path status block meta-data, common to all chips
5313 */
5314struct hc_sb_data {
86564c3f 5315 struct regpair_native host_sb_addr;
523224a3
DK
5316 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
5317 struct pci_entity p_func;
5318#if defined(__BIG_ENDIAN)
5319 u8 rsrv0;
619c5cb6 5320 u8 state;
523224a3 5321 u8 dhc_qzone_id;
523224a3
DK
5322 u8 same_igu_sb_1b;
5323#elif defined(__LITTLE_ENDIAN)
5324 u8 same_igu_sb_1b;
523224a3 5325 u8 dhc_qzone_id;
619c5cb6 5326 u8 state;
523224a3
DK
5327 u8 rsrv0;
5328#endif
86564c3f 5329 struct regpair_native rsrv1[2];
523224a3
DK
5330};
5331
5332
619c5cb6
VZ
5333/*
5334 * Segment types for host coaslescing
5335 */
5336enum hc_segment {
5337 HC_REGULAR_SEGMENT,
5338 HC_DEFAULT_SEGMENT,
5339 MAX_HC_SEGMENT
5340};
5341
5342
523224a3
DK
5343/*
5344 * The fast-path status block meta-data
5345 */
5346struct hc_sp_status_block_data {
86564c3f 5347 struct regpair_native host_sb_addr;
523224a3 5348#if defined(__BIG_ENDIAN)
619c5cb6
VZ
5349 u8 rsrv1;
5350 u8 state;
523224a3
DK
5351 u8 igu_seg_id;
5352 u8 igu_sb_id;
5353#elif defined(__LITTLE_ENDIAN)
5354 u8 igu_sb_id;
5355 u8 igu_seg_id;
619c5cb6
VZ
5356 u8 state;
5357 u8 rsrv1;
523224a3
DK
5358#endif
5359 struct pci_entity p_func;
5360};
5361
5362
5363/*
5364 * The fast-path status block meta-data
5365 */
5366struct hc_status_block_data_e1x {
5367 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
5368 struct hc_sb_data common;
5369};
5370
5371
5372/*
5373 * The fast-path status block meta-data
5374 */
5375struct hc_status_block_data_e2 {
5376 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
5377 struct hc_sb_data common;
5378};
5379
5380
619c5cb6
VZ
5381/*
5382 * IGU block operartion modes (in Everest2)
5383 */
5384enum igu_mode {
5385 HC_IGU_BC_MODE,
5386 HC_IGU_NBC_MODE,
5387 MAX_IGU_MODE
5388};
5389
5390
5391/*
5392 * IP versions
5393 */
5394enum ip_ver {
5395 IP_V4,
5396 IP_V6,
5397 MAX_IP_VER
5398};
5399
91226790
DK
5400/*
5401 * Malicious VF error ID
5402 */
5403enum malicious_vf_error_id {
5404 VF_PF_CHANNEL_NOT_READY,
5405 ETH_ILLEGAL_BD_LENGTHS,
5406 ETH_PACKET_TOO_SHORT,
5407 ETH_PAYLOAD_TOO_BIG,
5408 ETH_ILLEGAL_ETH_TYPE,
5409 ETH_ILLEGAL_LSO_HDR_LEN,
5410 ETH_TOO_MANY_BDS,
5411 ETH_ZERO_HDR_NBDS,
5412 ETH_START_BD_NOT_SET,
5413 ETH_ILLEGAL_PARSE_NBDS,
5414 ETH_IPV6_AND_CHECKSUM,
5415 ETH_VLAN_FLG_INCORRECT,
5416 ETH_ILLEGAL_LSO_MSS,
5417 ETH_TUNNEL_NOT_SUPPORTED,
5418 MAX_MALICIOUS_VF_ERROR_ID
5419};
619c5cb6
VZ
5420
5421/*
5422 * Multi-function modes
5423 */
5424enum mf_mode {
5425 SINGLE_FUNCTION,
5426 MULTI_FUNCTION_SD,
5427 MULTI_FUNCTION_SI,
a3348722 5428 MULTI_FUNCTION_AFEX,
619c5cb6
VZ
5429 MAX_MF_MODE
5430};
5431
5432/*
5433 * Protocol-common statistics collected by the Tstorm (per pf)
5434 */
5435struct tstorm_per_pf_stats {
5436 struct regpair rcv_error_bytes;
5437};
5438
5439/*
5440 *
5441 */
5442struct per_pf_stats {
5443 struct tstorm_per_pf_stats tstorm_pf_statistics;
5444};
5445
5446
5447/*
5448 * Protocol-common statistics collected by the Tstorm (per port)
5449 */
5450struct tstorm_per_port_stats {
5451 __le32 mac_discard;
5452 __le32 mac_filter_discard;
5453 __le32 brb_truncate_discard;
5454 __le32 mf_tag_discard;
5455 __le32 packet_drop;
5456 __le32 reserved;
5457};
5458
5459/*
5460 *
5461 */
5462struct per_port_stats {
5463 struct tstorm_per_port_stats tstorm_port_statistics;
5464};
5465
5466
5467/*
5468 * Protocol-common statistics collected by the Tstorm (per client)
5469 */
5470struct tstorm_per_queue_stats {
5471 struct regpair rcv_ucast_bytes;
5472 __le32 rcv_ucast_pkts;
5473 __le32 checksum_discard;
5474 struct regpair rcv_bcast_bytes;
5475 __le32 rcv_bcast_pkts;
5476 __le32 pkts_too_big_discard;
5477 struct regpair rcv_mcast_bytes;
5478 __le32 rcv_mcast_pkts;
5479 __le32 ttl0_discard;
5480 __le16 no_buff_discard;
5481 __le16 reserved0;
5482 __le32 reserved1;
5483};
5484
5485/*
5486 * Protocol-common statistics collected by the Ustorm (per client)
5487 */
5488struct ustorm_per_queue_stats {
5489 struct regpair ucast_no_buff_bytes;
5490 struct regpair mcast_no_buff_bytes;
5491 struct regpair bcast_no_buff_bytes;
5492 __le32 ucast_no_buff_pkts;
5493 __le32 mcast_no_buff_pkts;
5494 __le32 bcast_no_buff_pkts;
5495 __le32 coalesced_pkts;
5496 struct regpair coalesced_bytes;
5497 __le32 coalesced_events;
5498 __le32 coalesced_aborts;
5499};
5500
5501/*
5502 * Protocol-common statistics collected by the Xstorm (per client)
5503 */
5504struct xstorm_per_queue_stats {
5505 struct regpair ucast_bytes_sent;
5506 struct regpair mcast_bytes_sent;
5507 struct regpair bcast_bytes_sent;
5508 __le32 ucast_pkts_sent;
5509 __le32 mcast_pkts_sent;
5510 __le32 bcast_pkts_sent;
5511 __le32 error_drop_pkts;
5512};
5513
5514/*
5515 *
5516 */
5517struct per_queue_stats {
5518 struct tstorm_per_queue_stats tstorm_queue_statistics;
5519 struct ustorm_per_queue_stats ustorm_queue_statistics;
5520 struct xstorm_per_queue_stats xstorm_queue_statistics;
5521};
5522
5523
a2fbb9ea
ET
5524/*
5525 * FW version stored in first line of pram
5526 */
5527struct pram_fw_version {
8d9c5f34
EG
5528 u8 major;
5529 u8 minor;
5530 u8 revision;
5531 u8 engineering;
a2fbb9ea
ET
5532 u8 flags;
5533#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
5534#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
5535#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
5536#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
5537#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
5538#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
34f80b04
EG
5539#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
5540#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
5541#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
5542#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
5543};
5544
5545
523224a3
DK
5546/*
5547 * Ethernet slow path element
5548 */
5549union protocol_common_specific_data {
5550 u8 protocol_data[8];
5551 struct regpair phy_address;
5552 struct regpair mac_config_addr;
a3348722 5553 struct afex_vif_list_ramrod_data afex_vif_list_data;
523224a3
DK
5554};
5555
ca00392c
EG
5556/*
5557 * The send queue element
5558 */
5559struct protocol_common_spe {
5560 struct spe_hdr hdr;
523224a3 5561 union protocol_common_specific_data data;
ca00392c
EG
5562};
5563
a2fbb9ea
ET
5564/*
5565 * The send queue element
5566 */
5567struct slow_path_element {
5568 struct spe_hdr hdr;
523224a3 5569 struct regpair protocol_data;
a2fbb9ea
ET
5570};
5571
5572
5573/*
619c5cb6 5574 * Protocol-common statistics counter
a2fbb9ea 5575 */
619c5cb6
VZ
5576struct stats_counter {
5577 __le16 xstats_counter;
5578 __le16 reserved0;
5579 __le32 reserved1;
5580 __le16 tstats_counter;
5581 __le16 reserved2;
5582 __le32 reserved3;
5583 __le16 ustats_counter;
5584 __le16 reserved4;
5585 __le32 reserved5;
5586 __le16 cstats_counter;
5587 __le16 reserved6;
5588 __le32 reserved7;
a2fbb9ea
ET
5589};
5590
5591
523224a3 5592/*
619c5cb6 5593 *
523224a3 5594 */
619c5cb6
VZ
5595struct stats_query_entry {
5596 u8 kind;
5597 u8 index;
5598 __le16 funcID;
5599 __le32 reserved;
5600 struct regpair address;
523224a3
DK
5601};
5602
5603/*
619c5cb6 5604 * statistic command
523224a3 5605 */
619c5cb6
VZ
5606struct stats_query_cmd_group {
5607 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
5608};
5609
5610
5611/*
5612 * statistic command header
5613 */
5614struct stats_query_header {
5615 u8 cmd_num;
5616 u8 reserved0;
5617 __le16 drv_stats_counter;
5618 __le32 reserved1;
5619 struct regpair stats_counters_addrs;
5620};
5621
5622
5623/*
5624 * Types of statistcis query entry
5625 */
5626enum stats_query_type {
5627 STATS_TYPE_QUEUE,
5628 STATS_TYPE_PORT,
5629 STATS_TYPE_PF,
5630 STATS_TYPE_TOE,
5631 STATS_TYPE_FCOE,
5632 MAX_STATS_QUERY_TYPE
5633};
5634
5635
5636/*
5637 * Indicate of the function status block state
5638 */
5639enum status_block_state {
5640 SB_DISABLED,
5641 SB_ENABLED,
5642 SB_CLEANED,
5643 MAX_STATUS_BLOCK_STATE
5644};
5645
5646
5647/*
5648 * Storm IDs (including attentions for IGU related enums)
5649 */
5650enum storm_id {
5651 USTORM_ID,
5652 CSTORM_ID,
5653 XSTORM_ID,
5654 TSTORM_ID,
5655 ATTENTION_ID,
5656 MAX_STORM_ID
5657};
5658
5659
5660/*
5661 * Taffic types used in ETS and flow control algorithms
5662 */
5663enum traffic_type {
5664 LLFC_TRAFFIC_TYPE_NW,
5665 LLFC_TRAFFIC_TYPE_FCOE,
5666 LLFC_TRAFFIC_TYPE_ISCSI,
5667 MAX_TRAFFIC_TYPE
523224a3
DK
5668};
5669
5670
5671/*
5672 * zone A per-queue data
5673 */
5674struct tstorm_queue_zone_data {
5675 struct regpair reserved[4];
5676};
5677
5678
5679/*
5680 * zone B per-VF data
5681 */
5682struct tstorm_vf_zone_data {
5683 struct regpair reserved;
5684};
5685
5686
5687/*
5688 * zone A per-queue data
5689 */
5690struct ustorm_queue_zone_data {
5691 struct ustorm_eth_rx_producers eth_rx_producers;
5692 struct regpair reserved[3];
5693};
5694
5695
5696/*
5697 * zone B per-VF data
5698 */
5699struct ustorm_vf_zone_data {
5700 struct regpair reserved;
5701};
5702
5703
5704/*
5705 * data per VF-PF channel
5706 */
5707struct vf_pf_channel_data {
5708#if defined(__BIG_ENDIAN)
5709 u16 reserved0;
5710 u8 valid;
5711 u8 state;
5712#elif defined(__LITTLE_ENDIAN)
5713 u8 state;
5714 u8 valid;
5715 u16 reserved0;
5716#endif
5717 u32 reserved1;
5718};
5719
5720
619c5cb6
VZ
5721/*
5722 * State of VF-PF channel
5723 */
5724enum vf_pf_channel_state {
5725 VF_PF_CHANNEL_STATE_READY,
5726 VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5727 MAX_VF_PF_CHANNEL_STATE
5728};
5729
5730
a3348722
BW
5731/*
5732 * vif_list_rule_kind
5733 */
5734enum vif_list_rule_kind {
5735 VIF_LIST_RULE_SET,
5736 VIF_LIST_RULE_GET,
5737 VIF_LIST_RULE_CLEAR_ALL,
5738 VIF_LIST_RULE_CLEAR_FUNC,
5739 MAX_VIF_LIST_RULE_KIND
5740};
5741
5742
523224a3
DK
5743/*
5744 * zone A per-queue data
5745 */
5746struct xstorm_queue_zone_data {
5747 struct regpair reserved[4];
5748};
5749
5750
5751/*
5752 * zone B per-VF data
5753 */
5754struct xstorm_vf_zone_data {
5755 struct regpair reserved;
5756};
5757
5758#endif /* BNX2X_HSI_H */