]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2x/bnx2x_hsi.h
bnx2x: Add 84858 phy support
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_hsi.h
CommitLineData
4ad79e13 1/* bnx2x_hsi.h: Qlogic Everest network driver.
a2fbb9ea 2 *
247fa82b 3 * Copyright (c) 2007-2013 Broadcom Corporation
4ad79e13
YM
4 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
a2fbb9ea
ET
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 */
523224a3
DK
11#ifndef BNX2X_HSI_H
12#define BNX2X_HSI_H
13
14#include "bnx2x_fw_defs.h"
2e499d3c 15#include "bnx2x_mfw_req.h"
a2fbb9ea 16
619c5cb6 17#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
2ba45142 18
e2513065
MC
19struct license_key {
20 u32 reserved[6];
21
2ba45142
VZ
22 u32 max_iscsi_conn;
23#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
24#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
25#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
26#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
e2513065 27
2ba45142 28 u32 reserved_a;
e2513065 29
2ba45142
VZ
30 u32 max_fcoe_conn;
31#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
32#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
33#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
34#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
35
36 u32 reserved_b[4];
37};
a2fbb9ea 38
a2fbb9ea 39/****************************************************************************
619c5cb6 40 * Shared HW configuration *
a2fbb9ea 41 ****************************************************************************/
619c5cb6
VZ
42#define PIN_CFG_NA 0x00000000
43#define PIN_CFG_GPIO0_P0 0x00000001
44#define PIN_CFG_GPIO1_P0 0x00000002
45#define PIN_CFG_GPIO2_P0 0x00000003
46#define PIN_CFG_GPIO3_P0 0x00000004
47#define PIN_CFG_GPIO0_P1 0x00000005
48#define PIN_CFG_GPIO1_P1 0x00000006
49#define PIN_CFG_GPIO2_P1 0x00000007
50#define PIN_CFG_GPIO3_P1 0x00000008
51#define PIN_CFG_EPIO0 0x00000009
52#define PIN_CFG_EPIO1 0x0000000a
53#define PIN_CFG_EPIO2 0x0000000b
54#define PIN_CFG_EPIO3 0x0000000c
55#define PIN_CFG_EPIO4 0x0000000d
56#define PIN_CFG_EPIO5 0x0000000e
57#define PIN_CFG_EPIO6 0x0000000f
58#define PIN_CFG_EPIO7 0x00000010
59#define PIN_CFG_EPIO8 0x00000011
60#define PIN_CFG_EPIO9 0x00000012
61#define PIN_CFG_EPIO10 0x00000013
62#define PIN_CFG_EPIO11 0x00000014
63#define PIN_CFG_EPIO12 0x00000015
64#define PIN_CFG_EPIO13 0x00000016
65#define PIN_CFG_EPIO14 0x00000017
66#define PIN_CFG_EPIO15 0x00000018
67#define PIN_CFG_EPIO16 0x00000019
68#define PIN_CFG_EPIO17 0x0000001a
69#define PIN_CFG_EPIO18 0x0000001b
70#define PIN_CFG_EPIO19 0x0000001c
71#define PIN_CFG_EPIO20 0x0000001d
72#define PIN_CFG_EPIO21 0x0000001e
73#define PIN_CFG_EPIO22 0x0000001f
74#define PIN_CFG_EPIO23 0x00000020
75#define PIN_CFG_EPIO24 0x00000021
76#define PIN_CFG_EPIO25 0x00000022
77#define PIN_CFG_EPIO26 0x00000023
78#define PIN_CFG_EPIO27 0x00000024
79#define PIN_CFG_EPIO28 0x00000025
80#define PIN_CFG_EPIO29 0x00000026
81#define PIN_CFG_EPIO30 0x00000027
82#define PIN_CFG_EPIO31 0x00000028
83
84/* EPIO definition */
85#define EPIO_CFG_NA 0x00000000
86#define EPIO_CFG_EPIO0 0x00000001
87#define EPIO_CFG_EPIO1 0x00000002
88#define EPIO_CFG_EPIO2 0x00000003
89#define EPIO_CFG_EPIO3 0x00000004
90#define EPIO_CFG_EPIO4 0x00000005
91#define EPIO_CFG_EPIO5 0x00000006
92#define EPIO_CFG_EPIO6 0x00000007
93#define EPIO_CFG_EPIO7 0x00000008
94#define EPIO_CFG_EPIO8 0x00000009
95#define EPIO_CFG_EPIO9 0x0000000a
96#define EPIO_CFG_EPIO10 0x0000000b
97#define EPIO_CFG_EPIO11 0x0000000c
98#define EPIO_CFG_EPIO12 0x0000000d
99#define EPIO_CFG_EPIO13 0x0000000e
100#define EPIO_CFG_EPIO14 0x0000000f
101#define EPIO_CFG_EPIO15 0x00000010
102#define EPIO_CFG_EPIO16 0x00000011
103#define EPIO_CFG_EPIO17 0x00000012
104#define EPIO_CFG_EPIO18 0x00000013
105#define EPIO_CFG_EPIO19 0x00000014
106#define EPIO_CFG_EPIO20 0x00000015
107#define EPIO_CFG_EPIO21 0x00000016
108#define EPIO_CFG_EPIO22 0x00000017
109#define EPIO_CFG_EPIO23 0x00000018
110#define EPIO_CFG_EPIO24 0x00000019
111#define EPIO_CFG_EPIO25 0x0000001a
112#define EPIO_CFG_EPIO26 0x0000001b
113#define EPIO_CFG_EPIO27 0x0000001c
114#define EPIO_CFG_EPIO28 0x0000001d
115#define EPIO_CFG_EPIO29 0x0000001e
116#define EPIO_CFG_EPIO30 0x0000001f
117#define EPIO_CFG_EPIO31 0x00000020
118
91226790
DK
119struct mac_addr {
120 u32 upper;
121 u32 lower;
122};
619c5cb6
VZ
123
124struct shared_hw_cfg { /* NVRAM Offset */
a2fbb9ea 125 /* Up to 16 bytes of NULL-terminated string */
619c5cb6
VZ
126 u8 part_num[16]; /* 0x104 */
127
128 u32 config; /* 0x114 */
129 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
130 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
131 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
132 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
133 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
a2fbb9ea 134
619c5cb6 135 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
a2fbb9ea 136
619c5cb6 137 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
a2fbb9ea 138
619c5cb6
VZ
139 #define SHARED_HW_CFG_PCIE_GEN3_DISABLED 0x00000000
140 #define SHARED_HW_CFG_PCIE_GEN3_ENABLED 0x00000010
a2fbb9ea 141
619c5cb6
VZ
142 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
143 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
a2fbb9ea
ET
144 /* Whatever MFW found in NVM
145 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
619c5cb6
VZ
146 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
147 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
148 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
149 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
a2fbb9ea
ET
150 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
151 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 152 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
a2fbb9ea
ET
153 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
154 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6 155 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
a2fbb9ea
ET
156 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
157 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
619c5cb6
VZ
158 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
159
160 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
161 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
162 #define SHARED_HW_CFG_LED_MAC1 0x00000000
163 #define SHARED_HW_CFG_LED_PHY1 0x00010000
164 #define SHARED_HW_CFG_LED_PHY2 0x00020000
165 #define SHARED_HW_CFG_LED_PHY3 0x00030000
166 #define SHARED_HW_CFG_LED_MAC2 0x00040000
167 #define SHARED_HW_CFG_LED_PHY4 0x00050000
168 #define SHARED_HW_CFG_LED_PHY5 0x00060000
169 #define SHARED_HW_CFG_LED_PHY6 0x00070000
170 #define SHARED_HW_CFG_LED_MAC3 0x00080000
171 #define SHARED_HW_CFG_LED_PHY7 0x00090000
172 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
173 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
174 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
175 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
176 #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
7dc950ca 177 #define SHARED_HW_CFG_LED_EXTPHY2 0x000f0000
619c5cb6
VZ
178
179
180 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
181 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
182 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
183 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
184 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
185 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
186 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
187 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
188
189 #define SHARED_HW_CFG_SRIOV_MASK 0x40000000
190 #define SHARED_HW_CFG_SRIOV_DISABLED 0x00000000
191 #define SHARED_HW_CFG_SRIOV_ENABLED 0x40000000
192
193 #define SHARED_HW_CFG_ATC_MASK 0x80000000
194 #define SHARED_HW_CFG_ATC_DISABLED 0x00000000
195 #define SHARED_HW_CFG_ATC_ENABLED 0x80000000
196
197 u32 config2; /* 0x118 */
a2fbb9ea 198 /* one time auto detect grace period (in sec) */
619c5cb6
VZ
199 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
200 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
a2fbb9ea 201
619c5cb6
VZ
202 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
203 #define SHARED_HW_CFG_PCIE_GEN2_DISABLED 0x00000000
a2fbb9ea
ET
204
205 /* The default value for the core clock is 250MHz and it is
206 achieved by setting the clock change to 4 */
619c5cb6
VZ
207 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
208 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
a2fbb9ea 209
619c5cb6
VZ
210 #define SHARED_HW_CFG_SMBUS_TIMING_MASK 0x00001000
211 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
212 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
a2fbb9ea 213
619c5cb6 214 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
a2fbb9ea 215
619c5cb6
VZ
216 #define SHARED_HW_CFG_WOL_CAPABLE_MASK 0x00004000
217 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED 0x00000000
218 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED 0x00004000
219
220 /* Output low when PERST is asserted */
221 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK 0x00008000
222 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED 0x00000000
223 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED 0x00008000
a2fbb9ea 224
619c5cb6
VZ
225 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK 0x00070000
226 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT 16
227 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW 0x00000000
228 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB 0x00010000
229 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB 0x00020000
230 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB 0x00030000
231
232 /* The fan failure mechanism is usually related to the PHY type
233 since the power consumption of the board is determined by the PHY.
234 Currently, fan is required for most designs with SFX7101, BCM8727
235 and BCM8481. If a fan is not required for a board which uses one
236 of those PHYs, this field should be set to "Disabled". If a fan is
237 required for a different PHY type, this option should be set to
238 "Enabled". The fan failure indication is expected on SPIO5 */
239 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
240 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
241 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
242 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
243 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
244
245 /* ASPM Power Management support */
246 #define SHARED_HW_CFG_ASPM_SUPPORT_MASK 0x00600000
247 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT 21
248 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED 0x00000000
249 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED 0x00200000
250 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED 0x00400000
251 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED 0x00600000
252
253 /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
254 tl_control_0 (register 0x2800) */
255 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK 0x00800000
256 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED 0x00000000
257 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED 0x00800000
258
259 #define SHARED_HW_CFG_PORT_MODE_MASK 0x01000000
260 #define SHARED_HW_CFG_PORT_MODE_2 0x00000000
261 #define SHARED_HW_CFG_PORT_MODE_4 0x01000000
262
263 #define SHARED_HW_CFG_PATH_SWAP_MASK 0x02000000
264 #define SHARED_HW_CFG_PATH_SWAP_DISABLED 0x00000000
265 #define SHARED_HW_CFG_PATH_SWAP_ENABLED 0x02000000
266
267 /* Set the MDC/MDIO access for the first external phy */
268 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
269 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
270 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
271 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
272 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
273 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
274 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
275
276 /* Set the MDC/MDIO access for the second external phy */
277 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
278 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
279 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
280 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
281 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
282 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
283 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
284
83bad206
YM
285 u32 config_3; /* 0x11C */
286 #define SHARED_HW_CFG_EXTENDED_MF_MODE_MASK 0x00000F00
287 #define SHARED_HW_CFG_EXTENDED_MF_MODE_SHIFT 8
288 #define SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5 0x00000000
289 #define SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR2_DOT_0 0x00000100
619c5cb6
VZ
290
291 u32 ump_nc_si_config; /* 0x120 */
292 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
293 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
294 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
295 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
296 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
297 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
298
299 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
300 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
301
302 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
303 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
304 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
305 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
306
307 u32 board; /* 0x124 */
308 #define SHARED_HW_CFG_E3_I2C_MUX0_MASK 0x0000003F
309 #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT 0
310 #define SHARED_HW_CFG_E3_I2C_MUX1_MASK 0x00000FC0
311 #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT 6
312 /* Use the PIN_CFG_XXX defines on top */
313 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
314 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
315
316 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0f000000
317 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
318
319 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xf0000000
320 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
321
322 u32 wc_lane_config; /* 0x128 */
323 #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK 0x0000FFFF
324 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT 0
325 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210 0x00001b1b
326 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123 0x00001be4
327 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210 0x0000e41b
328 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123 0x0000e4e4
329 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000FF
330 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
331 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000FF00
332 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
333
334 /* TX lane Polarity swap */
335 #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED 0x00010000
336 #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED 0x00020000
337 #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED 0x00040000
338 #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED 0x00080000
339 /* TX lane Polarity swap */
340 #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED 0x00100000
341 #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED 0x00200000
342 #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED 0x00400000
343 #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED 0x00800000
344
345 /* Selects the port layout of the board */
346 #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK 0x0F000000
347 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT 24
348 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01 0x00000000
349 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10 0x01000000
350 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123 0x02000000
351 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032 0x03000000
352 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301 0x04000000
353 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210 0x05000000
a2fbb9ea
ET
354};
355
f1410647 356
a2fbb9ea 357/****************************************************************************
619c5cb6 358 * Port HW configuration *
a2fbb9ea 359 ****************************************************************************/
619c5cb6 360struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
a2fbb9ea 361
a2fbb9ea 362 u32 pci_id;
619c5cb6
VZ
363 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
364 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
a2fbb9ea
ET
365
366 u32 pci_sub_id;
619c5cb6
VZ
367 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
368 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
a2fbb9ea
ET
369
370 u32 power_dissipated;
619c5cb6
VZ
371 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
372 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
373 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
374 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
375 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
376 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
377 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
378 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
a2fbb9ea
ET
379
380 u32 power_consumed;
619c5cb6
VZ
381 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
382 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
383 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
384 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
385 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
386 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
387 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
388 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
a2fbb9ea
ET
389
390 u32 mac_upper;
619c5cb6
VZ
391 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
392 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
a2fbb9ea
ET
393 u32 mac_lower;
394
395 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
396 u32 iscsi_mac_lower;
397
398 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
399 u32 rdma_mac_lower;
400
401 u32 serdes_config;
619c5cb6
VZ
402 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
403 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
404
405 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xffff0000
406 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
407
408
409 /* Default values: 2P-64, 4P-32 */
410 u32 pf_config; /* 0x158 */
411 #define PORT_HW_CFG_PF_NUM_VF_MASK 0x0000007F
412 #define PORT_HW_CFG_PF_NUM_VF_SHIFT 0
413
414 /* Default values: 17 */
415 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK 0x00007F00
416 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT 8
417
418 #define PORT_HW_CFG_ENABLE_FLR_MASK 0x00010000
419 #define PORT_HW_CFG_FLR_ENABLED 0x00010000
420
421 u32 vf_config; /* 0x15C */
422 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK 0x0000007F
423 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT 0
424
425 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK 0xFFFF0000
426 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT 16
427
428 u32 mf_pci_id; /* 0x160 */
429 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK 0x0000FFFF
430 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT 0
431
432 /* Controls the TX laser of the SFP+ module */
433 u32 sfp_ctrl; /* 0x164 */
434 #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
435 #define PORT_HW_CFG_TX_LASER_SHIFT 0
436 #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
437 #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
438 #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
439 #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
440 #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
441
442 /* Controls the fault module LED of the SFP+ */
443 #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
444 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
445 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
446 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
447 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
448 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
449 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
450
451 /* The output pin TX_DIS that controls the TX laser of the SFP+
452 module. Use the PIN_CFG_XXX defines on top */
453 u32 e3_sfp_ctrl; /* 0x168 */
454 #define PORT_HW_CFG_E3_TX_LASER_MASK 0x000000FF
455 #define PORT_HW_CFG_E3_TX_LASER_SHIFT 0
456
457 /* The output pin for SFPP_TYPE which turns on the Fault module LED */
458 #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK 0x0000FF00
459 #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT 8
460
461 /* The input pin MOD_ABS that indicates whether SFP+ module is
462 present or not. Use the PIN_CFG_XXX defines on top */
463 #define PORT_HW_CFG_E3_MOD_ABS_MASK 0x00FF0000
464 #define PORT_HW_CFG_E3_MOD_ABS_SHIFT 16
465
466 /* The output pin PWRDIS_SFP_X which disable the power of the SFP+
467 module. Use the PIN_CFG_XXX defines on top */
468 #define PORT_HW_CFG_E3_PWR_DIS_MASK 0xFF000000
469 #define PORT_HW_CFG_E3_PWR_DIS_SHIFT 24
470
471 /*
472 * The input pin which signals module transmit fault. Use the
473 * PIN_CFG_XXX defines on top
474 */
475 u32 e3_cmn_pin_cfg; /* 0x16C */
476 #define PORT_HW_CFG_E3_TX_FAULT_MASK 0x000000FF
477 #define PORT_HW_CFG_E3_TX_FAULT_SHIFT 0
478
479 /* The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
480 top */
481 #define PORT_HW_CFG_E3_PHY_RESET_MASK 0x0000FF00
482 #define PORT_HW_CFG_E3_PHY_RESET_SHIFT 8
483
484 /*
485 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
486 * defines on top
487 */
488 #define PORT_HW_CFG_E3_PWR_DOWN_MASK 0x00FF0000
489 #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT 16
490
491 /* The output pin values BSC_SEL which selects the I2C for this port
492 in the I2C Mux */
493 #define PORT_HW_CFG_E3_I2C_MUX0_MASK 0x01000000
494 #define PORT_HW_CFG_E3_I2C_MUX1_MASK 0x02000000
495
a8db5b4c
YR
496
497 /*
619c5cb6
VZ
498 * The input pin I_FAULT which indicate over-current has occurred.
499 * Use the PIN_CFG_XXX defines on top
a8db5b4c 500 */
619c5cb6
VZ
501 u32 e3_cmn_pin_cfg1; /* 0x170 */
502 #define PORT_HW_CFG_E3_OVER_CURRENT_MASK 0x000000FF
503 #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT 0
7964211d
YM
504
505 /* pause on host ring */
506 u32 generic_features; /* 0x174 */
507 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_MASK 0x00000001
508 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_SHIFT 0
509 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_DISABLED 0x00000000
510 #define PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED 0x00000001
511
e438c5d6
YR
512 /* SFP+ Tx Equalization: NIC recommended and tested value is 0xBEB2
513 * LOM recommended and tested value is 0xBEB2. Using a different
514 * value means using a value not tested by BRCM
515 */
516 u32 sfi_tap_values; /* 0x178 */
517 #define PORT_HW_CFG_TX_EQUALIZATION_MASK 0x0000FFFF
518 #define PORT_HW_CFG_TX_EQUALIZATION_SHIFT 0
519
520 /* SFP+ Tx driver broadcast IDRIVER: NIC recommended and tested
521 * value is 0x2. LOM recommended and tested value is 0x2. Using a
522 * different value means using a value not tested by BRCM
523 */
524 #define PORT_HW_CFG_TX_DRV_BROADCAST_MASK 0x000F0000
525 #define PORT_HW_CFG_TX_DRV_BROADCAST_SHIFT 16
30fd9ff0
YR
526 /* Set non-default values for TXFIR in SFP mode. */
527 #define PORT_HW_CFG_TX_DRV_IFIR_MASK 0x00F00000
528 #define PORT_HW_CFG_TX_DRV_IFIR_SHIFT 20
529
530 /* Set non-default values for IPREDRIVER in SFP mode. */
531 #define PORT_HW_CFG_TX_DRV_IPREDRIVER_MASK 0x0F000000
532 #define PORT_HW_CFG_TX_DRV_IPREDRIVER_SHIFT 24
533
534 /* Set non-default values for POST2 in SFP mode. */
535 #define PORT_HW_CFG_TX_DRV_POST2_MASK 0xF0000000
536 #define PORT_HW_CFG_TX_DRV_POST2_SHIFT 28
e438c5d6
YR
537
538 u32 reserved0[5]; /* 0x17c */
619c5cb6
VZ
539
540 u32 aeu_int_mask; /* 0x190 */
541
542 u32 media_type; /* 0x194 */
543 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
544 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
545
546 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
547 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
548
549 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
550 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
551
552 /* 4 times 16 bits for all 4 lanes. In case external PHY is present
553 (not direct mode), those values will not take effect on the 4 XGXS
554 lanes. For some external PHYs (such as 8706 and 8726) the values
555 will be used to configure the external PHY in those cases, not
556 all 4 values are needed. */
557 u16 xgxs_config_rx[4]; /* 0x198 */
558 u16 xgxs_config_tx[4]; /* 0x1A0 */
559
560 /* For storing FCOE mac on shared memory */
561 u32 fcoe_fip_mac_upper;
562 #define PORT_HW_CFG_FCOE_UPPERMAC_MASK 0x0000ffff
563 #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT 0
564 u32 fcoe_fip_mac_lower;
565
566 u32 fcoe_wwn_port_name_upper;
567 u32 fcoe_wwn_port_name_lower;
568
569 u32 fcoe_wwn_node_name_upper;
570 u32 fcoe_wwn_node_name_lower;
571
0520e63a
YR
572 u32 Reserved1[49]; /* 0x1C0 */
573
574 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
575 84833 only */
576 u32 xgbt_phy_cfg; /* 0x284 */
577 #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK 0x000000FF
578 #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT 0
619c5cb6
VZ
579
580 u32 default_cfg; /* 0x288 */
581 #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
582 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
583 #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
584 #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
585 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
586 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
587
588 #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
589 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
590 #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
591 #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
592 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
593 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
594
595 #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
596 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
597 #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
598 #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
599 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
600 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
601
602 #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
603 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
604 #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
605 #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
606 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
607 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
608
609 /* When KR link is required to be set to force which is not
610 KR-compliant, this parameter determine what is the trigger for it.
611 When GPIO is selected, low input will force the speed. Currently
612 default speed is 1G. In the future, it may be widen to select the
613 forced speed in with another parameter. Note when force-1G is
614 enabled, it override option 56: Link Speed option. */
615 #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
616 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
617 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
618 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
619 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
620 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
621 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
622 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
623 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
624 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
625 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
626 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
627 /* Enable to determine with which GPIO to reset the external phy */
628 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
629 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
630 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
631 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
632 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
633 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
634 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
635 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
636 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
637 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
638 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
639
121839be 640 /* Enable BAM on KR */
619c5cb6
VZ
641 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
642 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
643 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
644 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
121839be 645
1bef68e3 646 /* Enable Common Mode Sense */
619c5cb6
VZ
647 #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
648 #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
649 #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
650 #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
651
619c5cb6
VZ
652 /* Determine the Serdes electrical interface */
653 #define PORT_HW_CFG_NET_SERDES_IF_MASK 0x0F000000
654 #define PORT_HW_CFG_NET_SERDES_IF_SHIFT 24
655 #define PORT_HW_CFG_NET_SERDES_IF_SGMII 0x00000000
656 #define PORT_HW_CFG_NET_SERDES_IF_XFI 0x01000000
657 #define PORT_HW_CFG_NET_SERDES_IF_SFI 0x02000000
658 #define PORT_HW_CFG_NET_SERDES_IF_KR 0x03000000
659 #define PORT_HW_CFG_NET_SERDES_IF_DXGXS 0x04000000
660 #define PORT_HW_CFG_NET_SERDES_IF_KR2 0x05000000
661
1bef68e3 662
a22f0788 663 u32 speed_capability_mask2; /* 0x28C */
619c5cb6
VZ
664 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
665 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
666 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
667 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
668 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
669 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
670 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
671 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
672 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
673 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G 0x00000080
674
675 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
676 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
677 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
678 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
679 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
680 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
681 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
682 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
683 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
684 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G 0x00800000
685
686
687 /* In the case where two media types (e.g. copper and fiber) are
688 present and electrically active at the same time, PHY Selection
689 will determine which of the two PHYs will be designated as the
690 Active PHY and used for a connection to the network. */
691 u32 multi_phy_config; /* 0x290 */
692 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
693 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
694 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
695 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
696 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
697 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
698 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
699
700 /* When enabled, all second phy nvram parameters will be swapped
701 with the first phy parameters */
702 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
703 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
704 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
705 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
706
707
708 /* Address of the second external phy */
709 u32 external_phy_config2; /* 0x294 */
710 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
711 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
712
713 /* The second XGXS external PHY type */
714 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
715 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
716 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
717 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
718 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
719 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
720 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
721 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
722 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
723 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
724 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
725 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
726 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
727 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
728 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
729 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
52c4d6c4 730 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE 0x00000e00
619c5cb6 731 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
3756a89f 732 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54616 0x00001000
0f6bb03d 733 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84834 0x00001100
924c6216 734 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84858 0x00001200
619c5cb6
VZ
735 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
736 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
737
738
739 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
740 8706, 8726 and 8727) not all 4 values are needed. */
741 u16 xgxs_config2_rx[4]; /* 0x296 */
742 u16 xgxs_config2_tx[4]; /* 0x2A0 */
a2fbb9ea
ET
743
744 u32 lane_config;
619c5cb6
VZ
745 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
746 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
747 /* AN and forced */
748 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
749 /* forced only */
750 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
751 /* forced only */
752 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
753 /* forced only */
754 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
755 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
756 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
757 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
758 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
759 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
760 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
761
762 /* Indicate whether to swap the external phy polarity */
763 #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
764 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
765 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
766
a2fbb9ea
ET
767
768 u32 external_phy_config;
619c5cb6
VZ
769 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
770 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
771
772 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
773 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
774 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
775 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
776 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
777 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
778 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
779 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
780 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
781 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
782 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
783 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
784 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
785 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
786 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640 0x00000c00
787 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
52c4d6c4 788 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE 0x00000e00
619c5cb6 789 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
3756a89f 790 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616 0x00001000
0f6bb03d 791 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834 0x00001100
924c6216 792 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84858 0x00001200
619c5cb6
VZ
793 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC 0x0000fc00
794 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
795 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
796
797 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
798 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
799
800 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
801 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
802 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
803 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
804 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
805 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
a2fbb9ea
ET
806
807 u32 speed_capability_mask;
619c5cb6
VZ
808 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
809 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
810 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
811 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
812 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
813 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
814 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
815 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
816 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
817 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G 0x00000080
818 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
819
820 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
821 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
822 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
823 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
824 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
825 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
826 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
827 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
828 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
829 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G 0x00800000
830 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
831
832 /* A place to hold the original MAC address as a backup */
833 u32 backup_mac_upper; /* 0x2B4 */
834 u32 backup_mac_lower; /* 0x2B8 */
a2fbb9ea
ET
835
836};
837
f1410647 838
a2fbb9ea 839/****************************************************************************
619c5cb6 840 * Shared Feature configuration *
a2fbb9ea 841 ****************************************************************************/
619c5cb6
VZ
842struct shared_feat_cfg { /* NVRAM Offset */
843
844 u32 config; /* 0x450 */
845 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
846
847 /* Use NVRAM values instead of HW default values */
848 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
849 0x00000002
850 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
851 0x00000000
852 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
853 0x00000002
854
855 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK 0x00000008
856 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO 0x00000000
857 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM 0x00000008
f1410647 858
619c5cb6
VZ
859 #define SHARED_FEAT_CFG_NCSI_ID_MASK 0x00000030
860 #define SHARED_FEAT_CFG_NCSI_ID_SHIFT 4
589abe3a 861
619c5cb6
VZ
862 /* Override the OTP back to single function mode. When using GPIO,
863 high means only SF, 0 is according to CLP configuration */
864 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
865 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
866 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
867 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
868 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
869 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
a3348722 870 #define SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE 0x00000400
7609647e 871 #define SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE 0x00000600
83bad206 872 #define SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE 0x00000700
589abe3a 873
619c5cb6
VZ
874 /* The interval in seconds between sending LLDP packets. Set to zero
875 to disable the feature */
876 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK 0x00ff0000
877 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT 16
878
879 /* The assigned device type ID for LLDP usage */
880 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK 0xff000000
881 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT 24
a2fbb9ea
ET
882
883};
884
885
886/****************************************************************************
619c5cb6 887 * Port Feature configuration *
a2fbb9ea 888 ****************************************************************************/
619c5cb6 889struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
f1410647 890
a2fbb9ea 891 u32 config;
619c5cb6
VZ
892 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
893 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
894 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
895 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
896 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
897 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
898 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
899 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
900 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
901 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
902 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
903 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
904 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
905 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
906 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
907 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
908 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
909 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
910 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
911 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
912 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
913 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
914 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
915 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
916 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
917 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
918 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
919 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
920 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
921 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
922 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
923 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
924 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
925 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
926 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
927 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
928
929 #define PORT_FEAT_CFG_DCBX_MASK 0x00000100
930 #define PORT_FEAT_CFG_DCBX_DISABLED 0x00000000
931 #define PORT_FEAT_CFG_DCBX_ENABLED 0x00000100
932
4ba7699b
YM
933 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK 0x00000C00
934 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE 0x00000400
935 #define PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI 0x00000800
936
619c5cb6
VZ
937 #define PORT_FEATURE_EN_SIZE_MASK 0x0f000000
938 #define PORT_FEATURE_EN_SIZE_SHIFT 24
939 #define PORT_FEATURE_WOL_ENABLED 0x01000000
940 #define PORT_FEATURE_MBA_ENABLED 0x02000000
941 #define PORT_FEATURE_MFW_ENABLED 0x04000000
942
943 /* Advertise expansion ROM even if MBA is disabled */
944 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK 0x08000000
945 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED 0x00000000
946 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED 0x08000000
947
948 /* Check the optic vendor via i2c against a list of approved modules
949 in a separate nvram image */
950 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xe0000000
951 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
952 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
953 0x00000000
954 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
955 0x20000000
956 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
957 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
589abe3a 958
a2fbb9ea
ET
959 u32 wol_config;
960 /* Default is used when driver sets to "auto" mode */
619c5cb6
VZ
961 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
962 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
963 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
964 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
965 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
966 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
967 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
968 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
969 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
a2fbb9ea
ET
970
971 u32 mba_config;
619c5cb6
VZ
972 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000007
973 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
974 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
975 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
976 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
977 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
978 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT 0x00000004
979 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE 0x00000007
980
981 #define PORT_FEATURE_MBA_BOOT_RETRY_MASK 0x00000038
982 #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT 3
983
984 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
985 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
986 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
987 #define PORT_FEATURE_MBA_HOTKEY_MASK 0x00000800
988 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
989 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
990 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
991 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
992 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
993 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
994 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
995 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
996 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
997 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
998 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
999 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
1000 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
1001 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
1002 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
1003 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
1004 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
1005 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
1006 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
1007 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
1008 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
1009 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
1010 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
1011 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
1012 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
1013 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
1014 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
1015 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
1016 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
1017 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
1018 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
1019 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
1020 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
1021 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
1022 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
1023 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
1024 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
1025 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
1026 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS 0x20000000
a2fbb9ea 1027 u32 bmc_config;
619c5cb6
VZ
1028 #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK 0x00000001
1029 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
1030 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
a2fbb9ea
ET
1031
1032 u32 mba_vlan_cfg;
619c5cb6
VZ
1033 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
1034 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
1035 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
a2fbb9ea
ET
1036
1037 u32 resource_cfg;
619c5cb6
VZ
1038 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
1039 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
1040 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
1041 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
1042 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
a2fbb9ea
ET
1043
1044 u32 smbus_config;
619c5cb6
VZ
1045 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
1046 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
1047
1048 u32 vf_config;
1049 #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK 0x0000000f
1050 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT 0
1051 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED 0x00000000
1052 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K 0x00000001
1053 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K 0x00000002
1054 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K 0x00000003
1055 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K 0x00000004
1056 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K 0x00000005
1057 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K 0x00000006
1058 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K 0x00000007
1059 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K 0x00000008
1060 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M 0x00000009
1061 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M 0x0000000a
1062 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M 0x0000000b
1063 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M 0x0000000c
1064 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M 0x0000000d
1065 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M 0x0000000e
1066 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M 0x0000000f
a2fbb9ea
ET
1067
1068 u32 link_config; /* Used as HW defaults for the driver */
619c5cb6
VZ
1069 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
1070 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
1071 /* (forced) low speed switch (< 10G) */
1072 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
1073 /* (forced) high speed switch (>= 10G) */
1074 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
1075 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
1076 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
1077
1078 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
1079 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
1080 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
1081 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
1082 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
1083 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
1084 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
1085 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
1086 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
1087 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
1088 #define PORT_FEATURE_LINK_SPEED_20G 0x00080000
1089
1090 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
1091 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
1092 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
1093 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
1094 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
1095 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
1096 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
a2fbb9ea
ET
1097
1098 /* The default for MCP link configuration,
619c5cb6 1099 uses the same defines as link_config */
a2fbb9ea 1100 u32 mfw_wol_link_cfg;
619c5cb6 1101
a22f0788 1102 /* The default for the driver of the second external phy,
619c5cb6
VZ
1103 uses the same defines as link_config */
1104 u32 link_config2; /* 0x47C */
a2fbb9ea 1105
a22f0788 1106 /* The default for MCP of the second external phy,
619c5cb6
VZ
1107 uses the same defines as link_config */
1108 u32 mfw_wol_link_cfg2; /* 0x480 */
a22f0788 1109
a2fbb9ea 1110
c8c60d88
YM
1111 /* EEE power saving mode */
1112 u32 eee_power_mode; /* 0x484 */
1113 #define PORT_FEAT_CFG_EEE_POWER_MODE_MASK 0x000000FF
1114 #define PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT 0
1115 #define PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED 0x00000000
1116 #define PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED 0x00000001
1117 #define PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE 0x00000002
1118 #define PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY 0x00000003
1119
1120
1121 u32 Reserved2[16]; /* 0x488 */
a2fbb9ea
ET
1122};
1123
1124
34f80b04 1125/****************************************************************************
619c5cb6 1126 * Device Information *
34f80b04 1127 ****************************************************************************/
619c5cb6 1128struct shm_dev_info { /* size */
f1410647 1129
34f80b04 1130 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
f1410647 1131
619c5cb6 1132 struct shared_hw_cfg shared_hw_config; /* 40 */
f1410647 1133
619c5cb6 1134 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
f1410647 1135
619c5cb6 1136 struct shared_feat_cfg shared_feature_config; /* 4 */
f1410647 1137
619c5cb6 1138 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
f1410647
ET
1139
1140};
1141
1142
619c5cb6
VZ
1143#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1144 #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1145#endif
f1410647 1146
619c5cb6
VZ
1147#define FUNC_0 0
1148#define FUNC_1 1
1149#define FUNC_2 2
1150#define FUNC_3 3
1151#define FUNC_4 4
1152#define FUNC_5 5
1153#define FUNC_6 6
1154#define FUNC_7 7
1155#define E1_FUNC_MAX 2
1156#define E1H_FUNC_MAX 8
1157#define E2_FUNC_MAX 4 /* per path */
1158
1159#define VN_0 0
1160#define VN_1 1
1161#define VN_2 2
1162#define VN_3 3
1163#define E1VN_MAX 1
1164#define E1HVN_MAX 4
1165
1166#define E2_VF_MAX 64 /* HC_REG_VF_CONFIGURATION_SIZE */
f1410647
ET
1167/* This value (in milliseconds) determines the frequency of the driver
1168 * issuing the PULSE message code. The firmware monitors this periodic
1169 * pulse to determine when to switch to an OS-absent mode. */
619c5cb6 1170#define DRV_PULSE_PERIOD_MS 250
f1410647
ET
1171
1172/* This value (in milliseconds) determines how long the driver should
1173 * wait for an acknowledgement from the firmware before timing out. Once
1174 * the firmware has timed out, the driver will assume there is no firmware
1175 * running and there won't be any firmware-driver synchronization during a
1176 * driver reset. */
619c5cb6 1177#define FW_ACK_TIME_OUT_MS 5000
f1410647 1178
619c5cb6 1179#define FW_ACK_POLL_TIME_MS 1
f1410647 1180
619c5cb6 1181#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
f1410647 1182
de128804
DK
1183#define MFW_TRACE_SIGNATURE 0x54524342
1184
a2fbb9ea 1185/****************************************************************************
619c5cb6 1186 * Driver <-> FW Mailbox *
a2fbb9ea 1187 ****************************************************************************/
f1410647 1188struct drv_port_mb {
a2fbb9ea 1189
f1410647
ET
1190 u32 link_status;
1191 /* Driver should update this field on any link change event */
a2fbb9ea 1192
d0b8a6f9 1193 #define LINK_STATUS_NONE (0<<0)
619c5cb6
VZ
1194 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
1195 #define LINK_STATUS_LINK_UP 0x00000001
1196 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
1197 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
1198 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
1199 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
1200 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
1201 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
1202 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
1203 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
1204 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
1205 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
1206 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
1207 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
1208 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
1209 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
1210 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
1211 #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD (11<<1)
1212 #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD (11<<1)
1213
1214 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
1215 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
1216
1217 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
1218 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
1219 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
1220
1221 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
1222 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
1223 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
1224 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
1225 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
1226 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
1227 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
1228
1229 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
1230 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
1231
1232 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
1233 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
1234
1235 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
1236 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
1237 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
1238 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
1239 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
1240
1241 #define LINK_STATUS_SERDES_LINK 0x00100000
1242
1243 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
1244 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
1245 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
1246 #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE 0x10000000
f1410647 1247
b8d6d082
YR
1248 #define LINK_STATUS_PFC_ENABLED 0x20000000
1249
de6f3377 1250 #define LINK_STATUS_PHYSICAL_LINK_FLAG 0x40000000
d0b8a6f9 1251 #define LINK_STATUS_SFP_TX_FAULT 0x80000000
de6f3377 1252
34f80b04
EG
1253 u32 port_stx;
1254
de832a55
EG
1255 u32 stat_nig_timer;
1256
a35da8db
EG
1257 /* MCP firmware does not use this field */
1258 u32 ext_phy_fw_version;
f1410647
ET
1259
1260};
1261
1262
1263struct drv_func_mb {
1264
1265 u32 drv_mb_header;
619c5cb6
VZ
1266 #define DRV_MSG_CODE_MASK 0xffff0000
1267 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
1268 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
1269 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
1270 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
1271 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
1272 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
1273 #define DRV_MSG_CODE_DCC_OK 0x30000000
1274 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
1275 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
1276 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
1277 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
1278 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
1279 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
1280 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
1281 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
7609647e
YM
1282 #define DRV_MSG_CODE_OEM_OK 0x00010000
1283 #define DRV_MSG_CODE_OEM_FAILURE 0x00020000
1284 #define DRV_MSG_CODE_OEM_UPDATE_SVID_OK 0x00030000
1285 #define DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE 0x00040000
4d295db0 1286 /*
619c5cb6
VZ
1287 * The optic module verification command requires bootcode
1288 * v5.0.6 or later, te specific optic module verification command
1289 * requires bootcode v5.2.12 or later
4d295db0 1290 */
619c5cb6
VZ
1291 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
1292 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
1293 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
1294 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
a3348722
BW
1295 #define DRV_MSG_CODE_VRFY_AFEX_SUPPORTED 0xa2000000
1296 #define REQ_BC_VER_4_VRFY_AFEX_SUPPORTED 0x00070002
85242eea 1297 #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED 0x00070014
55386fe8 1298 #define REQ_BC_VER_4_MT_SUPPORTED 0x00070201
0e898dd7 1299 #define REQ_BC_VER_4_PFC_STATS_SUPPORTED 0x00070201
2e499d3c 1300 #define REQ_BC_VER_4_FCOE_FEATURES 0x00070209
619c5cb6
VZ
1301
1302 #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
1303 #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
9876879f 1304 #define REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF 0x00070401
619c5cb6
VZ
1305
1306 #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
a3348722
BW
1307
1308 #define DRV_MSG_CODE_AFEX_DRIVER_SETMAC 0xd0000000
1309 #define DRV_MSG_CODE_AFEX_LISTGET_ACK 0xd1000000
1310 #define DRV_MSG_CODE_AFEX_LISTSET_ACK 0xd2000000
1311 #define DRV_MSG_CODE_AFEX_STATSGET_ACK 0xd3000000
1312 #define DRV_MSG_CODE_AFEX_VIFSET_ACK 0xd4000000
1313
1d187b34
BW
1314 #define DRV_MSG_CODE_DRV_INFO_ACK 0xd8000000
1315 #define DRV_MSG_CODE_DRV_INFO_NACK 0xd9000000
f1410647 1316
c8c60d88
YM
1317 #define DRV_MSG_CODE_EEE_RESULTS_ACK 0xda000000
1318
a6d3a5ba
BW
1319 #define DRV_MSG_CODE_RMMOD 0xdb000000
1320 #define REQ_BC_VER_4_RMMOD_CMD 0x0007080f
1321
619c5cb6
VZ
1322 #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
1323 #define REQ_BC_VER_4_SET_MF_BW 0x00060202
1324 #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
34f80b04 1325
619c5cb6
VZ
1326 #define DRV_MSG_CODE_LINK_STATUS_CHANGED 0x01000000
1327
452427b0
YM
1328 #define DRV_MSG_CODE_INITIATE_FLR 0x02000000
1329 #define REQ_BC_VER_4_INITIATE_FLR 0x00070213
1330
619c5cb6
VZ
1331 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
1332 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
1333 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1334 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1335
1336 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1337
1338 u32 drv_mb_param;
619c5cb6
VZ
1339 #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK 0x00ff0000
1340 #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK 0xff000000
f1410647 1341
5d07d868
YM
1342 #define DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET 0x00000002
1343
1344 #define DRV_MSG_CODE_LOAD_REQ_WITH_LFA 0x0000100a
178135c1
DK
1345 #define DRV_MSG_CODE_LOAD_REQ_FORCE_LFA 0x00002000
1346
f1410647 1347 u32 fw_mb_header;
619c5cb6
VZ
1348 #define FW_MSG_CODE_MASK 0xffff0000
1349 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
1350 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
1351 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
1352 /* Load common chip is supported from bc 6.0.0 */
1353 #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
1354 #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
1355
1356 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
1357 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
1358 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
1359 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
1360 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
1361 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
1362 #define FW_MSG_CODE_DCC_DONE 0x30100000
1363 #define FW_MSG_CODE_LLDP_DONE 0x40100000
1364 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
1365 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
1366 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
1367 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
1368 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
1369 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
1370 #define FW_MSG_CODE_NO_KEY 0x80f00000
1371 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
1372 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
1373 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
1374 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
1375 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
1376 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
1377 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
1378 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
1379 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
1380 #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000
a3348722
BW
1381 #define FW_MSG_CODE_HW_SET_INVALID_IMAGE 0xb0100000
1382
1383 #define FW_MSG_CODE_AFEX_DRIVER_SETMAC_DONE 0xd0100000
1384 #define FW_MSG_CODE_AFEX_LISTGET_ACK 0xd1100000
1385 #define FW_MSG_CODE_AFEX_LISTSET_ACK 0xd2100000
1386 #define FW_MSG_CODE_AFEX_STATSGET_ACK 0xd3100000
1387 #define FW_MSG_CODE_AFEX_VIFSET_ACK 0xd4100000
1388
1d187b34
BW
1389 #define FW_MSG_CODE_DRV_INFO_ACK 0xd8100000
1390 #define FW_MSG_CODE_DRV_INFO_NACK 0xd9100000
619c5cb6 1391
c8c60d88
YM
1392 #define FW_MSG_CODE_EEE_RESULS_ACK 0xda100000
1393
a6d3a5ba
BW
1394 #define FW_MSG_CODE_RMMOD_ACK 0xdb100000
1395
619c5cb6
VZ
1396 #define FW_MSG_CODE_SET_MF_BW_SENT 0xe0000000
1397 #define FW_MSG_CODE_SET_MF_BW_DONE 0xe1000000
1398
1399 #define FW_MSG_CODE_LINK_CHANGED_ACK 0x01100000
1400
1401 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
1402 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
1403 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1404 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1405
1406 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
f1410647
ET
1407
1408 u32 fw_mb_param;
1409
1410 u32 drv_pulse_mb;
619c5cb6
VZ
1411 #define DRV_PULSE_SEQ_MASK 0x00007fff
1412 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
1413 /*
1414 * The system time is in the format of
1415 * (year-2001)*12*32 + month*32 + day.
1416 */
1417 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
1418 /*
1419 * Indicate to the firmware not to go into the
f1410647 1420 * OS-absent when it is not getting driver pulse.
619c5cb6
VZ
1421 * This is used for debugging as well for PXE(MBA).
1422 */
f1410647
ET
1423
1424 u32 mcp_pulse_mb;
619c5cb6
VZ
1425 #define MCP_PULSE_SEQ_MASK 0x00007fff
1426 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
f1410647
ET
1427 /* Indicates to the driver not to assert due to lack
1428 * of MCP response */
619c5cb6
VZ
1429 #define MCP_EVENT_MASK 0xffff0000
1430 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
f1410647
ET
1431
1432 u32 iscsi_boot_signature;
1433 u32 iscsi_boot_block_offset;
1434
34f80b04 1435 u32 drv_status;
619c5cb6
VZ
1436 #define DRV_STATUS_PMF 0x00000001
1437 #define DRV_STATUS_VF_DISABLED 0x00000002
1438 #define DRV_STATUS_SET_MF_BW 0x00000004
1439 #define DRV_STATUS_LINK_EVENT 0x00000008
1440
7609647e
YM
1441 #define DRV_STATUS_OEM_EVENT_MASK 0x00000070
1442 #define DRV_STATUS_OEM_DISABLE_ENABLE_PF 0x00000010
1443 #define DRV_STATUS_OEM_BANDWIDTH_ALLOCATION 0x00000020
1444
1445 #define DRV_STATUS_OEM_UPDATE_SVID 0x00000080
1446
619c5cb6
VZ
1447 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1448 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1449 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1450 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1451 #define DRV_STATUS_DCC_RESERVED1 0x00000800
1452 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1453 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
1454
1455 #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1456 #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
a3348722
BW
1457 #define DRV_STATUS_AFEX_EVENT_MASK 0x03f00000
1458 #define DRV_STATUS_AFEX_LISTGET_REQ 0x00100000
1459 #define DRV_STATUS_AFEX_LISTSET_REQ 0x00200000
1460 #define DRV_STATUS_AFEX_STATSGET_REQ 0x00400000
1461 #define DRV_STATUS_AFEX_VIFSET_REQ 0x00800000
1462
1d187b34 1463 #define DRV_STATUS_DRV_INFO_REQ 0x04000000
2691d51d 1464
c8c60d88
YM
1465 #define DRV_STATUS_EEE_NEGOTIATION_RESULTS 0x08000000
1466
34f80b04 1467 u32 virt_mac_upper;
619c5cb6
VZ
1468 #define VIRT_MAC_SIGN_MASK 0xffff0000
1469 #define VIRT_MAC_SIGNATURE 0x564d0000
34f80b04 1470 u32 virt_mac_lower;
a2fbb9ea
ET
1471
1472};
1473
1474
1475/****************************************************************************
619c5cb6 1476 * Management firmware state *
a2fbb9ea 1477 ****************************************************************************/
f1410647 1478/* Allocate 440 bytes for management firmware */
619c5cb6 1479#define MGMTFW_STATE_WORD_SIZE 110
a2fbb9ea
ET
1480
1481struct mgmtfw_state {
1482 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1483};
1484
1485
34f80b04 1486/****************************************************************************
619c5cb6 1487 * Multi-Function configuration *
34f80b04
EG
1488 ****************************************************************************/
1489struct shared_mf_cfg {
1490
1491 u32 clp_mb;
619c5cb6 1492 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
34f80b04 1493 /* set by CLP */
619c5cb6 1494 #define SHARED_MF_CLP_EXIT 0x00000001
34f80b04 1495 /* set by MCP */
619c5cb6 1496 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
34f80b04
EG
1497
1498};
1499
1500struct port_mf_cfg {
1501
619c5cb6
VZ
1502 u32 dynamic_cfg; /* device control channel */
1503 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1504 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1505 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
34f80b04 1506
621b4d66 1507 u32 reserved[1];
34f80b04
EG
1508
1509};
1510
1511struct func_mf_cfg {
1512
1513 u32 config;
1514 /* E/R/I/D */
1515 /* function 0 of each port cannot be hidden */
619c5cb6 1516 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
34f80b04 1517
619c5cb6
VZ
1518 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000006
1519 #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000000
1520 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1521 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1522 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1523 #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1524 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
34f80b04 1525
619c5cb6
VZ
1526 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1527 #define FUNC_MF_CFG_FUNC_DELETED 0x00000010
34f80b04
EG
1528
1529 /* PRI */
1530 /* 0 - low priority, 3 - high priority */
619c5cb6
VZ
1531 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1532 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1533 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
34f80b04
EG
1534
1535 /* MINBW, MAXBW */
1536 /* value range - 0..100, increments in 100Mbps */
619c5cb6
VZ
1537 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1538 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
1539 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1540 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1541 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
1542 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1543
1544 u32 mac_upper; /* MAC */
1545 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1546 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1547 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
34f80b04 1548 u32 mac_lower;
619c5cb6 1549 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
34f80b04
EG
1550
1551 u32 e1hov_tag; /* VNI */
619c5cb6
VZ
1552 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1553 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1554 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
34f80b04 1555
a3348722
BW
1556 /* afex default VLAN ID - 12 bits */
1557 #define FUNC_MF_CFG_AFEX_VLAN_MASK 0x0fff0000
1558 #define FUNC_MF_CFG_AFEX_VLAN_SHIFT 16
1559
1560 u32 afex_config;
1561 #define FUNC_MF_CFG_AFEX_COS_FILTER_MASK 0x000000ff
1562 #define FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT 0
1563 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK 0x0000ff00
1564 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT 8
1565 #define FUNC_MF_CFG_AFEX_MBA_ENABLED_VAL 0x00000100
1566 #define FUNC_MF_CFG_AFEX_VLAN_MODE_MASK 0x000f0000
1567 #define FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT 16
1568
1569 u32 reserved;
1570};
1571
1572enum mf_cfg_afex_vlan_mode {
1573 FUNC_MF_CFG_AFEX_VLAN_TRUNK_MODE = 0,
1574 FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE,
1575 FUNC_MF_CFG_AFEX_VLAN_TRUNK_TAG_NATIVE_MODE
34f80b04
EG
1576};
1577
0793f83f
DK
1578/* This structure is not applicable and should not be accessed on 57711 */
1579struct func_ext_cfg {
1580 u32 func_cfg;
7964211d 1581 #define MACP_FUNC_CFG_FLAGS_MASK 0x0000007F
619c5cb6
VZ
1582 #define MACP_FUNC_CFG_FLAGS_SHIFT 0
1583 #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1584 #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1585 #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1586 #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
7964211d 1587 #define MACP_FUNC_CFG_PAUSE_ON_HOST_RING 0x00000080
0793f83f
DK
1588
1589 u32 iscsi_mac_addr_upper;
1590 u32 iscsi_mac_addr_lower;
1591
1592 u32 fcoe_mac_addr_upper;
1593 u32 fcoe_mac_addr_lower;
1594
1595 u32 fcoe_wwn_port_name_upper;
1596 u32 fcoe_wwn_port_name_lower;
1597
1598 u32 fcoe_wwn_node_name_upper;
1599 u32 fcoe_wwn_node_name_lower;
1600
1601 u32 preserve_data;
619c5cb6
VZ
1602 #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1603 #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1604 #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1605 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1606 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1607 #define MF_FUNC_CFG_PRESERVE_TX_BW (1<<5)
0793f83f
DK
1608};
1609
34f80b04
EG
1610struct mf_cfg {
1611
619c5cb6 1612 struct shared_mf_cfg shared_mf_config; /* 0x4 */
621b4d66
DK
1613 /* 0x8*2*2=0x20 */
1614 struct port_mf_cfg port_mf_config[NVM_PATH_MAX][PORT_MAX];
619c5cb6
VZ
1615 /* for all chips, there are 8 mf functions */
1616 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1617 /*
1618 * Extended configuration per function - this array does not exist and
1619 * should not be accessed on 57711
1620 */
1621 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1622}; /* 0x224 */
34f80b04 1623
a2fbb9ea 1624/****************************************************************************
619c5cb6 1625 * Shared Memory Region *
a2fbb9ea 1626 ****************************************************************************/
619c5cb6 1627struct shmem_region { /* SharedMem Offset (size) */
f1410647 1628
619c5cb6
VZ
1629 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1630 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
1631 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
f1410647 1632 /* validity bits */
619c5cb6
VZ
1633 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1634 #define SHR_MEM_VALIDITY_MB 0x00200000
1635 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1636 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
a2fbb9ea 1637 /* One licensing bit should be set */
619c5cb6
VZ
1638 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1639 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1640 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1641 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
f1410647 1642 /* Active MFW */
619c5cb6
VZ
1643 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1644 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1645 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1646 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1647 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1648 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
a2fbb9ea 1649
619c5cb6 1650 struct shm_dev_info dev_info; /* 0x8 (0x438) */
a2fbb9ea 1651
619c5cb6 1652 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
a2fbb9ea
ET
1653
1654 /* FW information (for internal FW use) */
619c5cb6
VZ
1655 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1656 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
f1410647 1657
619c5cb6
VZ
1658 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1659
1660#ifdef BMAPI
1661 /* This is a variable length array */
1662 /* the number of function depends on the chip type */
1663 struct drv_func_mb func_mb[1]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1664#else
1665 /* the number of function depends on the chip type */
1666 struct drv_func_mb func_mb[]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1667#endif /* BMAPI */
523224a3
DK
1668
1669}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
34f80b04 1670
619c5cb6
VZ
1671/****************************************************************************
1672 * Shared Memory 2 Region *
1673 ****************************************************************************/
1674/* The fw_flr_ack is actually built in the following way: */
1675/* 8 bit: PF ack */
1676/* 64 bit: VF ack */
1677/* 8 bit: ios_dis_ack */
1678/* In order to maintain endianity in the mailbox hsi, we want to keep using */
1679/* u32. The fw must have the VF right after the PF since this is how it */
1680/* access arrays(it expects always the VF to reside after the PF, and that */
1681/* makes the calculation much easier for it. ) */
1682/* In order to answer both limitations, and keep the struct small, the code */
1683/* will abuse the structure defined here to achieve the actual partition */
1684/* above */
1685/****************************************************************************/
f2e0899f 1686struct fw_flr_ack {
619c5cb6
VZ
1687 u32 pf_ack;
1688 u32 vf_ack[1];
1689 u32 iov_dis_ack;
f2e0899f 1690};
a2fbb9ea 1691
f2e0899f 1692struct fw_flr_mb {
619c5cb6
VZ
1693 u32 aggint;
1694 u32 opgen_addr;
1695 struct fw_flr_ack ack;
f2e0899f 1696};
a2fbb9ea 1697
c8c60d88
YM
1698struct eee_remote_vals {
1699 u32 tx_tw;
1700 u32 rx_tw;
1701};
1702
e4901dde
VZ
1703/**** SUPPORT FOR SHMEM ARRRAYS ***
1704 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1705 * define arrays with storage types smaller then unsigned dwords.
1706 * The macros below add generic support for SHMEM arrays with numeric elements
1707 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1708 * array with individual bit-filed elements accessed using shifts and masks.
1709 *
1710 */
1711
1712/* eb is the bitwidth of a single element */
1713#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1714#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1715
1716/* the bit-position macro allows the used to flip the order of the arrays
1717 * elements on a per byte or word boundary.
1718 *
1719 * example: an array with 8 entries each 4 bit wide. This array will fit into
1720 * a single dword. The diagrmas below show the array order of the nibbles.
1721 *
1722 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1723 *
619c5cb6
VZ
1724 * | | | |
1725 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1726 * | | | |
e4901dde
VZ
1727 *
1728 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1729 *
619c5cb6
VZ
1730 * | | | |
1731 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1732 * | | | |
e4901dde
VZ
1733 *
1734 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1735 *
619c5cb6
VZ
1736 * | | | |
1737 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1738 * | | | |
e4901dde
VZ
1739 */
1740#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1741 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1742 (((i)%((fb)/(eb))) * (eb)))
1743
619c5cb6 1744#define SHMEM_ARRAY_GET(a, i, eb, fb) \
e4901dde
VZ
1745 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1746 SHMEM_ARRAY_MASK(eb))
1747
619c5cb6 1748#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
e4901dde
VZ
1749do { \
1750 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
619c5cb6 1751 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde 1752 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
619c5cb6 1753 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
e4901dde
VZ
1754} while (0)
1755
1756
1757/****START OF DCBX STRUCTURES DECLARATIONS****/
1758#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1759#define DCBX_PRI_PG_BITWIDTH 4
1760#define DCBX_PRI_PG_FBITS 8
1761#define DCBX_PRI_PG_GET(a, i) \
1762 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1763#define DCBX_PRI_PG_SET(a, i, val) \
1764 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1765#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1766#define DCBX_BW_PG_BITWIDTH 8
1767#define DCBX_PG_BW_GET(a, i) \
1768 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1769#define DCBX_PG_BW_SET(a, i, val) \
1770 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1771#define DCBX_STRICT_PRI_PG 15
1772#define DCBX_MAX_APP_PROTOCOL 16
1773#define FCOE_APP_IDX 0
1774#define ISCSI_APP_IDX 1
1775#define PREDEFINED_APP_IDX_MAX 2
1776
619c5cb6
VZ
1777
1778/* Big/Little endian have the same representation. */
e4901dde 1779struct dcbx_ets_feature {
619c5cb6
VZ
1780 /*
1781 * For Admin MIB - is this feature supported by the
1782 * driver | For Local MIB - should this feature be enabled.
1783 */
e4901dde
VZ
1784 u32 enabled;
1785 u32 pg_bw_tbl[2];
1786 u32 pri_pg_tbl[1];
1787};
1788
619c5cb6 1789/* Driver structure in LE */
e4901dde
VZ
1790struct dcbx_pfc_feature {
1791#ifdef __BIG_ENDIAN
1792 u8 pri_en_bitmap;
619c5cb6
VZ
1793 #define DCBX_PFC_PRI_0 0x01
1794 #define DCBX_PFC_PRI_1 0x02
1795 #define DCBX_PFC_PRI_2 0x04
1796 #define DCBX_PFC_PRI_3 0x08
1797 #define DCBX_PFC_PRI_4 0x10
1798 #define DCBX_PFC_PRI_5 0x20
1799 #define DCBX_PFC_PRI_6 0x40
1800 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1801 u8 pfc_caps;
1802 u8 reserved;
1803 u8 enabled;
1804#elif defined(__LITTLE_ENDIAN)
1805 u8 enabled;
1806 u8 reserved;
1807 u8 pfc_caps;
1808 u8 pri_en_bitmap;
619c5cb6
VZ
1809 #define DCBX_PFC_PRI_0 0x01
1810 #define DCBX_PFC_PRI_1 0x02
1811 #define DCBX_PFC_PRI_2 0x04
1812 #define DCBX_PFC_PRI_3 0x08
1813 #define DCBX_PFC_PRI_4 0x10
1814 #define DCBX_PFC_PRI_5 0x20
1815 #define DCBX_PFC_PRI_6 0x40
1816 #define DCBX_PFC_PRI_7 0x80
e4901dde
VZ
1817#endif
1818};
1819
1820struct dcbx_app_priority_entry {
1821#ifdef __BIG_ENDIAN
619c5cb6
VZ
1822 u16 app_id;
1823 u8 pri_bitmap;
1824 u8 appBitfield;
1825 #define DCBX_APP_ENTRY_VALID 0x01
1826 #define DCBX_APP_ENTRY_SF_MASK 0x30
1827 #define DCBX_APP_ENTRY_SF_SHIFT 4
1828 #define DCBX_APP_SF_ETH_TYPE 0x10
1829 #define DCBX_APP_SF_PORT 0x20
e4901dde
VZ
1830#elif defined(__LITTLE_ENDIAN)
1831 u8 appBitfield;
619c5cb6
VZ
1832 #define DCBX_APP_ENTRY_VALID 0x01
1833 #define DCBX_APP_ENTRY_SF_MASK 0x30
1834 #define DCBX_APP_ENTRY_SF_SHIFT 4
1835 #define DCBX_APP_SF_ETH_TYPE 0x10
1836 #define DCBX_APP_SF_PORT 0x20
1837 u8 pri_bitmap;
1838 u16 app_id;
e4901dde
VZ
1839#endif
1840};
1841
619c5cb6
VZ
1842
1843/* FW structure in BE */
e4901dde
VZ
1844struct dcbx_app_priority_feature {
1845#ifdef __BIG_ENDIAN
1846 u8 reserved;
1847 u8 default_pri;
1848 u8 tc_supported;
1849 u8 enabled;
1850#elif defined(__LITTLE_ENDIAN)
1851 u8 enabled;
1852 u8 tc_supported;
1853 u8 default_pri;
1854 u8 reserved;
1855#endif
1856 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1857};
1858
619c5cb6 1859/* FW structure in BE */
e4901dde 1860struct dcbx_features {
619c5cb6 1861 /* PG feature */
e4901dde 1862 struct dcbx_ets_feature ets;
619c5cb6 1863 /* PFC feature */
e4901dde 1864 struct dcbx_pfc_feature pfc;
619c5cb6 1865 /* APP feature */
e4901dde
VZ
1866 struct dcbx_app_priority_feature app;
1867};
1868
619c5cb6
VZ
1869/* LLDP protocol parameters */
1870/* FW structure in BE */
e4901dde
VZ
1871struct lldp_params {
1872#ifdef __BIG_ENDIAN
619c5cb6
VZ
1873 u8 msg_fast_tx_interval;
1874 u8 msg_tx_hold;
1875 u8 msg_tx_interval;
1876 u8 admin_status;
1877 #define LLDP_TX_ONLY 0x01
1878 #define LLDP_RX_ONLY 0x02
1879 #define LLDP_TX_RX 0x03
1880 #define LLDP_DISABLED 0x04
1881 u8 reserved1;
1882 u8 tx_fast;
1883 u8 tx_crd_max;
1884 u8 tx_crd;
e4901dde 1885#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
1886 u8 admin_status;
1887 #define LLDP_TX_ONLY 0x01
1888 #define LLDP_RX_ONLY 0x02
1889 #define LLDP_TX_RX 0x03
1890 #define LLDP_DISABLED 0x04
1891 u8 msg_tx_interval;
1892 u8 msg_tx_hold;
1893 u8 msg_fast_tx_interval;
1894 u8 tx_crd;
1895 u8 tx_crd_max;
1896 u8 tx_fast;
1897 u8 reserved1;
e4901dde 1898#endif
619c5cb6
VZ
1899 #define REM_CHASSIS_ID_STAT_LEN 4
1900 #define REM_PORT_ID_STAT_LEN 4
1901 /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
e4901dde 1902 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
619c5cb6 1903 /* Holds remote Port ID TLV header, subtype and 9B of payload. */
e4901dde
VZ
1904 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1905};
1906
1907struct lldp_dcbx_stat {
619c5cb6
VZ
1908 #define LOCAL_CHASSIS_ID_STAT_LEN 2
1909 #define LOCAL_PORT_ID_STAT_LEN 2
1910 /* Holds local Chassis ID 8B payload of constant subtype 4. */
e4901dde 1911 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
619c5cb6 1912 /* Holds local Port ID 8B payload of constant subtype 3. */
e4901dde 1913 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
619c5cb6 1914 /* Number of DCBX frames transmitted. */
e4901dde 1915 u32 num_tx_dcbx_pkts;
619c5cb6 1916 /* Number of DCBX frames received. */
e4901dde
VZ
1917 u32 num_rx_dcbx_pkts;
1918};
1919
619c5cb6 1920/* ADMIN MIB - DCBX local machine default configuration. */
e4901dde 1921struct lldp_admin_mib {
619c5cb6
VZ
1922 u32 ver_cfg_flags;
1923 #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1924 #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1925 #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1926 #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1927 #define DCBX_ETS_RECO_VALID 0x00000010
1928 #define DCBX_ETS_WILLING 0x00000020
1929 #define DCBX_PFC_WILLING 0x00000040
1930 #define DCBX_APP_WILLING 0x00000080
1931 #define DCBX_VERSION_CEE 0x00000100
1932 #define DCBX_VERSION_IEEE 0x00000200
1933 #define DCBX_DCBX_ENABLED 0x00000400
1934 #define DCBX_CEE_VERSION_MASK 0x0000f000
1935 #define DCBX_CEE_VERSION_SHIFT 12
1936 #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1937 #define DCBX_CEE_MAX_VERSION_SHIFT 16
1938 struct dcbx_features features;
1939};
1940
1941/* REMOTE MIB - remote machine DCBX configuration. */
e4901dde
VZ
1942struct lldp_remote_mib {
1943 u32 prefix_seq_num;
1944 u32 flags;
619c5cb6
VZ
1945 #define DCBX_ETS_TLV_RX 0x00000001
1946 #define DCBX_PFC_TLV_RX 0x00000002
1947 #define DCBX_APP_TLV_RX 0x00000004
1948 #define DCBX_ETS_RX_ERROR 0x00000010
1949 #define DCBX_PFC_RX_ERROR 0x00000020
1950 #define DCBX_APP_RX_ERROR 0x00000040
1951 #define DCBX_ETS_REM_WILLING 0x00000100
1952 #define DCBX_PFC_REM_WILLING 0x00000200
1953 #define DCBX_APP_REM_WILLING 0x00000400
1954 #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1955 #define DCBX_REMOTE_MIB_VALID 0x00002000
e4901dde
VZ
1956 struct dcbx_features features;
1957 u32 suffix_seq_num;
1958};
1959
619c5cb6 1960/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
e4901dde
VZ
1961struct lldp_local_mib {
1962 u32 prefix_seq_num;
619c5cb6 1963 /* Indicates if there is mismatch with negotiation results. */
e4901dde 1964 u32 error;
619c5cb6
VZ
1965 #define DCBX_LOCAL_ETS_ERROR 0x00000001
1966 #define DCBX_LOCAL_PFC_ERROR 0x00000002
1967 #define DCBX_LOCAL_APP_ERROR 0x00000004
1968 #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1969 #define DCBX_LOCAL_APP_MISMATCH 0x00000020
6debea87 1970 #define DCBX_REMOTE_MIB_ERROR 0x00000040
910b2202
DK
1971 #define DCBX_REMOTE_ETS_TLV_NOT_FOUND 0x00000080
1972 #define DCBX_REMOTE_PFC_TLV_NOT_FOUND 0x00000100
1973 #define DCBX_REMOTE_APP_TLV_NOT_FOUND 0x00000200
e4901dde
VZ
1974 struct dcbx_features features;
1975 u32 suffix_seq_num;
1976};
1977/***END OF DCBX STRUCTURES DECLARATIONS***/
a2fbb9ea 1978
d3a8f13b
YR
1979/***********************************************************/
1980/* Elink section */
1981/***********************************************************/
1982#define SHMEM_LINK_CONFIG_SIZE 2
1983struct shmem_lfa {
1984 u32 req_duplex;
1985 #define REQ_DUPLEX_PHY0_MASK 0x0000ffff
1986 #define REQ_DUPLEX_PHY0_SHIFT 0
1987 #define REQ_DUPLEX_PHY1_MASK 0xffff0000
1988 #define REQ_DUPLEX_PHY1_SHIFT 16
1989 u32 req_flow_ctrl;
1990 #define REQ_FLOW_CTRL_PHY0_MASK 0x0000ffff
1991 #define REQ_FLOW_CTRL_PHY0_SHIFT 0
1992 #define REQ_FLOW_CTRL_PHY1_MASK 0xffff0000
1993 #define REQ_FLOW_CTRL_PHY1_SHIFT 16
1994 u32 req_line_speed; /* Also determine AutoNeg */
1995 #define REQ_LINE_SPD_PHY0_MASK 0x0000ffff
1996 #define REQ_LINE_SPD_PHY0_SHIFT 0
1997 #define REQ_LINE_SPD_PHY1_MASK 0xffff0000
1998 #define REQ_LINE_SPD_PHY1_SHIFT 16
1999 u32 speed_cap_mask[SHMEM_LINK_CONFIG_SIZE];
2000 u32 additional_config;
2001 #define REQ_FC_AUTO_ADV_MASK 0x0000ffff
2002 #define REQ_FC_AUTO_ADV0_SHIFT 0
2003 #define NO_LFA_DUE_TO_DCC_MASK 0x00010000
2004 u32 lfa_sts;
2005 #define LFA_LINK_FLAP_REASON_OFFSET 0
2006 #define LFA_LINK_FLAP_REASON_MASK 0x000000ff
2007 #define LFA_LINK_DOWN 0x1
2008 #define LFA_LOOPBACK_ENABLED 0x2
2009 #define LFA_DUPLEX_MISMATCH 0x3
2010 #define LFA_MFW_IS_TOO_OLD 0x4
2011 #define LFA_LINK_SPEED_MISMATCH 0x5
2012 #define LFA_FLOW_CTRL_MISMATCH 0x6
2013 #define LFA_SPEED_CAP_MISMATCH 0x7
2014 #define LFA_DCC_LFA_DISABLED 0x8
2015 #define LFA_EEE_MISMATCH 0x9
2016
2017 #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET 8
2018 #define LINK_FLAP_AVOIDANCE_COUNT_MASK 0x0000ff00
2019
2020 #define LINK_FLAP_COUNT_OFFSET 16
2021 #define LINK_FLAP_COUNT_MASK 0x00ff0000
2022
2023 #define LFA_FLAGS_MASK 0xff000000
2024 #define SHMEM_LFA_DONT_CLEAR_STAT (1<<24)
2025};
2026
42f8277f
YM
2027/* Used to support NSCI get OS driver version
2028 * on driver load the version value will be set
2029 * on driver unload driver value of 0x0 will be set.
2030 */
2031struct os_drv_ver {
2032#define DRV_VER_NOT_LOADED 0
2033
2034 /* personalties order is important */
2035#define DRV_PERS_ETHERNET 0
2036#define DRV_PERS_ISCSI 1
2037#define DRV_PERS_FCOE 2
2038
2039 /* shmem2 struct is constant can't add more personalties here */
2040#define MAX_DRV_PERS 3
2041 u32 versions[MAX_DRV_PERS];
2042};
2043
619c5cb6
VZ
2044struct ncsi_oem_fcoe_features {
2045 u32 fcoe_features1;
2046 #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK 0x0000FFFF
2047 #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET 0
2048
2049 #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK 0xFFFF0000
2050 #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET 16
2051
2052 u32 fcoe_features2;
2053 #define FCOE_FEATURES2_EXCHANGES_MASK 0x0000FFFF
2054 #define FCOE_FEATURES2_EXCHANGES_OFFSET 0
2055
2056 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK 0xFFFF0000
2057 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET 16
2058
2059 u32 fcoe_features3;
2060 #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK 0x0000FFFF
2061 #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET 0
2062
2063 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK 0xFFFF0000
2064 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET 16
2065
2066 u32 fcoe_features4;
2067 #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK 0x0000000F
2068 #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET 0
2069};
2070
2071struct ncsi_oem_data {
2072 u32 driver_version[4];
2073 struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
2074};
2075
2691d51d
EG
2076struct shmem2_region {
2077
619c5cb6
VZ
2078 u32 size; /* 0x0000 */
2079
2080 u32 dcc_support; /* 0x0004 */
2081 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
2082 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
2083 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
2084 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
2085 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
2086 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
2087
2088 u32 ext_phy_fw_version2[PORT_MAX]; /* 0x0008 */
a22f0788
YR
2089 /*
2090 * For backwards compatibility, if the mf_cfg_addr does not exist
2091 * (the size filed is smaller than 0xc) the mf_cfg resides at the
2092 * end of struct shmem_region
619c5cb6
VZ
2093 */
2094 u32 mf_cfg_addr; /* 0x0010 */
2095 #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
2096
2097 struct fw_flr_mb flr_mb; /* 0x0014 */
2098 u32 dcbx_lldp_params_offset; /* 0x0028 */
2099 #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
2100 u32 dcbx_neg_res_offset; /* 0x002c */
2101 #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
2102 u32 dcbx_remote_mib_offset; /* 0x0030 */
2103 #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
f2e0899f
DK
2104 /*
2105 * The other shmemX_base_addr holds the other path's shmem address
2106 * required for example in case of common phy init, or for path1 to know
2107 * the address of mcp debug trace which is located in offset from shmem
2108 * of path0
a22f0788 2109 */
619c5cb6
VZ
2110 u32 other_shmem_base_addr; /* 0x0034 */
2111 u32 other_shmem2_base_addr; /* 0x0038 */
2112 /*
2113 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
2114 * which were disabled/flred
2115 */
2116 u32 mcp_vf_disabled[E2_VF_MAX / 32]; /* 0x003c */
2117
2118 /*
2119 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
2120 * VFs
2121 */
2122 u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
2123
2124 u32 dcbx_lldp_dcbx_stat_offset; /* 0x0064 */
2125 #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
2126
2127 /*
2128 * edebug_driver_if field is used to transfer messages between edebug
2129 * app to the driver through shmem2.
2130 *
2131 * message format:
2132 * bits 0-2 - function number / instance of driver to perform request
2133 * bits 3-5 - op code / is_ack?
2134 * bits 6-63 - data
2135 */
2136 u32 edebug_driver_if[2]; /* 0x0068 */
2137 #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR 1
2138 #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR 2
2139 #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT 3
2140
2141 u32 nvm_retain_bitmap_addr; /* 0x0070 */
2142
a3348722
BW
2143 /* afex support of that driver */
2144 u32 afex_driver_support; /* 0x0074 */
2145 #define SHMEM_AFEX_VERSION_MASK 0x100f
2146 #define SHMEM_AFEX_SUPPORTED_VERSION_ONE 0x1001
2147 #define SHMEM_AFEX_REDUCED_DRV_LOADED 0x8000
619c5cb6 2148
a3348722
BW
2149 /* driver receives addr in scratchpad to which it should respond */
2150 u32 afex_scratchpad_addr_to_write[E2_FUNC_MAX];
619c5cb6 2151
a3348722
BW
2152 /* generic params from MCP to driver (value depends on the msg sent
2153 * to driver
2154 */
2155 u32 afex_param1_to_driver[E2_FUNC_MAX]; /* 0x0088 */
2156 u32 afex_param2_to_driver[E2_FUNC_MAX]; /* 0x0098 */
619c5cb6
VZ
2157
2158 u32 swim_base_addr; /* 0x0108 */
2159 u32 swim_funcs;
2160 u32 swim_main_cb;
2161
a3348722
BW
2162 /* bitmap notifying which VIF profiles stored in nvram are enabled by
2163 * switch
2164 */
2165 u32 afex_profiles_enabled[2];
619c5cb6
VZ
2166
2167 /* generic flags controlled by the driver */
2168 u32 drv_flags;
4c704899
BW
2169 #define DRV_FLAGS_DCB_CONFIGURED 0x0
2170 #define DRV_FLAGS_DCB_CONFIGURATION_ABORTED 0x1
2171 #define DRV_FLAGS_DCB_MFW_CONFIGURED 0x2
619c5cb6 2172
4c704899
BW
2173 #define DRV_FLAGS_PORT_MASK ((1 << DRV_FLAGS_DCB_CONFIGURED) | \
2174 (1 << DRV_FLAGS_DCB_CONFIGURATION_ABORTED) | \
2175 (1 << DRV_FLAGS_DCB_MFW_CONFIGURED))
619c5cb6
VZ
2176 /* pointer to extended dev_info shared data copied from nvm image */
2177 u32 extended_dev_info_shared_addr;
2178 u32 ncsi_oem_data_addr;
2179
1d187b34
BW
2180 u32 ocsd_host_addr; /* initialized by option ROM */
2181 u32 ocbb_host_addr; /* initialized by option ROM */
2182 u32 ocsd_req_update_interval; /* initialized by option ROM */
2183 u32 temperature_in_half_celsius;
2184 u32 glob_struct_in_host;
2185
2186 u32 dcbx_neg_res_ext_offset;
2187#define SHMEM_DCBX_NEG_RES_EXT_NONE 0x00000000
2188
2189 u32 drv_capabilities_flag[E2_FUNC_MAX];
2190#define DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED 0x00000001
2191#define DRV_FLAGS_CAPABILITIES_LOADED_L2 0x00000002
2192#define DRV_FLAGS_CAPABILITIES_LOADED_FCOE 0x00000004
2193#define DRV_FLAGS_CAPABILITIES_LOADED_ISCSI 0x00000008
2194
2195 u32 extended_dev_info_shared_cfg_size;
2196
2197 u32 dcbx_en[PORT_MAX];
2198
2199 /* The offset points to the multi threaded meta structure */
2200 u32 multi_thread_data_offset;
2201
2202 /* address of DMAable host address holding values from the drivers */
2203 u32 drv_info_host_addr_lo;
2204 u32 drv_info_host_addr_hi;
2205
2206 /* general values written by the MFW (such as current version) */
2207 u32 drv_info_control;
2208#define DRV_INFO_CONTROL_VER_MASK 0x000000ff
2209#define DRV_INFO_CONTROL_VER_SHIFT 0
2210#define DRV_INFO_CONTROL_OP_CODE_MASK 0x0000ff00
2211#define DRV_INFO_CONTROL_OP_CODE_SHIFT 8
621b4d66 2212 u32 ibft_host_addr; /* initialized by option ROM */
c8c60d88
YM
2213 struct eee_remote_vals eee_remote_vals[PORT_MAX];
2214 u32 reserved[E2_FUNC_MAX];
2215
2216
2217 /* the status of EEE auto-negotiation
2218 * bits 15:0 the configured tx-lpi entry timer value. Depends on bit 31.
2219 * bits 19:16 the supported modes for EEE.
2220 * bits 23:20 the speeds advertised for EEE.
2221 * bits 27:24 the speeds the Link partner advertised for EEE.
2222 * The supported/adv. modes in bits 27:19 originate from the
2223 * SHMEM_EEE_XXX_ADV definitions (where XXX is replaced by speed).
2224 * bit 28 when 1'b1 EEE was requested.
2225 * bit 29 when 1'b1 tx lpi was requested.
2226 * bit 30 when 1'b1 EEE was negotiated. Tx lpi will be asserted iff
2227 * 30:29 are 2'b11.
2228 * bit 31 when 1'b0 bits 15:0 contain a PORT_FEAT_CFG_EEE_ define as
2229 * value. When 1'b1 those bits contains a value times 16 microseconds.
2230 */
2231 u32 eee_status[PORT_MAX];
2232 #define SHMEM_EEE_TIMER_MASK 0x0000ffff
2233 #define SHMEM_EEE_SUPPORTED_MASK 0x000f0000
2234 #define SHMEM_EEE_SUPPORTED_SHIFT 16
2235 #define SHMEM_EEE_ADV_STATUS_MASK 0x00f00000
2236 #define SHMEM_EEE_100M_ADV (1<<0)
2237 #define SHMEM_EEE_1G_ADV (1<<1)
2238 #define SHMEM_EEE_10G_ADV (1<<2)
2239 #define SHMEM_EEE_ADV_STATUS_SHIFT 20
2240 #define SHMEM_EEE_LP_ADV_STATUS_MASK 0x0f000000
2241 #define SHMEM_EEE_LP_ADV_STATUS_SHIFT 24
2242 #define SHMEM_EEE_REQUESTED_BIT 0x10000000
2243 #define SHMEM_EEE_LPI_REQUESTED_BIT 0x20000000
2244 #define SHMEM_EEE_ACTIVE_BIT 0x40000000
2245 #define SHMEM_EEE_TIME_OUTPUT_BIT 0x80000000
2246
2247 u32 sizeof_port_stats;
b884d95b
YR
2248
2249 /* Link Flap Avoidance */
2250 u32 lfa_host_addr[PORT_MAX];
2251 u32 reserved1;
2252
2253 u32 reserved2; /* Offset 0x148 */
2254 u32 reserved3; /* Offset 0x14C */
2255 u32 reserved4; /* Offset 0x150 */
4e7b4997 2256 u32 link_attr_sync[PORT_MAX]; /* Offset 0x154 */
6e9e5644 2257 #define LINK_ATTR_SYNC_KR2_ENABLE 0x00000001
924c6216 2258 #define LINK_ATTR_84858 0x00000002
6e9e5644
YR
2259 #define LINK_SFP_EEPROM_COMP_CODE_MASK 0x0000ff00
2260 #define LINK_SFP_EEPROM_COMP_CODE_SHIFT 8
2261 #define LINK_SFP_EEPROM_COMP_CODE_SR 0x00001000
2262 #define LINK_SFP_EEPROM_COMP_CODE_LR 0x00002000
2263 #define LINK_SFP_EEPROM_COMP_CODE_LRM 0x00004000
42f8277f
YM
2264
2265 u32 reserved5[2];
fcd02d27
YR
2266 u32 link_change_count[PORT_MAX]; /* Offset 0x160-0x164 */
2267 #define LINK_CHANGE_COUNT_MASK 0xff /* Offset 0x168 */
42f8277f
YM
2268 /* driver version for each personality */
2269 struct os_drv_ver func_os_drv_ver[E2_FUNC_MAX]; /* Offset 0x16c */
2270
2271 /* Flag to the driver that PF's drv_info_host_addr buffer was read */
2272 u32 mfw_drv_indication;
2273
2274 /* We use indication for each PF (0..3) */
2275#define MFW_DRV_IND_READ_DONE_OFFSET(_pf_) (1 << (_pf_))
2691d51d
EG
2276};
2277
2278
bb2a0f7a 2279struct emac_stats {
619c5cb6
VZ
2280 u32 rx_stat_ifhcinoctets;
2281 u32 rx_stat_ifhcinbadoctets;
2282 u32 rx_stat_etherstatsfragments;
2283 u32 rx_stat_ifhcinucastpkts;
2284 u32 rx_stat_ifhcinmulticastpkts;
2285 u32 rx_stat_ifhcinbroadcastpkts;
2286 u32 rx_stat_dot3statsfcserrors;
2287 u32 rx_stat_dot3statsalignmenterrors;
2288 u32 rx_stat_dot3statscarriersenseerrors;
2289 u32 rx_stat_xonpauseframesreceived;
2290 u32 rx_stat_xoffpauseframesreceived;
2291 u32 rx_stat_maccontrolframesreceived;
2292 u32 rx_stat_xoffstateentered;
2293 u32 rx_stat_dot3statsframestoolong;
2294 u32 rx_stat_etherstatsjabbers;
2295 u32 rx_stat_etherstatsundersizepkts;
2296 u32 rx_stat_etherstatspkts64octets;
2297 u32 rx_stat_etherstatspkts65octetsto127octets;
2298 u32 rx_stat_etherstatspkts128octetsto255octets;
2299 u32 rx_stat_etherstatspkts256octetsto511octets;
2300 u32 rx_stat_etherstatspkts512octetsto1023octets;
2301 u32 rx_stat_etherstatspkts1024octetsto1522octets;
2302 u32 rx_stat_etherstatspktsover1522octets;
2303
2304 u32 rx_stat_falsecarriererrors;
2305
2306 u32 tx_stat_ifhcoutoctets;
2307 u32 tx_stat_ifhcoutbadoctets;
2308 u32 tx_stat_etherstatscollisions;
2309 u32 tx_stat_outxonsent;
2310 u32 tx_stat_outxoffsent;
2311 u32 tx_stat_flowcontroldone;
2312 u32 tx_stat_dot3statssinglecollisionframes;
2313 u32 tx_stat_dot3statsmultiplecollisionframes;
2314 u32 tx_stat_dot3statsdeferredtransmissions;
2315 u32 tx_stat_dot3statsexcessivecollisions;
2316 u32 tx_stat_dot3statslatecollisions;
2317 u32 tx_stat_ifhcoutucastpkts;
2318 u32 tx_stat_ifhcoutmulticastpkts;
2319 u32 tx_stat_ifhcoutbroadcastpkts;
2320 u32 tx_stat_etherstatspkts64octets;
2321 u32 tx_stat_etherstatspkts65octetsto127octets;
2322 u32 tx_stat_etherstatspkts128octetsto255octets;
2323 u32 tx_stat_etherstatspkts256octetsto511octets;
2324 u32 tx_stat_etherstatspkts512octetsto1023octets;
2325 u32 tx_stat_etherstatspkts1024octetsto1522octets;
2326 u32 tx_stat_etherstatspktsover1522octets;
2327 u32 tx_stat_dot3statsinternalmactransmiterrors;
bb2a0f7a
YG
2328};
2329
2330
523224a3 2331struct bmac1_stats {
619c5cb6
VZ
2332 u32 tx_stat_gtpkt_lo;
2333 u32 tx_stat_gtpkt_hi;
2334 u32 tx_stat_gtxpf_lo;
2335 u32 tx_stat_gtxpf_hi;
2336 u32 tx_stat_gtfcs_lo;
2337 u32 tx_stat_gtfcs_hi;
2338 u32 tx_stat_gtmca_lo;
2339 u32 tx_stat_gtmca_hi;
2340 u32 tx_stat_gtbca_lo;
2341 u32 tx_stat_gtbca_hi;
2342 u32 tx_stat_gtfrg_lo;
2343 u32 tx_stat_gtfrg_hi;
2344 u32 tx_stat_gtovr_lo;
2345 u32 tx_stat_gtovr_hi;
2346 u32 tx_stat_gt64_lo;
2347 u32 tx_stat_gt64_hi;
2348 u32 tx_stat_gt127_lo;
2349 u32 tx_stat_gt127_hi;
2350 u32 tx_stat_gt255_lo;
2351 u32 tx_stat_gt255_hi;
2352 u32 tx_stat_gt511_lo;
2353 u32 tx_stat_gt511_hi;
2354 u32 tx_stat_gt1023_lo;
2355 u32 tx_stat_gt1023_hi;
2356 u32 tx_stat_gt1518_lo;
2357 u32 tx_stat_gt1518_hi;
2358 u32 tx_stat_gt2047_lo;
2359 u32 tx_stat_gt2047_hi;
2360 u32 tx_stat_gt4095_lo;
2361 u32 tx_stat_gt4095_hi;
2362 u32 tx_stat_gt9216_lo;
2363 u32 tx_stat_gt9216_hi;
2364 u32 tx_stat_gt16383_lo;
2365 u32 tx_stat_gt16383_hi;
2366 u32 tx_stat_gtmax_lo;
2367 u32 tx_stat_gtmax_hi;
2368 u32 tx_stat_gtufl_lo;
2369 u32 tx_stat_gtufl_hi;
2370 u32 tx_stat_gterr_lo;
2371 u32 tx_stat_gterr_hi;
2372 u32 tx_stat_gtbyt_lo;
2373 u32 tx_stat_gtbyt_hi;
2374
2375 u32 rx_stat_gr64_lo;
2376 u32 rx_stat_gr64_hi;
2377 u32 rx_stat_gr127_lo;
2378 u32 rx_stat_gr127_hi;
2379 u32 rx_stat_gr255_lo;
2380 u32 rx_stat_gr255_hi;
2381 u32 rx_stat_gr511_lo;
2382 u32 rx_stat_gr511_hi;
2383 u32 rx_stat_gr1023_lo;
2384 u32 rx_stat_gr1023_hi;
2385 u32 rx_stat_gr1518_lo;
2386 u32 rx_stat_gr1518_hi;
2387 u32 rx_stat_gr2047_lo;
2388 u32 rx_stat_gr2047_hi;
2389 u32 rx_stat_gr4095_lo;
2390 u32 rx_stat_gr4095_hi;
2391 u32 rx_stat_gr9216_lo;
2392 u32 rx_stat_gr9216_hi;
2393 u32 rx_stat_gr16383_lo;
2394 u32 rx_stat_gr16383_hi;
2395 u32 rx_stat_grmax_lo;
2396 u32 rx_stat_grmax_hi;
2397 u32 rx_stat_grpkt_lo;
2398 u32 rx_stat_grpkt_hi;
2399 u32 rx_stat_grfcs_lo;
2400 u32 rx_stat_grfcs_hi;
2401 u32 rx_stat_grmca_lo;
2402 u32 rx_stat_grmca_hi;
2403 u32 rx_stat_grbca_lo;
2404 u32 rx_stat_grbca_hi;
2405 u32 rx_stat_grxcf_lo;
2406 u32 rx_stat_grxcf_hi;
2407 u32 rx_stat_grxpf_lo;
2408 u32 rx_stat_grxpf_hi;
2409 u32 rx_stat_grxuo_lo;
2410 u32 rx_stat_grxuo_hi;
2411 u32 rx_stat_grjbr_lo;
2412 u32 rx_stat_grjbr_hi;
2413 u32 rx_stat_grovr_lo;
2414 u32 rx_stat_grovr_hi;
2415 u32 rx_stat_grflr_lo;
2416 u32 rx_stat_grflr_hi;
2417 u32 rx_stat_grmeg_lo;
2418 u32 rx_stat_grmeg_hi;
2419 u32 rx_stat_grmeb_lo;
2420 u32 rx_stat_grmeb_hi;
2421 u32 rx_stat_grbyt_lo;
2422 u32 rx_stat_grbyt_hi;
2423 u32 rx_stat_grund_lo;
2424 u32 rx_stat_grund_hi;
2425 u32 rx_stat_grfrg_lo;
2426 u32 rx_stat_grfrg_hi;
2427 u32 rx_stat_grerb_lo;
2428 u32 rx_stat_grerb_hi;
2429 u32 rx_stat_grfre_lo;
2430 u32 rx_stat_grfre_hi;
2431 u32 rx_stat_gripj_lo;
2432 u32 rx_stat_gripj_hi;
bb2a0f7a
YG
2433};
2434
f2e0899f
DK
2435struct bmac2_stats {
2436 u32 tx_stat_gtpk_lo; /* gtpok */
2437 u32 tx_stat_gtpk_hi; /* gtpok */
2438 u32 tx_stat_gtxpf_lo; /* gtpf */
2439 u32 tx_stat_gtxpf_hi; /* gtpf */
2440 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
2441 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
2442 u32 tx_stat_gtfcs_lo;
2443 u32 tx_stat_gtfcs_hi;
2444 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
2445 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
2446 u32 tx_stat_gtmca_lo;
2447 u32 tx_stat_gtmca_hi;
2448 u32 tx_stat_gtbca_lo;
2449 u32 tx_stat_gtbca_hi;
2450 u32 tx_stat_gtovr_lo;
2451 u32 tx_stat_gtovr_hi;
2452 u32 tx_stat_gtfrg_lo;
2453 u32 tx_stat_gtfrg_hi;
2454 u32 tx_stat_gtpkt1_lo; /* gtpkt */
2455 u32 tx_stat_gtpkt1_hi; /* gtpkt */
2456 u32 tx_stat_gt64_lo;
2457 u32 tx_stat_gt64_hi;
2458 u32 tx_stat_gt127_lo;
2459 u32 tx_stat_gt127_hi;
2460 u32 tx_stat_gt255_lo;
2461 u32 tx_stat_gt255_hi;
2462 u32 tx_stat_gt511_lo;
2463 u32 tx_stat_gt511_hi;
2464 u32 tx_stat_gt1023_lo;
2465 u32 tx_stat_gt1023_hi;
2466 u32 tx_stat_gt1518_lo;
2467 u32 tx_stat_gt1518_hi;
2468 u32 tx_stat_gt2047_lo;
2469 u32 tx_stat_gt2047_hi;
2470 u32 tx_stat_gt4095_lo;
2471 u32 tx_stat_gt4095_hi;
2472 u32 tx_stat_gt9216_lo;
2473 u32 tx_stat_gt9216_hi;
2474 u32 tx_stat_gt16383_lo;
2475 u32 tx_stat_gt16383_hi;
2476 u32 tx_stat_gtmax_lo;
2477 u32 tx_stat_gtmax_hi;
2478 u32 tx_stat_gtufl_lo;
2479 u32 tx_stat_gtufl_hi;
2480 u32 tx_stat_gterr_lo;
2481 u32 tx_stat_gterr_hi;
2482 u32 tx_stat_gtbyt_lo;
2483 u32 tx_stat_gtbyt_hi;
2484
2485 u32 rx_stat_gr64_lo;
2486 u32 rx_stat_gr64_hi;
2487 u32 rx_stat_gr127_lo;
2488 u32 rx_stat_gr127_hi;
2489 u32 rx_stat_gr255_lo;
2490 u32 rx_stat_gr255_hi;
2491 u32 rx_stat_gr511_lo;
2492 u32 rx_stat_gr511_hi;
2493 u32 rx_stat_gr1023_lo;
2494 u32 rx_stat_gr1023_hi;
2495 u32 rx_stat_gr1518_lo;
2496 u32 rx_stat_gr1518_hi;
2497 u32 rx_stat_gr2047_lo;
2498 u32 rx_stat_gr2047_hi;
2499 u32 rx_stat_gr4095_lo;
2500 u32 rx_stat_gr4095_hi;
2501 u32 rx_stat_gr9216_lo;
2502 u32 rx_stat_gr9216_hi;
2503 u32 rx_stat_gr16383_lo;
2504 u32 rx_stat_gr16383_hi;
2505 u32 rx_stat_grmax_lo;
2506 u32 rx_stat_grmax_hi;
2507 u32 rx_stat_grpkt_lo;
2508 u32 rx_stat_grpkt_hi;
2509 u32 rx_stat_grfcs_lo;
2510 u32 rx_stat_grfcs_hi;
2511 u32 rx_stat_gruca_lo;
2512 u32 rx_stat_gruca_hi;
2513 u32 rx_stat_grmca_lo;
2514 u32 rx_stat_grmca_hi;
2515 u32 rx_stat_grbca_lo;
2516 u32 rx_stat_grbca_hi;
2517 u32 rx_stat_grxpf_lo; /* grpf */
2518 u32 rx_stat_grxpf_hi; /* grpf */
2519 u32 rx_stat_grpp_lo;
2520 u32 rx_stat_grpp_hi;
2521 u32 rx_stat_grxuo_lo; /* gruo */
2522 u32 rx_stat_grxuo_hi; /* gruo */
2523 u32 rx_stat_grjbr_lo;
2524 u32 rx_stat_grjbr_hi;
2525 u32 rx_stat_grovr_lo;
2526 u32 rx_stat_grovr_hi;
2527 u32 rx_stat_grxcf_lo; /* grcf */
2528 u32 rx_stat_grxcf_hi; /* grcf */
2529 u32 rx_stat_grflr_lo;
2530 u32 rx_stat_grflr_hi;
2531 u32 rx_stat_grpok_lo;
2532 u32 rx_stat_grpok_hi;
2533 u32 rx_stat_grmeg_lo;
2534 u32 rx_stat_grmeg_hi;
2535 u32 rx_stat_grmeb_lo;
2536 u32 rx_stat_grmeb_hi;
2537 u32 rx_stat_grbyt_lo;
2538 u32 rx_stat_grbyt_hi;
2539 u32 rx_stat_grund_lo;
2540 u32 rx_stat_grund_hi;
2541 u32 rx_stat_grfrg_lo;
2542 u32 rx_stat_grfrg_hi;
2543 u32 rx_stat_grerb_lo; /* grerrbyt */
2544 u32 rx_stat_grerb_hi; /* grerrbyt */
2545 u32 rx_stat_grfre_lo; /* grfrerr */
2546 u32 rx_stat_grfre_hi; /* grfrerr */
2547 u32 rx_stat_gripj_lo;
2548 u32 rx_stat_gripj_hi;
2549};
bb2a0f7a 2550
619c5cb6
VZ
2551struct mstat_stats {
2552 struct {
2553 /* OTE MSTAT on E3 has a bug where this register's contents are
2554 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2555 */
2556 u32 tx_gtxpok_lo;
2557 u32 tx_gtxpok_hi;
2558 u32 tx_gtxpf_lo;
2559 u32 tx_gtxpf_hi;
2560 u32 tx_gtxpp_lo;
2561 u32 tx_gtxpp_hi;
2562 u32 tx_gtfcs_lo;
2563 u32 tx_gtfcs_hi;
2564 u32 tx_gtuca_lo;
2565 u32 tx_gtuca_hi;
2566 u32 tx_gtmca_lo;
2567 u32 tx_gtmca_hi;
2568 u32 tx_gtgca_lo;
2569 u32 tx_gtgca_hi;
2570 u32 tx_gtpkt_lo;
2571 u32 tx_gtpkt_hi;
2572 u32 tx_gt64_lo;
2573 u32 tx_gt64_hi;
2574 u32 tx_gt127_lo;
2575 u32 tx_gt127_hi;
2576 u32 tx_gt255_lo;
2577 u32 tx_gt255_hi;
2578 u32 tx_gt511_lo;
2579 u32 tx_gt511_hi;
2580 u32 tx_gt1023_lo;
2581 u32 tx_gt1023_hi;
2582 u32 tx_gt1518_lo;
2583 u32 tx_gt1518_hi;
2584 u32 tx_gt2047_lo;
2585 u32 tx_gt2047_hi;
2586 u32 tx_gt4095_lo;
2587 u32 tx_gt4095_hi;
2588 u32 tx_gt9216_lo;
2589 u32 tx_gt9216_hi;
2590 u32 tx_gt16383_lo;
2591 u32 tx_gt16383_hi;
2592 u32 tx_gtufl_lo;
2593 u32 tx_gtufl_hi;
2594 u32 tx_gterr_lo;
2595 u32 tx_gterr_hi;
2596 u32 tx_gtbyt_lo;
2597 u32 tx_gtbyt_hi;
2598 u32 tx_collisions_lo;
2599 u32 tx_collisions_hi;
2600 u32 tx_singlecollision_lo;
2601 u32 tx_singlecollision_hi;
2602 u32 tx_multiplecollisions_lo;
2603 u32 tx_multiplecollisions_hi;
2604 u32 tx_deferred_lo;
2605 u32 tx_deferred_hi;
2606 u32 tx_excessivecollisions_lo;
2607 u32 tx_excessivecollisions_hi;
2608 u32 tx_latecollisions_lo;
2609 u32 tx_latecollisions_hi;
2610 } stats_tx;
2611
2612 struct {
2613 u32 rx_gr64_lo;
2614 u32 rx_gr64_hi;
2615 u32 rx_gr127_lo;
2616 u32 rx_gr127_hi;
2617 u32 rx_gr255_lo;
2618 u32 rx_gr255_hi;
2619 u32 rx_gr511_lo;
2620 u32 rx_gr511_hi;
2621 u32 rx_gr1023_lo;
2622 u32 rx_gr1023_hi;
2623 u32 rx_gr1518_lo;
2624 u32 rx_gr1518_hi;
2625 u32 rx_gr2047_lo;
2626 u32 rx_gr2047_hi;
2627 u32 rx_gr4095_lo;
2628 u32 rx_gr4095_hi;
2629 u32 rx_gr9216_lo;
2630 u32 rx_gr9216_hi;
2631 u32 rx_gr16383_lo;
2632 u32 rx_gr16383_hi;
2633 u32 rx_grpkt_lo;
2634 u32 rx_grpkt_hi;
2635 u32 rx_grfcs_lo;
2636 u32 rx_grfcs_hi;
2637 u32 rx_gruca_lo;
2638 u32 rx_gruca_hi;
2639 u32 rx_grmca_lo;
2640 u32 rx_grmca_hi;
2641 u32 rx_grbca_lo;
2642 u32 rx_grbca_hi;
2643 u32 rx_grxpf_lo;
2644 u32 rx_grxpf_hi;
2645 u32 rx_grxpp_lo;
2646 u32 rx_grxpp_hi;
2647 u32 rx_grxuo_lo;
2648 u32 rx_grxuo_hi;
2649 u32 rx_grovr_lo;
2650 u32 rx_grovr_hi;
2651 u32 rx_grxcf_lo;
2652 u32 rx_grxcf_hi;
2653 u32 rx_grflr_lo;
2654 u32 rx_grflr_hi;
2655 u32 rx_grpok_lo;
2656 u32 rx_grpok_hi;
2657 u32 rx_grbyt_lo;
2658 u32 rx_grbyt_hi;
2659 u32 rx_grund_lo;
2660 u32 rx_grund_hi;
2661 u32 rx_grfrg_lo;
2662 u32 rx_grfrg_hi;
2663 u32 rx_grerb_lo;
2664 u32 rx_grerb_hi;
2665 u32 rx_grfre_lo;
2666 u32 rx_grfre_hi;
2667
2668 u32 rx_alignmenterrors_lo;
2669 u32 rx_alignmenterrors_hi;
2670 u32 rx_falsecarrier_lo;
2671 u32 rx_falsecarrier_hi;
2672 u32 rx_llfcmsgcnt_lo;
2673 u32 rx_llfcmsgcnt_hi;
2674 } stats_rx;
2675};
2676
bb2a0f7a 2677union mac_stats {
619c5cb6
VZ
2678 struct emac_stats emac_stats;
2679 struct bmac1_stats bmac1_stats;
2680 struct bmac2_stats bmac2_stats;
2681 struct mstat_stats mstat_stats;
bb2a0f7a
YG
2682};
2683
2684
2685struct mac_stx {
619c5cb6
VZ
2686 /* in_bad_octets */
2687 u32 rx_stat_ifhcinbadoctets_hi;
2688 u32 rx_stat_ifhcinbadoctets_lo;
2689
2690 /* out_bad_octets */
2691 u32 tx_stat_ifhcoutbadoctets_hi;
2692 u32 tx_stat_ifhcoutbadoctets_lo;
2693
2694 /* crc_receive_errors */
2695 u32 rx_stat_dot3statsfcserrors_hi;
2696 u32 rx_stat_dot3statsfcserrors_lo;
2697 /* alignment_errors */
2698 u32 rx_stat_dot3statsalignmenterrors_hi;
2699 u32 rx_stat_dot3statsalignmenterrors_lo;
2700 /* carrier_sense_errors */
2701 u32 rx_stat_dot3statscarriersenseerrors_hi;
2702 u32 rx_stat_dot3statscarriersenseerrors_lo;
2703 /* false_carrier_detections */
2704 u32 rx_stat_falsecarriererrors_hi;
2705 u32 rx_stat_falsecarriererrors_lo;
2706
2707 /* runt_packets_received */
2708 u32 rx_stat_etherstatsundersizepkts_hi;
2709 u32 rx_stat_etherstatsundersizepkts_lo;
2710 /* jabber_packets_received */
2711 u32 rx_stat_dot3statsframestoolong_hi;
2712 u32 rx_stat_dot3statsframestoolong_lo;
2713
2714 /* error_runt_packets_received */
2715 u32 rx_stat_etherstatsfragments_hi;
2716 u32 rx_stat_etherstatsfragments_lo;
2717 /* error_jabber_packets_received */
2718 u32 rx_stat_etherstatsjabbers_hi;
2719 u32 rx_stat_etherstatsjabbers_lo;
2720
2721 /* control_frames_received */
2722 u32 rx_stat_maccontrolframesreceived_hi;
2723 u32 rx_stat_maccontrolframesreceived_lo;
2724 u32 rx_stat_mac_xpf_hi;
2725 u32 rx_stat_mac_xpf_lo;
2726 u32 rx_stat_mac_xcf_hi;
2727 u32 rx_stat_mac_xcf_lo;
2728
2729 /* xoff_state_entered */
2730 u32 rx_stat_xoffstateentered_hi;
2731 u32 rx_stat_xoffstateentered_lo;
2732 /* pause_xon_frames_received */
2733 u32 rx_stat_xonpauseframesreceived_hi;
2734 u32 rx_stat_xonpauseframesreceived_lo;
2735 /* pause_xoff_frames_received */
2736 u32 rx_stat_xoffpauseframesreceived_hi;
2737 u32 rx_stat_xoffpauseframesreceived_lo;
2738 /* pause_xon_frames_transmitted */
2739 u32 tx_stat_outxonsent_hi;
2740 u32 tx_stat_outxonsent_lo;
2741 /* pause_xoff_frames_transmitted */
2742 u32 tx_stat_outxoffsent_hi;
2743 u32 tx_stat_outxoffsent_lo;
2744 /* flow_control_done */
2745 u32 tx_stat_flowcontroldone_hi;
2746 u32 tx_stat_flowcontroldone_lo;
2747
2748 /* ether_stats_collisions */
2749 u32 tx_stat_etherstatscollisions_hi;
2750 u32 tx_stat_etherstatscollisions_lo;
2751 /* single_collision_transmit_frames */
2752 u32 tx_stat_dot3statssinglecollisionframes_hi;
2753 u32 tx_stat_dot3statssinglecollisionframes_lo;
2754 /* multiple_collision_transmit_frames */
2755 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
2756 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
2757 /* deferred_transmissions */
2758 u32 tx_stat_dot3statsdeferredtransmissions_hi;
2759 u32 tx_stat_dot3statsdeferredtransmissions_lo;
2760 /* excessive_collision_frames */
2761 u32 tx_stat_dot3statsexcessivecollisions_hi;
2762 u32 tx_stat_dot3statsexcessivecollisions_lo;
2763 /* late_collision_frames */
2764 u32 tx_stat_dot3statslatecollisions_hi;
2765 u32 tx_stat_dot3statslatecollisions_lo;
2766
2767 /* frames_transmitted_64_bytes */
2768 u32 tx_stat_etherstatspkts64octets_hi;
2769 u32 tx_stat_etherstatspkts64octets_lo;
2770 /* frames_transmitted_65_127_bytes */
2771 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
2772 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
2773 /* frames_transmitted_128_255_bytes */
2774 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
2775 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
2776 /* frames_transmitted_256_511_bytes */
2777 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
2778 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
2779 /* frames_transmitted_512_1023_bytes */
2780 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
2781 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
2782 /* frames_transmitted_1024_1522_bytes */
2783 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
2784 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
2785 /* frames_transmitted_1523_9022_bytes */
2786 u32 tx_stat_etherstatspktsover1522octets_hi;
2787 u32 tx_stat_etherstatspktsover1522octets_lo;
2788 u32 tx_stat_mac_2047_hi;
2789 u32 tx_stat_mac_2047_lo;
2790 u32 tx_stat_mac_4095_hi;
2791 u32 tx_stat_mac_4095_lo;
2792 u32 tx_stat_mac_9216_hi;
2793 u32 tx_stat_mac_9216_lo;
2794 u32 tx_stat_mac_16383_hi;
2795 u32 tx_stat_mac_16383_lo;
2796
2797 /* internal_mac_transmit_errors */
2798 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
2799 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
2800
2801 /* if_out_discards */
2802 u32 tx_stat_mac_ufl_hi;
2803 u32 tx_stat_mac_ufl_lo;
2804};
2805
2806
2807#define MAC_STX_IDX_MAX 2
bb2a0f7a
YG
2808
2809struct host_port_stats {
0e898dd7 2810 u32 host_port_stats_counter;
bb2a0f7a 2811
619c5cb6 2812 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
bb2a0f7a 2813
619c5cb6
VZ
2814 u32 brb_drop_hi;
2815 u32 brb_drop_lo;
bb2a0f7a 2816
0e898dd7
BW
2817 u32 not_used; /* obsolete */
2818 u32 pfc_frames_tx_hi;
2819 u32 pfc_frames_tx_lo;
2820 u32 pfc_frames_rx_hi;
2821 u32 pfc_frames_rx_lo;
c8c60d88
YM
2822
2823 u32 eee_lpi_count_hi;
2824 u32 eee_lpi_count_lo;
bb2a0f7a
YG
2825};
2826
2827
2828struct host_func_stats {
619c5cb6 2829 u32 host_func_stats_start;
bb2a0f7a 2830
619c5cb6
VZ
2831 u32 total_bytes_received_hi;
2832 u32 total_bytes_received_lo;
bb2a0f7a 2833
619c5cb6
VZ
2834 u32 total_bytes_transmitted_hi;
2835 u32 total_bytes_transmitted_lo;
bb2a0f7a 2836
619c5cb6
VZ
2837 u32 total_unicast_packets_received_hi;
2838 u32 total_unicast_packets_received_lo;
bb2a0f7a 2839
619c5cb6
VZ
2840 u32 total_multicast_packets_received_hi;
2841 u32 total_multicast_packets_received_lo;
bb2a0f7a 2842
619c5cb6
VZ
2843 u32 total_broadcast_packets_received_hi;
2844 u32 total_broadcast_packets_received_lo;
bb2a0f7a 2845
619c5cb6
VZ
2846 u32 total_unicast_packets_transmitted_hi;
2847 u32 total_unicast_packets_transmitted_lo;
bb2a0f7a 2848
619c5cb6
VZ
2849 u32 total_multicast_packets_transmitted_hi;
2850 u32 total_multicast_packets_transmitted_lo;
bb2a0f7a 2851
619c5cb6
VZ
2852 u32 total_broadcast_packets_transmitted_hi;
2853 u32 total_broadcast_packets_transmitted_lo;
bb2a0f7a 2854
619c5cb6
VZ
2855 u32 valid_bytes_received_hi;
2856 u32 valid_bytes_received_lo;
bb2a0f7a 2857
619c5cb6 2858 u32 host_func_stats_end;
bb2a0f7a 2859};
34f80b04 2860
619c5cb6
VZ
2861/* VIC definitions */
2862#define VICSTATST_UIF_INDEX 2
34f80b04 2863
a3348722
BW
2864
2865/* stats collected for afex.
2866 * NOTE: structure is exactly as expected to be received by the switch.
2867 * order must remain exactly as is unless protocol changes !
2868 */
2869struct afex_stats {
2870 u32 tx_unicast_frames_hi;
2871 u32 tx_unicast_frames_lo;
2872 u32 tx_unicast_bytes_hi;
2873 u32 tx_unicast_bytes_lo;
2874 u32 tx_multicast_frames_hi;
2875 u32 tx_multicast_frames_lo;
2876 u32 tx_multicast_bytes_hi;
2877 u32 tx_multicast_bytes_lo;
2878 u32 tx_broadcast_frames_hi;
2879 u32 tx_broadcast_frames_lo;
2880 u32 tx_broadcast_bytes_hi;
2881 u32 tx_broadcast_bytes_lo;
2882 u32 tx_frames_discarded_hi;
2883 u32 tx_frames_discarded_lo;
2884 u32 tx_frames_dropped_hi;
2885 u32 tx_frames_dropped_lo;
2886
2887 u32 rx_unicast_frames_hi;
2888 u32 rx_unicast_frames_lo;
2889 u32 rx_unicast_bytes_hi;
2890 u32 rx_unicast_bytes_lo;
2891 u32 rx_multicast_frames_hi;
2892 u32 rx_multicast_frames_lo;
2893 u32 rx_multicast_bytes_hi;
2894 u32 rx_multicast_bytes_lo;
2895 u32 rx_broadcast_frames_hi;
2896 u32 rx_broadcast_frames_lo;
2897 u32 rx_broadcast_bytes_hi;
2898 u32 rx_broadcast_bytes_lo;
2899 u32 rx_frames_discarded_hi;
2900 u32 rx_frames_discarded_lo;
2901 u32 rx_frames_dropped_hi;
2902 u32 rx_frames_dropped_lo;
2903};
2904
619c5cb6 2905#define BCM_5710_FW_MAJOR_VERSION 7
28311f8e
YM
2906#define BCM_5710_FW_MINOR_VERSION 12
2907#define BCM_5710_FW_REVISION_VERSION 30
91226790 2908#define BCM_5710_FW_ENGINEERING_VERSION 0
a2fbb9ea
ET
2909#define BCM_5710_FW_COMPILE_FLAGS 1
2910
2911
2912/*
2913 * attention bits
2914 */
523224a3 2915struct atten_sp_status_block {
4781bfad
EG
2916 __le32 attn_bits;
2917 __le32 attn_bits_ack;
a2fbb9ea
ET
2918 u8 status_block_id;
2919 u8 reserved0;
4781bfad
EG
2920 __le16 attn_bits_index;
2921 __le32 reserved1;
a2fbb9ea
ET
2922};
2923
2924
2925/*
619c5cb6 2926 * The eth aggregative context of Cstorm
a2fbb9ea 2927 */
619c5cb6
VZ
2928struct cstorm_eth_ag_context {
2929 u32 __reserved0[10];
a2fbb9ea
ET
2930};
2931
619c5cb6 2932
a2fbb9ea 2933/*
619c5cb6 2934 * dmae command structure
a2fbb9ea 2935 */
619c5cb6
VZ
2936struct dmae_command {
2937 u32 opcode;
2938#define DMAE_COMMAND_SRC (0x1<<0)
2939#define DMAE_COMMAND_SRC_SHIFT 0
2940#define DMAE_COMMAND_DST (0x3<<1)
2941#define DMAE_COMMAND_DST_SHIFT 1
2942#define DMAE_COMMAND_C_DST (0x1<<3)
2943#define DMAE_COMMAND_C_DST_SHIFT 3
2944#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2945#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2946#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2947#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2948#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2949#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2950#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2951#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2952#define DMAE_COMMAND_PORT (0x1<<11)
2953#define DMAE_COMMAND_PORT_SHIFT 11
2954#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2955#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2956#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2957#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2958#define DMAE_COMMAND_DST_RESET (0x1<<14)
2959#define DMAE_COMMAND_DST_RESET_SHIFT 14
2960#define DMAE_COMMAND_E1HVN (0x3<<15)
2961#define DMAE_COMMAND_E1HVN_SHIFT 15
2962#define DMAE_COMMAND_DST_VN (0x3<<17)
2963#define DMAE_COMMAND_DST_VN_SHIFT 17
2964#define DMAE_COMMAND_C_FUNC (0x1<<19)
2965#define DMAE_COMMAND_C_FUNC_SHIFT 19
2966#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2967#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2968#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2969#define DMAE_COMMAND_RESERVED0_SHIFT 22
2970 u32 src_addr_lo;
2971 u32 src_addr_hi;
2972 u32 dst_addr_lo;
2973 u32 dst_addr_hi;
a2fbb9ea 2974#if defined(__BIG_ENDIAN)
619c5cb6
VZ
2975 u16 opcode_iov;
2976#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2977#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2978#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2979#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2980#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2981#define DMAE_COMMAND_RESERVED1_SHIFT 7
2982#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2983#define DMAE_COMMAND_DST_VFID_SHIFT 8
2984#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2985#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2986#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2987#define DMAE_COMMAND_RESERVED2_SHIFT 15
2988 u16 len;
a2fbb9ea 2989#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
2990 u16 len;
2991 u16 opcode_iov;
2992#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2993#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2994#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2995#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2996#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2997#define DMAE_COMMAND_RESERVED1_SHIFT 7
2998#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2999#define DMAE_COMMAND_DST_VFID_SHIFT 8
3000#define DMAE_COMMAND_DST_VFPF (0x1<<14)
3001#define DMAE_COMMAND_DST_VFPF_SHIFT 14
3002#define DMAE_COMMAND_RESERVED2 (0x1<<15)
3003#define DMAE_COMMAND_RESERVED2_SHIFT 15
a2fbb9ea 3004#endif
619c5cb6
VZ
3005 u32 comp_addr_lo;
3006 u32 comp_addr_hi;
3007 u32 comp_val;
3008 u32 crc32;
3009 u32 crc32_c;
3010#if defined(__BIG_ENDIAN)
3011 u16 crc16_c;
3012 u16 crc16;
3013#elif defined(__LITTLE_ENDIAN)
3014 u16 crc16;
3015 u16 crc16_c;
3016#endif
3017#if defined(__BIG_ENDIAN)
3018 u16 reserved3;
3019 u16 crc_t10;
3020#elif defined(__LITTLE_ENDIAN)
3021 u16 crc_t10;
3022 u16 reserved3;
3023#endif
3024#if defined(__BIG_ENDIAN)
3025 u16 xsum8;
3026 u16 xsum16;
3027#elif defined(__LITTLE_ENDIAN)
3028 u16 xsum16;
3029 u16 xsum8;
3030#endif
3031};
3032
3033
ca00392c 3034/*
619c5cb6 3035 * common data for all protocols
ca00392c 3036 */
619c5cb6
VZ
3037struct doorbell_hdr {
3038 u8 header;
3039#define DOORBELL_HDR_RX (0x1<<0)
3040#define DOORBELL_HDR_RX_SHIFT 0
3041#define DOORBELL_HDR_DB_TYPE (0x1<<1)
3042#define DOORBELL_HDR_DB_TYPE_SHIFT 1
3043#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
3044#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
3045#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
3046#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
3047};
3048
3049/*
3050 * Ethernet doorbell
3051 */
3052struct eth_tx_doorbell {
ca00392c 3053#if defined(__BIG_ENDIAN)
619c5cb6
VZ
3054 u16 npackets;
3055 u8 params;
3056#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
3057#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
3058#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
3059#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
3060#define ETH_TX_DOORBELL_SPARE (0x1<<7)
3061#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3062 struct doorbell_hdr hdr;
ca00392c 3063#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
3064 struct doorbell_hdr hdr;
3065 u8 params;
3066#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
3067#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
3068#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
3069#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
3070#define ETH_TX_DOORBELL_SPARE (0x1<<7)
3071#define ETH_TX_DOORBELL_SPARE_SHIFT 7
3072 u16 npackets;
ca00392c
EG
3073#endif
3074};
3075
3076
a2fbb9ea 3077/*
523224a3
DK
3078 * 3 lines. status block
3079 */
3080struct hc_status_block_e1x {
3081 __le16 index_values[HC_SB_MAX_INDICES_E1X];
3082 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 3083 __le32 rsrv[11];
523224a3
DK
3084};
3085
3086/*
3087 * host status block
3088 */
3089struct host_hc_status_block_e1x {
3090 struct hc_status_block_e1x sb;
3091};
3092
3093
3094/*
3095 * 3 lines. status block
3096 */
3097struct hc_status_block_e2 {
3098 __le16 index_values[HC_SB_MAX_INDICES_E2];
3099 __le16 running_index[HC_SB_MAX_SM];
619c5cb6 3100 __le32 reserved[11];
523224a3
DK
3101};
3102
3103/*
3104 * host status block
3105 */
3106struct host_hc_status_block_e2 {
3107 struct hc_status_block_e2 sb;
3108};
3109
3110
3111/*
3112 * 5 lines. slow-path status block
3113 */
3114struct hc_sp_status_block {
3115 __le16 index_values[HC_SP_SB_MAX_INDICES];
3116 __le16 running_index;
3117 __le16 rsrv;
3118 u32 rsrv1;
3119};
3120
3121/*
3122 * host status block
3123 */
3124struct host_sp_status_block {
3125 struct atten_sp_status_block atten_status_block;
3126 struct hc_sp_status_block sp_sb;
3127};
3128
3129
3130/*
3131 * IGU driver acknowledgment register
a2fbb9ea
ET
3132 */
3133struct igu_ack_register {
3134#if defined(__BIG_ENDIAN)
3135 u16 sb_id_and_flags;
3136#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3137#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3138#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3139#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3140#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3141#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3142#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3143#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3144#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3145#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3146 u16 status_block_index;
3147#elif defined(__LITTLE_ENDIAN)
3148 u16 status_block_index;
3149 u16 sb_id_and_flags;
3150#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3151#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3152#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3153#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3154#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3155#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3156#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3157#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3158#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3159#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3160#endif
3161};
3162
3163
ca00392c
EG
3164/*
3165 * IGU driver acknowledgement register
3166 */
3167struct igu_backward_compatible {
3168 u32 sb_id_and_flags;
3169#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
3170#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
3171#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
3172#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
3173#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
3174#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
3175#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
3176#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
3177#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
3178#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
3179#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
3180#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
3181 u32 reserved_2;
3182};
3183
3184
3185/*
3186 * IGU driver acknowledgement register
3187 */
3188struct igu_regular {
3189 u32 sb_id_and_flags;
3190#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
3191#define IGU_REGULAR_SB_INDEX_SHIFT 0
3192#define IGU_REGULAR_RESERVED0 (0x1<<20)
3193#define IGU_REGULAR_RESERVED0_SHIFT 20
3194#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
3195#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
3196#define IGU_REGULAR_BUPDATE (0x1<<24)
3197#define IGU_REGULAR_BUPDATE_SHIFT 24
3198#define IGU_REGULAR_ENABLE_INT (0x3<<25)
3199#define IGU_REGULAR_ENABLE_INT_SHIFT 25
3200#define IGU_REGULAR_RESERVED_1 (0x1<<27)
3201#define IGU_REGULAR_RESERVED_1_SHIFT 27
3202#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
3203#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
3204#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
3205#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
3206#define IGU_REGULAR_BCLEANUP (0x1<<31)
3207#define IGU_REGULAR_BCLEANUP_SHIFT 31
3208 u32 reserved_2;
3209};
3210
3211/*
3212 * IGU driver acknowledgement register
3213 */
3214union igu_consprod_reg {
3215 struct igu_regular regular;
3216 struct igu_backward_compatible backward_compatible;
3217};
3218
3219
619c5cb6
VZ
3220/*
3221 * Igu control commands
3222 */
3223enum igu_ctrl_cmd {
3224 IGU_CTRL_CMD_TYPE_RD,
3225 IGU_CTRL_CMD_TYPE_WR,
3226 MAX_IGU_CTRL_CMD
3227};
3228
3229
f2e0899f
DK
3230/*
3231 * Control register for the IGU command register
3232 */
3233struct igu_ctrl_reg {
3234 u32 ctrl_data;
3235#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
3236#define IGU_CTRL_REG_ADDRESS_SHIFT 0
3237#define IGU_CTRL_REG_FID (0x7F<<12)
3238#define IGU_CTRL_REG_FID_SHIFT 12
3239#define IGU_CTRL_REG_RESERVED (0x1<<19)
3240#define IGU_CTRL_REG_RESERVED_SHIFT 19
3241#define IGU_CTRL_REG_TYPE (0x1<<20)
3242#define IGU_CTRL_REG_TYPE_SHIFT 20
3243#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
3244#define IGU_CTRL_REG_UNUSED_SHIFT 21
3245};
3246
3247
619c5cb6
VZ
3248/*
3249 * Igu interrupt command
3250 */
3251enum igu_int_cmd {
3252 IGU_INT_ENABLE,
3253 IGU_INT_DISABLE,
3254 IGU_INT_NOP,
3255 IGU_INT_NOP2,
3256 MAX_IGU_INT_CMD
3257};
3258
3259
3260/*
3261 * Igu segments
3262 */
3263enum igu_seg_access {
3264 IGU_SEG_ACCESS_NORM,
3265 IGU_SEG_ACCESS_DEF,
3266 IGU_SEG_ACCESS_ATTN,
3267 MAX_IGU_SEG_ACCESS
3268};
3269
3270
a2fbb9ea
ET
3271/*
3272 * Parser parsing flags field
3273 */
3274struct parsing_flags {
4781bfad 3275 __le16 flags;
a2fbb9ea
ET
3276#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
3277#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
34f80b04
EG
3278#define PARSING_FLAGS_VLAN (0x1<<1)
3279#define PARSING_FLAGS_VLAN_SHIFT 1
3280#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
3281#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
a2fbb9ea
ET
3282#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
3283#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
3284#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
3285#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
3286#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
3287#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
3288#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
3289#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
3290#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
3291#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
3292#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
3293#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
3294#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
3295#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
3296#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
3297#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
3298#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
3299#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
3300#define PARSING_FLAGS_RESERVED0 (0x3<<14)
3301#define PARSING_FLAGS_RESERVED0_SHIFT 14
3302};
3303
3304
619c5cb6
VZ
3305/*
3306 * Parsing flags for TCP ACK type
3307 */
3308enum prs_flags_ack_type {
3309 PRS_FLAG_PUREACK_PIGGY,
3310 PRS_FLAG_PUREACK_PURE,
3311 MAX_PRS_FLAGS_ACK_TYPE
34f80b04
EG
3312};
3313
3314
a2fbb9ea 3315/*
619c5cb6 3316 * Parsing flags for Ethernet address type
a2fbb9ea 3317 */
619c5cb6
VZ
3318enum prs_flags_eth_addr_type {
3319 PRS_FLAG_ETHTYPE_NON_UNICAST,
3320 PRS_FLAG_ETHTYPE_UNICAST,
3321 MAX_PRS_FLAGS_ETH_ADDR_TYPE
a2fbb9ea
ET
3322};
3323
3324
619c5cb6
VZ
3325/*
3326 * Parsing flags for over-ethernet protocol
3327 */
3328enum prs_flags_over_eth {
3329 PRS_FLAG_OVERETH_UNKNOWN,
3330 PRS_FLAG_OVERETH_IPV4,
3331 PRS_FLAG_OVERETH_IPV6,
3332 PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
3333 MAX_PRS_FLAGS_OVER_ETH
3334};
3335
3336
3337/*
3338 * Parsing flags for over-IP protocol
3339 */
3340enum prs_flags_over_ip {
3341 PRS_FLAG_OVERIP_UNKNOWN,
3342 PRS_FLAG_OVERIP_TCP,
3343 PRS_FLAG_OVERIP_UDP,
3344 MAX_PRS_FLAGS_OVER_IP
a2fbb9ea
ET
3345};
3346
3347
3348/*
523224a3 3349 * SDM operation gen command (generate aggregative interrupt)
a2fbb9ea 3350 */
523224a3
DK
3351struct sdm_op_gen {
3352 __le32 command;
3353#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
3354#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
3355#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
3356#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
3357#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
3358#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3359#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3360#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3361#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3362#define SDM_OP_GEN_RESERVED_SHIFT 17
34f80b04
EG
3363};
3364
34f80b04
EG
3365
3366/*
619c5cb6 3367 * Timers connection context
34f80b04 3368 */
619c5cb6
VZ
3369struct timers_block_context {
3370 u32 __reserved_0;
3371 u32 __reserved_1;
3372 u32 __reserved_2;
3373 u32 flags;
3374#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3375#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3376#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3377#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3378#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3379#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
34f80b04
EG
3380};
3381
523224a3 3382
34f80b04 3383/*
619c5cb6 3384 * The eth aggregative context of Tstorm
34f80b04 3385 */
619c5cb6
VZ
3386struct tstorm_eth_ag_context {
3387 u32 __reserved0[14];
a2fbb9ea
ET
3388};
3389
619c5cb6 3390
a2fbb9ea 3391/*
619c5cb6 3392 * The eth aggregative context of Ustorm
a2fbb9ea 3393 */
619c5cb6
VZ
3394struct ustorm_eth_ag_context {
3395 u32 __reserved0;
3396#if defined(__BIG_ENDIAN)
3397 u8 cdu_usage;
3398 u8 __reserved2;
3399 u16 __reserved1;
3400#elif defined(__LITTLE_ENDIAN)
3401 u16 __reserved1;
3402 u8 __reserved2;
3403 u8 cdu_usage;
3404#endif
3405 u32 __reserved3[6];
a2fbb9ea
ET
3406};
3407
619c5cb6 3408
a2fbb9ea
ET
3409/*
3410 * The eth aggregative context of Xstorm
3411 */
3412struct xstorm_eth_ag_context {
523224a3 3413 u32 reserved0;
a2fbb9ea
ET
3414#if defined(__BIG_ENDIAN)
3415 u8 cdu_reserved;
523224a3
DK
3416 u8 reserved2;
3417 u16 reserved1;
a2fbb9ea 3418#elif defined(__LITTLE_ENDIAN)
523224a3
DK
3419 u16 reserved1;
3420 u8 reserved2;
a2fbb9ea
ET
3421 u8 cdu_reserved;
3422#endif
523224a3 3423 u32 reserved3[30];
a2fbb9ea
ET
3424};
3425
523224a3 3426
a2fbb9ea 3427/*
619c5cb6 3428 * doorbell message sent to the chip
a2fbb9ea 3429 */
619c5cb6
VZ
3430struct doorbell {
3431#if defined(__BIG_ENDIAN)
3432 u16 zero_fill2;
3433 u8 zero_fill1;
3434 struct doorbell_hdr header;
3435#elif defined(__LITTLE_ENDIAN)
3436 struct doorbell_hdr header;
3437 u8 zero_fill1;
3438 u16 zero_fill2;
3439#endif
a2fbb9ea
ET
3440};
3441
523224a3 3442
a2fbb9ea 3443/*
619c5cb6 3444 * doorbell message sent to the chip
a2fbb9ea 3445 */
619c5cb6 3446struct doorbell_set_prod {
a2fbb9ea 3447#if defined(__BIG_ENDIAN)
619c5cb6
VZ
3448 u16 prod;
3449 u8 zero_fill1;
3450 struct doorbell_hdr header;
a2fbb9ea 3451#elif defined(__LITTLE_ENDIAN)
619c5cb6
VZ
3452 struct doorbell_hdr header;
3453 u8 zero_fill1;
3454 u16 prod;
a2fbb9ea 3455#endif
a2fbb9ea
ET
3456};
3457
619c5cb6
VZ
3458
3459struct regpair {
3460 __le32 lo;
3461 __le32 hi;
3462};
3463
86564c3f
YM
3464struct regpair_native {
3465 u32 lo;
3466 u32 hi;
3467};
619c5cb6 3468
a2fbb9ea 3469/*
619c5cb6 3470 * Classify rule opcodes in E2/E3
a2fbb9ea 3471 */
619c5cb6
VZ
3472enum classify_rule {
3473 CLASSIFY_RULE_OPCODE_MAC,
3474 CLASSIFY_RULE_OPCODE_VLAN,
3475 CLASSIFY_RULE_OPCODE_PAIR,
e42780b6 3476 CLASSIFY_RULE_OPCODE_VXLAN,
619c5cb6 3477 MAX_CLASSIFY_RULE
a2fbb9ea
ET
3478};
3479
619c5cb6 3480
a2fbb9ea 3481/*
619c5cb6 3482 * Classify rule types in E2/E3
a2fbb9ea 3483 */
619c5cb6
VZ
3484enum classify_rule_action_type {
3485 CLASSIFY_RULE_REMOVE,
3486 CLASSIFY_RULE_ADD,
3487 MAX_CLASSIFY_RULE_ACTION_TYPE
a2fbb9ea
ET
3488};
3489
619c5cb6 3490
a2fbb9ea 3491/*
619c5cb6 3492 * client init ramrod data
a2fbb9ea 3493 */
619c5cb6
VZ
3494struct client_init_general_data {
3495 u8 client_id;
3496 u8 statistics_counter_id;
3497 u8 statistics_en_flg;
3498 u8 is_fcoe_flg;
3499 u8 activate_flg;
3500 u8 sp_client_id;
3501 __le16 mtu;
3502 u8 statistics_zero_flg;
3503 u8 func_id;
3504 u8 cos;
3505 u8 traffic_type;
e42780b6
DK
3506 u8 fp_hsi_ver;
3507 u8 reserved0[3];
ca00392c
EG
3508};
3509
619c5cb6 3510
ca00392c 3511/*
619c5cb6 3512 * client init rx data
ca00392c 3513 */
619c5cb6
VZ
3514struct client_init_rx_data {
3515 u8 tpa_en;
3516#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3517#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3518#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3519#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
621b4d66
DK
3520#define CLIENT_INIT_RX_DATA_TPA_MODE (0x1<<2)
3521#define CLIENT_INIT_RX_DATA_TPA_MODE_SHIFT 2
3522#define CLIENT_INIT_RX_DATA_RESERVED5 (0x1F<<3)
3523#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 3
619c5cb6
VZ
3524 u8 vmqueue_mode_en_flg;
3525 u8 extra_data_over_sgl_en_flg;
3526 u8 cache_line_alignment_log_size;
3527 u8 enable_dynamic_hc;
3528 u8 max_sges_for_packet;
3529 u8 client_qzone_id;
3530 u8 drop_ip_cs_err_flg;
3531 u8 drop_tcp_cs_err_flg;
3532 u8 drop_ttl0_flg;
3533 u8 drop_udp_cs_err_flg;
3534 u8 inner_vlan_removal_enable_flg;
3535 u8 outer_vlan_removal_enable_flg;
3536 u8 status_block_id;
3537 u8 rx_sb_index_number;
621b4d66 3538 u8 dont_verify_rings_pause_thr_flg;
619c5cb6
VZ
3539 u8 max_tpa_queues;
3540 u8 silent_vlan_removal_flg;
3541 __le16 max_bytes_on_bd;
3542 __le16 sge_buff_size;
3543 u8 approx_mcast_engine_id;
3544 u8 rss_engine_id;
3545 struct regpair bd_page_base;
3546 struct regpair sge_page_base;
3547 struct regpair cqe_page_base;
3548 u8 is_leading_rss;
3549 u8 is_approx_mcast;
3550 __le16 max_agg_size;
3551 __le16 state;
3552#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3553#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3554#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3555#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3556#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3557#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3558#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3559#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3560#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3561#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3562#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3563#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3564#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3565#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3566#define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3567#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3568 __le16 cqe_pause_thr_low;
3569 __le16 cqe_pause_thr_high;
3570 __le16 bd_pause_thr_low;
3571 __le16 bd_pause_thr_high;
3572 __le16 sge_pause_thr_low;
3573 __le16 sge_pause_thr_high;
3574 __le16 rx_cos_mask;
3575 __le16 silent_vlan_value;
3576 __le16 silent_vlan_mask;
eeed018c
MK
3577 u8 handle_ptp_pkts_flg;
3578 u8 reserved6[3];
3579 __le32 reserved7;
a2fbb9ea
ET
3580};
3581
3582/*
619c5cb6 3583 * client init tx data
a2fbb9ea 3584 */
619c5cb6
VZ
3585struct client_init_tx_data {
3586 u8 enforce_security_flg;
3587 u8 tx_status_block_id;
3588 u8 tx_sb_index_number;
3589 u8 tss_leading_client_id;
3590 u8 tx_switching_flg;
3591 u8 anti_spoofing_flg;
3592 __le16 default_vlan;
3593 struct regpair tx_bd_page_base;
3594 __le16 state;
3595#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3596#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3597#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3598#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3599#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3600#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3601#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3602#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
91226790
DK
3603#define CLIENT_INIT_TX_DATA_RESERVED0 (0xFFF<<4)
3604#define CLIENT_INIT_TX_DATA_RESERVED0_SHIFT 4
619c5cb6 3605 u8 default_vlan_flg;
a3348722 3606 u8 force_default_pri_flg;
91226790
DK
3607 u8 tunnel_lso_inc_ip_id;
3608 u8 refuse_outband_vlan_flg;
3609 u8 tunnel_non_lso_pcsum_location;
e42780b6 3610 u8 tunnel_non_lso_outer_ip_csum_location;
a2fbb9ea
ET
3611};
3612
f2e0899f 3613/*
619c5cb6 3614 * client init ramrod data
f2e0899f 3615 */
619c5cb6
VZ
3616struct client_init_ramrod_data {
3617 struct client_init_general_data general;
3618 struct client_init_rx_data rx;
3619 struct client_init_tx_data tx;
f2e0899f
DK
3620};
3621
619c5cb6 3622
a2fbb9ea 3623/*
619c5cb6 3624 * client update ramrod data
a2fbb9ea 3625 */
619c5cb6
VZ
3626struct client_update_ramrod_data {
3627 u8 client_id;
3628 u8 func_id;
3629 u8 inner_vlan_removal_enable_flg;
3630 u8 inner_vlan_removal_change_flg;
3631 u8 outer_vlan_removal_enable_flg;
3632 u8 outer_vlan_removal_change_flg;
3633 u8 anti_spoofing_enable_flg;
3634 u8 anti_spoofing_change_flg;
3635 u8 activate_flg;
3636 u8 activate_change_flg;
3637 __le16 default_vlan;
3638 u8 default_vlan_enable_flg;
3639 u8 default_vlan_change_flg;
3640 __le16 silent_vlan_value;
3641 __le16 silent_vlan_mask;
3642 u8 silent_vlan_removal_flg;
3643 u8 silent_vlan_change_flg;
91226790
DK
3644 u8 refuse_outband_vlan_flg;
3645 u8 refuse_outband_vlan_change_flg;
3646 u8 tx_switching_flg;
3647 u8 tx_switching_change_flg;
eeed018c
MK
3648 u8 handle_ptp_pkts_flg;
3649 u8 handle_ptp_pkts_change_flg;
3650 __le16 reserved1;
619c5cb6 3651 __le32 echo;
a2fbb9ea
ET
3652};
3653
619c5cb6 3654
a2fbb9ea 3655/*
619c5cb6 3656 * The eth storm context of Cstorm
a2fbb9ea 3657 */
619c5cb6
VZ
3658struct cstorm_eth_st_context {
3659 u32 __reserved0[4];
3660};
3661
3662
3663struct double_regpair {
3664 u32 regpair0_lo;
3665 u32 regpair0_hi;
3666 u32 regpair1_lo;
3667 u32 regpair1_hi;
a2fbb9ea
ET
3668};
3669
e42780b6
DK
3670/* 2nd parse bd type used in ethernet tx BDs */
3671enum eth_2nd_parse_bd_type {
3672 ETH_2ND_PARSE_BD_TYPE_LSO_TUNNEL,
3673 MAX_ETH_2ND_PARSE_BD_TYPE
3674};
523224a3 3675
a2fbb9ea 3676/*
619c5cb6 3677 * Ethernet address typesm used in ethernet tx BDs
a2fbb9ea 3678 */
619c5cb6
VZ
3679enum eth_addr_type {
3680 UNKNOWN_ADDRESS,
3681 UNICAST_ADDRESS,
3682 MULTICAST_ADDRESS,
3683 BROADCAST_ADDRESS,
3684 MAX_ETH_ADDR_TYPE
a2fbb9ea
ET
3685};
3686
619c5cb6 3687
a2fbb9ea 3688/*
619c5cb6 3689 *
a2fbb9ea 3690 */
619c5cb6
VZ
3691struct eth_classify_cmd_header {
3692 u8 cmd_general_data;
3693#define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3694#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3695#define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3696#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3697#define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3698#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3699#define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3700#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3701#define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3702#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3703 u8 func_id;
3704 u8 client_id;
3705 u8 reserved1;
a2fbb9ea
ET
3706};
3707
619c5cb6 3708
a2fbb9ea 3709/*
619c5cb6 3710 * header for eth classification config ramrod
a2fbb9ea 3711 */
619c5cb6
VZ
3712struct eth_classify_header {
3713 u8 rule_cnt;
3714 u8 reserved0;
3715 __le16 reserved1;
3716 __le32 echo;
a2fbb9ea
ET
3717};
3718
3719
3720/*
619c5cb6 3721 * Command for adding/removing a MAC classification rule
a2fbb9ea 3722 */
619c5cb6
VZ
3723struct eth_classify_mac_cmd {
3724 struct eth_classify_cmd_header header;
91226790
DK
3725 __le16 reserved0;
3726 __le16 inner_mac;
619c5cb6
VZ
3727 __le16 mac_lsb;
3728 __le16 mac_mid;
3729 __le16 mac_msb;
3730 __le16 reserved1;
3731};
3732
3733
3734/*
3735 * Command for adding/removing a MAC-VLAN pair classification rule
3736 */
3737struct eth_classify_pair_cmd {
3738 struct eth_classify_cmd_header header;
91226790
DK
3739 __le16 reserved0;
3740 __le16 inner_mac;
619c5cb6
VZ
3741 __le16 mac_lsb;
3742 __le16 mac_mid;
3743 __le16 mac_msb;
3744 __le16 vlan;
3745};
3746
3747
3748/*
3749 * Command for adding/removing a VLAN classification rule
3750 */
3751struct eth_classify_vlan_cmd {
3752 struct eth_classify_cmd_header header;
3753 __le32 reserved0;
3754 __le32 reserved1;
3755 __le16 reserved2;
3756 __le16 vlan;
a2fbb9ea
ET
3757};
3758
e42780b6
DK
3759/*
3760 * Command for adding/removing a VXLAN classification rule
3761 */
3762struct eth_classify_vxlan_cmd {
3763 struct eth_classify_cmd_header header;
3764 __le32 vni;
3765 __le16 inner_mac_lsb;
3766 __le16 inner_mac_mid;
3767 __le16 inner_mac_msb;
3768 __le16 reserved1;
3769};
3770
619c5cb6
VZ
3771/*
3772 * union for eth classification rule
3773 */
3774union eth_classify_rule_cmd {
3775 struct eth_classify_mac_cmd mac;
3776 struct eth_classify_vlan_cmd vlan;
3777 struct eth_classify_pair_cmd pair;
e42780b6 3778 struct eth_classify_vxlan_cmd vxlan;
619c5cb6 3779};
a2fbb9ea
ET
3780
3781/*
619c5cb6 3782 * parameters for eth classification configuration ramrod
a2fbb9ea 3783 */
619c5cb6
VZ
3784struct eth_classify_rules_ramrod_data {
3785 struct eth_classify_header header;
3786 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3787};
3788
a2fbb9ea
ET
3789
3790/*
619c5cb6 3791 * The data contain client ID need to the ramrod
a2fbb9ea 3792 */
619c5cb6
VZ
3793struct eth_common_ramrod_data {
3794 __le32 client_id;
3795 __le32 reserved1;
a2fbb9ea
ET
3796};
3797
3798
3799/*
619c5cb6 3800 * The eth storm context of Ustorm
a2fbb9ea 3801 */
619c5cb6
VZ
3802struct ustorm_eth_st_context {
3803 u32 reserved0[52];
523224a3
DK
3804};
3805
3806/*
619c5cb6 3807 * The eth storm context of Tstorm
523224a3 3808 */
619c5cb6
VZ
3809struct tstorm_eth_st_context {
3810 u32 __reserved0[28];
a2fbb9ea
ET
3811};
3812
3813/*
619c5cb6 3814 * The eth storm context of Xstorm
a2fbb9ea 3815 */
619c5cb6
VZ
3816struct xstorm_eth_st_context {
3817 u32 reserved0[60];
a2fbb9ea
ET
3818};
3819
3820/*
619c5cb6 3821 * Ethernet connection context
a2fbb9ea 3822 */
619c5cb6
VZ
3823struct eth_context {
3824 struct ustorm_eth_st_context ustorm_st_context;
3825 struct tstorm_eth_st_context tstorm_st_context;
3826 struct xstorm_eth_ag_context xstorm_ag_context;
3827 struct tstorm_eth_ag_context tstorm_ag_context;
3828 struct cstorm_eth_ag_context cstorm_ag_context;
3829 struct ustorm_eth_ag_context ustorm_ag_context;
3830 struct timers_block_context timers_context;
3831 struct xstorm_eth_st_context xstorm_st_context;
3832 struct cstorm_eth_st_context cstorm_st_context;
a2fbb9ea
ET
3833};
3834
3835
3836/*
523224a3 3837 * union for sgl and raw data.
a2fbb9ea 3838 */
523224a3
DK
3839union eth_sgl_or_raw_data {
3840 __le16 sgl[8];
3841 u32 raw_data[4];
a2fbb9ea
ET
3842};
3843
619c5cb6
VZ
3844/*
3845 * eth FP end aggregation CQE parameters struct
3846 */
3847struct eth_end_agg_rx_cqe {
3848 u8 type_error_flags;
3849#define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3850#define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3851#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3852#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3853#define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3854#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3855 u8 reserved1;
3856 u8 queue_index;
3857 u8 reserved2;
3858 __le32 timestamp_delta;
3859 __le16 num_of_coalesced_segs;
3860 __le16 pkt_len;
3861 u8 pure_ack_count;
3862 u8 reserved3;
3863 __le16 reserved4;
3864 union eth_sgl_or_raw_data sgl_or_raw_data;
3865 __le32 reserved5[8];
3866};
3867
3868
a2fbb9ea
ET
3869/*
3870 * regular eth FP CQE parameters struct
3871 */
3872struct eth_fast_path_rx_cqe {
34f80b04 3873 u8 type_error_flags;
619c5cb6 3874#define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
34f80b04 3875#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
3876#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3877#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3878#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3879#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3880#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3881#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3882#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3883#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
eeed018c
MK
3884#define ETH_FAST_PATH_RX_CQE_PTP_PKT (0x1<<6)
3885#define ETH_FAST_PATH_RX_CQE_PTP_PKT_SHIFT 6
3886#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x1<<7)
3887#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 7
a2fbb9ea
ET
3888 u8 status_flags;
3889#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3890#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3891#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3892#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3893#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3894#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3895#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3896#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3897#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3898#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3899#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3900#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
34f80b04 3901 u8 queue_index;
619c5cb6 3902 u8 placement_offset;
4781bfad
EG
3903 __le32 rss_hash_result;
3904 __le16 vlan_tag;
621b4d66 3905 __le16 pkt_len_or_gro_seg_len;
4781bfad 3906 __le16 len_on_bd;
a2fbb9ea 3907 struct parsing_flags pars_flags;
523224a3 3908 union eth_sgl_or_raw_data sgl_or_raw_data;
28311f8e
YM
3909 u8 tunn_type;
3910 u8 tunn_inner_hdrs_offset;
3911 __le16 reserved1;
3912 __le32 tunn_tenant_id;
3913 __le32 padding[5];
75b29459 3914 u32 marker;
619c5cb6
VZ
3915};
3916
3917
3918/*
3919 * Command for setting classification flags for a client
3920 */
3921struct eth_filter_rules_cmd {
3922 u8 cmd_general_data;
3923#define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3924#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3925#define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3926#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3927#define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3928#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3929 u8 func_id;
3930 u8 client_id;
3931 u8 reserved1;
3932 __le16 state;
3933#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3934#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3935#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3936#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3937#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3938#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3939#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3940#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3941#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3942#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3943#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3944#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3945#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3946#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3947#define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3948#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3949 __le16 reserved3;
3950 struct regpair reserved4;
3951};
3952
3953
3954/*
3955 * parameters for eth classification filters ramrod
3956 */
3957struct eth_filter_rules_ramrod_data {
3958 struct eth_classify_header header;
3959 struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3960};
3961
e42780b6
DK
3962/* Hsi version */
3963enum eth_fp_hsi_ver {
3964 ETH_FP_HSI_VER_0,
3965 ETH_FP_HSI_VER_1,
3966 ETH_FP_HSI_VER_2,
3967 MAX_ETH_FP_HSI_VER
3968};
619c5cb6
VZ
3969
3970/*
3971 * parameters for eth classification configuration ramrod
3972 */
3973struct eth_general_rules_ramrod_data {
3974 struct eth_classify_header header;
3975 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
a2fbb9ea
ET
3976};
3977
3978
3979/*
619c5cb6 3980 * The data for Halt ramrod
a2fbb9ea
ET
3981 */
3982struct eth_halt_ramrod_data {
619c5cb6
VZ
3983 __le32 client_id;
3984 __le32 reserved0;
a2fbb9ea
ET
3985};
3986
619c5cb6 3987
34f80b04 3988/*
91226790
DK
3989 * destination and source mac address.
3990 */
3991struct eth_mac_addresses {
3992#if defined(__BIG_ENDIAN)
3993 __le16 dst_mid;
3994 __le16 dst_lo;
3995#elif defined(__LITTLE_ENDIAN)
3996 __le16 dst_lo;
3997 __le16 dst_mid;
3998#endif
3999#if defined(__BIG_ENDIAN)
4000 __le16 src_lo;
4001 __le16 dst_hi;
4002#elif defined(__LITTLE_ENDIAN)
4003 __le16 dst_hi;
4004 __le16 src_lo;
4005#endif
4006#if defined(__BIG_ENDIAN)
4007 __le16 src_hi;
4008 __le16 src_mid;
4009#elif defined(__LITTLE_ENDIAN)
4010 __le16 src_mid;
4011 __le16 src_hi;
4012#endif
4013};
4014
4015/* tunneling related data */
4016struct eth_tunnel_data {
91226790
DK
4017 __le16 dst_lo;
4018 __le16 dst_mid;
91226790 4019 __le16 dst_hi;
e42780b6 4020 __le16 fw_ip_hdr_csum;
91226790
DK
4021 __le16 pseudo_csum;
4022 u8 ip_hdr_start_inner_w;
e42780b6 4023 u8 flags;
28311f8e
YM
4024#define ETH_TUNNEL_DATA_IPV6_OUTER (0x1<<0)
4025#define ETH_TUNNEL_DATA_IPV6_OUTER_SHIFT 0
e42780b6
DK
4026#define ETH_TUNNEL_DATA_RESERVED (0x7F<<1)
4027#define ETH_TUNNEL_DATA_RESERVED_SHIFT 1
91226790
DK
4028};
4029
4030/* union for mac addresses and for tunneling data.
4031 * considered as tunneling data only if (tunnel_exist == 1).
34f80b04 4032 */
91226790
DK
4033union eth_mac_addr_or_tunnel_data {
4034 struct eth_mac_addresses mac_addr;
4035 struct eth_tunnel_data tunnel_data;
4036};
4037
4038/*Command for setting multicast classification for a client */
619c5cb6
VZ
4039struct eth_multicast_rules_cmd {
4040 u8 cmd_general_data;
4041#define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
4042#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
4043#define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
4044#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
4045#define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
4046#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
4047#define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
4048#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
4049 u8 func_id;
4050 u8 bin_id;
4051 u8 engine_id;
4052 __le32 reserved2;
4053 struct regpair reserved3;
4054};
4055
619c5cb6
VZ
4056/*
4057 * parameters for multicast classification ramrod
4058 */
4059struct eth_multicast_rules_ramrod_data {
4060 struct eth_classify_header header;
4061 struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
34f80b04
EG
4062};
4063
a2fbb9ea
ET
4064/*
4065 * Place holder for ramrods protocol specific data
4066 */
4067struct ramrod_data {
4781bfad
EG
4068 __le32 data_lo;
4069 __le32 data_hi;
a2fbb9ea
ET
4070};
4071
4072/*
33471629 4073 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
a2fbb9ea
ET
4074 */
4075union eth_ramrod_data {
4076 struct ramrod_data general;
4077};
4078
4079
619c5cb6
VZ
4080/*
4081 * RSS toeplitz hash type, as reported in CQE
4082 */
4083enum eth_rss_hash_type {
4084 DEFAULT_HASH_TYPE,
4085 IPV4_HASH_TYPE,
4086 TCP_IPV4_HASH_TYPE,
4087 IPV6_HASH_TYPE,
4088 TCP_IPV6_HASH_TYPE,
4089 VLAN_PRI_HASH_TYPE,
4090 E1HOV_PRI_HASH_TYPE,
4091 DSCP_HASH_TYPE,
4092 MAX_ETH_RSS_HASH_TYPE
4093};
4094
4095
4096/*
4097 * Ethernet RSS mode
4098 */
4099enum eth_rss_mode {
4100 ETH_RSS_MODE_DISABLED,
4101 ETH_RSS_MODE_REGULAR,
4102 ETH_RSS_MODE_VLAN_PRI,
4103 ETH_RSS_MODE_E1HOV_PRI,
4104 ETH_RSS_MODE_IP_DSCP,
4105 MAX_ETH_RSS_MODE
4106};
4107
4108
4109/*
4110 * parameters for RSS update ramrod (E2)
4111 */
4112struct eth_rss_update_ramrod_data {
4113 u8 rss_engine_id;
e42780b6
DK
4114 u8 rss_mode;
4115 __le16 capabilities;
619c5cb6
VZ
4116#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
4117#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
4118#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
4119#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
4120#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
4121#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
e42780b6
DK
4122#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_VXLAN_CAPABILITY (0x1<<3)
4123#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_VXLAN_CAPABILITY_SHIFT 3
4124#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<4)
4125#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 4
4126#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<5)
4127#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 5
4128#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<6)
4129#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 6
4130#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_VXLAN_CAPABILITY (0x1<<7)
4131#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_VXLAN_CAPABILITY_SHIFT 7
28311f8e
YM
4132#define ETH_RSS_UPDATE_RAMROD_DATA_TUNN_INNER_HDRS_CAPABILITY (0x1<<8)
4133#define ETH_RSS_UPDATE_RAMROD_DATA_TUNN_INNER_HDRS_CAPABILITY_SHIFT 8
4134#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<9)
4135#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 9
4136#define ETH_RSS_UPDATE_RAMROD_DATA_RESERVED (0x3F<<10)
4137#define ETH_RSS_UPDATE_RAMROD_DATA_RESERVED_SHIFT 10
619c5cb6 4138 u8 rss_result_mask;
e42780b6
DK
4139 u8 reserved3;
4140 __le16 reserved4;
619c5cb6
VZ
4141 u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
4142 __le32 rss_key[T_ETH_RSS_KEY];
4143 __le32 echo;
e42780b6 4144 __le32 reserved5;
619c5cb6
VZ
4145};
4146
4147
4148/*
4149 * The eth Rx Buffer Descriptor
4150 */
4151struct eth_rx_bd {
4152 __le32 addr_lo;
4153 __le32 addr_hi;
4154};
4155
4156
a2fbb9ea
ET
4157/*
4158 * Eth Rx Cqe structure- general structure for ramrods
4159 */
4160struct common_ramrod_eth_rx_cqe {
34f80b04 4161 u8 ramrod_type;
619c5cb6 4162#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
34f80b04 4163#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
619c5cb6
VZ
4164#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
4165#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
4166#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
4167#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
8d9c5f34 4168 u8 conn_type;
4781bfad
EG
4169 __le16 reserved1;
4170 __le32 conn_and_cmd_data;
a2fbb9ea
ET
4171#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
4172#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
4173#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
4174#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
4175 struct ramrod_data protocol_data;
619c5cb6
VZ
4176 __le32 echo;
4177 __le32 reserved2[11];
4178};
4179
4180/*
4181 * Rx Last CQE in page (in ETH)
4182 */
4183struct eth_rx_cqe_next_page {
4184 __le32 addr_lo;
4185 __le32 addr_hi;
4186 __le32 reserved[14];
4187};
4188
4189/*
4190 * union for all eth rx cqe types (fix their sizes)
4191 */
4192union eth_rx_cqe {
4193 struct eth_fast_path_rx_cqe fast_path_cqe;
4194 struct common_ramrod_eth_rx_cqe ramrod_cqe;
4195 struct eth_rx_cqe_next_page next_page_cqe;
4196 struct eth_end_agg_rx_cqe end_agg_cqe;
4197};
4198
4199
4200/*
4201 * Values for RX ETH CQE type field
4202 */
4203enum eth_rx_cqe_type {
4204 RX_ETH_CQE_TYPE_ETH_FASTPATH,
4205 RX_ETH_CQE_TYPE_ETH_RAMROD,
4206 RX_ETH_CQE_TYPE_ETH_START_AGG,
4207 RX_ETH_CQE_TYPE_ETH_STOP_AGG,
4208 MAX_ETH_RX_CQE_TYPE
4209};
4210
4211
4212/*
4213 * Type of SGL/Raw field in ETH RX fast path CQE
4214 */
4215enum eth_rx_fp_sel {
4216 ETH_FP_CQE_REGULAR,
4217 ETH_FP_CQE_RAW,
4218 MAX_ETH_RX_FP_SEL
4219};
4220
4221
4222/*
4223 * The eth Rx SGE Descriptor
4224 */
4225struct eth_rx_sge {
4226 __le32 addr_lo;
4227 __le32 addr_hi;
4228};
4229
4230
4231/*
4232 * common data for all protocols
4233 */
4234struct spe_hdr {
4235 __le32 conn_and_cmd_data;
4236#define SPE_HDR_CID (0xFFFFFF<<0)
4237#define SPE_HDR_CID_SHIFT 0
4238#define SPE_HDR_CMD_ID (0xFF<<24)
4239#define SPE_HDR_CMD_ID_SHIFT 24
4240 __le16 type;
4241#define SPE_HDR_CONN_TYPE (0xFF<<0)
4242#define SPE_HDR_CONN_TYPE_SHIFT 0
4243#define SPE_HDR_FUNCTION_ID (0xFF<<8)
4244#define SPE_HDR_FUNCTION_ID_SHIFT 8
4245 __le16 reserved1;
4246};
4247
4248/*
4249 * specific data for ethernet slow path element
4250 */
4251union eth_specific_data {
4252 u8 protocol_data[8];
4253 struct regpair client_update_ramrod_data;
4254 struct regpair client_init_ramrod_init_data;
4255 struct eth_halt_ramrod_data halt_ramrod_data;
4256 struct regpair update_data_addr;
4257 struct eth_common_ramrod_data common_ramrod_data;
4258 struct regpair classify_cfg_addr;
4259 struct regpair filter_cfg_addr;
4260 struct regpair mcast_cfg_addr;
4261};
4262
4263/*
4264 * Ethernet slow path element
4265 */
4266struct eth_spe {
4267 struct spe_hdr hdr;
4268 union eth_specific_data data;
4269};
4270
4271
4272/*
4273 * Ethernet command ID for slow path elements
4274 */
4275enum eth_spqe_cmd_id {
4276 RAMROD_CMD_ID_ETH_UNUSED,
4277 RAMROD_CMD_ID_ETH_CLIENT_SETUP,
4278 RAMROD_CMD_ID_ETH_HALT,
4279 RAMROD_CMD_ID_ETH_FORWARD_SETUP,
4280 RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
4281 RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
4282 RAMROD_CMD_ID_ETH_EMPTY,
4283 RAMROD_CMD_ID_ETH_TERMINATE,
4284 RAMROD_CMD_ID_ETH_TPA_UPDATE,
4285 RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
4286 RAMROD_CMD_ID_ETH_FILTER_RULES,
4287 RAMROD_CMD_ID_ETH_MULTICAST_RULES,
4288 RAMROD_CMD_ID_ETH_RSS_UPDATE,
4289 RAMROD_CMD_ID_ETH_SET_MAC,
4290 MAX_ETH_SPQE_CMD_ID
4291};
4292
4293
4294/*
4295 * eth tpa update command
4296 */
4297enum eth_tpa_update_command {
4298 TPA_UPDATE_NONE_COMMAND,
4299 TPA_UPDATE_ENABLE_COMMAND,
4300 TPA_UPDATE_DISABLE_COMMAND,
4301 MAX_ETH_TPA_UPDATE_COMMAND
4302};
4303
91226790
DK
4304/* In case of LSO over IPv4 tunnel, whether to increment
4305 * IP ID on external IP header or internal IP header
4306 */
4307enum eth_tunnel_lso_inc_ip_id {
4308 EXT_HEADER,
4309 INT_HEADER,
4310 MAX_ETH_TUNNEL_LSO_INC_IP_ID
4311};
4312
4313/* In case tunnel exist and L4 checksum offload,
4314 * the pseudo checksum location, on packet or on BD.
4315 */
e42780b6
DK
4316enum eth_tunnel_non_lso_csum_location {
4317 CSUM_ON_PKT,
4318 CSUM_ON_BD,
4319 MAX_ETH_TUNNEL_NON_LSO_CSUM_LOCATION
91226790 4320};
619c5cb6 4321
28311f8e
YM
4322enum eth_tunn_type {
4323 TUNN_TYPE_NONE,
4324 TUNN_TYPE_VXLAN,
4325 TUNN_TYPE_L2_GRE,
4326 TUNN_TYPE_IPV4_GRE,
4327 TUNN_TYPE_IPV6_GRE,
4328 TUNN_TYPE_L2_GENEVE,
4329 TUNN_TYPE_IPV4_GENEVE,
4330 TUNN_TYPE_IPV6_GENEVE,
4331 MAX_ETH_TUNN_TYPE
4332};
4333
619c5cb6
VZ
4334/*
4335 * Tx regular BD structure
4336 */
4337struct eth_tx_bd {
4338 __le32 addr_lo;
4339 __le32 addr_hi;
4340 __le16 total_pkt_bytes;
4341 __le16 nbytes;
4342 u8 reserved[4];
4343};
4344
4345
4346/*
4347 * structure for easy accessibility to assembler
4348 */
4349struct eth_tx_bd_flags {
4350 u8 as_bitfield;
4351#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
4352#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
4353#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
4354#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
4355#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
4356#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
4357#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
4358#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
4359#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
4360#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
4361#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
4362#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
4363#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
4364#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
a2fbb9ea
ET
4365};
4366
4367/*
619c5cb6 4368 * The eth Tx Buffer Descriptor
a2fbb9ea 4369 */
619c5cb6 4370struct eth_tx_start_bd {
4781bfad
EG
4371 __le32 addr_lo;
4372 __le32 addr_hi;
619c5cb6
VZ
4373 __le16 nbd;
4374 __le16 nbytes;
4375 __le16 vlan_or_ethertype;
4376 struct eth_tx_bd_flags bd_flags;
4377 u8 general_data;
e42780b6 4378#define ETH_TX_START_BD_HDR_NBDS (0x7<<0)
619c5cb6 4379#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
e42780b6
DK
4380#define ETH_TX_START_BD_NO_ADDED_TAGS (0x1<<3)
4381#define ETH_TX_START_BD_NO_ADDED_TAGS_SHIFT 3
619c5cb6
VZ
4382#define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
4383#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
96bed4b9
YM
4384#define ETH_TX_START_BD_PARSE_NBDS (0x3<<5)
4385#define ETH_TX_START_BD_PARSE_NBDS_SHIFT 5
91226790
DK
4386#define ETH_TX_START_BD_TUNNEL_EXIST (0x1<<7)
4387#define ETH_TX_START_BD_TUNNEL_EXIST_SHIFT 7
a2fbb9ea
ET
4388};
4389
4390/*
619c5cb6 4391 * Tx parsing BD structure for ETH E1/E1h
a2fbb9ea 4392 */
619c5cb6 4393struct eth_tx_parse_bd_e1x {
96bed4b9 4394 __le16 global_data;
619c5cb6
VZ
4395#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
4396#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
96bed4b9
YM
4397#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE (0x3<<4)
4398#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE_SHIFT 4
4399#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<6)
4400#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 6
4401#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<7)
4402#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 7
4403#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<8)
4404#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 8
4405#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x7F<<9)
4406#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 9
619c5cb6
VZ
4407 u8 tcp_flags;
4408#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
4409#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
4410#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
4411#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
4412#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
4413#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
4414#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
4415#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
4416#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
4417#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
4418#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
4419#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
4420#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
4421#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
4422#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
4423#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
4424 u8 ip_hlen_w;
619c5cb6
VZ
4425 __le16 total_hlen_w;
4426 __le16 tcp_pseudo_csum;
4427 __le16 lso_mss;
4428 __le16 ip_id;
4429 __le32 tcp_send_seq;
a2fbb9ea
ET
4430};
4431
a2fbb9ea 4432/*
619c5cb6 4433 * Tx parsing BD structure for ETH E2
a2fbb9ea 4434 */
619c5cb6 4435struct eth_tx_parse_bd_e2 {
91226790 4436 union eth_mac_addr_or_tunnel_data data;
619c5cb6 4437 __le32 parsing_data;
91226790
DK
4438#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W (0x7FF<<0)
4439#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W_SHIFT 0
96bed4b9
YM
4440#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<11)
4441#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 11
4442#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<15)
4443#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 15
4444#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<16)
4445#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 16
4446#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE (0x3<<30)
4447#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE_SHIFT 30
a2fbb9ea
ET
4448};
4449
a2fbb9ea 4450/*
91226790 4451 * Tx 2nd parsing BD structure for ETH packet
a2fbb9ea 4452 */
91226790
DK
4453struct eth_tx_parse_2nd_bd {
4454 __le16 global_data;
4455#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W (0xF<<0)
4456#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W_SHIFT 0
e42780b6
DK
4457#define ETH_TX_PARSE_2ND_BD_RESERVED0 (0x1<<4)
4458#define ETH_TX_PARSE_2ND_BD_RESERVED0_SHIFT 4
91226790
DK
4459#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN (0x1<<5)
4460#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN_SHIFT 5
4461#define ETH_TX_PARSE_2ND_BD_NS_FLG (0x1<<6)
4462#define ETH_TX_PARSE_2ND_BD_NS_FLG_SHIFT 6
4463#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST (0x1<<7)
4464#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST_SHIFT 7
4465#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W (0x1F<<8)
4466#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W_SHIFT 8
e42780b6
DK
4467#define ETH_TX_PARSE_2ND_BD_RESERVED1 (0x7<<13)
4468#define ETH_TX_PARSE_2ND_BD_RESERVED1_SHIFT 13
4469 u8 bd_type;
4470#define ETH_TX_PARSE_2ND_BD_TYPE (0xF<<0)
4471#define ETH_TX_PARSE_2ND_BD_TYPE_SHIFT 0
4472#define ETH_TX_PARSE_2ND_BD_RESERVED2 (0xF<<4)
4473#define ETH_TX_PARSE_2ND_BD_RESERVED2_SHIFT 4
4474 u8 reserved3;
91226790
DK
4475 u8 tcp_flags;
4476#define ETH_TX_PARSE_2ND_BD_FIN_FLG (0x1<<0)
4477#define ETH_TX_PARSE_2ND_BD_FIN_FLG_SHIFT 0
4478#define ETH_TX_PARSE_2ND_BD_SYN_FLG (0x1<<1)
4479#define ETH_TX_PARSE_2ND_BD_SYN_FLG_SHIFT 1
4480#define ETH_TX_PARSE_2ND_BD_RST_FLG (0x1<<2)
4481#define ETH_TX_PARSE_2ND_BD_RST_FLG_SHIFT 2
4482#define ETH_TX_PARSE_2ND_BD_PSH_FLG (0x1<<3)
4483#define ETH_TX_PARSE_2ND_BD_PSH_FLG_SHIFT 3
4484#define ETH_TX_PARSE_2ND_BD_ACK_FLG (0x1<<4)
4485#define ETH_TX_PARSE_2ND_BD_ACK_FLG_SHIFT 4
4486#define ETH_TX_PARSE_2ND_BD_URG_FLG (0x1<<5)
4487#define ETH_TX_PARSE_2ND_BD_URG_FLG_SHIFT 5
4488#define ETH_TX_PARSE_2ND_BD_ECE_FLG (0x1<<6)
4489#define ETH_TX_PARSE_2ND_BD_ECE_FLG_SHIFT 6
4490#define ETH_TX_PARSE_2ND_BD_CWR_FLG (0x1<<7)
4491#define ETH_TX_PARSE_2ND_BD_CWR_FLG_SHIFT 7
e42780b6 4492 u8 reserved4;
91226790
DK
4493 u8 tunnel_udp_hdr_start_w;
4494 u8 fw_ip_hdr_to_payload_w;
4495 __le16 fw_ip_csum_wo_len_flags_frag;
4496 __le16 hw_ip_id;
4497 __le32 tcp_send_seq;
4498};
4499
4500/* The last BD in the BD memory will hold a pointer to the next BD memory */
619c5cb6
VZ
4501struct eth_tx_next_bd {
4502 __le32 addr_lo;
4503 __le32 addr_hi;
4504 u8 reserved[8];
a2fbb9ea
ET
4505};
4506
4507/*
619c5cb6 4508 * union for 4 Bd types
a2fbb9ea 4509 */
619c5cb6
VZ
4510union eth_tx_bd_types {
4511 struct eth_tx_start_bd start_bd;
4512 struct eth_tx_bd reg_bd;
4513 struct eth_tx_parse_bd_e1x parse_bd_e1x;
4514 struct eth_tx_parse_bd_e2 parse_bd_e2;
91226790 4515 struct eth_tx_parse_2nd_bd parse_2nd_bd;
619c5cb6 4516 struct eth_tx_next_bd next_bd;
a2fbb9ea
ET
4517};
4518
a2fbb9ea 4519/*
ca00392c 4520 * array of 13 bds as appears in the eth xstorm context
a2fbb9ea 4521 */
ca00392c
EG
4522struct eth_tx_bds_array {
4523 union eth_tx_bd_types bds[13];
a2fbb9ea
ET
4524};
4525
4526
4527/*
619c5cb6 4528 * VLAN mode on TX BDs
a2fbb9ea 4529 */
619c5cb6
VZ
4530enum eth_tx_vlan_type {
4531 X_ETH_NO_VLAN,
4532 X_ETH_OUTBAND_VLAN,
4533 X_ETH_INBAND_VLAN,
4534 X_ETH_FW_ADDED_VLAN,
4535 MAX_ETH_TX_VLAN_TYPE
a2fbb9ea
ET
4536};
4537
ca00392c 4538
a2fbb9ea 4539/*
619c5cb6 4540 * Ethernet VLAN filtering mode in E1x
a2fbb9ea 4541 */
619c5cb6
VZ
4542enum eth_vlan_filter_mode {
4543 ETH_VLAN_FILTER_ANY_VLAN,
4544 ETH_VLAN_FILTER_SPECIFIC_VLAN,
4545 ETH_VLAN_FILTER_CLASSIFY,
4546 MAX_ETH_VLAN_FILTER_MODE
a2fbb9ea
ET
4547};
4548
4549
4550/*
4551 * MAC filtering configuration command header
4552 */
4553struct mac_configuration_hdr {
8d9c5f34 4554 u8 length;
a2fbb9ea 4555 u8 offset;
619c5cb6
VZ
4556 __le16 client_id;
4557 __le32 echo;
a2fbb9ea
ET
4558};
4559
4560/*
4561 * MAC address in list for ramrod
4562 */
523224a3 4563struct mac_configuration_entry {
4781bfad
EG
4564 __le16 lsb_mac_addr;
4565 __le16 middle_mac_addr;
4566 __le16 msb_mac_addr;
523224a3
DK
4567 __le16 vlan_id;
4568 u8 pf_id;
a2fbb9ea 4569 u8 flags;
523224a3
DK
4570#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4571#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4572#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4573#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4574#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4575#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4576#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4577#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4578#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4579#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4580#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4581#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
619c5cb6
VZ
4582 __le16 reserved0;
4583 __le32 clients_bit_vector;
a2fbb9ea
ET
4584};
4585
4586/*
523224a3 4587 * MAC filtering configuration command
a2fbb9ea
ET
4588 */
4589struct mac_configuration_cmd {
4590 struct mac_configuration_hdr hdr;
4591 struct mac_configuration_entry config_table[64];
4592};
4593
4594
619c5cb6
VZ
4595/*
4596 * Set-MAC command type (in E1x)
4597 */
4598enum set_mac_action_type {
4599 T_ETH_MAC_COMMAND_INVALIDATE,
4600 T_ETH_MAC_COMMAND_SET,
4601 MAX_SET_MAC_ACTION_TYPE
4602};
4603
4604
621b4d66
DK
4605/*
4606 * Ethernet TPA Modes
4607 */
4608enum tpa_mode {
4609 TPA_LRO,
4610 TPA_GRO,
4611 MAX_TPA_MODE};
4612
4613
619c5cb6
VZ
4614/*
4615 * tpa update ramrod data
4616 */
4617struct tpa_update_ramrod_data {
4618 u8 update_ipv4;
4619 u8 update_ipv6;
4620 u8 client_id;
4621 u8 max_tpa_queues;
4622 u8 max_sges_for_packet;
4623 u8 complete_on_both_clients;
621b4d66
DK
4624 u8 dont_verify_rings_pause_thr_flg;
4625 u8 tpa_mode;
619c5cb6
VZ
4626 __le16 sge_buff_size;
4627 __le16 max_agg_size;
4628 __le32 sge_page_base_lo;
4629 __le32 sge_page_base_hi;
4630 __le16 sge_pause_thr_low;
4631 __le16 sge_pause_thr_high;
4632};
4633
4634
34f80b04
EG
4635/*
4636 * approximate-match multicast filtering for E1H per function in Tstorm
4637 */
4638struct tstorm_eth_approximate_match_multicast_filtering {
4639 u32 mcast_add_hash_bit_array[8];
4640};
4641
4642
619c5cb6
VZ
4643/*
4644 * Common configuration parameters per function in Tstorm
4645 */
4646struct tstorm_eth_function_common_config {
4647 __le16 config_flags;
4648#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4649#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4650#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4651#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4652#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4653#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4654#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4655#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4656#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4657#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4658#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4659#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4660#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4661#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4662 u8 rss_result_mask;
4663 u8 reserved1;
4664 __le16 vlan_id[2];
4665};
4666
4667
a2fbb9ea
ET
4668/*
4669 * MAC filtering configuration parameters per port in Tstorm
4670 */
4671struct tstorm_eth_mac_filter_config {
86564c3f
YM
4672 u32 ucast_drop_all;
4673 u32 ucast_accept_all;
4674 u32 mcast_drop_all;
4675 u32 mcast_accept_all;
4676 u32 bcast_accept_all;
4677 u32 vlan_filter[2];
4678 u32 unmatched_unicast;
a2fbb9ea
ET
4679};
4680
4681
8d9c5f34 4682/*
619c5cb6 4683 * tx only queue init ramrod data
8d9c5f34 4684 */
619c5cb6
VZ
4685struct tx_queue_init_ramrod_data {
4686 struct client_init_general_data general;
4687 struct client_init_tx_data tx;
8d9c5f34
EG
4688};
4689
4690
34f80b04
EG
4691/*
4692 * Three RX producers for ETH
4693 */
8d9c5f34 4694struct ustorm_eth_rx_producers {
a2fbb9ea 4695#if defined(__BIG_ENDIAN)
34f80b04
EG
4696 u16 bd_prod;
4697 u16 cqe_prod;
a2fbb9ea 4698#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4699 u16 cqe_prod;
4700 u16 bd_prod;
a2fbb9ea 4701#endif
a2fbb9ea 4702#if defined(__BIG_ENDIAN)
34f80b04
EG
4703 u16 reserved;
4704 u16 sge_prod;
a2fbb9ea 4705#elif defined(__LITTLE_ENDIAN)
34f80b04
EG
4706 u16 sge_prod;
4707 u16 reserved;
a2fbb9ea 4708#endif
a2fbb9ea
ET
4709};
4710
a2fbb9ea 4711
523224a3 4712/*
50f0a562
BW
4713 * FCoE RX statistics parameters section#0
4714 */
4715struct fcoe_rx_stat_params_section0 {
4716 __le32 fcoe_rx_pkt_cnt;
4717 __le32 fcoe_rx_byte_cnt;
4718};
4719
4720
4721/*
4722 * FCoE RX statistics parameters section#1
4723 */
4724struct fcoe_rx_stat_params_section1 {
4725 __le32 fcoe_ver_cnt;
4726 __le32 fcoe_rx_drop_pkt_cnt;
4727};
4728
4729
4730/*
4731 * FCoE RX statistics parameters section#2
523224a3 4732 */
50f0a562
BW
4733struct fcoe_rx_stat_params_section2 {
4734 __le32 fc_crc_cnt;
4735 __le32 eofa_del_cnt;
4736 __le32 miss_frame_cnt;
4737 __le32 seq_timeout_cnt;
4738 __le32 drop_seq_cnt;
4739 __le32 fcoe_rx_drop_pkt_cnt;
4740 __le32 fcp_rx_pkt_cnt;
4741 __le32 reserved0;
4742};
4743
4744
4745/*
4746 * FCoE TX statistics parameters
4747 */
4748struct fcoe_tx_stat_params {
4749 __le32 fcoe_tx_pkt_cnt;
4750 __le32 fcoe_tx_byte_cnt;
4751 __le32 fcp_tx_pkt_cnt;
4752 __le32 reserved0;
4753};
4754
4755/*
4756 * FCoE statistics parameters
4757 */
4758struct fcoe_statistics_params {
4759 struct fcoe_tx_stat_params tx_stat;
4760 struct fcoe_rx_stat_params_section0 rx_stat0;
4761 struct fcoe_rx_stat_params_section1 rx_stat1;
4762 struct fcoe_rx_stat_params_section2 rx_stat2;
4763};
4764
4765
a3348722
BW
4766/*
4767 * The data afex vif list ramrod need
4768 */
4769struct afex_vif_list_ramrod_data {
4770 u8 afex_vif_list_command;
4771 u8 func_bit_map;
4772 __le16 vif_list_index;
4773 u8 func_to_clear;
4774 u8 echo;
4775 __le16 reserved1;
4776};
4777
28311f8e
YM
4778struct c2s_pri_trans_table_entry {
4779 u8 val[MAX_VLAN_PRIORITIES];
4780};
a3348722 4781
50f0a562
BW
4782/*
4783 * cfc delete event data
a3348722 4784 */
523224a3
DK
4785struct cfc_del_event_data {
4786 u32 cid;
619c5cb6
VZ
4787 u32 reserved0;
4788 u32 reserved1;
523224a3
DK
4789};
4790
4791
34f80b04
EG
4792/*
4793 * per-port SAFC demo variables
4794 */
4795struct cmng_flags_per_port {
8a1c38d1
EG
4796 u32 cmng_enables;
4797#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4798#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4799#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4800#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
619c5cb6
VZ
4801#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4802#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4803#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4804#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4805#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4806#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4807 u32 __reserved1;
a2fbb9ea
ET
4808};
4809
34f80b04
EG
4810
4811/*
4812 * per-port rate shaping variables
4813 */
4814struct rate_shaping_vars_per_port {
4815 u32 rs_periodic_timeout;
4816 u32 rs_threshold;
4817};
4818
34f80b04
EG
4819/*
4820 * per-port fairness variables
4821 */
4822struct fairness_vars_per_port {
4823 u32 upper_bound;
4824 u32 fair_threshold;
4825 u32 fairness_timeout;
619c5cb6 4826 u32 reserved0;
34f80b04
EG
4827};
4828
34f80b04
EG
4829/*
4830 * per-port SAFC variables
4831 */
4832struct safc_struct_per_port {
4833#if defined(__BIG_ENDIAN)
8d9c5f34
EG
4834 u16 __reserved1;
4835 u8 __reserved0;
34f80b04
EG
4836 u8 safc_timeout_usec;
4837#elif defined(__LITTLE_ENDIAN)
4838 u8 safc_timeout_usec;
8d9c5f34
EG
4839 u8 __reserved0;
4840 u16 __reserved1;
34f80b04 4841#endif
523224a3 4842 u8 cos_to_traffic_types[MAX_COS_NUMBER];
8d9c5f34 4843 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
a2fbb9ea
ET
4844};
4845
34f80b04
EG
4846/*
4847 * Per-port congestion management variables
4848 */
4849struct cmng_struct_per_port {
4850 struct rate_shaping_vars_per_port rs_vars;
4851 struct fairness_vars_per_port fair_vars;
4852 struct safc_struct_per_port safc_vars;
4853 struct cmng_flags_per_port flags;
a2fbb9ea
ET
4854};
4855
b475d78f
YM
4856/*
4857 * a single rate shaping counter. can be used as protocol or vnic counter
4858 */
4859struct rate_shaping_counter {
4860 u32 quota;
4861#if defined(__BIG_ENDIAN)
4862 u16 __reserved0;
4863 u16 rate;
4864#elif defined(__LITTLE_ENDIAN)
4865 u16 rate;
4866 u16 __reserved0;
4867#endif
4868};
4869
4870/*
4871 * per-vnic rate shaping variables
4872 */
4873struct rate_shaping_vars_per_vn {
4874 struct rate_shaping_counter vn_counter;
4875};
4876
4877/*
4878 * per-vnic fairness variables
4879 */
4880struct fairness_vars_per_vn {
4881 u32 cos_credit_delta[MAX_COS_NUMBER];
4882 u32 vn_credit_delta;
4883 u32 __reserved0;
4884};
4885
4886/*
4887 * cmng port init state
4888 */
4889struct cmng_vnic {
4890 struct rate_shaping_vars_per_vn vnic_max_rate[4];
4891 struct fairness_vars_per_vn vnic_min_rate[4];
4892};
4893
4894/*
4895 * cmng port init state
4896 */
4897struct cmng_init {
4898 struct cmng_struct_per_port port;
4899 struct cmng_vnic vnic;
4900};
4901
4902
4903/*
4904 * driver parameters for congestion management init, all rates are in Mbps
4905 */
4906struct cmng_init_input {
4907 u32 port_rate;
4908 u16 vnic_min_rate[4];
4909 u16 vnic_max_rate[4];
4910 u16 cos_min_rate[MAX_COS_NUMBER];
4911 u16 cos_to_pause_mask[MAX_COS_NUMBER];
4912 struct cmng_flags_per_port flags;
4913};
4914
a2fbb9ea 4915
619c5cb6
VZ
4916/*
4917 * Protocol-common command ID for slow path elements
4918 */
4919enum common_spqe_cmd_id {
4920 RAMROD_CMD_ID_COMMON_UNUSED,
4921 RAMROD_CMD_ID_COMMON_FUNCTION_START,
4922 RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
621b4d66 4923 RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE,
619c5cb6
VZ
4924 RAMROD_CMD_ID_COMMON_CFC_DEL,
4925 RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4926 RAMROD_CMD_ID_COMMON_STAT_QUERY,
4927 RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4928 RAMROD_CMD_ID_COMMON_START_TRAFFIC,
a3348722 4929 RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS,
91226790 4930 RAMROD_CMD_ID_COMMON_SET_TIMESYNC,
619c5cb6
VZ
4931 MAX_COMMON_SPQE_CMD_ID
4932};
4933
619c5cb6
VZ
4934/*
4935 * Per-protocol connection types
4936 */
4937enum connection_type {
4938 ETH_CONNECTION_TYPE,
4939 TOE_CONNECTION_TYPE,
4940 RDMA_CONNECTION_TYPE,
4941 ISCSI_CONNECTION_TYPE,
4942 FCOE_CONNECTION_TYPE,
4943 RESERVED_CONNECTION_TYPE_0,
4944 RESERVED_CONNECTION_TYPE_1,
4945 RESERVED_CONNECTION_TYPE_2,
4946 NONE_CONNECTION_TYPE,
4947 MAX_CONNECTION_TYPE
4948};
4949
4950
4951/*
4952 * Cos modes
4953 */
4954enum cos_mode {
4955 OVERRIDE_COS,
4956 STATIC_COS,
4957 FW_WRR,
4958 MAX_COS_MODE
4959};
4960
523224a3
DK
4961
4962/*
4963 * Dynamic HC counters set by the driver
4964 */
4965struct hc_dynamic_drv_counter {
4966 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4967};
4968
4969/*
4970 * zone A per-queue data
4971 */
4972struct cstorm_queue_zone_data {
4973 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4974 struct regpair reserved[2];
4975};
4976
619c5cb6 4977
ca00392c 4978/*
619c5cb6 4979 * Vf-PF channel data in cstorm ram (non-triggered zone)
ca00392c 4980 */
619c5cb6
VZ
4981struct vf_pf_channel_zone_data {
4982 u32 msg_addr_lo;
4983 u32 msg_addr_hi;
ca00392c
EG
4984};
4985
a2fbb9ea 4986/*
619c5cb6 4987 * zone for VF non-triggered data
a2fbb9ea 4988 */
619c5cb6
VZ
4989struct non_trigger_vf_zone {
4990 struct vf_pf_channel_zone_data vf_pf_channel;
a2fbb9ea
ET
4991};
4992
bb2a0f7a 4993/*
619c5cb6 4994 * Vf-PF channel trigger zone in cstorm ram
bb2a0f7a 4995 */
619c5cb6
VZ
4996struct vf_pf_channel_zone_trigger {
4997 u8 addr_valid;
bb2a0f7a
YG
4998};
4999
bb2a0f7a 5000/*
619c5cb6 5001 * zone that triggers the in-bound interrupt
bb2a0f7a 5002 */
619c5cb6
VZ
5003struct trigger_vf_zone {
5004#if defined(__BIG_ENDIAN)
5005 u16 reserved1;
5006 u8 reserved0;
5007 struct vf_pf_channel_zone_trigger vf_pf_channel;
5008#elif defined(__LITTLE_ENDIAN)
5009 struct vf_pf_channel_zone_trigger vf_pf_channel;
5010 u8 reserved0;
5011 u16 reserved1;
5012#endif
5013 u32 reserved2;
bb2a0f7a
YG
5014};
5015
a2fbb9ea 5016/*
619c5cb6 5017 * zone B per-VF data
a2fbb9ea 5018 */
619c5cb6
VZ
5019struct cstorm_vf_zone_data {
5020 struct non_trigger_vf_zone non_trigger;
5021 struct trigger_vf_zone trigger;
a2fbb9ea
ET
5022};
5023
619c5cb6 5024
a2fbb9ea 5025/*
619c5cb6 5026 * Dynamic host coalescing init parameters, per state machine
a2fbb9ea 5027 */
619c5cb6
VZ
5028struct dynamic_hc_sm_config {
5029 u32 threshold[3];
5030 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
5031 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
5032 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
5033 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
5034 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
a2fbb9ea
ET
5035};
5036
de832a55 5037/*
619c5cb6 5038 * Dynamic host coalescing init parameters
de832a55 5039 */
619c5cb6
VZ
5040struct dynamic_hc_config {
5041 struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
5042};
5043
5044
5045struct e2_integ_data {
5046#if defined(__BIG_ENDIAN)
5047 u8 flags;
5048#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
5049#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
5050#define E2_INTEG_DATA_LB_TX (0x1<<1)
5051#define E2_INTEG_DATA_LB_TX_SHIFT 1
5052#define E2_INTEG_DATA_COS_TX (0x1<<2)
5053#define E2_INTEG_DATA_COS_TX_SHIFT 2
5054#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
5055#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
5056#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
5057#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
5058#define E2_INTEG_DATA_RESERVED (0x7<<5)
5059#define E2_INTEG_DATA_RESERVED_SHIFT 5
5060 u8 cos;
5061 u8 voq;
5062 u8 pbf_queue;
5063#elif defined(__LITTLE_ENDIAN)
5064 u8 pbf_queue;
5065 u8 voq;
5066 u8 cos;
5067 u8 flags;
5068#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
5069#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
5070#define E2_INTEG_DATA_LB_TX (0x1<<1)
5071#define E2_INTEG_DATA_LB_TX_SHIFT 1
5072#define E2_INTEG_DATA_COS_TX (0x1<<2)
5073#define E2_INTEG_DATA_COS_TX_SHIFT 2
5074#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
5075#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
5076#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
5077#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
5078#define E2_INTEG_DATA_RESERVED (0x7<<5)
5079#define E2_INTEG_DATA_RESERVED_SHIFT 5
5080#endif
5081#if defined(__BIG_ENDIAN)
5082 u16 reserved3;
5083 u8 reserved2;
5084 u8 ramEn;
5085#elif defined(__LITTLE_ENDIAN)
5086 u8 ramEn;
5087 u8 reserved2;
5088 u16 reserved3;
5089#endif
de832a55
EG
5090};
5091
619c5cb6 5092
de832a55 5093/*
619c5cb6 5094 * set mac event data
de832a55 5095 */
619c5cb6
VZ
5096struct eth_event_data {
5097 u32 echo;
5098 u32 reserved0;
5099 u32 reserved1;
de832a55
EG
5100};
5101
619c5cb6 5102
a2fbb9ea 5103/*
619c5cb6 5104 * pf-vf event data
a2fbb9ea 5105 */
619c5cb6
VZ
5106struct vf_pf_event_data {
5107 u8 vf_id;
5108 u8 reserved0;
5109 u16 reserved1;
5110 u32 msg_addr_lo;
5111 u32 msg_addr_hi;
a2fbb9ea
ET
5112};
5113
619c5cb6
VZ
5114/*
5115 * VF FLR event data
5116 */
5117struct vf_flr_event_data {
5118 u8 vf_id;
5119 u8 reserved0;
5120 u16 reserved1;
5121 u32 reserved2;
5122 u32 reserved3;
5123};
a2fbb9ea 5124
523224a3 5125/*
619c5cb6 5126 * malicious VF event data
523224a3 5127 */
619c5cb6
VZ
5128struct malicious_vf_event_data {
5129 u8 vf_id;
91226790 5130 u8 err_id;
619c5cb6 5131 u16 reserved1;
523224a3 5132 u32 reserved2;
619c5cb6 5133 u32 reserved3;
523224a3
DK
5134};
5135
a3348722
BW
5136/*
5137 * vif list event data
5138 */
5139struct vif_list_event_data {
5140 u8 func_bit_map;
5141 u8 echo;
5142 __le16 reserved0;
5143 __le32 reserved1;
5144 __le32 reserved2;
5145};
5146
babc6727
MS
5147/* function update event data */
5148struct function_update_event_data {
5149 u8 echo;
5150 u8 reserved;
5151 __le16 reserved0;
5152 __le32 reserved1;
5153 __le32 reserved2;
5154};
5155
5156
5157/* union for all event ring message types */
523224a3 5158union event_data {
619c5cb6
VZ
5159 struct vf_pf_event_data vf_pf_event;
5160 struct eth_event_data eth_event;
523224a3 5161 struct cfc_del_event_data cfc_del_event;
619c5cb6
VZ
5162 struct vf_flr_event_data vf_flr_event;
5163 struct malicious_vf_event_data malicious_vf_event;
a3348722 5164 struct vif_list_event_data vif_list_event;
babc6727 5165 struct function_update_event_data function_update_event;
523224a3
DK
5166};
5167
5168
5169/*
5170 * per PF event ring data
5171 */
5172struct event_ring_data {
86564c3f 5173 struct regpair_native base_addr;
523224a3
DK
5174#if defined(__BIG_ENDIAN)
5175 u8 index_id;
5176 u8 sb_id;
5177 u16 producer;
5178#elif defined(__LITTLE_ENDIAN)
5179 u16 producer;
5180 u8 sb_id;
5181 u8 index_id;
5182#endif
5183 u32 reserved0;
5184};
5185
5186
5187/*
5188 * event ring message element (each element is 128 bits)
5189 */
5190struct event_ring_msg {
5191 u8 opcode;
619c5cb6 5192 u8 error;
523224a3
DK
5193 u16 reserved1;
5194 union event_data data;
5195};
5196
5197/*
5198 * event ring next page element (128 bits)
5199 */
5200struct event_ring_next {
5201 struct regpair addr;
5202 u32 reserved[2];
5203};
5204
5205/*
5206 * union for event ring element types (each element is 128 bits)
5207 */
5208union event_ring_elem {
5209 struct event_ring_msg message;
5210 struct event_ring_next next_page;
5211};
5212
5213
619c5cb6
VZ
5214/*
5215 * Common event ring opcodes
5216 */
5217enum event_ring_opcode {
5218 EVENT_RING_OPCODE_VF_PF_CHANNEL,
5219 EVENT_RING_OPCODE_FUNCTION_START,
5220 EVENT_RING_OPCODE_FUNCTION_STOP,
5221 EVENT_RING_OPCODE_CFC_DEL,
5222 EVENT_RING_OPCODE_CFC_DEL_WB,
5223 EVENT_RING_OPCODE_STAT_QUERY,
5224 EVENT_RING_OPCODE_STOP_TRAFFIC,
5225 EVENT_RING_OPCODE_START_TRAFFIC,
5226 EVENT_RING_OPCODE_VF_FLR,
5227 EVENT_RING_OPCODE_MALICIOUS_VF,
5228 EVENT_RING_OPCODE_FORWARD_SETUP,
5229 EVENT_RING_OPCODE_RSS_UPDATE_RULES,
621b4d66 5230 EVENT_RING_OPCODE_FUNCTION_UPDATE,
a3348722 5231 EVENT_RING_OPCODE_AFEX_VIF_LISTS,
619c5cb6
VZ
5232 EVENT_RING_OPCODE_SET_MAC,
5233 EVENT_RING_OPCODE_CLASSIFICATION_RULES,
5234 EVENT_RING_OPCODE_FILTERS_RULES,
5235 EVENT_RING_OPCODE_MULTICAST_RULES,
91226790 5236 EVENT_RING_OPCODE_SET_TIMESYNC,
619c5cb6
VZ
5237 MAX_EVENT_RING_OPCODE
5238};
5239
619c5cb6
VZ
5240/*
5241 * Modes for fairness algorithm
5242 */
5243enum fairness_mode {
5244 FAIRNESS_COS_WRR_MODE,
5245 FAIRNESS_COS_ETS_MODE,
5246 MAX_FAIRNESS_MODE
5247};
5248
5249
619c5cb6
VZ
5250/*
5251 * Priority and cos
5252 */
5253struct priority_cos {
5254 u8 priority;
5255 u8 cos;
5256 __le16 reserved1;
5257};
5258
e4901dde
VZ
5259/*
5260 * The data for flow control configuration
5261 */
5262struct flow_control_configuration {
619c5cb6 5263 struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
e4901dde
VZ
5264 u8 dcb_enabled;
5265 u8 dcb_version;
619c5cb6
VZ
5266 u8 dont_add_pri_0_en;
5267 u8 reserved1;
5268 __le32 reserved2;
28311f8e 5269 u8 dcb_outer_pri[MAX_TRAFFIC_TYPES];
619c5cb6
VZ
5270};
5271
5272
5273/*
5274 *
5275 */
5276struct function_start_data {
96bed4b9 5277 u8 function_mode;
91226790 5278 u8 allow_npar_tx_switching;
619c5cb6 5279 __le16 sd_vlan_tag;
a3348722 5280 __le16 vif_id;
619c5cb6
VZ
5281 u8 path_id;
5282 u8 network_cos_mode;
91226790 5283 u8 dmae_cmd_id;
28311f8e
YM
5284 u8 no_added_tags;
5285 __le16 reserved0;
5286 __le32 reserved1;
5287 u8 inner_clss_vxlan;
5288 u8 inner_clss_l2gre;
5289 u8 inner_clss_l2geneve;
5290 u8 inner_rss;
e42780b6 5291 __le16 vxlan_dst_port;
28311f8e
YM
5292 __le16 geneve_dst_port;
5293 u8 sd_accept_mf_clss_fail;
5294 u8 sd_accept_mf_clss_fail_match_ethtype;
e42780b6
DK
5295 __le16 sd_accept_mf_clss_fail_ethtype;
5296 __le16 sd_vlan_eth_type;
5297 u8 sd_vlan_force_pri_flg;
5298 u8 sd_vlan_force_pri_val;
28311f8e
YM
5299 u8 c2s_pri_tt_valid;
5300 u8 c2s_pri_default;
5301 u8 reserved2[6];
5302 struct c2s_pri_trans_table_entry c2s_pri_trans_table;
e4901dde
VZ
5303};
5304
a3348722
BW
5305struct function_update_data {
5306 u8 vif_id_change_flg;
5307 u8 afex_default_vlan_change_flg;
5308 u8 allowed_priorities_change_flg;
5309 u8 network_cos_mode_change_flg;
5310 __le16 vif_id;
5311 __le16 afex_default_vlan;
5312 u8 allowed_priorities;
5313 u8 network_cos_mode;
91226790 5314 u8 lb_mode_en_change_flg;
a3348722 5315 u8 lb_mode_en;
babc6727
MS
5316 u8 tx_switch_suspend_change_flg;
5317 u8 tx_switch_suspend;
5318 u8 echo;
e42780b6 5319 u8 update_tunn_cfg_flg;
28311f8e
YM
5320 u8 inner_clss_vxlan;
5321 u8 inner_clss_l2gre;
5322 u8 inner_clss_l2geneve;
5323 u8 inner_rss;
e42780b6 5324 __le16 vxlan_dst_port;
28311f8e 5325 __le16 geneve_dst_port;
e42780b6
DK
5326 u8 sd_vlan_force_pri_change_flg;
5327 u8 sd_vlan_force_pri_flg;
5328 u8 sd_vlan_force_pri_val;
5329 u8 sd_vlan_tag_change_flg;
5330 u8 sd_vlan_eth_type_change_flg;
91226790 5331 u8 reserved1;
e42780b6
DK
5332 __le16 sd_vlan_tag;
5333 __le16 sd_vlan_eth_type;
28311f8e
YM
5334 __le16 reserved0;
5335 __le32 reserved2;
a3348722
BW
5336};
5337
a2fbb9ea
ET
5338/*
5339 * FW version stored in the Xstorm RAM
5340 */
5341struct fw_version {
5342#if defined(__BIG_ENDIAN)
8d9c5f34
EG
5343 u8 engineering;
5344 u8 revision;
5345 u8 minor;
5346 u8 major;
a2fbb9ea 5347#elif defined(__LITTLE_ENDIAN)
8d9c5f34
EG
5348 u8 major;
5349 u8 minor;
5350 u8 revision;
5351 u8 engineering;
a2fbb9ea
ET
5352#endif
5353 u32 flags;
5354#define FW_VERSION_OPTIMIZED (0x1<<0)
5355#define FW_VERSION_OPTIMIZED_SHIFT 0
5356#define FW_VERSION_BIG_ENDIEN (0x1<<1)
5357#define FW_VERSION_BIG_ENDIEN_SHIFT 1
34f80b04
EG
5358#define FW_VERSION_CHIP_VERSION (0x3<<2)
5359#define FW_VERSION_CHIP_VERSION_SHIFT 2
5360#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
5361#define __FW_VERSION_RESERVED_SHIFT 4
a2fbb9ea
ET
5362};
5363
523224a3
DK
5364/*
5365 * Dynamic Host-Coalescing - Driver(host) counters
5366 */
5367struct hc_dynamic_sb_drv_counters {
5368 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
5369};
5370
5371
5372/*
5373 * 2 bytes. configuration/state parameters for a single protocol index
5374 */
5375struct hc_index_data {
5376#if defined(__BIG_ENDIAN)
5377 u8 flags;
5378#define HC_INDEX_DATA_SM_ID (0x1<<0)
5379#define HC_INDEX_DATA_SM_ID_SHIFT 0
5380#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5381#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5382#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5383#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5384#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5385#define HC_INDEX_DATA_RESERVE_SHIFT 3
5386 u8 timeout;
5387#elif defined(__LITTLE_ENDIAN)
5388 u8 timeout;
5389 u8 flags;
5390#define HC_INDEX_DATA_SM_ID (0x1<<0)
5391#define HC_INDEX_DATA_SM_ID_SHIFT 0
5392#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5393#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5394#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5395#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5396#define HC_INDEX_DATA_RESERVE (0x1F<<3)
5397#define HC_INDEX_DATA_RESERVE_SHIFT 3
5398#endif
5399};
5400
5401
5402/*
5403 * HC state-machine
5404 */
5405struct hc_status_block_sm {
5406#if defined(__BIG_ENDIAN)
5407 u8 igu_seg_id;
5408 u8 igu_sb_id;
5409 u8 timer_value;
5410 u8 __flags;
5411#elif defined(__LITTLE_ENDIAN)
5412 u8 __flags;
5413 u8 timer_value;
5414 u8 igu_sb_id;
5415 u8 igu_seg_id;
5416#endif
5417 u32 time_to_expire;
5418};
5419
5420/*
5421 * hold PCI identification variables- used in various places in firmware
5422 */
5423struct pci_entity {
5424#if defined(__BIG_ENDIAN)
5425 u8 vf_valid;
5426 u8 vf_id;
5427 u8 vnic_id;
5428 u8 pf_id;
5429#elif defined(__LITTLE_ENDIAN)
5430 u8 pf_id;
5431 u8 vnic_id;
5432 u8 vf_id;
5433 u8 vf_valid;
5434#endif
5435};
5436
5437/*
5438 * The fast-path status block meta-data, common to all chips
5439 */
5440struct hc_sb_data {
86564c3f 5441 struct regpair_native host_sb_addr;
523224a3
DK
5442 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
5443 struct pci_entity p_func;
5444#if defined(__BIG_ENDIAN)
5445 u8 rsrv0;
619c5cb6 5446 u8 state;
523224a3 5447 u8 dhc_qzone_id;
523224a3
DK
5448 u8 same_igu_sb_1b;
5449#elif defined(__LITTLE_ENDIAN)
5450 u8 same_igu_sb_1b;
523224a3 5451 u8 dhc_qzone_id;
619c5cb6 5452 u8 state;
523224a3
DK
5453 u8 rsrv0;
5454#endif
86564c3f 5455 struct regpair_native rsrv1[2];
523224a3
DK
5456};
5457
5458
619c5cb6
VZ
5459/*
5460 * Segment types for host coaslescing
5461 */
5462enum hc_segment {
5463 HC_REGULAR_SEGMENT,
5464 HC_DEFAULT_SEGMENT,
5465 MAX_HC_SEGMENT
5466};
5467
5468
523224a3
DK
5469/*
5470 * The fast-path status block meta-data
5471 */
5472struct hc_sp_status_block_data {
86564c3f 5473 struct regpair_native host_sb_addr;
523224a3 5474#if defined(__BIG_ENDIAN)
619c5cb6
VZ
5475 u8 rsrv1;
5476 u8 state;
523224a3
DK
5477 u8 igu_seg_id;
5478 u8 igu_sb_id;
5479#elif defined(__LITTLE_ENDIAN)
5480 u8 igu_sb_id;
5481 u8 igu_seg_id;
619c5cb6
VZ
5482 u8 state;
5483 u8 rsrv1;
523224a3
DK
5484#endif
5485 struct pci_entity p_func;
5486};
5487
5488
5489/*
5490 * The fast-path status block meta-data
5491 */
5492struct hc_status_block_data_e1x {
5493 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
5494 struct hc_sb_data common;
5495};
5496
5497
5498/*
5499 * The fast-path status block meta-data
5500 */
5501struct hc_status_block_data_e2 {
5502 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
5503 struct hc_sb_data common;
5504};
5505
5506
619c5cb6
VZ
5507/*
5508 * IGU block operartion modes (in Everest2)
5509 */
5510enum igu_mode {
5511 HC_IGU_BC_MODE,
5512 HC_IGU_NBC_MODE,
5513 MAX_IGU_MODE
5514};
5515
5516
5517/*
5518 * IP versions
5519 */
5520enum ip_ver {
5521 IP_V4,
5522 IP_V6,
5523 MAX_IP_VER
5524};
5525
91226790
DK
5526/*
5527 * Malicious VF error ID
5528 */
5529enum malicious_vf_error_id {
e42780b6 5530 MALICIOUS_VF_NO_ERROR,
91226790
DK
5531 VF_PF_CHANNEL_NOT_READY,
5532 ETH_ILLEGAL_BD_LENGTHS,
5533 ETH_PACKET_TOO_SHORT,
5534 ETH_PAYLOAD_TOO_BIG,
5535 ETH_ILLEGAL_ETH_TYPE,
5536 ETH_ILLEGAL_LSO_HDR_LEN,
5537 ETH_TOO_MANY_BDS,
5538 ETH_ZERO_HDR_NBDS,
5539 ETH_START_BD_NOT_SET,
5540 ETH_ILLEGAL_PARSE_NBDS,
5541 ETH_IPV6_AND_CHECKSUM,
5542 ETH_VLAN_FLG_INCORRECT,
5543 ETH_ILLEGAL_LSO_MSS,
5544 ETH_TUNNEL_NOT_SUPPORTED,
5545 MAX_MALICIOUS_VF_ERROR_ID
5546};
619c5cb6
VZ
5547
5548/*
5549 * Multi-function modes
5550 */
5551enum mf_mode {
5552 SINGLE_FUNCTION,
5553 MULTI_FUNCTION_SD,
5554 MULTI_FUNCTION_SI,
a3348722 5555 MULTI_FUNCTION_AFEX,
619c5cb6
VZ
5556 MAX_MF_MODE
5557};
5558
5559/*
5560 * Protocol-common statistics collected by the Tstorm (per pf)
5561 */
5562struct tstorm_per_pf_stats {
5563 struct regpair rcv_error_bytes;
5564};
5565
5566/*
5567 *
5568 */
5569struct per_pf_stats {
5570 struct tstorm_per_pf_stats tstorm_pf_statistics;
5571};
5572
5573
5574/*
5575 * Protocol-common statistics collected by the Tstorm (per port)
5576 */
5577struct tstorm_per_port_stats {
5578 __le32 mac_discard;
5579 __le32 mac_filter_discard;
5580 __le32 brb_truncate_discard;
5581 __le32 mf_tag_discard;
5582 __le32 packet_drop;
5583 __le32 reserved;
5584};
5585
5586/*
5587 *
5588 */
5589struct per_port_stats {
5590 struct tstorm_per_port_stats tstorm_port_statistics;
5591};
5592
5593
5594/*
5595 * Protocol-common statistics collected by the Tstorm (per client)
5596 */
5597struct tstorm_per_queue_stats {
5598 struct regpair rcv_ucast_bytes;
5599 __le32 rcv_ucast_pkts;
5600 __le32 checksum_discard;
5601 struct regpair rcv_bcast_bytes;
5602 __le32 rcv_bcast_pkts;
5603 __le32 pkts_too_big_discard;
5604 struct regpair rcv_mcast_bytes;
5605 __le32 rcv_mcast_pkts;
5606 __le32 ttl0_discard;
5607 __le16 no_buff_discard;
5608 __le16 reserved0;
5609 __le32 reserved1;
5610};
5611
5612/*
5613 * Protocol-common statistics collected by the Ustorm (per client)
5614 */
5615struct ustorm_per_queue_stats {
5616 struct regpair ucast_no_buff_bytes;
5617 struct regpair mcast_no_buff_bytes;
5618 struct regpair bcast_no_buff_bytes;
5619 __le32 ucast_no_buff_pkts;
5620 __le32 mcast_no_buff_pkts;
5621 __le32 bcast_no_buff_pkts;
5622 __le32 coalesced_pkts;
5623 struct regpair coalesced_bytes;
5624 __le32 coalesced_events;
5625 __le32 coalesced_aborts;
5626};
5627
5628/*
5629 * Protocol-common statistics collected by the Xstorm (per client)
5630 */
5631struct xstorm_per_queue_stats {
5632 struct regpair ucast_bytes_sent;
5633 struct regpair mcast_bytes_sent;
5634 struct regpair bcast_bytes_sent;
5635 __le32 ucast_pkts_sent;
5636 __le32 mcast_pkts_sent;
5637 __le32 bcast_pkts_sent;
5638 __le32 error_drop_pkts;
5639};
5640
5641/*
5642 *
5643 */
5644struct per_queue_stats {
5645 struct tstorm_per_queue_stats tstorm_queue_statistics;
5646 struct ustorm_per_queue_stats ustorm_queue_statistics;
5647 struct xstorm_per_queue_stats xstorm_queue_statistics;
5648};
5649
5650
a2fbb9ea
ET
5651/*
5652 * FW version stored in first line of pram
5653 */
5654struct pram_fw_version {
8d9c5f34
EG
5655 u8 major;
5656 u8 minor;
5657 u8 revision;
5658 u8 engineering;
a2fbb9ea
ET
5659 u8 flags;
5660#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
5661#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
5662#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
5663#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
5664#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
5665#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
34f80b04
EG
5666#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
5667#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
5668#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
5669#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
5670};
5671
5672
523224a3
DK
5673/*
5674 * Ethernet slow path element
5675 */
5676union protocol_common_specific_data {
5677 u8 protocol_data[8];
5678 struct regpair phy_address;
5679 struct regpair mac_config_addr;
a3348722 5680 struct afex_vif_list_ramrod_data afex_vif_list_data;
523224a3
DK
5681};
5682
ca00392c
EG
5683/*
5684 * The send queue element
5685 */
5686struct protocol_common_spe {
5687 struct spe_hdr hdr;
523224a3 5688 union protocol_common_specific_data data;
ca00392c
EG
5689};
5690
eeed018c
MK
5691/* The data for the Set Timesync Ramrod */
5692struct set_timesync_ramrod_data {
5693 u8 drift_adjust_cmd;
5694 u8 offset_cmd;
5695 u8 add_sub_drift_adjust_value;
5696 u8 drift_adjust_value;
5697 u32 drift_adjust_period;
5698 struct regpair offset_delta;
5699};
5700
a2fbb9ea
ET
5701/*
5702 * The send queue element
5703 */
5704struct slow_path_element {
5705 struct spe_hdr hdr;
523224a3 5706 struct regpair protocol_data;
a2fbb9ea
ET
5707};
5708
5709
5710/*
619c5cb6 5711 * Protocol-common statistics counter
a2fbb9ea 5712 */
619c5cb6
VZ
5713struct stats_counter {
5714 __le16 xstats_counter;
5715 __le16 reserved0;
5716 __le32 reserved1;
5717 __le16 tstats_counter;
5718 __le16 reserved2;
5719 __le32 reserved3;
5720 __le16 ustats_counter;
5721 __le16 reserved4;
5722 __le32 reserved5;
5723 __le16 cstats_counter;
5724 __le16 reserved6;
5725 __le32 reserved7;
a2fbb9ea
ET
5726};
5727
5728
523224a3 5729/*
619c5cb6 5730 *
523224a3 5731 */
619c5cb6
VZ
5732struct stats_query_entry {
5733 u8 kind;
5734 u8 index;
5735 __le16 funcID;
5736 __le32 reserved;
5737 struct regpair address;
523224a3
DK
5738};
5739
5740/*
619c5cb6 5741 * statistic command
523224a3 5742 */
619c5cb6
VZ
5743struct stats_query_cmd_group {
5744 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
5745};
5746
5747
5748/*
5749 * statistic command header
5750 */
5751struct stats_query_header {
5752 u8 cmd_num;
5753 u8 reserved0;
5754 __le16 drv_stats_counter;
5755 __le32 reserved1;
5756 struct regpair stats_counters_addrs;
5757};
5758
5759
5760/*
5761 * Types of statistcis query entry
5762 */
5763enum stats_query_type {
5764 STATS_TYPE_QUEUE,
5765 STATS_TYPE_PORT,
5766 STATS_TYPE_PF,
5767 STATS_TYPE_TOE,
5768 STATS_TYPE_FCOE,
5769 MAX_STATS_QUERY_TYPE
5770};
5771
5772
5773/*
5774 * Indicate of the function status block state
5775 */
5776enum status_block_state {
5777 SB_DISABLED,
5778 SB_ENABLED,
5779 SB_CLEANED,
5780 MAX_STATUS_BLOCK_STATE
5781};
5782
5783
5784/*
5785 * Storm IDs (including attentions for IGU related enums)
5786 */
5787enum storm_id {
5788 USTORM_ID,
5789 CSTORM_ID,
5790 XSTORM_ID,
5791 TSTORM_ID,
5792 ATTENTION_ID,
5793 MAX_STORM_ID
5794};
5795
5796
5797/*
5798 * Taffic types used in ETS and flow control algorithms
5799 */
5800enum traffic_type {
5801 LLFC_TRAFFIC_TYPE_NW,
5802 LLFC_TRAFFIC_TYPE_FCOE,
5803 LLFC_TRAFFIC_TYPE_ISCSI,
5804 MAX_TRAFFIC_TYPE
523224a3
DK
5805};
5806
5807
5808/*
5809 * zone A per-queue data
5810 */
5811struct tstorm_queue_zone_data {
5812 struct regpair reserved[4];
5813};
5814
5815
5816/*
5817 * zone B per-VF data
5818 */
5819struct tstorm_vf_zone_data {
5820 struct regpair reserved;
5821};
5822
eeed018c
MK
5823/* Add or Subtract Value for Set Timesync Ramrod */
5824enum ts_add_sub_value {
5825 TS_SUB_VALUE,
5826 TS_ADD_VALUE,
5827 MAX_TS_ADD_SUB_VALUE
5828};
5829
5830/* Drift-Adjust Commands for Set Timesync Ramrod */
5831enum ts_drift_adjust_cmd {
5832 TS_DRIFT_ADJUST_KEEP,
5833 TS_DRIFT_ADJUST_SET,
5834 TS_DRIFT_ADJUST_RESET,
5835 MAX_TS_DRIFT_ADJUST_CMD
5836};
5837
5838/* Offset Commands for Set Timesync Ramrod */
5839enum ts_offset_cmd {
5840 TS_OFFSET_KEEP,
5841 TS_OFFSET_INC,
5842 TS_OFFSET_DEC,
5843 MAX_TS_OFFSET_CMD
5844};
5845
e42780b6
DK
5846/* Tunnel Mode */
5847enum tunnel_mode {
5848 TUNN_MODE_NONE,
5849 TUNN_MODE_VXLAN,
5850 TUNN_MODE_GRE,
5851 MAX_TUNNEL_MODE
5852};
523224a3 5853
e42780b6 5854 /* zone A per-queue data */
523224a3
DK
5855struct ustorm_queue_zone_data {
5856 struct ustorm_eth_rx_producers eth_rx_producers;
5857 struct regpair reserved[3];
5858};
5859
5860
5861/*
5862 * zone B per-VF data
5863 */
5864struct ustorm_vf_zone_data {
5865 struct regpair reserved;
5866};
5867
5868
5869/*
5870 * data per VF-PF channel
5871 */
5872struct vf_pf_channel_data {
5873#if defined(__BIG_ENDIAN)
5874 u16 reserved0;
5875 u8 valid;
5876 u8 state;
5877#elif defined(__LITTLE_ENDIAN)
5878 u8 state;
5879 u8 valid;
5880 u16 reserved0;
5881#endif
5882 u32 reserved1;
5883};
5884
5885
619c5cb6
VZ
5886/*
5887 * State of VF-PF channel
5888 */
5889enum vf_pf_channel_state {
5890 VF_PF_CHANNEL_STATE_READY,
5891 VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5892 MAX_VF_PF_CHANNEL_STATE
5893};
5894
5895
a3348722
BW
5896/*
5897 * vif_list_rule_kind
5898 */
5899enum vif_list_rule_kind {
5900 VIF_LIST_RULE_SET,
5901 VIF_LIST_RULE_GET,
5902 VIF_LIST_RULE_CLEAR_ALL,
5903 VIF_LIST_RULE_CLEAR_FUNC,
5904 MAX_VIF_LIST_RULE_KIND
5905};
5906
5907
523224a3
DK
5908/*
5909 * zone A per-queue data
5910 */
5911struct xstorm_queue_zone_data {
5912 struct regpair reserved[4];
5913};
5914
5915
5916/*
5917 * zone B per-VF data
5918 */
5919struct xstorm_vf_zone_data {
5920 struct regpair reserved;
5921};
5922
5923#endif /* BNX2X_HSI_H */