]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnx2x/bnx2x_main.c
bnx2: clean up unnecessary MSI/MSI-X capability find
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_main.c
CommitLineData
34f80b04 1/* bnx2x_main.c: Broadcom Everest network driver.
a2fbb9ea 2 *
247fa82b 3 * Copyright (c) 2007-2013 Broadcom Corporation
a2fbb9ea
ET
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
24e3fcef
EG
9 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
a2fbb9ea
ET
11 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
ca00392c 13 * Slowpath and fastpath rework by Vladislav Zolotarov
c14423fe 14 * Statistics and Link management by Yitchak Gertner
a2fbb9ea
ET
15 *
16 */
17
f1deab50
JP
18#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
a2fbb9ea
ET
20#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
a2fbb9ea
ET
28#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
0c6671b0 42#include <linux/if_vlan.h>
a2fbb9ea 43#include <net/ip.h>
619c5cb6 44#include <net/ipv6.h>
a2fbb9ea
ET
45#include <net/tcp.h>
46#include <net/checksum.h>
34f80b04 47#include <net/ip6_checksum.h>
a2fbb9ea
ET
48#include <linux/workqueue.h>
49#include <linux/crc32.h>
34f80b04 50#include <linux/crc32c.h>
a2fbb9ea
ET
51#include <linux/prefetch.h>
52#include <linux/zlib.h>
a2fbb9ea 53#include <linux/io.h>
452427b0 54#include <linux/semaphore.h>
45229b42 55#include <linux/stringify.h>
7ab24bfd 56#include <linux/vmalloc.h>
a2fbb9ea 57
a2fbb9ea
ET
58#include "bnx2x.h"
59#include "bnx2x_init.h"
94a78b79 60#include "bnx2x_init_ops.h"
9f6c9258 61#include "bnx2x_cmn.h"
1ab4434c 62#include "bnx2x_vfpf.h"
e4901dde 63#include "bnx2x_dcb.h"
042181f5 64#include "bnx2x_sp.h"
a2fbb9ea 65
94a78b79
VZ
66#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
45229b42
BH
69#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
560131f3
DK
74#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
f2e0899f 76#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
94a78b79 77
34f80b04
EG
78/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
a2fbb9ea 80
0329aba1 81static char version[] =
619c5cb6 82 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
a2fbb9ea
ET
83 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
24e3fcef 85MODULE_AUTHOR("Eliezer Tamir");
f2e0899f 86MODULE_DESCRIPTION("Broadcom NetXtreme II "
619c5cb6
VZ
87 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
a2fbb9ea
ET
90MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
45229b42
BH
92MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
f2e0899f 94MODULE_FIRMWARE(FW_FILE_NAME_E2);
a2fbb9ea 95
d6214d7a 96int num_queues;
54b9ddaa 97module_param(num_queues, int, 0);
96305234
DK
98MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
555f6c78 100
19680c48 101static int disable_tpa;
19680c48 102module_param(disable_tpa, int, 0);
9898f86d 103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
8badd27a 104
0e8d2ec5 105int int_mode;
8badd27a 106module_param(int_mode, int, 0);
619c5cb6 107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
cdaa7cb8 108 "(1 INT#x; 2 MSI)");
8badd27a 109
a18f5128
EG
110static int dropless_fc;
111module_param(dropless_fc, int, 0);
112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
8d5726c4
EG
114static int mrrs = -1;
115module_param(mrrs, int, 0);
116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
9898f86d 118static int debug;
a2fbb9ea 119module_param(debug, int, 0);
9898f86d
EG
120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
619c5cb6 122struct workqueue_struct *bnx2x_wq;
ec6ba945 123
1ef1d45a
BW
124struct bnx2x_mac_vals {
125 u32 xmac_addr;
126 u32 xmac_val;
127 u32 emac_addr;
128 u32 emac_val;
129 u32 umac_addr;
130 u32 umac_val;
131 u32 bmac_addr;
132 u32 bmac_val[2];
133};
134
a2fbb9ea
ET
135enum bnx2x_board_type {
136 BCM57710 = 0,
619c5cb6
VZ
137 BCM57711,
138 BCM57711E,
139 BCM57712,
140 BCM57712_MF,
1ab4434c 141 BCM57712_VF,
619c5cb6
VZ
142 BCM57800,
143 BCM57800_MF,
1ab4434c 144 BCM57800_VF,
619c5cb6
VZ
145 BCM57810,
146 BCM57810_MF,
1ab4434c 147 BCM57810_VF,
c3def943
YM
148 BCM57840_4_10,
149 BCM57840_2_20,
7e8e02df 150 BCM57840_MF,
1ab4434c 151 BCM57840_VF,
7e8e02df 152 BCM57811,
1ab4434c
AE
153 BCM57811_MF,
154 BCM57840_O,
155 BCM57840_MFO,
156 BCM57811_VF
a2fbb9ea
ET
157};
158
34f80b04 159/* indexed by board_type, above */
53a10565 160static struct {
a2fbb9ea 161 char *name;
0329aba1 162} board_info[] = {
1ab4434c
AE
163 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
164 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
165 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
166 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
167 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
168 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
169 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
170 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
171 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
172 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
173 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
174 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
175 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
176 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
177 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
178 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
179 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
180 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
181 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
182 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
a2fbb9ea
ET
184};
185
619c5cb6
VZ
186#ifndef PCI_DEVICE_ID_NX2_57710
187#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711
190#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57711E
193#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712
196#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
197#endif
198#ifndef PCI_DEVICE_ID_NX2_57712_MF
199#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
200#endif
8395be5e
AE
201#ifndef PCI_DEVICE_ID_NX2_57712_VF
202#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
203#endif
619c5cb6
VZ
204#ifndef PCI_DEVICE_ID_NX2_57800
205#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57800_MF
208#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
209#endif
8395be5e
AE
210#ifndef PCI_DEVICE_ID_NX2_57800_VF
211#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
212#endif
619c5cb6
VZ
213#ifndef PCI_DEVICE_ID_NX2_57810
214#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57810_MF
217#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
218#endif
c3def943
YM
219#ifndef PCI_DEVICE_ID_NX2_57840_O
220#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
221#endif
8395be5e
AE
222#ifndef PCI_DEVICE_ID_NX2_57810_VF
223#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
224#endif
c3def943
YM
225#ifndef PCI_DEVICE_ID_NX2_57840_4_10
226#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57840_2_20
229#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
230#endif
231#ifndef PCI_DEVICE_ID_NX2_57840_MFO
232#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
619c5cb6
VZ
233#endif
234#ifndef PCI_DEVICE_ID_NX2_57840_MF
235#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
236#endif
8395be5e
AE
237#ifndef PCI_DEVICE_ID_NX2_57840_VF
238#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
239#endif
7e8e02df
BW
240#ifndef PCI_DEVICE_ID_NX2_57811
241#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
242#endif
243#ifndef PCI_DEVICE_ID_NX2_57811_MF
244#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
245#endif
8395be5e
AE
246#ifndef PCI_DEVICE_ID_NX2_57811_VF
247#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
248#endif
249
a3aa1884 250static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
e4ed7113
EG
251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
f2e0899f 254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
619c5cb6 255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
8395be5e 256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
619c5cb6
VZ
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
8395be5e 259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
619c5cb6
VZ
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
c3def943
YM
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
8395be5e 265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
c3def943 266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
619c5cb6 267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
8395be5e 268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
7e8e02df
BW
269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
8395be5e 271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
a2fbb9ea
ET
272 { 0 }
273};
274
275MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
276
452427b0
YM
277/* Global resources for unloading a previously loaded device */
278#define BNX2X_PREV_WAIT_NEEDED 1
279static DEFINE_SEMAPHORE(bnx2x_prev_sem);
280static LIST_HEAD(bnx2x_prev_list);
a2fbb9ea
ET
281/****************************************************************************
282* General service functions
283****************************************************************************/
284
1191cb83 285static void __storm_memset_dma_mapping(struct bnx2x *bp,
619c5cb6
VZ
286 u32 addr, dma_addr_t mapping)
287{
288 REG_WR(bp, addr, U64_LO(mapping));
289 REG_WR(bp, addr + 4, U64_HI(mapping));
290}
291
1191cb83
ED
292static void storm_memset_spq_addr(struct bnx2x *bp,
293 dma_addr_t mapping, u16 abs_fid)
619c5cb6
VZ
294{
295 u32 addr = XSEM_REG_FAST_MEMORY +
296 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
297
298 __storm_memset_dma_mapping(bp, addr, mapping);
299}
300
1191cb83
ED
301static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
302 u16 pf_id)
523224a3 303{
619c5cb6
VZ
304 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
305 pf_id);
306 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
307 pf_id);
308 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
309 pf_id);
310 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
311 pf_id);
523224a3
DK
312}
313
1191cb83
ED
314static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
315 u8 enable)
619c5cb6
VZ
316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
318 enable);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
320 enable);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
322 enable);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
324 enable);
325}
523224a3 326
1191cb83
ED
327static void storm_memset_eq_data(struct bnx2x *bp,
328 struct event_ring_data *eq_data,
523224a3
DK
329 u16 pfid)
330{
331 size_t size = sizeof(struct event_ring_data);
332
333 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
334
335 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
336}
337
1191cb83
ED
338static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
339 u16 pfid)
523224a3
DK
340{
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
342 REG_WR16(bp, addr, eq_prod);
343}
344
a2fbb9ea
ET
345/* used only at init
346 * locking is done by mcp
347 */
8d96286a 348static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
a2fbb9ea
ET
349{
350 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
353 PCICFG_VENDOR_ID_OFFSET);
354}
355
a2fbb9ea
ET
356static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
357{
358 u32 val;
359
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
361 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
362 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
363 PCICFG_VENDOR_ID_OFFSET);
364
365 return val;
366}
a2fbb9ea 367
f2e0899f
DK
368#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
369#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
370#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
371#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
372#define DMAE_DP_DST_NONE "dst_addr [none]"
373
6bf07b8e
YM
374static void bnx2x_dp_dmae(struct bnx2x *bp,
375 struct dmae_command *dmae, int msglvl)
fd1fc79d
AE
376{
377 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
6bf07b8e 378 int i;
fd1fc79d
AE
379
380 switch (dmae->opcode & DMAE_COMMAND_DST) {
381 case DMAE_CMD_DST_PCI:
382 if (src_type == DMAE_CMD_SRC_PCI)
383 DP(msglvl, "DMAE: opcode 0x%08x\n"
384 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
385 "comp_addr [%x:%08x], comp_val 0x%08x\n",
386 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
387 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
388 dmae->comp_addr_hi, dmae->comp_addr_lo,
389 dmae->comp_val);
390 else
391 DP(msglvl, "DMAE: opcode 0x%08x\n"
392 "src [%08x], len [%d*4], dst [%x:%08x]\n"
393 "comp_addr [%x:%08x], comp_val 0x%08x\n",
394 dmae->opcode, dmae->src_addr_lo >> 2,
395 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
396 dmae->comp_addr_hi, dmae->comp_addr_lo,
397 dmae->comp_val);
398 break;
399 case DMAE_CMD_DST_GRC:
400 if (src_type == DMAE_CMD_SRC_PCI)
401 DP(msglvl, "DMAE: opcode 0x%08x\n"
402 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
403 "comp_addr [%x:%08x], comp_val 0x%08x\n",
404 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
405 dmae->len, dmae->dst_addr_lo >> 2,
406 dmae->comp_addr_hi, dmae->comp_addr_lo,
407 dmae->comp_val);
408 else
409 DP(msglvl, "DMAE: opcode 0x%08x\n"
410 "src [%08x], len [%d*4], dst [%08x]\n"
411 "comp_addr [%x:%08x], comp_val 0x%08x\n",
412 dmae->opcode, dmae->src_addr_lo >> 2,
413 dmae->len, dmae->dst_addr_lo >> 2,
414 dmae->comp_addr_hi, dmae->comp_addr_lo,
415 dmae->comp_val);
416 break;
417 default:
418 if (src_type == DMAE_CMD_SRC_PCI)
419 DP(msglvl, "DMAE: opcode 0x%08x\n"
420 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
421 "comp_addr [%x:%08x] comp_val 0x%08x\n",
422 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
423 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 else
426 DP(msglvl, "DMAE: opcode 0x%08x\n"
427 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
428 "comp_addr [%x:%08x] comp_val 0x%08x\n",
429 dmae->opcode, dmae->src_addr_lo >> 2,
430 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
431 dmae->comp_val);
432 break;
433 }
6bf07b8e
YM
434
435 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
436 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
437 i, *(((u32 *)dmae) + i));
fd1fc79d 438}
f2e0899f 439
a2fbb9ea 440/* copy command into DMAE command memory and set DMAE command go */
6c719d00 441void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
a2fbb9ea
ET
442{
443 u32 cmd_offset;
444 int i;
445
446 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
447 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
448 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
a2fbb9ea
ET
449 }
450 REG_WR(bp, dmae_reg_go_c[idx], 1);
451}
452
f2e0899f 453u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
a2fbb9ea 454{
f2e0899f
DK
455 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
456 DMAE_CMD_C_ENABLE);
457}
ad8d3948 458
f2e0899f
DK
459u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
460{
461 return opcode & ~DMAE_CMD_SRC_RESET;
462}
ad8d3948 463
f2e0899f
DK
464u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
465 bool with_comp, u8 comp_type)
466{
467 u32 opcode = 0;
468
469 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
470 (dst_type << DMAE_COMMAND_DST_SHIFT));
ad8d3948 471
f2e0899f
DK
472 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
473
474 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
3395a033
DK
475 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
476 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
f2e0899f 477 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
a2fbb9ea 478
a2fbb9ea 479#ifdef __BIG_ENDIAN
f2e0899f 480 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
a2fbb9ea 481#else
f2e0899f 482 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
a2fbb9ea 483#endif
f2e0899f
DK
484 if (with_comp)
485 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
486 return opcode;
487}
488
fd1fc79d 489void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
8d96286a 490 struct dmae_command *dmae,
491 u8 src_type, u8 dst_type)
f2e0899f
DK
492{
493 memset(dmae, 0, sizeof(struct dmae_command));
494
495 /* set the opcode */
496 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
497 true, DMAE_COMP_PCI);
498
499 /* fill in the completion parameters */
500 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
501 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_val = DMAE_COMP_VAL;
503}
504
fd1fc79d
AE
505/* issue a dmae command over the init-channel and wait for completion */
506int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
f2e0899f
DK
507{
508 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
5e374b5a 509 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
f2e0899f
DK
510 int rc = 0;
511
6bf07b8e
YM
512 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
513
514 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
619c5cb6
VZ
515 * as long as this code is called both from syscall context and
516 * from ndo_set_rx_mode() flow that may be called from BH.
517 */
6e30dd4e 518 spin_lock_bh(&bp->dmae_lock);
5ff7b6d4 519
f2e0899f 520 /* reset completion */
a2fbb9ea
ET
521 *wb_comp = 0;
522
f2e0899f
DK
523 /* post the command on the channel used for initializations */
524 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
a2fbb9ea 525
f2e0899f 526 /* wait for completion */
a2fbb9ea 527 udelay(5);
f2e0899f 528 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
ad8d3948 529
95c6c616
AE
530 if (!cnt ||
531 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
532 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
c3eefaf6 533 BNX2X_ERR("DMAE timeout!\n");
f2e0899f
DK
534 rc = DMAE_TIMEOUT;
535 goto unlock;
a2fbb9ea 536 }
ad8d3948 537 cnt--;
f2e0899f 538 udelay(50);
a2fbb9ea 539 }
f2e0899f
DK
540 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
541 BNX2X_ERR("DMAE PCI error!\n");
542 rc = DMAE_PCI_ERROR;
543 }
544
f2e0899f 545unlock:
6e30dd4e 546 spin_unlock_bh(&bp->dmae_lock);
f2e0899f
DK
547 return rc;
548}
549
550void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
551 u32 len32)
552{
6bf07b8e 553 int rc;
f2e0899f
DK
554 struct dmae_command dmae;
555
556 if (!bp->dmae_ready) {
557 u32 *data = bnx2x_sp(bp, wb_data[0]);
558
127a425e
AE
559 if (CHIP_IS_E1(bp))
560 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
561 else
562 bnx2x_init_str_wr(bp, dst_addr, data, len32);
f2e0899f
DK
563 return;
564 }
565
566 /* set opcode and fixed command fields */
567 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
568
569 /* fill in addresses and len */
570 dmae.src_addr_lo = U64_LO(dma_addr);
571 dmae.src_addr_hi = U64_HI(dma_addr);
572 dmae.dst_addr_lo = dst_addr >> 2;
573 dmae.dst_addr_hi = 0;
574 dmae.len = len32;
575
f2e0899f 576 /* issue the command and wait for completion */
6bf07b8e
YM
577 rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
578 if (rc) {
579 BNX2X_ERR("DMAE returned failure %d\n", rc);
580 bnx2x_panic();
581 }
a2fbb9ea
ET
582}
583
c18487ee 584void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
a2fbb9ea 585{
6bf07b8e 586 int rc;
5ff7b6d4 587 struct dmae_command dmae;
ad8d3948
EG
588
589 if (!bp->dmae_ready) {
590 u32 *data = bnx2x_sp(bp, wb_data[0]);
591 int i;
592
51c1a580 593 if (CHIP_IS_E1(bp))
127a425e
AE
594 for (i = 0; i < len32; i++)
595 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
51c1a580 596 else
127a425e
AE
597 for (i = 0; i < len32; i++)
598 data[i] = REG_RD(bp, src_addr + i*4);
599
ad8d3948
EG
600 return;
601 }
602
f2e0899f
DK
603 /* set opcode and fixed command fields */
604 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
a2fbb9ea 605
f2e0899f 606 /* fill in addresses and len */
5ff7b6d4
EG
607 dmae.src_addr_lo = src_addr >> 2;
608 dmae.src_addr_hi = 0;
609 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
610 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
611 dmae.len = len32;
ad8d3948 612
f2e0899f 613 /* issue the command and wait for completion */
6bf07b8e
YM
614 rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
615 if (rc) {
616 BNX2X_ERR("DMAE returned failure %d\n", rc);
617 bnx2x_panic();
c957d09f 618 }
ad8d3948
EG
619}
620
8d96286a 621static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
622 u32 addr, u32 len)
573f2035 623{
02e3c6cb 624 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
573f2035
EG
625 int offset = 0;
626
02e3c6cb 627 while (len > dmae_wr_max) {
573f2035 628 bnx2x_write_dmae(bp, phys_addr + offset,
02e3c6cb
VZ
629 addr + offset, dmae_wr_max);
630 offset += dmae_wr_max * 4;
631 len -= dmae_wr_max;
573f2035
EG
632 }
633
634 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
635}
636
a2fbb9ea
ET
637static int bnx2x_mc_assert(struct bnx2x *bp)
638{
a2fbb9ea 639 char last_idx;
34f80b04
EG
640 int i, rc = 0;
641 u32 row0, row1, row2, row3;
642
643 /* XSTORM */
644 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_INDEX_OFFSET);
646 if (last_idx)
647 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
648
649 /* print the asserts */
650 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
651
652 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
653 XSTORM_ASSERT_LIST_OFFSET(i));
654 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
655 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
656 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
657 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
658 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
659 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
660
661 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
51c1a580 662 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
34f80b04
EG
663 i, row3, row2, row1, row0);
664 rc++;
665 } else {
666 break;
667 }
668 }
669
670 /* TSTORM */
671 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_INDEX_OFFSET);
673 if (last_idx)
674 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
675
676 /* print the asserts */
677 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
678
679 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
680 TSTORM_ASSERT_LIST_OFFSET(i));
681 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
682 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
683 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
684 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
685 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
686 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
687
688 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
51c1a580 689 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
34f80b04
EG
690 i, row3, row2, row1, row0);
691 rc++;
692 } else {
693 break;
694 }
695 }
696
697 /* CSTORM */
698 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_INDEX_OFFSET);
700 if (last_idx)
701 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
702
703 /* print the asserts */
704 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
705
706 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
707 CSTORM_ASSERT_LIST_OFFSET(i));
708 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
709 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
710 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
711 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
712 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
713 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
714
715 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
51c1a580 716 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
34f80b04
EG
717 i, row3, row2, row1, row0);
718 rc++;
719 } else {
720 break;
721 }
722 }
723
724 /* USTORM */
725 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_INDEX_OFFSET);
727 if (last_idx)
728 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
729
730 /* print the asserts */
731 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
732
733 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
734 USTORM_ASSERT_LIST_OFFSET(i));
735 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
736 USTORM_ASSERT_LIST_OFFSET(i) + 4);
737 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
738 USTORM_ASSERT_LIST_OFFSET(i) + 8);
739 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
740 USTORM_ASSERT_LIST_OFFSET(i) + 12);
741
742 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
51c1a580 743 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
34f80b04
EG
744 i, row3, row2, row1, row0);
745 rc++;
746 } else {
747 break;
a2fbb9ea
ET
748 }
749 }
34f80b04 750
a2fbb9ea
ET
751 return rc;
752}
c14423fe 753
7a25cc73 754void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
a2fbb9ea 755{
7a25cc73 756 u32 addr, val;
a2fbb9ea 757 u32 mark, offset;
4781bfad 758 __be32 data[9];
a2fbb9ea 759 int word;
f2e0899f 760 u32 trace_shmem_base;
2145a920
VZ
761 if (BP_NOMCP(bp)) {
762 BNX2X_ERR("NO MCP - can not dump\n");
763 return;
764 }
7a25cc73
DK
765 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
766 (bp->common.bc_ver & 0xff0000) >> 16,
767 (bp->common.bc_ver & 0xff00) >> 8,
768 (bp->common.bc_ver & 0xff));
769
770 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
771 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
51c1a580 772 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
cdaa7cb8 773
f2e0899f
DK
774 if (BP_PATH(bp) == 0)
775 trace_shmem_base = bp->common.shmem_base;
776 else
777 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
de128804
DK
778 addr = trace_shmem_base - 0x800;
779
780 /* validate TRCB signature */
781 mark = REG_RD(bp, addr);
782 if (mark != MFW_TRACE_SIGNATURE) {
783 BNX2X_ERR("Trace buffer signature is missing.");
784 return ;
785 }
786
787 /* read cyclic buffer pointer */
788 addr += 4;
cdaa7cb8 789 mark = REG_RD(bp, addr);
f2e0899f
DK
790 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
791 + ((mark + 0x3) & ~0x3) - 0x08000000;
7a25cc73 792 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
a2fbb9ea 793
7a25cc73 794 printk("%s", lvl);
2de67439
YM
795
796 /* dump buffer after the mark */
f2e0899f 797 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
a2fbb9ea 798 for (word = 0; word < 8; word++)
cdaa7cb8 799 data[word] = htonl(REG_RD(bp, offset + 4*word));
a2fbb9ea 800 data[8] = 0x0;
7995c64e 801 pr_cont("%s", (char *)data);
a2fbb9ea 802 }
2de67439
YM
803
804 /* dump buffer before the mark */
cdaa7cb8 805 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
a2fbb9ea 806 for (word = 0; word < 8; word++)
cdaa7cb8 807 data[word] = htonl(REG_RD(bp, offset + 4*word));
a2fbb9ea 808 data[8] = 0x0;
7995c64e 809 pr_cont("%s", (char *)data);
a2fbb9ea 810 }
7a25cc73
DK
811 printk("%s" "end of fw dump\n", lvl);
812}
813
1191cb83 814static void bnx2x_fw_dump(struct bnx2x *bp)
7a25cc73
DK
815{
816 bnx2x_fw_dump_lvl(bp, KERN_ERR);
a2fbb9ea
ET
817}
818
823e1d90
YM
819static void bnx2x_hc_int_disable(struct bnx2x *bp)
820{
821 int port = BP_PORT(bp);
822 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
823 u32 val = REG_RD(bp, addr);
824
825 /* in E1 we must use only PCI configuration space to disable
16a5fd92
YM
826 * MSI/MSIX capability
827 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
823e1d90
YM
828 */
829 if (CHIP_IS_E1(bp)) {
830 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
831 * Use mask register to prevent from HC sending interrupts
832 * after we exit the function
833 */
834 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
835
836 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
837 HC_CONFIG_0_REG_INT_LINE_EN_0 |
838 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
839 } else
840 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
841 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
842 HC_CONFIG_0_REG_INT_LINE_EN_0 |
843 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
844
845 DP(NETIF_MSG_IFDOWN,
846 "write %x to HC %d (addr 0x%x)\n",
847 val, port, addr);
848
849 /* flush all outstanding writes */
850 mmiowb();
851
852 REG_WR(bp, addr, val);
853 if (REG_RD(bp, addr) != val)
6bf07b8e 854 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
823e1d90
YM
855}
856
857static void bnx2x_igu_int_disable(struct bnx2x *bp)
858{
859 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
860
861 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
862 IGU_PF_CONF_INT_LINE_EN |
863 IGU_PF_CONF_ATTN_BIT_EN);
864
865 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
866
867 /* flush all outstanding writes */
868 mmiowb();
869
870 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
871 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
6bf07b8e 872 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
823e1d90
YM
873}
874
875static void bnx2x_int_disable(struct bnx2x *bp)
876{
877 if (bp->common.int_block == INT_BLOCK_HC)
878 bnx2x_hc_int_disable(bp);
879 else
880 bnx2x_igu_int_disable(bp);
881}
882
883void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
a2fbb9ea
ET
884{
885 int i;
523224a3
DK
886 u16 j;
887 struct hc_sp_status_block_data sp_sb_data;
888 int func = BP_FUNC(bp);
889#ifdef BNX2X_STOP_ON_ERROR
890 u16 start = 0, end = 0;
6383c0b3 891 u8 cos;
523224a3 892#endif
823e1d90
YM
893 if (disable_int)
894 bnx2x_int_disable(bp);
a2fbb9ea 895
66e855f3 896 bp->stats_state = STATS_STATE_DISABLED;
7a752993 897 bp->eth_stats.unrecoverable_error++;
66e855f3
YG
898 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
899
a2fbb9ea
ET
900 BNX2X_ERR("begin crash dump -----------------\n");
901
8440d2b6
EG
902 /* Indices */
903 /* Common */
51c1a580 904 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
619c5cb6
VZ
905 bp->def_idx, bp->def_att_idx, bp->attn_state,
906 bp->spq_prod_idx, bp->stats_counter);
523224a3
DK
907 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
908 bp->def_status_blk->atten_status_block.attn_bits,
909 bp->def_status_blk->atten_status_block.attn_bits_ack,
910 bp->def_status_blk->atten_status_block.status_block_id,
911 bp->def_status_blk->atten_status_block.attn_bits_index);
912 BNX2X_ERR(" def (");
913 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
914 pr_cont("0x%x%s",
f1deab50
JP
915 bp->def_status_blk->sp_sb.index_values[i],
916 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
523224a3
DK
917
918 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
919 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
920 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
921 i*sizeof(u32));
922
f1deab50 923 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
523224a3
DK
924 sp_sb_data.igu_sb_id,
925 sp_sb_data.igu_seg_id,
926 sp_sb_data.p_func.pf_id,
927 sp_sb_data.p_func.vnic_id,
928 sp_sb_data.p_func.vf_id,
619c5cb6
VZ
929 sp_sb_data.p_func.vf_valid,
930 sp_sb_data.state);
523224a3 931
ec6ba945 932 for_each_eth_queue(bp, i) {
a2fbb9ea 933 struct bnx2x_fastpath *fp = &bp->fp[i];
523224a3 934 int loop;
f2e0899f 935 struct hc_status_block_data_e2 sb_data_e2;
523224a3
DK
936 struct hc_status_block_data_e1x sb_data_e1x;
937 struct hc_status_block_sm *hc_sm_p =
619c5cb6
VZ
938 CHIP_IS_E1x(bp) ?
939 sb_data_e1x.common.state_machine :
940 sb_data_e2.common.state_machine;
523224a3 941 struct hc_index_data *hc_index_p =
619c5cb6
VZ
942 CHIP_IS_E1x(bp) ?
943 sb_data_e1x.index_data :
944 sb_data_e2.index_data;
6383c0b3 945 u8 data_size, cos;
523224a3 946 u32 *sb_data_p;
6383c0b3 947 struct bnx2x_fp_txdata txdata;
523224a3
DK
948
949 /* Rx */
51c1a580 950 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
8440d2b6 951 i, fp->rx_bd_prod, fp->rx_bd_cons,
523224a3 952 fp->rx_comp_prod,
66e855f3 953 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
51c1a580 954 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
8440d2b6 955 fp->rx_sge_prod, fp->last_max_sge,
523224a3 956 le16_to_cpu(fp->fp_hc_idx));
a2fbb9ea 957
523224a3 958 /* Tx */
6383c0b3
AE
959 for_each_cos_in_tx_queue(fp, cos)
960 {
65565884 961 txdata = *fp->txdata_ptr[cos];
51c1a580 962 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
6383c0b3
AE
963 i, txdata.tx_pkt_prod,
964 txdata.tx_pkt_cons, txdata.tx_bd_prod,
965 txdata.tx_bd_cons,
966 le16_to_cpu(*txdata.tx_cons_sb));
967 }
523224a3 968
619c5cb6
VZ
969 loop = CHIP_IS_E1x(bp) ?
970 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
523224a3
DK
971
972 /* host sb data */
973
ec6ba945
VZ
974 if (IS_FCOE_FP(fp))
975 continue;
55c11941 976
523224a3
DK
977 BNX2X_ERR(" run indexes (");
978 for (j = 0; j < HC_SB_MAX_SM; j++)
979 pr_cont("0x%x%s",
980 fp->sb_running_index[j],
981 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
982
983 BNX2X_ERR(" indexes (");
984 for (j = 0; j < loop; j++)
985 pr_cont("0x%x%s",
986 fp->sb_index_values[j],
987 (j == loop - 1) ? ")" : " ");
988 /* fw sb data */
619c5cb6
VZ
989 data_size = CHIP_IS_E1x(bp) ?
990 sizeof(struct hc_status_block_data_e1x) :
991 sizeof(struct hc_status_block_data_e2);
523224a3 992 data_size /= sizeof(u32);
619c5cb6
VZ
993 sb_data_p = CHIP_IS_E1x(bp) ?
994 (u32 *)&sb_data_e1x :
995 (u32 *)&sb_data_e2;
523224a3
DK
996 /* copy sb data in here */
997 for (j = 0; j < data_size; j++)
998 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
999 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1000 j * sizeof(u32));
1001
619c5cb6 1002 if (!CHIP_IS_E1x(bp)) {
51c1a580 1003 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
f2e0899f
DK
1004 sb_data_e2.common.p_func.pf_id,
1005 sb_data_e2.common.p_func.vf_id,
1006 sb_data_e2.common.p_func.vf_valid,
1007 sb_data_e2.common.p_func.vnic_id,
619c5cb6
VZ
1008 sb_data_e2.common.same_igu_sb_1b,
1009 sb_data_e2.common.state);
f2e0899f 1010 } else {
51c1a580 1011 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
f2e0899f
DK
1012 sb_data_e1x.common.p_func.pf_id,
1013 sb_data_e1x.common.p_func.vf_id,
1014 sb_data_e1x.common.p_func.vf_valid,
1015 sb_data_e1x.common.p_func.vnic_id,
619c5cb6
VZ
1016 sb_data_e1x.common.same_igu_sb_1b,
1017 sb_data_e1x.common.state);
f2e0899f 1018 }
523224a3
DK
1019
1020 /* SB_SMs data */
1021 for (j = 0; j < HC_SB_MAX_SM; j++) {
51c1a580
MS
1022 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1023 j, hc_sm_p[j].__flags,
1024 hc_sm_p[j].igu_sb_id,
1025 hc_sm_p[j].igu_seg_id,
1026 hc_sm_p[j].time_to_expire,
1027 hc_sm_p[j].timer_value);
523224a3
DK
1028 }
1029
16a5fd92 1030 /* Indices data */
523224a3 1031 for (j = 0; j < loop; j++) {
51c1a580 1032 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
523224a3
DK
1033 hc_index_p[j].flags,
1034 hc_index_p[j].timeout);
1035 }
8440d2b6 1036 }
a2fbb9ea 1037
523224a3 1038#ifdef BNX2X_STOP_ON_ERROR
04c46736
YM
1039
1040 /* event queue */
6bf07b8e 1041 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
04c46736
YM
1042 for (i = 0; i < NUM_EQ_DESC; i++) {
1043 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1044
1045 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1046 i, bp->eq_ring[i].message.opcode,
1047 bp->eq_ring[i].message.error);
1048 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1049 }
1050
8440d2b6
EG
1051 /* Rings */
1052 /* Rx */
55c11941 1053 for_each_valid_rx_queue(bp, i) {
8440d2b6 1054 struct bnx2x_fastpath *fp = &bp->fp[i];
a2fbb9ea
ET
1055
1056 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1057 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
8440d2b6 1058 for (j = start; j != end; j = RX_BD(j + 1)) {
a2fbb9ea
ET
1059 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1060 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1061
c3eefaf6 1062 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
44151acb 1063 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
a2fbb9ea
ET
1064 }
1065
3196a88a
EG
1066 start = RX_SGE(fp->rx_sge_prod);
1067 end = RX_SGE(fp->last_max_sge);
8440d2b6 1068 for (j = start; j != end; j = RX_SGE(j + 1)) {
7a9b2557
VZ
1069 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1070 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1071
c3eefaf6
EG
1072 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1073 i, j, rx_sge[1], rx_sge[0], sw_page->page);
7a9b2557
VZ
1074 }
1075
a2fbb9ea
ET
1076 start = RCQ_BD(fp->rx_comp_cons - 10);
1077 end = RCQ_BD(fp->rx_comp_cons + 503);
8440d2b6 1078 for (j = start; j != end; j = RCQ_BD(j + 1)) {
a2fbb9ea
ET
1079 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1080
c3eefaf6
EG
1081 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1082 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
a2fbb9ea
ET
1083 }
1084 }
1085
8440d2b6 1086 /* Tx */
55c11941 1087 for_each_valid_tx_queue(bp, i) {
8440d2b6 1088 struct bnx2x_fastpath *fp = &bp->fp[i];
6383c0b3 1089 for_each_cos_in_tx_queue(fp, cos) {
65565884 1090 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
6383c0b3
AE
1091
1092 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1093 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1094 for (j = start; j != end; j = TX_BD(j + 1)) {
1095 struct sw_tx_bd *sw_bd =
1096 &txdata->tx_buf_ring[j];
1097
51c1a580 1098 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
6383c0b3
AE
1099 i, cos, j, sw_bd->skb,
1100 sw_bd->first_bd);
1101 }
8440d2b6 1102
6383c0b3
AE
1103 start = TX_BD(txdata->tx_bd_cons - 10);
1104 end = TX_BD(txdata->tx_bd_cons + 254);
1105 for (j = start; j != end; j = TX_BD(j + 1)) {
1106 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
8440d2b6 1107
51c1a580 1108 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
6383c0b3
AE
1109 i, cos, j, tx_bd[0], tx_bd[1],
1110 tx_bd[2], tx_bd[3]);
1111 }
8440d2b6
EG
1112 }
1113 }
523224a3 1114#endif
34f80b04 1115 bnx2x_fw_dump(bp);
a2fbb9ea
ET
1116 bnx2x_mc_assert(bp);
1117 BNX2X_ERR("end crash dump -----------------\n");
a2fbb9ea
ET
1118}
1119
619c5cb6
VZ
1120/*
1121 * FLR Support for E2
1122 *
1123 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1124 * initialization.
1125 */
16a5fd92 1126#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
89db4ad8
AE
1127#define FLR_WAIT_INTERVAL 50 /* usec */
1128#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
619c5cb6
VZ
1129
1130struct pbf_pN_buf_regs {
1131 int pN;
1132 u32 init_crd;
1133 u32 crd;
1134 u32 crd_freed;
1135};
1136
1137struct pbf_pN_cmd_regs {
1138 int pN;
1139 u32 lines_occup;
1140 u32 lines_freed;
1141};
1142
1143static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1144 struct pbf_pN_buf_regs *regs,
1145 u32 poll_count)
1146{
1147 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1148 u32 cur_cnt = poll_count;
1149
1150 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1151 crd = crd_start = REG_RD(bp, regs->crd);
1152 init_crd = REG_RD(bp, regs->init_crd);
1153
1154 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1155 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1156 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1157
1158 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1159 (init_crd - crd_start))) {
1160 if (cur_cnt--) {
89db4ad8 1161 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1162 crd = REG_RD(bp, regs->crd);
1163 crd_freed = REG_RD(bp, regs->crd_freed);
1164 } else {
1165 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1166 regs->pN);
1167 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1168 regs->pN, crd);
1169 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1170 regs->pN, crd_freed);
1171 break;
1172 }
1173 }
1174 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
89db4ad8 1175 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
619c5cb6
VZ
1176}
1177
1178static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1179 struct pbf_pN_cmd_regs *regs,
1180 u32 poll_count)
1181{
1182 u32 occup, to_free, freed, freed_start;
1183 u32 cur_cnt = poll_count;
1184
1185 occup = to_free = REG_RD(bp, regs->lines_occup);
1186 freed = freed_start = REG_RD(bp, regs->lines_freed);
1187
1188 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1189 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1190
1191 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1192 if (cur_cnt--) {
89db4ad8 1193 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1194 occup = REG_RD(bp, regs->lines_occup);
1195 freed = REG_RD(bp, regs->lines_freed);
1196 } else {
1197 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1198 regs->pN);
1199 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1200 regs->pN, occup);
1201 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1202 regs->pN, freed);
1203 break;
1204 }
1205 }
1206 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
89db4ad8 1207 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
619c5cb6
VZ
1208}
1209
1191cb83
ED
1210static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1211 u32 expected, u32 poll_count)
619c5cb6
VZ
1212{
1213 u32 cur_cnt = poll_count;
1214 u32 val;
1215
1216 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
89db4ad8 1217 udelay(FLR_WAIT_INTERVAL);
619c5cb6
VZ
1218
1219 return val;
1220}
1221
d16132ce
AE
1222int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1223 char *msg, u32 poll_cnt)
619c5cb6
VZ
1224{
1225 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1226 if (val != 0) {
1227 BNX2X_ERR("%s usage count=%d\n", msg, val);
1228 return 1;
1229 }
1230 return 0;
1231}
1232
d16132ce
AE
1233/* Common routines with VF FLR cleanup */
1234u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
619c5cb6
VZ
1235{
1236 /* adjust polling timeout */
1237 if (CHIP_REV_IS_EMUL(bp))
1238 return FLR_POLL_CNT * 2000;
1239
1240 if (CHIP_REV_IS_FPGA(bp))
1241 return FLR_POLL_CNT * 120;
1242
1243 return FLR_POLL_CNT;
1244}
1245
d16132ce 1246void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
619c5cb6
VZ
1247{
1248 struct pbf_pN_cmd_regs cmd_regs[] = {
1249 {0, (CHIP_IS_E3B0(bp)) ?
1250 PBF_REG_TQ_OCCUPANCY_Q0 :
1251 PBF_REG_P0_TQ_OCCUPANCY,
1252 (CHIP_IS_E3B0(bp)) ?
1253 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1254 PBF_REG_P0_TQ_LINES_FREED_CNT},
1255 {1, (CHIP_IS_E3B0(bp)) ?
1256 PBF_REG_TQ_OCCUPANCY_Q1 :
1257 PBF_REG_P1_TQ_OCCUPANCY,
1258 (CHIP_IS_E3B0(bp)) ?
1259 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1260 PBF_REG_P1_TQ_LINES_FREED_CNT},
1261 {4, (CHIP_IS_E3B0(bp)) ?
1262 PBF_REG_TQ_OCCUPANCY_LB_Q :
1263 PBF_REG_P4_TQ_OCCUPANCY,
1264 (CHIP_IS_E3B0(bp)) ?
1265 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1266 PBF_REG_P4_TQ_LINES_FREED_CNT}
1267 };
1268
1269 struct pbf_pN_buf_regs buf_regs[] = {
1270 {0, (CHIP_IS_E3B0(bp)) ?
1271 PBF_REG_INIT_CRD_Q0 :
1272 PBF_REG_P0_INIT_CRD ,
1273 (CHIP_IS_E3B0(bp)) ?
1274 PBF_REG_CREDIT_Q0 :
1275 PBF_REG_P0_CREDIT,
1276 (CHIP_IS_E3B0(bp)) ?
1277 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1278 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1279 {1, (CHIP_IS_E3B0(bp)) ?
1280 PBF_REG_INIT_CRD_Q1 :
1281 PBF_REG_P1_INIT_CRD,
1282 (CHIP_IS_E3B0(bp)) ?
1283 PBF_REG_CREDIT_Q1 :
1284 PBF_REG_P1_CREDIT,
1285 (CHIP_IS_E3B0(bp)) ?
1286 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1287 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1288 {4, (CHIP_IS_E3B0(bp)) ?
1289 PBF_REG_INIT_CRD_LB_Q :
1290 PBF_REG_P4_INIT_CRD,
1291 (CHIP_IS_E3B0(bp)) ?
1292 PBF_REG_CREDIT_LB_Q :
1293 PBF_REG_P4_CREDIT,
1294 (CHIP_IS_E3B0(bp)) ?
1295 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1296 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1297 };
1298
1299 int i;
1300
1301 /* Verify the command queues are flushed P0, P1, P4 */
1302 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1303 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1304
619c5cb6
VZ
1305 /* Verify the transmission buffers are flushed P0, P1, P4 */
1306 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1307 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1308}
1309
1310#define OP_GEN_PARAM(param) \
1311 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1312
1313#define OP_GEN_TYPE(type) \
1314 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1315
1316#define OP_GEN_AGG_VECT(index) \
1317 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1318
d16132ce 1319int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
619c5cb6 1320{
86564c3f 1321 u32 op_gen_command = 0;
619c5cb6
VZ
1322 u32 comp_addr = BAR_CSTRORM_INTMEM +
1323 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1324 int ret = 0;
1325
1326 if (REG_RD(bp, comp_addr)) {
89db4ad8 1327 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
619c5cb6
VZ
1328 return 1;
1329 }
1330
86564c3f
YM
1331 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1332 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1333 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1334 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
619c5cb6 1335
89db4ad8 1336 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
86564c3f 1337 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
619c5cb6
VZ
1338
1339 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1340 BNX2X_ERR("FW final cleanup did not succeed\n");
51c1a580
MS
1341 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1342 (REG_RD(bp, comp_addr)));
d16132ce
AE
1343 bnx2x_panic();
1344 return 1;
619c5cb6 1345 }
16a5fd92 1346 /* Zero completion for next FLR */
619c5cb6
VZ
1347 REG_WR(bp, comp_addr, 0);
1348
1349 return ret;
1350}
1351
b56e9670 1352u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
619c5cb6 1353{
619c5cb6
VZ
1354 u16 status;
1355
2a80eebc 1356 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
619c5cb6
VZ
1357 return status & PCI_EXP_DEVSTA_TRPND;
1358}
1359
1360/* PF FLR specific routines
1361*/
1362static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1363{
619c5cb6
VZ
1364 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1365 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1366 CFC_REG_NUM_LCIDS_INSIDE_PF,
1367 "CFC PF usage counter timed out",
1368 poll_cnt))
1369 return 1;
1370
619c5cb6
VZ
1371 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1372 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1373 DORQ_REG_PF_USAGE_CNT,
1374 "DQ PF usage counter timed out",
1375 poll_cnt))
1376 return 1;
1377
1378 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1379 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1380 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1381 "QM PF usage counter timed out",
1382 poll_cnt))
1383 return 1;
1384
1385 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1386 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1387 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1388 "Timers VNIC usage counter timed out",
1389 poll_cnt))
1390 return 1;
1391 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1392 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1393 "Timers NUM_SCANS usage counter timed out",
1394 poll_cnt))
1395 return 1;
1396
1397 /* Wait DMAE PF usage counter to zero */
1398 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1399 dmae_reg_go_c[INIT_DMAE_C(bp)],
6bf07b8e 1400 "DMAE command register timed out",
619c5cb6
VZ
1401 poll_cnt))
1402 return 1;
1403
1404 return 0;
1405}
1406
1407static void bnx2x_hw_enable_status(struct bnx2x *bp)
1408{
1409 u32 val;
1410
1411 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1412 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1413
1414 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1415 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1416
1417 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1418 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1419
1420 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1421 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1422
1423 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1424 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1425
1426 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1427 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1428
1429 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1430 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1431
1432 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1433 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1434 val);
1435}
1436
1437static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1438{
1439 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1440
1441 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1442
1443 /* Re-enable PF target read access */
1444 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1445
1446 /* Poll HW usage counters */
89db4ad8 1447 DP(BNX2X_MSG_SP, "Polling usage counters\n");
619c5cb6
VZ
1448 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1449 return -EBUSY;
1450
1451 /* Zero the igu 'trailing edge' and 'leading edge' */
1452
1453 /* Send the FW cleanup command */
1454 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1455 return -EBUSY;
1456
1457 /* ATC cleanup */
1458
1459 /* Verify TX hw is flushed */
1460 bnx2x_tx_hw_flushed(bp, poll_cnt);
1461
1462 /* Wait 100ms (not adjusted according to platform) */
1463 msleep(100);
1464
1465 /* Verify no pending pci transactions */
1466 if (bnx2x_is_pcie_pending(bp->pdev))
1467 BNX2X_ERR("PCIE Transactions still pending\n");
1468
1469 /* Debug */
1470 bnx2x_hw_enable_status(bp);
1471
1472 /*
1473 * Master enable - Due to WB DMAE writes performed before this
1474 * register is re-initialized as part of the regular function init
1475 */
1476 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1477
1478 return 0;
1479}
1480
f2e0899f 1481static void bnx2x_hc_int_enable(struct bnx2x *bp)
a2fbb9ea 1482{
34f80b04 1483 int port = BP_PORT(bp);
a2fbb9ea
ET
1484 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1485 u32 val = REG_RD(bp, addr);
69c326b3
DK
1486 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1487 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1488 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
a2fbb9ea
ET
1489
1490 if (msix) {
8badd27a
EG
1491 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1492 HC_CONFIG_0_REG_INT_LINE_EN_0);
a2fbb9ea
ET
1493 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1494 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
69c326b3
DK
1495 if (single_msix)
1496 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
8badd27a
EG
1497 } else if (msi) {
1498 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1499 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1500 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1501 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
a2fbb9ea
ET
1502 } else {
1503 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
615f8fd9 1504 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
a2fbb9ea
ET
1505 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1506 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
615f8fd9 1507
a0fd065c 1508 if (!CHIP_IS_E1(bp)) {
51c1a580
MS
1509 DP(NETIF_MSG_IFUP,
1510 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
615f8fd9 1511
a0fd065c 1512 REG_WR(bp, addr, val);
615f8fd9 1513
a0fd065c
DK
1514 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1515 }
a2fbb9ea
ET
1516 }
1517
a0fd065c
DK
1518 if (CHIP_IS_E1(bp))
1519 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1520
51c1a580
MS
1521 DP(NETIF_MSG_IFUP,
1522 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1523 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
a2fbb9ea
ET
1524
1525 REG_WR(bp, addr, val);
37dbbf32
EG
1526 /*
1527 * Ensure that HC_CONFIG is written before leading/trailing edge config
1528 */
1529 mmiowb();
1530 barrier();
34f80b04 1531
f2e0899f 1532 if (!CHIP_IS_E1(bp)) {
34f80b04 1533 /* init leading/trailing edge */
fb3bff17 1534 if (IS_MF(bp)) {
3395a033 1535 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
34f80b04 1536 if (bp->port.pmf)
4acac6a5
EG
1537 /* enable nig and gpio3 attention */
1538 val |= 0x1100;
34f80b04
EG
1539 } else
1540 val = 0xffff;
1541
1542 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1543 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1544 }
37dbbf32
EG
1545
1546 /* Make sure that interrupts are indeed enabled from here on */
1547 mmiowb();
a2fbb9ea
ET
1548}
1549
f2e0899f
DK
1550static void bnx2x_igu_int_enable(struct bnx2x *bp)
1551{
1552 u32 val;
30a5de77
DK
1553 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1554 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1555 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
f2e0899f
DK
1556
1557 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1558
1559 if (msix) {
1560 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1561 IGU_PF_CONF_SINGLE_ISR_EN);
ebe61d80 1562 val |= (IGU_PF_CONF_MSI_MSIX_EN |
f2e0899f 1563 IGU_PF_CONF_ATTN_BIT_EN);
30a5de77
DK
1564
1565 if (single_msix)
1566 val |= IGU_PF_CONF_SINGLE_ISR_EN;
f2e0899f
DK
1567 } else if (msi) {
1568 val &= ~IGU_PF_CONF_INT_LINE_EN;
ebe61d80 1569 val |= (IGU_PF_CONF_MSI_MSIX_EN |
f2e0899f
DK
1570 IGU_PF_CONF_ATTN_BIT_EN |
1571 IGU_PF_CONF_SINGLE_ISR_EN);
1572 } else {
1573 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
ebe61d80 1574 val |= (IGU_PF_CONF_INT_LINE_EN |
f2e0899f
DK
1575 IGU_PF_CONF_ATTN_BIT_EN |
1576 IGU_PF_CONF_SINGLE_ISR_EN);
1577 }
1578
ebe61d80
YM
1579 /* Clean previous status - need to configure igu prior to ack*/
1580 if ((!msix) || single_msix) {
1581 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1582 bnx2x_ack_int(bp);
1583 }
1584
1585 val |= IGU_PF_CONF_FUNC_EN;
1586
51c1a580 1587 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
f2e0899f
DK
1588 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1589
1590 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1591
79a8557a
YM
1592 if (val & IGU_PF_CONF_INT_LINE_EN)
1593 pci_intx(bp->pdev, true);
1594
f2e0899f
DK
1595 barrier();
1596
1597 /* init leading/trailing edge */
1598 if (IS_MF(bp)) {
3395a033 1599 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
f2e0899f
DK
1600 if (bp->port.pmf)
1601 /* enable nig and gpio3 attention */
1602 val |= 0x1100;
1603 } else
1604 val = 0xffff;
1605
1606 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1607 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1608
1609 /* Make sure that interrupts are indeed enabled from here on */
1610 mmiowb();
1611}
1612
1613void bnx2x_int_enable(struct bnx2x *bp)
1614{
1615 if (bp->common.int_block == INT_BLOCK_HC)
1616 bnx2x_hc_int_enable(bp);
1617 else
1618 bnx2x_igu_int_enable(bp);
1619}
1620
9f6c9258 1621void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
a2fbb9ea 1622{
a2fbb9ea 1623 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8badd27a 1624 int i, offset;
a2fbb9ea 1625
f8ef6e44
YG
1626 if (disable_hw)
1627 /* prevent the HW from sending interrupts */
1628 bnx2x_int_disable(bp);
a2fbb9ea
ET
1629
1630 /* make sure all ISRs are done */
1631 if (msix) {
8badd27a
EG
1632 synchronize_irq(bp->msix_table[0].vector);
1633 offset = 1;
55c11941
MS
1634 if (CNIC_SUPPORT(bp))
1635 offset++;
ec6ba945 1636 for_each_eth_queue(bp, i)
754a2f52 1637 synchronize_irq(bp->msix_table[offset++].vector);
a2fbb9ea
ET
1638 } else
1639 synchronize_irq(bp->pdev->irq);
1640
1641 /* make sure sp_task is not running */
1cf167f2 1642 cancel_delayed_work(&bp->sp_task);
3deb8167 1643 cancel_delayed_work(&bp->period_task);
1cf167f2 1644 flush_workqueue(bnx2x_wq);
a2fbb9ea
ET
1645}
1646
34f80b04 1647/* fast path */
a2fbb9ea
ET
1648
1649/*
34f80b04 1650 * General service functions
a2fbb9ea
ET
1651 */
1652
72fd0718
VZ
1653/* Return true if succeeded to acquire the lock */
1654static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1655{
1656 u32 lock_status;
1657 u32 resource_bit = (1 << resource);
1658 int func = BP_FUNC(bp);
1659 u32 hw_lock_control_reg;
1660
51c1a580
MS
1661 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1662 "Trying to take a lock on resource %d\n", resource);
72fd0718
VZ
1663
1664 /* Validating that the resource is within range */
1665 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 1666 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
72fd0718
VZ
1667 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1668 resource, HW_LOCK_MAX_RESOURCE_VALUE);
0fdf4d09 1669 return false;
72fd0718
VZ
1670 }
1671
1672 if (func <= 5)
1673 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1674 else
1675 hw_lock_control_reg =
1676 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1677
1678 /* Try to acquire the lock */
1679 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1680 lock_status = REG_RD(bp, hw_lock_control_reg);
1681 if (lock_status & resource_bit)
1682 return true;
1683
51c1a580
MS
1684 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1685 "Failed to get a lock on resource %d\n", resource);
72fd0718
VZ
1686 return false;
1687}
1688
c9ee9206
VZ
1689/**
1690 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1691 *
1692 * @bp: driver handle
1693 *
1694 * Returns the recovery leader resource id according to the engine this function
1695 * belongs to. Currently only only 2 engines is supported.
1696 */
1191cb83 1697static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
c9ee9206
VZ
1698{
1699 if (BP_PATH(bp))
1700 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1701 else
1702 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1703}
1704
1705/**
2de67439 1706 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
c9ee9206
VZ
1707 *
1708 * @bp: driver handle
1709 *
2de67439 1710 * Tries to acquire a leader lock for current engine.
c9ee9206 1711 */
1191cb83 1712static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
c9ee9206
VZ
1713{
1714 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1715}
1716
619c5cb6 1717static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
55c11941 1718
fd1fc79d
AE
1719/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1720static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1721{
1722 /* Set the interrupt occurred bit for the sp-task to recognize it
1723 * must ack the interrupt and transition according to the IGU
1724 * state machine.
1725 */
1726 atomic_set(&bp->interrupt_occurred, 1);
1727
1728 /* The sp_task must execute only after this bit
1729 * is set, otherwise we will get out of sync and miss all
1730 * further interrupts. Hence, the barrier.
1731 */
1732 smp_wmb();
1733
1734 /* schedule sp_task to workqueue */
1735 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1736}
3196a88a 1737
619c5cb6 1738void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
a2fbb9ea
ET
1739{
1740 struct bnx2x *bp = fp->bp;
1741 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1742 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
619c5cb6 1743 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
15192a8c 1744 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a2fbb9ea 1745
34f80b04 1746 DP(BNX2X_MSG_SP,
a2fbb9ea 1747 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
0626b899 1748 fp->index, cid, command, bp->state,
34f80b04 1749 rr_cqe->ramrod_cqe.ramrod_type);
a2fbb9ea 1750
fd1fc79d
AE
1751 /* If cid is within VF range, replace the slowpath object with the
1752 * one corresponding to this VF
1753 */
1754 if (cid >= BNX2X_FIRST_VF_CID &&
1755 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1756 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1757
619c5cb6
VZ
1758 switch (command) {
1759 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
d6cae238 1760 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
619c5cb6
VZ
1761 drv_cmd = BNX2X_Q_CMD_UPDATE;
1762 break;
d6cae238 1763
619c5cb6 1764 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
d6cae238 1765 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
619c5cb6 1766 drv_cmd = BNX2X_Q_CMD_SETUP;
a2fbb9ea
ET
1767 break;
1768
6383c0b3 1769 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
51c1a580 1770 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
6383c0b3
AE
1771 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1772 break;
1773
619c5cb6 1774 case (RAMROD_CMD_ID_ETH_HALT):
d6cae238 1775 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
619c5cb6 1776 drv_cmd = BNX2X_Q_CMD_HALT;
a2fbb9ea
ET
1777 break;
1778
619c5cb6 1779 case (RAMROD_CMD_ID_ETH_TERMINATE):
6bf07b8e 1780 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
619c5cb6 1781 drv_cmd = BNX2X_Q_CMD_TERMINATE;
a2fbb9ea
ET
1782 break;
1783
619c5cb6 1784 case (RAMROD_CMD_ID_ETH_EMPTY):
d6cae238 1785 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
619c5cb6 1786 drv_cmd = BNX2X_Q_CMD_EMPTY;
993ac7b5 1787 break;
619c5cb6
VZ
1788
1789 default:
1790 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1791 command, fp->index);
1792 return;
523224a3 1793 }
3196a88a 1794
619c5cb6
VZ
1795 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1796 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1797 /* q_obj->complete_cmd() failure means that this was
1798 * an unexpected completion.
1799 *
1800 * In this case we don't want to increase the bp->spq_left
1801 * because apparently we haven't sent this command the first
1802 * place.
1803 */
1804#ifdef BNX2X_STOP_ON_ERROR
1805 bnx2x_panic();
1806#else
1807 return;
1808#endif
fd1fc79d
AE
1809 /* SRIOV: reschedule any 'in_progress' operations */
1810 bnx2x_iov_sp_event(bp, cid, true);
619c5cb6 1811
8fe23fbd 1812 smp_mb__before_atomic_inc();
6e30dd4e 1813 atomic_inc(&bp->cq_spq_left);
619c5cb6
VZ
1814 /* push the change in bp->spq_left and towards the memory */
1815 smp_mb__after_atomic_inc();
49d66772 1816
d6cae238
VZ
1817 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1818
a3348722
BW
1819 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1820 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1821 /* if Q update ramrod is completed for last Q in AFEX vif set
1822 * flow, then ACK MCP at the end
1823 *
1824 * mark pending ACK to MCP bit.
1825 * prevent case that both bits are cleared.
1826 * At the end of load/unload driver checks that
2de67439 1827 * sp_state is cleared, and this order prevents
a3348722
BW
1828 * races
1829 */
1830 smp_mb__before_clear_bit();
1831 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1832 wmb();
1833 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1834 smp_mb__after_clear_bit();
1835
fd1fc79d
AE
1836 /* schedule the sp task as mcp ack is required */
1837 bnx2x_schedule_sp_task(bp);
a3348722
BW
1838 }
1839
523224a3 1840 return;
a2fbb9ea
ET
1841}
1842
9f6c9258 1843irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
a2fbb9ea 1844{
555f6c78 1845 struct bnx2x *bp = netdev_priv(dev_instance);
a2fbb9ea 1846 u16 status = bnx2x_ack_int(bp);
34f80b04 1847 u16 mask;
ca00392c 1848 int i;
6383c0b3 1849 u8 cos;
a2fbb9ea 1850
34f80b04 1851 /* Return here if interrupt is shared and it's not for us */
a2fbb9ea
ET
1852 if (unlikely(status == 0)) {
1853 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1854 return IRQ_NONE;
1855 }
f5372251 1856 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
a2fbb9ea 1857
3196a88a
EG
1858#ifdef BNX2X_STOP_ON_ERROR
1859 if (unlikely(bp->panic))
1860 return IRQ_HANDLED;
1861#endif
1862
ec6ba945 1863 for_each_eth_queue(bp, i) {
ca00392c 1864 struct bnx2x_fastpath *fp = &bp->fp[i];
a2fbb9ea 1865
55c11941 1866 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
ca00392c 1867 if (status & mask) {
619c5cb6 1868 /* Handle Rx or Tx according to SB id */
6383c0b3 1869 for_each_cos_in_tx_queue(fp, cos)
65565884 1870 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
523224a3 1871 prefetch(&fp->sb_running_index[SM_RX_ID]);
54b9ddaa 1872 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
ca00392c
EG
1873 status &= ~mask;
1874 }
a2fbb9ea
ET
1875 }
1876
55c11941
MS
1877 if (CNIC_SUPPORT(bp)) {
1878 mask = 0x2;
1879 if (status & (mask | 0x1)) {
1880 struct cnic_ops *c_ops = NULL;
993ac7b5 1881
ad9b4359
MC
1882 rcu_read_lock();
1883 c_ops = rcu_dereference(bp->cnic_ops);
1884 if (c_ops && (bp->cnic_eth_dev.drv_state &
1885 CNIC_DRV_STATE_HANDLES_IRQ))
1886 c_ops->cnic_handler(bp->cnic_data, NULL);
1887 rcu_read_unlock();
993ac7b5 1888
55c11941
MS
1889 status &= ~mask;
1890 }
993ac7b5 1891 }
a2fbb9ea 1892
34f80b04 1893 if (unlikely(status & 0x1)) {
fd1fc79d
AE
1894
1895 /* schedule sp task to perform default status block work, ack
1896 * attentions and enable interrupts.
1897 */
1898 bnx2x_schedule_sp_task(bp);
a2fbb9ea
ET
1899
1900 status &= ~0x1;
1901 if (!status)
1902 return IRQ_HANDLED;
1903 }
1904
cdaa7cb8
VZ
1905 if (unlikely(status))
1906 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
34f80b04 1907 status);
a2fbb9ea 1908
c18487ee 1909 return IRQ_HANDLED;
a2fbb9ea
ET
1910}
1911
c18487ee
YR
1912/* Link */
1913
1914/*
1915 * General service functions
1916 */
a2fbb9ea 1917
9f6c9258 1918int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
c18487ee
YR
1919{
1920 u32 lock_status;
1921 u32 resource_bit = (1 << resource);
4a37fb66
YG
1922 int func = BP_FUNC(bp);
1923 u32 hw_lock_control_reg;
c18487ee 1924 int cnt;
a2fbb9ea 1925
c18487ee
YR
1926 /* Validating that the resource is within range */
1927 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 1928 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
c18487ee
YR
1929 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1930 return -EINVAL;
1931 }
a2fbb9ea 1932
4a37fb66
YG
1933 if (func <= 5) {
1934 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1935 } else {
1936 hw_lock_control_reg =
1937 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1938 }
1939
c18487ee 1940 /* Validating that the resource is not already taken */
4a37fb66 1941 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee 1942 if (lock_status & resource_bit) {
51c1a580 1943 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
c18487ee
YR
1944 lock_status, resource_bit);
1945 return -EEXIST;
1946 }
a2fbb9ea 1947
46230476
EG
1948 /* Try for 5 second every 5ms */
1949 for (cnt = 0; cnt < 1000; cnt++) {
c18487ee 1950 /* Try to acquire the lock */
4a37fb66
YG
1951 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1952 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee
YR
1953 if (lock_status & resource_bit)
1954 return 0;
a2fbb9ea 1955
639d65b8 1956 usleep_range(5000, 10000);
a2fbb9ea 1957 }
51c1a580 1958 BNX2X_ERR("Timeout\n");
c18487ee
YR
1959 return -EAGAIN;
1960}
a2fbb9ea 1961
c9ee9206
VZ
1962int bnx2x_release_leader_lock(struct bnx2x *bp)
1963{
1964 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1965}
1966
9f6c9258 1967int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
c18487ee
YR
1968{
1969 u32 lock_status;
1970 u32 resource_bit = (1 << resource);
4a37fb66
YG
1971 int func = BP_FUNC(bp);
1972 u32 hw_lock_control_reg;
a2fbb9ea 1973
c18487ee
YR
1974 /* Validating that the resource is within range */
1975 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
51c1a580 1976 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
c18487ee
YR
1977 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1978 return -EINVAL;
1979 }
1980
4a37fb66
YG
1981 if (func <= 5) {
1982 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1983 } else {
1984 hw_lock_control_reg =
1985 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1986 }
1987
c18487ee 1988 /* Validating that the resource is currently taken */
4a37fb66 1989 lock_status = REG_RD(bp, hw_lock_control_reg);
c18487ee 1990 if (!(lock_status & resource_bit)) {
6bf07b8e
YM
1991 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
1992 lock_status, resource_bit);
c18487ee 1993 return -EFAULT;
a2fbb9ea
ET
1994 }
1995
9f6c9258
DK
1996 REG_WR(bp, hw_lock_control_reg, resource_bit);
1997 return 0;
c18487ee 1998}
a2fbb9ea 1999
4acac6a5
EG
2000int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2001{
2002 /* The GPIO should be swapped if swap register is set and active */
2003 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2004 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2005 int gpio_shift = gpio_num +
2006 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2007 u32 gpio_mask = (1 << gpio_shift);
2008 u32 gpio_reg;
2009 int value;
2010
2011 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2012 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2013 return -EINVAL;
2014 }
2015
2016 /* read GPIO value */
2017 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2018
2019 /* get the requested pin value */
2020 if ((gpio_reg & gpio_mask) == gpio_mask)
2021 value = 1;
2022 else
2023 value = 0;
2024
2025 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2026
2027 return value;
2028}
2029
17de50b7 2030int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
c18487ee
YR
2031{
2032 /* The GPIO should be swapped if swap register is set and active */
2033 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
17de50b7 2034 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
c18487ee
YR
2035 int gpio_shift = gpio_num +
2036 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2037 u32 gpio_mask = (1 << gpio_shift);
2038 u32 gpio_reg;
a2fbb9ea 2039
c18487ee
YR
2040 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2041 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2042 return -EINVAL;
2043 }
a2fbb9ea 2044
4a37fb66 2045 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
c18487ee
YR
2046 /* read GPIO and mask except the float bits */
2047 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
a2fbb9ea 2048
c18487ee
YR
2049 switch (mode) {
2050 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
51c1a580
MS
2051 DP(NETIF_MSG_LINK,
2052 "Set GPIO %d (shift %d) -> output low\n",
c18487ee
YR
2053 gpio_num, gpio_shift);
2054 /* clear FLOAT and set CLR */
2055 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2056 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2057 break;
a2fbb9ea 2058
c18487ee 2059 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
51c1a580
MS
2060 DP(NETIF_MSG_LINK,
2061 "Set GPIO %d (shift %d) -> output high\n",
c18487ee
YR
2062 gpio_num, gpio_shift);
2063 /* clear FLOAT and set SET */
2064 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2065 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2066 break;
a2fbb9ea 2067
17de50b7 2068 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
51c1a580
MS
2069 DP(NETIF_MSG_LINK,
2070 "Set GPIO %d (shift %d) -> input\n",
c18487ee
YR
2071 gpio_num, gpio_shift);
2072 /* set FLOAT */
2073 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2074 break;
a2fbb9ea 2075
c18487ee
YR
2076 default:
2077 break;
a2fbb9ea
ET
2078 }
2079
c18487ee 2080 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
4a37fb66 2081 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
f1410647 2082
c18487ee 2083 return 0;
a2fbb9ea
ET
2084}
2085
0d40f0d4
YR
2086int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2087{
2088 u32 gpio_reg = 0;
2089 int rc = 0;
2090
2091 /* Any port swapping should be handled by caller. */
2092
2093 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2094 /* read GPIO and mask except the float bits */
2095 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2096 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2097 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2098 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2099
2100 switch (mode) {
2101 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2102 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2103 /* set CLR */
2104 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2105 break;
2106
2107 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2108 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2109 /* set SET */
2110 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2111 break;
2112
2113 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2114 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2115 /* set FLOAT */
2116 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2117 break;
2118
2119 default:
2120 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2121 rc = -EINVAL;
2122 break;
2123 }
2124
2125 if (rc == 0)
2126 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2127
2128 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2129
2130 return rc;
2131}
2132
4acac6a5
EG
2133int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2134{
2135 /* The GPIO should be swapped if swap register is set and active */
2136 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2137 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2138 int gpio_shift = gpio_num +
2139 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2140 u32 gpio_mask = (1 << gpio_shift);
2141 u32 gpio_reg;
2142
2143 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2144 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2145 return -EINVAL;
2146 }
2147
2148 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2149 /* read GPIO int */
2150 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2151
2152 switch (mode) {
2153 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
51c1a580
MS
2154 DP(NETIF_MSG_LINK,
2155 "Clear GPIO INT %d (shift %d) -> output low\n",
2156 gpio_num, gpio_shift);
4acac6a5
EG
2157 /* clear SET and set CLR */
2158 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2159 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2160 break;
2161
2162 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
51c1a580
MS
2163 DP(NETIF_MSG_LINK,
2164 "Set GPIO INT %d (shift %d) -> output high\n",
2165 gpio_num, gpio_shift);
4acac6a5
EG
2166 /* clear CLR and set SET */
2167 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2168 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2169 break;
2170
2171 default:
2172 break;
2173 }
2174
2175 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2176 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2177
2178 return 0;
2179}
2180
d6d99a3f 2181static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
a2fbb9ea 2182{
c18487ee 2183 u32 spio_reg;
a2fbb9ea 2184
d6d99a3f
YM
2185 /* Only 2 SPIOs are configurable */
2186 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2187 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
c18487ee 2188 return -EINVAL;
a2fbb9ea
ET
2189 }
2190
4a37fb66 2191 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
c18487ee 2192 /* read SPIO and mask except the float bits */
d6d99a3f 2193 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
a2fbb9ea 2194
c18487ee 2195 switch (mode) {
d6d99a3f
YM
2196 case MISC_SPIO_OUTPUT_LOW:
2197 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
c18487ee 2198 /* clear FLOAT and set CLR */
d6d99a3f
YM
2199 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2200 spio_reg |= (spio << MISC_SPIO_CLR_POS);
c18487ee 2201 break;
a2fbb9ea 2202
d6d99a3f
YM
2203 case MISC_SPIO_OUTPUT_HIGH:
2204 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
c18487ee 2205 /* clear FLOAT and set SET */
d6d99a3f
YM
2206 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2207 spio_reg |= (spio << MISC_SPIO_SET_POS);
c18487ee 2208 break;
a2fbb9ea 2209
d6d99a3f
YM
2210 case MISC_SPIO_INPUT_HI_Z:
2211 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
c18487ee 2212 /* set FLOAT */
d6d99a3f 2213 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
c18487ee 2214 break;
a2fbb9ea 2215
c18487ee
YR
2216 default:
2217 break;
a2fbb9ea
ET
2218 }
2219
c18487ee 2220 REG_WR(bp, MISC_REG_SPIO, spio_reg);
4a37fb66 2221 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
c18487ee 2222
a2fbb9ea
ET
2223 return 0;
2224}
2225
9f6c9258 2226void bnx2x_calc_fc_adv(struct bnx2x *bp)
a2fbb9ea 2227{
a22f0788 2228 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
ad33ea3a
EG
2229 switch (bp->link_vars.ieee_fc &
2230 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
c18487ee 2231 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
a22f0788 2232 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
f85582f8 2233 ADVERTISED_Pause);
c18487ee 2234 break;
356e2385 2235
c18487ee 2236 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
a22f0788 2237 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
f85582f8 2238 ADVERTISED_Pause);
c18487ee 2239 break;
356e2385 2240
c18487ee 2241 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
a22f0788 2242 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
c18487ee 2243 break;
356e2385 2244
c18487ee 2245 default:
a22f0788 2246 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
f85582f8 2247 ADVERTISED_Pause);
c18487ee
YR
2248 break;
2249 }
2250}
f1410647 2251
cd1dfce2 2252static void bnx2x_set_requested_fc(struct bnx2x *bp)
c18487ee 2253{
cd1dfce2
YM
2254 /* Initialize link parameters structure variables
2255 * It is recommended to turn off RX FC for jumbo frames
2256 * for better performance
2257 */
2258 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2259 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2260 else
2261 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2262}
a2fbb9ea 2263
cd1dfce2
YM
2264int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2265{
2266 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2267 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2268
2269 if (!BP_NOMCP(bp)) {
2270 bnx2x_set_requested_fc(bp);
4a37fb66 2271 bnx2x_acquire_phy_lock(bp);
b5bf9068 2272
a22f0788 2273 if (load_mode == LOAD_DIAG) {
1cb0c788
YR
2274 struct link_params *lp = &bp->link_params;
2275 lp->loopback_mode = LOOPBACK_XGXS;
2276 /* do PHY loopback at 10G speed, if possible */
2277 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2278 if (lp->speed_cap_mask[cfx_idx] &
2279 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2280 lp->req_line_speed[cfx_idx] =
2281 SPEED_10000;
2282 else
2283 lp->req_line_speed[cfx_idx] =
2284 SPEED_1000;
2285 }
a22f0788 2286 }
b5bf9068 2287
8970b2e4
MS
2288 if (load_mode == LOAD_LOOPBACK_EXT) {
2289 struct link_params *lp = &bp->link_params;
2290 lp->loopback_mode = LOOPBACK_EXT;
2291 }
2292
19680c48 2293 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
b5bf9068 2294
4a37fb66 2295 bnx2x_release_phy_lock(bp);
a2fbb9ea 2296
3c96c68b
EG
2297 bnx2x_calc_fc_adv(bp);
2298
cd1dfce2 2299 if (bp->link_vars.link_up) {
b5bf9068 2300 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
19680c48 2301 bnx2x_link_report(bp);
cd1dfce2
YM
2302 }
2303 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
a22f0788 2304 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
19680c48
EG
2305 return rc;
2306 }
f5372251 2307 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
19680c48 2308 return -EINVAL;
a2fbb9ea
ET
2309}
2310
9f6c9258 2311void bnx2x_link_set(struct bnx2x *bp)
a2fbb9ea 2312{
19680c48 2313 if (!BP_NOMCP(bp)) {
4a37fb66 2314 bnx2x_acquire_phy_lock(bp);
19680c48 2315 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
4a37fb66 2316 bnx2x_release_phy_lock(bp);
a2fbb9ea 2317
19680c48
EG
2318 bnx2x_calc_fc_adv(bp);
2319 } else
f5372251 2320 BNX2X_ERR("Bootcode is missing - can not set link\n");
c18487ee 2321}
a2fbb9ea 2322
c18487ee
YR
2323static void bnx2x__link_reset(struct bnx2x *bp)
2324{
19680c48 2325 if (!BP_NOMCP(bp)) {
4a37fb66 2326 bnx2x_acquire_phy_lock(bp);
5d07d868 2327 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
4a37fb66 2328 bnx2x_release_phy_lock(bp);
19680c48 2329 } else
f5372251 2330 BNX2X_ERR("Bootcode is missing - can not reset link\n");
c18487ee 2331}
a2fbb9ea 2332
5d07d868
YM
2333void bnx2x_force_link_reset(struct bnx2x *bp)
2334{
2335 bnx2x_acquire_phy_lock(bp);
2336 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2337 bnx2x_release_phy_lock(bp);
2338}
2339
a22f0788 2340u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
c18487ee 2341{
2145a920 2342 u8 rc = 0;
a2fbb9ea 2343
2145a920
VZ
2344 if (!BP_NOMCP(bp)) {
2345 bnx2x_acquire_phy_lock(bp);
a22f0788
YR
2346 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2347 is_serdes);
2145a920
VZ
2348 bnx2x_release_phy_lock(bp);
2349 } else
2350 BNX2X_ERR("Bootcode is missing - can not test link\n");
a2fbb9ea 2351
c18487ee
YR
2352 return rc;
2353}
a2fbb9ea 2354
2691d51d
EG
2355/* Calculates the sum of vn_min_rates.
2356 It's needed for further normalizing of the min_rates.
2357 Returns:
2358 sum of vn_min_rates.
2359 or
2360 0 - if all the min_rates are 0.
16a5fd92 2361 In the later case fairness algorithm should be deactivated.
2691d51d
EG
2362 If not all min_rates are zero then those that are zeroes will be set to 1.
2363 */
b475d78f
YM
2364static void bnx2x_calc_vn_min(struct bnx2x *bp,
2365 struct cmng_init_input *input)
2691d51d
EG
2366{
2367 int all_zero = 1;
2691d51d
EG
2368 int vn;
2369
3395a033 2370 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
f2e0899f 2371 u32 vn_cfg = bp->mf_config[vn];
2691d51d
EG
2372 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2373 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2374
2375 /* Skip hidden vns */
2376 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
b475d78f 2377 vn_min_rate = 0;
2691d51d 2378 /* If min rate is zero - set it to 1 */
b475d78f 2379 else if (!vn_min_rate)
2691d51d
EG
2380 vn_min_rate = DEF_MIN_RATE;
2381 else
2382 all_zero = 0;
2383
b475d78f 2384 input->vnic_min_rate[vn] = vn_min_rate;
2691d51d
EG
2385 }
2386
30ae438b
DK
2387 /* if ETS or all min rates are zeros - disable fairness */
2388 if (BNX2X_IS_ETS_ENABLED(bp)) {
b475d78f 2389 input->flags.cmng_enables &=
30ae438b
DK
2390 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2391 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2392 } else if (all_zero) {
b475d78f 2393 input->flags.cmng_enables &=
b015e3d1 2394 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
b475d78f
YM
2395 DP(NETIF_MSG_IFUP,
2396 "All MIN values are zeroes fairness will be disabled\n");
b015e3d1 2397 } else
b475d78f 2398 input->flags.cmng_enables |=
b015e3d1 2399 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2691d51d
EG
2400}
2401
b475d78f
YM
2402static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2403 struct cmng_init_input *input)
34f80b04 2404{
b475d78f 2405 u16 vn_max_rate;
f2e0899f 2406 u32 vn_cfg = bp->mf_config[vn];
34f80b04 2407
b475d78f 2408 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
34f80b04 2409 vn_max_rate = 0;
b475d78f 2410 else {
faa6fcbb
DK
2411 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2412
b475d78f 2413 if (IS_MF_SI(bp)) {
faa6fcbb
DK
2414 /* maxCfg in percents of linkspeed */
2415 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
b475d78f 2416 } else /* SD modes */
faa6fcbb
DK
2417 /* maxCfg is absolute in 100Mb units */
2418 vn_max_rate = maxCfg * 100;
34f80b04 2419 }
f85582f8 2420
b475d78f 2421 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
34f80b04 2422
b475d78f 2423 input->vnic_max_rate[vn] = vn_max_rate;
34f80b04 2424}
f85582f8 2425
523224a3
DK
2426static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2427{
2428 if (CHIP_REV_IS_SLOW(bp))
2429 return CMNG_FNS_NONE;
fb3bff17 2430 if (IS_MF(bp))
523224a3
DK
2431 return CMNG_FNS_MINMAX;
2432
2433 return CMNG_FNS_NONE;
2434}
2435
2ae17f66 2436void bnx2x_read_mf_cfg(struct bnx2x *bp)
523224a3 2437{
0793f83f 2438 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
523224a3
DK
2439
2440 if (BP_NOMCP(bp))
16a5fd92 2441 return; /* what should be the default value in this case */
523224a3 2442
0793f83f
DK
2443 /* For 2 port configuration the absolute function number formula
2444 * is:
2445 * abs_func = 2 * vn + BP_PORT + BP_PATH
2446 *
2447 * and there are 4 functions per port
2448 *
2449 * For 4 port configuration it is
2450 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2451 *
2452 * and there are 2 functions per port
2453 */
3395a033 2454 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
0793f83f
DK
2455 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2456
2457 if (func >= E1H_FUNC_MAX)
2458 break;
2459
f2e0899f 2460 bp->mf_config[vn] =
523224a3
DK
2461 MF_CFG_RD(bp, func_mf_config[func].config);
2462 }
a3348722
BW
2463 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2464 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2465 bp->flags |= MF_FUNC_DIS;
2466 } else {
2467 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2468 bp->flags &= ~MF_FUNC_DIS;
2469 }
523224a3
DK
2470}
2471
2472static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2473{
b475d78f
YM
2474 struct cmng_init_input input;
2475 memset(&input, 0, sizeof(struct cmng_init_input));
2476
2477 input.port_rate = bp->link_vars.line_speed;
523224a3
DK
2478
2479 if (cmng_type == CMNG_FNS_MINMAX) {
2480 int vn;
2481
523224a3
DK
2482 /* read mf conf from shmem */
2483 if (read_cfg)
2484 bnx2x_read_mf_cfg(bp);
2485
523224a3 2486 /* vn_weight_sum and enable fairness if not 0 */
b475d78f 2487 bnx2x_calc_vn_min(bp, &input);
523224a3
DK
2488
2489 /* calculate and set min-max rate for each vn */
c4154f25 2490 if (bp->port.pmf)
3395a033 2491 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
b475d78f 2492 bnx2x_calc_vn_max(bp, vn, &input);
523224a3
DK
2493
2494 /* always enable rate shaping and fairness */
b475d78f 2495 input.flags.cmng_enables |=
523224a3 2496 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
b475d78f
YM
2497
2498 bnx2x_init_cmng(&input, &bp->cmng);
523224a3
DK
2499 return;
2500 }
2501
2502 /* rate shaping and fairness are disabled */
2503 DP(NETIF_MSG_IFUP,
2504 "rate shaping and fairness are disabled\n");
2505}
34f80b04 2506
1191cb83
ED
2507static void storm_memset_cmng(struct bnx2x *bp,
2508 struct cmng_init *cmng,
2509 u8 port)
2510{
2511 int vn;
2512 size_t size = sizeof(struct cmng_struct_per_port);
2513
2514 u32 addr = BAR_XSTRORM_INTMEM +
2515 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2516
2517 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2518
2519 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2520 int func = func_by_vn(bp, vn);
2521
2522 addr = BAR_XSTRORM_INTMEM +
2523 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2524 size = sizeof(struct rate_shaping_vars_per_vn);
2525 __storm_memset_struct(bp, addr, size,
2526 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2527
2528 addr = BAR_XSTRORM_INTMEM +
2529 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2530 size = sizeof(struct fairness_vars_per_vn);
2531 __storm_memset_struct(bp, addr, size,
2532 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2533 }
2534}
2535
c18487ee
YR
2536/* This function is called upon link interrupt */
2537static void bnx2x_link_attn(struct bnx2x *bp)
2538{
bb2a0f7a
YG
2539 /* Make sure that we are synced with the current statistics */
2540 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2541
c18487ee 2542 bnx2x_link_update(&bp->link_params, &bp->link_vars);
a2fbb9ea 2543
bb2a0f7a
YG
2544 if (bp->link_vars.link_up) {
2545
1c06328c 2546 /* dropless flow control */
f2e0899f 2547 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
1c06328c
EG
2548 int port = BP_PORT(bp);
2549 u32 pause_enabled = 0;
2550
2551 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2552 pause_enabled = 1;
2553
2554 REG_WR(bp, BAR_USTRORM_INTMEM +
ca00392c 2555 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
1c06328c
EG
2556 pause_enabled);
2557 }
2558
619c5cb6 2559 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
bb2a0f7a
YG
2560 struct host_port_stats *pstats;
2561
2562 pstats = bnx2x_sp(bp, port_stats);
619c5cb6 2563 /* reset old mac stats */
bb2a0f7a
YG
2564 memset(&(pstats->mac_stx[0]), 0,
2565 sizeof(struct mac_stx));
2566 }
f34d28ea 2567 if (bp->state == BNX2X_STATE_OPEN)
bb2a0f7a
YG
2568 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2569 }
2570
f2e0899f
DK
2571 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2572 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
8a1c38d1 2573
f2e0899f
DK
2574 if (cmng_fns != CMNG_FNS_NONE) {
2575 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2576 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2577 } else
2578 /* rate shaping and fairness are disabled */
2579 DP(NETIF_MSG_IFUP,
2580 "single function mode without fairness\n");
34f80b04 2581 }
9fdc3e95 2582
2ae17f66
VZ
2583 __bnx2x_link_report(bp);
2584
9fdc3e95
DK
2585 if (IS_MF(bp))
2586 bnx2x_link_sync_notify(bp);
c18487ee 2587}
a2fbb9ea 2588
9f6c9258 2589void bnx2x__link_status_update(struct bnx2x *bp)
c18487ee 2590{
2ae17f66 2591 if (bp->state != BNX2X_STATE_OPEN)
c18487ee 2592 return;
a2fbb9ea 2593
00253a8c 2594 /* read updated dcb configuration */
ad5afc89
AE
2595 if (IS_PF(bp)) {
2596 bnx2x_dcbx_pmf_update(bp);
2597 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2598 if (bp->link_vars.link_up)
2599 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2600 else
2601 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2602 /* indicate link status */
2603 bnx2x_link_report(bp);
a2fbb9ea 2604
ad5afc89
AE
2605 } else { /* VF */
2606 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2607 SUPPORTED_10baseT_Full |
2608 SUPPORTED_100baseT_Half |
2609 SUPPORTED_100baseT_Full |
2610 SUPPORTED_1000baseT_Full |
2611 SUPPORTED_2500baseX_Full |
2612 SUPPORTED_10000baseT_Full |
2613 SUPPORTED_TP |
2614 SUPPORTED_FIBRE |
2615 SUPPORTED_Autoneg |
2616 SUPPORTED_Pause |
2617 SUPPORTED_Asym_Pause);
2618 bp->port.advertising[0] = bp->port.supported[0];
2619
2620 bp->link_params.bp = bp;
2621 bp->link_params.port = BP_PORT(bp);
2622 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2623 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2624 bp->link_params.req_line_speed[0] = SPEED_10000;
2625 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2626 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2627 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2628 bp->link_vars.line_speed = SPEED_10000;
2629 bp->link_vars.link_status =
2630 (LINK_STATUS_LINK_UP |
2631 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2632 bp->link_vars.link_up = 1;
2633 bp->link_vars.duplex = DUPLEX_FULL;
2634 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2635 __bnx2x_link_report(bp);
bb2a0f7a 2636 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
ad5afc89 2637 }
a2fbb9ea 2638}
a2fbb9ea 2639
a3348722
BW
2640static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2641 u16 vlan_val, u8 allowed_prio)
2642{
86564c3f 2643 struct bnx2x_func_state_params func_params = {NULL};
a3348722
BW
2644 struct bnx2x_func_afex_update_params *f_update_params =
2645 &func_params.params.afex_update;
2646
2647 func_params.f_obj = &bp->func_obj;
2648 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2649
2650 /* no need to wait for RAMROD completion, so don't
2651 * set RAMROD_COMP_WAIT flag
2652 */
2653
2654 f_update_params->vif_id = vifid;
2655 f_update_params->afex_default_vlan = vlan_val;
2656 f_update_params->allowed_priorities = allowed_prio;
2657
2658 /* if ramrod can not be sent, response to MCP immediately */
2659 if (bnx2x_func_state_change(bp, &func_params) < 0)
2660 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2661
2662 return 0;
2663}
2664
2665static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2666 u16 vif_index, u8 func_bit_map)
2667{
86564c3f 2668 struct bnx2x_func_state_params func_params = {NULL};
a3348722
BW
2669 struct bnx2x_func_afex_viflists_params *update_params =
2670 &func_params.params.afex_viflists;
2671 int rc;
2672 u32 drv_msg_code;
2673
2674 /* validate only LIST_SET and LIST_GET are received from switch */
2675 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2676 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2677 cmd_type);
2678
2679 func_params.f_obj = &bp->func_obj;
2680 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2681
2682 /* set parameters according to cmd_type */
2683 update_params->afex_vif_list_command = cmd_type;
86564c3f 2684 update_params->vif_list_index = vif_index;
a3348722
BW
2685 update_params->func_bit_map =
2686 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2687 update_params->func_to_clear = 0;
2688 drv_msg_code =
2689 (cmd_type == VIF_LIST_RULE_GET) ?
2690 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2691 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2692
2693 /* if ramrod can not be sent, respond to MCP immediately for
2694 * SET and GET requests (other are not triggered from MCP)
2695 */
2696 rc = bnx2x_func_state_change(bp, &func_params);
2697 if (rc < 0)
2698 bnx2x_fw_command(bp, drv_msg_code, 0);
2699
2700 return 0;
2701}
2702
2703static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2704{
2705 struct afex_stats afex_stats;
2706 u32 func = BP_ABS_FUNC(bp);
2707 u32 mf_config;
2708 u16 vlan_val;
2709 u32 vlan_prio;
2710 u16 vif_id;
2711 u8 allowed_prio;
2712 u8 vlan_mode;
2713 u32 addr_to_write, vifid, addrs, stats_type, i;
2714
2715 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2716 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2717 DP(BNX2X_MSG_MCP,
2718 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2719 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2720 }
2721
2722 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2723 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2724 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2725 DP(BNX2X_MSG_MCP,
2726 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2727 vifid, addrs);
2728 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2729 addrs);
2730 }
2731
2732 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2733 addr_to_write = SHMEM2_RD(bp,
2734 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2735 stats_type = SHMEM2_RD(bp,
2736 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2737
2738 DP(BNX2X_MSG_MCP,
2739 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2740 addr_to_write);
2741
2742 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2743
2744 /* write response to scratchpad, for MCP */
2745 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2746 REG_WR(bp, addr_to_write + i*sizeof(u32),
2747 *(((u32 *)(&afex_stats))+i));
2748
2749 /* send ack message to MCP */
2750 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2751 }
2752
2753 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2754 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2755 bp->mf_config[BP_VN(bp)] = mf_config;
2756 DP(BNX2X_MSG_MCP,
2757 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2758 mf_config);
2759
2760 /* if VIF_SET is "enabled" */
2761 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2762 /* set rate limit directly to internal RAM */
2763 struct cmng_init_input cmng_input;
2764 struct rate_shaping_vars_per_vn m_rs_vn;
2765 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2766 u32 addr = BAR_XSTRORM_INTMEM +
2767 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2768
2769 bp->mf_config[BP_VN(bp)] = mf_config;
2770
2771 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2772 m_rs_vn.vn_counter.rate =
2773 cmng_input.vnic_max_rate[BP_VN(bp)];
2774 m_rs_vn.vn_counter.quota =
2775 (m_rs_vn.vn_counter.rate *
2776 RS_PERIODIC_TIMEOUT_USEC) / 8;
2777
2778 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2779
2780 /* read relevant values from mf_cfg struct in shmem */
2781 vif_id =
2782 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2783 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2784 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2785 vlan_val =
2786 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2787 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2788 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2789 vlan_prio = (mf_config &
2790 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2791 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2792 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2793 vlan_mode =
2794 (MF_CFG_RD(bp,
2795 func_mf_config[func].afex_config) &
2796 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2797 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2798 allowed_prio =
2799 (MF_CFG_RD(bp,
2800 func_mf_config[func].afex_config) &
2801 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2802 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2803
2804 /* send ramrod to FW, return in case of failure */
2805 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2806 allowed_prio))
2807 return;
2808
2809 bp->afex_def_vlan_tag = vlan_val;
2810 bp->afex_vlan_mode = vlan_mode;
2811 } else {
2812 /* notify link down because BP->flags is disabled */
2813 bnx2x_link_report(bp);
2814
2815 /* send INVALID VIF ramrod to FW */
2816 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2817
2818 /* Reset the default afex VLAN */
2819 bp->afex_def_vlan_tag = -1;
2820 }
2821 }
2822}
2823
34f80b04
EG
2824static void bnx2x_pmf_update(struct bnx2x *bp)
2825{
2826 int port = BP_PORT(bp);
2827 u32 val;
2828
2829 bp->port.pmf = 1;
51c1a580 2830 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
34f80b04 2831
3deb8167
YR
2832 /*
2833 * We need the mb() to ensure the ordering between the writing to
2834 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2835 */
2836 smp_mb();
2837
2838 /* queue a periodic task */
2839 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2840
ef01854e
DK
2841 bnx2x_dcbx_pmf_update(bp);
2842
34f80b04 2843 /* enable nig attention */
3395a033 2844 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
f2e0899f
DK
2845 if (bp->common.int_block == INT_BLOCK_HC) {
2846 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2847 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
619c5cb6 2848 } else if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
2849 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2850 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2851 }
bb2a0f7a
YG
2852
2853 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
34f80b04
EG
2854}
2855
c18487ee 2856/* end of Link */
a2fbb9ea
ET
2857
2858/* slow path */
2859
2860/*
2861 * General service functions
2862 */
2863
2691d51d 2864/* send the MCP a request, block until there is a reply */
a22f0788 2865u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
2691d51d 2866{
f2e0899f 2867 int mb_idx = BP_FW_MB_IDX(bp);
a5971d43 2868 u32 seq;
2691d51d
EG
2869 u32 rc = 0;
2870 u32 cnt = 1;
2871 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2872
c4ff7cbf 2873 mutex_lock(&bp->fw_mb_mutex);
a5971d43 2874 seq = ++bp->fw_seq;
f2e0899f
DK
2875 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2876 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2877
754a2f52
DK
2878 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2879 (command | seq), param);
2691d51d
EG
2880
2881 do {
2882 /* let the FW do it's magic ... */
2883 msleep(delay);
2884
f2e0899f 2885 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
2691d51d 2886
c4ff7cbf
EG
2887 /* Give the FW up to 5 second (500*10ms) */
2888 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
2691d51d
EG
2889
2890 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2891 cnt*delay, rc, seq);
2892
2893 /* is this a reply to our command? */
2894 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2895 rc &= FW_MSG_CODE_MASK;
2896 else {
2897 /* FW BUG! */
2898 BNX2X_ERR("FW failed to respond!\n");
2899 bnx2x_fw_dump(bp);
2900 rc = 0;
2901 }
c4ff7cbf 2902 mutex_unlock(&bp->fw_mb_mutex);
2691d51d
EG
2903
2904 return rc;
2905}
2906
1191cb83
ED
2907static void storm_memset_func_cfg(struct bnx2x *bp,
2908 struct tstorm_eth_function_common_config *tcfg,
2909 u16 abs_fid)
2910{
2911 size_t size = sizeof(struct tstorm_eth_function_common_config);
2912
2913 u32 addr = BAR_TSTRORM_INTMEM +
2914 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2915
2916 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2917}
2918
619c5cb6
VZ
2919void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
2920{
2921 if (CHIP_IS_E1x(bp)) {
2922 struct tstorm_eth_function_common_config tcfg = {0};
2923
2924 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2925 }
2926
2927 /* Enable the function in the FW */
2928 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2929 storm_memset_func_en(bp, p->func_id, 1);
2930
2931 /* spq */
2932 if (p->func_flgs & FUNC_FLG_SPQ) {
2933 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2934 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2935 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2936 }
2937}
2938
6383c0b3 2939/**
16a5fd92 2940 * bnx2x_get_common_flags - Return common flags
6383c0b3
AE
2941 *
2942 * @bp device handle
2943 * @fp queue handle
2944 * @zero_stats TRUE if statistics zeroing is needed
2945 *
2946 * Return the flags that are common for the Tx-only and not normal connections.
2947 */
1191cb83
ED
2948static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2949 struct bnx2x_fastpath *fp,
2950 bool zero_stats)
28912902 2951{
619c5cb6
VZ
2952 unsigned long flags = 0;
2953
2954 /* PF driver will always initialize the Queue to an ACTIVE state */
2955 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
28912902 2956
6383c0b3 2957 /* tx only connections collect statistics (on the same index as the
91226790
DK
2958 * parent connection). The statistics are zeroed when the parent
2959 * connection is initialized.
6383c0b3 2960 */
50f0a562
BW
2961
2962 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2963 if (zero_stats)
2964 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2965
91226790 2966 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
e287a75c 2967 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
6383c0b3 2968
823e1d90
YM
2969#ifdef BNX2X_STOP_ON_ERROR
2970 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2971#endif
2972
6383c0b3
AE
2973 return flags;
2974}
2975
1191cb83
ED
2976static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2977 struct bnx2x_fastpath *fp,
2978 bool leading)
6383c0b3
AE
2979{
2980 unsigned long flags = 0;
2981
619c5cb6
VZ
2982 /* calculate other queue flags */
2983 if (IS_MF_SD(bp))
2984 __set_bit(BNX2X_Q_FLG_OV, &flags);
28912902 2985
a3348722 2986 if (IS_FCOE_FP(fp)) {
619c5cb6 2987 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
a3348722
BW
2988 /* For FCoE - force usage of default priority (for afex) */
2989 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2990 }
523224a3 2991
f5219d8e 2992 if (!fp->disable_tpa) {
619c5cb6 2993 __set_bit(BNX2X_Q_FLG_TPA, &flags);
f5219d8e 2994 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
621b4d66
DK
2995 if (fp->mode == TPA_MODE_GRO)
2996 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
f5219d8e 2997 }
619c5cb6 2998
619c5cb6
VZ
2999 if (leading) {
3000 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3001 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3002 }
523224a3 3003
619c5cb6
VZ
3004 /* Always set HW VLAN stripping */
3005 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
523224a3 3006
a3348722
BW
3007 /* configure silent vlan removal */
3008 if (IS_MF_AFEX(bp))
3009 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3010
6383c0b3 3011 return flags | bnx2x_get_common_flags(bp, fp, true);
523224a3
DK
3012}
3013
619c5cb6 3014static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
6383c0b3
AE
3015 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3016 u8 cos)
619c5cb6
VZ
3017{
3018 gen_init->stat_id = bnx2x_stats_id(fp);
3019 gen_init->spcl_id = fp->cl_id;
3020
3021 /* Always use mini-jumbo MTU for FCoE L2 ring */
3022 if (IS_FCOE_FP(fp))
3023 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3024 else
3025 gen_init->mtu = bp->dev->mtu;
6383c0b3
AE
3026
3027 gen_init->cos = cos;
619c5cb6
VZ
3028}
3029
3030static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
523224a3 3031 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
619c5cb6 3032 struct bnx2x_rxq_setup_params *rxq_init)
523224a3 3033{
619c5cb6 3034 u8 max_sge = 0;
523224a3
DK
3035 u16 sge_sz = 0;
3036 u16 tpa_agg_size = 0;
3037
523224a3 3038 if (!fp->disable_tpa) {
dfacf138
DK
3039 pause->sge_th_lo = SGE_TH_LO(bp);
3040 pause->sge_th_hi = SGE_TH_HI(bp);
3041
3042 /* validate SGE ring has enough to cross high threshold */
3043 WARN_ON(bp->dropless_fc &&
3044 pause->sge_th_hi + FW_PREFETCH_CNT >
3045 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3046
924d75ab 3047 tpa_agg_size = TPA_AGG_SIZE;
523224a3
DK
3048 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3049 SGE_PAGE_SHIFT;
3050 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3051 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
924d75ab 3052 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
523224a3
DK
3053 }
3054
3055 /* pause - not for e1 */
3056 if (!CHIP_IS_E1(bp)) {
dfacf138
DK
3057 pause->bd_th_lo = BD_TH_LO(bp);
3058 pause->bd_th_hi = BD_TH_HI(bp);
3059
3060 pause->rcq_th_lo = RCQ_TH_LO(bp);
3061 pause->rcq_th_hi = RCQ_TH_HI(bp);
3062 /*
3063 * validate that rings have enough entries to cross
3064 * high thresholds
3065 */
3066 WARN_ON(bp->dropless_fc &&
3067 pause->bd_th_hi + FW_PREFETCH_CNT >
3068 bp->rx_ring_size);
3069 WARN_ON(bp->dropless_fc &&
3070 pause->rcq_th_hi + FW_PREFETCH_CNT >
3071 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
619c5cb6 3072
523224a3
DK
3073 pause->pri_map = 1;
3074 }
3075
3076 /* rxq setup */
523224a3
DK
3077 rxq_init->dscr_map = fp->rx_desc_mapping;
3078 rxq_init->sge_map = fp->rx_sge_mapping;
3079 rxq_init->rcq_map = fp->rx_comp_mapping;
3080 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
a8c94b91 3081
619c5cb6
VZ
3082 /* This should be a maximum number of data bytes that may be
3083 * placed on the BD (not including paddings).
3084 */
e52fcb24 3085 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3cdeec22 3086 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
a8c94b91 3087
523224a3 3088 rxq_init->cl_qzone_id = fp->cl_qzone_id;
523224a3
DK
3089 rxq_init->tpa_agg_sz = tpa_agg_size;
3090 rxq_init->sge_buf_sz = sge_sz;
3091 rxq_init->max_sges_pkt = max_sge;
619c5cb6 3092 rxq_init->rss_engine_id = BP_FUNC(bp);
259afa1f 3093 rxq_init->mcast_engine_id = BP_FUNC(bp);
619c5cb6
VZ
3094
3095 /* Maximum number or simultaneous TPA aggregation for this Queue.
3096 *
2de67439 3097 * For PF Clients it should be the maximum available number.
619c5cb6
VZ
3098 * VF driver(s) may want to define it to a smaller value.
3099 */
dfacf138 3100 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
619c5cb6 3101
523224a3
DK
3102 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3103 rxq_init->fw_sb_id = fp->fw_sb_id;
3104
ec6ba945
VZ
3105 if (IS_FCOE_FP(fp))
3106 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3107 else
6383c0b3 3108 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
a3348722
BW
3109 /* configure silent vlan removal
3110 * if multi function mode is afex, then mask default vlan
3111 */
3112 if (IS_MF_AFEX(bp)) {
3113 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3114 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3115 }
523224a3
DK
3116}
3117
619c5cb6 3118static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
6383c0b3
AE
3119 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3120 u8 cos)
523224a3 3121{
65565884 3122 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
6383c0b3 3123 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
523224a3
DK
3124 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3125 txq_init->fw_sb_id = fp->fw_sb_id;
ec6ba945 3126
619c5cb6 3127 /*
16a5fd92 3128 * set the tss leading client id for TX classification ==
619c5cb6
VZ
3129 * leading RSS client id
3130 */
3131 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3132
ec6ba945
VZ
3133 if (IS_FCOE_FP(fp)) {
3134 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3135 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3136 }
523224a3
DK
3137}
3138
8d96286a 3139static void bnx2x_pf_init(struct bnx2x *bp)
523224a3
DK
3140{
3141 struct bnx2x_func_init_params func_init = {0};
523224a3
DK
3142 struct event_ring_data eq_data = { {0} };
3143 u16 flags;
3144
619c5cb6 3145 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
3146 /* reset IGU PF statistics: MSIX + ATTN */
3147 /* PF */
3148 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3149 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3150 (CHIP_MODE_IS_4_PORT(bp) ?
3151 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3152 /* ATTN */
3153 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3154 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3155 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3156 (CHIP_MODE_IS_4_PORT(bp) ?
3157 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3158 }
3159
523224a3
DK
3160 /* function setup flags */
3161 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3162
619c5cb6
VZ
3163 /* This flag is relevant for E1x only.
3164 * E2 doesn't have a TPA configuration in a function level.
523224a3 3165 */
619c5cb6 3166 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
523224a3
DK
3167
3168 func_init.func_flgs = flags;
3169 func_init.pf_id = BP_FUNC(bp);
3170 func_init.func_id = BP_FUNC(bp);
523224a3
DK
3171 func_init.spq_map = bp->spq_mapping;
3172 func_init.spq_prod = bp->spq_prod_idx;
3173
3174 bnx2x_func_init(bp, &func_init);
3175
3176 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3177
3178 /*
619c5cb6
VZ
3179 * Congestion management values depend on the link rate
3180 * There is no active link so initial link rate is set to 10 Gbps.
3181 * When the link comes up The congestion management values are
3182 * re-calculated according to the actual link rate.
3183 */
523224a3
DK
3184 bp->link_vars.line_speed = SPEED_10000;
3185 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3186
3187 /* Only the PMF sets the HW */
3188 if (bp->port.pmf)
3189 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3190
86564c3f 3191 /* init Event Queue - PCI bus guarantees correct endianity*/
523224a3
DK
3192 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3193 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3194 eq_data.producer = bp->eq_prod;
3195 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3196 eq_data.sb_id = DEF_SB_ID;
3197 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3198}
3199
523224a3
DK
3200static void bnx2x_e1h_disable(struct bnx2x *bp)
3201{
3202 int port = BP_PORT(bp);
3203
619c5cb6 3204 bnx2x_tx_disable(bp);
523224a3
DK
3205
3206 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
523224a3
DK
3207}
3208
3209static void bnx2x_e1h_enable(struct bnx2x *bp)
3210{
3211 int port = BP_PORT(bp);
3212
3213 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3214
16a5fd92 3215 /* Tx queue should be only re-enabled */
523224a3
DK
3216 netif_tx_wake_all_queues(bp->dev);
3217
3218 /*
3219 * Should not call netif_carrier_on since it will be called if the link
3220 * is up when checking for link state
3221 */
3222}
3223
1d187b34
BW
3224#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3225
3226static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3227{
3228 struct eth_stats_info *ether_stat =
3229 &bp->slowpath->drv_info_to_mcp.ether_stat;
3ec9f9ca
AE
3230 struct bnx2x_vlan_mac_obj *mac_obj =
3231 &bp->sp_objs->mac_obj;
3232 int i;
1d187b34 3233
786fdf0b
DC
3234 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3235 ETH_STAT_INFO_VERSION_LEN);
1d187b34 3236
3ec9f9ca
AE
3237 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3238 * mac_local field in ether_stat struct. The base address is offset by 2
3239 * bytes to account for the field being 8 bytes but a mac address is
3240 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3241 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3242 * allocated by the ether_stat struct, so the macs will land in their
3243 * proper positions.
3244 */
3245 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3246 memset(ether_stat->mac_local + i, 0,
3247 sizeof(ether_stat->mac_local[0]));
3248 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3249 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3250 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3251 ETH_ALEN);
1d187b34 3252 ether_stat->mtu_size = bp->dev->mtu;
1d187b34
BW
3253 if (bp->dev->features & NETIF_F_RXCSUM)
3254 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3255 if (bp->dev->features & NETIF_F_TSO)
3256 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3257 ether_stat->feature_flags |= bp->common.boot_mode;
3258
3259 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3260
3261 ether_stat->txq_size = bp->tx_ring_size;
3262 ether_stat->rxq_size = bp->rx_ring_size;
3263}
3264
3265static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3266{
3267 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3268 struct fcoe_stats_info *fcoe_stat =
3269 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3270
55c11941
MS
3271 if (!CNIC_LOADED(bp))
3272 return;
3273
3ec9f9ca 3274 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
1d187b34
BW
3275
3276 fcoe_stat->qos_priority =
3277 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3278
3279 /* insert FCoE stats from ramrod response */
3280 if (!NO_FCOE(bp)) {
3281 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
65565884 3282 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
1d187b34
BW
3283 tstorm_queue_statistics;
3284
3285 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
65565884 3286 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
1d187b34
BW
3287 xstorm_queue_statistics;
3288
3289 struct fcoe_statistics_params *fw_fcoe_stat =
3290 &bp->fw_stats_data->fcoe;
3291
86564c3f
YM
3292 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3293 fcoe_stat->rx_bytes_lo,
3294 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
1d187b34 3295
86564c3f
YM
3296 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3297 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3298 fcoe_stat->rx_bytes_lo,
3299 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
1d187b34 3300
86564c3f
YM
3301 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3302 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3303 fcoe_stat->rx_bytes_lo,
3304 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
1d187b34 3305
86564c3f
YM
3306 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3307 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3308 fcoe_stat->rx_bytes_lo,
3309 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
1d187b34 3310
86564c3f
YM
3311 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3312 fcoe_stat->rx_frames_lo,
3313 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
1d187b34 3314
86564c3f
YM
3315 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3316 fcoe_stat->rx_frames_lo,
3317 fcoe_q_tstorm_stats->rcv_ucast_pkts);
1d187b34 3318
86564c3f
YM
3319 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3320 fcoe_stat->rx_frames_lo,
3321 fcoe_q_tstorm_stats->rcv_bcast_pkts);
1d187b34 3322
86564c3f
YM
3323 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3324 fcoe_stat->rx_frames_lo,
3325 fcoe_q_tstorm_stats->rcv_mcast_pkts);
1d187b34 3326
86564c3f
YM
3327 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3328 fcoe_stat->tx_bytes_lo,
3329 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
1d187b34 3330
86564c3f
YM
3331 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3332 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3333 fcoe_stat->tx_bytes_lo,
3334 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
1d187b34 3335
86564c3f
YM
3336 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3337 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3338 fcoe_stat->tx_bytes_lo,
3339 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
1d187b34 3340
86564c3f
YM
3341 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3342 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3343 fcoe_stat->tx_bytes_lo,
3344 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
1d187b34 3345
86564c3f
YM
3346 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3347 fcoe_stat->tx_frames_lo,
3348 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
1d187b34 3349
86564c3f
YM
3350 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3351 fcoe_stat->tx_frames_lo,
3352 fcoe_q_xstorm_stats->ucast_pkts_sent);
1d187b34 3353
86564c3f
YM
3354 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3355 fcoe_stat->tx_frames_lo,
3356 fcoe_q_xstorm_stats->bcast_pkts_sent);
1d187b34 3357
86564c3f
YM
3358 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3359 fcoe_stat->tx_frames_lo,
3360 fcoe_q_xstorm_stats->mcast_pkts_sent);
1d187b34
BW
3361 }
3362
1d187b34
BW
3363 /* ask L5 driver to add data to the struct */
3364 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
1d187b34
BW
3365}
3366
3367static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3368{
3369 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3370 struct iscsi_stats_info *iscsi_stat =
3371 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3372
55c11941
MS
3373 if (!CNIC_LOADED(bp))
3374 return;
3375
3ec9f9ca
AE
3376 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3377 ETH_ALEN);
1d187b34
BW
3378
3379 iscsi_stat->qos_priority =
3380 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3381
1d187b34
BW
3382 /* ask L5 driver to add data to the struct */
3383 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
1d187b34
BW
3384}
3385
0793f83f
DK
3386/* called due to MCP event (on pmf):
3387 * reread new bandwidth configuration
3388 * configure FW
3389 * notify others function about the change
3390 */
1191cb83 3391static void bnx2x_config_mf_bw(struct bnx2x *bp)
0793f83f
DK
3392{
3393 if (bp->link_vars.link_up) {
3394 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3395 bnx2x_link_sync_notify(bp);
3396 }
3397 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3398}
3399
1191cb83 3400static void bnx2x_set_mf_bw(struct bnx2x *bp)
0793f83f
DK
3401{
3402 bnx2x_config_mf_bw(bp);
3403 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3404}
3405
c8c60d88
YM
3406static void bnx2x_handle_eee_event(struct bnx2x *bp)
3407{
3408 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3409 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3410}
3411
1d187b34
BW
3412static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3413{
3414 enum drv_info_opcode op_code;
3415 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3416
3417 /* if drv_info version supported by MFW doesn't match - send NACK */
3418 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3419 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3420 return;
3421 }
3422
3423 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3424 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3425
3426 memset(&bp->slowpath->drv_info_to_mcp, 0,
3427 sizeof(union drv_info_to_mcp));
3428
3429 switch (op_code) {
3430 case ETH_STATS_OPCODE:
3431 bnx2x_drv_info_ether_stat(bp);
3432 break;
3433 case FCOE_STATS_OPCODE:
3434 bnx2x_drv_info_fcoe_stat(bp);
3435 break;
3436 case ISCSI_STATS_OPCODE:
3437 bnx2x_drv_info_iscsi_stat(bp);
3438 break;
3439 default:
3440 /* if op code isn't supported - send NACK */
3441 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3442 return;
3443 }
3444
3445 /* if we got drv_info attn from MFW then these fields are defined in
3446 * shmem2 for sure
3447 */
3448 SHMEM2_WR(bp, drv_info_host_addr_lo,
3449 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3450 SHMEM2_WR(bp, drv_info_host_addr_hi,
3451 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3452
3453 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3454}
3455
523224a3
DK
3456static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3457{
3458 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
3459
3460 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3461
3462 /*
3463 * This is the only place besides the function initialization
3464 * where the bp->flags can change so it is done without any
3465 * locks
3466 */
f2e0899f 3467 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
51c1a580 3468 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
523224a3
DK
3469 bp->flags |= MF_FUNC_DIS;
3470
3471 bnx2x_e1h_disable(bp);
3472 } else {
51c1a580 3473 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
523224a3
DK
3474 bp->flags &= ~MF_FUNC_DIS;
3475
3476 bnx2x_e1h_enable(bp);
3477 }
3478 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3479 }
3480 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
0793f83f 3481 bnx2x_config_mf_bw(bp);
523224a3
DK
3482 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3483 }
3484
3485 /* Report results to MCP */
3486 if (dcc_event)
3487 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
3488 else
3489 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
3490}
3491
3492/* must be called under the spq lock */
1191cb83 3493static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
523224a3
DK
3494{
3495 struct eth_spe *next_spe = bp->spq_prod_bd;
3496
3497 if (bp->spq_prod_bd == bp->spq_last_bd) {
3498 bp->spq_prod_bd = bp->spq;
3499 bp->spq_prod_idx = 0;
51c1a580 3500 DP(BNX2X_MSG_SP, "end of spq\n");
523224a3
DK
3501 } else {
3502 bp->spq_prod_bd++;
3503 bp->spq_prod_idx++;
3504 }
3505 return next_spe;
3506}
3507
3508/* must be called under the spq lock */
1191cb83 3509static void bnx2x_sp_prod_update(struct bnx2x *bp)
28912902
MC
3510{
3511 int func = BP_FUNC(bp);
3512
53e51e2f
VZ
3513 /*
3514 * Make sure that BD data is updated before writing the producer:
3515 * BD data is written to the memory, the producer is read from the
3516 * memory, thus we need a full memory barrier to ensure the ordering.
3517 */
3518 mb();
28912902 3519
523224a3 3520 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
f85582f8 3521 bp->spq_prod_idx);
28912902
MC
3522 mmiowb();
3523}
3524
619c5cb6
VZ
3525/**
3526 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3527 *
3528 * @cmd: command to check
3529 * @cmd_type: command type
3530 */
1191cb83 3531static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
619c5cb6
VZ
3532{
3533 if ((cmd_type == NONE_CONNECTION_TYPE) ||
6383c0b3 3534 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
619c5cb6
VZ
3535 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3536 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3537 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3538 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3539 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3540 return true;
3541 else
3542 return false;
619c5cb6
VZ
3543}
3544
619c5cb6
VZ
3545/**
3546 * bnx2x_sp_post - place a single command on an SP ring
3547 *
3548 * @bp: driver handle
3549 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3550 * @cid: SW CID the command is related to
3551 * @data_hi: command private data address (high 32 bits)
3552 * @data_lo: command private data address (low 32 bits)
3553 * @cmd_type: command type (e.g. NONE, ETH)
3554 *
3555 * SP data is handled as if it's always an address pair, thus data fields are
3556 * not swapped to little endian in upper functions. Instead this function swaps
3557 * data as if it's two u32 fields.
3558 */
9f6c9258 3559int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
619c5cb6 3560 u32 data_hi, u32 data_lo, int cmd_type)
a2fbb9ea 3561{
28912902 3562 struct eth_spe *spe;
523224a3 3563 u16 type;
619c5cb6 3564 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
a2fbb9ea 3565
a2fbb9ea 3566#ifdef BNX2X_STOP_ON_ERROR
51c1a580
MS
3567 if (unlikely(bp->panic)) {
3568 BNX2X_ERR("Can't post SP when there is panic\n");
a2fbb9ea 3569 return -EIO;
51c1a580 3570 }
a2fbb9ea
ET
3571#endif
3572
34f80b04 3573 spin_lock_bh(&bp->spq_lock);
a2fbb9ea 3574
6e30dd4e
VZ
3575 if (common) {
3576 if (!atomic_read(&bp->eq_spq_left)) {
3577 BNX2X_ERR("BUG! EQ ring full!\n");
3578 spin_unlock_bh(&bp->spq_lock);
3579 bnx2x_panic();
3580 return -EBUSY;
3581 }
3582 } else if (!atomic_read(&bp->cq_spq_left)) {
3583 BNX2X_ERR("BUG! SPQ ring full!\n");
3584 spin_unlock_bh(&bp->spq_lock);
3585 bnx2x_panic();
3586 return -EBUSY;
a2fbb9ea 3587 }
f1410647 3588
28912902
MC
3589 spe = bnx2x_sp_get_next(bp);
3590
a2fbb9ea 3591 /* CID needs port number to be encoded int it */
28912902 3592 spe->hdr.conn_and_cmd_data =
cdaa7cb8
VZ
3593 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3594 HW_CID(bp, cid));
523224a3 3595
619c5cb6 3596 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
a2fbb9ea 3597
523224a3
DK
3598 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3599 SPE_HDR_FUNCTION_ID);
a2fbb9ea 3600
523224a3
DK
3601 spe->hdr.type = cpu_to_le16(type);
3602
3603 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3604 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3605
d6cae238
VZ
3606 /*
3607 * It's ok if the actual decrement is issued towards the memory
3608 * somewhere between the spin_lock and spin_unlock. Thus no
16a5fd92 3609 * more explicit memory barrier is needed.
d6cae238
VZ
3610 */
3611 if (common)
3612 atomic_dec(&bp->eq_spq_left);
3613 else
3614 atomic_dec(&bp->cq_spq_left);
6e30dd4e 3615
51c1a580
MS
3616 DP(BNX2X_MSG_SP,
3617 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
cdaa7cb8
VZ
3618 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3619 (u32)(U64_LO(bp->spq_mapping) +
d6cae238 3620 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
6e30dd4e
VZ
3621 HW_CID(bp, cid), data_hi, data_lo, type,
3622 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
cdaa7cb8 3623
28912902 3624 bnx2x_sp_prod_update(bp);
34f80b04 3625 spin_unlock_bh(&bp->spq_lock);
a2fbb9ea
ET
3626 return 0;
3627}
3628
3629/* acquire split MCP access lock register */
4a37fb66 3630static int bnx2x_acquire_alr(struct bnx2x *bp)
a2fbb9ea 3631{
72fd0718 3632 u32 j, val;
34f80b04 3633 int rc = 0;
a2fbb9ea
ET
3634
3635 might_sleep();
72fd0718 3636 for (j = 0; j < 1000; j++) {
3cdeec22
YM
3637 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3638 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3639 if (val & MCPR_ACCESS_LOCK_LOCK)
a2fbb9ea
ET
3640 break;
3641
639d65b8 3642 usleep_range(5000, 10000);
a2fbb9ea 3643 }
3cdeec22 3644 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
19680c48 3645 BNX2X_ERR("Cannot acquire MCP access lock register\n");
a2fbb9ea
ET
3646 rc = -EBUSY;
3647 }
3648
3649 return rc;
3650}
3651
4a37fb66
YG
3652/* release split MCP access lock register */
3653static void bnx2x_release_alr(struct bnx2x *bp)
a2fbb9ea 3654{
3cdeec22 3655 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
a2fbb9ea
ET
3656}
3657
523224a3
DK
3658#define BNX2X_DEF_SB_ATT_IDX 0x0001
3659#define BNX2X_DEF_SB_IDX 0x0002
3660
1191cb83 3661static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
a2fbb9ea 3662{
523224a3 3663 struct host_sp_status_block *def_sb = bp->def_status_blk;
a2fbb9ea
ET
3664 u16 rc = 0;
3665
3666 barrier(); /* status block is written to by the chip */
a2fbb9ea
ET
3667 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3668 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
523224a3 3669 rc |= BNX2X_DEF_SB_ATT_IDX;
a2fbb9ea 3670 }
523224a3
DK
3671
3672 if (bp->def_idx != def_sb->sp_sb.running_index) {
3673 bp->def_idx = def_sb->sp_sb.running_index;
3674 rc |= BNX2X_DEF_SB_IDX;
a2fbb9ea 3675 }
523224a3 3676
16a5fd92 3677 /* Do not reorder: indices reading should complete before handling */
523224a3 3678 barrier();
a2fbb9ea
ET
3679 return rc;
3680}
3681
3682/*
3683 * slow path service functions
3684 */
3685
3686static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3687{
34f80b04 3688 int port = BP_PORT(bp);
a2fbb9ea
ET
3689 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3690 MISC_REG_AEU_MASK_ATTN_FUNC_0;
877e9aa4
ET
3691 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3692 NIG_REG_MASK_INTERRUPT_PORT0;
3fcaf2e5 3693 u32 aeu_mask;
87942b46 3694 u32 nig_mask = 0;
f2e0899f 3695 u32 reg_addr;
a2fbb9ea 3696
a2fbb9ea
ET
3697 if (bp->attn_state & asserted)
3698 BNX2X_ERR("IGU ERROR\n");
3699
3fcaf2e5
EG
3700 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3701 aeu_mask = REG_RD(bp, aeu_addr);
3702
a2fbb9ea 3703 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
3fcaf2e5 3704 aeu_mask, asserted);
72fd0718 3705 aeu_mask &= ~(asserted & 0x3ff);
3fcaf2e5 3706 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
a2fbb9ea 3707
3fcaf2e5
EG
3708 REG_WR(bp, aeu_addr, aeu_mask);
3709 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
a2fbb9ea 3710
3fcaf2e5 3711 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
a2fbb9ea 3712 bp->attn_state |= asserted;
3fcaf2e5 3713 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
a2fbb9ea
ET
3714
3715 if (asserted & ATTN_HARD_WIRED_MASK) {
3716 if (asserted & ATTN_NIG_FOR_FUNC) {
a2fbb9ea 3717
a5e9a7cf
EG
3718 bnx2x_acquire_phy_lock(bp);
3719
877e9aa4 3720 /* save nig interrupt mask */
87942b46 3721 nig_mask = REG_RD(bp, nig_int_mask_addr);
a2fbb9ea 3722
361c391e
YR
3723 /* If nig_mask is not set, no need to call the update
3724 * function.
3725 */
3726 if (nig_mask) {
3727 REG_WR(bp, nig_int_mask_addr, 0);
3728
3729 bnx2x_link_attn(bp);
3730 }
a2fbb9ea
ET
3731
3732 /* handle unicore attn? */
3733 }
3734 if (asserted & ATTN_SW_TIMER_4_FUNC)
3735 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3736
3737 if (asserted & GPIO_2_FUNC)
3738 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3739
3740 if (asserted & GPIO_3_FUNC)
3741 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3742
3743 if (asserted & GPIO_4_FUNC)
3744 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3745
3746 if (port == 0) {
3747 if (asserted & ATTN_GENERAL_ATTN_1) {
3748 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3749 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3750 }
3751 if (asserted & ATTN_GENERAL_ATTN_2) {
3752 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3753 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3754 }
3755 if (asserted & ATTN_GENERAL_ATTN_3) {
3756 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3757 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3758 }
3759 } else {
3760 if (asserted & ATTN_GENERAL_ATTN_4) {
3761 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3762 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3763 }
3764 if (asserted & ATTN_GENERAL_ATTN_5) {
3765 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3766 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3767 }
3768 if (asserted & ATTN_GENERAL_ATTN_6) {
3769 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3770 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3771 }
3772 }
3773
3774 } /* if hardwired */
3775
f2e0899f
DK
3776 if (bp->common.int_block == INT_BLOCK_HC)
3777 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3778 COMMAND_REG_ATTN_BITS_SET);
3779 else
3780 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3781
3782 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3783 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3784 REG_WR(bp, reg_addr, asserted);
a2fbb9ea
ET
3785
3786 /* now set back the mask */
a5e9a7cf 3787 if (asserted & ATTN_NIG_FOR_FUNC) {
27c1151c
YR
3788 /* Verify that IGU ack through BAR was written before restoring
3789 * NIG mask. This loop should exit after 2-3 iterations max.
3790 */
3791 if (bp->common.int_block != INT_BLOCK_HC) {
3792 u32 cnt = 0, igu_acked;
3793 do {
3794 igu_acked = REG_RD(bp,
3795 IGU_REG_ATTENTION_ACK_BITS);
3796 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3797 (++cnt < MAX_IGU_ATTN_ACK_TO));
3798 if (!igu_acked)
3799 DP(NETIF_MSG_HW,
3800 "Failed to verify IGU ack on time\n");
3801 barrier();
3802 }
87942b46 3803 REG_WR(bp, nig_int_mask_addr, nig_mask);
a5e9a7cf
EG
3804 bnx2x_release_phy_lock(bp);
3805 }
a2fbb9ea
ET
3806}
3807
1191cb83 3808static void bnx2x_fan_failure(struct bnx2x *bp)
fd4ef40d
EG
3809{
3810 int port = BP_PORT(bp);
b7737c9b 3811 u32 ext_phy_config;
fd4ef40d 3812 /* mark the failure */
b7737c9b
YR
3813 ext_phy_config =
3814 SHMEM_RD(bp,
3815 dev_info.port_hw_config[port].external_phy_config);
3816
3817 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3818 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
fd4ef40d 3819 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
b7737c9b 3820 ext_phy_config);
fd4ef40d
EG
3821
3822 /* log the failure */
51c1a580
MS
3823 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3824 "Please contact OEM Support for assistance\n");
8304859a 3825
16a5fd92 3826 /* Schedule device reset (unload)
8304859a
AE
3827 * This is due to some boards consuming sufficient power when driver is
3828 * up to overheat if fan fails.
3829 */
3830 smp_mb__before_clear_bit();
3831 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3832 smp_mb__after_clear_bit();
3833 schedule_delayed_work(&bp->sp_rtnl_task, 0);
fd4ef40d 3834}
ab6ad5a4 3835
1191cb83 3836static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
a2fbb9ea 3837{
34f80b04 3838 int port = BP_PORT(bp);
877e9aa4 3839 int reg_offset;
d90d96ba 3840 u32 val;
877e9aa4 3841
34f80b04
EG
3842 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3843 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
877e9aa4 3844
34f80b04 3845 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
877e9aa4
ET
3846
3847 val = REG_RD(bp, reg_offset);
3848 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3849 REG_WR(bp, reg_offset, val);
3850
3851 BNX2X_ERR("SPIO5 hw attention\n");
3852
fd4ef40d 3853 /* Fan failure attention */
d90d96ba 3854 bnx2x_hw_reset_phy(&bp->link_params);
fd4ef40d 3855 bnx2x_fan_failure(bp);
877e9aa4 3856 }
34f80b04 3857
3deb8167 3858 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
589abe3a
EG
3859 bnx2x_acquire_phy_lock(bp);
3860 bnx2x_handle_module_detect_int(&bp->link_params);
3861 bnx2x_release_phy_lock(bp);
3862 }
3863
34f80b04
EG
3864 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3865
3866 val = REG_RD(bp, reg_offset);
3867 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3868 REG_WR(bp, reg_offset, val);
3869
3870 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
0fc5d009 3871 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
34f80b04
EG
3872 bnx2x_panic();
3873 }
877e9aa4
ET
3874}
3875
1191cb83 3876static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
877e9aa4
ET
3877{
3878 u32 val;
3879
0626b899 3880 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
877e9aa4
ET
3881
3882 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3883 BNX2X_ERR("DB hw attention 0x%x\n", val);
3884 /* DORQ discard attention */
3885 if (val & 0x2)
3886 BNX2X_ERR("FATAL error from DORQ\n");
3887 }
34f80b04
EG
3888
3889 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3890
3891 int port = BP_PORT(bp);
3892 int reg_offset;
3893
3894 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3895 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3896
3897 val = REG_RD(bp, reg_offset);
3898 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3899 REG_WR(bp, reg_offset, val);
3900
3901 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
0fc5d009 3902 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
34f80b04
EG
3903 bnx2x_panic();
3904 }
877e9aa4
ET
3905}
3906
1191cb83 3907static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
877e9aa4
ET
3908{
3909 u32 val;
3910
3911 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3912
3913 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3914 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3915 /* CFC error attention */
3916 if (val & 0x2)
3917 BNX2X_ERR("FATAL error from CFC\n");
3918 }
3919
3920 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
877e9aa4 3921 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
619c5cb6 3922 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
877e9aa4
ET
3923 /* RQ_USDMDP_FIFO_OVERFLOW */
3924 if (val & 0x18000)
3925 BNX2X_ERR("FATAL error from PXP\n");
619c5cb6
VZ
3926
3927 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
3928 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3929 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3930 }
877e9aa4 3931 }
34f80b04
EG
3932
3933 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3934
3935 int port = BP_PORT(bp);
3936 int reg_offset;
3937
3938 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3939 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3940
3941 val = REG_RD(bp, reg_offset);
3942 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3943 REG_WR(bp, reg_offset, val);
3944
3945 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
0fc5d009 3946 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
34f80b04
EG
3947 bnx2x_panic();
3948 }
877e9aa4
ET
3949}
3950
1191cb83 3951static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
877e9aa4 3952{
34f80b04
EG
3953 u32 val;
3954
877e9aa4
ET
3955 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3956
34f80b04
EG
3957 if (attn & BNX2X_PMF_LINK_ASSERT) {
3958 int func = BP_FUNC(bp);
3959
3960 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
a3348722 3961 bnx2x_read_mf_cfg(bp);
f2e0899f
DK
3962 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3963 func_mf_config[BP_ABS_FUNC(bp)].config);
3964 val = SHMEM_RD(bp,
3965 func_mb[BP_FW_MB_IDX(bp)].drv_status);
2691d51d
EG
3966 if (val & DRV_STATUS_DCC_EVENT_MASK)
3967 bnx2x_dcc_event(bp,
3968 (val & DRV_STATUS_DCC_EVENT_MASK));
0793f83f
DK
3969
3970 if (val & DRV_STATUS_SET_MF_BW)
3971 bnx2x_set_mf_bw(bp);
3972
1d187b34
BW
3973 if (val & DRV_STATUS_DRV_INFO_REQ)
3974 bnx2x_handle_drv_info_req(bp);
d16132ce
AE
3975
3976 if (val & DRV_STATUS_VF_DISABLED)
3977 bnx2x_vf_handle_flr_event(bp);
3978
2691d51d 3979 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
34f80b04
EG
3980 bnx2x_pmf_update(bp);
3981
e4901dde 3982 if (bp->port.pmf &&
785b9b1a
SR
3983 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3984 bp->dcbx_enabled > 0)
e4901dde
VZ
3985 /* start dcbx state machine */
3986 bnx2x_dcbx_set_params(bp,
3987 BNX2X_DCBX_STATE_NEG_RECEIVED);
a3348722
BW
3988 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3989 bnx2x_handle_afex_cmd(bp,
3990 val & DRV_STATUS_AFEX_EVENT_MASK);
c8c60d88
YM
3991 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3992 bnx2x_handle_eee_event(bp);
3deb8167
YR
3993 if (bp->link_vars.periodic_flags &
3994 PERIODIC_FLAGS_LINK_EVENT) {
3995 /* sync with link */
3996 bnx2x_acquire_phy_lock(bp);
3997 bp->link_vars.periodic_flags &=
3998 ~PERIODIC_FLAGS_LINK_EVENT;
3999 bnx2x_release_phy_lock(bp);
4000 if (IS_MF(bp))
4001 bnx2x_link_sync_notify(bp);
4002 bnx2x_link_report(bp);
4003 }
4004 /* Always call it here: bnx2x_link_report() will
4005 * prevent the link indication duplication.
4006 */
4007 bnx2x__link_status_update(bp);
34f80b04 4008 } else if (attn & BNX2X_MC_ASSERT_BITS) {
877e9aa4
ET
4009
4010 BNX2X_ERR("MC assert!\n");
d6cae238 4011 bnx2x_mc_assert(bp);
877e9aa4
ET
4012 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4013 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4014 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4015 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4016 bnx2x_panic();
4017
4018 } else if (attn & BNX2X_MCP_ASSERT) {
4019
4020 BNX2X_ERR("MCP assert!\n");
4021 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
34f80b04 4022 bnx2x_fw_dump(bp);
877e9aa4
ET
4023
4024 } else
4025 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4026 }
4027
4028 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
34f80b04
EG
4029 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4030 if (attn & BNX2X_GRC_TIMEOUT) {
f2e0899f
DK
4031 val = CHIP_IS_E1(bp) ? 0 :
4032 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
34f80b04
EG
4033 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4034 }
4035 if (attn & BNX2X_GRC_RSV) {
f2e0899f
DK
4036 val = CHIP_IS_E1(bp) ? 0 :
4037 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
34f80b04
EG
4038 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4039 }
877e9aa4 4040 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
877e9aa4
ET
4041 }
4042}
4043
c9ee9206
VZ
4044/*
4045 * Bits map:
4046 * 0-7 - Engine0 load counter.
4047 * 8-15 - Engine1 load counter.
4048 * 16 - Engine0 RESET_IN_PROGRESS bit.
4049 * 17 - Engine1 RESET_IN_PROGRESS bit.
4050 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4051 * on the engine
4052 * 19 - Engine1 ONE_IS_LOADED.
4053 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4054 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4055 * just the one belonging to its engine).
4056 *
4057 */
4058#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4059
4060#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4061#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4062#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4063#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4064#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4065#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4066#define BNX2X_GLOBAL_RESET_BIT 0x00040000
4067
4068/*
4069 * Set the GLOBAL_RESET bit.
4070 *
4071 * Should be run under rtnl lock
4072 */
4073void bnx2x_set_reset_global(struct bnx2x *bp)
4074{
f16da43b
AE
4075 u32 val;
4076 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4077 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206 4078 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
f16da43b 4079 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
c9ee9206
VZ
4080}
4081
4082/*
4083 * Clear the GLOBAL_RESET bit.
4084 *
4085 * Should be run under rtnl lock
4086 */
1191cb83 4087static void bnx2x_clear_reset_global(struct bnx2x *bp)
c9ee9206 4088{
f16da43b
AE
4089 u32 val;
4090 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4091 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206 4092 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
f16da43b 4093 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
c9ee9206 4094}
f85582f8 4095
72fd0718 4096/*
c9ee9206
VZ
4097 * Checks the GLOBAL_RESET bit.
4098 *
72fd0718
VZ
4099 * should be run under rtnl lock
4100 */
1191cb83 4101static bool bnx2x_reset_is_global(struct bnx2x *bp)
c9ee9206 4102{
3cdeec22 4103 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4104
4105 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4106 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4107}
4108
4109/*
4110 * Clear RESET_IN_PROGRESS bit for the current engine.
4111 *
4112 * Should be run under rtnl lock
4113 */
1191cb83 4114static void bnx2x_set_reset_done(struct bnx2x *bp)
72fd0718 4115{
f16da43b 4116 u32 val;
c9ee9206
VZ
4117 u32 bit = BP_PATH(bp) ?
4118 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
f16da43b
AE
4119 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4120 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4121
4122 /* Clear the bit */
4123 val &= ~bit;
4124 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b
AE
4125
4126 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4127}
4128
4129/*
c9ee9206
VZ
4130 * Set RESET_IN_PROGRESS for the current engine.
4131 *
72fd0718
VZ
4132 * should be run under rtnl lock
4133 */
c9ee9206 4134void bnx2x_set_reset_in_progress(struct bnx2x *bp)
72fd0718 4135{
f16da43b 4136 u32 val;
c9ee9206
VZ
4137 u32 bit = BP_PATH(bp) ?
4138 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
f16da43b
AE
4139 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4140 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4141
4142 /* Set the bit */
4143 val |= bit;
4144 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b 4145 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4146}
4147
4148/*
c9ee9206 4149 * Checks the RESET_IN_PROGRESS bit for the given engine.
72fd0718
VZ
4150 * should be run under rtnl lock
4151 */
c9ee9206 4152bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
72fd0718 4153{
3cdeec22 4154 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
c9ee9206
VZ
4155 u32 bit = engine ?
4156 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4157
4158 /* return false if bit is set */
4159 return (val & bit) ? false : true;
72fd0718
VZ
4160}
4161
4162/*
889b9af3 4163 * set pf load for the current pf.
c9ee9206 4164 *
72fd0718
VZ
4165 * should be run under rtnl lock
4166 */
889b9af3 4167void bnx2x_set_pf_load(struct bnx2x *bp)
72fd0718 4168{
f16da43b 4169 u32 val1, val;
c9ee9206
VZ
4170 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4171 BNX2X_PATH0_LOAD_CNT_MASK;
4172 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4173 BNX2X_PATH0_LOAD_CNT_SHIFT;
72fd0718 4174
f16da43b
AE
4175 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4176 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4177
51c1a580 4178 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
72fd0718 4179
c9ee9206
VZ
4180 /* get the current counter value */
4181 val1 = (val & mask) >> shift;
4182
889b9af3
AE
4183 /* set bit of that PF */
4184 val1 |= (1 << bp->pf_num);
c9ee9206
VZ
4185
4186 /* clear the old value */
4187 val &= ~mask;
4188
4189 /* set the new one */
4190 val |= ((val1 << shift) & mask);
4191
4192 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b 4193 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
72fd0718
VZ
4194}
4195
c9ee9206 4196/**
889b9af3 4197 * bnx2x_clear_pf_load - clear pf load mark
c9ee9206
VZ
4198 *
4199 * @bp: driver handle
4200 *
4201 * Should be run under rtnl lock.
4202 * Decrements the load counter for the current engine. Returns
889b9af3 4203 * whether other functions are still loaded
72fd0718 4204 */
889b9af3 4205bool bnx2x_clear_pf_load(struct bnx2x *bp)
72fd0718 4206{
f16da43b 4207 u32 val1, val;
c9ee9206
VZ
4208 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4209 BNX2X_PATH0_LOAD_CNT_MASK;
4210 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4211 BNX2X_PATH0_LOAD_CNT_SHIFT;
72fd0718 4212
f16da43b
AE
4213 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4214 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
51c1a580 4215 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
72fd0718 4216
c9ee9206
VZ
4217 /* get the current counter value */
4218 val1 = (val & mask) >> shift;
4219
889b9af3
AE
4220 /* clear bit of that PF */
4221 val1 &= ~(1 << bp->pf_num);
c9ee9206
VZ
4222
4223 /* clear the old value */
4224 val &= ~mask;
4225
4226 /* set the new one */
4227 val |= ((val1 << shift) & mask);
4228
4229 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
f16da43b
AE
4230 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4231 return val1 != 0;
72fd0718
VZ
4232}
4233
4234/*
889b9af3 4235 * Read the load status for the current engine.
c9ee9206 4236 *
72fd0718
VZ
4237 * should be run under rtnl lock
4238 */
1191cb83 4239static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
72fd0718 4240{
c9ee9206
VZ
4241 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4242 BNX2X_PATH0_LOAD_CNT_MASK);
4243 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4244 BNX2X_PATH0_LOAD_CNT_SHIFT);
4245 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4246
51c1a580 4247 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
c9ee9206
VZ
4248
4249 val = (val & mask) >> shift;
4250
51c1a580
MS
4251 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4252 engine, val);
c9ee9206 4253
889b9af3 4254 return val != 0;
72fd0718
VZ
4255}
4256
6bf07b8e
YM
4257static void _print_parity(struct bnx2x *bp, u32 reg)
4258{
4259 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4260}
4261
1191cb83 4262static void _print_next_block(int idx, const char *blk)
72fd0718 4263{
f1deab50 4264 pr_cont("%s%s", idx ? ", " : "", blk);
72fd0718
VZ
4265}
4266
6bf07b8e
YM
4267static int bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4268 int par_num, bool print)
72fd0718
VZ
4269{
4270 int i = 0;
4271 u32 cur_bit = 0;
4272 for (i = 0; sig; i++) {
4273 cur_bit = ((u32)0x1 << i);
4274 if (sig & cur_bit) {
4275 switch (cur_bit) {
4276 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
6bf07b8e 4277 if (print) {
c9ee9206 4278 _print_next_block(par_num++, "BRB");
6bf07b8e
YM
4279 _print_parity(bp,
4280 BRB1_REG_BRB1_PRTY_STS);
4281 }
72fd0718
VZ
4282 break;
4283 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
6bf07b8e 4284 if (print) {
c9ee9206 4285 _print_next_block(par_num++, "PARSER");
6bf07b8e
YM
4286 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
4287 }
72fd0718
VZ
4288 break;
4289 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
6bf07b8e 4290 if (print) {
c9ee9206 4291 _print_next_block(par_num++, "TSDM");
6bf07b8e
YM
4292 _print_parity(bp,
4293 TSDM_REG_TSDM_PRTY_STS);
4294 }
72fd0718
VZ
4295 break;
4296 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
6bf07b8e 4297 if (print) {
c9ee9206
VZ
4298 _print_next_block(par_num++,
4299 "SEARCHER");
6bf07b8e
YM
4300 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
4301 }
c9ee9206
VZ
4302 break;
4303 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
6bf07b8e 4304 if (print) {
c9ee9206 4305 _print_next_block(par_num++, "TCM");
6bf07b8e
YM
4306 _print_parity(bp,
4307 TCM_REG_TCM_PRTY_STS);
4308 }
72fd0718
VZ
4309 break;
4310 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
6bf07b8e 4311 if (print) {
c9ee9206 4312 _print_next_block(par_num++, "TSEMI");
6bf07b8e
YM
4313 _print_parity(bp,
4314 TSEM_REG_TSEM_PRTY_STS_0);
4315 _print_parity(bp,
4316 TSEM_REG_TSEM_PRTY_STS_1);
4317 }
c9ee9206
VZ
4318 break;
4319 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
6bf07b8e 4320 if (print) {
c9ee9206 4321 _print_next_block(par_num++, "XPB");
6bf07b8e
YM
4322 _print_parity(bp, GRCBASE_XPB +
4323 PB_REG_PB_PRTY_STS);
4324 }
72fd0718
VZ
4325 break;
4326 }
4327
4328 /* Clear the bit */
4329 sig &= ~cur_bit;
4330 }
4331 }
4332
4333 return par_num;
4334}
4335
6bf07b8e
YM
4336static int bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4337 int par_num, bool *global,
4338 bool print)
72fd0718
VZ
4339{
4340 int i = 0;
4341 u32 cur_bit = 0;
4342 for (i = 0; sig; i++) {
4343 cur_bit = ((u32)0x1 << i);
4344 if (sig & cur_bit) {
4345 switch (cur_bit) {
c9ee9206 4346 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
6bf07b8e 4347 if (print) {
c9ee9206 4348 _print_next_block(par_num++, "PBF");
6bf07b8e
YM
4349 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4350 }
72fd0718
VZ
4351 break;
4352 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
6bf07b8e 4353 if (print) {
c9ee9206 4354 _print_next_block(par_num++, "QM");
6bf07b8e
YM
4355 _print_parity(bp, QM_REG_QM_PRTY_STS);
4356 }
c9ee9206
VZ
4357 break;
4358 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
6bf07b8e 4359 if (print) {
c9ee9206 4360 _print_next_block(par_num++, "TM");
6bf07b8e
YM
4361 _print_parity(bp, TM_REG_TM_PRTY_STS);
4362 }
72fd0718
VZ
4363 break;
4364 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
6bf07b8e 4365 if (print) {
c9ee9206 4366 _print_next_block(par_num++, "XSDM");
6bf07b8e
YM
4367 _print_parity(bp,
4368 XSDM_REG_XSDM_PRTY_STS);
4369 }
c9ee9206
VZ
4370 break;
4371 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
6bf07b8e 4372 if (print) {
c9ee9206 4373 _print_next_block(par_num++, "XCM");
6bf07b8e
YM
4374 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4375 }
72fd0718
VZ
4376 break;
4377 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
6bf07b8e 4378 if (print) {
c9ee9206 4379 _print_next_block(par_num++, "XSEMI");
6bf07b8e
YM
4380 _print_parity(bp,
4381 XSEM_REG_XSEM_PRTY_STS_0);
4382 _print_parity(bp,
4383 XSEM_REG_XSEM_PRTY_STS_1);
4384 }
72fd0718
VZ
4385 break;
4386 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
6bf07b8e 4387 if (print) {
c9ee9206
VZ
4388 _print_next_block(par_num++,
4389 "DOORBELLQ");
6bf07b8e
YM
4390 _print_parity(bp,
4391 DORQ_REG_DORQ_PRTY_STS);
4392 }
c9ee9206
VZ
4393 break;
4394 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
6bf07b8e 4395 if (print) {
c9ee9206 4396 _print_next_block(par_num++, "NIG");
6bf07b8e
YM
4397 if (CHIP_IS_E1x(bp)) {
4398 _print_parity(bp,
4399 NIG_REG_NIG_PRTY_STS);
4400 } else {
4401 _print_parity(bp,
4402 NIG_REG_NIG_PRTY_STS_0);
4403 _print_parity(bp,
4404 NIG_REG_NIG_PRTY_STS_1);
4405 }
4406 }
72fd0718
VZ
4407 break;
4408 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
c9ee9206
VZ
4409 if (print)
4410 _print_next_block(par_num++,
4411 "VAUX PCI CORE");
4412 *global = true;
72fd0718
VZ
4413 break;
4414 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
6bf07b8e 4415 if (print) {
c9ee9206 4416 _print_next_block(par_num++, "DEBUG");
6bf07b8e
YM
4417 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4418 }
72fd0718
VZ
4419 break;
4420 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
6bf07b8e 4421 if (print) {
c9ee9206 4422 _print_next_block(par_num++, "USDM");
6bf07b8e
YM
4423 _print_parity(bp,
4424 USDM_REG_USDM_PRTY_STS);
4425 }
72fd0718 4426 break;
8736c826 4427 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
6bf07b8e 4428 if (print) {
8736c826 4429 _print_next_block(par_num++, "UCM");
6bf07b8e
YM
4430 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4431 }
8736c826 4432 break;
72fd0718 4433 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
6bf07b8e 4434 if (print) {
c9ee9206 4435 _print_next_block(par_num++, "USEMI");
6bf07b8e
YM
4436 _print_parity(bp,
4437 USEM_REG_USEM_PRTY_STS_0);
4438 _print_parity(bp,
4439 USEM_REG_USEM_PRTY_STS_1);
4440 }
72fd0718
VZ
4441 break;
4442 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
6bf07b8e 4443 if (print) {
c9ee9206 4444 _print_next_block(par_num++, "UPB");
6bf07b8e
YM
4445 _print_parity(bp, GRCBASE_UPB +
4446 PB_REG_PB_PRTY_STS);
4447 }
72fd0718
VZ
4448 break;
4449 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
6bf07b8e 4450 if (print) {
c9ee9206 4451 _print_next_block(par_num++, "CSDM");
6bf07b8e
YM
4452 _print_parity(bp,
4453 CSDM_REG_CSDM_PRTY_STS);
4454 }
72fd0718 4455 break;
8736c826 4456 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
6bf07b8e 4457 if (print) {
8736c826 4458 _print_next_block(par_num++, "CCM");
6bf07b8e
YM
4459 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4460 }
8736c826 4461 break;
72fd0718
VZ
4462 }
4463
4464 /* Clear the bit */
4465 sig &= ~cur_bit;
4466 }
4467 }
4468
4469 return par_num;
4470}
4471
6bf07b8e
YM
4472static int bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4473 int par_num, bool print)
72fd0718
VZ
4474{
4475 int i = 0;
4476 u32 cur_bit = 0;
4477 for (i = 0; sig; i++) {
4478 cur_bit = ((u32)0x1 << i);
4479 if (sig & cur_bit) {
4480 switch (cur_bit) {
4481 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
6bf07b8e 4482 if (print) {
c9ee9206 4483 _print_next_block(par_num++, "CSEMI");
6bf07b8e
YM
4484 _print_parity(bp,
4485 CSEM_REG_CSEM_PRTY_STS_0);
4486 _print_parity(bp,
4487 CSEM_REG_CSEM_PRTY_STS_1);
4488 }
72fd0718
VZ
4489 break;
4490 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
6bf07b8e 4491 if (print) {
c9ee9206 4492 _print_next_block(par_num++, "PXP");
6bf07b8e
YM
4493 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4494 _print_parity(bp,
4495 PXP2_REG_PXP2_PRTY_STS_0);
4496 _print_parity(bp,
4497 PXP2_REG_PXP2_PRTY_STS_1);
4498 }
72fd0718
VZ
4499 break;
4500 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
c9ee9206
VZ
4501 if (print)
4502 _print_next_block(par_num++,
72fd0718
VZ
4503 "PXPPCICLOCKCLIENT");
4504 break;
4505 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
6bf07b8e 4506 if (print) {
c9ee9206 4507 _print_next_block(par_num++, "CFC");
6bf07b8e
YM
4508 _print_parity(bp,
4509 CFC_REG_CFC_PRTY_STS);
4510 }
72fd0718
VZ
4511 break;
4512 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
6bf07b8e 4513 if (print) {
c9ee9206 4514 _print_next_block(par_num++, "CDU");
6bf07b8e
YM
4515 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
4516 }
c9ee9206
VZ
4517 break;
4518 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
6bf07b8e 4519 if (print) {
c9ee9206 4520 _print_next_block(par_num++, "DMAE");
6bf07b8e
YM
4521 _print_parity(bp,
4522 DMAE_REG_DMAE_PRTY_STS);
4523 }
72fd0718
VZ
4524 break;
4525 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
6bf07b8e 4526 if (print) {
c9ee9206 4527 _print_next_block(par_num++, "IGU");
6bf07b8e
YM
4528 if (CHIP_IS_E1x(bp))
4529 _print_parity(bp,
4530 HC_REG_HC_PRTY_STS);
4531 else
4532 _print_parity(bp,
4533 IGU_REG_IGU_PRTY_STS);
4534 }
72fd0718
VZ
4535 break;
4536 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
6bf07b8e 4537 if (print) {
c9ee9206 4538 _print_next_block(par_num++, "MISC");
6bf07b8e
YM
4539 _print_parity(bp,
4540 MISC_REG_MISC_PRTY_STS);
4541 }
72fd0718
VZ
4542 break;
4543 }
4544
4545 /* Clear the bit */
4546 sig &= ~cur_bit;
4547 }
4548 }
4549
4550 return par_num;
4551}
4552
1191cb83
ED
4553static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4554 bool *global, bool print)
72fd0718
VZ
4555{
4556 int i = 0;
4557 u32 cur_bit = 0;
4558 for (i = 0; sig; i++) {
4559 cur_bit = ((u32)0x1 << i);
4560 if (sig & cur_bit) {
4561 switch (cur_bit) {
4562 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
c9ee9206
VZ
4563 if (print)
4564 _print_next_block(par_num++, "MCP ROM");
4565 *global = true;
72fd0718
VZ
4566 break;
4567 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
c9ee9206
VZ
4568 if (print)
4569 _print_next_block(par_num++,
4570 "MCP UMP RX");
4571 *global = true;
72fd0718
VZ
4572 break;
4573 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
c9ee9206
VZ
4574 if (print)
4575 _print_next_block(par_num++,
4576 "MCP UMP TX");
4577 *global = true;
72fd0718
VZ
4578 break;
4579 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
c9ee9206
VZ
4580 if (print)
4581 _print_next_block(par_num++,
4582 "MCP SCPAD");
4583 *global = true;
72fd0718
VZ
4584 break;
4585 }
4586
4587 /* Clear the bit */
4588 sig &= ~cur_bit;
4589 }
4590 }
4591
4592 return par_num;
4593}
4594
6bf07b8e
YM
4595static int bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4596 int par_num, bool print)
8736c826
VZ
4597{
4598 int i = 0;
4599 u32 cur_bit = 0;
4600 for (i = 0; sig; i++) {
4601 cur_bit = ((u32)0x1 << i);
4602 if (sig & cur_bit) {
4603 switch (cur_bit) {
4604 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
6bf07b8e 4605 if (print) {
8736c826 4606 _print_next_block(par_num++, "PGLUE_B");
6bf07b8e
YM
4607 _print_parity(bp,
4608 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4609 }
8736c826
VZ
4610 break;
4611 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
6bf07b8e 4612 if (print) {
8736c826 4613 _print_next_block(par_num++, "ATC");
6bf07b8e
YM
4614 _print_parity(bp,
4615 ATC_REG_ATC_PRTY_STS);
4616 }
8736c826
VZ
4617 break;
4618 }
4619
4620 /* Clear the bit */
4621 sig &= ~cur_bit;
4622 }
4623 }
4624
4625 return par_num;
4626}
4627
1191cb83
ED
4628static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4629 u32 *sig)
72fd0718 4630{
8736c826
VZ
4631 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4632 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4633 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4634 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4635 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
72fd0718 4636 int par_num = 0;
51c1a580
MS
4637 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4638 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
8736c826
VZ
4639 sig[0] & HW_PRTY_ASSERT_SET_0,
4640 sig[1] & HW_PRTY_ASSERT_SET_1,
4641 sig[2] & HW_PRTY_ASSERT_SET_2,
4642 sig[3] & HW_PRTY_ASSERT_SET_3,
4643 sig[4] & HW_PRTY_ASSERT_SET_4);
c9ee9206
VZ
4644 if (print)
4645 netdev_err(bp->dev,
4646 "Parity errors detected in blocks: ");
6bf07b8e 4647 par_num = bnx2x_check_blocks_with_parity0(bp,
8736c826 4648 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
6bf07b8e 4649 par_num = bnx2x_check_blocks_with_parity1(bp,
8736c826 4650 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
6bf07b8e 4651 par_num = bnx2x_check_blocks_with_parity2(bp,
8736c826 4652 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
c9ee9206 4653 par_num = bnx2x_check_blocks_with_parity3(
8736c826 4654 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
6bf07b8e 4655 par_num = bnx2x_check_blocks_with_parity4(bp,
8736c826
VZ
4656 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4657
c9ee9206
VZ
4658 if (print)
4659 pr_cont("\n");
8736c826 4660
72fd0718
VZ
4661 return true;
4662 } else
4663 return false;
4664}
4665
c9ee9206
VZ
4666/**
4667 * bnx2x_chk_parity_attn - checks for parity attentions.
4668 *
4669 * @bp: driver handle
4670 * @global: true if there was a global attention
4671 * @print: show parity attention in syslog
4672 */
4673bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
877e9aa4 4674{
8736c826 4675 struct attn_route attn = { {0} };
72fd0718
VZ
4676 int port = BP_PORT(bp);
4677
4678 attn.sig[0] = REG_RD(bp,
4679 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4680 port*4);
4681 attn.sig[1] = REG_RD(bp,
4682 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4683 port*4);
4684 attn.sig[2] = REG_RD(bp,
4685 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4686 port*4);
4687 attn.sig[3] = REG_RD(bp,
4688 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4689 port*4);
4690
8736c826
VZ
4691 if (!CHIP_IS_E1x(bp))
4692 attn.sig[4] = REG_RD(bp,
4693 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4694 port*4);
4695
4696 return bnx2x_parity_attn(bp, global, print, attn.sig);
72fd0718
VZ
4697}
4698
1191cb83 4699static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
f2e0899f
DK
4700{
4701 u32 val;
4702 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4703
4704 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4705 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4706 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
51c1a580 4707 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
f2e0899f 4708 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
51c1a580 4709 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
f2e0899f 4710 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
51c1a580 4711 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
f2e0899f 4712 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
51c1a580 4713 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
f2e0899f
DK
4714 if (val &
4715 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
51c1a580 4716 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
f2e0899f
DK
4717 if (val &
4718 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
51c1a580 4719 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
f2e0899f 4720 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
51c1a580 4721 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
f2e0899f 4722 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
51c1a580 4723 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
f2e0899f 4724 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
51c1a580 4725 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
f2e0899f
DK
4726 }
4727 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4728 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4729 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4730 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4731 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4732 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
51c1a580 4733 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
f2e0899f 4734 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
51c1a580 4735 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
f2e0899f 4736 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
51c1a580 4737 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
f2e0899f
DK
4738 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4739 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4740 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
51c1a580 4741 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
f2e0899f
DK
4742 }
4743
4744 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4745 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4746 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4747 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4748 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4749 }
f2e0899f
DK
4750}
4751
72fd0718
VZ
4752static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4753{
4754 struct attn_route attn, *group_mask;
34f80b04 4755 int port = BP_PORT(bp);
877e9aa4 4756 int index;
a2fbb9ea
ET
4757 u32 reg_addr;
4758 u32 val;
3fcaf2e5 4759 u32 aeu_mask;
c9ee9206 4760 bool global = false;
a2fbb9ea
ET
4761
4762 /* need to take HW lock because MCP or other port might also
4763 try to handle this event */
4a37fb66 4764 bnx2x_acquire_alr(bp);
a2fbb9ea 4765
c9ee9206
VZ
4766 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4767#ifndef BNX2X_STOP_ON_ERROR
72fd0718 4768 bp->recovery_state = BNX2X_RECOVERY_INIT;
7be08a72 4769 schedule_delayed_work(&bp->sp_rtnl_task, 0);
72fd0718
VZ
4770 /* Disable HW interrupts */
4771 bnx2x_int_disable(bp);
72fd0718
VZ
4772 /* In case of parity errors don't handle attentions so that
4773 * other function would "see" parity errors.
4774 */
c9ee9206
VZ
4775#else
4776 bnx2x_panic();
4777#endif
4778 bnx2x_release_alr(bp);
72fd0718
VZ
4779 return;
4780 }
4781
a2fbb9ea
ET
4782 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4783 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4784 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4785 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
619c5cb6 4786 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
4787 attn.sig[4] =
4788 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4789 else
4790 attn.sig[4] = 0;
4791
4792 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4793 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
a2fbb9ea
ET
4794
4795 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4796 if (deasserted & (1 << index)) {
72fd0718 4797 group_mask = &bp->attn_group[index];
a2fbb9ea 4798
51c1a580 4799 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
f2e0899f
DK
4800 index,
4801 group_mask->sig[0], group_mask->sig[1],
4802 group_mask->sig[2], group_mask->sig[3],
4803 group_mask->sig[4]);
a2fbb9ea 4804
f2e0899f
DK
4805 bnx2x_attn_int_deasserted4(bp,
4806 attn.sig[4] & group_mask->sig[4]);
877e9aa4 4807 bnx2x_attn_int_deasserted3(bp,
72fd0718 4808 attn.sig[3] & group_mask->sig[3]);
877e9aa4 4809 bnx2x_attn_int_deasserted1(bp,
72fd0718 4810 attn.sig[1] & group_mask->sig[1]);
877e9aa4 4811 bnx2x_attn_int_deasserted2(bp,
72fd0718 4812 attn.sig[2] & group_mask->sig[2]);
877e9aa4 4813 bnx2x_attn_int_deasserted0(bp,
72fd0718 4814 attn.sig[0] & group_mask->sig[0]);
a2fbb9ea
ET
4815 }
4816 }
4817
4a37fb66 4818 bnx2x_release_alr(bp);
a2fbb9ea 4819
f2e0899f
DK
4820 if (bp->common.int_block == INT_BLOCK_HC)
4821 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4822 COMMAND_REG_ATTN_BITS_CLR);
4823 else
4824 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
a2fbb9ea
ET
4825
4826 val = ~deasserted;
f2e0899f
DK
4827 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4828 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
5c862848 4829 REG_WR(bp, reg_addr, val);
a2fbb9ea 4830
a2fbb9ea 4831 if (~bp->attn_state & deasserted)
3fcaf2e5 4832 BNX2X_ERR("IGU ERROR\n");
a2fbb9ea
ET
4833
4834 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4835 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4836
3fcaf2e5
EG
4837 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4838 aeu_mask = REG_RD(bp, reg_addr);
4839
4840 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4841 aeu_mask, deasserted);
72fd0718 4842 aeu_mask |= (deasserted & 0x3ff);
3fcaf2e5 4843 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
a2fbb9ea 4844
3fcaf2e5
EG
4845 REG_WR(bp, reg_addr, aeu_mask);
4846 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
a2fbb9ea
ET
4847
4848 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4849 bp->attn_state &= ~deasserted;
4850 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4851}
4852
4853static void bnx2x_attn_int(struct bnx2x *bp)
4854{
4855 /* read local copy of bits */
68d59484
EG
4856 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4857 attn_bits);
4858 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4859 attn_bits_ack);
a2fbb9ea
ET
4860 u32 attn_state = bp->attn_state;
4861
4862 /* look for changed bits */
4863 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4864 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4865
4866 DP(NETIF_MSG_HW,
4867 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4868 attn_bits, attn_ack, asserted, deasserted);
4869
4870 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
34f80b04 4871 BNX2X_ERR("BAD attention state\n");
a2fbb9ea
ET
4872
4873 /* handle bits that were raised */
4874 if (asserted)
4875 bnx2x_attn_int_asserted(bp, asserted);
4876
4877 if (deasserted)
4878 bnx2x_attn_int_deasserted(bp, deasserted);
4879}
4880
619c5cb6
VZ
4881void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4882 u16 index, u8 op, u8 update)
4883{
dc1ba591
AE
4884 u32 igu_addr = bp->igu_base_addr;
4885 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
619c5cb6
VZ
4886 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4887 igu_addr);
4888}
4889
1191cb83 4890static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
523224a3
DK
4891{
4892 /* No memory barriers */
4893 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4894 mmiowb(); /* keep prod updates ordered */
4895}
4896
523224a3
DK
4897static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4898 union event_ring_elem *elem)
4899{
619c5cb6
VZ
4900 u8 err = elem->message.error;
4901
523224a3 4902 if (!bp->cnic_eth_dev.starting_cid ||
c3a8ce61
VZ
4903 (cid < bp->cnic_eth_dev.starting_cid &&
4904 cid != bp->cnic_eth_dev.iscsi_l2_cid))
523224a3
DK
4905 return 1;
4906
4907 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4908
619c5cb6
VZ
4909 if (unlikely(err)) {
4910
523224a3
DK
4911 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4912 cid);
823e1d90 4913 bnx2x_panic_dump(bp, false);
523224a3 4914 }
619c5cb6 4915 bnx2x_cnic_cfc_comp(bp, cid, err);
523224a3
DK
4916 return 0;
4917}
523224a3 4918
1191cb83 4919static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
619c5cb6
VZ
4920{
4921 struct bnx2x_mcast_ramrod_params rparam;
4922 int rc;
4923
4924 memset(&rparam, 0, sizeof(rparam));
4925
4926 rparam.mcast_obj = &bp->mcast_obj;
4927
4928 netif_addr_lock_bh(bp->dev);
4929
4930 /* Clear pending state for the last command */
4931 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4932
4933 /* If there are pending mcast commands - send them */
4934 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4935 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4936 if (rc < 0)
4937 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4938 rc);
4939 }
4940
4941 netif_addr_unlock_bh(bp->dev);
4942}
4943
1191cb83
ED
4944static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4945 union event_ring_elem *elem)
619c5cb6
VZ
4946{
4947 unsigned long ramrod_flags = 0;
4948 int rc = 0;
4949 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4950 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4951
4952 /* Always push next commands out, don't wait here */
4953 __set_bit(RAMROD_CONT, &ramrod_flags);
4954
86564c3f
YM
4955 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4956 >> BNX2X_SWCID_SHIFT) {
619c5cb6 4957 case BNX2X_FILTER_MAC_PENDING:
51c1a580 4958 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
55c11941 4959 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
619c5cb6
VZ
4960 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4961 else
15192a8c 4962 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
619c5cb6
VZ
4963
4964 break;
619c5cb6 4965 case BNX2X_FILTER_MCAST_PENDING:
51c1a580 4966 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
619c5cb6
VZ
4967 /* This is only relevant for 57710 where multicast MACs are
4968 * configured as unicast MACs using the same ramrod.
4969 */
4970 bnx2x_handle_mcast_eqe(bp);
4971 return;
4972 default:
4973 BNX2X_ERR("Unsupported classification command: %d\n",
4974 elem->message.data.eth_event.echo);
4975 return;
4976 }
4977
4978 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4979
4980 if (rc < 0)
4981 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4982 else if (rc > 0)
4983 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
619c5cb6
VZ
4984}
4985
619c5cb6 4986static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
619c5cb6 4987
1191cb83 4988static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
619c5cb6
VZ
4989{
4990 netif_addr_lock_bh(bp->dev);
4991
4992 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4993
4994 /* Send rx_mode command again if was requested */
4995 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4996 bnx2x_set_storm_rx_mode(bp);
619c5cb6
VZ
4997 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4998 &bp->sp_state))
4999 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5000 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5001 &bp->sp_state))
5002 bnx2x_set_iscsi_eth_rx_mode(bp, false);
619c5cb6
VZ
5003
5004 netif_addr_unlock_bh(bp->dev);
5005}
5006
1191cb83 5007static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
a3348722
BW
5008 union event_ring_elem *elem)
5009{
5010 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5011 DP(BNX2X_MSG_SP,
5012 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5013 elem->message.data.vif_list_event.func_bit_map);
5014 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5015 elem->message.data.vif_list_event.func_bit_map);
5016 } else if (elem->message.data.vif_list_event.echo ==
5017 VIF_LIST_RULE_SET) {
5018 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5019 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5020 }
5021}
5022
5023/* called with rtnl_lock */
1191cb83 5024static void bnx2x_after_function_update(struct bnx2x *bp)
a3348722
BW
5025{
5026 int q, rc;
5027 struct bnx2x_fastpath *fp;
5028 struct bnx2x_queue_state_params queue_params = {NULL};
5029 struct bnx2x_queue_update_params *q_update_params =
5030 &queue_params.params.update;
5031
2de67439 5032 /* Send Q update command with afex vlan removal values for all Qs */
a3348722
BW
5033 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5034
5035 /* set silent vlan removal values according to vlan mode */
5036 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5037 &q_update_params->update_flags);
5038 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5039 &q_update_params->update_flags);
5040 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5041
5042 /* in access mode mark mask and value are 0 to strip all vlans */
5043 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5044 q_update_params->silent_removal_value = 0;
5045 q_update_params->silent_removal_mask = 0;
5046 } else {
5047 q_update_params->silent_removal_value =
5048 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5049 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5050 }
5051
5052 for_each_eth_queue(bp, q) {
5053 /* Set the appropriate Queue object */
5054 fp = &bp->fp[q];
15192a8c 5055 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a3348722
BW
5056
5057 /* send the ramrod */
5058 rc = bnx2x_queue_state_change(bp, &queue_params);
5059 if (rc < 0)
5060 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5061 q);
5062 }
5063
fea75645 5064 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
65565884 5065 fp = &bp->fp[FCOE_IDX(bp)];
15192a8c 5066 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
a3348722
BW
5067
5068 /* clear pending completion bit */
5069 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5070
5071 /* mark latest Q bit */
5072 smp_mb__before_clear_bit();
5073 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5074 smp_mb__after_clear_bit();
5075
5076 /* send Q update ramrod for FCoE Q */
5077 rc = bnx2x_queue_state_change(bp, &queue_params);
5078 if (rc < 0)
5079 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5080 q);
5081 } else {
5082 /* If no FCoE ring - ACK MCP now */
5083 bnx2x_link_report(bp);
5084 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5085 }
a3348722
BW
5086}
5087
1191cb83 5088static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
619c5cb6
VZ
5089 struct bnx2x *bp, u32 cid)
5090{
94f05b0f 5091 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
55c11941
MS
5092
5093 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
15192a8c 5094 return &bnx2x_fcoe_sp_obj(bp, q_obj);
619c5cb6 5095 else
15192a8c 5096 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
619c5cb6
VZ
5097}
5098
523224a3
DK
5099static void bnx2x_eq_int(struct bnx2x *bp)
5100{
5101 u16 hw_cons, sw_cons, sw_prod;
5102 union event_ring_elem *elem;
55c11941 5103 u8 echo;
523224a3
DK
5104 u32 cid;
5105 u8 opcode;
fd1fc79d 5106 int rc, spqe_cnt = 0;
619c5cb6
VZ
5107 struct bnx2x_queue_sp_obj *q_obj;
5108 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5109 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
523224a3
DK
5110
5111 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5112
5113 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
16a5fd92 5114 * when we get the next-page we need to adjust so the loop
523224a3
DK
5115 * condition below will be met. The next element is the size of a
5116 * regular element and hence incrementing by 1
5117 */
5118 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5119 hw_cons++;
5120
25985edc 5121 /* This function may never run in parallel with itself for a
523224a3
DK
5122 * specific bp, thus there is no need in "paired" read memory
5123 * barrier here.
5124 */
5125 sw_cons = bp->eq_cons;
5126 sw_prod = bp->eq_prod;
5127
d6cae238 5128 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
6e30dd4e 5129 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
523224a3
DK
5130
5131 for (; sw_cons != hw_cons;
5132 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5133
523224a3
DK
5134 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5135
fd1fc79d
AE
5136 rc = bnx2x_iov_eq_sp_event(bp, elem);
5137 if (!rc) {
5138 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5139 rc);
5140 goto next_spqe;
5141 }
523224a3 5142
86564c3f
YM
5143 /* elem CID originates from FW; actually LE */
5144 cid = SW_CID((__force __le32)
5145 elem->message.data.cfc_del_event.cid);
5146 opcode = elem->message.opcode;
523224a3
DK
5147
5148 /* handle eq element */
5149 switch (opcode) {
fd1fc79d
AE
5150 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5151 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5152 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5153 continue;
5154
523224a3 5155 case EVENT_RING_OPCODE_STAT_QUERY:
51c1a580
MS
5156 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5157 "got statistics comp event %d\n",
619c5cb6 5158 bp->stats_comp++);
523224a3 5159 /* nothing to do with stats comp */
d6cae238 5160 goto next_spqe;
523224a3
DK
5161
5162 case EVENT_RING_OPCODE_CFC_DEL:
5163 /* handle according to cid range */
5164 /*
5165 * we may want to verify here that the bp state is
5166 * HALTING
5167 */
d6cae238 5168 DP(BNX2X_MSG_SP,
523224a3 5169 "got delete ramrod for MULTI[%d]\n", cid);
55c11941
MS
5170
5171 if (CNIC_LOADED(bp) &&
5172 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
523224a3 5173 goto next_spqe;
55c11941 5174
619c5cb6
VZ
5175 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5176
5177 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5178 break;
5179
523224a3 5180 goto next_spqe;
e4901dde
VZ
5181
5182 case EVENT_RING_OPCODE_STOP_TRAFFIC:
51c1a580 5183 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
6debea87
DK
5184 if (f_obj->complete_cmd(bp, f_obj,
5185 BNX2X_F_CMD_TX_STOP))
5186 break;
e4901dde
VZ
5187 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5188 goto next_spqe;
619c5cb6 5189
e4901dde 5190 case EVENT_RING_OPCODE_START_TRAFFIC:
51c1a580 5191 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
6debea87
DK
5192 if (f_obj->complete_cmd(bp, f_obj,
5193 BNX2X_F_CMD_TX_START))
5194 break;
e4901dde
VZ
5195 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5196 goto next_spqe;
55c11941 5197
a3348722 5198 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
55c11941
MS
5199 echo = elem->message.data.function_update_event.echo;
5200 if (echo == SWITCH_UPDATE) {
5201 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5202 "got FUNC_SWITCH_UPDATE ramrod\n");
5203 if (f_obj->complete_cmd(
5204 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5205 break;
a3348722 5206
55c11941
MS
5207 } else {
5208 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5209 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5210 f_obj->complete_cmd(bp, f_obj,
5211 BNX2X_F_CMD_AFEX_UPDATE);
5212
5213 /* We will perform the Queues update from
5214 * sp_rtnl task as all Queue SP operations
5215 * should run under rtnl_lock.
5216 */
5217 smp_mb__before_clear_bit();
5218 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5219 &bp->sp_rtnl_state);
5220 smp_mb__after_clear_bit();
5221
5222 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5223 }
a3348722 5224
a3348722
BW
5225 goto next_spqe;
5226
5227 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5228 f_obj->complete_cmd(bp, f_obj,
5229 BNX2X_F_CMD_AFEX_VIFLISTS);
5230 bnx2x_after_afex_vif_lists(bp, elem);
5231 goto next_spqe;
619c5cb6 5232 case EVENT_RING_OPCODE_FUNCTION_START:
51c1a580
MS
5233 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5234 "got FUNC_START ramrod\n");
619c5cb6
VZ
5235 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5236 break;
5237
5238 goto next_spqe;
5239
5240 case EVENT_RING_OPCODE_FUNCTION_STOP:
51c1a580
MS
5241 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5242 "got FUNC_STOP ramrod\n");
619c5cb6
VZ
5243 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5244 break;
5245
5246 goto next_spqe;
523224a3
DK
5247 }
5248
5249 switch (opcode | bp->state) {
619c5cb6
VZ
5250 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5251 BNX2X_STATE_OPEN):
5252 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
523224a3 5253 BNX2X_STATE_OPENING_WAIT4_PORT):
619c5cb6
VZ
5254 cid = elem->message.data.eth_event.echo &
5255 BNX2X_SWCID_MASK;
d6cae238 5256 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
619c5cb6
VZ
5257 cid);
5258 rss_raw->clear_pending(rss_raw);
523224a3
DK
5259 break;
5260
619c5cb6
VZ
5261 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5262 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
5263 case (EVENT_RING_OPCODE_SET_MAC |
523224a3 5264 BNX2X_STATE_CLOSING_WAIT4_HALT):
619c5cb6
VZ
5265 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5266 BNX2X_STATE_OPEN):
5267 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5268 BNX2X_STATE_DIAG):
5269 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5270 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5271 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
619c5cb6 5272 bnx2x_handle_classification_eqe(bp, elem);
523224a3
DK
5273 break;
5274
619c5cb6
VZ
5275 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5276 BNX2X_STATE_OPEN):
5277 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5278 BNX2X_STATE_DIAG):
5279 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5280 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5281 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
619c5cb6 5282 bnx2x_handle_mcast_eqe(bp);
523224a3
DK
5283 break;
5284
619c5cb6
VZ
5285 case (EVENT_RING_OPCODE_FILTERS_RULES |
5286 BNX2X_STATE_OPEN):
5287 case (EVENT_RING_OPCODE_FILTERS_RULES |
5288 BNX2X_STATE_DIAG):
5289 case (EVENT_RING_OPCODE_FILTERS_RULES |
523224a3 5290 BNX2X_STATE_CLOSING_WAIT4_HALT):
d6cae238 5291 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
619c5cb6 5292 bnx2x_handle_rx_mode_eqe(bp);
523224a3
DK
5293 break;
5294 default:
5295 /* unknown event log error and continue */
619c5cb6
VZ
5296 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5297 elem->message.opcode, bp->state);
523224a3
DK
5298 }
5299next_spqe:
5300 spqe_cnt++;
5301 } /* for */
5302
8fe23fbd 5303 smp_mb__before_atomic_inc();
6e30dd4e 5304 atomic_add(spqe_cnt, &bp->eq_spq_left);
523224a3
DK
5305
5306 bp->eq_cons = sw_cons;
5307 bp->eq_prod = sw_prod;
5308 /* Make sure that above mem writes were issued towards the memory */
5309 smp_wmb();
5310
5311 /* update producer */
5312 bnx2x_update_eq_prod(bp, bp->eq_prod);
5313}
5314
a2fbb9ea
ET
5315static void bnx2x_sp_task(struct work_struct *work)
5316{
1cf167f2 5317 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
a2fbb9ea 5318
fd1fc79d 5319 DP(BNX2X_MSG_SP, "sp task invoked\n");
a2fbb9ea 5320
16a5fd92 5321 /* make sure the atomic interrupt_occurred has been written */
fd1fc79d
AE
5322 smp_rmb();
5323 if (atomic_read(&bp->interrupt_occurred)) {
a2fbb9ea 5324
fd1fc79d
AE
5325 /* what work needs to be performed? */
5326 u16 status = bnx2x_update_dsb_idx(bp);
cdaa7cb8 5327
fd1fc79d
AE
5328 DP(BNX2X_MSG_SP, "status %x\n", status);
5329 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5330 atomic_set(&bp->interrupt_occurred, 0);
5331
5332 /* HW attentions */
5333 if (status & BNX2X_DEF_SB_ATT_IDX) {
5334 bnx2x_attn_int(bp);
5335 status &= ~BNX2X_DEF_SB_ATT_IDX;
5336 }
5337
5338 /* SP events: STAT_QUERY and others */
5339 if (status & BNX2X_DEF_SB_IDX) {
5340 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
523224a3 5341
55c11941 5342 if (FCOE_INIT(bp) &&
fd1fc79d
AE
5343 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5344 /* Prevent local bottom-halves from running as
5345 * we are going to change the local NAPI list.
5346 */
5347 local_bh_disable();
5348 napi_schedule(&bnx2x_fcoe(bp, napi));
5349 local_bh_enable();
5350 }
5351
5352 /* Handle EQ completions */
5353 bnx2x_eq_int(bp);
5354 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5355 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5356
5357 status &= ~BNX2X_DEF_SB_IDX;
019dbb4c 5358 }
55c11941 5359
fd1fc79d
AE
5360 /* if status is non zero then perhaps something went wrong */
5361 if (unlikely(status))
5362 DP(BNX2X_MSG_SP,
5363 "got an unknown interrupt! (status 0x%x)\n", status);
523224a3 5364
fd1fc79d
AE
5365 /* ack status block only if something was actually handled */
5366 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5367 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
cdaa7cb8
VZ
5368 }
5369
fd1fc79d
AE
5370 /* must be called after the EQ processing (since eq leads to sriov
5371 * ramrod completion flows).
5372 * This flow may have been scheduled by the arrival of a ramrod
5373 * completion, or by the sriov code rescheduling itself.
5374 */
5375 bnx2x_iov_sp_task(bp);
a3348722
BW
5376
5377 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5378 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5379 &bp->sp_state)) {
5380 bnx2x_link_report(bp);
5381 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5382 }
a2fbb9ea
ET
5383}
5384
9f6c9258 5385irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
a2fbb9ea
ET
5386{
5387 struct net_device *dev = dev_instance;
5388 struct bnx2x *bp = netdev_priv(dev);
5389
523224a3
DK
5390 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5391 IGU_INT_DISABLE, 0);
a2fbb9ea
ET
5392
5393#ifdef BNX2X_STOP_ON_ERROR
5394 if (unlikely(bp->panic))
5395 return IRQ_HANDLED;
5396#endif
5397
55c11941 5398 if (CNIC_LOADED(bp)) {
993ac7b5
MC
5399 struct cnic_ops *c_ops;
5400
5401 rcu_read_lock();
5402 c_ops = rcu_dereference(bp->cnic_ops);
5403 if (c_ops)
5404 c_ops->cnic_handler(bp->cnic_data, NULL);
5405 rcu_read_unlock();
5406 }
55c11941 5407
fd1fc79d
AE
5408 /* schedule sp task to perform default status block work, ack
5409 * attentions and enable interrupts.
5410 */
5411 bnx2x_schedule_sp_task(bp);
a2fbb9ea
ET
5412
5413 return IRQ_HANDLED;
5414}
5415
5416/* end of slow path */
5417
619c5cb6
VZ
5418void bnx2x_drv_pulse(struct bnx2x *bp)
5419{
5420 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5421 bp->fw_drv_pulse_wr_seq);
5422}
5423
a2fbb9ea
ET
5424static void bnx2x_timer(unsigned long data)
5425{
5426 struct bnx2x *bp = (struct bnx2x *) data;
5427
5428 if (!netif_running(bp->dev))
5429 return;
5430
67c431a5
AE
5431 if (IS_PF(bp) &&
5432 !BP_NOMCP(bp)) {
f2e0899f 5433 int mb_idx = BP_FW_MB_IDX(bp);
a2fbb9ea
ET
5434 u32 drv_pulse;
5435 u32 mcp_pulse;
5436
5437 ++bp->fw_drv_pulse_wr_seq;
5438 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5439 /* TBD - add SYSTEM_TIME */
5440 drv_pulse = bp->fw_drv_pulse_wr_seq;
619c5cb6 5441 bnx2x_drv_pulse(bp);
a2fbb9ea 5442
f2e0899f 5443 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
a2fbb9ea
ET
5444 MCP_PULSE_SEQ_MASK);
5445 /* The delta between driver pulse and mcp response
5446 * should be 1 (before mcp response) or 0 (after mcp response)
5447 */
5448 if ((drv_pulse != mcp_pulse) &&
5449 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5450 /* someone lost a heartbeat... */
5451 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5452 drv_pulse, mcp_pulse);
5453 }
5454 }
5455
f34d28ea 5456 if (bp->state == BNX2X_STATE_OPEN)
bb2a0f7a 5457 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
a2fbb9ea 5458
abc5a021 5459 /* sample pf vf bulletin board for new posts from pf */
37173488
YM
5460 if (IS_VF(bp))
5461 bnx2x_timer_sriov(bp);
78c3bcc5 5462
a2fbb9ea
ET
5463 mod_timer(&bp->timer, jiffies + bp->current_interval);
5464}
5465
5466/* end of Statistics */
5467
5468/* nic init */
5469
5470/*
5471 * nic init service functions
5472 */
5473
1191cb83 5474static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
a2fbb9ea 5475{
523224a3
DK
5476 u32 i;
5477 if (!(len%4) && !(addr%4))
5478 for (i = 0; i < len; i += 4)
5479 REG_WR(bp, addr + i, fill);
5480 else
5481 for (i = 0; i < len; i++)
5482 REG_WR8(bp, addr + i, fill);
34f80b04
EG
5483}
5484
523224a3 5485/* helper: writes FP SP data to FW - data_size in dwords */
1191cb83
ED
5486static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5487 int fw_sb_id,
5488 u32 *sb_data_p,
5489 u32 data_size)
34f80b04 5490{
a2fbb9ea 5491 int index;
523224a3
DK
5492 for (index = 0; index < data_size; index++)
5493 REG_WR(bp, BAR_CSTRORM_INTMEM +
5494 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5495 sizeof(u32)*index,
5496 *(sb_data_p + index));
5497}
a2fbb9ea 5498
1191cb83 5499static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
523224a3
DK
5500{
5501 u32 *sb_data_p;
5502 u32 data_size = 0;
f2e0899f 5503 struct hc_status_block_data_e2 sb_data_e2;
523224a3 5504 struct hc_status_block_data_e1x sb_data_e1x;
a2fbb9ea 5505
523224a3 5506 /* disable the function first */
619c5cb6 5507 if (!CHIP_IS_E1x(bp)) {
f2e0899f 5508 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
619c5cb6 5509 sb_data_e2.common.state = SB_DISABLED;
f2e0899f
DK
5510 sb_data_e2.common.p_func.vf_valid = false;
5511 sb_data_p = (u32 *)&sb_data_e2;
5512 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5513 } else {
5514 memset(&sb_data_e1x, 0,
5515 sizeof(struct hc_status_block_data_e1x));
619c5cb6 5516 sb_data_e1x.common.state = SB_DISABLED;
f2e0899f
DK
5517 sb_data_e1x.common.p_func.vf_valid = false;
5518 sb_data_p = (u32 *)&sb_data_e1x;
5519 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5520 }
523224a3 5521 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
a2fbb9ea 5522
523224a3
DK
5523 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5524 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5525 CSTORM_STATUS_BLOCK_SIZE);
5526 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5527 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5528 CSTORM_SYNC_BLOCK_SIZE);
5529}
34f80b04 5530
523224a3 5531/* helper: writes SP SB data to FW */
1191cb83 5532static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
523224a3
DK
5533 struct hc_sp_status_block_data *sp_sb_data)
5534{
5535 int func = BP_FUNC(bp);
5536 int i;
5537 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5538 REG_WR(bp, BAR_CSTRORM_INTMEM +
5539 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5540 i*sizeof(u32),
5541 *((u32 *)sp_sb_data + i));
34f80b04
EG
5542}
5543
1191cb83 5544static void bnx2x_zero_sp_sb(struct bnx2x *bp)
34f80b04
EG
5545{
5546 int func = BP_FUNC(bp);
523224a3
DK
5547 struct hc_sp_status_block_data sp_sb_data;
5548 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
a2fbb9ea 5549
619c5cb6 5550 sp_sb_data.state = SB_DISABLED;
523224a3
DK
5551 sp_sb_data.p_func.vf_valid = false;
5552
5553 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5554
5555 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5556 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5557 CSTORM_SP_STATUS_BLOCK_SIZE);
5558 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5559 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5560 CSTORM_SP_SYNC_BLOCK_SIZE);
523224a3
DK
5561}
5562
1191cb83 5563static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
523224a3
DK
5564 int igu_sb_id, int igu_seg_id)
5565{
5566 hc_sm->igu_sb_id = igu_sb_id;
5567 hc_sm->igu_seg_id = igu_seg_id;
5568 hc_sm->timer_value = 0xFF;
5569 hc_sm->time_to_expire = 0xFFFFFFFF;
a2fbb9ea
ET
5570}
5571
150966ad 5572/* allocates state machine ids. */
1191cb83 5573static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
150966ad
AE
5574{
5575 /* zero out state machine indices */
5576 /* rx indices */
5577 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5578
5579 /* tx indices */
5580 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5581 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5582 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5583 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5584
5585 /* map indices */
5586 /* rx indices */
5587 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5588 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5589
5590 /* tx indices */
5591 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5592 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5593 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5594 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5595 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5596 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5597 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5598 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5599}
5600
b93288d5 5601void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
523224a3 5602 u8 vf_valid, int fw_sb_id, int igu_sb_id)
a2fbb9ea 5603{
523224a3
DK
5604 int igu_seg_id;
5605
f2e0899f 5606 struct hc_status_block_data_e2 sb_data_e2;
523224a3
DK
5607 struct hc_status_block_data_e1x sb_data_e1x;
5608 struct hc_status_block_sm *hc_sm_p;
523224a3
DK
5609 int data_size;
5610 u32 *sb_data_p;
5611
f2e0899f
DK
5612 if (CHIP_INT_MODE_IS_BC(bp))
5613 igu_seg_id = HC_SEG_ACCESS_NORM;
5614 else
5615 igu_seg_id = IGU_SEG_ACCESS_NORM;
523224a3
DK
5616
5617 bnx2x_zero_fp_sb(bp, fw_sb_id);
5618
619c5cb6 5619 if (!CHIP_IS_E1x(bp)) {
f2e0899f 5620 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
619c5cb6 5621 sb_data_e2.common.state = SB_ENABLED;
f2e0899f
DK
5622 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5623 sb_data_e2.common.p_func.vf_id = vfid;
5624 sb_data_e2.common.p_func.vf_valid = vf_valid;
5625 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5626 sb_data_e2.common.same_igu_sb_1b = true;
5627 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5628 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5629 hc_sm_p = sb_data_e2.common.state_machine;
f2e0899f
DK
5630 sb_data_p = (u32 *)&sb_data_e2;
5631 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
150966ad 5632 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
f2e0899f
DK
5633 } else {
5634 memset(&sb_data_e1x, 0,
5635 sizeof(struct hc_status_block_data_e1x));
619c5cb6 5636 sb_data_e1x.common.state = SB_ENABLED;
f2e0899f
DK
5637 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5638 sb_data_e1x.common.p_func.vf_id = 0xff;
5639 sb_data_e1x.common.p_func.vf_valid = false;
5640 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5641 sb_data_e1x.common.same_igu_sb_1b = true;
5642 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5643 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5644 hc_sm_p = sb_data_e1x.common.state_machine;
f2e0899f
DK
5645 sb_data_p = (u32 *)&sb_data_e1x;
5646 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
150966ad 5647 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
f2e0899f 5648 }
523224a3
DK
5649
5650 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5651 igu_sb_id, igu_seg_id);
5652 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5653 igu_sb_id, igu_seg_id);
5654
51c1a580 5655 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
523224a3 5656
86564c3f 5657 /* write indices to HW - PCI guarantees endianity of regpairs */
523224a3
DK
5658 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5659}
5660
619c5cb6 5661static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
523224a3
DK
5662 u16 tx_usec, u16 rx_usec)
5663{
6383c0b3 5664 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
523224a3 5665 false, rx_usec);
6383c0b3
AE
5666 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5667 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5668 tx_usec);
5669 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5670 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5671 tx_usec);
5672 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5673 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5674 tx_usec);
523224a3 5675}
f2e0899f 5676
523224a3
DK
5677static void bnx2x_init_def_sb(struct bnx2x *bp)
5678{
5679 struct host_sp_status_block *def_sb = bp->def_status_blk;
5680 dma_addr_t mapping = bp->def_status_blk_mapping;
5681 int igu_sp_sb_index;
5682 int igu_seg_id;
34f80b04
EG
5683 int port = BP_PORT(bp);
5684 int func = BP_FUNC(bp);
f2eaeb58 5685 int reg_offset, reg_offset_en5;
a2fbb9ea 5686 u64 section;
523224a3
DK
5687 int index;
5688 struct hc_sp_status_block_data sp_sb_data;
5689 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5690
f2e0899f
DK
5691 if (CHIP_INT_MODE_IS_BC(bp)) {
5692 igu_sp_sb_index = DEF_SB_IGU_ID;
5693 igu_seg_id = HC_SEG_ACCESS_DEF;
5694 } else {
5695 igu_sp_sb_index = bp->igu_dsb_id;
5696 igu_seg_id = IGU_SEG_ACCESS_DEF;
5697 }
a2fbb9ea
ET
5698
5699 /* ATTN */
523224a3 5700 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
a2fbb9ea 5701 atten_status_block);
523224a3 5702 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
a2fbb9ea 5703
49d66772
ET
5704 bp->attn_state = 0;
5705
a2fbb9ea
ET
5706 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5707 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
f2eaeb58
DK
5708 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5709 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
34f80b04 5710 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
523224a3
DK
5711 int sindex;
5712 /* take care of sig[0]..sig[4] */
5713 for (sindex = 0; sindex < 4; sindex++)
5714 bp->attn_group[index].sig[sindex] =
5715 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
f2e0899f 5716
619c5cb6 5717 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
5718 /*
5719 * enable5 is separate from the rest of the registers,
5720 * and therefore the address skip is 4
5721 * and not 16 between the different groups
5722 */
5723 bp->attn_group[index].sig[4] = REG_RD(bp,
f2eaeb58 5724 reg_offset_en5 + 0x4*index);
f2e0899f
DK
5725 else
5726 bp->attn_group[index].sig[4] = 0;
a2fbb9ea
ET
5727 }
5728
f2e0899f
DK
5729 if (bp->common.int_block == INT_BLOCK_HC) {
5730 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5731 HC_REG_ATTN_MSG0_ADDR_L);
5732
5733 REG_WR(bp, reg_offset, U64_LO(section));
5734 REG_WR(bp, reg_offset + 4, U64_HI(section));
619c5cb6 5735 } else if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
5736 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5737 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5738 }
a2fbb9ea 5739
523224a3
DK
5740 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5741 sp_sb);
a2fbb9ea 5742
523224a3 5743 bnx2x_zero_sp_sb(bp);
a2fbb9ea 5744
86564c3f 5745 /* PCI guarantees endianity of regpairs */
619c5cb6 5746 sp_sb_data.state = SB_ENABLED;
523224a3
DK
5747 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5748 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5749 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5750 sp_sb_data.igu_seg_id = igu_seg_id;
5751 sp_sb_data.p_func.pf_id = func;
f2e0899f 5752 sp_sb_data.p_func.vnic_id = BP_VN(bp);
523224a3 5753 sp_sb_data.p_func.vf_id = 0xff;
a2fbb9ea 5754
523224a3 5755 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
49d66772 5756
523224a3 5757 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
a2fbb9ea
ET
5758}
5759
9f6c9258 5760void bnx2x_update_coalesce(struct bnx2x *bp)
a2fbb9ea 5761{
a2fbb9ea
ET
5762 int i;
5763
ec6ba945 5764 for_each_eth_queue(bp, i)
523224a3 5765 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
423cfa7e 5766 bp->tx_ticks, bp->rx_ticks);
a2fbb9ea
ET
5767}
5768
a2fbb9ea
ET
5769static void bnx2x_init_sp_ring(struct bnx2x *bp)
5770{
a2fbb9ea 5771 spin_lock_init(&bp->spq_lock);
6e30dd4e 5772 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
a2fbb9ea 5773
a2fbb9ea 5774 bp->spq_prod_idx = 0;
a2fbb9ea
ET
5775 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5776 bp->spq_prod_bd = bp->spq;
5777 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
a2fbb9ea
ET
5778}
5779
523224a3 5780static void bnx2x_init_eq_ring(struct bnx2x *bp)
a2fbb9ea
ET
5781{
5782 int i;
523224a3
DK
5783 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5784 union event_ring_elem *elem =
5785 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
a2fbb9ea 5786
523224a3
DK
5787 elem->next_page.addr.hi =
5788 cpu_to_le32(U64_HI(bp->eq_mapping +
5789 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5790 elem->next_page.addr.lo =
5791 cpu_to_le32(U64_LO(bp->eq_mapping +
5792 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
a2fbb9ea 5793 }
523224a3
DK
5794 bp->eq_cons = 0;
5795 bp->eq_prod = NUM_EQ_DESC;
5796 bp->eq_cons_sb = BNX2X_EQ_INDEX;
16a5fd92 5797 /* we want a warning message before it gets wrought... */
6e30dd4e
VZ
5798 atomic_set(&bp->eq_spq_left,
5799 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
a2fbb9ea
ET
5800}
5801
619c5cb6 5802/* called with netif_addr_lock_bh() */
924d75ab
YM
5803int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5804 unsigned long rx_mode_flags,
5805 unsigned long rx_accept_flags,
5806 unsigned long tx_accept_flags,
5807 unsigned long ramrod_flags)
ab532cf3 5808{
619c5cb6
VZ
5809 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5810 int rc;
5811
5812 memset(&ramrod_param, 0, sizeof(ramrod_param));
5813
5814 /* Prepare ramrod parameters */
5815 ramrod_param.cid = 0;
5816 ramrod_param.cl_id = cl_id;
5817 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5818 ramrod_param.func_id = BP_FUNC(bp);
ab532cf3 5819
619c5cb6
VZ
5820 ramrod_param.pstate = &bp->sp_state;
5821 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
ab532cf3 5822
619c5cb6
VZ
5823 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5824 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5825
5826 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5827
5828 ramrod_param.ramrod_flags = ramrod_flags;
5829 ramrod_param.rx_mode_flags = rx_mode_flags;
5830
5831 ramrod_param.rx_accept_flags = rx_accept_flags;
5832 ramrod_param.tx_accept_flags = tx_accept_flags;
5833
5834 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5835 if (rc < 0) {
5836 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
924d75ab 5837 return rc;
619c5cb6 5838 }
924d75ab
YM
5839
5840 return 0;
a2fbb9ea
ET
5841}
5842
86564c3f
YM
5843static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5844 unsigned long *rx_accept_flags,
5845 unsigned long *tx_accept_flags)
471de716 5846{
924d75ab
YM
5847 /* Clear the flags first */
5848 *rx_accept_flags = 0;
5849 *tx_accept_flags = 0;
619c5cb6 5850
924d75ab 5851 switch (rx_mode) {
619c5cb6
VZ
5852 case BNX2X_RX_MODE_NONE:
5853 /*
5854 * 'drop all' supersedes any accept flags that may have been
5855 * passed to the function.
5856 */
5857 break;
5858 case BNX2X_RX_MODE_NORMAL:
924d75ab
YM
5859 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5860 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5861 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
5862
5863 /* internal switching mode */
924d75ab
YM
5864 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5865 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5866 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6
VZ
5867
5868 break;
5869 case BNX2X_RX_MODE_ALLMULTI:
924d75ab
YM
5870 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5871 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5872 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
5873
5874 /* internal switching mode */
924d75ab
YM
5875 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5876 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5877 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6
VZ
5878
5879 break;
5880 case BNX2X_RX_MODE_PROMISC:
16a5fd92 5881 /* According to definition of SI mode, iface in promisc mode
619c5cb6
VZ
5882 * should receive matched and unmatched (in resolution of port)
5883 * unicast packets.
5884 */
924d75ab
YM
5885 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5886 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5887 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5888 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
619c5cb6
VZ
5889
5890 /* internal switching mode */
924d75ab
YM
5891 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5892 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
619c5cb6
VZ
5893
5894 if (IS_MF_SI(bp))
924d75ab 5895 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
619c5cb6 5896 else
924d75ab 5897 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
619c5cb6
VZ
5898
5899 break;
5900 default:
924d75ab
YM
5901 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5902 return -EINVAL;
619c5cb6 5903 }
de832a55 5904
924d75ab 5905 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
619c5cb6 5906 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
924d75ab
YM
5907 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5908 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
34f80b04
EG
5909 }
5910
924d75ab
YM
5911 return 0;
5912}
5913
5914/* called with netif_addr_lock_bh() */
5915int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5916{
5917 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5918 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5919 int rc;
5920
5921 if (!NO_FCOE(bp))
5922 /* Configure rx_mode of FCoE Queue */
5923 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5924
5925 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5926 &tx_accept_flags);
5927 if (rc)
5928 return rc;
5929
619c5cb6
VZ
5930 __set_bit(RAMROD_RX, &ramrod_flags);
5931 __set_bit(RAMROD_TX, &ramrod_flags);
5932
924d75ab
YM
5933 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5934 rx_accept_flags, tx_accept_flags,
5935 ramrod_flags);
619c5cb6
VZ
5936}
5937
5938static void bnx2x_init_internal_common(struct bnx2x *bp)
5939{
5940 int i;
5941
0793f83f
DK
5942 if (IS_MF_SI(bp))
5943 /*
5944 * In switch independent mode, the TSTORM needs to accept
5945 * packets that failed classification, since approximate match
5946 * mac addresses aren't written to NIG LLH
5947 */
5948 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5949 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
619c5cb6
VZ
5950 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5951 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5952 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
0793f83f 5953
523224a3
DK
5954 /* Zero this manually as its initialization is
5955 currently missing in the initTool */
5956 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
ca00392c 5957 REG_WR(bp, BAR_USTRORM_INTMEM +
523224a3 5958 USTORM_AGG_DATA_OFFSET + i * 4, 0);
619c5cb6 5959 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
5960 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5961 CHIP_INT_MODE_IS_BC(bp) ?
5962 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5963 }
523224a3 5964}
8a1c38d1 5965
471de716
EG
5966static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5967{
5968 switch (load_code) {
5969 case FW_MSG_CODE_DRV_LOAD_COMMON:
f2e0899f 5970 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
471de716
EG
5971 bnx2x_init_internal_common(bp);
5972 /* no break */
5973
5974 case FW_MSG_CODE_DRV_LOAD_PORT:
619c5cb6 5975 /* nothing to do */
471de716
EG
5976 /* no break */
5977
5978 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
523224a3
DK
5979 /* internal memory per function is
5980 initialized inside bnx2x_pf_init */
471de716
EG
5981 break;
5982
5983 default:
5984 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5985 break;
5986 }
5987}
5988
619c5cb6 5989static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
523224a3 5990{
55c11941 5991 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
619c5cb6 5992}
523224a3 5993
619c5cb6
VZ
5994static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5995{
55c11941 5996 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
619c5cb6
VZ
5997}
5998
1191cb83 5999static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
619c5cb6
VZ
6000{
6001 if (CHIP_IS_E1x(fp->bp))
6002 return BP_L_ID(fp->bp) + fp->index;
6003 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6004 return bnx2x_fp_igu_sb_id(fp);
6005}
6006
6383c0b3 6007static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
619c5cb6
VZ
6008{
6009 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
6383c0b3 6010 u8 cos;
619c5cb6 6011 unsigned long q_type = 0;
6383c0b3 6012 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
f233cafe 6013 fp->rx_queue = fp_idx;
b3b83c3f 6014 fp->cid = fp_idx;
619c5cb6
VZ
6015 fp->cl_id = bnx2x_fp_cl_id(fp);
6016 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6017 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
523224a3 6018 /* qZone id equals to FW (per path) client id */
619c5cb6
VZ
6019 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6020
523224a3 6021 /* init shortcut */
619c5cb6 6022 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
7a752993 6023
16a5fd92 6024 /* Setup SB indices */
523224a3 6025 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
523224a3 6026
619c5cb6
VZ
6027 /* Configure Queue State object */
6028 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6029 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6383c0b3
AE
6030
6031 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6032
6033 /* init tx data */
6034 for_each_cos_in_tx_queue(fp, cos) {
65565884
MS
6035 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6036 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6037 FP_COS_TO_TXQ(fp, cos, bp),
6038 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6039 cids[cos] = fp->txdata_ptr[cos]->cid;
6383c0b3
AE
6040 }
6041
ad5afc89
AE
6042 /* nothing more for vf to do here */
6043 if (IS_VF(bp))
6044 return;
6045
6046 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6047 fp->fw_sb_id, fp->igu_sb_id);
6048 bnx2x_update_fpsb_idx(fp);
15192a8c
BW
6049 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6050 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6383c0b3 6051 bnx2x_sp_mapping(bp, q_rdata), q_type);
619c5cb6
VZ
6052
6053 /**
6054 * Configure classification DBs: Always enable Tx switching
6055 */
6056 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6057
ad5afc89
AE
6058 DP(NETIF_MSG_IFUP,
6059 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6060 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6061 fp->igu_sb_id);
523224a3
DK
6062}
6063
1191cb83
ED
6064static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6065{
6066 int i;
6067
6068 for (i = 1; i <= NUM_TX_RINGS; i++) {
6069 struct eth_tx_next_bd *tx_next_bd =
6070 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6071
6072 tx_next_bd->addr_hi =
6073 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6074 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6075 tx_next_bd->addr_lo =
6076 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6077 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6078 }
6079
639d65b8
YM
6080 *txdata->tx_cons_sb = cpu_to_le16(0);
6081
1191cb83
ED
6082 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6083 txdata->tx_db.data.zero_fill1 = 0;
6084 txdata->tx_db.data.prod = 0;
6085
6086 txdata->tx_pkt_prod = 0;
6087 txdata->tx_pkt_cons = 0;
6088 txdata->tx_bd_prod = 0;
6089 txdata->tx_bd_cons = 0;
6090 txdata->tx_pkt = 0;
6091}
6092
55c11941
MS
6093static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6094{
6095 int i;
6096
6097 for_each_tx_queue_cnic(bp, i)
6098 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6099}
d76a6111 6100
1191cb83
ED
6101static void bnx2x_init_tx_rings(struct bnx2x *bp)
6102{
6103 int i;
6104 u8 cos;
6105
55c11941 6106 for_each_eth_queue(bp, i)
1191cb83 6107 for_each_cos_in_tx_queue(&bp->fp[i], cos)
65565884 6108 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
1191cb83
ED
6109}
6110
55c11941 6111void bnx2x_nic_init_cnic(struct bnx2x *bp)
a2fbb9ea 6112{
ec6ba945
VZ
6113 if (!NO_FCOE(bp))
6114 bnx2x_init_fcoe_fp(bp);
523224a3
DK
6115
6116 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6117 BNX2X_VF_ID_INVALID, false,
619c5cb6 6118 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
523224a3 6119
55c11941
MS
6120 /* ensure status block indices were read */
6121 rmb();
6122 bnx2x_init_rx_rings_cnic(bp);
6123 bnx2x_init_tx_rings_cnic(bp);
6124
6125 /* flush all */
6126 mb();
6127 mmiowb();
6128}
a2fbb9ea 6129
ecf01c22 6130void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
55c11941
MS
6131{
6132 int i;
6133
ecf01c22 6134 /* Setup NIC internals and enable interrupts */
55c11941
MS
6135 for_each_eth_queue(bp, i)
6136 bnx2x_init_eth_fp(bp, i);
ad5afc89
AE
6137
6138 /* ensure status block indices were read */
6139 rmb();
6140 bnx2x_init_rx_rings(bp);
6141 bnx2x_init_tx_rings(bp);
6142
ecf01c22
YM
6143 if (IS_PF(bp)) {
6144 /* Initialize MOD_ABS interrupts */
6145 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6146 bp->common.shmem_base,
6147 bp->common.shmem2_base, BP_PORT(bp));
ad5afc89 6148
ecf01c22
YM
6149 /* initialize the default status block and sp ring */
6150 bnx2x_init_def_sb(bp);
6151 bnx2x_update_dsb_idx(bp);
6152 bnx2x_init_sp_ring(bp);
3cdeec22
YM
6153 } else {
6154 bnx2x_memset_stats(bp);
ecf01c22
YM
6155 }
6156}
16119785 6157
ecf01c22
YM
6158void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6159{
523224a3 6160 bnx2x_init_eq_ring(bp);
471de716 6161 bnx2x_init_internal(bp, load_code);
523224a3 6162 bnx2x_pf_init(bp);
0ef00459
EG
6163 bnx2x_stats_init(bp);
6164
0ef00459
EG
6165 /* flush all before enabling interrupts */
6166 mb();
6167 mmiowb();
6168
615f8fd9 6169 bnx2x_int_enable(bp);
eb8da205
EG
6170
6171 /* Check for SPIO5 */
6172 bnx2x_attn_int_deasserted0(bp,
6173 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6174 AEU_INPUTS_ATTN_BITS_SPIO5);
a2fbb9ea
ET
6175}
6176
ecf01c22 6177/* gzip service functions */
a2fbb9ea
ET
6178static int bnx2x_gunzip_init(struct bnx2x *bp)
6179{
1a983142
FT
6180 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6181 &bp->gunzip_mapping, GFP_KERNEL);
a2fbb9ea
ET
6182 if (bp->gunzip_buf == NULL)
6183 goto gunzip_nomem1;
6184
6185 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6186 if (bp->strm == NULL)
6187 goto gunzip_nomem2;
6188
7ab24bfd 6189 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
a2fbb9ea
ET
6190 if (bp->strm->workspace == NULL)
6191 goto gunzip_nomem3;
6192
6193 return 0;
6194
6195gunzip_nomem3:
6196 kfree(bp->strm);
6197 bp->strm = NULL;
6198
6199gunzip_nomem2:
1a983142
FT
6200 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6201 bp->gunzip_mapping);
a2fbb9ea
ET
6202 bp->gunzip_buf = NULL;
6203
6204gunzip_nomem1:
51c1a580 6205 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
a2fbb9ea
ET
6206 return -ENOMEM;
6207}
6208
6209static void bnx2x_gunzip_end(struct bnx2x *bp)
6210{
b3b83c3f 6211 if (bp->strm) {
7ab24bfd 6212 vfree(bp->strm->workspace);
b3b83c3f
DK
6213 kfree(bp->strm);
6214 bp->strm = NULL;
6215 }
a2fbb9ea
ET
6216
6217 if (bp->gunzip_buf) {
1a983142
FT
6218 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6219 bp->gunzip_mapping);
a2fbb9ea
ET
6220 bp->gunzip_buf = NULL;
6221 }
6222}
6223
94a78b79 6224static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
a2fbb9ea
ET
6225{
6226 int n, rc;
6227
6228 /* check gzip header */
94a78b79
VZ
6229 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6230 BNX2X_ERR("Bad gzip header\n");
a2fbb9ea 6231 return -EINVAL;
94a78b79 6232 }
a2fbb9ea
ET
6233
6234 n = 10;
6235
34f80b04 6236#define FNAME 0x8
a2fbb9ea
ET
6237
6238 if (zbuf[3] & FNAME)
6239 while ((zbuf[n++] != 0) && (n < len));
6240
94a78b79 6241 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
a2fbb9ea
ET
6242 bp->strm->avail_in = len - n;
6243 bp->strm->next_out = bp->gunzip_buf;
6244 bp->strm->avail_out = FW_BUF_SIZE;
6245
6246 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6247 if (rc != Z_OK)
6248 return rc;
6249
6250 rc = zlib_inflate(bp->strm, Z_FINISH);
6251 if ((rc != Z_OK) && (rc != Z_STREAM_END))
7995c64e
JP
6252 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6253 bp->strm->msg);
a2fbb9ea
ET
6254
6255 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6256 if (bp->gunzip_outlen & 0x3)
51c1a580
MS
6257 netdev_err(bp->dev,
6258 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
cdaa7cb8 6259 bp->gunzip_outlen);
a2fbb9ea
ET
6260 bp->gunzip_outlen >>= 2;
6261
6262 zlib_inflateEnd(bp->strm);
6263
6264 if (rc == Z_STREAM_END)
6265 return 0;
6266
6267 return rc;
6268}
6269
6270/* nic load/unload */
6271
6272/*
34f80b04 6273 * General service functions
a2fbb9ea
ET
6274 */
6275
6276/* send a NIG loopback debug packet */
6277static void bnx2x_lb_pckt(struct bnx2x *bp)
6278{
a2fbb9ea 6279 u32 wb_write[3];
a2fbb9ea
ET
6280
6281 /* Ethernet source and destination addresses */
a2fbb9ea
ET
6282 wb_write[0] = 0x55555555;
6283 wb_write[1] = 0x55555555;
34f80b04 6284 wb_write[2] = 0x20; /* SOP */
a2fbb9ea 6285 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
a2fbb9ea
ET
6286
6287 /* NON-IP protocol */
a2fbb9ea
ET
6288 wb_write[0] = 0x09000000;
6289 wb_write[1] = 0x55555555;
34f80b04 6290 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
a2fbb9ea 6291 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
a2fbb9ea
ET
6292}
6293
6294/* some of the internal memories
6295 * are not directly readable from the driver
6296 * to test them we send debug packets
6297 */
6298static int bnx2x_int_mem_test(struct bnx2x *bp)
6299{
6300 int factor;
6301 int count, i;
6302 u32 val = 0;
6303
ad8d3948 6304 if (CHIP_REV_IS_FPGA(bp))
a2fbb9ea 6305 factor = 120;
ad8d3948
EG
6306 else if (CHIP_REV_IS_EMUL(bp))
6307 factor = 200;
6308 else
a2fbb9ea 6309 factor = 1;
a2fbb9ea 6310
a2fbb9ea
ET
6311 /* Disable inputs of parser neighbor blocks */
6312 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6313 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6314 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
3196a88a 6315 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
a2fbb9ea
ET
6316
6317 /* Write 0 to parser credits for CFC search request */
6318 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6319
6320 /* send Ethernet packet */
6321 bnx2x_lb_pckt(bp);
6322
6323 /* TODO do i reset NIG statistic? */
6324 /* Wait until NIG register shows 1 packet of size 0x10 */
6325 count = 1000 * factor;
6326 while (count) {
34f80b04 6327
a2fbb9ea
ET
6328 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6329 val = *bnx2x_sp(bp, wb_data[0]);
a2fbb9ea
ET
6330 if (val == 0x10)
6331 break;
6332
639d65b8 6333 usleep_range(10000, 20000);
a2fbb9ea
ET
6334 count--;
6335 }
6336 if (val != 0x10) {
6337 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6338 return -1;
6339 }
6340
6341 /* Wait until PRS register shows 1 packet */
6342 count = 1000 * factor;
6343 while (count) {
6344 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
a2fbb9ea
ET
6345 if (val == 1)
6346 break;
6347
639d65b8 6348 usleep_range(10000, 20000);
a2fbb9ea
ET
6349 count--;
6350 }
6351 if (val != 0x1) {
6352 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6353 return -2;
6354 }
6355
6356 /* Reset and init BRB, PRS */
34f80b04 6357 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
a2fbb9ea 6358 msleep(50);
34f80b04 6359 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
a2fbb9ea 6360 msleep(50);
619c5cb6
VZ
6361 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6362 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
a2fbb9ea
ET
6363
6364 DP(NETIF_MSG_HW, "part2\n");
6365
6366 /* Disable inputs of parser neighbor blocks */
6367 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6368 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6369 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
3196a88a 6370 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
a2fbb9ea
ET
6371
6372 /* Write 0 to parser credits for CFC search request */
6373 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6374
6375 /* send 10 Ethernet packets */
6376 for (i = 0; i < 10; i++)
6377 bnx2x_lb_pckt(bp);
6378
6379 /* Wait until NIG register shows 10 + 1
6380 packets of size 11*0x10 = 0xb0 */
6381 count = 1000 * factor;
6382 while (count) {
34f80b04 6383
a2fbb9ea
ET
6384 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6385 val = *bnx2x_sp(bp, wb_data[0]);
a2fbb9ea
ET
6386 if (val == 0xb0)
6387 break;
6388
639d65b8 6389 usleep_range(10000, 20000);
a2fbb9ea
ET
6390 count--;
6391 }
6392 if (val != 0xb0) {
6393 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6394 return -3;
6395 }
6396
6397 /* Wait until PRS register shows 2 packets */
6398 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6399 if (val != 2)
6400 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6401
6402 /* Write 1 to parser credits for CFC search request */
6403 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6404
6405 /* Wait until PRS register shows 3 packets */
6406 msleep(10 * factor);
6407 /* Wait until NIG register shows 1 packet of size 0x10 */
6408 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6409 if (val != 3)
6410 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6411
6412 /* clear NIG EOP FIFO */
6413 for (i = 0; i < 11; i++)
6414 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6415 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6416 if (val != 1) {
6417 BNX2X_ERR("clear of NIG failed\n");
6418 return -4;
6419 }
6420
6421 /* Reset and init BRB, PRS, NIG */
6422 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6423 msleep(50);
6424 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6425 msleep(50);
619c5cb6
VZ
6426 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6427 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
55c11941
MS
6428 if (!CNIC_SUPPORT(bp))
6429 /* set NIC mode */
6430 REG_WR(bp, PRS_REG_NIC_MODE, 1);
a2fbb9ea
ET
6431
6432 /* Enable inputs of parser neighbor blocks */
6433 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6434 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6435 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
3196a88a 6436 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
a2fbb9ea
ET
6437
6438 DP(NETIF_MSG_HW, "done\n");
6439
6440 return 0; /* OK */
6441}
6442
4a33bc03 6443static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
a2fbb9ea 6444{
b343d002
YM
6445 u32 val;
6446
a2fbb9ea 6447 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
619c5cb6 6448 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
6449 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6450 else
6451 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
a2fbb9ea
ET
6452 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6453 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
f2e0899f
DK
6454 /*
6455 * mask read length error interrupts in brb for parser
6456 * (parsing unit and 'checksum and crc' unit)
6457 * these errors are legal (PU reads fixed length and CAC can cause
6458 * read length error on truncated packets)
6459 */
6460 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
a2fbb9ea
ET
6461 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6462 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6463 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6464 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6465 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
34f80b04
EG
6466/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6467/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
a2fbb9ea
ET
6468 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6469 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6470 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
34f80b04
EG
6471/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6472/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
a2fbb9ea
ET
6473 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6474 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6475 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6476 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
34f80b04
EG
6477/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6478/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
f85582f8 6479
b343d002
YM
6480 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6481 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6482 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6483 if (!CHIP_IS_E1x(bp))
6484 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6485 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6486 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6487
a2fbb9ea
ET
6488 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6489 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6490 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
34f80b04 6491/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
619c5cb6
VZ
6492
6493 if (!CHIP_IS_E1x(bp))
6494 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6495 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6496
a2fbb9ea
ET
6497 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6498 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
34f80b04 6499/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
4a33bc03 6500 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
a2fbb9ea
ET
6501}
6502
81f75bbf
EG
6503static void bnx2x_reset_common(struct bnx2x *bp)
6504{
619c5cb6
VZ
6505 u32 val = 0x1400;
6506
81f75bbf
EG
6507 /* reset_common */
6508 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6509 0xd3ffff7f);
619c5cb6
VZ
6510
6511 if (CHIP_IS_E3(bp)) {
6512 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6513 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6514 }
6515
6516 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6517}
6518
6519static void bnx2x_setup_dmae(struct bnx2x *bp)
6520{
6521 bp->dmae_ready = 0;
6522 spin_lock_init(&bp->dmae_lock);
81f75bbf
EG
6523}
6524
573f2035
EG
6525static void bnx2x_init_pxp(struct bnx2x *bp)
6526{
6527 u16 devctl;
6528 int r_order, w_order;
6529
2a80eebc 6530 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
573f2035
EG
6531 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6532 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6533 if (bp->mrrs == -1)
6534 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6535 else {
6536 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6537 r_order = bp->mrrs;
6538 }
6539
6540 bnx2x_init_pxp_arb(bp, r_order, w_order);
6541}
fd4ef40d
EG
6542
6543static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6544{
2145a920 6545 int is_required;
fd4ef40d 6546 u32 val;
2145a920 6547 int port;
fd4ef40d 6548
2145a920
VZ
6549 if (BP_NOMCP(bp))
6550 return;
6551
6552 is_required = 0;
fd4ef40d
EG
6553 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6554 SHARED_HW_CFG_FAN_FAILURE_MASK;
6555
6556 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6557 is_required = 1;
6558
6559 /*
6560 * The fan failure mechanism is usually related to the PHY type since
6561 * the power consumption of the board is affected by the PHY. Currently,
6562 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6563 */
6564 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6565 for (port = PORT_0; port < PORT_MAX; port++) {
fd4ef40d 6566 is_required |=
d90d96ba
YR
6567 bnx2x_fan_failure_det_req(
6568 bp,
6569 bp->common.shmem_base,
a22f0788 6570 bp->common.shmem2_base,
d90d96ba 6571 port);
fd4ef40d
EG
6572 }
6573
6574 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6575
6576 if (is_required == 0)
6577 return;
6578
6579 /* Fan failure is indicated by SPIO 5 */
d6d99a3f 6580 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
fd4ef40d
EG
6581
6582 /* set to active low mode */
6583 val = REG_RD(bp, MISC_REG_SPIO_INT);
d6d99a3f 6584 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
fd4ef40d
EG
6585 REG_WR(bp, MISC_REG_SPIO_INT, val);
6586
6587 /* enable interrupt to signal the IGU */
6588 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
d6d99a3f 6589 val |= MISC_SPIO_SPIO5;
fd4ef40d
EG
6590 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6591}
6592
c9ee9206 6593void bnx2x_pf_disable(struct bnx2x *bp)
f2e0899f
DK
6594{
6595 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6596 val &= ~IGU_PF_CONF_FUNC_EN;
6597
6598 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6599 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6600 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6601}
6602
1191cb83 6603static void bnx2x__common_init_phy(struct bnx2x *bp)
619c5cb6
VZ
6604{
6605 u32 shmem_base[2], shmem2_base[2];
b884d95b
YR
6606 /* Avoid common init in case MFW supports LFA */
6607 if (SHMEM2_RD(bp, size) >
6608 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6609 return;
619c5cb6
VZ
6610 shmem_base[0] = bp->common.shmem_base;
6611 shmem2_base[0] = bp->common.shmem2_base;
6612 if (!CHIP_IS_E1x(bp)) {
6613 shmem_base[1] =
6614 SHMEM2_RD(bp, other_shmem_base_addr);
6615 shmem2_base[1] =
6616 SHMEM2_RD(bp, other_shmem2_base_addr);
6617 }
6618 bnx2x_acquire_phy_lock(bp);
6619 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6620 bp->common.chip_id);
6621 bnx2x_release_phy_lock(bp);
6622}
6623
6624/**
6625 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6626 *
6627 * @bp: driver handle
6628 */
6629static int bnx2x_init_hw_common(struct bnx2x *bp)
a2fbb9ea 6630{
619c5cb6 6631 u32 val;
a2fbb9ea 6632
51c1a580 6633 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
a2fbb9ea 6634
2031bd3a 6635 /*
2de67439 6636 * take the RESET lock to protect undi_unload flow from accessing
2031bd3a
DK
6637 * registers while we're resetting the chip
6638 */
7a06a122 6639 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
2031bd3a 6640
81f75bbf 6641 bnx2x_reset_common(bp);
34f80b04 6642 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
a2fbb9ea 6643
619c5cb6
VZ
6644 val = 0xfffc;
6645 if (CHIP_IS_E3(bp)) {
6646 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6647 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6648 }
6649 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
6650
7a06a122 6651 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
2031bd3a 6652
619c5cb6 6653 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
a2fbb9ea 6654
619c5cb6
VZ
6655 if (!CHIP_IS_E1x(bp)) {
6656 u8 abs_func_id;
f2e0899f
DK
6657
6658 /**
6659 * 4-port mode or 2-port mode we need to turn of master-enable
6660 * for everyone, after that, turn it back on for self.
6661 * so, we disregard multi-function or not, and always disable
6662 * for all functions on the given path, this means 0,2,4,6 for
6663 * path 0 and 1,3,5,7 for path 1
6664 */
619c5cb6
VZ
6665 for (abs_func_id = BP_PATH(bp);
6666 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6667 if (abs_func_id == BP_ABS_FUNC(bp)) {
f2e0899f
DK
6668 REG_WR(bp,
6669 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6670 1);
6671 continue;
6672 }
6673
619c5cb6 6674 bnx2x_pretend_func(bp, abs_func_id);
f2e0899f
DK
6675 /* clear pf enable */
6676 bnx2x_pf_disable(bp);
6677 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6678 }
6679 }
a2fbb9ea 6680
619c5cb6 6681 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
34f80b04
EG
6682 if (CHIP_IS_E1(bp)) {
6683 /* enable HW interrupt from PXP on USDM overflow
6684 bit 16 on INT_MASK_0 */
6685 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
6686 }
a2fbb9ea 6687
619c5cb6 6688 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
34f80b04 6689 bnx2x_init_pxp(bp);
a2fbb9ea
ET
6690
6691#ifdef __BIG_ENDIAN
34f80b04
EG
6692 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6693 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6694 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6695 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6696 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
8badd27a
EG
6697 /* make sure this value is 0 */
6698 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
34f80b04
EG
6699
6700/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6701 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6702 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6703 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6704 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
a2fbb9ea
ET
6705#endif
6706
523224a3
DK
6707 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6708
34f80b04
EG
6709 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6710 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
a2fbb9ea 6711
34f80b04
EG
6712 /* let the HW do it's magic ... */
6713 msleep(100);
6714 /* finish PXP init */
6715 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6716 if (val != 1) {
6717 BNX2X_ERR("PXP2 CFG failed\n");
6718 return -EBUSY;
6719 }
6720 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6721 if (val != 1) {
6722 BNX2X_ERR("PXP2 RD_INIT failed\n");
6723 return -EBUSY;
6724 }
a2fbb9ea 6725
f2e0899f
DK
6726 /* Timers bug workaround E2 only. We need to set the entire ILT to
6727 * have entries with value "0" and valid bit on.
6728 * This needs to be done by the first PF that is loaded in a path
6729 * (i.e. common phase)
6730 */
619c5cb6
VZ
6731 if (!CHIP_IS_E1x(bp)) {
6732/* In E2 there is a bug in the timers block that can cause function 6 / 7
6733 * (i.e. vnic3) to start even if it is marked as "scan-off".
6734 * This occurs when a different function (func2,3) is being marked
6735 * as "scan-off". Real-life scenario for example: if a driver is being
6736 * load-unloaded while func6,7 are down. This will cause the timer to access
6737 * the ilt, translate to a logical address and send a request to read/write.
6738 * Since the ilt for the function that is down is not valid, this will cause
6739 * a translation error which is unrecoverable.
6740 * The Workaround is intended to make sure that when this happens nothing fatal
6741 * will occur. The workaround:
6742 * 1. First PF driver which loads on a path will:
6743 * a. After taking the chip out of reset, by using pretend,
6744 * it will write "0" to the following registers of
6745 * the other vnics.
6746 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6747 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6748 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6749 * And for itself it will write '1' to
6750 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6751 * dmae-operations (writing to pram for example.)
6752 * note: can be done for only function 6,7 but cleaner this
6753 * way.
6754 * b. Write zero+valid to the entire ILT.
6755 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6756 * VNIC3 (of that port). The range allocated will be the
6757 * entire ILT. This is needed to prevent ILT range error.
6758 * 2. Any PF driver load flow:
6759 * a. ILT update with the physical addresses of the allocated
6760 * logical pages.
6761 * b. Wait 20msec. - note that this timeout is needed to make
6762 * sure there are no requests in one of the PXP internal
6763 * queues with "old" ILT addresses.
6764 * c. PF enable in the PGLC.
6765 * d. Clear the was_error of the PF in the PGLC. (could have
2de67439 6766 * occurred while driver was down)
619c5cb6
VZ
6767 * e. PF enable in the CFC (WEAK + STRONG)
6768 * f. Timers scan enable
6769 * 3. PF driver unload flow:
6770 * a. Clear the Timers scan_en.
6771 * b. Polling for scan_on=0 for that PF.
6772 * c. Clear the PF enable bit in the PXP.
6773 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6774 * e. Write zero+valid to all ILT entries (The valid bit must
6775 * stay set)
6776 * f. If this is VNIC 3 of a port then also init
6777 * first_timers_ilt_entry to zero and last_timers_ilt_entry
16a5fd92 6778 * to the last entry in the ILT.
619c5cb6
VZ
6779 *
6780 * Notes:
6781 * Currently the PF error in the PGLC is non recoverable.
6782 * In the future the there will be a recovery routine for this error.
6783 * Currently attention is masked.
6784 * Having an MCP lock on the load/unload process does not guarantee that
6785 * there is no Timer disable during Func6/7 enable. This is because the
6786 * Timers scan is currently being cleared by the MCP on FLR.
6787 * Step 2.d can be done only for PF6/7 and the driver can also check if
6788 * there is error before clearing it. But the flow above is simpler and
6789 * more general.
6790 * All ILT entries are written by zero+valid and not just PF6/7
6791 * ILT entries since in the future the ILT entries allocation for
6792 * PF-s might be dynamic.
6793 */
f2e0899f
DK
6794 struct ilt_client_info ilt_cli;
6795 struct bnx2x_ilt ilt;
6796 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6797 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6798
b595076a 6799 /* initialize dummy TM client */
f2e0899f
DK
6800 ilt_cli.start = 0;
6801 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6802 ilt_cli.client_num = ILT_CLIENT_TM;
6803
6804 /* Step 1: set zeroes to all ilt page entries with valid bit on
6805 * Step 2: set the timers first/last ilt entry to point
6806 * to the entire range to prevent ILT range error for 3rd/4th
2de67439 6807 * vnic (this code assumes existence of the vnic)
f2e0899f
DK
6808 *
6809 * both steps performed by call to bnx2x_ilt_client_init_op()
6810 * with dummy TM client
6811 *
6812 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6813 * and his brother are split registers
6814 */
6815 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6816 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6817 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6818
6819 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6820 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6821 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6822 }
6823
34f80b04
EG
6824 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6825 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
a2fbb9ea 6826
619c5cb6 6827 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
6828 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6829 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
619c5cb6 6830 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
f2e0899f 6831
619c5cb6 6832 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
f2e0899f
DK
6833
6834 /* let the HW do it's magic ... */
6835 do {
6836 msleep(200);
6837 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6838 } while (factor-- && (val != 1));
6839
6840 if (val != 1) {
6841 BNX2X_ERR("ATC_INIT failed\n");
6842 return -EBUSY;
6843 }
6844 }
6845
619c5cb6 6846 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
a2fbb9ea 6847
b56e9670
AE
6848 bnx2x_iov_init_dmae(bp);
6849
34f80b04
EG
6850 /* clean the DMAE memory */
6851 bp->dmae_ready = 1;
619c5cb6
VZ
6852 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
6853
6854 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6855
6856 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6857
6858 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
a2fbb9ea 6859
619c5cb6 6860 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
a2fbb9ea 6861
34f80b04
EG
6862 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6863 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6864 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6865 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6866
619c5cb6 6867 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
37b091ba 6868
523224a3
DK
6869 /* QM queues pointers table */
6870 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
6871
34f80b04
EG
6872 /* soft reset pulse */
6873 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6874 REG_WR(bp, QM_REG_SOFT_RESET, 0);
a2fbb9ea 6875
55c11941
MS
6876 if (CNIC_SUPPORT(bp))
6877 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
a2fbb9ea 6878
619c5cb6 6879 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
523224a3 6880 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
619c5cb6 6881 if (!CHIP_REV_IS_SLOW(bp))
34f80b04
EG
6882 /* enable hw interrupt from doorbell Q */
6883 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
a2fbb9ea 6884
619c5cb6 6885 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
f2e0899f 6886
619c5cb6 6887 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
26c8fa4d 6888 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
619c5cb6 6889
f2e0899f 6890 if (!CHIP_IS_E1(bp))
619c5cb6 6891 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
f85582f8 6892
a3348722
BW
6893 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6894 if (IS_MF_AFEX(bp)) {
6895 /* configure that VNTag and VLAN headers must be
6896 * received in afex mode
6897 */
6898 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6899 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6900 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6901 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6902 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6903 } else {
6904 /* Bit-map indicating which L2 hdrs may appear
6905 * after the basic Ethernet header
6906 */
6907 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6908 bp->path_has_ovlan ? 7 : 6);
6909 }
6910 }
a2fbb9ea 6911
619c5cb6
VZ
6912 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6913 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6914 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6915 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
a2fbb9ea 6916
619c5cb6
VZ
6917 if (!CHIP_IS_E1x(bp)) {
6918 /* reset VFC memories */
6919 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6920 VFC_MEMORIES_RST_REG_CAM_RST |
6921 VFC_MEMORIES_RST_REG_RAM_RST);
6922 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6923 VFC_MEMORIES_RST_REG_CAM_RST |
6924 VFC_MEMORIES_RST_REG_RAM_RST);
a2fbb9ea 6925
619c5cb6
VZ
6926 msleep(20);
6927 }
a2fbb9ea 6928
619c5cb6
VZ
6929 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6930 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6931 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6932 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
f2e0899f 6933
34f80b04
EG
6934 /* sync semi rtc */
6935 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6936 0x80000000);
6937 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6938 0x80000000);
a2fbb9ea 6939
619c5cb6
VZ
6940 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6941 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6942 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
a2fbb9ea 6943
a3348722
BW
6944 if (!CHIP_IS_E1x(bp)) {
6945 if (IS_MF_AFEX(bp)) {
6946 /* configure that VNTag and VLAN headers must be
6947 * sent in afex mode
6948 */
6949 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6950 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6951 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6952 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6953 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6954 } else {
6955 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6956 bp->path_has_ovlan ? 7 : 6);
6957 }
6958 }
f2e0899f 6959
34f80b04 6960 REG_WR(bp, SRC_REG_SOFT_RST, 1);
f85582f8 6961
619c5cb6
VZ
6962 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6963
55c11941
MS
6964 if (CNIC_SUPPORT(bp)) {
6965 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6966 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6967 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6968 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6969 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6970 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6971 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6972 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6973 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6974 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6975 }
34f80b04 6976 REG_WR(bp, SRC_REG_SOFT_RST, 0);
a2fbb9ea 6977
34f80b04
EG
6978 if (sizeof(union cdu_context) != 1024)
6979 /* we currently assume that a context is 1024 bytes */
51c1a580
MS
6980 dev_alert(&bp->pdev->dev,
6981 "please adjust the size of cdu_context(%ld)\n",
6982 (long)sizeof(union cdu_context));
a2fbb9ea 6983
619c5cb6 6984 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
34f80b04
EG
6985 val = (4 << 24) + (0 << 12) + 1024;
6986 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
a2fbb9ea 6987
619c5cb6 6988 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
34f80b04 6989 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
8d9c5f34
EG
6990 /* enable context validation interrupt from CFC */
6991 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6992
6993 /* set the thresholds to prevent CFC/CDU race */
6994 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
a2fbb9ea 6995
619c5cb6 6996 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
f2e0899f 6997
619c5cb6 6998 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
f2e0899f
DK
6999 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7000
619c5cb6
VZ
7001 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7002 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
a2fbb9ea 7003
34f80b04
EG
7004 /* Reset PCIE errors for debug */
7005 REG_WR(bp, 0x2814, 0xffffffff);
7006 REG_WR(bp, 0x3820, 0xffffffff);
a2fbb9ea 7007
619c5cb6 7008 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7009 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7010 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7011 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7012 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7013 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7014 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7015 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7016 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7017 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7018 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7019 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7020 }
7021
619c5cb6 7022 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
f2e0899f 7023 if (!CHIP_IS_E1(bp)) {
619c5cb6
VZ
7024 /* in E3 this done in per-port section */
7025 if (!CHIP_IS_E3(bp))
7026 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
f2e0899f 7027 }
619c5cb6
VZ
7028 if (CHIP_IS_E1H(bp))
7029 /* not applicable for E2 (and above ...) */
7030 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
34f80b04
EG
7031
7032 if (CHIP_REV_IS_SLOW(bp))
7033 msleep(200);
7034
7035 /* finish CFC init */
7036 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7037 if (val != 1) {
7038 BNX2X_ERR("CFC LL_INIT failed\n");
7039 return -EBUSY;
7040 }
7041 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7042 if (val != 1) {
7043 BNX2X_ERR("CFC AC_INIT failed\n");
7044 return -EBUSY;
7045 }
7046 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7047 if (val != 1) {
7048 BNX2X_ERR("CFC CAM_INIT failed\n");
7049 return -EBUSY;
7050 }
7051 REG_WR(bp, CFC_REG_DEBUG0, 0);
f1410647 7052
f2e0899f
DK
7053 if (CHIP_IS_E1(bp)) {
7054 /* read NIG statistic
7055 to see if this is our first up since powerup */
7056 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7057 val = *bnx2x_sp(bp, wb_data[0]);
34f80b04 7058
f2e0899f
DK
7059 /* do internal memory self test */
7060 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7061 BNX2X_ERR("internal mem self test failed\n");
7062 return -EBUSY;
7063 }
34f80b04
EG
7064 }
7065
fd4ef40d
EG
7066 bnx2x_setup_fan_failure_detection(bp);
7067
34f80b04
EG
7068 /* clear PXP2 attentions */
7069 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
a2fbb9ea 7070
4a33bc03 7071 bnx2x_enable_blocks_attention(bp);
c9ee9206 7072 bnx2x_enable_blocks_parity(bp);
a2fbb9ea 7073
6bbca910 7074 if (!BP_NOMCP(bp)) {
619c5cb6
VZ
7075 if (CHIP_IS_E1x(bp))
7076 bnx2x__common_init_phy(bp);
6bbca910
YR
7077 } else
7078 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7079
34f80b04
EG
7080 return 0;
7081}
a2fbb9ea 7082
619c5cb6
VZ
7083/**
7084 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7085 *
7086 * @bp: driver handle
7087 */
7088static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7089{
7090 int rc = bnx2x_init_hw_common(bp);
7091
7092 if (rc)
7093 return rc;
7094
7095 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7096 if (!BP_NOMCP(bp))
7097 bnx2x__common_init_phy(bp);
7098
7099 return 0;
7100}
7101
523224a3 7102static int bnx2x_init_hw_port(struct bnx2x *bp)
34f80b04
EG
7103{
7104 int port = BP_PORT(bp);
619c5cb6 7105 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
1c06328c 7106 u32 low, high;
34f80b04 7107 u32 val;
a2fbb9ea 7108
51c1a580 7109 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
34f80b04
EG
7110
7111 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
a2fbb9ea 7112
619c5cb6
VZ
7113 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7114 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7115 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
ca00392c 7116
f2e0899f
DK
7117 /* Timers bug workaround: disables the pf_master bit in pglue at
7118 * common phase, we need to enable it here before any dmae access are
7119 * attempted. Therefore we manually added the enable-master to the
7120 * port phase (it also happens in the function phase)
7121 */
619c5cb6 7122 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7123 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7124
619c5cb6
VZ
7125 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7126 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7127 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7128 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7129
7130 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7131 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7132 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7133 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
a2fbb9ea 7134
523224a3
DK
7135 /* QM cid (connection) count */
7136 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
a2fbb9ea 7137
55c11941
MS
7138 if (CNIC_SUPPORT(bp)) {
7139 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7140 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7141 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7142 }
cdaa7cb8 7143
619c5cb6 7144 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
f2e0899f 7145
2b674047
DK
7146 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7147
f2e0899f 7148 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
619c5cb6
VZ
7149
7150 if (IS_MF(bp))
7151 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7152 else if (bp->dev->mtu > 4096) {
7153 if (bp->flags & ONE_PORT_FLAG)
7154 low = 160;
7155 else {
7156 val = bp->dev->mtu;
7157 /* (24*1024 + val*4)/256 */
7158 low = 96 + (val/64) +
7159 ((val % 64) ? 1 : 0);
7160 }
7161 } else
7162 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7163 high = low + 56; /* 14*1024/256 */
f2e0899f
DK
7164 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7165 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
1c06328c 7166 }
1c06328c 7167
619c5cb6
VZ
7168 if (CHIP_MODE_IS_4_PORT(bp))
7169 REG_WR(bp, (BP_PORT(bp) ?
7170 BRB1_REG_MAC_GUARANTIED_1 :
7171 BRB1_REG_MAC_GUARANTIED_0), 40);
1c06328c 7172
619c5cb6 7173 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
a3348722
BW
7174 if (CHIP_IS_E3B0(bp)) {
7175 if (IS_MF_AFEX(bp)) {
7176 /* configure headers for AFEX mode */
7177 REG_WR(bp, BP_PORT(bp) ?
7178 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7179 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7180 REG_WR(bp, BP_PORT(bp) ?
7181 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7182 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7183 REG_WR(bp, BP_PORT(bp) ?
7184 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7185 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7186 } else {
7187 /* Ovlan exists only if we are in multi-function +
7188 * switch-dependent mode, in switch-independent there
7189 * is no ovlan headers
7190 */
7191 REG_WR(bp, BP_PORT(bp) ?
7192 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7193 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7194 (bp->path_has_ovlan ? 7 : 6));
7195 }
7196 }
356e2385 7197
619c5cb6
VZ
7198 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7199 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7200 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7201 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
356e2385 7202
619c5cb6
VZ
7203 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7204 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7205 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7206 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
34f80b04 7207
619c5cb6
VZ
7208 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7209 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
a2fbb9ea 7210
619c5cb6
VZ
7211 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7212
7213 if (CHIP_IS_E1x(bp)) {
f2e0899f
DK
7214 /* configure PBF to work without PAUSE mtu 9000 */
7215 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
a2fbb9ea 7216
f2e0899f
DK
7217 /* update threshold */
7218 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7219 /* update init credit */
7220 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
a2fbb9ea 7221
f2e0899f
DK
7222 /* probe changes */
7223 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7224 udelay(50);
7225 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7226 }
a2fbb9ea 7227
55c11941
MS
7228 if (CNIC_SUPPORT(bp))
7229 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7230
619c5cb6
VZ
7231 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7232 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
34f80b04
EG
7233
7234 if (CHIP_IS_E1(bp)) {
7235 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7236 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7237 }
619c5cb6 7238 bnx2x_init_block(bp, BLOCK_HC, init_phase);
34f80b04 7239
619c5cb6 7240 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
f2e0899f 7241
619c5cb6 7242 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
34f80b04 7243 /* init aeu_mask_attn_func_0/1:
16a5fd92
YM
7244 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7245 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
34f80b04 7246 * bits 4-7 are used for "per vn group attention" */
e4901dde
VZ
7247 val = IS_MF(bp) ? 0xF7 : 0x7;
7248 /* Enable DCBX attention for all but E1 */
7249 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7250 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
34f80b04 7251
619c5cb6
VZ
7252 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7253
7254 if (!CHIP_IS_E1x(bp)) {
7255 /* Bit-map indicating which L2 hdrs may appear after the
7256 * basic Ethernet header
7257 */
a3348722
BW
7258 if (IS_MF_AFEX(bp))
7259 REG_WR(bp, BP_PORT(bp) ?
7260 NIG_REG_P1_HDRS_AFTER_BASIC :
7261 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7262 else
7263 REG_WR(bp, BP_PORT(bp) ?
7264 NIG_REG_P1_HDRS_AFTER_BASIC :
7265 NIG_REG_P0_HDRS_AFTER_BASIC,
7266 IS_MF_SD(bp) ? 7 : 6);
619c5cb6
VZ
7267
7268 if (CHIP_IS_E3(bp))
7269 REG_WR(bp, BP_PORT(bp) ?
7270 NIG_REG_LLH1_MF_MODE :
7271 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7272 }
7273 if (!CHIP_IS_E3(bp))
7274 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
34f80b04 7275
f2e0899f 7276 if (!CHIP_IS_E1(bp)) {
fb3bff17 7277 /* 0x2 disable mf_ov, 0x1 enable */
34f80b04 7278 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
0793f83f 7279 (IS_MF_SD(bp) ? 0x1 : 0x2));
34f80b04 7280
619c5cb6 7281 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7282 val = 0;
7283 switch (bp->mf_mode) {
7284 case MULTI_FUNCTION_SD:
7285 val = 1;
7286 break;
7287 case MULTI_FUNCTION_SI:
a3348722 7288 case MULTI_FUNCTION_AFEX:
f2e0899f
DK
7289 val = 2;
7290 break;
7291 }
7292
7293 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7294 NIG_REG_LLH0_CLS_TYPE), val);
7295 }
1c06328c
EG
7296 {
7297 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7298 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7299 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7300 }
34f80b04
EG
7301 }
7302
619c5cb6
VZ
7303 /* If SPIO5 is set to generate interrupts, enable it for this port */
7304 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
d6d99a3f 7305 if (val & MISC_SPIO_SPIO5) {
4d295db0
EG
7306 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7307 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7308 val = REG_RD(bp, reg_addr);
f1410647 7309 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
4d295db0 7310 REG_WR(bp, reg_addr, val);
f1410647 7311 }
a2fbb9ea 7312
34f80b04
EG
7313 return 0;
7314}
7315
34f80b04
EG
7316static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7317{
7318 int reg;
32d68de1 7319 u32 wb_write[2];
34f80b04 7320
f2e0899f 7321 if (CHIP_IS_E1(bp))
34f80b04 7322 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
f2e0899f
DK
7323 else
7324 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
34f80b04 7325
32d68de1
YM
7326 wb_write[0] = ONCHIP_ADDR1(addr);
7327 wb_write[1] = ONCHIP_ADDR2(addr);
7328 REG_WR_DMAE(bp, reg, wb_write, 2);
34f80b04
EG
7329}
7330
b56e9670 7331void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
1191cb83
ED
7332{
7333 u32 data, ctl, cnt = 100;
7334 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7335 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7336 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7337 u32 sb_bit = 1 << (idu_sb_id%32);
b56e9670 7338 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
1191cb83
ED
7339 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7340
7341 /* Not supported in BC mode */
7342 if (CHIP_INT_MODE_IS_BC(bp))
7343 return;
7344
7345 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7346 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7347 IGU_REGULAR_CLEANUP_SET |
7348 IGU_REGULAR_BCLEANUP;
7349
7350 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7351 func_encode << IGU_CTRL_REG_FID_SHIFT |
7352 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7353
7354 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7355 data, igu_addr_data);
7356 REG_WR(bp, igu_addr_data, data);
7357 mmiowb();
7358 barrier();
7359 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7360 ctl, igu_addr_ctl);
7361 REG_WR(bp, igu_addr_ctl, ctl);
7362 mmiowb();
7363 barrier();
7364
7365 /* wait for clean up to finish */
7366 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7367 msleep(20);
7368
1191cb83
ED
7369 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7370 DP(NETIF_MSG_HW,
7371 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7372 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7373 }
7374}
7375
7376static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
f2e0899f 7377{
619c5cb6 7378 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
f2e0899f
DK
7379}
7380
1191cb83 7381static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
f2e0899f
DK
7382{
7383 u32 i, base = FUNC_ILT_BASE(func);
7384 for (i = base; i < base + ILT_PER_FUNC; i++)
7385 bnx2x_ilt_wr(bp, i, 0);
7386}
7387
910cc727 7388static void bnx2x_init_searcher(struct bnx2x *bp)
55c11941
MS
7389{
7390 int port = BP_PORT(bp);
7391 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7392 /* T1 hash bits value determines the T1 number of entries */
7393 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7394}
7395
7396static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7397{
7398 int rc;
7399 struct bnx2x_func_state_params func_params = {NULL};
7400 struct bnx2x_func_switch_update_params *switch_update_params =
7401 &func_params.params.switch_update;
7402
7403 /* Prepare parameters for function state transitions */
7404 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7405 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7406
7407 func_params.f_obj = &bp->func_obj;
7408 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7409
7410 /* Function parameters */
7411 switch_update_params->suspend = suspend;
7412
7413 rc = bnx2x_func_state_change(bp, &func_params);
7414
7415 return rc;
7416}
7417
910cc727 7418static int bnx2x_reset_nic_mode(struct bnx2x *bp)
55c11941
MS
7419{
7420 int rc, i, port = BP_PORT(bp);
7421 int vlan_en = 0, mac_en[NUM_MACS];
7422
55c11941
MS
7423 /* Close input from network */
7424 if (bp->mf_mode == SINGLE_FUNCTION) {
7425 bnx2x_set_rx_filter(&bp->link_params, 0);
7426 } else {
7427 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7428 NIG_REG_LLH0_FUNC_EN);
7429 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7430 NIG_REG_LLH0_FUNC_EN, 0);
7431 for (i = 0; i < NUM_MACS; i++) {
7432 mac_en[i] = REG_RD(bp, port ?
7433 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7434 4 * i) :
7435 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7436 4 * i));
7437 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7438 4 * i) :
7439 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7440 }
7441 }
7442
7443 /* Close BMC to host */
7444 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7445 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7446
7447 /* Suspend Tx switching to the PF. Completion of this ramrod
7448 * further guarantees that all the packets of that PF / child
7449 * VFs in BRB were processed by the Parser, so it is safe to
7450 * change the NIC_MODE register.
7451 */
7452 rc = bnx2x_func_switch_update(bp, 1);
7453 if (rc) {
7454 BNX2X_ERR("Can't suspend tx-switching!\n");
7455 return rc;
7456 }
7457
7458 /* Change NIC_MODE register */
7459 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7460
7461 /* Open input from network */
7462 if (bp->mf_mode == SINGLE_FUNCTION) {
7463 bnx2x_set_rx_filter(&bp->link_params, 1);
7464 } else {
7465 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7466 NIG_REG_LLH0_FUNC_EN, vlan_en);
7467 for (i = 0; i < NUM_MACS; i++) {
7468 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7469 4 * i) :
7470 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7471 mac_en[i]);
7472 }
7473 }
7474
7475 /* Enable BMC to host */
7476 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7477 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7478
7479 /* Resume Tx switching to the PF */
7480 rc = bnx2x_func_switch_update(bp, 0);
7481 if (rc) {
7482 BNX2X_ERR("Can't resume tx-switching!\n");
7483 return rc;
7484 }
7485
7486 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7487 return 0;
7488}
7489
7490int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7491{
7492 int rc;
7493
7494 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7495
7496 if (CONFIGURE_NIC_MODE(bp)) {
16a5fd92 7497 /* Configure searcher as part of function hw init */
55c11941
MS
7498 bnx2x_init_searcher(bp);
7499
7500 /* Reset NIC mode */
7501 rc = bnx2x_reset_nic_mode(bp);
7502 if (rc)
7503 BNX2X_ERR("Can't change NIC mode!\n");
7504 return rc;
7505 }
7506
7507 return 0;
7508}
7509
523224a3 7510static int bnx2x_init_hw_func(struct bnx2x *bp)
34f80b04
EG
7511{
7512 int port = BP_PORT(bp);
7513 int func = BP_FUNC(bp);
619c5cb6 7514 int init_phase = PHASE_PF0 + func;
523224a3
DK
7515 struct bnx2x_ilt *ilt = BP_ILT(bp);
7516 u16 cdu_ilt_start;
8badd27a 7517 u32 addr, val;
f4a66897 7518 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
89db4ad8 7519 int i, main_mem_width, rc;
34f80b04 7520
51c1a580 7521 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
34f80b04 7522
619c5cb6 7523 /* FLR cleanup - hmmm */
89db4ad8
AE
7524 if (!CHIP_IS_E1x(bp)) {
7525 rc = bnx2x_pf_flr_clnup(bp);
04c46736
YM
7526 if (rc) {
7527 bnx2x_fw_dump(bp);
89db4ad8 7528 return rc;
04c46736 7529 }
89db4ad8 7530 }
619c5cb6 7531
8badd27a 7532 /* set MSI reconfigure capability */
f2e0899f
DK
7533 if (bp->common.int_block == INT_BLOCK_HC) {
7534 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7535 val = REG_RD(bp, addr);
7536 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7537 REG_WR(bp, addr, val);
7538 }
8badd27a 7539
619c5cb6
VZ
7540 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7541 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7542
523224a3
DK
7543 ilt = BP_ILT(bp);
7544 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
37b091ba 7545
290ca2bb
AE
7546 if (IS_SRIOV(bp))
7547 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7548 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7549
7550 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7551 * those of the VFs, so start line should be reset
7552 */
7553 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
523224a3 7554 for (i = 0; i < L2_ILT_LINES(bp); i++) {
a052997e 7555 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
523224a3 7556 ilt->lines[cdu_ilt_start + i].page_mapping =
a052997e
MS
7557 bp->context[i].cxt_mapping;
7558 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
37b091ba 7559 }
290ca2bb 7560
523224a3 7561 bnx2x_ilt_init_op(bp, INITOP_SET);
f85582f8 7562
55c11941
MS
7563 if (!CONFIGURE_NIC_MODE(bp)) {
7564 bnx2x_init_searcher(bp);
7565 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7566 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7567 } else {
7568 /* Set NIC mode */
7569 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6bf07b8e 7570 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
55c11941 7571 }
37b091ba 7572
619c5cb6 7573 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7574 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7575
7576 /* Turn on a single ISR mode in IGU if driver is going to use
7577 * INT#x or MSI
7578 */
7579 if (!(bp->flags & USING_MSIX_FLAG))
7580 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7581 /*
7582 * Timers workaround bug: function init part.
7583 * Need to wait 20msec after initializing ILT,
7584 * needed to make sure there are no requests in
7585 * one of the PXP internal queues with "old" ILT addresses
7586 */
7587 msleep(20);
7588 /*
7589 * Master enable - Due to WB DMAE writes performed before this
7590 * register is re-initialized as part of the regular function
7591 * init
7592 */
7593 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7594 /* Enable the function in IGU */
7595 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7596 }
7597
523224a3 7598 bp->dmae_ready = 1;
34f80b04 7599
619c5cb6 7600 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
523224a3 7601
619c5cb6 7602 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7603 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7604
619c5cb6
VZ
7605 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7606 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7607 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7608 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7609 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7610 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7611 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7612 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7613 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7614 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7615 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7616 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7617 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7618
7619 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7620 REG_WR(bp, QM_REG_PF_EN, 1);
7621
619c5cb6
VZ
7622 if (!CHIP_IS_E1x(bp)) {
7623 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7624 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7625 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7626 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7627 }
7628 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7629
7630 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7631 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
b56e9670
AE
7632
7633 bnx2x_iov_init_dq(bp);
7634
619c5cb6
VZ
7635 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7636 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7637 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7638 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7639 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7640 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7641 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7642 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7643 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7644 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7645 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7646
619c5cb6 7647 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
523224a3 7648
619c5cb6 7649 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
34f80b04 7650
619c5cb6 7651 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
7652 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7653
fb3bff17 7654 if (IS_MF(bp)) {
34f80b04 7655 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
fb3bff17 7656 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
34f80b04
EG
7657 }
7658
619c5cb6 7659 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
523224a3 7660
34f80b04 7661 /* HC init per function */
f2e0899f
DK
7662 if (bp->common.int_block == INT_BLOCK_HC) {
7663 if (CHIP_IS_E1H(bp)) {
7664 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7665
7666 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7667 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7668 }
619c5cb6 7669 bnx2x_init_block(bp, BLOCK_HC, init_phase);
f2e0899f
DK
7670
7671 } else {
7672 int num_segs, sb_idx, prod_offset;
7673
34f80b04
EG
7674 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7675
619c5cb6 7676 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7677 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7678 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7679 }
7680
619c5cb6 7681 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
f2e0899f 7682
619c5cb6 7683 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
7684 int dsb_idx = 0;
7685 /**
7686 * Producer memory:
7687 * E2 mode: address 0-135 match to the mapping memory;
7688 * 136 - PF0 default prod; 137 - PF1 default prod;
7689 * 138 - PF2 default prod; 139 - PF3 default prod;
7690 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7691 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7692 * 144-147 reserved.
7693 *
7694 * E1.5 mode - In backward compatible mode;
7695 * for non default SB; each even line in the memory
7696 * holds the U producer and each odd line hold
7697 * the C producer. The first 128 producers are for
7698 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7699 * producers are for the DSB for each PF.
7700 * Each PF has five segments: (the order inside each
7701 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7702 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7703 * 144-147 attn prods;
7704 */
7705 /* non-default-status-blocks */
7706 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7707 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7708 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7709 prod_offset = (bp->igu_base_sb + sb_idx) *
7710 num_segs;
7711
7712 for (i = 0; i < num_segs; i++) {
7713 addr = IGU_REG_PROD_CONS_MEMORY +
7714 (prod_offset + i) * 4;
7715 REG_WR(bp, addr, 0);
7716 }
7717 /* send consumer update with value 0 */
7718 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7719 USTORM_ID, 0, IGU_INT_NOP, 1);
7720 bnx2x_igu_clear_sb(bp,
7721 bp->igu_base_sb + sb_idx);
7722 }
7723
7724 /* default-status-blocks */
7725 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7726 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7727
7728 if (CHIP_MODE_IS_4_PORT(bp))
7729 dsb_idx = BP_FUNC(bp);
7730 else
3395a033 7731 dsb_idx = BP_VN(bp);
f2e0899f
DK
7732
7733 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7734 IGU_BC_BASE_DSB_PROD + dsb_idx :
7735 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7736
3395a033
DK
7737 /*
7738 * igu prods come in chunks of E1HVN_MAX (4) -
7739 * does not matters what is the current chip mode
7740 */
f2e0899f
DK
7741 for (i = 0; i < (num_segs * E1HVN_MAX);
7742 i += E1HVN_MAX) {
7743 addr = IGU_REG_PROD_CONS_MEMORY +
7744 (prod_offset + i)*4;
7745 REG_WR(bp, addr, 0);
7746 }
7747 /* send consumer update with 0 */
7748 if (CHIP_INT_MODE_IS_BC(bp)) {
7749 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7750 USTORM_ID, 0, IGU_INT_NOP, 1);
7751 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7752 CSTORM_ID, 0, IGU_INT_NOP, 1);
7753 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7754 XSTORM_ID, 0, IGU_INT_NOP, 1);
7755 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7756 TSTORM_ID, 0, IGU_INT_NOP, 1);
7757 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7758 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7759 } else {
7760 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7761 USTORM_ID, 0, IGU_INT_NOP, 1);
7762 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7763 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7764 }
7765 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7766
16a5fd92 7767 /* !!! These should become driver const once
f2e0899f
DK
7768 rf-tool supports split-68 const */
7769 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7770 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7771 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7772 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7773 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7774 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7775 }
34f80b04 7776 }
34f80b04 7777
c14423fe 7778 /* Reset PCIE errors for debug */
a2fbb9ea
ET
7779 REG_WR(bp, 0x2114, 0xffffffff);
7780 REG_WR(bp, 0x2120, 0xffffffff);
523224a3 7781
f4a66897
VZ
7782 if (CHIP_IS_E1x(bp)) {
7783 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7784 main_mem_base = HC_REG_MAIN_MEMORY +
7785 BP_PORT(bp) * (main_mem_size * 4);
7786 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7787 main_mem_width = 8;
7788
7789 val = REG_RD(bp, main_mem_prty_clr);
7790 if (val)
51c1a580
MS
7791 DP(NETIF_MSG_HW,
7792 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7793 val);
f4a66897
VZ
7794
7795 /* Clear "false" parity errors in MSI-X table */
7796 for (i = main_mem_base;
7797 i < main_mem_base + main_mem_size * 4;
7798 i += main_mem_width) {
7799 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7800 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7801 i, main_mem_width / 4);
7802 }
7803 /* Clear HC parity attention */
7804 REG_RD(bp, main_mem_prty_clr);
7805 }
7806
619c5cb6
VZ
7807#ifdef BNX2X_STOP_ON_ERROR
7808 /* Enable STORMs SP logging */
7809 REG_WR8(bp, BAR_USTRORM_INTMEM +
7810 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7811 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7812 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7813 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7814 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7815 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7816 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7817#endif
7818
b7737c9b 7819 bnx2x_phy_probe(&bp->link_params);
f85582f8 7820
34f80b04
EG
7821 return 0;
7822}
7823
55c11941
MS
7824void bnx2x_free_mem_cnic(struct bnx2x *bp)
7825{
7826 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7827
7828 if (!CHIP_IS_E1x(bp))
7829 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7830 sizeof(struct host_hc_status_block_e2));
7831 else
7832 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7833 sizeof(struct host_hc_status_block_e1x));
7834
7835 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7836}
7837
9f6c9258 7838void bnx2x_free_mem(struct bnx2x *bp)
a2fbb9ea 7839{
a052997e
MS
7840 int i;
7841
a2fbb9ea 7842 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
523224a3 7843 sizeof(struct host_sp_status_block));
a2fbb9ea 7844
619c5cb6
VZ
7845 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7846 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7847
a2fbb9ea 7848 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
34f80b04 7849 sizeof(struct bnx2x_slowpath));
a2fbb9ea 7850
a052997e
MS
7851 for (i = 0; i < L2_ILT_LINES(bp); i++)
7852 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7853 bp->context[i].size);
523224a3
DK
7854 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7855
7856 BNX2X_FREE(bp->ilt->lines);
f85582f8 7857
7a9b2557 7858 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
a2fbb9ea 7859
523224a3
DK
7860 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7861 BCM_PAGE_SIZE * NUM_EQ_PAGES);
580d9d08 7862
05952246
YM
7863 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7864
580d9d08 7865 bnx2x_iov_free_mem(bp);
619c5cb6
VZ
7866}
7867
55c11941 7868int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
a2fbb9ea 7869{
619c5cb6
VZ
7870 if (!CHIP_IS_E1x(bp))
7871 /* size = the status block + ramrod buffers */
f2e0899f
DK
7872 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7873 sizeof(struct host_hc_status_block_e2));
7874 else
55c11941
MS
7875 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7876 &bp->cnic_sb_mapping,
7877 sizeof(struct
7878 host_hc_status_block_e1x));
8badd27a 7879
2f7a3122 7880 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
16a5fd92 7881 /* allocate searcher T2 table, as it wasn't allocated before */
55c11941
MS
7882 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7883
7884 /* write address to which L5 should insert its values */
7885 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7886 &bp->slowpath->drv_info_to_mcp;
7887
7888 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7889 goto alloc_mem_err;
7890
7891 return 0;
7892
7893alloc_mem_err:
7894 bnx2x_free_mem_cnic(bp);
7895 BNX2X_ERR("Can't allocate memory\n");
7896 return -ENOMEM;
7897}
7898
7899int bnx2x_alloc_mem(struct bnx2x *bp)
7900{
7901 int i, allocated, context_size;
a2fbb9ea 7902
2f7a3122 7903 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
55c11941
MS
7904 /* allocate searcher T2 table */
7905 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
8badd27a 7906
523224a3
DK
7907 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
7908 sizeof(struct host_sp_status_block));
a2fbb9ea 7909
523224a3
DK
7910 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7911 sizeof(struct bnx2x_slowpath));
a2fbb9ea 7912
a052997e
MS
7913 /* Allocate memory for CDU context:
7914 * This memory is allocated separately and not in the generic ILT
7915 * functions because CDU differs in few aspects:
7916 * 1. There are multiple entities allocating memory for context -
7917 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7918 * its own ILT lines.
7919 * 2. Since CDU page-size is not a single 4KB page (which is the case
7920 * for the other ILT clients), to be efficient we want to support
7921 * allocation of sub-page-size in the last entry.
7922 * 3. Context pointers are used by the driver to pass to FW / update
7923 * the context (for the other ILT clients the pointers are used just to
7924 * free the memory during unload).
7925 */
7926 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
65abd74d 7927
a052997e
MS
7928 for (i = 0, allocated = 0; allocated < context_size; i++) {
7929 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7930 (context_size - allocated));
7931 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7932 &bp->context[i].cxt_mapping,
7933 bp->context[i].size);
7934 allocated += bp->context[i].size;
7935 }
523224a3 7936 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
65abd74d 7937
523224a3
DK
7938 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7939 goto alloc_mem_err;
65abd74d 7940
67c431a5
AE
7941 if (bnx2x_iov_alloc_mem(bp))
7942 goto alloc_mem_err;
7943
9f6c9258
DK
7944 /* Slow path ring */
7945 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
65abd74d 7946
523224a3
DK
7947 /* EQ */
7948 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7949 BCM_PAGE_SIZE * NUM_EQ_PAGES);
ab532cf3 7950
9f6c9258 7951 return 0;
e1510706 7952
9f6c9258
DK
7953alloc_mem_err:
7954 bnx2x_free_mem(bp);
51c1a580 7955 BNX2X_ERR("Can't allocate memory\n");
9f6c9258 7956 return -ENOMEM;
65abd74d
YG
7957}
7958
a2fbb9ea
ET
7959/*
7960 * Init service functions
7961 */
a2fbb9ea 7962
619c5cb6
VZ
7963int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7964 struct bnx2x_vlan_mac_obj *obj, bool set,
7965 int mac_type, unsigned long *ramrod_flags)
a2fbb9ea 7966{
619c5cb6
VZ
7967 int rc;
7968 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
a2fbb9ea 7969
619c5cb6 7970 memset(&ramrod_param, 0, sizeof(ramrod_param));
a2fbb9ea 7971
619c5cb6
VZ
7972 /* Fill general parameters */
7973 ramrod_param.vlan_mac_obj = obj;
7974 ramrod_param.ramrod_flags = *ramrod_flags;
a2fbb9ea 7975
619c5cb6
VZ
7976 /* Fill a user request section if needed */
7977 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7978 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
a2fbb9ea 7979
619c5cb6 7980 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
e3553b29 7981
619c5cb6
VZ
7982 /* Set the command: ADD or DEL */
7983 if (set)
7984 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7985 else
7986 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
a2fbb9ea
ET
7987 }
7988
619c5cb6 7989 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7b5342d9
YM
7990
7991 if (rc == -EEXIST) {
7992 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7993 /* do not treat adding same MAC as error */
7994 rc = 0;
7995 } else if (rc < 0)
619c5cb6 7996 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7b5342d9 7997
619c5cb6 7998 return rc;
a2fbb9ea
ET
7999}
8000
619c5cb6
VZ
8001int bnx2x_del_all_macs(struct bnx2x *bp,
8002 struct bnx2x_vlan_mac_obj *mac_obj,
8003 int mac_type, bool wait_for_comp)
e665bfda 8004{
619c5cb6
VZ
8005 int rc;
8006 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
0793f83f 8007
619c5cb6
VZ
8008 /* Wait for completion of requested */
8009 if (wait_for_comp)
8010 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
0793f83f 8011
619c5cb6
VZ
8012 /* Set the mac type of addresses we want to clear */
8013 __set_bit(mac_type, &vlan_mac_flags);
0793f83f 8014
619c5cb6
VZ
8015 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8016 if (rc < 0)
8017 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
0793f83f 8018
619c5cb6 8019 return rc;
0793f83f
DK
8020}
8021
619c5cb6 8022int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
523224a3 8023{
a3348722
BW
8024 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8025 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
51c1a580
MS
8026 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8027 "Ignoring Zero MAC for STORAGE SD mode\n");
614c76df
DK
8028 return 0;
8029 }
614c76df 8030
f8f4f61a
DK
8031 if (IS_PF(bp)) {
8032 unsigned long ramrod_flags = 0;
0793f83f 8033
f8f4f61a
DK
8034 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8035 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8036 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8037 &bp->sp_objs->mac_obj, set,
8038 BNX2X_ETH_MAC, &ramrod_flags);
8039 } else { /* vf */
8040 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8041 bp->fp->index, true);
8042 }
e665bfda 8043}
6e30dd4e 8044
619c5cb6 8045int bnx2x_setup_leading(struct bnx2x *bp)
ec6ba945 8046{
619c5cb6 8047 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
993ac7b5 8048}
a2fbb9ea 8049
d6214d7a 8050/**
e8920674 8051 * bnx2x_set_int_mode - configure interrupt mode
d6214d7a 8052 *
e8920674 8053 * @bp: driver handle
d6214d7a 8054 *
e8920674 8055 * In case of MSI-X it will also try to enable MSI-X.
d6214d7a 8056 */
1ab4434c 8057int bnx2x_set_int_mode(struct bnx2x *bp)
ca00392c 8058{
1ab4434c
AE
8059 int rc = 0;
8060
8061 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
8062 return -EINVAL;
8063
9ee3d37b 8064 switch (int_mode) {
1ab4434c
AE
8065 case BNX2X_INT_MODE_MSIX:
8066 /* attempt to enable msix */
8067 rc = bnx2x_enable_msix(bp);
8068
8069 /* msix attained */
8070 if (!rc)
8071 return 0;
8072
8073 /* vfs use only msix */
8074 if (rc && IS_VF(bp))
8075 return rc;
8076
8077 /* failed to enable multiple MSI-X */
8078 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8079 bp->num_queues,
8080 1 + bp->num_cnic_queues);
8081
8082 /* falling through... */
8083 case BNX2X_INT_MODE_MSI:
d6214d7a 8084 bnx2x_enable_msi(bp);
1ab4434c 8085
d6214d7a 8086 /* falling through... */
1ab4434c 8087 case BNX2X_INT_MODE_INTX:
55c11941
MS
8088 bp->num_ethernet_queues = 1;
8089 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
51c1a580 8090 BNX2X_DEV_INFO("set number of queues to 1\n");
ca00392c 8091 break;
d6214d7a 8092 default:
1ab4434c
AE
8093 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8094 return -EINVAL;
9f6c9258 8095 }
1ab4434c 8096 return 0;
a2fbb9ea
ET
8097}
8098
1ab4434c 8099/* must be called prior to any HW initializations */
c2bff63f
DK
8100static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8101{
290ca2bb
AE
8102 if (IS_SRIOV(bp))
8103 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
c2bff63f
DK
8104 return L2_ILT_LINES(bp);
8105}
8106
523224a3
DK
8107void bnx2x_ilt_set_info(struct bnx2x *bp)
8108{
8109 struct ilt_client_info *ilt_client;
8110 struct bnx2x_ilt *ilt = BP_ILT(bp);
8111 u16 line = 0;
8112
8113 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8114 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8115
8116 /* CDU */
8117 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8118 ilt_client->client_num = ILT_CLIENT_CDU;
8119 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8120 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8121 ilt_client->start = line;
619c5cb6 8122 line += bnx2x_cid_ilt_lines(bp);
55c11941
MS
8123
8124 if (CNIC_SUPPORT(bp))
8125 line += CNIC_ILT_LINES;
523224a3
DK
8126 ilt_client->end = line - 1;
8127
51c1a580 8128 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
523224a3
DK
8129 ilt_client->start,
8130 ilt_client->end,
8131 ilt_client->page_size,
8132 ilt_client->flags,
8133 ilog2(ilt_client->page_size >> 12));
8134
8135 /* QM */
8136 if (QM_INIT(bp->qm_cid_count)) {
8137 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8138 ilt_client->client_num = ILT_CLIENT_QM;
8139 ilt_client->page_size = QM_ILT_PAGE_SZ;
8140 ilt_client->flags = 0;
8141 ilt_client->start = line;
8142
8143 /* 4 bytes for each cid */
8144 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8145 QM_ILT_PAGE_SZ);
8146
8147 ilt_client->end = line - 1;
8148
51c1a580
MS
8149 DP(NETIF_MSG_IFUP,
8150 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
523224a3
DK
8151 ilt_client->start,
8152 ilt_client->end,
8153 ilt_client->page_size,
8154 ilt_client->flags,
8155 ilog2(ilt_client->page_size >> 12));
523224a3 8156 }
523224a3 8157
55c11941
MS
8158 if (CNIC_SUPPORT(bp)) {
8159 /* SRC */
8160 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8161 ilt_client->client_num = ILT_CLIENT_SRC;
8162 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8163 ilt_client->flags = 0;
8164 ilt_client->start = line;
8165 line += SRC_ILT_LINES;
8166 ilt_client->end = line - 1;
523224a3 8167
55c11941
MS
8168 DP(NETIF_MSG_IFUP,
8169 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8170 ilt_client->start,
8171 ilt_client->end,
8172 ilt_client->page_size,
8173 ilt_client->flags,
8174 ilog2(ilt_client->page_size >> 12));
9f6c9258 8175
55c11941
MS
8176 /* TM */
8177 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8178 ilt_client->client_num = ILT_CLIENT_TM;
8179 ilt_client->page_size = TM_ILT_PAGE_SZ;
8180 ilt_client->flags = 0;
8181 ilt_client->start = line;
8182 line += TM_ILT_LINES;
8183 ilt_client->end = line - 1;
523224a3 8184
55c11941
MS
8185 DP(NETIF_MSG_IFUP,
8186 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8187 ilt_client->start,
8188 ilt_client->end,
8189 ilt_client->page_size,
8190 ilt_client->flags,
8191 ilog2(ilt_client->page_size >> 12));
8192 }
9f6c9258 8193
619c5cb6 8194 BUG_ON(line > ILT_MAX_LINES);
523224a3 8195}
f85582f8 8196
619c5cb6
VZ
8197/**
8198 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8199 *
8200 * @bp: driver handle
8201 * @fp: pointer to fastpath
8202 * @init_params: pointer to parameters structure
8203 *
8204 * parameters configured:
8205 * - HC configuration
8206 * - Queue's CDU context
8207 */
1191cb83 8208static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
619c5cb6 8209 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
a2fbb9ea 8210{
6383c0b3 8211 u8 cos;
a052997e
MS
8212 int cxt_index, cxt_offset;
8213
619c5cb6
VZ
8214 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8215 if (!IS_FCOE_FP(fp)) {
8216 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8217 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8218
16a5fd92 8219 /* If HC is supported, enable host coalescing in the transition
619c5cb6
VZ
8220 * to INIT state.
8221 */
8222 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8223 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8224
8225 /* HC rate */
8226 init_params->rx.hc_rate = bp->rx_ticks ?
8227 (1000000 / bp->rx_ticks) : 0;
8228 init_params->tx.hc_rate = bp->tx_ticks ?
8229 (1000000 / bp->tx_ticks) : 0;
8230
8231 /* FW SB ID */
8232 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8233 fp->fw_sb_id;
8234
8235 /*
8236 * CQ index among the SB indices: FCoE clients uses the default
8237 * SB, therefore it's different.
8238 */
6383c0b3
AE
8239 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8240 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
619c5cb6
VZ
8241 }
8242
6383c0b3
AE
8243 /* set maximum number of COSs supported by this queue */
8244 init_params->max_cos = fp->max_cos;
8245
51c1a580 8246 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
6383c0b3
AE
8247 fp->index, init_params->max_cos);
8248
8249 /* set the context pointers queue object */
a052997e 8250 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
65565884
MS
8251 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8252 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
a052997e 8253 ILT_PAGE_CIDS);
6383c0b3 8254 init_params->cxts[cos] =
a052997e
MS
8255 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8256 }
619c5cb6
VZ
8257}
8258
910cc727 8259static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
6383c0b3
AE
8260 struct bnx2x_queue_state_params *q_params,
8261 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8262 int tx_index, bool leading)
8263{
8264 memset(tx_only_params, 0, sizeof(*tx_only_params));
8265
8266 /* Set the command */
8267 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8268
8269 /* Set tx-only QUEUE flags: don't zero statistics */
8270 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8271
8272 /* choose the index of the cid to send the slow path on */
8273 tx_only_params->cid_index = tx_index;
8274
8275 /* Set general TX_ONLY_SETUP parameters */
8276 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8277
8278 /* Set Tx TX_ONLY_SETUP parameters */
8279 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8280
51c1a580
MS
8281 DP(NETIF_MSG_IFUP,
8282 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
6383c0b3
AE
8283 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8284 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8285 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8286
8287 /* send the ramrod */
8288 return bnx2x_queue_state_change(bp, q_params);
8289}
8290
619c5cb6
VZ
8291/**
8292 * bnx2x_setup_queue - setup queue
8293 *
8294 * @bp: driver handle
8295 * @fp: pointer to fastpath
8296 * @leading: is leading
8297 *
8298 * This function performs 2 steps in a Queue state machine
8299 * actually: 1) RESET->INIT 2) INIT->SETUP
8300 */
8301
8302int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8303 bool leading)
8304{
3b603066 8305 struct bnx2x_queue_state_params q_params = {NULL};
619c5cb6
VZ
8306 struct bnx2x_queue_setup_params *setup_params =
8307 &q_params.params.setup;
6383c0b3
AE
8308 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8309 &q_params.params.tx_only;
a2fbb9ea 8310 int rc;
6383c0b3
AE
8311 u8 tx_index;
8312
51c1a580 8313 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
a2fbb9ea 8314
ec6ba945
VZ
8315 /* reset IGU state skip FCoE L2 queue */
8316 if (!IS_FCOE_FP(fp))
8317 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
523224a3 8318 IGU_INT_ENABLE, 0);
a2fbb9ea 8319
15192a8c 8320 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
619c5cb6
VZ
8321 /* We want to wait for completion in this context */
8322 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
a2fbb9ea 8323
619c5cb6
VZ
8324 /* Prepare the INIT parameters */
8325 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
ec6ba945 8326
619c5cb6
VZ
8327 /* Set the command */
8328 q_params.cmd = BNX2X_Q_CMD_INIT;
8329
8330 /* Change the state to INIT */
8331 rc = bnx2x_queue_state_change(bp, &q_params);
8332 if (rc) {
6383c0b3 8333 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
619c5cb6
VZ
8334 return rc;
8335 }
ec6ba945 8336
51c1a580 8337 DP(NETIF_MSG_IFUP, "init complete\n");
6383c0b3 8338
619c5cb6
VZ
8339 /* Now move the Queue to the SETUP state... */
8340 memset(setup_params, 0, sizeof(*setup_params));
a2fbb9ea 8341
619c5cb6
VZ
8342 /* Set QUEUE flags */
8343 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
523224a3 8344
619c5cb6 8345 /* Set general SETUP parameters */
6383c0b3
AE
8346 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8347 FIRST_TX_COS_INDEX);
619c5cb6 8348
6383c0b3 8349 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
619c5cb6
VZ
8350 &setup_params->rxq_params);
8351
6383c0b3
AE
8352 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8353 FIRST_TX_COS_INDEX);
619c5cb6
VZ
8354
8355 /* Set the command */
8356 q_params.cmd = BNX2X_Q_CMD_SETUP;
8357
55c11941
MS
8358 if (IS_FCOE_FP(fp))
8359 bp->fcoe_init = true;
8360
619c5cb6
VZ
8361 /* Change the state to SETUP */
8362 rc = bnx2x_queue_state_change(bp, &q_params);
6383c0b3
AE
8363 if (rc) {
8364 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8365 return rc;
8366 }
8367
8368 /* loop through the relevant tx-only indices */
8369 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8370 tx_index < fp->max_cos;
8371 tx_index++) {
8372
8373 /* prepare and send tx-only ramrod*/
8374 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8375 tx_only_params, tx_index, leading);
8376 if (rc) {
8377 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8378 fp->index, tx_index);
8379 return rc;
8380 }
8381 }
523224a3 8382
34f80b04 8383 return rc;
a2fbb9ea
ET
8384}
8385
619c5cb6 8386static int bnx2x_stop_queue(struct bnx2x *bp, int index)
a2fbb9ea 8387{
619c5cb6 8388 struct bnx2x_fastpath *fp = &bp->fp[index];
6383c0b3 8389 struct bnx2x_fp_txdata *txdata;
3b603066 8390 struct bnx2x_queue_state_params q_params = {NULL};
6383c0b3
AE
8391 int rc, tx_index;
8392
51c1a580 8393 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
a2fbb9ea 8394
15192a8c 8395 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
619c5cb6
VZ
8396 /* We want to wait for completion in this context */
8397 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
a2fbb9ea 8398
6383c0b3
AE
8399 /* close tx-only connections */
8400 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8401 tx_index < fp->max_cos;
8402 tx_index++){
8403
8404 /* ascertain this is a normal queue*/
65565884 8405 txdata = fp->txdata_ptr[tx_index];
6383c0b3 8406
51c1a580 8407 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
6383c0b3
AE
8408 txdata->txq_index);
8409
8410 /* send halt terminate on tx-only connection */
8411 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8412 memset(&q_params.params.terminate, 0,
8413 sizeof(q_params.params.terminate));
8414 q_params.params.terminate.cid_index = tx_index;
8415
8416 rc = bnx2x_queue_state_change(bp, &q_params);
8417 if (rc)
8418 return rc;
8419
8420 /* send halt terminate on tx-only connection */
8421 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8422 memset(&q_params.params.cfc_del, 0,
8423 sizeof(q_params.params.cfc_del));
8424 q_params.params.cfc_del.cid_index = tx_index;
8425 rc = bnx2x_queue_state_change(bp, &q_params);
8426 if (rc)
8427 return rc;
8428 }
8429 /* Stop the primary connection: */
8430 /* ...halt the connection */
619c5cb6
VZ
8431 q_params.cmd = BNX2X_Q_CMD_HALT;
8432 rc = bnx2x_queue_state_change(bp, &q_params);
8433 if (rc)
da5a662a 8434 return rc;
a2fbb9ea 8435
6383c0b3 8436 /* ...terminate the connection */
619c5cb6 8437 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
6383c0b3
AE
8438 memset(&q_params.params.terminate, 0,
8439 sizeof(q_params.params.terminate));
8440 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
619c5cb6
VZ
8441 rc = bnx2x_queue_state_change(bp, &q_params);
8442 if (rc)
523224a3 8443 return rc;
6383c0b3 8444 /* ...delete cfc entry */
619c5cb6 8445 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
6383c0b3
AE
8446 memset(&q_params.params.cfc_del, 0,
8447 sizeof(q_params.params.cfc_del));
8448 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
619c5cb6 8449 return bnx2x_queue_state_change(bp, &q_params);
523224a3
DK
8450}
8451
34f80b04
EG
8452static void bnx2x_reset_func(struct bnx2x *bp)
8453{
8454 int port = BP_PORT(bp);
8455 int func = BP_FUNC(bp);
f2e0899f 8456 int i;
523224a3
DK
8457
8458 /* Disable the function in the FW */
8459 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8460 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8461 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8462 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8463
8464 /* FP SBs */
ec6ba945 8465 for_each_eth_queue(bp, i) {
523224a3 8466 struct bnx2x_fastpath *fp = &bp->fp[i];
619c5cb6 8467 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6383c0b3
AE
8468 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8469 SB_DISABLED);
523224a3
DK
8470 }
8471
55c11941
MS
8472 if (CNIC_LOADED(bp))
8473 /* CNIC SB */
8474 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8475 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8476 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8477
523224a3 8478 /* SP SB */
619c5cb6 8479 REG_WR8(bp, BAR_CSTRORM_INTMEM +
2de67439
YM
8480 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8481 SB_DISABLED);
523224a3
DK
8482
8483 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8484 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8485 0);
34f80b04
EG
8486
8487 /* Configure IGU */
f2e0899f
DK
8488 if (bp->common.int_block == INT_BLOCK_HC) {
8489 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8490 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8491 } else {
8492 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8493 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8494 }
34f80b04 8495
55c11941
MS
8496 if (CNIC_LOADED(bp)) {
8497 /* Disable Timer scan */
8498 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8499 /*
8500 * Wait for at least 10ms and up to 2 second for the timers
8501 * scan to complete
8502 */
8503 for (i = 0; i < 200; i++) {
639d65b8 8504 usleep_range(10000, 20000);
55c11941
MS
8505 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8506 break;
8507 }
37b091ba 8508 }
34f80b04 8509 /* Clear ILT */
f2e0899f
DK
8510 bnx2x_clear_func_ilt(bp, func);
8511
8512 /* Timers workaround bug for E2: if this is vnic-3,
8513 * we need to set the entire ilt range for this timers.
8514 */
619c5cb6 8515 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
f2e0899f
DK
8516 struct ilt_client_info ilt_cli;
8517 /* use dummy TM client */
8518 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8519 ilt_cli.start = 0;
8520 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8521 ilt_cli.client_num = ILT_CLIENT_TM;
8522
8523 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8524 }
8525
8526 /* this assumes that reset_port() called before reset_func()*/
619c5cb6 8527 if (!CHIP_IS_E1x(bp))
f2e0899f 8528 bnx2x_pf_disable(bp);
523224a3
DK
8529
8530 bp->dmae_ready = 0;
34f80b04
EG
8531}
8532
8533static void bnx2x_reset_port(struct bnx2x *bp)
8534{
8535 int port = BP_PORT(bp);
8536 u32 val;
8537
619c5cb6
VZ
8538 /* Reset physical Link */
8539 bnx2x__link_reset(bp);
8540
34f80b04
EG
8541 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8542
8543 /* Do not rcv packets to BRB */
8544 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8545 /* Do not direct rcv packets that are not for MCP to the BRB */
8546 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8547 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8548
8549 /* Configure AEU */
8550 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8551
8552 msleep(100);
8553 /* Check for BRB port occupancy */
8554 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8555 if (val)
8556 DP(NETIF_MSG_IFDOWN,
33471629 8557 "BRB1 is not empty %d blocks are occupied\n", val);
34f80b04
EG
8558
8559 /* TODO: Close Doorbell port? */
8560}
8561
1191cb83 8562static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
34f80b04 8563{
3b603066 8564 struct bnx2x_func_state_params func_params = {NULL};
34f80b04 8565
619c5cb6
VZ
8566 /* Prepare parameters for function state transitions */
8567 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
34f80b04 8568
619c5cb6
VZ
8569 func_params.f_obj = &bp->func_obj;
8570 func_params.cmd = BNX2X_F_CMD_HW_RESET;
34f80b04 8571
619c5cb6 8572 func_params.params.hw_init.load_phase = load_code;
49d66772 8573
619c5cb6 8574 return bnx2x_func_state_change(bp, &func_params);
34f80b04
EG
8575}
8576
1191cb83 8577static int bnx2x_func_stop(struct bnx2x *bp)
ec6ba945 8578{
3b603066 8579 struct bnx2x_func_state_params func_params = {NULL};
619c5cb6 8580 int rc;
228241eb 8581
619c5cb6
VZ
8582 /* Prepare parameters for function state transitions */
8583 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8584 func_params.f_obj = &bp->func_obj;
8585 func_params.cmd = BNX2X_F_CMD_STOP;
da5a662a 8586
619c5cb6
VZ
8587 /*
8588 * Try to stop the function the 'good way'. If fails (in case
8589 * of a parity error during bnx2x_chip_cleanup()) and we are
8590 * not in a debug mode, perform a state transaction in order to
8591 * enable further HW_RESET transaction.
8592 */
8593 rc = bnx2x_func_state_change(bp, &func_params);
8594 if (rc) {
34f80b04 8595#ifdef BNX2X_STOP_ON_ERROR
619c5cb6 8596 return rc;
34f80b04 8597#else
51c1a580 8598 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
619c5cb6
VZ
8599 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8600 return bnx2x_func_state_change(bp, &func_params);
34f80b04 8601#endif
228241eb 8602 }
a2fbb9ea 8603
619c5cb6
VZ
8604 return 0;
8605}
523224a3 8606
619c5cb6
VZ
8607/**
8608 * bnx2x_send_unload_req - request unload mode from the MCP.
8609 *
8610 * @bp: driver handle
8611 * @unload_mode: requested function's unload mode
8612 *
8613 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8614 */
8615u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8616{
8617 u32 reset_code = 0;
8618 int port = BP_PORT(bp);
3101c2bc 8619
619c5cb6 8620 /* Select the UNLOAD request mode */
65abd74d
YG
8621 if (unload_mode == UNLOAD_NORMAL)
8622 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8623
7d0446c2 8624 else if (bp->flags & NO_WOL_FLAG)
65abd74d 8625 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
65abd74d 8626
7d0446c2 8627 else if (bp->wol) {
65abd74d
YG
8628 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
8629 u8 *mac_addr = bp->dev->dev_addr;
8630 u32 val;
f9977903
DK
8631 u16 pmc;
8632
65abd74d 8633 /* The mac address is written to entries 1-4 to
f9977903
DK
8634 * preserve entry 0 which is used by the PMF
8635 */
3395a033 8636 u8 entry = (BP_VN(bp) + 1)*8;
65abd74d
YG
8637
8638 val = (mac_addr[0] << 8) | mac_addr[1];
8639 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
8640
8641 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8642 (mac_addr[4] << 8) | mac_addr[5];
8643 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
8644
f9977903
DK
8645 /* Enable the PME and clear the status */
8646 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8647 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8648 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8649
65abd74d
YG
8650 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
8651
8652 } else
8653 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
da5a662a 8654
619c5cb6
VZ
8655 /* Send the request to the MCP */
8656 if (!BP_NOMCP(bp))
8657 reset_code = bnx2x_fw_command(bp, reset_code, 0);
8658 else {
8659 int path = BP_PATH(bp);
8660
51c1a580 8661 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
619c5cb6
VZ
8662 path, load_count[path][0], load_count[path][1],
8663 load_count[path][2]);
8664 load_count[path][0]--;
8665 load_count[path][1 + port]--;
51c1a580 8666 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
619c5cb6
VZ
8667 path, load_count[path][0], load_count[path][1],
8668 load_count[path][2]);
8669 if (load_count[path][0] == 0)
8670 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
8671 else if (load_count[path][1 + port] == 0)
8672 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8673 else
8674 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8675 }
8676
8677 return reset_code;
8678}
8679
8680/**
8681 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8682 *
8683 * @bp: driver handle
5d07d868 8684 * @keep_link: true iff link should be kept up
619c5cb6 8685 */
5d07d868 8686void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
619c5cb6 8687{
5d07d868
YM
8688 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8689
619c5cb6
VZ
8690 /* Report UNLOAD_DONE to MCP */
8691 if (!BP_NOMCP(bp))
5d07d868 8692 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
619c5cb6
VZ
8693}
8694
1191cb83 8695static int bnx2x_func_wait_started(struct bnx2x *bp)
6debea87
DK
8696{
8697 int tout = 50;
8698 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8699
8700 if (!bp->port.pmf)
8701 return 0;
8702
8703 /*
8704 * (assumption: No Attention from MCP at this stage)
16a5fd92 8705 * PMF probably in the middle of TX disable/enable transaction
6debea87 8706 * 1. Sync IRS for default SB
16a5fd92
YM
8707 * 2. Sync SP queue - this guarantees us that attention handling started
8708 * 3. Wait, that TX disable/enable transaction completes
6debea87 8709 *
16a5fd92
YM
8710 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8711 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8712 * received completion for the transaction the state is TX_STOPPED.
6debea87
DK
8713 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8714 * transaction.
8715 */
8716
8717 /* make sure default SB ISR is done */
8718 if (msix)
8719 synchronize_irq(bp->msix_table[0].vector);
8720 else
8721 synchronize_irq(bp->pdev->irq);
8722
8723 flush_workqueue(bnx2x_wq);
8724
8725 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8726 BNX2X_F_STATE_STARTED && tout--)
8727 msleep(20);
8728
8729 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8730 BNX2X_F_STATE_STARTED) {
8731#ifdef BNX2X_STOP_ON_ERROR
51c1a580 8732 BNX2X_ERR("Wrong function state\n");
6debea87
DK
8733 return -EBUSY;
8734#else
8735 /*
8736 * Failed to complete the transaction in a "good way"
8737 * Force both transactions with CLR bit
8738 */
3b603066 8739 struct bnx2x_func_state_params func_params = {NULL};
6debea87 8740
51c1a580 8741 DP(NETIF_MSG_IFDOWN,
6bf07b8e 8742 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
6debea87
DK
8743
8744 func_params.f_obj = &bp->func_obj;
8745 __set_bit(RAMROD_DRV_CLR_ONLY,
8746 &func_params.ramrod_flags);
8747
8748 /* STARTED-->TX_ST0PPED */
8749 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8750 bnx2x_func_state_change(bp, &func_params);
8751
8752 /* TX_ST0PPED-->STARTED */
8753 func_params.cmd = BNX2X_F_CMD_TX_START;
8754 return bnx2x_func_state_change(bp, &func_params);
8755#endif
8756 }
8757
8758 return 0;
8759}
8760
5d07d868 8761void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
619c5cb6
VZ
8762{
8763 int port = BP_PORT(bp);
6383c0b3
AE
8764 int i, rc = 0;
8765 u8 cos;
3b603066 8766 struct bnx2x_mcast_ramrod_params rparam = {NULL};
619c5cb6
VZ
8767 u32 reset_code;
8768
8769 /* Wait until tx fastpath tasks complete */
8770 for_each_tx_queue(bp, i) {
8771 struct bnx2x_fastpath *fp = &bp->fp[i];
8772
6383c0b3 8773 for_each_cos_in_tx_queue(fp, cos)
65565884 8774 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
619c5cb6
VZ
8775#ifdef BNX2X_STOP_ON_ERROR
8776 if (rc)
8777 return;
8778#endif
8779 }
8780
8781 /* Give HW time to discard old tx messages */
0926d499 8782 usleep_range(1000, 2000);
619c5cb6
VZ
8783
8784 /* Clean all ETH MACs */
15192a8c
BW
8785 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8786 false);
619c5cb6
VZ
8787 if (rc < 0)
8788 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8789
8790 /* Clean up UC list */
15192a8c 8791 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
619c5cb6
VZ
8792 true);
8793 if (rc < 0)
51c1a580
MS
8794 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8795 rc);
619c5cb6
VZ
8796
8797 /* Disable LLH */
8798 if (!CHIP_IS_E1(bp))
8799 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8800
8801 /* Set "drop all" (stop Rx).
8802 * We need to take a netif_addr_lock() here in order to prevent
8803 * a race between the completion code and this code.
8804 */
8805 netif_addr_lock_bh(bp->dev);
8806 /* Schedule the rx_mode command */
8807 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8808 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8809 else
8810 bnx2x_set_storm_rx_mode(bp);
8811
8812 /* Cleanup multicast configuration */
8813 rparam.mcast_obj = &bp->mcast_obj;
8814 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8815 if (rc < 0)
8816 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8817
8818 netif_addr_unlock_bh(bp->dev);
8819
f1929b01 8820 bnx2x_iov_chip_cleanup(bp);
619c5cb6 8821
6debea87
DK
8822 /*
8823 * Send the UNLOAD_REQUEST to the MCP. This will return if
8824 * this function should perform FUNC, PORT or COMMON HW
8825 * reset.
8826 */
8827 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8828
8829 /*
8830 * (assumption: No Attention from MCP at this stage)
16a5fd92 8831 * PMF probably in the middle of TX disable/enable transaction
6debea87
DK
8832 */
8833 rc = bnx2x_func_wait_started(bp);
8834 if (rc) {
8835 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8836#ifdef BNX2X_STOP_ON_ERROR
8837 return;
8838#endif
8839 }
8840
34f80b04 8841 /* Close multi and leading connections
619c5cb6
VZ
8842 * Completions for ramrods are collected in a synchronous way
8843 */
55c11941 8844 for_each_eth_queue(bp, i)
619c5cb6 8845 if (bnx2x_stop_queue(bp, i))
523224a3
DK
8846#ifdef BNX2X_STOP_ON_ERROR
8847 return;
8848#else
228241eb 8849 goto unload_error;
523224a3 8850#endif
55c11941
MS
8851
8852 if (CNIC_LOADED(bp)) {
8853 for_each_cnic_queue(bp, i)
8854 if (bnx2x_stop_queue(bp, i))
8855#ifdef BNX2X_STOP_ON_ERROR
8856 return;
8857#else
8858 goto unload_error;
8859#endif
8860 }
8861
619c5cb6
VZ
8862 /* If SP settings didn't get completed so far - something
8863 * very wrong has happen.
8864 */
8865 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8866 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
a2fbb9ea 8867
619c5cb6
VZ
8868#ifndef BNX2X_STOP_ON_ERROR
8869unload_error:
8870#endif
523224a3 8871 rc = bnx2x_func_stop(bp);
da5a662a 8872 if (rc) {
523224a3 8873 BNX2X_ERR("Function stop failed!\n");
da5a662a 8874#ifdef BNX2X_STOP_ON_ERROR
523224a3 8875 return;
523224a3 8876#endif
34f80b04 8877 }
a2fbb9ea 8878
523224a3
DK
8879 /* Disable HW interrupts, NAPI */
8880 bnx2x_netif_stop(bp, 1);
26614ba5
MS
8881 /* Delete all NAPI objects */
8882 bnx2x_del_all_napi(bp);
55c11941
MS
8883 if (CNIC_LOADED(bp))
8884 bnx2x_del_all_napi_cnic(bp);
523224a3
DK
8885
8886 /* Release IRQs */
d6214d7a 8887 bnx2x_free_irq(bp);
523224a3 8888
a2fbb9ea 8889 /* Reset the chip */
619c5cb6
VZ
8890 rc = bnx2x_reset_hw(bp, reset_code);
8891 if (rc)
8892 BNX2X_ERR("HW_RESET failed\n");
a2fbb9ea 8893
619c5cb6 8894 /* Report UNLOAD_DONE to MCP */
5d07d868 8895 bnx2x_send_unload_done(bp, keep_link);
72fd0718
VZ
8896}
8897
9f6c9258 8898void bnx2x_disable_close_the_gate(struct bnx2x *bp)
72fd0718
VZ
8899{
8900 u32 val;
8901
51c1a580 8902 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
72fd0718
VZ
8903
8904 if (CHIP_IS_E1(bp)) {
8905 int port = BP_PORT(bp);
8906 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8907 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8908
8909 val = REG_RD(bp, addr);
8910 val &= ~(0x300);
8911 REG_WR(bp, addr, val);
619c5cb6 8912 } else {
72fd0718
VZ
8913 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8914 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8915 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8916 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8917 }
8918}
8919
72fd0718
VZ
8920/* Close gates #2, #3 and #4: */
8921static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8922{
c9ee9206 8923 u32 val;
72fd0718
VZ
8924
8925 /* Gates #2 and #4a are closed/opened for "not E1" only */
8926 if (!CHIP_IS_E1(bp)) {
8927 /* #4 */
c9ee9206 8928 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
72fd0718 8929 /* #2 */
c9ee9206 8930 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
72fd0718
VZ
8931 }
8932
8933 /* #3 */
c9ee9206
VZ
8934 if (CHIP_IS_E1x(bp)) {
8935 /* Prevent interrupts from HC on both ports */
8936 val = REG_RD(bp, HC_REG_CONFIG_1);
8937 REG_WR(bp, HC_REG_CONFIG_1,
8938 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8939 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8940
8941 val = REG_RD(bp, HC_REG_CONFIG_0);
8942 REG_WR(bp, HC_REG_CONFIG_0,
8943 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8944 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8945 } else {
d82603c6 8946 /* Prevent incoming interrupts in IGU */
c9ee9206
VZ
8947 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8948
8949 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8950 (!close) ?
8951 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8952 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8953 }
72fd0718 8954
51c1a580 8955 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
72fd0718
VZ
8956 close ? "closing" : "opening");
8957 mmiowb();
8958}
8959
8960#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8961
8962static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8963{
8964 /* Do some magic... */
8965 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8966 *magic_val = val & SHARED_MF_CLP_MAGIC;
8967 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8968}
8969
e8920674
DK
8970/**
8971 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
72fd0718 8972 *
e8920674
DK
8973 * @bp: driver handle
8974 * @magic_val: old value of the `magic' bit.
72fd0718
VZ
8975 */
8976static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8977{
8978 /* Restore the `magic' bit value... */
72fd0718
VZ
8979 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8980 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8981 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8982}
8983
f85582f8 8984/**
e8920674 8985 * bnx2x_reset_mcp_prep - prepare for MCP reset.
72fd0718 8986 *
e8920674
DK
8987 * @bp: driver handle
8988 * @magic_val: old value of 'magic' bit.
8989 *
8990 * Takes care of CLP configurations.
72fd0718
VZ
8991 */
8992static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8993{
8994 u32 shmem;
8995 u32 validity_offset;
8996
51c1a580 8997 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
72fd0718
VZ
8998
8999 /* Set `magic' bit in order to save MF config */
9000 if (!CHIP_IS_E1(bp))
9001 bnx2x_clp_reset_prep(bp, magic_val);
9002
9003 /* Get shmem offset */
9004 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
c55e771b
BW
9005 validity_offset =
9006 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
72fd0718
VZ
9007
9008 /* Clear validity map flags */
9009 if (shmem > 0)
9010 REG_WR(bp, shmem + validity_offset, 0);
9011}
9012
9013#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9014#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9015
e8920674
DK
9016/**
9017 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
72fd0718 9018 *
e8920674 9019 * @bp: driver handle
72fd0718 9020 */
1191cb83 9021static void bnx2x_mcp_wait_one(struct bnx2x *bp)
72fd0718
VZ
9022{
9023 /* special handling for emulation and FPGA,
9024 wait 10 times longer */
9025 if (CHIP_REV_IS_SLOW(bp))
9026 msleep(MCP_ONE_TIMEOUT*10);
9027 else
9028 msleep(MCP_ONE_TIMEOUT);
9029}
9030
1b6e2ceb
DK
9031/*
9032 * initializes bp->common.shmem_base and waits for validity signature to appear
9033 */
9034static int bnx2x_init_shmem(struct bnx2x *bp)
72fd0718 9035{
1b6e2ceb
DK
9036 int cnt = 0;
9037 u32 val = 0;
72fd0718 9038
1b6e2ceb
DK
9039 do {
9040 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9041 if (bp->common.shmem_base) {
9042 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9043 if (val & SHR_MEM_VALIDITY_MB)
9044 return 0;
9045 }
72fd0718 9046
1b6e2ceb 9047 bnx2x_mcp_wait_one(bp);
72fd0718 9048
1b6e2ceb 9049 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
72fd0718 9050
1b6e2ceb 9051 BNX2X_ERR("BAD MCP validity signature\n");
72fd0718 9052
1b6e2ceb
DK
9053 return -ENODEV;
9054}
72fd0718 9055
1b6e2ceb
DK
9056static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9057{
9058 int rc = bnx2x_init_shmem(bp);
72fd0718 9059
72fd0718
VZ
9060 /* Restore the `magic' bit value */
9061 if (!CHIP_IS_E1(bp))
9062 bnx2x_clp_reset_done(bp, magic_val);
9063
9064 return rc;
9065}
9066
9067static void bnx2x_pxp_prep(struct bnx2x *bp)
9068{
9069 if (!CHIP_IS_E1(bp)) {
9070 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9071 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
72fd0718
VZ
9072 mmiowb();
9073 }
9074}
9075
9076/*
9077 * Reset the whole chip except for:
9078 * - PCIE core
9079 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9080 * one reset bit)
9081 * - IGU
9082 * - MISC (including AEU)
9083 * - GRC
9084 * - RBCN, RBCP
9085 */
c9ee9206 9086static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
72fd0718
VZ
9087{
9088 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
8736c826 9089 u32 global_bits2, stay_reset2;
c9ee9206
VZ
9090
9091 /*
9092 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9093 * (per chip) blocks.
9094 */
9095 global_bits2 =
9096 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9097 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
72fd0718 9098
c55e771b
BW
9099 /* Don't reset the following blocks.
9100 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9101 * reset, as in 4 port device they might still be owned
9102 * by the MCP (there is only one leader per path).
9103 */
72fd0718
VZ
9104 not_reset_mask1 =
9105 MISC_REGISTERS_RESET_REG_1_RST_HC |
9106 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9107 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9108
9109 not_reset_mask2 =
c9ee9206 9110 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
72fd0718
VZ
9111 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9112 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9113 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9114 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9115 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9116 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
8736c826
VZ
9117 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9118 MISC_REGISTERS_RESET_REG_2_RST_ATC |
c55e771b
BW
9119 MISC_REGISTERS_RESET_REG_2_PGLC |
9120 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9121 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9122 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9123 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9124 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9125 MISC_REGISTERS_RESET_REG_2_UMAC1;
72fd0718 9126
8736c826
VZ
9127 /*
9128 * Keep the following blocks in reset:
9129 * - all xxMACs are handled by the bnx2x_link code.
9130 */
9131 stay_reset2 =
8736c826
VZ
9132 MISC_REGISTERS_RESET_REG_2_XMAC |
9133 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9134
9135 /* Full reset masks according to the chip */
72fd0718
VZ
9136 reset_mask1 = 0xffffffff;
9137
9138 if (CHIP_IS_E1(bp))
9139 reset_mask2 = 0xffff;
8736c826 9140 else if (CHIP_IS_E1H(bp))
72fd0718 9141 reset_mask2 = 0x1ffff;
8736c826
VZ
9142 else if (CHIP_IS_E2(bp))
9143 reset_mask2 = 0xfffff;
9144 else /* CHIP_IS_E3 */
9145 reset_mask2 = 0x3ffffff;
c9ee9206
VZ
9146
9147 /* Don't reset global blocks unless we need to */
9148 if (!global)
9149 reset_mask2 &= ~global_bits2;
9150
9151 /*
9152 * In case of attention in the QM, we need to reset PXP
9153 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9154 * because otherwise QM reset would release 'close the gates' shortly
9155 * before resetting the PXP, then the PSWRQ would send a write
9156 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9157 * read the payload data from PSWWR, but PSWWR would not
9158 * respond. The write queue in PGLUE would stuck, dmae commands
9159 * would not return. Therefore it's important to reset the second
9160 * reset register (containing the
9161 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9162 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9163 * bit).
9164 */
72fd0718
VZ
9165 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9166 reset_mask2 & (~not_reset_mask2));
9167
c9ee9206
VZ
9168 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9169 reset_mask1 & (~not_reset_mask1));
9170
72fd0718
VZ
9171 barrier();
9172 mmiowb();
9173
8736c826
VZ
9174 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9175 reset_mask2 & (~stay_reset2));
9176
9177 barrier();
9178 mmiowb();
9179
c9ee9206 9180 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
72fd0718
VZ
9181 mmiowb();
9182}
9183
c9ee9206
VZ
9184/**
9185 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9186 * It should get cleared in no more than 1s.
9187 *
9188 * @bp: driver handle
9189 *
9190 * It should get cleared in no more than 1s. Returns 0 if
9191 * pending writes bit gets cleared.
9192 */
9193static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9194{
9195 u32 cnt = 1000;
9196 u32 pend_bits = 0;
9197
9198 do {
9199 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9200
9201 if (pend_bits == 0)
9202 break;
9203
0926d499 9204 usleep_range(1000, 2000);
c9ee9206
VZ
9205 } while (cnt-- > 0);
9206
9207 if (cnt <= 0) {
9208 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9209 pend_bits);
9210 return -EBUSY;
9211 }
9212
9213 return 0;
9214}
9215
9216static int bnx2x_process_kill(struct bnx2x *bp, bool global)
72fd0718
VZ
9217{
9218 int cnt = 1000;
9219 u32 val = 0;
9220 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
2de67439 9221 u32 tags_63_32 = 0;
72fd0718
VZ
9222
9223 /* Empty the Tetris buffer, wait for 1s */
9224 do {
9225 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9226 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9227 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9228 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9229 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
c55e771b
BW
9230 if (CHIP_IS_E3(bp))
9231 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9232
72fd0718
VZ
9233 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9234 ((port_is_idle_0 & 0x1) == 0x1) &&
9235 ((port_is_idle_1 & 0x1) == 0x1) &&
c55e771b
BW
9236 (pgl_exp_rom2 == 0xffffffff) &&
9237 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
72fd0718 9238 break;
0926d499 9239 usleep_range(1000, 2000);
72fd0718
VZ
9240 } while (cnt-- > 0);
9241
9242 if (cnt <= 0) {
51c1a580
MS
9243 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9244 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
72fd0718
VZ
9245 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9246 pgl_exp_rom2);
9247 return -EAGAIN;
9248 }
9249
9250 barrier();
9251
9252 /* Close gates #2, #3 and #4 */
9253 bnx2x_set_234_gates(bp, true);
9254
c9ee9206
VZ
9255 /* Poll for IGU VQs for 57712 and newer chips */
9256 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9257 return -EAGAIN;
9258
72fd0718
VZ
9259 /* TBD: Indicate that "process kill" is in progress to MCP */
9260
9261 /* Clear "unprepared" bit */
9262 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9263 barrier();
9264
9265 /* Make sure all is written to the chip before the reset */
9266 mmiowb();
9267
9268 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9269 * PSWHST, GRC and PSWRD Tetris buffer.
9270 */
0926d499 9271 usleep_range(1000, 2000);
72fd0718
VZ
9272
9273 /* Prepare to chip reset: */
9274 /* MCP */
c9ee9206
VZ
9275 if (global)
9276 bnx2x_reset_mcp_prep(bp, &val);
72fd0718
VZ
9277
9278 /* PXP */
9279 bnx2x_pxp_prep(bp);
9280 barrier();
9281
9282 /* reset the chip */
c9ee9206 9283 bnx2x_process_kill_chip_reset(bp, global);
72fd0718
VZ
9284 barrier();
9285
9286 /* Recover after reset: */
9287 /* MCP */
c9ee9206 9288 if (global && bnx2x_reset_mcp_comp(bp, val))
72fd0718
VZ
9289 return -EAGAIN;
9290
c9ee9206
VZ
9291 /* TBD: Add resetting the NO_MCP mode DB here */
9292
72fd0718
VZ
9293 /* Open the gates #2, #3 and #4 */
9294 bnx2x_set_234_gates(bp, false);
9295
9296 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9297 * reset state, re-enable attentions. */
9298
a2fbb9ea
ET
9299 return 0;
9300}
9301
910cc727 9302static int bnx2x_leader_reset(struct bnx2x *bp)
72fd0718
VZ
9303{
9304 int rc = 0;
c9ee9206 9305 bool global = bnx2x_reset_is_global(bp);
95c6c616
AE
9306 u32 load_code;
9307
9308 /* if not going to reset MCP - load "fake" driver to reset HW while
9309 * driver is owner of the HW
9310 */
9311 if (!global && !BP_NOMCP(bp)) {
5d07d868
YM
9312 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9313 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
95c6c616
AE
9314 if (!load_code) {
9315 BNX2X_ERR("MCP response failure, aborting\n");
9316 rc = -EAGAIN;
9317 goto exit_leader_reset;
9318 }
9319 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9320 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9321 BNX2X_ERR("MCP unexpected resp, aborting\n");
9322 rc = -EAGAIN;
9323 goto exit_leader_reset2;
9324 }
9325 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9326 if (!load_code) {
9327 BNX2X_ERR("MCP response failure, aborting\n");
9328 rc = -EAGAIN;
9329 goto exit_leader_reset2;
9330 }
9331 }
c9ee9206 9332
72fd0718 9333 /* Try to recover after the failure */
c9ee9206 9334 if (bnx2x_process_kill(bp, global)) {
51c1a580
MS
9335 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9336 BP_PATH(bp));
72fd0718 9337 rc = -EAGAIN;
95c6c616 9338 goto exit_leader_reset2;
72fd0718
VZ
9339 }
9340
c9ee9206
VZ
9341 /*
9342 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9343 * state.
9344 */
72fd0718 9345 bnx2x_set_reset_done(bp);
c9ee9206
VZ
9346 if (global)
9347 bnx2x_clear_reset_global(bp);
72fd0718 9348
95c6c616
AE
9349exit_leader_reset2:
9350 /* unload "fake driver" if it was loaded */
9351 if (!global && !BP_NOMCP(bp)) {
9352 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9353 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9354 }
72fd0718
VZ
9355exit_leader_reset:
9356 bp->is_leader = 0;
c9ee9206
VZ
9357 bnx2x_release_leader_lock(bp);
9358 smp_mb();
72fd0718
VZ
9359 return rc;
9360}
9361
1191cb83 9362static void bnx2x_recovery_failed(struct bnx2x *bp)
c9ee9206
VZ
9363{
9364 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9365
9366 /* Disconnect this device */
9367 netif_device_detach(bp->dev);
9368
9369 /*
9370 * Block ifup for all function on this engine until "process kill"
9371 * or power cycle.
9372 */
9373 bnx2x_set_reset_in_progress(bp);
9374
9375 /* Shut down the power */
9376 bnx2x_set_power_state(bp, PCI_D3hot);
9377
9378 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9379
9380 smp_mb();
9381}
9382
9383/*
9384 * Assumption: runs under rtnl lock. This together with the fact
6383c0b3 9385 * that it's called only from bnx2x_sp_rtnl() ensure that it
72fd0718
VZ
9386 * will never be called when netif_running(bp->dev) is false.
9387 */
9388static void bnx2x_parity_recover(struct bnx2x *bp)
9389{
c9ee9206 9390 bool global = false;
7a752993 9391 u32 error_recovered, error_unrecovered;
95c6c616 9392 bool is_parity;
c9ee9206 9393
72fd0718
VZ
9394 DP(NETIF_MSG_HW, "Handling parity\n");
9395 while (1) {
9396 switch (bp->recovery_state) {
9397 case BNX2X_RECOVERY_INIT:
9398 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
95c6c616
AE
9399 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9400 WARN_ON(!is_parity);
c9ee9206 9401
72fd0718 9402 /* Try to get a LEADER_LOCK HW lock */
c9ee9206
VZ
9403 if (bnx2x_trylock_leader_lock(bp)) {
9404 bnx2x_set_reset_in_progress(bp);
9405 /*
9406 * Check if there is a global attention and if
9407 * there was a global attention, set the global
9408 * reset bit.
9409 */
9410
9411 if (global)
9412 bnx2x_set_reset_global(bp);
9413
72fd0718 9414 bp->is_leader = 1;
c9ee9206 9415 }
72fd0718
VZ
9416
9417 /* Stop the driver */
9418 /* If interface has been removed - break */
5d07d868 9419 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
72fd0718
VZ
9420 return;
9421
9422 bp->recovery_state = BNX2X_RECOVERY_WAIT;
c9ee9206 9423
c9ee9206
VZ
9424 /* Ensure "is_leader", MCP command sequence and
9425 * "recovery_state" update values are seen on other
9426 * CPUs.
72fd0718 9427 */
c9ee9206 9428 smp_mb();
72fd0718
VZ
9429 break;
9430
9431 case BNX2X_RECOVERY_WAIT:
9432 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9433 if (bp->is_leader) {
c9ee9206 9434 int other_engine = BP_PATH(bp) ? 0 : 1;
889b9af3
AE
9435 bool other_load_status =
9436 bnx2x_get_load_status(bp, other_engine);
9437 bool load_status =
9438 bnx2x_get_load_status(bp, BP_PATH(bp));
c9ee9206
VZ
9439 global = bnx2x_reset_is_global(bp);
9440
9441 /*
9442 * In case of a parity in a global block, let
9443 * the first leader that performs a
9444 * leader_reset() reset the global blocks in
9445 * order to clear global attentions. Otherwise
16a5fd92 9446 * the gates will remain closed for that
c9ee9206
VZ
9447 * engine.
9448 */
889b9af3
AE
9449 if (load_status ||
9450 (global && other_load_status)) {
72fd0718
VZ
9451 /* Wait until all other functions get
9452 * down.
9453 */
7be08a72 9454 schedule_delayed_work(&bp->sp_rtnl_task,
72fd0718
VZ
9455 HZ/10);
9456 return;
9457 } else {
9458 /* If all other functions got down -
9459 * try to bring the chip back to
9460 * normal. In any case it's an exit
9461 * point for a leader.
9462 */
c9ee9206
VZ
9463 if (bnx2x_leader_reset(bp)) {
9464 bnx2x_recovery_failed(bp);
72fd0718
VZ
9465 return;
9466 }
9467
c9ee9206
VZ
9468 /* If we are here, means that the
9469 * leader has succeeded and doesn't
9470 * want to be a leader any more. Try
9471 * to continue as a none-leader.
9472 */
9473 break;
72fd0718
VZ
9474 }
9475 } else { /* non-leader */
c9ee9206 9476 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
72fd0718
VZ
9477 /* Try to get a LEADER_LOCK HW lock as
9478 * long as a former leader may have
9479 * been unloaded by the user or
9480 * released a leadership by another
9481 * reason.
9482 */
c9ee9206 9483 if (bnx2x_trylock_leader_lock(bp)) {
72fd0718
VZ
9484 /* I'm a leader now! Restart a
9485 * switch case.
9486 */
9487 bp->is_leader = 1;
9488 break;
9489 }
9490
7be08a72 9491 schedule_delayed_work(&bp->sp_rtnl_task,
72fd0718
VZ
9492 HZ/10);
9493 return;
9494
c9ee9206
VZ
9495 } else {
9496 /*
9497 * If there was a global attention, wait
9498 * for it to be cleared.
9499 */
9500 if (bnx2x_reset_is_global(bp)) {
9501 schedule_delayed_work(
7be08a72
AE
9502 &bp->sp_rtnl_task,
9503 HZ/10);
c9ee9206
VZ
9504 return;
9505 }
9506
7a752993
AE
9507 error_recovered =
9508 bp->eth_stats.recoverable_error;
9509 error_unrecovered =
9510 bp->eth_stats.unrecoverable_error;
95c6c616
AE
9511 bp->recovery_state =
9512 BNX2X_RECOVERY_NIC_LOADING;
9513 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
7a752993 9514 error_unrecovered++;
95c6c616 9515 netdev_err(bp->dev,
51c1a580 9516 "Recovery failed. Power cycle needed\n");
95c6c616
AE
9517 /* Disconnect this device */
9518 netif_device_detach(bp->dev);
9519 /* Shut down the power */
9520 bnx2x_set_power_state(
9521 bp, PCI_D3hot);
9522 smp_mb();
9523 } else {
c9ee9206
VZ
9524 bp->recovery_state =
9525 BNX2X_RECOVERY_DONE;
7a752993 9526 error_recovered++;
c9ee9206
VZ
9527 smp_mb();
9528 }
7a752993
AE
9529 bp->eth_stats.recoverable_error =
9530 error_recovered;
9531 bp->eth_stats.unrecoverable_error =
9532 error_unrecovered;
c9ee9206 9533
72fd0718
VZ
9534 return;
9535 }
9536 }
9537 default:
9538 return;
9539 }
9540 }
9541}
9542
56ad3152
MS
9543static int bnx2x_close(struct net_device *dev);
9544
72fd0718
VZ
9545/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9546 * scheduled on a general queue in order to prevent a dead lock.
9547 */
7be08a72 9548static void bnx2x_sp_rtnl_task(struct work_struct *work)
34f80b04 9549{
7be08a72 9550 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
34f80b04
EG
9551
9552 rtnl_lock();
9553
8395be5e
AE
9554 if (!netif_running(bp->dev)) {
9555 rtnl_unlock();
9556 return;
9557 }
7be08a72 9558
6bf07b8e 9559 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
7be08a72 9560#ifdef BNX2X_STOP_ON_ERROR
6bf07b8e
YM
9561 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9562 "you will need to reboot when done\n");
9563 goto sp_rtnl_not_reset;
7be08a72 9564#endif
7be08a72 9565 /*
b1fb8740
VZ
9566 * Clear all pending SP commands as we are going to reset the
9567 * function anyway.
7be08a72 9568 */
b1fb8740
VZ
9569 bp->sp_rtnl_state = 0;
9570 smp_mb();
9571
72fd0718 9572 bnx2x_parity_recover(bp);
b1fb8740 9573
8395be5e
AE
9574 rtnl_unlock();
9575 return;
b1fb8740
VZ
9576 }
9577
9578 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
6bf07b8e
YM
9579#ifdef BNX2X_STOP_ON_ERROR
9580 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9581 "you will need to reboot when done\n");
9582 goto sp_rtnl_not_reset;
9583#endif
9584
b1fb8740
VZ
9585 /*
9586 * Clear all pending SP commands as we are going to reset the
9587 * function anyway.
9588 */
9589 bp->sp_rtnl_state = 0;
9590 smp_mb();
9591
5d07d868 9592 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
72fd0718 9593 bnx2x_nic_load(bp, LOAD_NORMAL);
b1fb8740 9594
8395be5e
AE
9595 rtnl_unlock();
9596 return;
72fd0718 9597 }
b1fb8740
VZ
9598#ifdef BNX2X_STOP_ON_ERROR
9599sp_rtnl_not_reset:
9600#endif
9601 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9602 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
a3348722
BW
9603 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9604 bnx2x_after_function_update(bp);
8304859a
AE
9605 /*
9606 * in case of fan failure we need to reset id if the "stop on error"
9607 * debug flag is set, since we trying to prevent permanent overheating
9608 * damage
9609 */
9610 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
51c1a580 9611 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
8304859a
AE
9612 netif_device_detach(bp->dev);
9613 bnx2x_close(bp->dev);
8395be5e
AE
9614 rtnl_unlock();
9615 return;
8304859a
AE
9616 }
9617
381ac16b
AE
9618 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9619 DP(BNX2X_MSG_SP,
9620 "sending set mcast vf pf channel message from rtnl sp-task\n");
9621 bnx2x_vfpf_set_mcast(bp->dev);
9622 }
78c3bcc5
AE
9623 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9624 &bp->sp_rtnl_state)){
9625 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9626 bnx2x_tx_disable(bp);
9627 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9628 }
9629 }
381ac16b 9630
8b09be5f
YM
9631 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9632 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9633 bnx2x_set_rx_mode_inner(bp);
381ac16b
AE
9634 }
9635
3ec9f9ca
AE
9636 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9637 &bp->sp_rtnl_state))
9638 bnx2x_pf_set_vfs_vlan(bp);
9639
8395be5e
AE
9640 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9641 * can be called from other contexts as well)
9642 */
34f80b04 9643 rtnl_unlock();
8395be5e 9644
6411280a 9645 /* enable SR-IOV if applicable */
8395be5e 9646 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
3c76feff
AE
9647 &bp->sp_rtnl_state)) {
9648 bnx2x_disable_sriov(bp);
6411280a 9649 bnx2x_enable_sriov(bp);
3c76feff 9650 }
34f80b04
EG
9651}
9652
3deb8167
YR
9653static void bnx2x_period_task(struct work_struct *work)
9654{
9655 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9656
9657 if (!netif_running(bp->dev))
9658 goto period_task_exit;
9659
9660 if (CHIP_REV_IS_SLOW(bp)) {
9661 BNX2X_ERR("period task called on emulation, ignoring\n");
9662 goto period_task_exit;
9663 }
9664
9665 bnx2x_acquire_phy_lock(bp);
9666 /*
9667 * The barrier is needed to ensure the ordering between the writing to
9668 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9669 * the reading here.
9670 */
9671 smp_mb();
9672 if (bp->port.pmf) {
9673 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9674
9675 /* Re-queue task in 1 sec */
9676 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9677 }
9678
9679 bnx2x_release_phy_lock(bp);
9680period_task_exit:
9681 return;
9682}
9683
a2fbb9ea
ET
9684/*
9685 * Init service functions
9686 */
9687
b56e9670 9688u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
f2e0899f
DK
9689{
9690 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9691 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9692 return base + (BP_ABS_FUNC(bp)) * stride;
f1ef27ef
EG
9693}
9694
1ef1d45a
BW
9695static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9696 struct bnx2x_mac_vals *vals)
34f80b04 9697{
452427b0
YM
9698 u32 val, base_addr, offset, mask, reset_reg;
9699 bool mac_stopped = false;
9700 u8 port = BP_PORT(bp);
34f80b04 9701
1ef1d45a
BW
9702 /* reset addresses as they also mark which values were changed */
9703 vals->bmac_addr = 0;
9704 vals->umac_addr = 0;
9705 vals->xmac_addr = 0;
9706 vals->emac_addr = 0;
9707
452427b0 9708 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
f16da43b 9709
452427b0
YM
9710 if (!CHIP_IS_E3(bp)) {
9711 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9712 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9713 if ((mask & reset_reg) && val) {
9714 u32 wb_data[2];
9715 BNX2X_DEV_INFO("Disable bmac Rx\n");
9716 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9717 : NIG_REG_INGRESS_BMAC0_MEM;
9718 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9719 : BIGMAC_REGISTER_BMAC_CONTROL;
7a06a122 9720
452427b0
YM
9721 /*
9722 * use rd/wr since we cannot use dmae. This is safe
9723 * since MCP won't access the bus due to the request
9724 * to unload, and no function on the path can be
9725 * loaded at this time.
9726 */
9727 wb_data[0] = REG_RD(bp, base_addr + offset);
9728 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
1ef1d45a
BW
9729 vals->bmac_addr = base_addr + offset;
9730 vals->bmac_val[0] = wb_data[0];
9731 vals->bmac_val[1] = wb_data[1];
452427b0 9732 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
1ef1d45a
BW
9733 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9734 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
452427b0
YM
9735 }
9736 BNX2X_DEV_INFO("Disable emac Rx\n");
1ef1d45a
BW
9737 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9738 vals->emac_val = REG_RD(bp, vals->emac_addr);
9739 REG_WR(bp, vals->emac_addr, 0);
452427b0
YM
9740 mac_stopped = true;
9741 } else {
9742 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9743 BNX2X_DEV_INFO("Disable xmac Rx\n");
9744 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9745 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9746 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9747 val & ~(1 << 1));
9748 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9749 val | (1 << 1));
1ef1d45a
BW
9750 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9751 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9752 REG_WR(bp, vals->xmac_addr, 0);
452427b0
YM
9753 mac_stopped = true;
9754 }
9755 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9756 if (mask & reset_reg) {
9757 BNX2X_DEV_INFO("Disable umac Rx\n");
9758 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
1ef1d45a
BW
9759 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9760 vals->umac_val = REG_RD(bp, vals->umac_addr);
9761 REG_WR(bp, vals->umac_addr, 0);
452427b0
YM
9762 mac_stopped = true;
9763 }
9764 }
9765
9766 if (mac_stopped)
9767 msleep(20);
452427b0
YM
9768}
9769
9770#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9771#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9772#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9773#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9774
1dd06ae8 9775static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
452427b0
YM
9776{
9777 u16 rcq, bd;
9778 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9779
9780 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9781 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9782
9783 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9784 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9785
9786 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9787 port, bd, rcq);
9788}
9789
0329aba1 9790static int bnx2x_prev_mcp_done(struct bnx2x *bp)
452427b0 9791{
5d07d868
YM
9792 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9793 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
452427b0
YM
9794 if (!rc) {
9795 BNX2X_ERR("MCP response failure, aborting\n");
9796 return -EBUSY;
9797 }
9798
9799 return 0;
9800}
9801
c63da990
BW
9802static struct bnx2x_prev_path_list *
9803 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9804{
9805 struct bnx2x_prev_path_list *tmp_list;
9806
9807 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9808 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9809 bp->pdev->bus->number == tmp_list->bus &&
9810 BP_PATH(bp) == tmp_list->path)
9811 return tmp_list;
9812
9813 return NULL;
9814}
9815
7fa6f340
YM
9816static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9817{
9818 struct bnx2x_prev_path_list *tmp_list;
9819 int rc;
9820
9821 rc = down_interruptible(&bnx2x_prev_sem);
9822 if (rc) {
9823 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9824 return rc;
9825 }
9826
9827 tmp_list = bnx2x_prev_path_get_entry(bp);
9828 if (tmp_list) {
9829 tmp_list->aer = 1;
9830 rc = 0;
9831 } else {
9832 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9833 BP_PATH(bp));
9834 }
9835
9836 up(&bnx2x_prev_sem);
9837
9838 return rc;
9839}
9840
0329aba1 9841static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
452427b0
YM
9842{
9843 struct bnx2x_prev_path_list *tmp_list;
9844 int rc = false;
9845
9846 if (down_trylock(&bnx2x_prev_sem))
9847 return false;
9848
7fa6f340
YM
9849 tmp_list = bnx2x_prev_path_get_entry(bp);
9850 if (tmp_list) {
9851 if (tmp_list->aer) {
9852 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9853 BP_PATH(bp));
9854 } else {
452427b0
YM
9855 rc = true;
9856 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9857 BP_PATH(bp));
452427b0
YM
9858 }
9859 }
9860
9861 up(&bnx2x_prev_sem);
9862
9863 return rc;
9864}
9865
178135c1
DK
9866bool bnx2x_port_after_undi(struct bnx2x *bp)
9867{
9868 struct bnx2x_prev_path_list *entry;
9869 bool val;
9870
9871 down(&bnx2x_prev_sem);
9872
9873 entry = bnx2x_prev_path_get_entry(bp);
9874 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
9875
9876 up(&bnx2x_prev_sem);
9877
9878 return val;
9879}
9880
c63da990 9881static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
452427b0
YM
9882{
9883 struct bnx2x_prev_path_list *tmp_list;
9884 int rc;
9885
7fa6f340
YM
9886 rc = down_interruptible(&bnx2x_prev_sem);
9887 if (rc) {
9888 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9889 return rc;
9890 }
9891
9892 /* Check whether the entry for this path already exists */
9893 tmp_list = bnx2x_prev_path_get_entry(bp);
9894 if (tmp_list) {
9895 if (!tmp_list->aer) {
9896 BNX2X_ERR("Re-Marking the path.\n");
9897 } else {
9898 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
9899 BP_PATH(bp));
9900 tmp_list->aer = 0;
9901 }
9902 up(&bnx2x_prev_sem);
9903 return 0;
9904 }
9905 up(&bnx2x_prev_sem);
9906
9907 /* Create an entry for this path and add it */
ea4b3857 9908 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
452427b0
YM
9909 if (!tmp_list) {
9910 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9911 return -ENOMEM;
9912 }
9913
9914 tmp_list->bus = bp->pdev->bus->number;
9915 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9916 tmp_list->path = BP_PATH(bp);
7fa6f340 9917 tmp_list->aer = 0;
c63da990 9918 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
452427b0
YM
9919
9920 rc = down_interruptible(&bnx2x_prev_sem);
9921 if (rc) {
9922 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9923 kfree(tmp_list);
9924 } else {
7fa6f340
YM
9925 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
9926 BP_PATH(bp));
452427b0
YM
9927 list_add(&tmp_list->list, &bnx2x_prev_list);
9928 up(&bnx2x_prev_sem);
9929 }
9930
9931 return rc;
9932}
9933
0329aba1 9934static int bnx2x_do_flr(struct bnx2x *bp)
452427b0 9935{
2a80eebc 9936 int i;
452427b0
YM
9937 u16 status;
9938 struct pci_dev *dev = bp->pdev;
9939
8eee694c
YM
9940 if (CHIP_IS_E1x(bp)) {
9941 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9942 return -EINVAL;
9943 }
9944
9945 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9946 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9947 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9948 bp->common.bc_ver);
9949 return -EINVAL;
9950 }
452427b0 9951
452427b0
YM
9952 /* Wait for Transaction Pending bit clean */
9953 for (i = 0; i < 4; i++) {
9954 if (i)
9955 msleep((1 << (i - 1)) * 100);
9956
2a80eebc 9957 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
452427b0
YM
9958 if (!(status & PCI_EXP_DEVSTA_TRPND))
9959 goto clear;
9960 }
9961
9962 dev_err(&dev->dev,
9963 "transaction is not cleared; proceeding with reset anyway\n");
9964
9965clear:
452427b0 9966
8eee694c 9967 BNX2X_DEV_INFO("Initiating FLR\n");
452427b0
YM
9968 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9969
9970 return 0;
9971}
9972
0329aba1 9973static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
452427b0
YM
9974{
9975 int rc;
9976
9977 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9978
9979 /* Test if previous unload process was already finished for this path */
9980 if (bnx2x_prev_is_path_marked(bp))
9981 return bnx2x_prev_mcp_done(bp);
9982
04c46736
YM
9983 BNX2X_DEV_INFO("Path is unmarked\n");
9984
452427b0
YM
9985 /* If function has FLR capabilities, and existing FW version matches
9986 * the one required, then FLR will be sufficient to clean any residue
9987 * left by previous driver
9988 */
ad5afc89 9989 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
8eee694c
YM
9990
9991 if (!rc) {
9992 /* fw version is good */
9993 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9994 rc = bnx2x_do_flr(bp);
9995 }
9996
9997 if (!rc) {
9998 /* FLR was performed */
9999 BNX2X_DEV_INFO("FLR successful\n");
10000 return 0;
10001 }
10002
10003 BNX2X_DEV_INFO("Could not FLR\n");
452427b0
YM
10004
10005 /* Close the MCP request, return failure*/
10006 rc = bnx2x_prev_mcp_done(bp);
10007 if (!rc)
10008 rc = BNX2X_PREV_WAIT_NEEDED;
10009
10010 return rc;
10011}
10012
0329aba1 10013static int bnx2x_prev_unload_common(struct bnx2x *bp)
452427b0
YM
10014{
10015 u32 reset_reg, tmp_reg = 0, rc;
c63da990 10016 bool prev_undi = false;
1ef1d45a
BW
10017 struct bnx2x_mac_vals mac_vals;
10018
452427b0
YM
10019 /* It is possible a previous function received 'common' answer,
10020 * but hasn't loaded yet, therefore creating a scenario of
10021 * multiple functions receiving 'common' on the same path.
10022 */
10023 BNX2X_DEV_INFO("Common unload Flow\n");
10024
1ef1d45a
BW
10025 memset(&mac_vals, 0, sizeof(mac_vals));
10026
452427b0
YM
10027 if (bnx2x_prev_is_path_marked(bp))
10028 return bnx2x_prev_mcp_done(bp);
10029
10030 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10031
10032 /* Reset should be performed after BRB is emptied */
10033 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10034 u32 timer_count = 1000;
452427b0
YM
10035
10036 /* Close the MAC Rx to prevent BRB from filling up */
1ef1d45a
BW
10037 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10038
10039 /* close LLH filters towards the BRB */
10040 bnx2x_set_rx_filter(&bp->link_params, 0);
452427b0
YM
10041
10042 /* Check if the UNDI driver was previously loaded
34f80b04
EG
10043 * UNDI driver initializes CID offset for normal bell to 0x7
10044 */
452427b0
YM
10045 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10046 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10047 if (tmp_reg == 0x7) {
10048 BNX2X_DEV_INFO("UNDI previously loaded\n");
10049 prev_undi = true;
10050 /* clear the UNDI indication */
10051 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
a74801c5
YM
10052 /* clear possible idle check errors */
10053 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
34f80b04 10054 }
452427b0 10055 }
d46f7c4d
DK
10056 if (!CHIP_IS_E1x(bp))
10057 /* block FW from writing to host */
10058 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10059
452427b0
YM
10060 /* wait until BRB is empty */
10061 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10062 while (timer_count) {
10063 u32 prev_brb = tmp_reg;
34f80b04 10064
452427b0
YM
10065 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10066 if (!tmp_reg)
10067 break;
619c5cb6 10068
452427b0 10069 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
619c5cb6 10070
452427b0
YM
10071 /* reset timer as long as BRB actually gets emptied */
10072 if (prev_brb > tmp_reg)
10073 timer_count = 1000;
10074 else
10075 timer_count--;
da5a662a 10076
452427b0
YM
10077 /* If UNDI resides in memory, manually increment it */
10078 if (prev_undi)
10079 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
da5a662a 10080
452427b0 10081 udelay(10);
7a06a122 10082 }
452427b0
YM
10083
10084 if (!timer_count)
10085 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
34f80b04 10086 }
f16da43b 10087
452427b0
YM
10088 /* No packets are in the pipeline, path is ready for reset */
10089 bnx2x_reset_common(bp);
10090
1ef1d45a
BW
10091 if (mac_vals.xmac_addr)
10092 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10093 if (mac_vals.umac_addr)
10094 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10095 if (mac_vals.emac_addr)
10096 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10097 if (mac_vals.bmac_addr) {
10098 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10099 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10100 }
10101
c63da990 10102 rc = bnx2x_prev_mark_path(bp, prev_undi);
452427b0
YM
10103 if (rc) {
10104 bnx2x_prev_mcp_done(bp);
10105 return rc;
10106 }
10107
10108 return bnx2x_prev_mcp_done(bp);
10109}
10110
24f06716
AE
10111/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10112 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10113 * the addresses of the transaction, resulting in was-error bit set in the pci
10114 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10115 * to clear the interrupt which detected this from the pglueb and the was done
10116 * bit
10117 */
0329aba1 10118static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
24f06716 10119{
4a25417c
AE
10120 if (!CHIP_IS_E1x(bp)) {
10121 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10122 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
04c46736
YM
10123 DP(BNX2X_MSG_SP,
10124 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
4a25417c
AE
10125 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10126 1 << BP_FUNC(bp));
10127 }
24f06716
AE
10128 }
10129}
10130
0329aba1 10131static int bnx2x_prev_unload(struct bnx2x *bp)
452427b0
YM
10132{
10133 int time_counter = 10;
10134 u32 rc, fw, hw_lock_reg, hw_lock_val;
10135 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10136
24f06716
AE
10137 /* clear hw from errors which may have resulted from an interrupted
10138 * dmae transaction.
10139 */
10140 bnx2x_prev_interrupted_dmae(bp);
10141
10142 /* Release previously held locks */
452427b0
YM
10143 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10144 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10145 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10146
3cdeec22 10147 hw_lock_val = REG_RD(bp, hw_lock_reg);
452427b0
YM
10148 if (hw_lock_val) {
10149 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10150 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10151 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10152 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10153 }
10154
10155 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10156 REG_WR(bp, hw_lock_reg, 0xffffffff);
10157 } else
10158 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10159
10160 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10161 BNX2X_DEV_INFO("Release previously held alr\n");
3cdeec22 10162 bnx2x_release_alr(bp);
452427b0
YM
10163 }
10164
452427b0 10165 do {
7fa6f340 10166 int aer = 0;
452427b0
YM
10167 /* Lock MCP using an unload request */
10168 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10169 if (!fw) {
10170 BNX2X_ERR("MCP response failure, aborting\n");
10171 rc = -EBUSY;
10172 break;
10173 }
10174
7fa6f340
YM
10175 rc = down_interruptible(&bnx2x_prev_sem);
10176 if (rc) {
10177 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10178 rc);
10179 } else {
10180 /* If Path is marked by EEH, ignore unload status */
10181 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10182 bnx2x_prev_path_get_entry(bp)->aer);
60cde81f 10183 up(&bnx2x_prev_sem);
7fa6f340 10184 }
7fa6f340
YM
10185
10186 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
452427b0
YM
10187 rc = bnx2x_prev_unload_common(bp);
10188 break;
10189 }
10190
16a5fd92 10191 /* non-common reply from MCP might require looping */
452427b0
YM
10192 rc = bnx2x_prev_unload_uncommon(bp);
10193 if (rc != BNX2X_PREV_WAIT_NEEDED)
10194 break;
10195
10196 msleep(20);
10197 } while (--time_counter);
10198
10199 if (!time_counter || rc) {
10200 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10201 rc = -EBUSY;
10202 }
10203
c63da990 10204 /* Mark function if its port was used to boot from SAN */
178135c1 10205 if (bnx2x_port_after_undi(bp))
c63da990
BW
10206 bp->link_params.feature_config_flags |=
10207 FEATURE_CONFIG_BOOT_FROM_SAN;
10208
452427b0
YM
10209 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10210
10211 return rc;
34f80b04
EG
10212}
10213
0329aba1 10214static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
34f80b04 10215{
1d187b34 10216 u32 val, val2, val3, val4, id, boot_mode;
72ce58c3 10217 u16 pmc;
34f80b04
EG
10218
10219 /* Get the chip revision id and number. */
10220 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10221 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10222 id = ((val & 0xffff) << 16);
10223 val = REG_RD(bp, MISC_REG_CHIP_REV);
10224 id |= ((val & 0xf) << 12);
f22fdf25
YM
10225
10226 /* Metal is read from PCI regs, but we can't access >=0x400 from
10227 * the configuration space (so we need to reg_rd)
10228 */
10229 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10230 id |= (((val >> 24) & 0xf) << 4);
5a40e08e 10231 val = REG_RD(bp, MISC_REG_BOND_ID);
34f80b04
EG
10232 id |= (val & 0xf);
10233 bp->common.chip_id = id;
523224a3 10234
7e8e02df
BW
10235 /* force 57811 according to MISC register */
10236 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10237 if (CHIP_IS_57810(bp))
10238 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10239 (bp->common.chip_id & 0x0000FFFF);
10240 else if (CHIP_IS_57810_MF(bp))
10241 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10242 (bp->common.chip_id & 0x0000FFFF);
10243 bp->common.chip_id |= 0x1;
10244 }
10245
523224a3
DK
10246 /* Set doorbell size */
10247 bp->db_size = (1 << BNX2X_DB_SHIFT);
10248
619c5cb6 10249 if (!CHIP_IS_E1x(bp)) {
f2e0899f
DK
10250 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10251 if ((val & 1) == 0)
10252 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10253 else
10254 val = (val >> 1) & 1;
10255 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10256 "2_PORT_MODE");
10257 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10258 CHIP_2_PORT_MODE;
10259
10260 if (CHIP_MODE_IS_4_PORT(bp))
10261 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10262 else
10263 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10264 } else {
10265 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10266 bp->pfid = bp->pf_num; /* 0..7 */
10267 }
10268
51c1a580
MS
10269 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10270
f2e0899f
DK
10271 bp->link_params.chip_id = bp->common.chip_id;
10272 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
523224a3 10273
1c06328c
EG
10274 val = (REG_RD(bp, 0x2874) & 0x55);
10275 if ((bp->common.chip_id & 0x1) ||
10276 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10277 bp->flags |= ONE_PORT_FLAG;
10278 BNX2X_DEV_INFO("single port device\n");
10279 }
10280
34f80b04 10281 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
754a2f52 10282 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
34f80b04
EG
10283 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10284 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10285 bp->common.flash_size, bp->common.flash_size);
10286
1b6e2ceb
DK
10287 bnx2x_init_shmem(bp);
10288
f2e0899f
DK
10289 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10290 MISC_REG_GENERIC_CR_1 :
10291 MISC_REG_GENERIC_CR_0));
1b6e2ceb 10292
34f80b04 10293 bp->link_params.shmem_base = bp->common.shmem_base;
a22f0788 10294 bp->link_params.shmem2_base = bp->common.shmem2_base;
b884d95b
YR
10295 if (SHMEM2_RD(bp, size) >
10296 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10297 bp->link_params.lfa_base =
10298 REG_RD(bp, bp->common.shmem2_base +
10299 (u32)offsetof(struct shmem2_region,
10300 lfa_host_addr[BP_PORT(bp)]));
10301 else
10302 bp->link_params.lfa_base = 0;
2691d51d
EG
10303 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10304 bp->common.shmem_base, bp->common.shmem2_base);
34f80b04 10305
f2e0899f 10306 if (!bp->common.shmem_base) {
34f80b04
EG
10307 BNX2X_DEV_INFO("MCP not active\n");
10308 bp->flags |= NO_MCP_FLAG;
10309 return;
10310 }
10311
34f80b04 10312 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
35b19ba5 10313 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
34f80b04
EG
10314
10315 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10316 SHARED_HW_CFG_LED_MODE_MASK) >>
10317 SHARED_HW_CFG_LED_MODE_SHIFT);
10318
c2c8b03e
EG
10319 bp->link_params.feature_config_flags = 0;
10320 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10321 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10322 bp->link_params.feature_config_flags |=
10323 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10324 else
10325 bp->link_params.feature_config_flags &=
10326 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10327
34f80b04
EG
10328 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10329 bp->common.bc_ver = val;
10330 BNX2X_DEV_INFO("bc_ver %X\n", val);
10331 if (val < BNX2X_BC_VER) {
10332 /* for now only warn
10333 * later we might need to enforce this */
51c1a580
MS
10334 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10335 BNX2X_BC_VER, val);
34f80b04 10336 }
4d295db0 10337 bp->link_params.feature_config_flags |=
a22f0788 10338 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
f85582f8
DK
10339 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10340
a22f0788
YR
10341 bp->link_params.feature_config_flags |=
10342 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10343 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
a3348722
BW
10344 bp->link_params.feature_config_flags |=
10345 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10346 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
85242eea
YR
10347 bp->link_params.feature_config_flags |=
10348 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10349 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
55386fe8
YR
10350
10351 bp->link_params.feature_config_flags |=
10352 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10353 FEATURE_CONFIG_MT_SUPPORT : 0;
10354
0e898dd7
BW
10355 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10356 BC_SUPPORTS_PFC_STATS : 0;
85242eea 10357
2e499d3c
BW
10358 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10359 BC_SUPPORTS_FCOE_FEATURES : 0;
10360
9876879f
BW
10361 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10362 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
1d187b34
BW
10363 boot_mode = SHMEM_RD(bp,
10364 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10365 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10366 switch (boot_mode) {
10367 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10368 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10369 break;
10370 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10371 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10372 break;
10373 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10374 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10375 break;
10376 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10377 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10378 break;
10379 }
10380
f9a3ebbe
DK
10381 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10382 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10383
72ce58c3 10384 BNX2X_DEV_INFO("%sWoL capable\n",
f5372251 10385 (bp->flags & NO_WOL_FLAG) ? "not " : "");
34f80b04
EG
10386
10387 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10388 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10389 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10390 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10391
cdaa7cb8
VZ
10392 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10393 val, val2, val3, val4);
34f80b04
EG
10394}
10395
f2e0899f
DK
10396#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10397#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10398
0329aba1 10399static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
f2e0899f
DK
10400{
10401 int pfid = BP_FUNC(bp);
f2e0899f
DK
10402 int igu_sb_id;
10403 u32 val;
6383c0b3 10404 u8 fid, igu_sb_cnt = 0;
f2e0899f
DK
10405
10406 bp->igu_base_sb = 0xff;
f2e0899f 10407 if (CHIP_INT_MODE_IS_BC(bp)) {
3395a033 10408 int vn = BP_VN(bp);
6383c0b3 10409 igu_sb_cnt = bp->igu_sb_cnt;
f2e0899f
DK
10410 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10411 FP_SB_MAX_E1x;
10412
10413 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10414 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10415
9b341bb1 10416 return 0;
f2e0899f
DK
10417 }
10418
10419 /* IGU in normal mode - read CAM */
10420 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10421 igu_sb_id++) {
10422 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10423 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10424 continue;
10425 fid = IGU_FID(val);
10426 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10427 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10428 continue;
10429 if (IGU_VEC(val) == 0)
10430 /* default status block */
10431 bp->igu_dsb_id = igu_sb_id;
10432 else {
10433 if (bp->igu_base_sb == 0xff)
10434 bp->igu_base_sb = igu_sb_id;
6383c0b3 10435 igu_sb_cnt++;
f2e0899f
DK
10436 }
10437 }
10438 }
619c5cb6 10439
6383c0b3 10440#ifdef CONFIG_PCI_MSI
185d4c8b
AE
10441 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10442 * optional that number of CAM entries will not be equal to the value
10443 * advertised in PCI.
10444 * Driver should use the minimal value of both as the actual status
10445 * block count
619c5cb6 10446 */
185d4c8b 10447 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
6383c0b3 10448#endif
619c5cb6 10449
9b341bb1 10450 if (igu_sb_cnt == 0) {
f2e0899f 10451 BNX2X_ERR("CAM configuration error\n");
9b341bb1
BW
10452 return -EINVAL;
10453 }
10454
10455 return 0;
f2e0899f
DK
10456}
10457
1dd06ae8 10458static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
a2fbb9ea 10459{
a22f0788
YR
10460 int cfg_size = 0, idx, port = BP_PORT(bp);
10461
10462 /* Aggregation of supported attributes of all external phys */
10463 bp->port.supported[0] = 0;
10464 bp->port.supported[1] = 0;
b7737c9b
YR
10465 switch (bp->link_params.num_phys) {
10466 case 1:
a22f0788
YR
10467 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10468 cfg_size = 1;
10469 break;
b7737c9b 10470 case 2:
a22f0788
YR
10471 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10472 cfg_size = 1;
10473 break;
10474 case 3:
10475 if (bp->link_params.multi_phy_config &
10476 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10477 bp->port.supported[1] =
10478 bp->link_params.phy[EXT_PHY1].supported;
10479 bp->port.supported[0] =
10480 bp->link_params.phy[EXT_PHY2].supported;
10481 } else {
10482 bp->port.supported[0] =
10483 bp->link_params.phy[EXT_PHY1].supported;
10484 bp->port.supported[1] =
10485 bp->link_params.phy[EXT_PHY2].supported;
10486 }
10487 cfg_size = 2;
10488 break;
b7737c9b 10489 }
a2fbb9ea 10490
a22f0788 10491 if (!(bp->port.supported[0] || bp->port.supported[1])) {
51c1a580 10492 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
b7737c9b 10493 SHMEM_RD(bp,
a22f0788
YR
10494 dev_info.port_hw_config[port].external_phy_config),
10495 SHMEM_RD(bp,
10496 dev_info.port_hw_config[port].external_phy_config2));
a2fbb9ea 10497 return;
f85582f8 10498 }
a2fbb9ea 10499
619c5cb6
VZ
10500 if (CHIP_IS_E3(bp))
10501 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10502 else {
10503 switch (switch_cfg) {
10504 case SWITCH_CFG_1G:
10505 bp->port.phy_addr = REG_RD(
10506 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10507 break;
10508 case SWITCH_CFG_10G:
10509 bp->port.phy_addr = REG_RD(
10510 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10511 break;
10512 default:
10513 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10514 bp->port.link_config[0]);
10515 return;
10516 }
a2fbb9ea 10517 }
619c5cb6 10518 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
a22f0788
YR
10519 /* mask what we support according to speed_cap_mask per configuration */
10520 for (idx = 0; idx < cfg_size; idx++) {
10521 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10522 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
a22f0788 10523 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
a2fbb9ea 10524
a22f0788 10525 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10526 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
a22f0788 10527 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
a2fbb9ea 10528
a22f0788 10529 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10530 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
a22f0788 10531 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
a2fbb9ea 10532
a22f0788 10533 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10534 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
a22f0788 10535 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
a2fbb9ea 10536
a22f0788 10537 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10538 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
a22f0788 10539 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
f85582f8 10540 SUPPORTED_1000baseT_Full);
a2fbb9ea 10541
a22f0788 10542 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10543 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
a22f0788 10544 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
a2fbb9ea 10545
a22f0788 10546 if (!(bp->link_params.speed_cap_mask[idx] &
c18487ee 10547 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
a22f0788 10548 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
b8e0d884
YR
10549
10550 if (!(bp->link_params.speed_cap_mask[idx] &
10551 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10552 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
a22f0788 10553 }
a2fbb9ea 10554
a22f0788
YR
10555 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10556 bp->port.supported[1]);
a2fbb9ea
ET
10557}
10558
0329aba1 10559static void bnx2x_link_settings_requested(struct bnx2x *bp)
a2fbb9ea 10560{
a22f0788
YR
10561 u32 link_config, idx, cfg_size = 0;
10562 bp->port.advertising[0] = 0;
10563 bp->port.advertising[1] = 0;
10564 switch (bp->link_params.num_phys) {
10565 case 1:
10566 case 2:
10567 cfg_size = 1;
10568 break;
10569 case 3:
10570 cfg_size = 2;
10571 break;
10572 }
10573 for (idx = 0; idx < cfg_size; idx++) {
10574 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10575 link_config = bp->port.link_config[idx];
10576 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
f85582f8 10577 case PORT_FEATURE_LINK_SPEED_AUTO:
a22f0788
YR
10578 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10579 bp->link_params.req_line_speed[idx] =
10580 SPEED_AUTO_NEG;
10581 bp->port.advertising[idx] |=
10582 bp->port.supported[idx];
10bd1f24
MY
10583 if (bp->link_params.phy[EXT_PHY1].type ==
10584 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10585 bp->port.advertising[idx] |=
10586 (SUPPORTED_100baseT_Half |
10587 SUPPORTED_100baseT_Full);
f85582f8
DK
10588 } else {
10589 /* force 10G, no AN */
a22f0788
YR
10590 bp->link_params.req_line_speed[idx] =
10591 SPEED_10000;
10592 bp->port.advertising[idx] |=
10593 (ADVERTISED_10000baseT_Full |
f85582f8 10594 ADVERTISED_FIBRE);
a22f0788 10595 continue;
f85582f8
DK
10596 }
10597 break;
a2fbb9ea 10598
f85582f8 10599 case PORT_FEATURE_LINK_SPEED_10M_FULL:
a22f0788
YR
10600 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10601 bp->link_params.req_line_speed[idx] =
10602 SPEED_10;
10603 bp->port.advertising[idx] |=
10604 (ADVERTISED_10baseT_Full |
f85582f8
DK
10605 ADVERTISED_TP);
10606 } else {
51c1a580 10607 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8 10608 link_config,
a22f0788 10609 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
10610 return;
10611 }
10612 break;
a2fbb9ea 10613
f85582f8 10614 case PORT_FEATURE_LINK_SPEED_10M_HALF:
a22f0788
YR
10615 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10616 bp->link_params.req_line_speed[idx] =
10617 SPEED_10;
10618 bp->link_params.req_duplex[idx] =
10619 DUPLEX_HALF;
10620 bp->port.advertising[idx] |=
10621 (ADVERTISED_10baseT_Half |
f85582f8
DK
10622 ADVERTISED_TP);
10623 } else {
51c1a580 10624 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8
DK
10625 link_config,
10626 bp->link_params.speed_cap_mask[idx]);
10627 return;
10628 }
10629 break;
a2fbb9ea 10630
f85582f8
DK
10631 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10632 if (bp->port.supported[idx] &
10633 SUPPORTED_100baseT_Full) {
a22f0788
YR
10634 bp->link_params.req_line_speed[idx] =
10635 SPEED_100;
10636 bp->port.advertising[idx] |=
10637 (ADVERTISED_100baseT_Full |
f85582f8
DK
10638 ADVERTISED_TP);
10639 } else {
51c1a580 10640 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
f85582f8
DK
10641 link_config,
10642 bp->link_params.speed_cap_mask[idx]);
10643 return;
10644 }
10645 break;
a2fbb9ea 10646
f85582f8
DK
10647 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10648 if (bp->port.supported[idx] &
10649 SUPPORTED_100baseT_Half) {
10650 bp->link_params.req_line_speed[idx] =
10651 SPEED_100;
10652 bp->link_params.req_duplex[idx] =
10653 DUPLEX_HALF;
a22f0788
YR
10654 bp->port.advertising[idx] |=
10655 (ADVERTISED_100baseT_Half |
f85582f8
DK
10656 ADVERTISED_TP);
10657 } else {
51c1a580 10658 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788
YR
10659 link_config,
10660 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
10661 return;
10662 }
10663 break;
a2fbb9ea 10664
f85582f8 10665 case PORT_FEATURE_LINK_SPEED_1G:
a22f0788
YR
10666 if (bp->port.supported[idx] &
10667 SUPPORTED_1000baseT_Full) {
10668 bp->link_params.req_line_speed[idx] =
10669 SPEED_1000;
10670 bp->port.advertising[idx] |=
10671 (ADVERTISED_1000baseT_Full |
f85582f8
DK
10672 ADVERTISED_TP);
10673 } else {
51c1a580 10674 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788
YR
10675 link_config,
10676 bp->link_params.speed_cap_mask[idx]);
f85582f8
DK
10677 return;
10678 }
10679 break;
a2fbb9ea 10680
f85582f8 10681 case PORT_FEATURE_LINK_SPEED_2_5G:
a22f0788
YR
10682 if (bp->port.supported[idx] &
10683 SUPPORTED_2500baseX_Full) {
10684 bp->link_params.req_line_speed[idx] =
10685 SPEED_2500;
10686 bp->port.advertising[idx] |=
10687 (ADVERTISED_2500baseX_Full |
34f80b04 10688 ADVERTISED_TP);
f85582f8 10689 } else {
51c1a580 10690 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788 10691 link_config,
f85582f8
DK
10692 bp->link_params.speed_cap_mask[idx]);
10693 return;
10694 }
10695 break;
a2fbb9ea 10696
f85582f8 10697 case PORT_FEATURE_LINK_SPEED_10G_CX4:
a22f0788
YR
10698 if (bp->port.supported[idx] &
10699 SUPPORTED_10000baseT_Full) {
10700 bp->link_params.req_line_speed[idx] =
10701 SPEED_10000;
10702 bp->port.advertising[idx] |=
10703 (ADVERTISED_10000baseT_Full |
34f80b04 10704 ADVERTISED_FIBRE);
f85582f8 10705 } else {
51c1a580 10706 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
a22f0788 10707 link_config,
f85582f8
DK
10708 bp->link_params.speed_cap_mask[idx]);
10709 return;
10710 }
10711 break;
3c9ada22
YR
10712 case PORT_FEATURE_LINK_SPEED_20G:
10713 bp->link_params.req_line_speed[idx] = SPEED_20000;
a2fbb9ea 10714
3c9ada22 10715 break;
f85582f8 10716 default:
51c1a580 10717 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
754a2f52 10718 link_config);
f85582f8
DK
10719 bp->link_params.req_line_speed[idx] =
10720 SPEED_AUTO_NEG;
10721 bp->port.advertising[idx] =
10722 bp->port.supported[idx];
10723 break;
10724 }
a2fbb9ea 10725
a22f0788 10726 bp->link_params.req_flow_ctrl[idx] = (link_config &
34f80b04 10727 PORT_FEATURE_FLOW_CONTROL_MASK);
cd1dfce2
YM
10728 if (bp->link_params.req_flow_ctrl[idx] ==
10729 BNX2X_FLOW_CTRL_AUTO) {
10730 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10731 bp->link_params.req_flow_ctrl[idx] =
10732 BNX2X_FLOW_CTRL_NONE;
10733 else
10734 bnx2x_set_requested_fc(bp);
a22f0788 10735 }
a2fbb9ea 10736
51c1a580 10737 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
a22f0788
YR
10738 bp->link_params.req_line_speed[idx],
10739 bp->link_params.req_duplex[idx],
10740 bp->link_params.req_flow_ctrl[idx],
10741 bp->port.advertising[idx]);
10742 }
a2fbb9ea
ET
10743}
10744
0329aba1 10745static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
e665bfda 10746{
86564c3f
YM
10747 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10748 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10749 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10750 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
e665bfda
MC
10751}
10752
0329aba1 10753static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
a2fbb9ea 10754{
34f80b04 10755 int port = BP_PORT(bp);
589abe3a 10756 u32 config;
c8c60d88 10757 u32 ext_phy_type, ext_phy_config, eee_mode;
a2fbb9ea 10758
c18487ee 10759 bp->link_params.bp = bp;
34f80b04 10760 bp->link_params.port = port;
c18487ee 10761
c18487ee 10762 bp->link_params.lane_config =
a2fbb9ea 10763 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
4d295db0 10764
a22f0788 10765 bp->link_params.speed_cap_mask[0] =
a2fbb9ea 10766 SHMEM_RD(bp,
b0261926
YR
10767 dev_info.port_hw_config[port].speed_capability_mask) &
10768 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
a22f0788
YR
10769 bp->link_params.speed_cap_mask[1] =
10770 SHMEM_RD(bp,
b0261926
YR
10771 dev_info.port_hw_config[port].speed_capability_mask2) &
10772 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
a22f0788 10773 bp->port.link_config[0] =
a2fbb9ea
ET
10774 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10775
a22f0788
YR
10776 bp->port.link_config[1] =
10777 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
c2c8b03e 10778
a22f0788
YR
10779 bp->link_params.multi_phy_config =
10780 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
3ce2c3f9
EG
10781 /* If the device is capable of WoL, set the default state according
10782 * to the HW
10783 */
4d295db0 10784 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
3ce2c3f9
EG
10785 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10786 (config & PORT_FEATURE_WOL_ENABLED));
10787
4ba7699b
YM
10788 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10789 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10790 bp->flags |= NO_ISCSI_FLAG;
10791 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10792 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10793 bp->flags |= NO_FCOE_FLAG;
10794
51c1a580 10795 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
c18487ee 10796 bp->link_params.lane_config,
a22f0788
YR
10797 bp->link_params.speed_cap_mask[0],
10798 bp->port.link_config[0]);
a2fbb9ea 10799
a22f0788 10800 bp->link_params.switch_cfg = (bp->port.link_config[0] &
f85582f8 10801 PORT_FEATURE_CONNECTED_SWITCH_MASK);
b7737c9b 10802 bnx2x_phy_probe(&bp->link_params);
c18487ee 10803 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
a2fbb9ea
ET
10804
10805 bnx2x_link_settings_requested(bp);
10806
01cd4528
EG
10807 /*
10808 * If connected directly, work with the internal PHY, otherwise, work
10809 * with the external PHY
10810 */
b7737c9b
YR
10811 ext_phy_config =
10812 SHMEM_RD(bp,
10813 dev_info.port_hw_config[port].external_phy_config);
10814 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
01cd4528 10815 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
b7737c9b 10816 bp->mdio.prtad = bp->port.phy_addr;
01cd4528
EG
10817
10818 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10819 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10820 bp->mdio.prtad =
b7737c9b 10821 XGXS_EXT_PHY_ADDR(ext_phy_config);
5866df6d 10822
c8c60d88
YM
10823 /* Configure link feature according to nvram value */
10824 eee_mode = (((SHMEM_RD(bp, dev_info.
10825 port_feature_config[port].eee_power_mode)) &
10826 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10827 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10828 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10829 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10830 EEE_MODE_ENABLE_LPI |
10831 EEE_MODE_OUTPUT_TIME;
10832 } else {
10833 bp->link_params.eee_mode = 0;
10834 }
0793f83f 10835}
01cd4528 10836
b306f5ed 10837void bnx2x_get_iscsi_info(struct bnx2x *bp)
2ba45142 10838{
9e62e912 10839 u32 no_flags = NO_ISCSI_FLAG;
bf61ee14 10840 int port = BP_PORT(bp);
2ba45142 10841 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
bf61ee14 10842 drv_lic_key[port].max_iscsi_conn);
2ba45142 10843
55c11941
MS
10844 if (!CNIC_SUPPORT(bp)) {
10845 bp->flags |= no_flags;
10846 return;
10847 }
10848
b306f5ed 10849 /* Get the number of maximum allowed iSCSI connections */
2ba45142
VZ
10850 bp->cnic_eth_dev.max_iscsi_conn =
10851 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10852 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10853
b306f5ed
DK
10854 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10855 bp->cnic_eth_dev.max_iscsi_conn);
10856
10857 /*
10858 * If maximum allowed number of connections is zero -
10859 * disable the feature.
10860 */
10861 if (!bp->cnic_eth_dev.max_iscsi_conn)
9e62e912 10862 bp->flags |= no_flags;
b306f5ed
DK
10863}
10864
0329aba1 10865static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
9e62e912
DK
10866{
10867 /* Port info */
10868 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10869 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10870 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10871 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10872
10873 /* Node info */
10874 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10875 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10876 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10877 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10878}
86800194
DK
10879
10880static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
10881{
10882 u8 count = 0;
10883
10884 if (IS_MF(bp)) {
10885 u8 fid;
10886
10887 /* iterate over absolute function ids for this path: */
10888 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
10889 if (IS_MF_SD(bp)) {
10890 u32 cfg = MF_CFG_RD(bp,
10891 func_mf_config[fid].config);
10892
10893 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
10894 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
10895 FUNC_MF_CFG_PROTOCOL_FCOE))
10896 count++;
10897 } else {
10898 u32 cfg = MF_CFG_RD(bp,
10899 func_ext_config[fid].
10900 func_cfg);
10901
10902 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
10903 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
10904 count++;
10905 }
10906 }
10907 } else { /* SF */
10908 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
10909
10910 for (port = 0; port < port_cnt; port++) {
10911 u32 lic = SHMEM_RD(bp,
10912 drv_lic_key[port].max_fcoe_conn) ^
10913 FW_ENCODE_32BIT_PATTERN;
10914 if (lic)
10915 count++;
10916 }
10917 }
10918
10919 return count;
10920}
10921
0329aba1 10922static void bnx2x_get_fcoe_info(struct bnx2x *bp)
b306f5ed
DK
10923{
10924 int port = BP_PORT(bp);
10925 int func = BP_ABS_FUNC(bp);
b306f5ed
DK
10926 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10927 drv_lic_key[port].max_fcoe_conn);
86800194 10928 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
b306f5ed 10929
55c11941
MS
10930 if (!CNIC_SUPPORT(bp)) {
10931 bp->flags |= NO_FCOE_FLAG;
10932 return;
10933 }
10934
b306f5ed 10935 /* Get the number of maximum allowed FCoE connections */
2ba45142
VZ
10936 bp->cnic_eth_dev.max_fcoe_conn =
10937 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10938 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10939
0eb43b4b
BPG
10940 /* Calculate the number of maximum allowed FCoE tasks */
10941 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
86800194
DK
10942
10943 /* check if FCoE resources must be shared between different functions */
10944 if (num_fcoe_func)
10945 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
0eb43b4b 10946
bf61ee14
VZ
10947 /* Read the WWN: */
10948 if (!IS_MF(bp)) {
10949 /* Port info */
10950 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10951 SHMEM_RD(bp,
2de67439 10952 dev_info.port_hw_config[port].
bf61ee14
VZ
10953 fcoe_wwn_port_name_upper);
10954 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10955 SHMEM_RD(bp,
2de67439 10956 dev_info.port_hw_config[port].
bf61ee14
VZ
10957 fcoe_wwn_port_name_lower);
10958
10959 /* Node info */
10960 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10961 SHMEM_RD(bp,
2de67439 10962 dev_info.port_hw_config[port].
bf61ee14
VZ
10963 fcoe_wwn_node_name_upper);
10964 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10965 SHMEM_RD(bp,
2de67439 10966 dev_info.port_hw_config[port].
bf61ee14
VZ
10967 fcoe_wwn_node_name_lower);
10968 } else if (!IS_MF_SD(bp)) {
bf61ee14
VZ
10969 /*
10970 * Read the WWN info only if the FCoE feature is enabled for
10971 * this function.
10972 */
7b5342d9 10973 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
9e62e912
DK
10974 bnx2x_get_ext_wwn_info(bp, func);
10975
382e513a 10976 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
9e62e912 10977 bnx2x_get_ext_wwn_info(bp, func);
382e513a 10978 }
bf61ee14 10979
b306f5ed 10980 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
2ba45142 10981
bf61ee14
VZ
10982 /*
10983 * If maximum allowed number of connections is zero -
2ba45142
VZ
10984 * disable the feature.
10985 */
2ba45142
VZ
10986 if (!bp->cnic_eth_dev.max_fcoe_conn)
10987 bp->flags |= NO_FCOE_FLAG;
10988}
b306f5ed 10989
0329aba1 10990static void bnx2x_get_cnic_info(struct bnx2x *bp)
b306f5ed
DK
10991{
10992 /*
10993 * iSCSI may be dynamically disabled but reading
10994 * info here we will decrease memory usage by driver
10995 * if the feature is disabled for good
10996 */
10997 bnx2x_get_iscsi_info(bp);
10998 bnx2x_get_fcoe_info(bp);
10999}
2ba45142 11000
0329aba1 11001static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
0793f83f
DK
11002{
11003 u32 val, val2;
11004 int func = BP_ABS_FUNC(bp);
11005 int port = BP_PORT(bp);
2ba45142
VZ
11006 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11007 u8 *fip_mac = bp->fip_mac;
0793f83f 11008
55c11941
MS
11009 if (IS_MF(bp)) {
11010 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
2ba45142 11011 * FCoE MAC then the appropriate feature should be disabled.
55c11941
MS
11012 * In non SD mode features configuration comes from struct
11013 * func_ext_config.
2ba45142 11014 */
55c11941 11015 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
0793f83f
DK
11016 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11017 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11018 val2 = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11019 iscsi_mac_addr_upper);
0793f83f 11020 val = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11021 iscsi_mac_addr_lower);
2ba45142 11022 bnx2x_set_mac_buf(iscsi_mac, val, val2);
55c11941
MS
11023 BNX2X_DEV_INFO
11024 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11025 } else {
2ba45142 11026 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
55c11941 11027 }
2ba45142
VZ
11028
11029 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11030 val2 = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11031 fcoe_mac_addr_upper);
2ba45142 11032 val = MF_CFG_RD(bp, func_ext_config[func].
55c11941 11033 fcoe_mac_addr_lower);
2ba45142 11034 bnx2x_set_mac_buf(fip_mac, val, val2);
55c11941
MS
11035 BNX2X_DEV_INFO
11036 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11037 } else {
2ba45142 11038 bp->flags |= NO_FCOE_FLAG;
55c11941 11039 }
a3348722
BW
11040
11041 bp->mf_ext_config = cfg;
11042
9e62e912 11043 } else { /* SD MODE */
55c11941
MS
11044 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11045 /* use primary mac as iscsi mac */
11046 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11047
11048 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11049 BNX2X_DEV_INFO
11050 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11051 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11052 /* use primary mac as fip mac */
11053 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11054 BNX2X_DEV_INFO("SD FCoE MODE\n");
11055 BNX2X_DEV_INFO
11056 ("Read FIP MAC: %pM\n", fip_mac);
614c76df 11057 }
0793f83f 11058 }
a3348722 11059
82594f8f
YM
11060 /* If this is a storage-only interface, use SAN mac as
11061 * primary MAC. Notice that for SD this is already the case,
11062 * as the SAN mac was copied from the primary MAC.
11063 */
11064 if (IS_MF_FCOE_AFEX(bp))
a3348722 11065 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
0793f83f 11066 } else {
0793f83f 11067 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11068 iscsi_mac_upper);
0793f83f 11069 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11070 iscsi_mac_lower);
2ba45142 11071 bnx2x_set_mac_buf(iscsi_mac, val, val2);
c03bd39c
VZ
11072
11073 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11074 fcoe_fip_mac_upper);
c03bd39c 11075 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
55c11941 11076 fcoe_fip_mac_lower);
c03bd39c 11077 bnx2x_set_mac_buf(fip_mac, val, val2);
0793f83f
DK
11078 }
11079
55c11941 11080 /* Disable iSCSI OOO if MAC configuration is invalid. */
426b9241 11081 if (!is_valid_ether_addr(iscsi_mac)) {
55c11941 11082 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
426b9241
DK
11083 memset(iscsi_mac, 0, ETH_ALEN);
11084 }
11085
55c11941 11086 /* Disable FCoE if MAC configuration is invalid. */
426b9241
DK
11087 if (!is_valid_ether_addr(fip_mac)) {
11088 bp->flags |= NO_FCOE_FLAG;
11089 memset(bp->fip_mac, 0, ETH_ALEN);
11090 }
55c11941
MS
11091}
11092
0329aba1 11093static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
55c11941
MS
11094{
11095 u32 val, val2;
11096 int func = BP_ABS_FUNC(bp);
11097 int port = BP_PORT(bp);
11098
11099 /* Zero primary MAC configuration */
11100 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11101
11102 if (BP_NOMCP(bp)) {
11103 BNX2X_ERROR("warning: random MAC workaround active\n");
11104 eth_hw_addr_random(bp->dev);
11105 } else if (IS_MF(bp)) {
11106 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11107 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11108 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11109 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11110 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11111
11112 if (CNIC_SUPPORT(bp))
11113 bnx2x_get_cnic_mac_hwinfo(bp);
11114 } else {
11115 /* in SF read MACs from port configuration */
11116 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11117 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11118 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11119
11120 if (CNIC_SUPPORT(bp))
11121 bnx2x_get_cnic_mac_hwinfo(bp);
11122 }
11123
11124 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
619c5cb6 11125
614c76df 11126 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
619c5cb6 11127 dev_err(&bp->pdev->dev,
51c1a580
MS
11128 "bad Ethernet MAC address configuration: %pM\n"
11129 "change it manually before bringing up the appropriate network interface\n",
0f9dad10 11130 bp->dev->dev_addr);
7964211d 11131}
51c1a580 11132
0329aba1 11133static bool bnx2x_get_dropless_info(struct bnx2x *bp)
7964211d
YM
11134{
11135 int tmp;
11136 u32 cfg;
51c1a580 11137
7964211d
YM
11138 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11139 /* Take function: tmp = func */
11140 tmp = BP_ABS_FUNC(bp);
11141 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11142 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11143 } else {
11144 /* Take port: tmp = port */
11145 tmp = BP_PORT(bp);
11146 cfg = SHMEM_RD(bp,
11147 dev_info.port_hw_config[tmp].generic_features);
11148 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11149 }
11150 return cfg;
34f80b04
EG
11151}
11152
0329aba1 11153static int bnx2x_get_hwinfo(struct bnx2x *bp)
34f80b04 11154{
0793f83f 11155 int /*abs*/func = BP_ABS_FUNC(bp);
b8ee8328 11156 int vn;
0793f83f 11157 u32 val = 0;
34f80b04 11158 int rc = 0;
a2fbb9ea 11159
34f80b04 11160 bnx2x_get_common_hwinfo(bp);
a2fbb9ea 11161
6383c0b3
AE
11162 /*
11163 * initialize IGU parameters
11164 */
f2e0899f
DK
11165 if (CHIP_IS_E1x(bp)) {
11166 bp->common.int_block = INT_BLOCK_HC;
11167
11168 bp->igu_dsb_id = DEF_SB_IGU_ID;
11169 bp->igu_base_sb = 0;
f2e0899f
DK
11170 } else {
11171 bp->common.int_block = INT_BLOCK_IGU;
7a06a122 11172
16a5fd92 11173 /* do not allow device reset during IGU info processing */
7a06a122
DK
11174 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11175
f2e0899f 11176 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
619c5cb6
VZ
11177
11178 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11179 int tout = 5000;
11180
11181 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11182
11183 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11184 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11185 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11186
11187 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11188 tout--;
0926d499 11189 usleep_range(1000, 2000);
619c5cb6
VZ
11190 }
11191
11192 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11193 dev_err(&bp->pdev->dev,
11194 "FORCING Normal Mode failed!!!\n");
9b341bb1
BW
11195 bnx2x_release_hw_lock(bp,
11196 HW_LOCK_RESOURCE_RESET);
619c5cb6
VZ
11197 return -EPERM;
11198 }
11199 }
11200
f2e0899f 11201 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
619c5cb6 11202 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
f2e0899f
DK
11203 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11204 } else
619c5cb6 11205 BNX2X_DEV_INFO("IGU Normal Mode\n");
523224a3 11206
9b341bb1 11207 rc = bnx2x_get_igu_cam_info(bp);
7a06a122 11208 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
9b341bb1
BW
11209 if (rc)
11210 return rc;
f2e0899f 11211 }
619c5cb6
VZ
11212
11213 /*
11214 * set base FW non-default (fast path) status block id, this value is
11215 * used to initialize the fw_sb_id saved on the fp/queue structure to
11216 * determine the id used by the FW.
11217 */
11218 if (CHIP_IS_E1x(bp))
11219 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11220 else /*
11221 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11222 * the same queue are indicated on the same IGU SB). So we prefer
11223 * FW and IGU SBs to be the same value.
11224 */
11225 bp->base_fw_ndsb = bp->igu_base_sb;
11226
11227 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11228 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11229 bp->igu_sb_cnt, bp->base_fw_ndsb);
f2e0899f
DK
11230
11231 /*
11232 * Initialize MF configuration
11233 */
523224a3 11234
fb3bff17
DK
11235 bp->mf_ov = 0;
11236 bp->mf_mode = 0;
3395a033 11237 vn = BP_VN(bp);
0793f83f 11238
f2e0899f 11239 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
619c5cb6
VZ
11240 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11241 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11242 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11243
f2e0899f
DK
11244 if (SHMEM2_HAS(bp, mf_cfg_addr))
11245 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11246 else
11247 bp->common.mf_cfg_base = bp->common.shmem_base +
523224a3
DK
11248 offsetof(struct shmem_region, func_mb) +
11249 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
0793f83f
DK
11250 /*
11251 * get mf configuration:
16a5fd92 11252 * 1. Existence of MF configuration
0793f83f
DK
11253 * 2. MAC address must be legal (check only upper bytes)
11254 * for Switch-Independent mode;
11255 * OVLAN must be legal for Switch-Dependent mode
11256 * 3. SF_MODE configures specific MF mode
11257 */
11258 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11259 /* get mf configuration */
11260 val = SHMEM_RD(bp,
11261 dev_info.shared_feature_config.config);
11262 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
11263
11264 switch (val) {
11265 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11266 val = MF_CFG_RD(bp, func_mf_config[func].
11267 mac_upper);
11268 /* check for legal mac (upper bytes)*/
11269 if (val != 0xffff) {
11270 bp->mf_mode = MULTI_FUNCTION_SI;
11271 bp->mf_config[vn] = MF_CFG_RD(bp,
11272 func_mf_config[func].config);
11273 } else
51c1a580 11274 BNX2X_DEV_INFO("illegal MAC address for SI\n");
0793f83f 11275 break;
a3348722
BW
11276 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11277 if ((!CHIP_IS_E1x(bp)) &&
11278 (MF_CFG_RD(bp, func_mf_config[func].
11279 mac_upper) != 0xffff) &&
11280 (SHMEM2_HAS(bp,
11281 afex_driver_support))) {
11282 bp->mf_mode = MULTI_FUNCTION_AFEX;
11283 bp->mf_config[vn] = MF_CFG_RD(bp,
11284 func_mf_config[func].config);
11285 } else {
11286 BNX2X_DEV_INFO("can not configure afex mode\n");
11287 }
11288 break;
0793f83f
DK
11289 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11290 /* get OV configuration */
11291 val = MF_CFG_RD(bp,
11292 func_mf_config[FUNC_0].e1hov_tag);
11293 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11294
11295 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11296 bp->mf_mode = MULTI_FUNCTION_SD;
11297 bp->mf_config[vn] = MF_CFG_RD(bp,
11298 func_mf_config[func].config);
11299 } else
754a2f52 11300 BNX2X_DEV_INFO("illegal OV for SD\n");
0793f83f 11301 break;
3786b942
AE
11302 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11303 bp->mf_config[vn] = 0;
11304 break;
0793f83f
DK
11305 default:
11306 /* Unknown configuration: reset mf_config */
11307 bp->mf_config[vn] = 0;
51c1a580 11308 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
0793f83f
DK
11309 }
11310 }
a2fbb9ea 11311
2691d51d 11312 BNX2X_DEV_INFO("%s function mode\n",
fb3bff17 11313 IS_MF(bp) ? "multi" : "single");
2691d51d 11314
0793f83f
DK
11315 switch (bp->mf_mode) {
11316 case MULTI_FUNCTION_SD:
11317 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11318 FUNC_MF_CFG_E1HOV_TAG_MASK;
2691d51d 11319 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
fb3bff17 11320 bp->mf_ov = val;
619c5cb6
VZ
11321 bp->path_has_ovlan = true;
11322
51c1a580
MS
11323 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11324 func, bp->mf_ov, bp->mf_ov);
2691d51d 11325 } else {
619c5cb6 11326 dev_err(&bp->pdev->dev,
51c1a580
MS
11327 "No valid MF OV for func %d, aborting\n",
11328 func);
619c5cb6 11329 return -EPERM;
34f80b04 11330 }
0793f83f 11331 break;
a3348722
BW
11332 case MULTI_FUNCTION_AFEX:
11333 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11334 break;
0793f83f 11335 case MULTI_FUNCTION_SI:
51c1a580
MS
11336 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11337 func);
0793f83f
DK
11338 break;
11339 default:
11340 if (vn) {
619c5cb6 11341 dev_err(&bp->pdev->dev,
51c1a580
MS
11342 "VN %d is in a single function mode, aborting\n",
11343 vn);
619c5cb6 11344 return -EPERM;
2691d51d 11345 }
0793f83f 11346 break;
34f80b04 11347 }
0793f83f 11348
619c5cb6
VZ
11349 /* check if other port on the path needs ovlan:
11350 * Since MF configuration is shared between ports
11351 * Possible mixed modes are only
11352 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11353 */
11354 if (CHIP_MODE_IS_4_PORT(bp) &&
11355 !bp->path_has_ovlan &&
11356 !IS_MF(bp) &&
11357 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11358 u8 other_port = !BP_PORT(bp);
11359 u8 other_func = BP_PATH(bp) + 2*other_port;
11360 val = MF_CFG_RD(bp,
11361 func_mf_config[other_func].e1hov_tag);
11362 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11363 bp->path_has_ovlan = true;
11364 }
34f80b04 11365 }
a2fbb9ea 11366
f2e0899f
DK
11367 /* adjust igu_sb_cnt to MF for E1x */
11368 if (CHIP_IS_E1x(bp) && IS_MF(bp))
523224a3
DK
11369 bp->igu_sb_cnt /= E1HVN_MAX;
11370
619c5cb6
VZ
11371 /* port info */
11372 bnx2x_get_port_hwinfo(bp);
f2e0899f 11373
0793f83f
DK
11374 /* Get MAC addresses */
11375 bnx2x_get_mac_hwinfo(bp);
a2fbb9ea 11376
2ba45142 11377 bnx2x_get_cnic_info(bp);
2ba45142 11378
34f80b04
EG
11379 return rc;
11380}
11381
0329aba1 11382static void bnx2x_read_fwinfo(struct bnx2x *bp)
34f24c7f
VZ
11383{
11384 int cnt, i, block_end, rodi;
fcdf95cb 11385 char vpd_start[BNX2X_VPD_LEN+1];
34f24c7f
VZ
11386 char str_id_reg[VENDOR_ID_LEN+1];
11387 char str_id_cap[VENDOR_ID_LEN+1];
fcdf95cb
BW
11388 char *vpd_data;
11389 char *vpd_extended_data = NULL;
34f24c7f
VZ
11390 u8 len;
11391
fcdf95cb 11392 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
34f24c7f
VZ
11393 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11394
11395 if (cnt < BNX2X_VPD_LEN)
11396 goto out_not_found;
11397
fcdf95cb
BW
11398 /* VPD RO tag should be first tag after identifier string, hence
11399 * we should be able to find it in first BNX2X_VPD_LEN chars
11400 */
11401 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
34f24c7f
VZ
11402 PCI_VPD_LRDT_RO_DATA);
11403 if (i < 0)
11404 goto out_not_found;
11405
34f24c7f 11406 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
fcdf95cb 11407 pci_vpd_lrdt_size(&vpd_start[i]);
34f24c7f
VZ
11408
11409 i += PCI_VPD_LRDT_TAG_SIZE;
11410
fcdf95cb
BW
11411 if (block_end > BNX2X_VPD_LEN) {
11412 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11413 if (vpd_extended_data == NULL)
11414 goto out_not_found;
11415
11416 /* read rest of vpd image into vpd_extended_data */
11417 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11418 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11419 block_end - BNX2X_VPD_LEN,
11420 vpd_extended_data + BNX2X_VPD_LEN);
11421 if (cnt < (block_end - BNX2X_VPD_LEN))
11422 goto out_not_found;
11423 vpd_data = vpd_extended_data;
11424 } else
11425 vpd_data = vpd_start;
11426
11427 /* now vpd_data holds full vpd content in both cases */
34f24c7f
VZ
11428
11429 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11430 PCI_VPD_RO_KEYWORD_MFR_ID);
11431 if (rodi < 0)
11432 goto out_not_found;
11433
11434 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11435
11436 if (len != VENDOR_ID_LEN)
11437 goto out_not_found;
11438
11439 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11440
11441 /* vendor specific info */
11442 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11443 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11444 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11445 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11446
11447 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11448 PCI_VPD_RO_KEYWORD_VENDOR0);
11449 if (rodi >= 0) {
11450 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11451
11452 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11453
11454 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11455 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11456 bp->fw_ver[len] = ' ';
11457 }
11458 }
fcdf95cb 11459 kfree(vpd_extended_data);
34f24c7f
VZ
11460 return;
11461 }
11462out_not_found:
fcdf95cb 11463 kfree(vpd_extended_data);
34f24c7f
VZ
11464 return;
11465}
11466
0329aba1 11467static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
619c5cb6
VZ
11468{
11469 u32 flags = 0;
11470
11471 if (CHIP_REV_IS_FPGA(bp))
11472 SET_FLAGS(flags, MODE_FPGA);
11473 else if (CHIP_REV_IS_EMUL(bp))
11474 SET_FLAGS(flags, MODE_EMUL);
11475 else
11476 SET_FLAGS(flags, MODE_ASIC);
11477
11478 if (CHIP_MODE_IS_4_PORT(bp))
11479 SET_FLAGS(flags, MODE_PORT4);
11480 else
11481 SET_FLAGS(flags, MODE_PORT2);
11482
11483 if (CHIP_IS_E2(bp))
11484 SET_FLAGS(flags, MODE_E2);
11485 else if (CHIP_IS_E3(bp)) {
11486 SET_FLAGS(flags, MODE_E3);
11487 if (CHIP_REV(bp) == CHIP_REV_Ax)
11488 SET_FLAGS(flags, MODE_E3_A0);
6383c0b3
AE
11489 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11490 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
619c5cb6
VZ
11491 }
11492
11493 if (IS_MF(bp)) {
11494 SET_FLAGS(flags, MODE_MF);
11495 switch (bp->mf_mode) {
11496 case MULTI_FUNCTION_SD:
11497 SET_FLAGS(flags, MODE_MF_SD);
11498 break;
11499 case MULTI_FUNCTION_SI:
11500 SET_FLAGS(flags, MODE_MF_SI);
11501 break;
a3348722
BW
11502 case MULTI_FUNCTION_AFEX:
11503 SET_FLAGS(flags, MODE_MF_AFEX);
11504 break;
619c5cb6
VZ
11505 }
11506 } else
11507 SET_FLAGS(flags, MODE_SF);
11508
11509#if defined(__LITTLE_ENDIAN)
11510 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11511#else /*(__BIG_ENDIAN)*/
11512 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11513#endif
11514 INIT_MODE_FLAGS(bp) = flags;
11515}
11516
0329aba1 11517static int bnx2x_init_bp(struct bnx2x *bp)
34f80b04 11518{
f2e0899f 11519 int func;
34f80b04
EG
11520 int rc;
11521
34f80b04 11522 mutex_init(&bp->port.phy_mutex);
c4ff7cbf 11523 mutex_init(&bp->fw_mb_mutex);
bb7e95c8 11524 spin_lock_init(&bp->stats_lock);
55c11941 11525
1cf167f2 11526 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
7be08a72 11527 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
3deb8167 11528 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
1ab4434c
AE
11529 if (IS_PF(bp)) {
11530 rc = bnx2x_get_hwinfo(bp);
11531 if (rc)
11532 return rc;
11533 } else {
e09b74d0 11534 eth_zero_addr(bp->dev->dev_addr);
1ab4434c 11535 }
34f80b04 11536
619c5cb6
VZ
11537 bnx2x_set_modes_bitmap(bp);
11538
11539 rc = bnx2x_alloc_mem_bp(bp);
11540 if (rc)
11541 return rc;
523224a3 11542
34f24c7f 11543 bnx2x_read_fwinfo(bp);
f2e0899f
DK
11544
11545 func = BP_FUNC(bp);
11546
34f80b04 11547 /* need to reset chip if undi was active */
1ab4434c 11548 if (IS_PF(bp) && !BP_NOMCP(bp)) {
452427b0
YM
11549 /* init fw_seq */
11550 bp->fw_seq =
11551 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11552 DRV_MSG_SEQ_NUMBER_MASK;
11553 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11554
11555 bnx2x_prev_unload(bp);
11556 }
11557
34f80b04 11558 if (CHIP_REV_IS_FPGA(bp))
cdaa7cb8 11559 dev_err(&bp->pdev->dev, "FPGA detected\n");
34f80b04
EG
11560
11561 if (BP_NOMCP(bp) && (func == 0))
51c1a580 11562 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
34f80b04 11563
614c76df 11564 bp->disable_tpa = disable_tpa;
a3348722 11565 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
614c76df 11566
7a9b2557 11567 /* Set TPA flags */
614c76df 11568 if (bp->disable_tpa) {
621b4d66 11569 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
7a9b2557
VZ
11570 bp->dev->features &= ~NETIF_F_LRO;
11571 } else {
621b4d66 11572 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
7a9b2557
VZ
11573 bp->dev->features |= NETIF_F_LRO;
11574 }
11575
a18f5128
EG
11576 if (CHIP_IS_E1(bp))
11577 bp->dropless_fc = 0;
11578 else
7964211d 11579 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
a18f5128 11580
8d5726c4 11581 bp->mrrs = mrrs;
7a9b2557 11582
a3348722 11583 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
1ab4434c
AE
11584 if (IS_VF(bp))
11585 bp->rx_ring_size = MAX_RX_AVAIL;
34f80b04 11586
7d323bfd 11587 /* make sure that the numbers are in the right granularity */
523224a3
DK
11588 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11589 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
34f80b04 11590
fc543637 11591 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
34f80b04
EG
11592
11593 init_timer(&bp->timer);
11594 bp->timer.expires = jiffies + bp->current_interval;
11595 bp->timer.data = (unsigned long) bp;
11596 bp->timer.function = bnx2x_timer;
11597
0370cf90
BW
11598 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11599 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11600 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11601 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11602 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11603 bnx2x_dcbx_init_params(bp);
11604 } else {
11605 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11606 }
e4901dde 11607
619c5cb6
VZ
11608 if (CHIP_IS_E1x(bp))
11609 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11610 else
11611 bp->cnic_base_cl_id = FP_SB_MAX_E2;
619c5cb6 11612
6383c0b3 11613 /* multiple tx priority */
1ab4434c
AE
11614 if (IS_VF(bp))
11615 bp->max_cos = 1;
11616 else if (CHIP_IS_E1x(bp))
6383c0b3 11617 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
1ab4434c 11618 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
6383c0b3 11619 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
1ab4434c 11620 else if (CHIP_IS_E3B0(bp))
6383c0b3 11621 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
1ab4434c
AE
11622 else
11623 BNX2X_ERR("unknown chip %x revision %x\n",
11624 CHIP_NUM(bp), CHIP_REV(bp));
11625 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
6383c0b3 11626
55c11941
MS
11627 /* We need at least one default status block for slow-path events,
11628 * second status block for the L2 queue, and a third status block for
16a5fd92 11629 * CNIC if supported.
55c11941
MS
11630 */
11631 if (CNIC_SUPPORT(bp))
11632 bp->min_msix_vec_cnt = 3;
11633 else
11634 bp->min_msix_vec_cnt = 2;
11635 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11636
5bb680d6
MS
11637 bp->dump_preset_idx = 1;
11638
34f80b04 11639 return rc;
a2fbb9ea
ET
11640}
11641
de0c62db
DK
11642/****************************************************************************
11643* General service functions
11644****************************************************************************/
a2fbb9ea 11645
619c5cb6
VZ
11646/*
11647 * net_device service functions
11648 */
11649
bb2a0f7a 11650/* called with rtnl_lock */
a2fbb9ea
ET
11651static int bnx2x_open(struct net_device *dev)
11652{
11653 struct bnx2x *bp = netdev_priv(dev);
c9ee9206
VZ
11654 bool global = false;
11655 int other_engine = BP_PATH(bp) ? 0 : 1;
889b9af3 11656 bool other_load_status, load_status;
8395be5e 11657 int rc;
a2fbb9ea 11658
1355b704
MY
11659 bp->stats_init = true;
11660
6eccabb3
EG
11661 netif_carrier_off(dev);
11662
a2fbb9ea
ET
11663 bnx2x_set_power_state(bp, PCI_D0);
11664
ad5afc89 11665 /* If parity had happen during the unload, then attentions
c9ee9206
VZ
11666 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11667 * want the first function loaded on the current engine to
11668 * complete the recovery.
ad5afc89 11669 * Parity recovery is only relevant for PF driver.
c9ee9206 11670 */
ad5afc89
AE
11671 if (IS_PF(bp)) {
11672 other_load_status = bnx2x_get_load_status(bp, other_engine);
11673 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11674 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11675 bnx2x_chk_parity_attn(bp, &global, true)) {
11676 do {
11677 /* If there are attentions and they are in a
11678 * global blocks, set the GLOBAL_RESET bit
11679 * regardless whether it will be this function
11680 * that will complete the recovery or not.
11681 */
11682 if (global)
11683 bnx2x_set_reset_global(bp);
72fd0718 11684
ad5afc89
AE
11685 /* Only the first function on the current
11686 * engine should try to recover in open. In case
11687 * of attentions in global blocks only the first
11688 * in the chip should try to recover.
11689 */
11690 if ((!load_status &&
11691 (!global || !other_load_status)) &&
11692 bnx2x_trylock_leader_lock(bp) &&
11693 !bnx2x_leader_reset(bp)) {
11694 netdev_info(bp->dev,
11695 "Recovered in open\n");
11696 break;
11697 }
72fd0718 11698
ad5afc89
AE
11699 /* recovery has failed... */
11700 bnx2x_set_power_state(bp, PCI_D3hot);
11701 bp->recovery_state = BNX2X_RECOVERY_FAILED;
72fd0718 11702
ad5afc89
AE
11703 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11704 "If you still see this message after a few retries then power cycle is required.\n");
72fd0718 11705
ad5afc89
AE
11706 return -EAGAIN;
11707 } while (0);
11708 }
11709 }
72fd0718
VZ
11710
11711 bp->recovery_state = BNX2X_RECOVERY_DONE;
8395be5e
AE
11712 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11713 if (rc)
11714 return rc;
11715 return bnx2x_open_epilog(bp);
a2fbb9ea
ET
11716}
11717
bb2a0f7a 11718/* called with rtnl_lock */
56ad3152 11719static int bnx2x_close(struct net_device *dev)
a2fbb9ea 11720{
a2fbb9ea
ET
11721 struct bnx2x *bp = netdev_priv(dev);
11722
11723 /* Unload the driver, release IRQs */
5d07d868 11724 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
c9ee9206 11725
a2fbb9ea
ET
11726 return 0;
11727}
11728
1191cb83
ED
11729static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11730 struct bnx2x_mcast_ramrod_params *p)
6e30dd4e 11731{
619c5cb6
VZ
11732 int mc_count = netdev_mc_count(bp->dev);
11733 struct bnx2x_mcast_list_elem *mc_mac =
11734 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
11735 struct netdev_hw_addr *ha;
6e30dd4e 11736
619c5cb6
VZ
11737 if (!mc_mac)
11738 return -ENOMEM;
6e30dd4e 11739
619c5cb6 11740 INIT_LIST_HEAD(&p->mcast_list);
6e30dd4e 11741
619c5cb6
VZ
11742 netdev_for_each_mc_addr(ha, bp->dev) {
11743 mc_mac->mac = bnx2x_mc_addr(ha);
11744 list_add_tail(&mc_mac->link, &p->mcast_list);
11745 mc_mac++;
6e30dd4e 11746 }
619c5cb6
VZ
11747
11748 p->mcast_list_len = mc_count;
11749
11750 return 0;
6e30dd4e
VZ
11751}
11752
1191cb83 11753static void bnx2x_free_mcast_macs_list(
619c5cb6
VZ
11754 struct bnx2x_mcast_ramrod_params *p)
11755{
11756 struct bnx2x_mcast_list_elem *mc_mac =
11757 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11758 link);
11759
11760 WARN_ON(!mc_mac);
11761 kfree(mc_mac);
11762}
11763
11764/**
11765 * bnx2x_set_uc_list - configure a new unicast MACs list.
11766 *
11767 * @bp: driver handle
6e30dd4e 11768 *
619c5cb6 11769 * We will use zero (0) as a MAC type for these MACs.
6e30dd4e 11770 */
1191cb83 11771static int bnx2x_set_uc_list(struct bnx2x *bp)
6e30dd4e 11772{
619c5cb6 11773 int rc;
6e30dd4e 11774 struct net_device *dev = bp->dev;
6e30dd4e 11775 struct netdev_hw_addr *ha;
15192a8c 11776 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
619c5cb6 11777 unsigned long ramrod_flags = 0;
6e30dd4e 11778
619c5cb6
VZ
11779 /* First schedule a cleanup up of old configuration */
11780 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11781 if (rc < 0) {
11782 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11783 return rc;
11784 }
6e30dd4e
VZ
11785
11786 netdev_for_each_uc_addr(ha, dev) {
619c5cb6
VZ
11787 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11788 BNX2X_UC_LIST_MAC, &ramrod_flags);
7b5342d9
YM
11789 if (rc == -EEXIST) {
11790 DP(BNX2X_MSG_SP,
11791 "Failed to schedule ADD operations: %d\n", rc);
11792 /* do not treat adding same MAC as error */
11793 rc = 0;
11794
11795 } else if (rc < 0) {
11796
619c5cb6
VZ
11797 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11798 rc);
11799 return rc;
6e30dd4e
VZ
11800 }
11801 }
11802
619c5cb6
VZ
11803 /* Execute the pending commands */
11804 __set_bit(RAMROD_CONT, &ramrod_flags);
11805 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11806 BNX2X_UC_LIST_MAC, &ramrod_flags);
6e30dd4e
VZ
11807}
11808
1191cb83 11809static int bnx2x_set_mc_list(struct bnx2x *bp)
6e30dd4e 11810{
619c5cb6 11811 struct net_device *dev = bp->dev;
3b603066 11812 struct bnx2x_mcast_ramrod_params rparam = {NULL};
619c5cb6 11813 int rc = 0;
6e30dd4e 11814
619c5cb6 11815 rparam.mcast_obj = &bp->mcast_obj;
6e30dd4e 11816
619c5cb6
VZ
11817 /* first, clear all configured multicast MACs */
11818 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11819 if (rc < 0) {
51c1a580 11820 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
619c5cb6
VZ
11821 return rc;
11822 }
6e30dd4e 11823
619c5cb6
VZ
11824 /* then, configure a new MACs list */
11825 if (netdev_mc_count(dev)) {
11826 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11827 if (rc) {
51c1a580
MS
11828 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11829 rc);
619c5cb6
VZ
11830 return rc;
11831 }
6e30dd4e 11832
619c5cb6
VZ
11833 /* Now add the new MACs */
11834 rc = bnx2x_config_mcast(bp, &rparam,
11835 BNX2X_MCAST_CMD_ADD);
11836 if (rc < 0)
51c1a580
MS
11837 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11838 rc);
6e30dd4e 11839
619c5cb6
VZ
11840 bnx2x_free_mcast_macs_list(&rparam);
11841 }
6e30dd4e 11842
619c5cb6 11843 return rc;
6e30dd4e
VZ
11844}
11845
619c5cb6 11846/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
9f6c9258 11847void bnx2x_set_rx_mode(struct net_device *dev)
34f80b04
EG
11848{
11849 struct bnx2x *bp = netdev_priv(dev);
34f80b04
EG
11850
11851 if (bp->state != BNX2X_STATE_OPEN) {
11852 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11853 return;
8b09be5f
YM
11854 } else {
11855 /* Schedule an SP task to handle rest of change */
11856 DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
11857 smp_mb__before_clear_bit();
11858 set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
11859 smp_mb__after_clear_bit();
11860 schedule_delayed_work(&bp->sp_rtnl_task, 0);
34f80b04 11861 }
8b09be5f
YM
11862}
11863
11864void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
11865{
11866 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
34f80b04 11867
619c5cb6 11868 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
34f80b04 11869
8b09be5f
YM
11870 netif_addr_lock_bh(bp->dev);
11871
11872 if (bp->dev->flags & IFF_PROMISC) {
34f80b04 11873 rx_mode = BNX2X_RX_MODE_PROMISC;
8b09be5f
YM
11874 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
11875 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
11876 CHIP_IS_E1(bp))) {
34f80b04 11877 rx_mode = BNX2X_RX_MODE_ALLMULTI;
8b09be5f 11878 } else {
381ac16b
AE
11879 if (IS_PF(bp)) {
11880 /* some multicasts */
11881 if (bnx2x_set_mc_list(bp) < 0)
11882 rx_mode = BNX2X_RX_MODE_ALLMULTI;
34f80b04 11883
8b09be5f
YM
11884 /* release bh lock, as bnx2x_set_uc_list might sleep */
11885 netif_addr_unlock_bh(bp->dev);
381ac16b
AE
11886 if (bnx2x_set_uc_list(bp) < 0)
11887 rx_mode = BNX2X_RX_MODE_PROMISC;
8b09be5f 11888 netif_addr_lock_bh(bp->dev);
381ac16b
AE
11889 } else {
11890 /* configuring mcast to a vf involves sleeping (when we
8b09be5f 11891 * wait for the pf's response).
381ac16b
AE
11892 */
11893 smp_mb__before_clear_bit();
11894 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11895 &bp->sp_rtnl_state);
11896 smp_mb__after_clear_bit();
11897 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11898 }
34f80b04
EG
11899 }
11900
11901 bp->rx_mode = rx_mode;
614c76df
DK
11902 /* handle ISCSI SD mode */
11903 if (IS_MF_ISCSI_SD(bp))
11904 bp->rx_mode = BNX2X_RX_MODE_NONE;
619c5cb6
VZ
11905
11906 /* Schedule the rx_mode command */
11907 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11908 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8b09be5f 11909 netif_addr_unlock_bh(bp->dev);
619c5cb6
VZ
11910 return;
11911 }
11912
381ac16b
AE
11913 if (IS_PF(bp)) {
11914 bnx2x_set_storm_rx_mode(bp);
8b09be5f 11915 netif_addr_unlock_bh(bp->dev);
381ac16b 11916 } else {
8b09be5f
YM
11917 /* VF will need to request the PF to make this change, and so
11918 * the VF needs to release the bottom-half lock prior to the
11919 * request (as it will likely require sleep on the VF side)
381ac16b 11920 */
8b09be5f
YM
11921 netif_addr_unlock_bh(bp->dev);
11922 bnx2x_vfpf_storm_rx_mode(bp);
381ac16b 11923 }
34f80b04
EG
11924}
11925
c18487ee 11926/* called with rtnl_lock */
01cd4528
EG
11927static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11928 int devad, u16 addr)
a2fbb9ea 11929{
01cd4528
EG
11930 struct bnx2x *bp = netdev_priv(netdev);
11931 u16 value;
11932 int rc;
a2fbb9ea 11933
01cd4528
EG
11934 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11935 prtad, devad, addr);
a2fbb9ea 11936
01cd4528
EG
11937 /* The HW expects different devad if CL22 is used */
11938 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
c18487ee 11939
01cd4528 11940 bnx2x_acquire_phy_lock(bp);
e10bc84d 11941 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
01cd4528
EG
11942 bnx2x_release_phy_lock(bp);
11943 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
a2fbb9ea 11944
01cd4528
EG
11945 if (!rc)
11946 rc = value;
11947 return rc;
11948}
a2fbb9ea 11949
01cd4528
EG
11950/* called with rtnl_lock */
11951static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11952 u16 addr, u16 value)
11953{
11954 struct bnx2x *bp = netdev_priv(netdev);
01cd4528
EG
11955 int rc;
11956
51c1a580
MS
11957 DP(NETIF_MSG_LINK,
11958 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11959 prtad, devad, addr, value);
01cd4528 11960
01cd4528
EG
11961 /* The HW expects different devad if CL22 is used */
11962 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
a2fbb9ea 11963
01cd4528 11964 bnx2x_acquire_phy_lock(bp);
e10bc84d 11965 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
01cd4528
EG
11966 bnx2x_release_phy_lock(bp);
11967 return rc;
11968}
c18487ee 11969
01cd4528
EG
11970/* called with rtnl_lock */
11971static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11972{
11973 struct bnx2x *bp = netdev_priv(dev);
11974 struct mii_ioctl_data *mdio = if_mii(ifr);
a2fbb9ea 11975
01cd4528
EG
11976 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11977 mdio->phy_id, mdio->reg_num, mdio->val_in);
a2fbb9ea 11978
01cd4528
EG
11979 if (!netif_running(dev))
11980 return -EAGAIN;
11981
11982 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
a2fbb9ea
ET
11983}
11984
257ddbda 11985#ifdef CONFIG_NET_POLL_CONTROLLER
a2fbb9ea
ET
11986static void poll_bnx2x(struct net_device *dev)
11987{
11988 struct bnx2x *bp = netdev_priv(dev);
14a15d61 11989 int i;
a2fbb9ea 11990
14a15d61
MS
11991 for_each_eth_queue(bp, i) {
11992 struct bnx2x_fastpath *fp = &bp->fp[i];
11993 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11994 }
a2fbb9ea
ET
11995}
11996#endif
11997
614c76df
DK
11998static int bnx2x_validate_addr(struct net_device *dev)
11999{
12000 struct bnx2x *bp = netdev_priv(dev);
12001
e09b74d0
AE
12002 /* query the bulletin board for mac address configured by the PF */
12003 if (IS_VF(bp))
12004 bnx2x_sample_bulletin(bp);
12005
51c1a580
MS
12006 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12007 BNX2X_ERR("Non-valid Ethernet address\n");
614c76df 12008 return -EADDRNOTAVAIL;
51c1a580 12009 }
614c76df
DK
12010 return 0;
12011}
12012
c64213cd
SH
12013static const struct net_device_ops bnx2x_netdev_ops = {
12014 .ndo_open = bnx2x_open,
12015 .ndo_stop = bnx2x_close,
12016 .ndo_start_xmit = bnx2x_start_xmit,
8307fa3e 12017 .ndo_select_queue = bnx2x_select_queue,
6e30dd4e 12018 .ndo_set_rx_mode = bnx2x_set_rx_mode,
c64213cd 12019 .ndo_set_mac_address = bnx2x_change_mac_addr,
614c76df 12020 .ndo_validate_addr = bnx2x_validate_addr,
c64213cd
SH
12021 .ndo_do_ioctl = bnx2x_ioctl,
12022 .ndo_change_mtu = bnx2x_change_mtu,
66371c44
MM
12023 .ndo_fix_features = bnx2x_fix_features,
12024 .ndo_set_features = bnx2x_set_features,
c64213cd 12025 .ndo_tx_timeout = bnx2x_tx_timeout,
257ddbda 12026#ifdef CONFIG_NET_POLL_CONTROLLER
c64213cd
SH
12027 .ndo_poll_controller = poll_bnx2x,
12028#endif
6383c0b3 12029 .ndo_setup_tc = bnx2x_setup_tc,
6411280a 12030#ifdef CONFIG_BNX2X_SRIOV
abc5a021 12031 .ndo_set_vf_mac = bnx2x_set_vf_mac,
3cdeec22 12032 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
3ec9f9ca 12033 .ndo_get_vf_config = bnx2x_get_vf_config,
6411280a 12034#endif
55c11941 12035#ifdef NETDEV_FCOE_WWNN
bf61ee14
VZ
12036 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12037#endif
8f20aa57 12038
e0d1095a 12039#ifdef CONFIG_NET_RX_BUSY_POLL
8b80cda5 12040 .ndo_busy_poll = bnx2x_low_latency_recv,
8f20aa57 12041#endif
c64213cd
SH
12042};
12043
1191cb83 12044static int bnx2x_set_coherency_mask(struct bnx2x *bp)
619c5cb6
VZ
12045{
12046 struct device *dev = &bp->pdev->dev;
12047
12048 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
12049 bp->flags |= USING_DAC_FLAG;
12050 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
51c1a580 12051 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
619c5cb6
VZ
12052 return -EIO;
12053 }
12054 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
12055 dev_err(dev, "System does not support DMA, aborting\n");
12056 return -EIO;
12057 }
12058
12059 return 0;
12060}
12061
1ab4434c
AE
12062static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12063 struct net_device *dev, unsigned long board_type)
a2fbb9ea 12064{
a2fbb9ea 12065 int rc;
c22610d0 12066 u32 pci_cfg_dword;
65087cfe
AE
12067 bool chip_is_e1x = (board_type == BCM57710 ||
12068 board_type == BCM57711 ||
12069 board_type == BCM57711E);
a2fbb9ea
ET
12070
12071 SET_NETDEV_DEV(dev, &pdev->dev);
a2fbb9ea 12072
34f80b04
EG
12073 bp->dev = dev;
12074 bp->pdev = pdev;
a2fbb9ea
ET
12075
12076 rc = pci_enable_device(pdev);
12077 if (rc) {
cdaa7cb8
VZ
12078 dev_err(&bp->pdev->dev,
12079 "Cannot enable PCI device, aborting\n");
a2fbb9ea
ET
12080 goto err_out;
12081 }
12082
12083 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
cdaa7cb8
VZ
12084 dev_err(&bp->pdev->dev,
12085 "Cannot find PCI device base address, aborting\n");
a2fbb9ea
ET
12086 rc = -ENODEV;
12087 goto err_out_disable;
12088 }
12089
1ab4434c
AE
12090 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12091 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
a2fbb9ea
ET
12092 rc = -ENODEV;
12093 goto err_out_disable;
12094 }
12095
092a5fc9
YR
12096 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12097 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12098 PCICFG_REVESION_ID_ERROR_VAL) {
12099 pr_err("PCI device error, probably due to fan failure, aborting\n");
12100 rc = -ENODEV;
12101 goto err_out_disable;
12102 }
12103
34f80b04
EG
12104 if (atomic_read(&pdev->enable_cnt) == 1) {
12105 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12106 if (rc) {
cdaa7cb8
VZ
12107 dev_err(&bp->pdev->dev,
12108 "Cannot obtain PCI resources, aborting\n");
34f80b04
EG
12109 goto err_out_disable;
12110 }
a2fbb9ea 12111
34f80b04
EG
12112 pci_set_master(pdev);
12113 pci_save_state(pdev);
12114 }
a2fbb9ea 12115
1ab4434c 12116 if (IS_PF(bp)) {
b8a39dd2 12117 bp->pm_cap = pdev->pm_cap;
1ab4434c
AE
12118 if (bp->pm_cap == 0) {
12119 dev_err(&bp->pdev->dev,
12120 "Cannot find power management capability, aborting\n");
12121 rc = -EIO;
12122 goto err_out_release;
12123 }
a2fbb9ea
ET
12124 }
12125
77c98e6a 12126 if (!pci_is_pcie(pdev)) {
51c1a580 12127 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
a2fbb9ea
ET
12128 rc = -EIO;
12129 goto err_out_release;
12130 }
12131
619c5cb6
VZ
12132 rc = bnx2x_set_coherency_mask(bp);
12133 if (rc)
a2fbb9ea 12134 goto err_out_release;
a2fbb9ea 12135
34f80b04
EG
12136 dev->mem_start = pci_resource_start(pdev, 0);
12137 dev->base_addr = dev->mem_start;
12138 dev->mem_end = pci_resource_end(pdev, 0);
a2fbb9ea
ET
12139
12140 dev->irq = pdev->irq;
12141
275f165f 12142 bp->regview = pci_ioremap_bar(pdev, 0);
a2fbb9ea 12143 if (!bp->regview) {
cdaa7cb8
VZ
12144 dev_err(&bp->pdev->dev,
12145 "Cannot map register space, aborting\n");
a2fbb9ea
ET
12146 rc = -ENOMEM;
12147 goto err_out_release;
12148 }
12149
c22610d0
AE
12150 /* In E1/E1H use pci device function given by kernel.
12151 * In E2/E3 read physical function from ME register since these chips
12152 * support Physical Device Assignment where kernel BDF maybe arbitrary
12153 * (depending on hypervisor).
12154 */
2de67439 12155 if (chip_is_e1x) {
c22610d0 12156 bp->pf_num = PCI_FUNC(pdev->devfn);
2de67439
YM
12157 } else {
12158 /* chip is E2/3*/
c22610d0
AE
12159 pci_read_config_dword(bp->pdev,
12160 PCICFG_ME_REGISTER, &pci_cfg_dword);
12161 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
2de67439 12162 ME_REG_ABS_PF_NUM_SHIFT);
c22610d0 12163 }
51c1a580 12164 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
c22610d0 12165
34f80b04
EG
12166 /* clean indirect addresses */
12167 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12168 PCICFG_VENDOR_ID_OFFSET);
a5c53dbc
DK
12169 /*
12170 * Clean the following indirect addresses for all functions since it
9f0096a1
DK
12171 * is not used by the driver.
12172 */
1ab4434c
AE
12173 if (IS_PF(bp)) {
12174 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12175 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12176 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12177 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
12178
12179 if (chip_is_e1x) {
12180 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12181 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12182 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12183 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12184 }
a5c53dbc 12185
1ab4434c
AE
12186 /* Enable internal target-read (in case we are probed after PF
12187 * FLR). Must be done prior to any BAR read access. Only for
12188 * 57712 and up
12189 */
12190 if (!chip_is_e1x)
12191 REG_WR(bp,
12192 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
a5c53dbc 12193 }
a2fbb9ea 12194
34f80b04 12195 dev->watchdog_timeo = TX_TIMEOUT;
a2fbb9ea 12196
c64213cd 12197 dev->netdev_ops = &bnx2x_netdev_ops;
005a07ba 12198 bnx2x_set_ethtool_ops(bp, dev);
5316bc0b 12199
01789349
JP
12200 dev->priv_flags |= IFF_UNICAST_FLT;
12201
66371c44 12202 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
621b4d66
DK
12203 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12204 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
f646968f 12205 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
a848ade4 12206 if (!CHIP_IS_E1x(bp)) {
65bc0cfe 12207 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
a848ade4
DK
12208 dev->hw_enc_features =
12209 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12210 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
65bc0cfe 12211 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
a848ade4 12212 }
66371c44
MM
12213
12214 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12215 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12216
f646968f 12217 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
5316bc0b 12218 if (bp->flags & USING_DAC_FLAG)
66371c44 12219 dev->features |= NETIF_F_HIGHDMA;
a2fbb9ea 12220
538dd2e3
MB
12221 /* Add Loopback capability to the device */
12222 dev->hw_features |= NETIF_F_LOOPBACK;
12223
98507672 12224#ifdef BCM_DCBNL
785b9b1a
SR
12225 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12226#endif
12227
01cd4528
EG
12228 /* get_port_hwinfo() will set prtad and mmds properly */
12229 bp->mdio.prtad = MDIO_PRTAD_NONE;
12230 bp->mdio.mmds = 0;
12231 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12232 bp->mdio.dev = dev;
12233 bp->mdio.mdio_read = bnx2x_mdio_read;
12234 bp->mdio.mdio_write = bnx2x_mdio_write;
12235
a2fbb9ea
ET
12236 return 0;
12237
a2fbb9ea 12238err_out_release:
34f80b04
EG
12239 if (atomic_read(&pdev->enable_cnt) == 1)
12240 pci_release_regions(pdev);
a2fbb9ea
ET
12241
12242err_out_disable:
12243 pci_disable_device(pdev);
12244 pci_set_drvdata(pdev, NULL);
12245
12246err_out:
12247 return rc;
12248}
12249
ca1ee4b2
DK
12250static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
12251 enum bnx2x_pci_bus_speed *speed)
25047950 12252{
ca1ee4b2 12253 u32 link_speed, val = 0;
25047950 12254
1ab4434c 12255 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
37f9ce62 12256 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
25047950 12257
ca1ee4b2
DK
12258 link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
12259
12260 switch (link_speed) {
12261 case 3:
12262 *speed = BNX2X_PCI_LINK_SPEED_8000;
12263 break;
12264 case 2:
12265 *speed = BNX2X_PCI_LINK_SPEED_5000;
12266 break;
12267 default:
12268 *speed = BNX2X_PCI_LINK_SPEED_2500;
12269 }
25047950 12270}
37f9ce62 12271
6891dd25 12272static int bnx2x_check_firmware(struct bnx2x *bp)
94a78b79 12273{
37f9ce62 12274 const struct firmware *firmware = bp->firmware;
94a78b79
VZ
12275 struct bnx2x_fw_file_hdr *fw_hdr;
12276 struct bnx2x_fw_file_section *sections;
94a78b79 12277 u32 offset, len, num_ops;
86564c3f 12278 __be16 *ops_offsets;
94a78b79 12279 int i;
37f9ce62 12280 const u8 *fw_ver;
94a78b79 12281
51c1a580
MS
12282 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12283 BNX2X_ERR("Wrong FW size\n");
94a78b79 12284 return -EINVAL;
51c1a580 12285 }
94a78b79
VZ
12286
12287 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12288 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12289
12290 /* Make sure none of the offsets and sizes make us read beyond
12291 * the end of the firmware data */
12292 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12293 offset = be32_to_cpu(sections[i].offset);
12294 len = be32_to_cpu(sections[i].len);
12295 if (offset + len > firmware->size) {
51c1a580 12296 BNX2X_ERR("Section %d length is out of bounds\n", i);
94a78b79
VZ
12297 return -EINVAL;
12298 }
12299 }
12300
12301 /* Likewise for the init_ops offsets */
12302 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
86564c3f 12303 ops_offsets = (__force __be16 *)(firmware->data + offset);
94a78b79
VZ
12304 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12305
12306 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12307 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
51c1a580 12308 BNX2X_ERR("Section offset %d is out of bounds\n", i);
94a78b79
VZ
12309 return -EINVAL;
12310 }
12311 }
12312
12313 /* Check FW version */
12314 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12315 fw_ver = firmware->data + offset;
12316 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12317 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12318 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12319 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
51c1a580
MS
12320 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12321 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12322 BCM_5710_FW_MAJOR_VERSION,
94a78b79
VZ
12323 BCM_5710_FW_MINOR_VERSION,
12324 BCM_5710_FW_REVISION_VERSION,
12325 BCM_5710_FW_ENGINEERING_VERSION);
ab6ad5a4 12326 return -EINVAL;
94a78b79
VZ
12327 }
12328
12329 return 0;
12330}
12331
1191cb83 12332static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
94a78b79 12333{
ab6ad5a4
EG
12334 const __be32 *source = (const __be32 *)_source;
12335 u32 *target = (u32 *)_target;
94a78b79 12336 u32 i;
94a78b79
VZ
12337
12338 for (i = 0; i < n/4; i++)
12339 target[i] = be32_to_cpu(source[i]);
12340}
12341
12342/*
12343 Ops array is stored in the following format:
12344 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12345 */
1191cb83 12346static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
94a78b79 12347{
ab6ad5a4
EG
12348 const __be32 *source = (const __be32 *)_source;
12349 struct raw_op *target = (struct raw_op *)_target;
94a78b79 12350 u32 i, j, tmp;
94a78b79 12351
ab6ad5a4 12352 for (i = 0, j = 0; i < n/8; i++, j += 2) {
94a78b79
VZ
12353 tmp = be32_to_cpu(source[j]);
12354 target[i].op = (tmp >> 24) & 0xff;
cdaa7cb8
VZ
12355 target[i].offset = tmp & 0xffffff;
12356 target[i].raw_data = be32_to_cpu(source[j + 1]);
94a78b79
VZ
12357 }
12358}
ab6ad5a4 12359
1aa8b471 12360/* IRO array is stored in the following format:
523224a3
DK
12361 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12362 */
1191cb83 12363static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
523224a3
DK
12364{
12365 const __be32 *source = (const __be32 *)_source;
12366 struct iro *target = (struct iro *)_target;
12367 u32 i, j, tmp;
12368
12369 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12370 target[i].base = be32_to_cpu(source[j]);
12371 j++;
12372 tmp = be32_to_cpu(source[j]);
12373 target[i].m1 = (tmp >> 16) & 0xffff;
12374 target[i].m2 = tmp & 0xffff;
12375 j++;
12376 tmp = be32_to_cpu(source[j]);
12377 target[i].m3 = (tmp >> 16) & 0xffff;
12378 target[i].size = tmp & 0xffff;
12379 j++;
12380 }
12381}
12382
1191cb83 12383static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
94a78b79 12384{
ab6ad5a4
EG
12385 const __be16 *source = (const __be16 *)_source;
12386 u16 *target = (u16 *)_target;
94a78b79 12387 u32 i;
94a78b79
VZ
12388
12389 for (i = 0; i < n/2; i++)
12390 target[i] = be16_to_cpu(source[i]);
12391}
12392
7995c64e
JP
12393#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12394do { \
12395 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12396 bp->arr = kmalloc(len, GFP_KERNEL); \
e404decb 12397 if (!bp->arr) \
7995c64e 12398 goto lbl; \
7995c64e
JP
12399 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12400 (u8 *)bp->arr, len); \
12401} while (0)
94a78b79 12402
3b603066 12403static int bnx2x_init_firmware(struct bnx2x *bp)
94a78b79 12404{
c0ea452e 12405 const char *fw_file_name;
94a78b79 12406 struct bnx2x_fw_file_hdr *fw_hdr;
45229b42 12407 int rc;
94a78b79 12408
c0ea452e
MS
12409 if (bp->firmware)
12410 return 0;
94a78b79 12411
c0ea452e
MS
12412 if (CHIP_IS_E1(bp))
12413 fw_file_name = FW_FILE_NAME_E1;
12414 else if (CHIP_IS_E1H(bp))
12415 fw_file_name = FW_FILE_NAME_E1H;
12416 else if (!CHIP_IS_E1x(bp))
12417 fw_file_name = FW_FILE_NAME_E2;
12418 else {
12419 BNX2X_ERR("Unsupported chip revision\n");
12420 return -EINVAL;
12421 }
12422 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
94a78b79 12423
c0ea452e
MS
12424 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12425 if (rc) {
12426 BNX2X_ERR("Can't load firmware file %s\n",
12427 fw_file_name);
12428 goto request_firmware_exit;
12429 }
eb2afd4a 12430
c0ea452e
MS
12431 rc = bnx2x_check_firmware(bp);
12432 if (rc) {
12433 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12434 goto request_firmware_exit;
94a78b79
VZ
12435 }
12436
12437 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12438
12439 /* Initialize the pointers to the init arrays */
12440 /* Blob */
12441 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12442
12443 /* Opcodes */
12444 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12445
12446 /* Offsets */
ab6ad5a4
EG
12447 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12448 be16_to_cpu_n);
94a78b79
VZ
12449
12450 /* STORMs firmware */
573f2035
EG
12451 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12452 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12453 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12454 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12455 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12456 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12457 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12458 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12459 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12460 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12461 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12462 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12463 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12464 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12465 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12466 be32_to_cpu(fw_hdr->csem_pram_data.offset);
523224a3
DK
12467 /* IRO */
12468 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
94a78b79
VZ
12469
12470 return 0;
ab6ad5a4 12471
523224a3
DK
12472iro_alloc_err:
12473 kfree(bp->init_ops_offsets);
94a78b79
VZ
12474init_offsets_alloc_err:
12475 kfree(bp->init_ops);
12476init_ops_alloc_err:
12477 kfree(bp->init_data);
12478request_firmware_exit:
12479 release_firmware(bp->firmware);
127d0a19 12480 bp->firmware = NULL;
94a78b79
VZ
12481
12482 return rc;
12483}
12484
619c5cb6
VZ
12485static void bnx2x_release_firmware(struct bnx2x *bp)
12486{
12487 kfree(bp->init_ops_offsets);
12488 kfree(bp->init_ops);
12489 kfree(bp->init_data);
12490 release_firmware(bp->firmware);
eb2afd4a 12491 bp->firmware = NULL;
619c5cb6
VZ
12492}
12493
619c5cb6
VZ
12494static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12495 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12496 .init_hw_cmn = bnx2x_init_hw_common,
12497 .init_hw_port = bnx2x_init_hw_port,
12498 .init_hw_func = bnx2x_init_hw_func,
12499
12500 .reset_hw_cmn = bnx2x_reset_common,
12501 .reset_hw_port = bnx2x_reset_port,
12502 .reset_hw_func = bnx2x_reset_func,
12503
12504 .gunzip_init = bnx2x_gunzip_init,
12505 .gunzip_end = bnx2x_gunzip_end,
12506
12507 .init_fw = bnx2x_init_firmware,
12508 .release_fw = bnx2x_release_firmware,
12509};
12510
12511void bnx2x__init_func_obj(struct bnx2x *bp)
12512{
12513 /* Prepare DMAE related driver resources */
12514 bnx2x_setup_dmae(bp);
12515
12516 bnx2x_init_func_obj(bp, &bp->func_obj,
12517 bnx2x_sp(bp, func_rdata),
12518 bnx2x_sp_mapping(bp, func_rdata),
a3348722
BW
12519 bnx2x_sp(bp, func_afex_rdata),
12520 bnx2x_sp_mapping(bp, func_afex_rdata),
619c5cb6
VZ
12521 &bnx2x_func_sp_drv);
12522}
12523
12524/* must be called after sriov-enable */
1191cb83 12525static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
523224a3 12526{
37ae41a9 12527 int cid_count = BNX2X_L2_MAX_CID(bp);
94a78b79 12528
290ca2bb
AE
12529 if (IS_SRIOV(bp))
12530 cid_count += BNX2X_VF_CIDS;
12531
55c11941
MS
12532 if (CNIC_SUPPORT(bp))
12533 cid_count += CNIC_CID_MAX;
290ca2bb 12534
523224a3
DK
12535 return roundup(cid_count, QM_CID_ROUND);
12536}
f85582f8 12537
619c5cb6 12538/**
6383c0b3 12539 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
619c5cb6
VZ
12540 *
12541 * @dev: pci device
12542 *
12543 */
55c11941 12544static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
1ab4434c 12545 int cnic_cnt, bool is_vf)
619c5cb6 12546{
1ab4434c
AE
12547 int pos, index;
12548 u16 control = 0;
619c5cb6
VZ
12549
12550 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
6383c0b3
AE
12551
12552 /*
12553 * If MSI-X is not supported - return number of SBs needed to support
12554 * one fast path queue: one FP queue + SB for CNIC
12555 */
1ab4434c
AE
12556 if (!pos) {
12557 dev_info(&pdev->dev, "no msix capability found\n");
55c11941 12558 return 1 + cnic_cnt;
1ab4434c
AE
12559 }
12560 dev_info(&pdev->dev, "msix capability found\n");
619c5cb6 12561
6383c0b3
AE
12562 /*
12563 * The value in the PCI configuration space is the index of the last
12564 * entry, namely one less than the actual size of the table, which is
12565 * exactly what we want to return from this function: number of all SBs
12566 * without the default SB.
1ab4434c 12567 * For VFs there is no default SB, then we return (index+1).
6383c0b3 12568 */
619c5cb6 12569 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
619c5cb6 12570
1ab4434c 12571 index = control & PCI_MSIX_FLAGS_QSIZE;
4bd9b0ff 12572
1ab4434c
AE
12573 return is_vf ? index + 1 : index;
12574}
523224a3 12575
1ab4434c
AE
12576static int set_max_cos_est(int chip_id)
12577{
12578 switch (chip_id) {
f2e0899f
DK
12579 case BCM57710:
12580 case BCM57711:
12581 case BCM57711E:
1ab4434c 12582 return BNX2X_MULTI_TX_COS_E1X;
f2e0899f 12583 case BCM57712:
619c5cb6 12584 case BCM57712_MF:
1ab4434c
AE
12585 case BCM57712_VF:
12586 return BNX2X_MULTI_TX_COS_E2_E3A0;
619c5cb6
VZ
12587 case BCM57800:
12588 case BCM57800_MF:
1ab4434c 12589 case BCM57800_VF:
619c5cb6
VZ
12590 case BCM57810:
12591 case BCM57810_MF:
c3def943
YM
12592 case BCM57840_4_10:
12593 case BCM57840_2_20:
1ab4434c 12594 case BCM57840_O:
c3def943 12595 case BCM57840_MFO:
1ab4434c 12596 case BCM57810_VF:
619c5cb6 12597 case BCM57840_MF:
1ab4434c 12598 case BCM57840_VF:
7e8e02df
BW
12599 case BCM57811:
12600 case BCM57811_MF:
1ab4434c
AE
12601 case BCM57811_VF:
12602 return BNX2X_MULTI_TX_COS_E3B0;
12603 return 1;
f2e0899f 12604 default:
1ab4434c 12605 pr_err("Unknown board_type (%d), aborting\n", chip_id);
870634b0 12606 return -ENODEV;
f2e0899f 12607 }
1ab4434c 12608}
f2e0899f 12609
1ab4434c
AE
12610static int set_is_vf(int chip_id)
12611{
12612 switch (chip_id) {
12613 case BCM57712_VF:
12614 case BCM57800_VF:
12615 case BCM57810_VF:
12616 case BCM57840_VF:
12617 case BCM57811_VF:
12618 return true;
12619 default:
12620 return false;
12621 }
12622}
6383c0b3 12623
1ab4434c
AE
12624struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12625
12626static int bnx2x_init_one(struct pci_dev *pdev,
12627 const struct pci_device_id *ent)
12628{
12629 struct net_device *dev = NULL;
12630 struct bnx2x *bp;
ca1ee4b2
DK
12631 int pcie_width;
12632 enum bnx2x_pci_bus_speed pcie_speed;
1ab4434c
AE
12633 int rc, max_non_def_sbs;
12634 int rx_count, tx_count, rss_count, doorbell_size;
12635 int max_cos_est;
12636 bool is_vf;
12637 int cnic_cnt;
12638
12639 /* An estimated maximum supported CoS number according to the chip
12640 * version.
12641 * We will try to roughly estimate the maximum number of CoSes this chip
12642 * may support in order to minimize the memory allocated for Tx
12643 * netdev_queue's. This number will be accurately calculated during the
12644 * initialization of bp->max_cos based on the chip versions AND chip
12645 * revision in the bnx2x_init_bp().
12646 */
12647 max_cos_est = set_max_cos_est(ent->driver_data);
12648 if (max_cos_est < 0)
12649 return max_cos_est;
12650 is_vf = set_is_vf(ent->driver_data);
12651 cnic_cnt = is_vf ? 0 : 1;
12652
12653 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
6383c0b3
AE
12654
12655 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
1ab4434c
AE
12656 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12657
12658 if (rss_count < 1)
12659 return -EINVAL;
6383c0b3
AE
12660
12661 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
55c11941 12662 rx_count = rss_count + cnic_cnt;
6383c0b3 12663
1ab4434c 12664 /* Maximum number of netdev Tx queues:
37ae41a9 12665 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
6383c0b3 12666 */
55c11941 12667 tx_count = rss_count * max_cos_est + cnic_cnt;
f85582f8 12668
a2fbb9ea 12669 /* dev zeroed in init_etherdev */
6383c0b3 12670 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
41de8d4c 12671 if (!dev)
a2fbb9ea
ET
12672 return -ENOMEM;
12673
a2fbb9ea 12674 bp = netdev_priv(dev);
a2fbb9ea 12675
1ab4434c
AE
12676 bp->flags = 0;
12677 if (is_vf)
12678 bp->flags |= IS_VF_FLAG;
12679
6383c0b3 12680 bp->igu_sb_cnt = max_non_def_sbs;
1ab4434c 12681 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
6383c0b3 12682 bp->msg_enable = debug;
55c11941 12683 bp->cnic_support = cnic_cnt;
4bd9b0ff 12684 bp->cnic_probe = bnx2x_cnic_probe;
55c11941 12685
6383c0b3 12686 pci_set_drvdata(pdev, dev);
523224a3 12687
1ab4434c 12688 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
a2fbb9ea
ET
12689 if (rc < 0) {
12690 free_netdev(dev);
12691 return rc;
12692 }
12693
1ab4434c
AE
12694 BNX2X_DEV_INFO("This is a %s function\n",
12695 IS_PF(bp) ? "physical" : "virtual");
55c11941 12696 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
1ab4434c 12697 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
60aa0509 12698 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
2de67439 12699 tx_count, rx_count);
60aa0509 12700
34f80b04 12701 rc = bnx2x_init_bp(bp);
693fc0d1
EG
12702 if (rc)
12703 goto init_one_exit;
12704
1ab4434c
AE
12705 /* Map doorbells here as we need the real value of bp->max_cos which
12706 * is initialized in bnx2x_init_bp() to determine the number of
12707 * l2 connections.
6383c0b3 12708 */
1ab4434c 12709 if (IS_VF(bp)) {
1d6f3cd8 12710 bp->doorbells = bnx2x_vf_doorbells(bp);
6411280a
AE
12711 rc = bnx2x_vf_pci_alloc(bp);
12712 if (rc)
12713 goto init_one_exit;
1ab4434c
AE
12714 } else {
12715 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12716 if (doorbell_size > pci_resource_len(pdev, 2)) {
12717 dev_err(&bp->pdev->dev,
12718 "Cannot map doorbells, bar size too small, aborting\n");
12719 rc = -ENOMEM;
12720 goto init_one_exit;
12721 }
12722 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12723 doorbell_size);
37ae41a9 12724 }
6383c0b3
AE
12725 if (!bp->doorbells) {
12726 dev_err(&bp->pdev->dev,
12727 "Cannot map doorbell space, aborting\n");
12728 rc = -ENOMEM;
12729 goto init_one_exit;
12730 }
12731
be1f1ffa
AE
12732 if (IS_VF(bp)) {
12733 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12734 if (rc)
12735 goto init_one_exit;
12736 }
12737
3c76feff
AE
12738 /* Enable SRIOV if capability found in configuration space */
12739 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
290ca2bb
AE
12740 if (rc)
12741 goto init_one_exit;
12742
523224a3 12743 /* calc qm_cid_count */
6383c0b3 12744 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
1ab4434c 12745 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
523224a3 12746
55c11941 12747 /* disable FCOE L2 queue for E1x*/
62ac0dc9 12748 if (CHIP_IS_E1x(bp))
ec6ba945
VZ
12749 bp->flags |= NO_FCOE_FLAG;
12750
0e8d2ec5
MS
12751 /* Set bp->num_queues for MSI-X mode*/
12752 bnx2x_set_num_queues(bp);
12753
25985edc 12754 /* Configure interrupt mode: try to enable MSI-X/MSI if
0e8d2ec5 12755 * needed.
d6214d7a 12756 */
1ab4434c
AE
12757 rc = bnx2x_set_int_mode(bp);
12758 if (rc) {
12759 dev_err(&pdev->dev, "Cannot set interrupts\n");
12760 goto init_one_exit;
12761 }
04c46736 12762 BNX2X_DEV_INFO("set interrupts successfully\n");
d6214d7a 12763
1ab4434c 12764 /* register the net device */
b340007f
VZ
12765 rc = register_netdev(dev);
12766 if (rc) {
12767 dev_err(&pdev->dev, "Cannot register net device\n");
12768 goto init_one_exit;
12769 }
1ab4434c 12770 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
b340007f 12771
ec6ba945
VZ
12772 if (!NO_FCOE(bp)) {
12773 /* Add storage MAC address */
12774 rtnl_lock();
12775 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12776 rtnl_unlock();
12777 }
ec6ba945 12778
37f9ce62 12779 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
1ab4434c
AE
12780 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12781 pcie_width, pcie_speed);
d6214d7a 12782
ca1ee4b2
DK
12783 BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
12784 board_info[ent->driver_data].name,
12785 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12786 pcie_width,
12787 pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
12788 pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
12789 pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
12790 "Unknown",
12791 dev->base_addr, bp->pdev->irq, dev->dev_addr);
c016201c 12792
a2fbb9ea 12793 return 0;
34f80b04
EG
12794
12795init_one_exit:
12796 if (bp->regview)
12797 iounmap(bp->regview);
12798
1ab4434c 12799 if (IS_PF(bp) && bp->doorbells)
34f80b04
EG
12800 iounmap(bp->doorbells);
12801
12802 free_netdev(dev);
12803
12804 if (atomic_read(&pdev->enable_cnt) == 1)
12805 pci_release_regions(pdev);
12806
12807 pci_disable_device(pdev);
12808 pci_set_drvdata(pdev, NULL);
12809
12810 return rc;
a2fbb9ea
ET
12811}
12812
b030ed2f
YM
12813static void __bnx2x_remove(struct pci_dev *pdev,
12814 struct net_device *dev,
12815 struct bnx2x *bp,
12816 bool remove_netdev)
a2fbb9ea 12817{
ec6ba945
VZ
12818 /* Delete storage MAC address */
12819 if (!NO_FCOE(bp)) {
12820 rtnl_lock();
12821 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12822 rtnl_unlock();
12823 }
ec6ba945 12824
98507672
SR
12825#ifdef BCM_DCBNL
12826 /* Delete app tlvs from dcbnl */
12827 bnx2x_dcbnl_update_applist(bp, true);
12828#endif
12829
b030ed2f
YM
12830 /* Close the interface - either directly or implicitly */
12831 if (remove_netdev) {
12832 unregister_netdev(dev);
12833 } else {
12834 rtnl_lock();
12835 if (netif_running(dev))
12836 bnx2x_close(dev);
12837 rtnl_unlock();
12838 }
a2fbb9ea 12839
78c3bcc5
AE
12840 bnx2x_iov_remove_one(bp);
12841
084d6cbb 12842 /* Power on: we can't let PCI layer write to us while we are in D3 */
1ab4434c
AE
12843 if (IS_PF(bp))
12844 bnx2x_set_power_state(bp, PCI_D0);
084d6cbb 12845
d6214d7a
DK
12846 /* Disable MSI/MSI-X */
12847 bnx2x_disable_msi(bp);
f85582f8 12848
084d6cbb 12849 /* Power off */
1ab4434c
AE
12850 if (IS_PF(bp))
12851 bnx2x_set_power_state(bp, PCI_D3hot);
084d6cbb 12852
72fd0718 12853 /* Make sure RESET task is not scheduled before continuing */
7be08a72 12854 cancel_delayed_work_sync(&bp->sp_rtnl_task);
290ca2bb 12855
4513f925
AE
12856 /* send message via vfpf channel to release the resources of this vf */
12857 if (IS_VF(bp))
12858 bnx2x_vfpf_release(bp);
72fd0718 12859
b030ed2f
YM
12860 /* Assumes no further PCIe PM changes will occur */
12861 if (system_state == SYSTEM_POWER_OFF) {
12862 pci_wake_from_d3(pdev, bp->wol);
12863 pci_set_power_state(pdev, PCI_D3hot);
12864 }
12865
a2fbb9ea
ET
12866 if (bp->regview)
12867 iounmap(bp->regview);
12868
1ab4434c
AE
12869 /* for vf doorbells are part of the regview and were unmapped along with
12870 * it. FW is only loaded by PF.
12871 */
12872 if (IS_PF(bp)) {
12873 if (bp->doorbells)
12874 iounmap(bp->doorbells);
eb2afd4a 12875
1ab4434c
AE
12876 bnx2x_release_firmware(bp);
12877 }
523224a3
DK
12878 bnx2x_free_mem_bp(bp);
12879
b030ed2f
YM
12880 if (remove_netdev)
12881 free_netdev(dev);
34f80b04
EG
12882
12883 if (atomic_read(&pdev->enable_cnt) == 1)
12884 pci_release_regions(pdev);
12885
a2fbb9ea
ET
12886 pci_disable_device(pdev);
12887 pci_set_drvdata(pdev, NULL);
12888}
12889
b030ed2f
YM
12890static void bnx2x_remove_one(struct pci_dev *pdev)
12891{
12892 struct net_device *dev = pci_get_drvdata(pdev);
12893 struct bnx2x *bp;
12894
12895 if (!dev) {
12896 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
12897 return;
12898 }
12899 bp = netdev_priv(dev);
12900
12901 __bnx2x_remove(pdev, dev, bp, true);
12902}
12903
f8ef6e44
YG
12904static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12905{
7fa6f340 12906 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
f8ef6e44
YG
12907
12908 bp->rx_mode = BNX2X_RX_MODE_NONE;
12909
55c11941
MS
12910 if (CNIC_LOADED(bp))
12911 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12912
619c5cb6
VZ
12913 /* Stop Tx */
12914 bnx2x_tx_disable(bp);
26614ba5
MS
12915 /* Delete all NAPI objects */
12916 bnx2x_del_all_napi(bp);
55c11941
MS
12917 if (CNIC_LOADED(bp))
12918 bnx2x_del_all_napi_cnic(bp);
7fa6f340 12919 netdev_reset_tc(bp->dev);
f8ef6e44
YG
12920
12921 del_timer_sync(&bp->timer);
7fa6f340
YM
12922 cancel_delayed_work(&bp->sp_task);
12923 cancel_delayed_work(&bp->period_task);
619c5cb6 12924
7fa6f340
YM
12925 spin_lock_bh(&bp->stats_lock);
12926 bp->stats_state = STATS_STATE_DISABLED;
12927 spin_unlock_bh(&bp->stats_lock);
f8ef6e44 12928
7fa6f340 12929 bnx2x_save_statistics(bp);
f8ef6e44 12930
619c5cb6
VZ
12931 netif_carrier_off(bp->dev);
12932
f8ef6e44
YG
12933 return 0;
12934}
12935
493adb1f
WX
12936/**
12937 * bnx2x_io_error_detected - called when PCI error is detected
12938 * @pdev: Pointer to PCI device
12939 * @state: The current pci connection state
12940 *
12941 * This function is called after a PCI bus error affecting
12942 * this device has been detected.
12943 */
12944static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12945 pci_channel_state_t state)
12946{
12947 struct net_device *dev = pci_get_drvdata(pdev);
12948 struct bnx2x *bp = netdev_priv(dev);
12949
12950 rtnl_lock();
12951
7fa6f340
YM
12952 BNX2X_ERR("IO error detected\n");
12953
493adb1f
WX
12954 netif_device_detach(dev);
12955
07ce50e4
DN
12956 if (state == pci_channel_io_perm_failure) {
12957 rtnl_unlock();
12958 return PCI_ERS_RESULT_DISCONNECT;
12959 }
12960
493adb1f 12961 if (netif_running(dev))
f8ef6e44 12962 bnx2x_eeh_nic_unload(bp);
493adb1f 12963
7fa6f340
YM
12964 bnx2x_prev_path_mark_eeh(bp);
12965
493adb1f
WX
12966 pci_disable_device(pdev);
12967
12968 rtnl_unlock();
12969
12970 /* Request a slot reset */
12971 return PCI_ERS_RESULT_NEED_RESET;
12972}
12973
12974/**
12975 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12976 * @pdev: Pointer to PCI device
12977 *
12978 * Restart the card from scratch, as if from a cold-boot.
12979 */
12980static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12981{
12982 struct net_device *dev = pci_get_drvdata(pdev);
12983 struct bnx2x *bp = netdev_priv(dev);
7fa6f340 12984 int i;
493adb1f
WX
12985
12986 rtnl_lock();
7fa6f340 12987 BNX2X_ERR("IO slot reset initializing...\n");
493adb1f
WX
12988 if (pci_enable_device(pdev)) {
12989 dev_err(&pdev->dev,
12990 "Cannot re-enable PCI device after reset\n");
12991 rtnl_unlock();
12992 return PCI_ERS_RESULT_DISCONNECT;
12993 }
12994
12995 pci_set_master(pdev);
12996 pci_restore_state(pdev);
70632d0a 12997 pci_save_state(pdev);
493adb1f
WX
12998
12999 if (netif_running(dev))
13000 bnx2x_set_power_state(bp, PCI_D0);
13001
7fa6f340
YM
13002 if (netif_running(dev)) {
13003 BNX2X_ERR("IO slot reset --> driver unload\n");
e68072ef
YM
13004
13005 /* MCP should have been reset; Need to wait for validity */
13006 bnx2x_init_shmem(bp);
13007
7fa6f340
YM
13008 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13009 u32 v;
13010
13011 v = SHMEM2_RD(bp,
13012 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13013 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13014 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13015 }
13016 bnx2x_drain_tx_queues(bp);
13017 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13018 bnx2x_netif_stop(bp, 1);
13019 bnx2x_free_irq(bp);
13020
13021 /* Report UNLOAD_DONE to MCP */
13022 bnx2x_send_unload_done(bp, true);
13023
13024 bp->sp_state = 0;
13025 bp->port.pmf = 0;
13026
13027 bnx2x_prev_unload(bp);
13028
16a5fd92 13029 /* We should have reseted the engine, so It's fair to
7fa6f340
YM
13030 * assume the FW will no longer write to the bnx2x driver.
13031 */
13032 bnx2x_squeeze_objects(bp);
13033 bnx2x_free_skbs(bp);
13034 for_each_rx_queue(bp, i)
13035 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13036 bnx2x_free_fp_mem(bp);
13037 bnx2x_free_mem(bp);
13038
13039 bp->state = BNX2X_STATE_CLOSED;
13040 }
13041
493adb1f
WX
13042 rtnl_unlock();
13043
13044 return PCI_ERS_RESULT_RECOVERED;
13045}
13046
13047/**
13048 * bnx2x_io_resume - called when traffic can start flowing again
13049 * @pdev: Pointer to PCI device
13050 *
13051 * This callback is called when the error recovery driver tells us that
13052 * its OK to resume normal operation.
13053 */
13054static void bnx2x_io_resume(struct pci_dev *pdev)
13055{
13056 struct net_device *dev = pci_get_drvdata(pdev);
13057 struct bnx2x *bp = netdev_priv(dev);
13058
72fd0718 13059 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
51c1a580 13060 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
72fd0718
VZ
13061 return;
13062 }
13063
493adb1f
WX
13064 rtnl_lock();
13065
7fa6f340
YM
13066 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13067 DRV_MSG_SEQ_NUMBER_MASK;
13068
493adb1f 13069 if (netif_running(dev))
f8ef6e44 13070 bnx2x_nic_load(bp, LOAD_NORMAL);
493adb1f
WX
13071
13072 netif_device_attach(dev);
13073
13074 rtnl_unlock();
13075}
13076
3646f0e5 13077static const struct pci_error_handlers bnx2x_err_handler = {
493adb1f 13078 .error_detected = bnx2x_io_error_detected,
356e2385
EG
13079 .slot_reset = bnx2x_io_slot_reset,
13080 .resume = bnx2x_io_resume,
493adb1f
WX
13081};
13082
b030ed2f
YM
13083static void bnx2x_shutdown(struct pci_dev *pdev)
13084{
13085 struct net_device *dev = pci_get_drvdata(pdev);
13086 struct bnx2x *bp;
13087
13088 if (!dev)
13089 return;
13090
13091 bp = netdev_priv(dev);
13092 if (!bp)
13093 return;
13094
13095 rtnl_lock();
13096 netif_device_detach(dev);
13097 rtnl_unlock();
13098
13099 /* Don't remove the netdevice, as there are scenarios which will cause
13100 * the kernel to hang, e.g., when trying to remove bnx2i while the
13101 * rootfs is mounted from SAN.
13102 */
13103 __bnx2x_remove(pdev, dev, bp, false);
13104}
13105
a2fbb9ea 13106static struct pci_driver bnx2x_pci_driver = {
493adb1f
WX
13107 .name = DRV_MODULE_NAME,
13108 .id_table = bnx2x_pci_tbl,
13109 .probe = bnx2x_init_one,
0329aba1 13110 .remove = bnx2x_remove_one,
493adb1f
WX
13111 .suspend = bnx2x_suspend,
13112 .resume = bnx2x_resume,
13113 .err_handler = &bnx2x_err_handler,
3c76feff
AE
13114#ifdef CONFIG_BNX2X_SRIOV
13115 .sriov_configure = bnx2x_sriov_configure,
13116#endif
b030ed2f 13117 .shutdown = bnx2x_shutdown,
a2fbb9ea
ET
13118};
13119
13120static int __init bnx2x_init(void)
13121{
dd21ca6d
SG
13122 int ret;
13123
7995c64e 13124 pr_info("%s", version);
938cf541 13125
1cf167f2
EG
13126 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13127 if (bnx2x_wq == NULL) {
7995c64e 13128 pr_err("Cannot create workqueue\n");
1cf167f2
EG
13129 return -ENOMEM;
13130 }
13131
dd21ca6d
SG
13132 ret = pci_register_driver(&bnx2x_pci_driver);
13133 if (ret) {
7995c64e 13134 pr_err("Cannot register driver\n");
dd21ca6d
SG
13135 destroy_workqueue(bnx2x_wq);
13136 }
13137 return ret;
a2fbb9ea
ET
13138}
13139
13140static void __exit bnx2x_cleanup(void)
13141{
452427b0 13142 struct list_head *pos, *q;
d76a6111 13143
a2fbb9ea 13144 pci_unregister_driver(&bnx2x_pci_driver);
1cf167f2
EG
13145
13146 destroy_workqueue(bnx2x_wq);
452427b0 13147
16a5fd92 13148 /* Free globally allocated resources */
452427b0
YM
13149 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13150 struct bnx2x_prev_path_list *tmp =
13151 list_entry(pos, struct bnx2x_prev_path_list, list);
13152 list_del(pos);
13153 kfree(tmp);
13154 }
a2fbb9ea
ET
13155}
13156
3deb8167
YR
13157void bnx2x_notify_link_changed(struct bnx2x *bp)
13158{
13159 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13160}
13161
a2fbb9ea
ET
13162module_init(bnx2x_init);
13163module_exit(bnx2x_cleanup);
13164
619c5cb6
VZ
13165/**
13166 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13167 *
13168 * @bp: driver handle
13169 * @set: set or clear the CAM entry
13170 *
16a5fd92 13171 * This function will wait until the ramrod completion returns.
619c5cb6
VZ
13172 * Return 0 if success, -ENODEV if ramrod doesn't return.
13173 */
1191cb83 13174static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
619c5cb6
VZ
13175{
13176 unsigned long ramrod_flags = 0;
13177
13178 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13179 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13180 &bp->iscsi_l2_mac_obj, true,
13181 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13182}
993ac7b5
MC
13183
13184/* count denotes the number of new completions we have seen */
13185static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13186{
13187 struct eth_spe *spe;
a052997e 13188 int cxt_index, cxt_offset;
993ac7b5
MC
13189
13190#ifdef BNX2X_STOP_ON_ERROR
13191 if (unlikely(bp->panic))
13192 return;
13193#endif
13194
13195 spin_lock_bh(&bp->spq_lock);
c2bff63f 13196 BUG_ON(bp->cnic_spq_pending < count);
993ac7b5
MC
13197 bp->cnic_spq_pending -= count;
13198
c2bff63f
DK
13199 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13200 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13201 & SPE_HDR_CONN_TYPE) >>
13202 SPE_HDR_CONN_TYPE_SHIFT;
619c5cb6
VZ
13203 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13204 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
c2bff63f
DK
13205
13206 /* Set validation for iSCSI L2 client before sending SETUP
13207 * ramrod
13208 */
13209 if (type == ETH_CONNECTION_TYPE) {
a052997e 13210 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
37ae41a9 13211 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
a052997e 13212 ILT_PAGE_CIDS;
37ae41a9 13213 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
a052997e
MS
13214 (cxt_index * ILT_PAGE_CIDS);
13215 bnx2x_set_ctx_validation(bp,
13216 &bp->context[cxt_index].
13217 vcxt[cxt_offset].eth,
37ae41a9 13218 BNX2X_ISCSI_ETH_CID(bp));
a052997e 13219 }
c2bff63f
DK
13220 }
13221
619c5cb6
VZ
13222 /*
13223 * There may be not more than 8 L2, not more than 8 L5 SPEs
13224 * and in the air. We also check that number of outstanding
6e30dd4e
VZ
13225 * COMMON ramrods is not more than the EQ and SPQ can
13226 * accommodate.
c2bff63f 13227 */
6e30dd4e
VZ
13228 if (type == ETH_CONNECTION_TYPE) {
13229 if (!atomic_read(&bp->cq_spq_left))
13230 break;
13231 else
13232 atomic_dec(&bp->cq_spq_left);
13233 } else if (type == NONE_CONNECTION_TYPE) {
13234 if (!atomic_read(&bp->eq_spq_left))
c2bff63f
DK
13235 break;
13236 else
6e30dd4e 13237 atomic_dec(&bp->eq_spq_left);
ec6ba945
VZ
13238 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13239 (type == FCOE_CONNECTION_TYPE)) {
c2bff63f
DK
13240 if (bp->cnic_spq_pending >=
13241 bp->cnic_eth_dev.max_kwqe_pending)
13242 break;
13243 else
13244 bp->cnic_spq_pending++;
13245 } else {
13246 BNX2X_ERR("Unknown SPE type: %d\n", type);
13247 bnx2x_panic();
993ac7b5 13248 break;
c2bff63f 13249 }
993ac7b5
MC
13250
13251 spe = bnx2x_sp_get_next(bp);
13252 *spe = *bp->cnic_kwq_cons;
13253
51c1a580 13254 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
993ac7b5
MC
13255 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13256
13257 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13258 bp->cnic_kwq_cons = bp->cnic_kwq;
13259 else
13260 bp->cnic_kwq_cons++;
13261 }
13262 bnx2x_sp_prod_update(bp);
13263 spin_unlock_bh(&bp->spq_lock);
13264}
13265
13266static int bnx2x_cnic_sp_queue(struct net_device *dev,
13267 struct kwqe_16 *kwqes[], u32 count)
13268{
13269 struct bnx2x *bp = netdev_priv(dev);
13270 int i;
13271
13272#ifdef BNX2X_STOP_ON_ERROR
51c1a580
MS
13273 if (unlikely(bp->panic)) {
13274 BNX2X_ERR("Can't post to SP queue while panic\n");
993ac7b5 13275 return -EIO;
51c1a580 13276 }
993ac7b5
MC
13277#endif
13278
95c6c616
AE
13279 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13280 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
51c1a580 13281 BNX2X_ERR("Handling parity error recovery. Try again later\n");
95c6c616
AE
13282 return -EAGAIN;
13283 }
13284
993ac7b5
MC
13285 spin_lock_bh(&bp->spq_lock);
13286
13287 for (i = 0; i < count; i++) {
13288 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13289
13290 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13291 break;
13292
13293 *bp->cnic_kwq_prod = *spe;
13294
13295 bp->cnic_kwq_pending++;
13296
51c1a580 13297 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
993ac7b5 13298 spe->hdr.conn_and_cmd_data, spe->hdr.type,
523224a3
DK
13299 spe->data.update_data_addr.hi,
13300 spe->data.update_data_addr.lo,
993ac7b5
MC
13301 bp->cnic_kwq_pending);
13302
13303 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13304 bp->cnic_kwq_prod = bp->cnic_kwq;
13305 else
13306 bp->cnic_kwq_prod++;
13307 }
13308
13309 spin_unlock_bh(&bp->spq_lock);
13310
13311 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13312 bnx2x_cnic_sp_post(bp, 0);
13313
13314 return i;
13315}
13316
13317static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13318{
13319 struct cnic_ops *c_ops;
13320 int rc = 0;
13321
13322 mutex_lock(&bp->cnic_mutex);
13707f9e
ED
13323 c_ops = rcu_dereference_protected(bp->cnic_ops,
13324 lockdep_is_held(&bp->cnic_mutex));
993ac7b5
MC
13325 if (c_ops)
13326 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13327 mutex_unlock(&bp->cnic_mutex);
13328
13329 return rc;
13330}
13331
13332static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13333{
13334 struct cnic_ops *c_ops;
13335 int rc = 0;
13336
13337 rcu_read_lock();
13338 c_ops = rcu_dereference(bp->cnic_ops);
13339 if (c_ops)
13340 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13341 rcu_read_unlock();
13342
13343 return rc;
13344}
13345
13346/*
13347 * for commands that have no data
13348 */
9f6c9258 13349int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
993ac7b5
MC
13350{
13351 struct cnic_ctl_info ctl = {0};
13352
13353 ctl.cmd = cmd;
13354
13355 return bnx2x_cnic_ctl_send(bp, &ctl);
13356}
13357
619c5cb6 13358static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
993ac7b5 13359{
619c5cb6 13360 struct cnic_ctl_info ctl = {0};
993ac7b5
MC
13361
13362 /* first we tell CNIC and only then we count this as a completion */
13363 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13364 ctl.data.comp.cid = cid;
619c5cb6 13365 ctl.data.comp.error = err;
993ac7b5
MC
13366
13367 bnx2x_cnic_ctl_send_bh(bp, &ctl);
c2bff63f 13368 bnx2x_cnic_sp_post(bp, 0);
993ac7b5
MC
13369}
13370
619c5cb6
VZ
13371/* Called with netif_addr_lock_bh() taken.
13372 * Sets an rx_mode config for an iSCSI ETH client.
13373 * Doesn't block.
13374 * Completion should be checked outside.
13375 */
13376static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13377{
13378 unsigned long accept_flags = 0, ramrod_flags = 0;
13379 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13380 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13381
13382 if (start) {
13383 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13384 * because it's the only way for UIO Queue to accept
13385 * multicasts (in non-promiscuous mode only one Queue per
13386 * function will receive multicast packets (leading in our
13387 * case).
13388 */
13389 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13390 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13391 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13392 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13393
13394 /* Clear STOP_PENDING bit if START is requested */
13395 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13396
13397 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13398 } else
13399 /* Clear START_PENDING bit if STOP is requested */
13400 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13401
13402 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13403 set_bit(sched_state, &bp->sp_state);
13404 else {
13405 __set_bit(RAMROD_RX, &ramrod_flags);
13406 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13407 ramrod_flags);
13408 }
13409}
13410
993ac7b5
MC
13411static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13412{
13413 struct bnx2x *bp = netdev_priv(dev);
13414 int rc = 0;
13415
13416 switch (ctl->cmd) {
13417 case DRV_CTL_CTXTBL_WR_CMD: {
13418 u32 index = ctl->data.io.offset;
13419 dma_addr_t addr = ctl->data.io.dma_addr;
13420
13421 bnx2x_ilt_wr(bp, index, addr);
13422 break;
13423 }
13424
c2bff63f
DK
13425 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13426 int count = ctl->data.credit.credit_count;
993ac7b5
MC
13427
13428 bnx2x_cnic_sp_post(bp, count);
13429 break;
13430 }
13431
13432 /* rtnl_lock is held. */
13433 case DRV_CTL_START_L2_CMD: {
619c5cb6
VZ
13434 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13435 unsigned long sp_bits = 0;
13436
13437 /* Configure the iSCSI classification object */
13438 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13439 cp->iscsi_l2_client_id,
13440 cp->iscsi_l2_cid, BP_FUNC(bp),
13441 bnx2x_sp(bp, mac_rdata),
13442 bnx2x_sp_mapping(bp, mac_rdata),
13443 BNX2X_FILTER_MAC_PENDING,
13444 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13445 &bp->macs_pool);
ec6ba945 13446
523224a3 13447 /* Set iSCSI MAC address */
619c5cb6
VZ
13448 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13449 if (rc)
13450 break;
523224a3
DK
13451
13452 mmiowb();
13453 barrier();
13454
619c5cb6
VZ
13455 /* Start accepting on iSCSI L2 ring */
13456
13457 netif_addr_lock_bh(dev);
13458 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13459 netif_addr_unlock_bh(dev);
13460
13461 /* bits to wait on */
13462 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13463 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13464
13465 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13466 BNX2X_ERR("rx_mode completion timed out!\n");
523224a3 13467
993ac7b5
MC
13468 break;
13469 }
13470
13471 /* rtnl_lock is held. */
13472 case DRV_CTL_STOP_L2_CMD: {
619c5cb6 13473 unsigned long sp_bits = 0;
993ac7b5 13474
523224a3 13475 /* Stop accepting on iSCSI L2 ring */
619c5cb6
VZ
13476 netif_addr_lock_bh(dev);
13477 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13478 netif_addr_unlock_bh(dev);
13479
13480 /* bits to wait on */
13481 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13482 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13483
13484 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13485 BNX2X_ERR("rx_mode completion timed out!\n");
523224a3
DK
13486
13487 mmiowb();
13488 barrier();
13489
13490 /* Unset iSCSI L2 MAC */
619c5cb6
VZ
13491 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13492 BNX2X_ISCSI_ETH_MAC, true);
993ac7b5
MC
13493 break;
13494 }
c2bff63f
DK
13495 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13496 int count = ctl->data.credit.credit_count;
13497
13498 smp_mb__before_atomic_inc();
6e30dd4e 13499 atomic_add(count, &bp->cq_spq_left);
c2bff63f
DK
13500 smp_mb__after_atomic_inc();
13501 break;
13502 }
1d187b34 13503 case DRV_CTL_ULP_REGISTER_CMD: {
2e499d3c 13504 int ulp_type = ctl->data.register_data.ulp_type;
1d187b34
BW
13505
13506 if (CHIP_IS_E3(bp)) {
13507 int idx = BP_FW_MB_IDX(bp);
2e499d3c
BW
13508 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13509 int path = BP_PATH(bp);
13510 int port = BP_PORT(bp);
13511 int i;
13512 u32 scratch_offset;
13513 u32 *host_addr;
1d187b34 13514
2e499d3c 13515 /* first write capability to shmem2 */
1d187b34
BW
13516 if (ulp_type == CNIC_ULP_ISCSI)
13517 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13518 else if (ulp_type == CNIC_ULP_FCOE)
13519 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13520 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
2e499d3c
BW
13521
13522 if ((ulp_type != CNIC_ULP_FCOE) ||
13523 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13524 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13525 break;
13526
13527 /* if reached here - should write fcoe capabilities */
13528 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13529 if (!scratch_offset)
13530 break;
13531 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13532 fcoe_features[path][port]);
13533 host_addr = (u32 *) &(ctl->data.register_data.
13534 fcoe_features);
13535 for (i = 0; i < sizeof(struct fcoe_capabilities);
13536 i += 4)
13537 REG_WR(bp, scratch_offset + i,
13538 *(host_addr + i/4));
1d187b34
BW
13539 }
13540 break;
13541 }
2e499d3c 13542
1d187b34
BW
13543 case DRV_CTL_ULP_UNREGISTER_CMD: {
13544 int ulp_type = ctl->data.ulp_type;
13545
13546 if (CHIP_IS_E3(bp)) {
13547 int idx = BP_FW_MB_IDX(bp);
13548 u32 cap;
13549
13550 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13551 if (ulp_type == CNIC_ULP_ISCSI)
13552 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13553 else if (ulp_type == CNIC_ULP_FCOE)
13554 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13555 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13556 }
13557 break;
13558 }
993ac7b5
MC
13559
13560 default:
13561 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13562 rc = -EINVAL;
13563 }
13564
13565 return rc;
13566}
13567
9f6c9258 13568void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
993ac7b5
MC
13569{
13570 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13571
13572 if (bp->flags & USING_MSIX_FLAG) {
13573 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13574 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13575 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13576 } else {
13577 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13578 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13579 }
619c5cb6 13580 if (!CHIP_IS_E1x(bp))
f2e0899f
DK
13581 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13582 else
13583 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13584
619c5cb6
VZ
13585 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13586 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
993ac7b5
MC
13587 cp->irq_arr[1].status_blk = bp->def_status_blk;
13588 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
523224a3 13589 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
993ac7b5
MC
13590
13591 cp->num_irq = 2;
13592}
13593
37ae41a9
MS
13594void bnx2x_setup_cnic_info(struct bnx2x *bp)
13595{
13596 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13597
37ae41a9
MS
13598 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13599 bnx2x_cid_ilt_lines(bp);
13600 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13601 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13602 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13603
13604 if (NO_ISCSI_OOO(bp))
13605 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13606}
13607
993ac7b5
MC
13608static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13609 void *data)
13610{
13611 struct bnx2x *bp = netdev_priv(dev);
13612 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
55c11941
MS
13613 int rc;
13614
13615 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
993ac7b5 13616
51c1a580
MS
13617 if (ops == NULL) {
13618 BNX2X_ERR("NULL ops received\n");
993ac7b5 13619 return -EINVAL;
51c1a580 13620 }
993ac7b5 13621
55c11941
MS
13622 if (!CNIC_SUPPORT(bp)) {
13623 BNX2X_ERR("Can't register CNIC when not supported\n");
13624 return -EOPNOTSUPP;
13625 }
13626
13627 if (!CNIC_LOADED(bp)) {
13628 rc = bnx2x_load_cnic(bp);
13629 if (rc) {
13630 BNX2X_ERR("CNIC-related load failed\n");
13631 return rc;
13632 }
55c11941
MS
13633 }
13634
13635 bp->cnic_enabled = true;
13636
993ac7b5
MC
13637 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13638 if (!bp->cnic_kwq)
13639 return -ENOMEM;
13640
13641 bp->cnic_kwq_cons = bp->cnic_kwq;
13642 bp->cnic_kwq_prod = bp->cnic_kwq;
13643 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13644
13645 bp->cnic_spq_pending = 0;
13646 bp->cnic_kwq_pending = 0;
13647
13648 bp->cnic_data = data;
13649
13650 cp->num_irq = 0;
619c5cb6 13651 cp->drv_state |= CNIC_DRV_STATE_REGD;
523224a3 13652 cp->iro_arr = bp->iro_arr;
993ac7b5 13653
993ac7b5 13654 bnx2x_setup_cnic_irq_info(bp);
c2bff63f 13655
993ac7b5
MC
13656 rcu_assign_pointer(bp->cnic_ops, ops);
13657
13658 return 0;
13659}
13660
13661static int bnx2x_unregister_cnic(struct net_device *dev)
13662{
13663 struct bnx2x *bp = netdev_priv(dev);
13664 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13665
13666 mutex_lock(&bp->cnic_mutex);
993ac7b5 13667 cp->drv_state = 0;
2cfa5a04 13668 RCU_INIT_POINTER(bp->cnic_ops, NULL);
993ac7b5
MC
13669 mutex_unlock(&bp->cnic_mutex);
13670 synchronize_rcu();
fea75645 13671 bp->cnic_enabled = false;
993ac7b5
MC
13672 kfree(bp->cnic_kwq);
13673 bp->cnic_kwq = NULL;
13674
13675 return 0;
13676}
13677
13678struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13679{
13680 struct bnx2x *bp = netdev_priv(dev);
13681 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13682
2ba45142
VZ
13683 /* If both iSCSI and FCoE are disabled - return NULL in
13684 * order to indicate CNIC that it should not try to work
13685 * with this device.
13686 */
13687 if (NO_ISCSI(bp) && NO_FCOE(bp))
13688 return NULL;
13689
993ac7b5
MC
13690 cp->drv_owner = THIS_MODULE;
13691 cp->chip_id = CHIP_ID(bp);
13692 cp->pdev = bp->pdev;
13693 cp->io_base = bp->regview;
13694 cp->io_base2 = bp->doorbells;
13695 cp->max_kwqe_pending = 8;
523224a3 13696 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
c2bff63f
DK
13697 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13698 bnx2x_cid_ilt_lines(bp);
993ac7b5 13699 cp->ctx_tbl_len = CNIC_ILT_LINES;
c2bff63f 13700 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
993ac7b5
MC
13701 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13702 cp->drv_ctl = bnx2x_drv_ctl;
13703 cp->drv_register_cnic = bnx2x_register_cnic;
13704 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
37ae41a9 13705 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
619c5cb6
VZ
13706 cp->iscsi_l2_client_id =
13707 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
37ae41a9 13708 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
c2bff63f 13709
2ba45142
VZ
13710 if (NO_ISCSI_OOO(bp))
13711 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13712
13713 if (NO_ISCSI(bp))
13714 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13715
13716 if (NO_FCOE(bp))
13717 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13718
51c1a580
MS
13719 BNX2X_DEV_INFO(
13720 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
c2bff63f
DK
13721 cp->ctx_blk_size,
13722 cp->ctx_tbl_offset,
13723 cp->ctx_tbl_len,
13724 cp->starting_cid);
993ac7b5
MC
13725 return cp;
13726}
993ac7b5 13727
6411280a 13728u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
9b176b6b 13729{
6411280a
AE
13730 struct bnx2x *bp = fp->bp;
13731 u32 offset = BAR_USTRORM_INTMEM;
abc5a021 13732
6411280a
AE
13733 if (IS_VF(bp))
13734 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13735 else if (!CHIP_IS_E1x(bp))
13736 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13737 else
13738 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
8d9ac297 13739
6411280a 13740 return offset;
8d9ac297 13741}
381ac16b 13742
6411280a
AE
13743/* called only on E1H or E2.
13744 * When pretending to be PF, the pretend value is the function number 0...7
13745 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13746 * combination
13747 */
13748int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
381ac16b 13749{
6411280a 13750 u32 pretend_reg;
381ac16b 13751
23826850 13752 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
6411280a 13753 return -1;
381ac16b 13754
6411280a
AE
13755 /* get my own pretend register */
13756 pretend_reg = bnx2x_get_pretend_reg(bp);
13757 REG_WR(bp, pretend_reg, pretend_func_val);
13758 REG_RD(bp, pretend_reg);
381ac16b
AE
13759 return 0;
13760}