]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/net/ethernet/broadcom/bnxt/bnxt.c
bnxt_en: Add a warning message for driver initiated reset
[mirror_ubuntu-jammy-kernel.git] / drivers / net / ethernet / broadcom / bnxt / bnxt.c
CommitLineData
c0c050c5
MC
1/* Broadcom NetXtreme-C/E network driver.
2 *
11f15ed3 3 * Copyright (c) 2014-2016 Broadcom Corporation
c6cc32a2 4 * Copyright (c) 2016-2019 Broadcom Limited
c0c050c5
MC
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
0ca12be9 34#include <linux/mdio.h>
c0c050c5
MC
35#include <linux/if.h>
36#include <linux/if_vlan.h>
32e8239c 37#include <linux/if_bridge.h>
5ac67d8b 38#include <linux/rtc.h>
c6d30e83 39#include <linux/bpf.h>
c0c050c5
MC
40#include <net/ip.h>
41#include <net/tcp.h>
42#include <net/udp.h>
43#include <net/checksum.h>
44#include <net/ip6_checksum.h>
ad51b8e9 45#include <net/udp_tunnel.h>
c0c050c5
MC
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
56f0fd80 53#include <linux/cpumask.h>
2ae7408f 54#include <net/pkt_cls.h>
cde49a42
VV
55#include <linux/hwmon.h>
56#include <linux/hwmon-sysfs.h>
322b87ca 57#include <net/page_pool.h>
c0c050c5
MC
58
59#include "bnxt_hsi.h"
60#include "bnxt.h"
a588e458 61#include "bnxt_ulp.h"
c0c050c5
MC
62#include "bnxt_sriov.h"
63#include "bnxt_ethtool.h"
7df4ae9f 64#include "bnxt_dcb.h"
c6d30e83 65#include "bnxt_xdp.h"
4ab0c6a8 66#include "bnxt_vfr.h"
2ae7408f 67#include "bnxt_tc.h"
3c467bf3 68#include "bnxt_devlink.h"
cabfb09d 69#include "bnxt_debugfs.h"
c0c050c5
MC
70
71#define BNXT_TX_TIMEOUT (5 * HZ)
72
73static const char version[] =
74 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
75
76MODULE_LICENSE("GPL");
77MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
78MODULE_VERSION(DRV_MODULE_VERSION);
79
80#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
81#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
82#define BNXT_RX_COPY_THRESH 256
83
4419dbe6 84#define BNXT_TX_PUSH_THRESH 164
c0c050c5
MC
85
86enum board_idx {
fbc9a523 87 BCM57301,
c0c050c5
MC
88 BCM57302,
89 BCM57304,
1f681688 90 BCM57417_NPAR,
fa853dda 91 BCM58700,
b24eb6ae
MC
92 BCM57311,
93 BCM57312,
fbc9a523 94 BCM57402,
c0c050c5
MC
95 BCM57404,
96 BCM57406,
1f681688
MC
97 BCM57402_NPAR,
98 BCM57407,
b24eb6ae
MC
99 BCM57412,
100 BCM57414,
101 BCM57416,
102 BCM57417,
1f681688 103 BCM57412_NPAR,
5049e33b 104 BCM57314,
1f681688
MC
105 BCM57417_SFP,
106 BCM57416_SFP,
107 BCM57404_NPAR,
108 BCM57406_NPAR,
109 BCM57407_SFP,
adbc8305 110 BCM57407_NPAR,
1f681688
MC
111 BCM57414_NPAR,
112 BCM57416_NPAR,
32b40798
DK
113 BCM57452,
114 BCM57454,
92abef36 115 BCM5745x_NPAR,
1ab968d2 116 BCM57508,
c6cc32a2 117 BCM57504,
51fec80d 118 BCM57502,
49c98421
MC
119 BCM57508_NPAR,
120 BCM57504_NPAR,
121 BCM57502_NPAR,
4a58139b 122 BCM58802,
8ed693b7 123 BCM58804,
4a58139b 124 BCM58808,
adbc8305
MC
125 NETXTREME_E_VF,
126 NETXTREME_C_VF,
618784e3 127 NETXTREME_S_VF,
b16b6891 128 NETXTREME_E_P5_VF,
c0c050c5
MC
129};
130
131/* indexed by enum above */
132static const struct {
133 char *name;
134} board_info[] = {
27573a7d
SB
135 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
136 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
137 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
138 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
139 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
140 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
141 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
142 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
143 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
144 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
145 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
146 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
147 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
148 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
149 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
150 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
151 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
152 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
153 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
154 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
155 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
156 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
157 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
158 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
159 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
160 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
161 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
162 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
92abef36 163 [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
1ab968d2 164 [BCM57508] = { "Broadcom BCM57508 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
c6cc32a2 165 [BCM57504] = { "Broadcom BCM57504 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
51fec80d 166 [BCM57502] = { "Broadcom BCM57502 NetXtreme-E 10Gb/25Gb/50Gb Ethernet" },
49c98421
MC
167 [BCM57508_NPAR] = { "Broadcom BCM57508 NetXtreme-E Ethernet Partition" },
168 [BCM57504_NPAR] = { "Broadcom BCM57504 NetXtreme-E Ethernet Partition" },
169 [BCM57502_NPAR] = { "Broadcom BCM57502 NetXtreme-E Ethernet Partition" },
27573a7d 170 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
8ed693b7 171 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
27573a7d
SB
172 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
173 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
174 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
618784e3 175 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
b16b6891 176 [NETXTREME_E_P5_VF] = { "Broadcom BCM5750X NetXtreme-E Ethernet Virtual Function" },
c0c050c5
MC
177};
178
179static const struct pci_device_id bnxt_pci_tbl[] = {
92abef36
VV
180 { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
181 { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
4a58139b 182 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
adbc8305 183 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
fbc9a523 184 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
c0c050c5
MC
185 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
186 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
1f681688 187 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
fa853dda 188 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
b24eb6ae
MC
189 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
190 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
fbc9a523 191 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
c0c050c5
MC
192 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
193 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
1f681688
MC
194 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
195 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
b24eb6ae
MC
196 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
197 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
198 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
199 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
1f681688 200 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
5049e33b 201 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
1f681688
MC
202 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
203 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
204 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
205 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
206 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
adbc8305
MC
207 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
208 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
1f681688 209 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
adbc8305 210 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
1f681688 211 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
adbc8305 212 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
4a58139b 213 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
32b40798 214 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
1ab968d2 215 { PCI_VDEVICE(BROADCOM, 0x1750), .driver_data = BCM57508 },
c6cc32a2 216 { PCI_VDEVICE(BROADCOM, 0x1751), .driver_data = BCM57504 },
51fec80d 217 { PCI_VDEVICE(BROADCOM, 0x1752), .driver_data = BCM57502 },
49c98421
MC
218 { PCI_VDEVICE(BROADCOM, 0x1800), .driver_data = BCM57508_NPAR },
219 { PCI_VDEVICE(BROADCOM, 0x1801), .driver_data = BCM57504_NPAR },
220 { PCI_VDEVICE(BROADCOM, 0x1802), .driver_data = BCM57502_NPAR },
221 { PCI_VDEVICE(BROADCOM, 0x1803), .driver_data = BCM57508_NPAR },
222 { PCI_VDEVICE(BROADCOM, 0x1804), .driver_data = BCM57504_NPAR },
223 { PCI_VDEVICE(BROADCOM, 0x1805), .driver_data = BCM57502_NPAR },
4a58139b 224 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
8ed693b7 225 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
c0c050c5 226#ifdef CONFIG_BNXT_SRIOV
c7ef35eb
DK
227 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
228 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
adbc8305
MC
229 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
230 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
231 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
232 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
233 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
234 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
51fec80d 235 { PCI_VDEVICE(BROADCOM, 0x1806), .driver_data = NETXTREME_E_P5_VF },
b16b6891 236 { PCI_VDEVICE(BROADCOM, 0x1807), .driver_data = NETXTREME_E_P5_VF },
618784e3 237 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
c0c050c5
MC
238#endif
239 { 0 }
240};
241
242MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
243
244static const u16 bnxt_vf_req_snif[] = {
245 HWRM_FUNC_CFG,
91cdda40 246 HWRM_FUNC_VF_CFG,
c0c050c5
MC
247 HWRM_PORT_PHY_QCFG,
248 HWRM_CFA_L2_FILTER_ALLOC,
249};
250
25be8623 251static const u16 bnxt_async_events_arr[] = {
87c374de
MC
252 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
253 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
254 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
255 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
256 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
2151fe08 257 ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY,
7e914027 258 ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY,
25be8623
MC
259};
260
c213eae8
MC
261static struct workqueue_struct *bnxt_pf_wq;
262
c0c050c5
MC
263static bool bnxt_vf_pciid(enum board_idx idx)
264{
618784e3 265 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
b16b6891 266 idx == NETXTREME_S_VF || idx == NETXTREME_E_P5_VF);
c0c050c5
MC
267}
268
269#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
270#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
271#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
272
c0c050c5
MC
273#define BNXT_CP_DB_IRQ_DIS(db) \
274 writel(DB_CP_IRQ_DIS_FLAGS, db)
275
697197e5
MC
276#define BNXT_DB_CQ(db, idx) \
277 writel(DB_CP_FLAGS | RING_CMP(idx), (db)->doorbell)
278
279#define BNXT_DB_NQ_P5(db, idx) \
280 writeq((db)->db_key64 | DBR_TYPE_NQ | RING_CMP(idx), (db)->doorbell)
281
282#define BNXT_DB_CQ_ARM(db, idx) \
283 writel(DB_CP_REARM_FLAGS | RING_CMP(idx), (db)->doorbell)
284
285#define BNXT_DB_NQ_ARM_P5(db, idx) \
286 writeq((db)->db_key64 | DBR_TYPE_NQ_ARM | RING_CMP(idx), (db)->doorbell)
287
288static void bnxt_db_nq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
289{
290 if (bp->flags & BNXT_FLAG_CHIP_P5)
291 BNXT_DB_NQ_P5(db, idx);
292 else
293 BNXT_DB_CQ(db, idx);
294}
295
296static void bnxt_db_nq_arm(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
297{
298 if (bp->flags & BNXT_FLAG_CHIP_P5)
299 BNXT_DB_NQ_ARM_P5(db, idx);
300 else
301 BNXT_DB_CQ_ARM(db, idx);
302}
303
304static void bnxt_db_cq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
305{
306 if (bp->flags & BNXT_FLAG_CHIP_P5)
307 writeq(db->db_key64 | DBR_TYPE_CQ_ARMALL | RING_CMP(idx),
308 db->doorbell);
309 else
310 BNXT_DB_CQ(db, idx);
311}
312
38413406 313const u16 bnxt_lhint_arr[] = {
c0c050c5
MC
314 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
315 TX_BD_FLAGS_LHINT_512_TO_1023,
316 TX_BD_FLAGS_LHINT_1024_TO_2047,
317 TX_BD_FLAGS_LHINT_1024_TO_2047,
318 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
319 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
320 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
321 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
322 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
323 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
324 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
325 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
326 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
327 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
328 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
329 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
330 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
331 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
332 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
333};
334
ee5c7fb3
SP
335static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
336{
337 struct metadata_dst *md_dst = skb_metadata_dst(skb);
338
339 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
340 return 0;
341
342 return md_dst->u.port_info.port_id;
343}
344
c0c050c5
MC
345static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
346{
347 struct bnxt *bp = netdev_priv(dev);
348 struct tx_bd *txbd;
349 struct tx_bd_ext *txbd1;
350 struct netdev_queue *txq;
351 int i;
352 dma_addr_t mapping;
353 unsigned int length, pad = 0;
354 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
355 u16 prod, last_frag;
356 struct pci_dev *pdev = bp->pdev;
c0c050c5
MC
357 struct bnxt_tx_ring_info *txr;
358 struct bnxt_sw_tx_bd *tx_buf;
359
360 i = skb_get_queue_mapping(skb);
361 if (unlikely(i >= bp->tx_nr_rings)) {
362 dev_kfree_skb_any(skb);
363 return NETDEV_TX_OK;
364 }
365
c0c050c5 366 txq = netdev_get_tx_queue(dev, i);
a960dec9 367 txr = &bp->tx_ring[bp->tx_ring_map[i]];
c0c050c5
MC
368 prod = txr->tx_prod;
369
370 free_size = bnxt_tx_avail(bp, txr);
371 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
372 netif_tx_stop_queue(txq);
373 return NETDEV_TX_BUSY;
374 }
375
376 length = skb->len;
377 len = skb_headlen(skb);
378 last_frag = skb_shinfo(skb)->nr_frags;
379
380 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
381
382 txbd->tx_bd_opaque = prod;
383
384 tx_buf = &txr->tx_buf_ring[prod];
385 tx_buf->skb = skb;
386 tx_buf->nr_frags = last_frag;
387
388 vlan_tag_flags = 0;
ee5c7fb3 389 cfa_action = bnxt_xmit_get_cfa_action(skb);
c0c050c5
MC
390 if (skb_vlan_tag_present(skb)) {
391 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
392 skb_vlan_tag_get(skb);
393 /* Currently supports 8021Q, 8021AD vlan offloads
394 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
395 */
396 if (skb->vlan_proto == htons(ETH_P_8021Q))
397 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
398 }
399
400 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
4419dbe6
MC
401 struct tx_push_buffer *tx_push_buf = txr->tx_push;
402 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
403 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
697197e5 404 void __iomem *db = txr->tx_db.doorbell;
4419dbe6
MC
405 void *pdata = tx_push_buf->data;
406 u64 *end;
407 int j, push_len;
c0c050c5
MC
408
409 /* Set COAL_NOW to be ready quickly for the next push */
410 tx_push->tx_bd_len_flags_type =
411 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
412 TX_BD_TYPE_LONG_TX_BD |
413 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
414 TX_BD_FLAGS_COAL_NOW |
415 TX_BD_FLAGS_PACKET_END |
416 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
417
418 if (skb->ip_summed == CHECKSUM_PARTIAL)
419 tx_push1->tx_bd_hsize_lflags =
420 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
421 else
422 tx_push1->tx_bd_hsize_lflags = 0;
423
424 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
ee5c7fb3
SP
425 tx_push1->tx_bd_cfa_action =
426 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
c0c050c5 427
fbb0fa8b
MC
428 end = pdata + length;
429 end = PTR_ALIGN(end, 8) - 1;
4419dbe6
MC
430 *end = 0;
431
c0c050c5
MC
432 skb_copy_from_linear_data(skb, pdata, len);
433 pdata += len;
434 for (j = 0; j < last_frag; j++) {
435 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
436 void *fptr;
437
438 fptr = skb_frag_address_safe(frag);
439 if (!fptr)
440 goto normal_tx;
441
442 memcpy(pdata, fptr, skb_frag_size(frag));
443 pdata += skb_frag_size(frag);
444 }
445
4419dbe6
MC
446 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
447 txbd->tx_bd_haddr = txr->data_mapping;
c0c050c5
MC
448 prod = NEXT_TX(prod);
449 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
450 memcpy(txbd, tx_push1, sizeof(*txbd));
451 prod = NEXT_TX(prod);
4419dbe6 452 tx_push->doorbell =
c0c050c5
MC
453 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
454 txr->tx_prod = prod;
455
b9a8460a 456 tx_buf->is_push = 1;
c0c050c5 457 netdev_tx_sent_queue(txq, skb->len);
b9a8460a 458 wmb(); /* Sync is_push and byte queue before pushing data */
c0c050c5 459
4419dbe6
MC
460 push_len = (length + sizeof(*tx_push) + 7) / 8;
461 if (push_len > 16) {
697197e5
MC
462 __iowrite64_copy(db, tx_push_buf, 16);
463 __iowrite32_copy(db + 4, tx_push_buf + 1,
9d13744b 464 (push_len - 16) << 1);
4419dbe6 465 } else {
697197e5 466 __iowrite64_copy(db, tx_push_buf, push_len);
4419dbe6 467 }
c0c050c5 468
c0c050c5
MC
469 goto tx_done;
470 }
471
472normal_tx:
473 if (length < BNXT_MIN_PKT_SIZE) {
474 pad = BNXT_MIN_PKT_SIZE - length;
475 if (skb_pad(skb, pad)) {
476 /* SKB already freed. */
477 tx_buf->skb = NULL;
478 return NETDEV_TX_OK;
479 }
480 length = BNXT_MIN_PKT_SIZE;
481 }
482
483 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
484
485 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
486 dev_kfree_skb_any(skb);
487 tx_buf->skb = NULL;
488 return NETDEV_TX_OK;
489 }
490
491 dma_unmap_addr_set(tx_buf, mapping, mapping);
492 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
493 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
494
495 txbd->tx_bd_haddr = cpu_to_le64(mapping);
496
497 prod = NEXT_TX(prod);
498 txbd1 = (struct tx_bd_ext *)
499 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
500
501 txbd1->tx_bd_hsize_lflags = 0;
502 if (skb_is_gso(skb)) {
503 u32 hdr_len;
504
505 if (skb->encapsulation)
506 hdr_len = skb_inner_network_offset(skb) +
507 skb_inner_network_header_len(skb) +
508 inner_tcp_hdrlen(skb);
509 else
510 hdr_len = skb_transport_offset(skb) +
511 tcp_hdrlen(skb);
512
513 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
514 TX_BD_FLAGS_T_IPID |
515 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
516 length = skb_shinfo(skb)->gso_size;
517 txbd1->tx_bd_mss = cpu_to_le32(length);
518 length += hdr_len;
519 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
520 txbd1->tx_bd_hsize_lflags =
521 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
522 txbd1->tx_bd_mss = 0;
523 }
524
525 length >>= 9;
2b3c6885
MC
526 if (unlikely(length >= ARRAY_SIZE(bnxt_lhint_arr))) {
527 dev_warn_ratelimited(&pdev->dev, "Dropped oversize %d bytes TX packet.\n",
528 skb->len);
529 i = 0;
530 goto tx_dma_error;
531 }
c0c050c5
MC
532 flags |= bnxt_lhint_arr[length];
533 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
534
535 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
ee5c7fb3
SP
536 txbd1->tx_bd_cfa_action =
537 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
c0c050c5
MC
538 for (i = 0; i < last_frag; i++) {
539 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
540
541 prod = NEXT_TX(prod);
542 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
543
544 len = skb_frag_size(frag);
545 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
546 DMA_TO_DEVICE);
547
548 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
549 goto tx_dma_error;
550
551 tx_buf = &txr->tx_buf_ring[prod];
552 dma_unmap_addr_set(tx_buf, mapping, mapping);
553
554 txbd->tx_bd_haddr = cpu_to_le64(mapping);
555
556 flags = len << TX_BD_LEN_SHIFT;
557 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
558 }
559
560 flags &= ~TX_BD_LEN;
561 txbd->tx_bd_len_flags_type =
562 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
563 TX_BD_FLAGS_PACKET_END);
564
565 netdev_tx_sent_queue(txq, skb->len);
566
567 /* Sync BD data before updating doorbell */
568 wmb();
569
570 prod = NEXT_TX(prod);
571 txr->tx_prod = prod;
572
6b16f9ee 573 if (!netdev_xmit_more() || netif_xmit_stopped(txq))
697197e5 574 bnxt_db_write(bp, &txr->tx_db, prod);
c0c050c5
MC
575
576tx_done:
577
c0c050c5 578 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
6b16f9ee 579 if (netdev_xmit_more() && !tx_buf->is_push)
697197e5 580 bnxt_db_write(bp, &txr->tx_db, prod);
4d172f21 581
c0c050c5
MC
582 netif_tx_stop_queue(txq);
583
584 /* netif_tx_stop_queue() must be done before checking
585 * tx index in bnxt_tx_avail() below, because in
586 * bnxt_tx_int(), we update tx index before checking for
587 * netif_tx_queue_stopped().
588 */
589 smp_mb();
590 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
591 netif_tx_wake_queue(txq);
592 }
593 return NETDEV_TX_OK;
594
595tx_dma_error:
596 last_frag = i;
597
598 /* start back at beginning and unmap skb */
599 prod = txr->tx_prod;
600 tx_buf = &txr->tx_buf_ring[prod];
601 tx_buf->skb = NULL;
602 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
603 skb_headlen(skb), PCI_DMA_TODEVICE);
604 prod = NEXT_TX(prod);
605
606 /* unmap remaining mapped pages */
607 for (i = 0; i < last_frag; i++) {
608 prod = NEXT_TX(prod);
609 tx_buf = &txr->tx_buf_ring[prod];
610 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
611 skb_frag_size(&skb_shinfo(skb)->frags[i]),
612 PCI_DMA_TODEVICE);
613 }
614
615 dev_kfree_skb_any(skb);
616 return NETDEV_TX_OK;
617}
618
619static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
620{
b6ab4b01 621 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
a960dec9 622 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
c0c050c5
MC
623 u16 cons = txr->tx_cons;
624 struct pci_dev *pdev = bp->pdev;
625 int i;
626 unsigned int tx_bytes = 0;
627
628 for (i = 0; i < nr_pkts; i++) {
629 struct bnxt_sw_tx_bd *tx_buf;
630 struct sk_buff *skb;
631 int j, last;
632
633 tx_buf = &txr->tx_buf_ring[cons];
634 cons = NEXT_TX(cons);
635 skb = tx_buf->skb;
636 tx_buf->skb = NULL;
637
638 if (tx_buf->is_push) {
639 tx_buf->is_push = 0;
640 goto next_tx_int;
641 }
642
643 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
644 skb_headlen(skb), PCI_DMA_TODEVICE);
645 last = tx_buf->nr_frags;
646
647 for (j = 0; j < last; j++) {
648 cons = NEXT_TX(cons);
649 tx_buf = &txr->tx_buf_ring[cons];
650 dma_unmap_page(
651 &pdev->dev,
652 dma_unmap_addr(tx_buf, mapping),
653 skb_frag_size(&skb_shinfo(skb)->frags[j]),
654 PCI_DMA_TODEVICE);
655 }
656
657next_tx_int:
658 cons = NEXT_TX(cons);
659
660 tx_bytes += skb->len;
661 dev_kfree_skb_any(skb);
662 }
663
664 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
665 txr->tx_cons = cons;
666
667 /* Need to make the tx_cons update visible to bnxt_start_xmit()
668 * before checking for netif_tx_queue_stopped(). Without the
669 * memory barrier, there is a small possibility that bnxt_start_xmit()
670 * will miss it and cause the queue to be stopped forever.
671 */
672 smp_mb();
673
674 if (unlikely(netif_tx_queue_stopped(txq)) &&
675 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
676 __netif_tx_lock(txq, smp_processor_id());
677 if (netif_tx_queue_stopped(txq) &&
678 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
679 txr->dev_state != BNXT_DEV_STATE_CLOSING)
680 netif_tx_wake_queue(txq);
681 __netif_tx_unlock(txq);
682 }
683}
684
c61fb99c 685static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
322b87ca 686 struct bnxt_rx_ring_info *rxr,
c61fb99c
MC
687 gfp_t gfp)
688{
689 struct device *dev = &bp->pdev->dev;
690 struct page *page;
691
322b87ca 692 page = page_pool_dev_alloc_pages(rxr->page_pool);
c61fb99c
MC
693 if (!page)
694 return NULL;
695
c519fe9a
SN
696 *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
697 DMA_ATTR_WEAK_ORDERING);
c61fb99c 698 if (dma_mapping_error(dev, *mapping)) {
322b87ca 699 page_pool_recycle_direct(rxr->page_pool, page);
c61fb99c
MC
700 return NULL;
701 }
702 *mapping += bp->rx_dma_offset;
703 return page;
704}
705
c0c050c5
MC
706static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
707 gfp_t gfp)
708{
709 u8 *data;
710 struct pci_dev *pdev = bp->pdev;
711
712 data = kmalloc(bp->rx_buf_size, gfp);
713 if (!data)
714 return NULL;
715
c519fe9a
SN
716 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
717 bp->rx_buf_use_size, bp->rx_dir,
718 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
719
720 if (dma_mapping_error(&pdev->dev, *mapping)) {
721 kfree(data);
722 data = NULL;
723 }
724 return data;
725}
726
38413406
MC
727int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
728 u16 prod, gfp_t gfp)
c0c050c5
MC
729{
730 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
731 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
c0c050c5
MC
732 dma_addr_t mapping;
733
c61fb99c 734 if (BNXT_RX_PAGE_MODE(bp)) {
322b87ca
AG
735 struct page *page =
736 __bnxt_alloc_rx_page(bp, &mapping, rxr, gfp);
c0c050c5 737
c61fb99c
MC
738 if (!page)
739 return -ENOMEM;
740
741 rx_buf->data = page;
742 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
743 } else {
744 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
745
746 if (!data)
747 return -ENOMEM;
748
749 rx_buf->data = data;
750 rx_buf->data_ptr = data + bp->rx_offset;
751 }
11cd119d 752 rx_buf->mapping = mapping;
c0c050c5
MC
753
754 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
c0c050c5
MC
755 return 0;
756}
757
c6d30e83 758void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
c0c050c5
MC
759{
760 u16 prod = rxr->rx_prod;
761 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
762 struct rx_bd *cons_bd, *prod_bd;
763
764 prod_rx_buf = &rxr->rx_buf_ring[prod];
765 cons_rx_buf = &rxr->rx_buf_ring[cons];
766
767 prod_rx_buf->data = data;
6bb19474 768 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
c0c050c5 769
11cd119d 770 prod_rx_buf->mapping = cons_rx_buf->mapping;
c0c050c5
MC
771
772 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
773 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
774
775 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
776}
777
778static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
779{
780 u16 next, max = rxr->rx_agg_bmap_size;
781
782 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
783 if (next >= max)
784 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
785 return next;
786}
787
788static inline int bnxt_alloc_rx_page(struct bnxt *bp,
789 struct bnxt_rx_ring_info *rxr,
790 u16 prod, gfp_t gfp)
791{
792 struct rx_bd *rxbd =
793 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
794 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
795 struct pci_dev *pdev = bp->pdev;
796 struct page *page;
797 dma_addr_t mapping;
798 u16 sw_prod = rxr->rx_sw_agg_prod;
89d0a06c 799 unsigned int offset = 0;
c0c050c5 800
89d0a06c
MC
801 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
802 page = rxr->rx_page;
803 if (!page) {
804 page = alloc_page(gfp);
805 if (!page)
806 return -ENOMEM;
807 rxr->rx_page = page;
808 rxr->rx_page_offset = 0;
809 }
810 offset = rxr->rx_page_offset;
811 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
812 if (rxr->rx_page_offset == PAGE_SIZE)
813 rxr->rx_page = NULL;
814 else
815 get_page(page);
816 } else {
817 page = alloc_page(gfp);
818 if (!page)
819 return -ENOMEM;
820 }
c0c050c5 821
c519fe9a
SN
822 mapping = dma_map_page_attrs(&pdev->dev, page, offset,
823 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
824 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
825 if (dma_mapping_error(&pdev->dev, mapping)) {
826 __free_page(page);
827 return -EIO;
828 }
829
830 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
831 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
832
833 __set_bit(sw_prod, rxr->rx_agg_bmap);
834 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
835 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
836
837 rx_agg_buf->page = page;
89d0a06c 838 rx_agg_buf->offset = offset;
c0c050c5
MC
839 rx_agg_buf->mapping = mapping;
840 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
841 rxbd->rx_bd_opaque = sw_prod;
842 return 0;
843}
844
4a228a3a
MC
845static struct rx_agg_cmp *bnxt_get_agg(struct bnxt *bp,
846 struct bnxt_cp_ring_info *cpr,
847 u16 cp_cons, u16 curr)
848{
849 struct rx_agg_cmp *agg;
850
851 cp_cons = RING_CMP(ADV_RAW_CMP(cp_cons, curr));
852 agg = (struct rx_agg_cmp *)
853 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
854 return agg;
855}
856
bfcd8d79
MC
857static struct rx_agg_cmp *bnxt_get_tpa_agg_p5(struct bnxt *bp,
858 struct bnxt_rx_ring_info *rxr,
859 u16 agg_id, u16 curr)
860{
861 struct bnxt_tpa_info *tpa_info = &rxr->rx_tpa[agg_id];
862
863 return &tpa_info->agg_arr[curr];
864}
865
4a228a3a
MC
866static void bnxt_reuse_rx_agg_bufs(struct bnxt_cp_ring_info *cpr, u16 idx,
867 u16 start, u32 agg_bufs, bool tpa)
c0c050c5 868{
e44758b7 869 struct bnxt_napi *bnapi = cpr->bnapi;
c0c050c5 870 struct bnxt *bp = bnapi->bp;
b6ab4b01 871 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
c0c050c5
MC
872 u16 prod = rxr->rx_agg_prod;
873 u16 sw_prod = rxr->rx_sw_agg_prod;
bfcd8d79 874 bool p5_tpa = false;
c0c050c5
MC
875 u32 i;
876
bfcd8d79
MC
877 if ((bp->flags & BNXT_FLAG_CHIP_P5) && tpa)
878 p5_tpa = true;
879
c0c050c5
MC
880 for (i = 0; i < agg_bufs; i++) {
881 u16 cons;
882 struct rx_agg_cmp *agg;
883 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
884 struct rx_bd *prod_bd;
885 struct page *page;
886
bfcd8d79
MC
887 if (p5_tpa)
888 agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, start + i);
889 else
890 agg = bnxt_get_agg(bp, cpr, idx, start + i);
c0c050c5
MC
891 cons = agg->rx_agg_cmp_opaque;
892 __clear_bit(cons, rxr->rx_agg_bmap);
893
894 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
895 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
896
897 __set_bit(sw_prod, rxr->rx_agg_bmap);
898 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
899 cons_rx_buf = &rxr->rx_agg_ring[cons];
900
901 /* It is possible for sw_prod to be equal to cons, so
902 * set cons_rx_buf->page to NULL first.
903 */
904 page = cons_rx_buf->page;
905 cons_rx_buf->page = NULL;
906 prod_rx_buf->page = page;
89d0a06c 907 prod_rx_buf->offset = cons_rx_buf->offset;
c0c050c5
MC
908
909 prod_rx_buf->mapping = cons_rx_buf->mapping;
910
911 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
912
913 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
914 prod_bd->rx_bd_opaque = sw_prod;
915
916 prod = NEXT_RX_AGG(prod);
917 sw_prod = NEXT_RX_AGG(sw_prod);
c0c050c5
MC
918 }
919 rxr->rx_agg_prod = prod;
920 rxr->rx_sw_agg_prod = sw_prod;
921}
922
c61fb99c
MC
923static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
924 struct bnxt_rx_ring_info *rxr,
925 u16 cons, void *data, u8 *data_ptr,
926 dma_addr_t dma_addr,
927 unsigned int offset_and_len)
928{
929 unsigned int payload = offset_and_len >> 16;
930 unsigned int len = offset_and_len & 0xffff;
d7840976 931 skb_frag_t *frag;
c61fb99c
MC
932 struct page *page = data;
933 u16 prod = rxr->rx_prod;
934 struct sk_buff *skb;
935 int off, err;
936
937 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
938 if (unlikely(err)) {
939 bnxt_reuse_rx_data(rxr, cons, data);
940 return NULL;
941 }
942 dma_addr -= bp->rx_dma_offset;
c519fe9a
SN
943 dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
944 DMA_ATTR_WEAK_ORDERING);
c61fb99c
MC
945
946 if (unlikely(!payload))
c43f1255 947 payload = eth_get_headlen(bp->dev, data_ptr, len);
c61fb99c
MC
948
949 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
950 if (!skb) {
951 __free_page(page);
952 return NULL;
953 }
954
955 off = (void *)data_ptr - page_address(page);
956 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
957 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
958 payload + NET_IP_ALIGN);
959
960 frag = &skb_shinfo(skb)->frags[0];
961 skb_frag_size_sub(frag, payload);
b54c9d5b 962 skb_frag_off_add(frag, payload);
c61fb99c
MC
963 skb->data_len -= payload;
964 skb->tail += payload;
965
966 return skb;
967}
968
c0c050c5
MC
969static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
970 struct bnxt_rx_ring_info *rxr, u16 cons,
6bb19474
MC
971 void *data, u8 *data_ptr,
972 dma_addr_t dma_addr,
973 unsigned int offset_and_len)
c0c050c5 974{
6bb19474 975 u16 prod = rxr->rx_prod;
c0c050c5 976 struct sk_buff *skb;
6bb19474 977 int err;
c0c050c5
MC
978
979 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
980 if (unlikely(err)) {
981 bnxt_reuse_rx_data(rxr, cons, data);
982 return NULL;
983 }
984
985 skb = build_skb(data, 0);
c519fe9a
SN
986 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
987 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
988 if (!skb) {
989 kfree(data);
990 return NULL;
991 }
992
b3dba77c 993 skb_reserve(skb, bp->rx_offset);
6bb19474 994 skb_put(skb, offset_and_len & 0xffff);
c0c050c5
MC
995 return skb;
996}
997
e44758b7
MC
998static struct sk_buff *bnxt_rx_pages(struct bnxt *bp,
999 struct bnxt_cp_ring_info *cpr,
4a228a3a
MC
1000 struct sk_buff *skb, u16 idx,
1001 u32 agg_bufs, bool tpa)
c0c050c5 1002{
e44758b7 1003 struct bnxt_napi *bnapi = cpr->bnapi;
c0c050c5 1004 struct pci_dev *pdev = bp->pdev;
b6ab4b01 1005 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
c0c050c5 1006 u16 prod = rxr->rx_agg_prod;
bfcd8d79 1007 bool p5_tpa = false;
c0c050c5
MC
1008 u32 i;
1009
bfcd8d79
MC
1010 if ((bp->flags & BNXT_FLAG_CHIP_P5) && tpa)
1011 p5_tpa = true;
1012
c0c050c5
MC
1013 for (i = 0; i < agg_bufs; i++) {
1014 u16 cons, frag_len;
1015 struct rx_agg_cmp *agg;
1016 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
1017 struct page *page;
1018 dma_addr_t mapping;
1019
bfcd8d79
MC
1020 if (p5_tpa)
1021 agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, i);
1022 else
1023 agg = bnxt_get_agg(bp, cpr, idx, i);
c0c050c5
MC
1024 cons = agg->rx_agg_cmp_opaque;
1025 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
1026 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
1027
1028 cons_rx_buf = &rxr->rx_agg_ring[cons];
89d0a06c
MC
1029 skb_fill_page_desc(skb, i, cons_rx_buf->page,
1030 cons_rx_buf->offset, frag_len);
c0c050c5
MC
1031 __clear_bit(cons, rxr->rx_agg_bmap);
1032
1033 /* It is possible for bnxt_alloc_rx_page() to allocate
1034 * a sw_prod index that equals the cons index, so we
1035 * need to clear the cons entry now.
1036 */
11cd119d 1037 mapping = cons_rx_buf->mapping;
c0c050c5
MC
1038 page = cons_rx_buf->page;
1039 cons_rx_buf->page = NULL;
1040
1041 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
1042 struct skb_shared_info *shinfo;
1043 unsigned int nr_frags;
1044
1045 shinfo = skb_shinfo(skb);
1046 nr_frags = --shinfo->nr_frags;
1047 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
1048
1049 dev_kfree_skb(skb);
1050
1051 cons_rx_buf->page = page;
1052
1053 /* Update prod since possibly some pages have been
1054 * allocated already.
1055 */
1056 rxr->rx_agg_prod = prod;
4a228a3a 1057 bnxt_reuse_rx_agg_bufs(cpr, idx, i, agg_bufs - i, tpa);
c0c050c5
MC
1058 return NULL;
1059 }
1060
c519fe9a
SN
1061 dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
1062 PCI_DMA_FROMDEVICE,
1063 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
1064
1065 skb->data_len += frag_len;
1066 skb->len += frag_len;
1067 skb->truesize += PAGE_SIZE;
1068
1069 prod = NEXT_RX_AGG(prod);
c0c050c5
MC
1070 }
1071 rxr->rx_agg_prod = prod;
1072 return skb;
1073}
1074
1075static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1076 u8 agg_bufs, u32 *raw_cons)
1077{
1078 u16 last;
1079 struct rx_agg_cmp *agg;
1080
1081 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
1082 last = RING_CMP(*raw_cons);
1083 agg = (struct rx_agg_cmp *)
1084 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
1085 return RX_AGG_CMP_VALID(agg, *raw_cons);
1086}
1087
1088static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
1089 unsigned int len,
1090 dma_addr_t mapping)
1091{
1092 struct bnxt *bp = bnapi->bp;
1093 struct pci_dev *pdev = bp->pdev;
1094 struct sk_buff *skb;
1095
1096 skb = napi_alloc_skb(&bnapi->napi, len);
1097 if (!skb)
1098 return NULL;
1099
745fc05c
MC
1100 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
1101 bp->rx_dir);
c0c050c5 1102
6bb19474
MC
1103 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1104 len + NET_IP_ALIGN);
c0c050c5 1105
745fc05c
MC
1106 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1107 bp->rx_dir);
c0c050c5
MC
1108
1109 skb_put(skb, len);
1110 return skb;
1111}
1112
e44758b7 1113static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
fa7e2812
MC
1114 u32 *raw_cons, void *cmp)
1115{
fa7e2812
MC
1116 struct rx_cmp *rxcmp = cmp;
1117 u32 tmp_raw_cons = *raw_cons;
1118 u8 cmp_type, agg_bufs = 0;
1119
1120 cmp_type = RX_CMP_TYPE(rxcmp);
1121
1122 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1123 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1124 RX_CMP_AGG_BUFS) >>
1125 RX_CMP_AGG_BUFS_SHIFT;
1126 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1127 struct rx_tpa_end_cmp *tpa_end = cmp;
1128
bfcd8d79
MC
1129 if (bp->flags & BNXT_FLAG_CHIP_P5)
1130 return 0;
1131
4a228a3a 1132 agg_bufs = TPA_END_AGG_BUFS(tpa_end);
fa7e2812
MC
1133 }
1134
1135 if (agg_bufs) {
1136 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1137 return -EBUSY;
1138 }
1139 *raw_cons = tmp_raw_cons;
1140 return 0;
1141}
1142
230d1f0d
MC
1143static void bnxt_queue_fw_reset_work(struct bnxt *bp, unsigned long delay)
1144{
1145 if (BNXT_PF(bp))
1146 queue_delayed_work(bnxt_pf_wq, &bp->fw_reset_task, delay);
1147 else
1148 schedule_delayed_work(&bp->fw_reset_task, delay);
1149}
1150
c213eae8
MC
1151static void bnxt_queue_sp_work(struct bnxt *bp)
1152{
1153 if (BNXT_PF(bp))
1154 queue_work(bnxt_pf_wq, &bp->sp_task);
1155 else
1156 schedule_work(&bp->sp_task);
1157}
1158
1159static void bnxt_cancel_sp_work(struct bnxt *bp)
1160{
1161 if (BNXT_PF(bp))
1162 flush_workqueue(bnxt_pf_wq);
1163 else
1164 cancel_work_sync(&bp->sp_task);
1165}
1166
fa7e2812
MC
1167static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
1168{
1169 if (!rxr->bnapi->in_reset) {
1170 rxr->bnapi->in_reset = true;
1171 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
c213eae8 1172 bnxt_queue_sp_work(bp);
fa7e2812
MC
1173 }
1174 rxr->rx_next_cons = 0xffff;
1175}
1176
ec4d8e7c
MC
1177static u16 bnxt_alloc_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1178{
1179 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1180 u16 idx = agg_id & MAX_TPA_P5_MASK;
1181
1182 if (test_bit(idx, map->agg_idx_bmap))
1183 idx = find_first_zero_bit(map->agg_idx_bmap,
1184 BNXT_AGG_IDX_BMAP_SIZE);
1185 __set_bit(idx, map->agg_idx_bmap);
1186 map->agg_id_tbl[agg_id] = idx;
1187 return idx;
1188}
1189
1190static void bnxt_free_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
1191{
1192 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1193
1194 __clear_bit(idx, map->agg_idx_bmap);
1195}
1196
1197static u16 bnxt_lookup_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1198{
1199 struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1200
1201 return map->agg_id_tbl[agg_id];
1202}
1203
c0c050c5
MC
1204static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1205 struct rx_tpa_start_cmp *tpa_start,
1206 struct rx_tpa_start_cmp_ext *tpa_start1)
1207{
c0c050c5 1208 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
bfcd8d79
MC
1209 struct bnxt_tpa_info *tpa_info;
1210 u16 cons, prod, agg_id;
c0c050c5
MC
1211 struct rx_bd *prod_bd;
1212 dma_addr_t mapping;
1213
ec4d8e7c 1214 if (bp->flags & BNXT_FLAG_CHIP_P5) {
bfcd8d79 1215 agg_id = TPA_START_AGG_ID_P5(tpa_start);
ec4d8e7c
MC
1216 agg_id = bnxt_alloc_agg_idx(rxr, agg_id);
1217 } else {
bfcd8d79 1218 agg_id = TPA_START_AGG_ID(tpa_start);
ec4d8e7c 1219 }
c0c050c5
MC
1220 cons = tpa_start->rx_tpa_start_cmp_opaque;
1221 prod = rxr->rx_prod;
1222 cons_rx_buf = &rxr->rx_buf_ring[cons];
1223 prod_rx_buf = &rxr->rx_buf_ring[prod];
1224 tpa_info = &rxr->rx_tpa[agg_id];
1225
bfcd8d79
MC
1226 if (unlikely(cons != rxr->rx_next_cons ||
1227 TPA_START_ERROR(tpa_start))) {
1228 netdev_warn(bp->dev, "TPA cons %x, expected cons %x, error code %x\n",
1229 cons, rxr->rx_next_cons,
1230 TPA_START_ERROR_CODE(tpa_start1));
fa7e2812
MC
1231 bnxt_sched_reset(bp, rxr);
1232 return;
1233 }
ee5c7fb3
SP
1234 /* Store cfa_code in tpa_info to use in tpa_end
1235 * completion processing.
1236 */
1237 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
c0c050c5 1238 prod_rx_buf->data = tpa_info->data;
6bb19474 1239 prod_rx_buf->data_ptr = tpa_info->data_ptr;
c0c050c5
MC
1240
1241 mapping = tpa_info->mapping;
11cd119d 1242 prod_rx_buf->mapping = mapping;
c0c050c5
MC
1243
1244 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1245
1246 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1247
1248 tpa_info->data = cons_rx_buf->data;
6bb19474 1249 tpa_info->data_ptr = cons_rx_buf->data_ptr;
c0c050c5 1250 cons_rx_buf->data = NULL;
11cd119d 1251 tpa_info->mapping = cons_rx_buf->mapping;
c0c050c5
MC
1252
1253 tpa_info->len =
1254 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1255 RX_TPA_START_CMP_LEN_SHIFT;
1256 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1257 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1258
1259 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1260 tpa_info->gso_type = SKB_GSO_TCPV4;
1261 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
50f011b6 1262 if (hash_type == 3 || TPA_START_IS_IPV6(tpa_start1))
c0c050c5
MC
1263 tpa_info->gso_type = SKB_GSO_TCPV6;
1264 tpa_info->rss_hash =
1265 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1266 } else {
1267 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1268 tpa_info->gso_type = 0;
1269 if (netif_msg_rx_err(bp))
1270 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1271 }
1272 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1273 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
94758f8d 1274 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
bfcd8d79 1275 tpa_info->agg_count = 0;
c0c050c5
MC
1276
1277 rxr->rx_prod = NEXT_RX(prod);
1278 cons = NEXT_RX(cons);
376a5b86 1279 rxr->rx_next_cons = NEXT_RX(cons);
c0c050c5
MC
1280 cons_rx_buf = &rxr->rx_buf_ring[cons];
1281
1282 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1283 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1284 cons_rx_buf->data = NULL;
1285}
1286
4a228a3a 1287static void bnxt_abort_tpa(struct bnxt_cp_ring_info *cpr, u16 idx, u32 agg_bufs)
c0c050c5
MC
1288{
1289 if (agg_bufs)
4a228a3a 1290 bnxt_reuse_rx_agg_bufs(cpr, idx, 0, agg_bufs, true);
c0c050c5
MC
1291}
1292
bee5a188
MC
1293#ifdef CONFIG_INET
1294static void bnxt_gro_tunnel(struct sk_buff *skb, __be16 ip_proto)
1295{
1296 struct udphdr *uh = NULL;
1297
1298 if (ip_proto == htons(ETH_P_IP)) {
1299 struct iphdr *iph = (struct iphdr *)skb->data;
1300
1301 if (iph->protocol == IPPROTO_UDP)
1302 uh = (struct udphdr *)(iph + 1);
1303 } else {
1304 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1305
1306 if (iph->nexthdr == IPPROTO_UDP)
1307 uh = (struct udphdr *)(iph + 1);
1308 }
1309 if (uh) {
1310 if (uh->check)
1311 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL_CSUM;
1312 else
1313 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1314 }
1315}
1316#endif
1317
94758f8d
MC
1318static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1319 int payload_off, int tcp_ts,
1320 struct sk_buff *skb)
1321{
1322#ifdef CONFIG_INET
1323 struct tcphdr *th;
1324 int len, nw_off;
1325 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1326 u32 hdr_info = tpa_info->hdr_info;
1327 bool loopback = false;
1328
1329 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1330 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1331 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1332
1333 /* If the packet is an internal loopback packet, the offsets will
1334 * have an extra 4 bytes.
1335 */
1336 if (inner_mac_off == 4) {
1337 loopback = true;
1338 } else if (inner_mac_off > 4) {
1339 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1340 ETH_HLEN - 2));
1341
1342 /* We only support inner iPv4/ipv6. If we don't see the
1343 * correct protocol ID, it must be a loopback packet where
1344 * the offsets are off by 4.
1345 */
09a7636a 1346 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
94758f8d
MC
1347 loopback = true;
1348 }
1349 if (loopback) {
1350 /* internal loopback packet, subtract all offsets by 4 */
1351 inner_ip_off -= 4;
1352 inner_mac_off -= 4;
1353 outer_ip_off -= 4;
1354 }
1355
1356 nw_off = inner_ip_off - ETH_HLEN;
1357 skb_set_network_header(skb, nw_off);
1358 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1359 struct ipv6hdr *iph = ipv6_hdr(skb);
1360
1361 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1362 len = skb->len - skb_transport_offset(skb);
1363 th = tcp_hdr(skb);
1364 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1365 } else {
1366 struct iphdr *iph = ip_hdr(skb);
1367
1368 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1369 len = skb->len - skb_transport_offset(skb);
1370 th = tcp_hdr(skb);
1371 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1372 }
1373
1374 if (inner_mac_off) { /* tunnel */
94758f8d
MC
1375 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1376 ETH_HLEN - 2));
1377
bee5a188 1378 bnxt_gro_tunnel(skb, proto);
94758f8d
MC
1379 }
1380#endif
1381 return skb;
1382}
1383
67912c36
MC
1384static struct sk_buff *bnxt_gro_func_5750x(struct bnxt_tpa_info *tpa_info,
1385 int payload_off, int tcp_ts,
1386 struct sk_buff *skb)
1387{
1388#ifdef CONFIG_INET
1389 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1390 u32 hdr_info = tpa_info->hdr_info;
1391 int iphdr_len, nw_off;
1392
1393 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1394 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1395 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1396
1397 nw_off = inner_ip_off - ETH_HLEN;
1398 skb_set_network_header(skb, nw_off);
1399 iphdr_len = (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) ?
1400 sizeof(struct ipv6hdr) : sizeof(struct iphdr);
1401 skb_set_transport_header(skb, nw_off + iphdr_len);
1402
1403 if (inner_mac_off) { /* tunnel */
1404 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1405 ETH_HLEN - 2));
1406
1407 bnxt_gro_tunnel(skb, proto);
1408 }
1409#endif
1410 return skb;
1411}
1412
c0c050c5
MC
1413#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1414#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1415
309369c9
MC
1416static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1417 int payload_off, int tcp_ts,
c0c050c5
MC
1418 struct sk_buff *skb)
1419{
d1611c3a 1420#ifdef CONFIG_INET
c0c050c5 1421 struct tcphdr *th;
719ca811 1422 int len, nw_off, tcp_opt_len = 0;
27e24189 1423
309369c9 1424 if (tcp_ts)
c0c050c5
MC
1425 tcp_opt_len = 12;
1426
c0c050c5
MC
1427 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1428 struct iphdr *iph;
1429
1430 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1431 ETH_HLEN;
1432 skb_set_network_header(skb, nw_off);
1433 iph = ip_hdr(skb);
1434 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1435 len = skb->len - skb_transport_offset(skb);
1436 th = tcp_hdr(skb);
1437 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1438 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1439 struct ipv6hdr *iph;
1440
1441 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1442 ETH_HLEN;
1443 skb_set_network_header(skb, nw_off);
1444 iph = ipv6_hdr(skb);
1445 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1446 len = skb->len - skb_transport_offset(skb);
1447 th = tcp_hdr(skb);
1448 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1449 } else {
1450 dev_kfree_skb_any(skb);
1451 return NULL;
1452 }
c0c050c5 1453
bee5a188
MC
1454 if (nw_off) /* tunnel */
1455 bnxt_gro_tunnel(skb, skb->protocol);
c0c050c5
MC
1456#endif
1457 return skb;
1458}
1459
309369c9
MC
1460static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1461 struct bnxt_tpa_info *tpa_info,
1462 struct rx_tpa_end_cmp *tpa_end,
1463 struct rx_tpa_end_cmp_ext *tpa_end1,
1464 struct sk_buff *skb)
1465{
1466#ifdef CONFIG_INET
1467 int payload_off;
1468 u16 segs;
1469
1470 segs = TPA_END_TPA_SEGS(tpa_end);
1471 if (segs == 1)
1472 return skb;
1473
1474 NAPI_GRO_CB(skb)->count = segs;
1475 skb_shinfo(skb)->gso_size =
1476 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1477 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
bfcd8d79
MC
1478 if (bp->flags & BNXT_FLAG_CHIP_P5)
1479 payload_off = TPA_END_PAYLOAD_OFF_P5(tpa_end1);
1480 else
1481 payload_off = TPA_END_PAYLOAD_OFF(tpa_end);
309369c9 1482 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
5910906c
MC
1483 if (likely(skb))
1484 tcp_gro_complete(skb);
309369c9
MC
1485#endif
1486 return skb;
1487}
1488
ee5c7fb3
SP
1489/* Given the cfa_code of a received packet determine which
1490 * netdev (vf-rep or PF) the packet is destined to.
1491 */
1492static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1493{
1494 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1495
1496 /* if vf-rep dev is NULL, the must belongs to the PF */
1497 return dev ? dev : bp->dev;
1498}
1499
c0c050c5 1500static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
e44758b7 1501 struct bnxt_cp_ring_info *cpr,
c0c050c5
MC
1502 u32 *raw_cons,
1503 struct rx_tpa_end_cmp *tpa_end,
1504 struct rx_tpa_end_cmp_ext *tpa_end1,
4e5dbbda 1505 u8 *event)
c0c050c5 1506{
e44758b7 1507 struct bnxt_napi *bnapi = cpr->bnapi;
b6ab4b01 1508 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
6bb19474 1509 u8 *data_ptr, agg_bufs;
c0c050c5
MC
1510 unsigned int len;
1511 struct bnxt_tpa_info *tpa_info;
1512 dma_addr_t mapping;
1513 struct sk_buff *skb;
bfcd8d79 1514 u16 idx = 0, agg_id;
6bb19474 1515 void *data;
bfcd8d79 1516 bool gro;
c0c050c5 1517
fa7e2812 1518 if (unlikely(bnapi->in_reset)) {
e44758b7 1519 int rc = bnxt_discard_rx(bp, cpr, raw_cons, tpa_end);
fa7e2812
MC
1520
1521 if (rc < 0)
1522 return ERR_PTR(-EBUSY);
1523 return NULL;
1524 }
1525
bfcd8d79
MC
1526 if (bp->flags & BNXT_FLAG_CHIP_P5) {
1527 agg_id = TPA_END_AGG_ID_P5(tpa_end);
ec4d8e7c 1528 agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
bfcd8d79
MC
1529 agg_bufs = TPA_END_AGG_BUFS_P5(tpa_end1);
1530 tpa_info = &rxr->rx_tpa[agg_id];
1531 if (unlikely(agg_bufs != tpa_info->agg_count)) {
1532 netdev_warn(bp->dev, "TPA end agg_buf %d != expected agg_bufs %d\n",
1533 agg_bufs, tpa_info->agg_count);
1534 agg_bufs = tpa_info->agg_count;
1535 }
1536 tpa_info->agg_count = 0;
1537 *event |= BNXT_AGG_EVENT;
ec4d8e7c 1538 bnxt_free_agg_idx(rxr, agg_id);
bfcd8d79
MC
1539 idx = agg_id;
1540 gro = !!(bp->flags & BNXT_FLAG_GRO);
1541 } else {
1542 agg_id = TPA_END_AGG_ID(tpa_end);
1543 agg_bufs = TPA_END_AGG_BUFS(tpa_end);
1544 tpa_info = &rxr->rx_tpa[agg_id];
1545 idx = RING_CMP(*raw_cons);
1546 if (agg_bufs) {
1547 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1548 return ERR_PTR(-EBUSY);
1549
1550 *event |= BNXT_AGG_EVENT;
1551 idx = NEXT_CMP(idx);
1552 }
1553 gro = !!TPA_END_GRO(tpa_end);
1554 }
c0c050c5 1555 data = tpa_info->data;
6bb19474
MC
1556 data_ptr = tpa_info->data_ptr;
1557 prefetch(data_ptr);
c0c050c5
MC
1558 len = tpa_info->len;
1559 mapping = tpa_info->mapping;
1560
69c149e2 1561 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
4a228a3a 1562 bnxt_abort_tpa(cpr, idx, agg_bufs);
69c149e2
MC
1563 if (agg_bufs > MAX_SKB_FRAGS)
1564 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1565 agg_bufs, (int)MAX_SKB_FRAGS);
c0c050c5
MC
1566 return NULL;
1567 }
1568
1569 if (len <= bp->rx_copy_thresh) {
6bb19474 1570 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
c0c050c5 1571 if (!skb) {
4a228a3a 1572 bnxt_abort_tpa(cpr, idx, agg_bufs);
c0c050c5
MC
1573 return NULL;
1574 }
1575 } else {
1576 u8 *new_data;
1577 dma_addr_t new_mapping;
1578
1579 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1580 if (!new_data) {
4a228a3a 1581 bnxt_abort_tpa(cpr, idx, agg_bufs);
c0c050c5
MC
1582 return NULL;
1583 }
1584
1585 tpa_info->data = new_data;
b3dba77c 1586 tpa_info->data_ptr = new_data + bp->rx_offset;
c0c050c5
MC
1587 tpa_info->mapping = new_mapping;
1588
1589 skb = build_skb(data, 0);
c519fe9a
SN
1590 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1591 bp->rx_buf_use_size, bp->rx_dir,
1592 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
1593
1594 if (!skb) {
1595 kfree(data);
4a228a3a 1596 bnxt_abort_tpa(cpr, idx, agg_bufs);
c0c050c5
MC
1597 return NULL;
1598 }
b3dba77c 1599 skb_reserve(skb, bp->rx_offset);
c0c050c5
MC
1600 skb_put(skb, len);
1601 }
1602
1603 if (agg_bufs) {
4a228a3a 1604 skb = bnxt_rx_pages(bp, cpr, skb, idx, agg_bufs, true);
c0c050c5
MC
1605 if (!skb) {
1606 /* Page reuse already handled by bnxt_rx_pages(). */
1607 return NULL;
1608 }
1609 }
ee5c7fb3
SP
1610
1611 skb->protocol =
1612 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
c0c050c5
MC
1613
1614 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1615 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1616
8852ddb4
MC
1617 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1618 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
c0c050c5
MC
1619 u16 vlan_proto = tpa_info->metadata >>
1620 RX_CMP_FLAGS2_METADATA_TPID_SFT;
ed7bc602 1621 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
c0c050c5 1622
8852ddb4 1623 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
c0c050c5
MC
1624 }
1625
1626 skb_checksum_none_assert(skb);
1627 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1628 skb->ip_summed = CHECKSUM_UNNECESSARY;
1629 skb->csum_level =
1630 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1631 }
1632
bfcd8d79 1633 if (gro)
309369c9 1634 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
c0c050c5
MC
1635
1636 return skb;
1637}
1638
8fe88ce7
MC
1639static void bnxt_tpa_agg(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1640 struct rx_agg_cmp *rx_agg)
1641{
1642 u16 agg_id = TPA_AGG_AGG_ID(rx_agg);
1643 struct bnxt_tpa_info *tpa_info;
1644
ec4d8e7c 1645 agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
8fe88ce7
MC
1646 tpa_info = &rxr->rx_tpa[agg_id];
1647 BUG_ON(tpa_info->agg_count >= MAX_SKB_FRAGS);
1648 tpa_info->agg_arr[tpa_info->agg_count++] = *rx_agg;
1649}
1650
ee5c7fb3
SP
1651static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1652 struct sk_buff *skb)
1653{
1654 if (skb->dev != bp->dev) {
1655 /* this packet belongs to a vf-rep */
1656 bnxt_vf_rep_rx(bp, skb);
1657 return;
1658 }
1659 skb_record_rx_queue(skb, bnapi->index);
1660 napi_gro_receive(&bnapi->napi, skb);
1661}
1662
c0c050c5
MC
1663/* returns the following:
1664 * 1 - 1 packet successfully received
1665 * 0 - successful TPA_START, packet not completed yet
1666 * -EBUSY - completion ring does not have all the agg buffers yet
1667 * -ENOMEM - packet aborted due to out of memory
1668 * -EIO - packet aborted due to hw error indicated in BD
1669 */
e44758b7
MC
1670static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1671 u32 *raw_cons, u8 *event)
c0c050c5 1672{
e44758b7 1673 struct bnxt_napi *bnapi = cpr->bnapi;
b6ab4b01 1674 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
c0c050c5
MC
1675 struct net_device *dev = bp->dev;
1676 struct rx_cmp *rxcmp;
1677 struct rx_cmp_ext *rxcmp1;
1678 u32 tmp_raw_cons = *raw_cons;
ee5c7fb3 1679 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
c0c050c5
MC
1680 struct bnxt_sw_rx_bd *rx_buf;
1681 unsigned int len;
6bb19474 1682 u8 *data_ptr, agg_bufs, cmp_type;
c0c050c5
MC
1683 dma_addr_t dma_addr;
1684 struct sk_buff *skb;
6bb19474 1685 void *data;
c0c050c5 1686 int rc = 0;
c61fb99c 1687 u32 misc;
c0c050c5
MC
1688
1689 rxcmp = (struct rx_cmp *)
1690 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1691
8fe88ce7
MC
1692 cmp_type = RX_CMP_TYPE(rxcmp);
1693
1694 if (cmp_type == CMP_TYPE_RX_TPA_AGG_CMP) {
1695 bnxt_tpa_agg(bp, rxr, (struct rx_agg_cmp *)rxcmp);
1696 goto next_rx_no_prod_no_len;
1697 }
1698
c0c050c5
MC
1699 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1700 cp_cons = RING_CMP(tmp_raw_cons);
1701 rxcmp1 = (struct rx_cmp_ext *)
1702 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1703
1704 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1705 return -EBUSY;
1706
c0c050c5
MC
1707 prod = rxr->rx_prod;
1708
1709 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1710 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1711 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1712
4e5dbbda 1713 *event |= BNXT_RX_EVENT;
e7e70fa6 1714 goto next_rx_no_prod_no_len;
c0c050c5
MC
1715
1716 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
e44758b7 1717 skb = bnxt_tpa_end(bp, cpr, &tmp_raw_cons,
c0c050c5 1718 (struct rx_tpa_end_cmp *)rxcmp,
4e5dbbda 1719 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
c0c050c5 1720
1fac4b2f 1721 if (IS_ERR(skb))
c0c050c5
MC
1722 return -EBUSY;
1723
1724 rc = -ENOMEM;
1725 if (likely(skb)) {
ee5c7fb3 1726 bnxt_deliver_skb(bp, bnapi, skb);
c0c050c5
MC
1727 rc = 1;
1728 }
4e5dbbda 1729 *event |= BNXT_RX_EVENT;
e7e70fa6 1730 goto next_rx_no_prod_no_len;
c0c050c5
MC
1731 }
1732
1733 cons = rxcmp->rx_cmp_opaque;
fa7e2812 1734 if (unlikely(cons != rxr->rx_next_cons)) {
e44758b7 1735 int rc1 = bnxt_discard_rx(bp, cpr, raw_cons, rxcmp);
fa7e2812 1736
a1b0e4e6
MC
1737 netdev_warn(bp->dev, "RX cons %x != expected cons %x\n",
1738 cons, rxr->rx_next_cons);
fa7e2812
MC
1739 bnxt_sched_reset(bp, rxr);
1740 return rc1;
1741 }
a1b0e4e6
MC
1742 rx_buf = &rxr->rx_buf_ring[cons];
1743 data = rx_buf->data;
1744 data_ptr = rx_buf->data_ptr;
6bb19474 1745 prefetch(data_ptr);
c0c050c5 1746
c61fb99c
MC
1747 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1748 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
c0c050c5
MC
1749
1750 if (agg_bufs) {
1751 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1752 return -EBUSY;
1753
1754 cp_cons = NEXT_CMP(cp_cons);
4e5dbbda 1755 *event |= BNXT_AGG_EVENT;
c0c050c5 1756 }
4e5dbbda 1757 *event |= BNXT_RX_EVENT;
c0c050c5
MC
1758
1759 rx_buf->data = NULL;
1760 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
8e44e96c
MC
1761 u32 rx_err = le32_to_cpu(rxcmp1->rx_cmp_cfa_code_errors_v2);
1762
c0c050c5
MC
1763 bnxt_reuse_rx_data(rxr, cons, data);
1764 if (agg_bufs)
4a228a3a
MC
1765 bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0, agg_bufs,
1766 false);
c0c050c5
MC
1767
1768 rc = -EIO;
8e44e96c 1769 if (rx_err & RX_CMPL_ERRORS_BUFFER_ERROR_MASK) {
19b3751f
MC
1770 bnapi->cp_ring.rx_buf_errors++;
1771 if (!(bp->flags & BNXT_FLAG_CHIP_P5)) {
1772 netdev_warn(bp->dev, "RX buffer error %x\n",
1773 rx_err);
1774 bnxt_sched_reset(bp, rxr);
1775 }
8e44e96c 1776 }
0b397b17 1777 goto next_rx_no_len;
c0c050c5
MC
1778 }
1779
1780 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
11cd119d 1781 dma_addr = rx_buf->mapping;
c0c050c5 1782
c6d30e83
MC
1783 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1784 rc = 1;
1785 goto next_rx;
1786 }
1787
c0c050c5 1788 if (len <= bp->rx_copy_thresh) {
6bb19474 1789 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
c0c050c5
MC
1790 bnxt_reuse_rx_data(rxr, cons, data);
1791 if (!skb) {
296d5b54 1792 if (agg_bufs)
4a228a3a
MC
1793 bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0,
1794 agg_bufs, false);
c0c050c5
MC
1795 rc = -ENOMEM;
1796 goto next_rx;
1797 }
1798 } else {
c61fb99c
MC
1799 u32 payload;
1800
c6d30e83
MC
1801 if (rx_buf->data_ptr == data_ptr)
1802 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1803 else
1804 payload = 0;
6bb19474 1805 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
c61fb99c 1806 payload | len);
c0c050c5
MC
1807 if (!skb) {
1808 rc = -ENOMEM;
1809 goto next_rx;
1810 }
1811 }
1812
1813 if (agg_bufs) {
4a228a3a 1814 skb = bnxt_rx_pages(bp, cpr, skb, cp_cons, agg_bufs, false);
c0c050c5
MC
1815 if (!skb) {
1816 rc = -ENOMEM;
1817 goto next_rx;
1818 }
1819 }
1820
1821 if (RX_CMP_HASH_VALID(rxcmp)) {
1822 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1823 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1824
1825 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1826 if (hash_type != 1 && hash_type != 3)
1827 type = PKT_HASH_TYPE_L3;
1828 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1829 }
1830
ee5c7fb3
SP
1831 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1832 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
c0c050c5 1833
8852ddb4
MC
1834 if ((rxcmp1->rx_cmp_flags2 &
1835 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1836 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
c0c050c5 1837 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
ed7bc602 1838 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
c0c050c5
MC
1839 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1840
8852ddb4 1841 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
c0c050c5
MC
1842 }
1843
1844 skb_checksum_none_assert(skb);
1845 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1846 if (dev->features & NETIF_F_RXCSUM) {
1847 skb->ip_summed = CHECKSUM_UNNECESSARY;
1848 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1849 }
1850 } else {
665e350d
SB
1851 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1852 if (dev->features & NETIF_F_RXCSUM)
d1981929 1853 bnapi->cp_ring.rx_l4_csum_errors++;
665e350d 1854 }
c0c050c5
MC
1855 }
1856
ee5c7fb3 1857 bnxt_deliver_skb(bp, bnapi, skb);
c0c050c5
MC
1858 rc = 1;
1859
1860next_rx:
6a8788f2
AG
1861 cpr->rx_packets += 1;
1862 cpr->rx_bytes += len;
e7e70fa6 1863
0b397b17
MC
1864next_rx_no_len:
1865 rxr->rx_prod = NEXT_RX(prod);
1866 rxr->rx_next_cons = NEXT_RX(cons);
1867
e7e70fa6 1868next_rx_no_prod_no_len:
c0c050c5
MC
1869 *raw_cons = tmp_raw_cons;
1870
1871 return rc;
1872}
1873
2270bc5d
MC
1874/* In netpoll mode, if we are using a combined completion ring, we need to
1875 * discard the rx packets and recycle the buffers.
1876 */
e44758b7
MC
1877static int bnxt_force_rx_discard(struct bnxt *bp,
1878 struct bnxt_cp_ring_info *cpr,
2270bc5d
MC
1879 u32 *raw_cons, u8 *event)
1880{
2270bc5d
MC
1881 u32 tmp_raw_cons = *raw_cons;
1882 struct rx_cmp_ext *rxcmp1;
1883 struct rx_cmp *rxcmp;
1884 u16 cp_cons;
1885 u8 cmp_type;
1886
1887 cp_cons = RING_CMP(tmp_raw_cons);
1888 rxcmp = (struct rx_cmp *)
1889 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1890
1891 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1892 cp_cons = RING_CMP(tmp_raw_cons);
1893 rxcmp1 = (struct rx_cmp_ext *)
1894 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1895
1896 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1897 return -EBUSY;
1898
1899 cmp_type = RX_CMP_TYPE(rxcmp);
1900 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1901 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1902 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1903 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1904 struct rx_tpa_end_cmp_ext *tpa_end1;
1905
1906 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
1907 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
1908 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
1909 }
e44758b7 1910 return bnxt_rx_pkt(bp, cpr, raw_cons, event);
2270bc5d
MC
1911}
1912
7e914027
MC
1913u32 bnxt_fw_health_readl(struct bnxt *bp, int reg_idx)
1914{
1915 struct bnxt_fw_health *fw_health = bp->fw_health;
1916 u32 reg = fw_health->regs[reg_idx];
1917 u32 reg_type, reg_off, val = 0;
1918
1919 reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
1920 reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
1921 switch (reg_type) {
1922 case BNXT_FW_HEALTH_REG_TYPE_CFG:
1923 pci_read_config_dword(bp->pdev, reg_off, &val);
1924 break;
1925 case BNXT_FW_HEALTH_REG_TYPE_GRC:
1926 reg_off = fw_health->mapped_regs[reg_idx];
1927 /* fall through */
1928 case BNXT_FW_HEALTH_REG_TYPE_BAR0:
1929 val = readl(bp->bar0 + reg_off);
1930 break;
1931 case BNXT_FW_HEALTH_REG_TYPE_BAR1:
1932 val = readl(bp->bar1 + reg_off);
1933 break;
1934 }
1935 if (reg_idx == BNXT_FW_RESET_INPROG_REG)
1936 val &= fw_health->fw_reset_inprog_reg_mask;
1937 return val;
1938}
1939
4bb13abf 1940#define BNXT_GET_EVENT_PORT(data) \
87c374de
MC
1941 ((data) & \
1942 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
4bb13abf 1943
c0c050c5
MC
1944static int bnxt_async_event_process(struct bnxt *bp,
1945 struct hwrm_async_event_cmpl *cmpl)
1946{
1947 u16 event_id = le16_to_cpu(cmpl->event_id);
1948
1949 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1950 switch (event_id) {
87c374de 1951 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
8cbde117
MC
1952 u32 data1 = le32_to_cpu(cmpl->event_data1);
1953 struct bnxt_link_info *link_info = &bp->link_info;
1954
1955 if (BNXT_VF(bp))
1956 goto async_event_process_exit;
a8168b6c
MC
1957
1958 /* print unsupported speed warning in forced speed mode only */
1959 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
1960 (data1 & 0x20000)) {
8cbde117
MC
1961 u16 fw_speed = link_info->force_link_speed;
1962 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1963
a8168b6c
MC
1964 if (speed != SPEED_UNKNOWN)
1965 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1966 speed);
8cbde117 1967 }
286ef9d6 1968 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
8cbde117 1969 }
bc171e87 1970 /* fall through */
87c374de 1971 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
c0c050c5 1972 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
19241368 1973 break;
87c374de 1974 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
19241368 1975 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
c0c050c5 1976 break;
87c374de 1977 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
4bb13abf
MC
1978 u32 data1 = le32_to_cpu(cmpl->event_data1);
1979 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1980
1981 if (BNXT_VF(bp))
1982 break;
1983
1984 if (bp->pf.port_id != port_id)
1985 break;
1986
4bb13abf
MC
1987 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1988 break;
1989 }
87c374de 1990 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
fc0f1929
MC
1991 if (BNXT_PF(bp))
1992 goto async_event_process_exit;
1993 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1994 break;
acfb50e4
VV
1995 case ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY: {
1996 u32 data1 = le32_to_cpu(cmpl->event_data1);
1997
2151fe08
MC
1998 bp->fw_reset_timestamp = jiffies;
1999 bp->fw_reset_min_dsecs = cmpl->timestamp_lo;
2000 if (!bp->fw_reset_min_dsecs)
2001 bp->fw_reset_min_dsecs = BNXT_DFLT_FW_RST_MIN_DSECS;
2002 bp->fw_reset_max_dsecs = le16_to_cpu(cmpl->timestamp_hi);
2003 if (!bp->fw_reset_max_dsecs)
2004 bp->fw_reset_max_dsecs = BNXT_DFLT_FW_RST_MAX_DSECS;
acfb50e4
VV
2005 if (EVENT_DATA1_RESET_NOTIFY_FATAL(data1)) {
2006 netdev_warn(bp->dev, "Firmware fatal reset event received\n");
2007 set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
2008 } else {
2009 netdev_warn(bp->dev, "Firmware non-fatal reset event received, max wait time %d msec\n",
2010 bp->fw_reset_max_dsecs * 100);
2011 }
2151fe08
MC
2012 set_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event);
2013 break;
acfb50e4 2014 }
7e914027
MC
2015 case ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY: {
2016 struct bnxt_fw_health *fw_health = bp->fw_health;
2017 u32 data1 = le32_to_cpu(cmpl->event_data1);
2018
2019 if (!fw_health)
2020 goto async_event_process_exit;
2021
2022 fw_health->enabled = EVENT_DATA1_RECOVERY_ENABLED(data1);
2023 fw_health->master = EVENT_DATA1_RECOVERY_MASTER_FUNC(data1);
2024 if (!fw_health->enabled)
2025 break;
2026
2027 if (netif_msg_drv(bp))
2028 netdev_info(bp->dev, "Error recovery info: error recovery[%d], master[%d], reset count[0x%x], health status: 0x%x\n",
2029 fw_health->enabled, fw_health->master,
2030 bnxt_fw_health_readl(bp,
2031 BNXT_FW_RESET_CNT_REG),
2032 bnxt_fw_health_readl(bp,
2033 BNXT_FW_HEALTH_REG));
2034 fw_health->tmr_multiplier =
2035 DIV_ROUND_UP(fw_health->polling_dsecs * HZ,
2036 bp->current_interval * 10);
2037 fw_health->tmr_counter = fw_health->tmr_multiplier;
2038 fw_health->last_fw_heartbeat =
2039 bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
2040 fw_health->last_fw_reset_cnt =
2041 bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
2042 goto async_event_process_exit;
2043 }
c0c050c5 2044 default:
19241368 2045 goto async_event_process_exit;
c0c050c5 2046 }
c213eae8 2047 bnxt_queue_sp_work(bp);
19241368 2048async_event_process_exit:
a588e458 2049 bnxt_ulp_async_events(bp, cmpl);
c0c050c5
MC
2050 return 0;
2051}
2052
2053static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
2054{
2055 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
2056 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
2057 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
2058 (struct hwrm_fwd_req_cmpl *)txcmp;
2059
2060 switch (cmpl_type) {
2061 case CMPL_BASE_TYPE_HWRM_DONE:
2062 seq_id = le16_to_cpu(h_cmpl->sequence_id);
2063 if (seq_id == bp->hwrm_intr_seq_id)
fc718bb2 2064 bp->hwrm_intr_seq_id = (u16)~bp->hwrm_intr_seq_id;
c0c050c5
MC
2065 else
2066 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
2067 break;
2068
2069 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
2070 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
2071
2072 if ((vf_id < bp->pf.first_vf_id) ||
2073 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
2074 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
2075 vf_id);
2076 return -EINVAL;
2077 }
2078
2079 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
2080 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
c213eae8 2081 bnxt_queue_sp_work(bp);
c0c050c5
MC
2082 break;
2083
2084 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
2085 bnxt_async_event_process(bp,
2086 (struct hwrm_async_event_cmpl *)txcmp);
2087
2088 default:
2089 break;
2090 }
2091
2092 return 0;
2093}
2094
2095static irqreturn_t bnxt_msix(int irq, void *dev_instance)
2096{
2097 struct bnxt_napi *bnapi = dev_instance;
2098 struct bnxt *bp = bnapi->bp;
2099 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2100 u32 cons = RING_CMP(cpr->cp_raw_cons);
2101
6a8788f2 2102 cpr->event_ctr++;
c0c050c5
MC
2103 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
2104 napi_schedule(&bnapi->napi);
2105 return IRQ_HANDLED;
2106}
2107
2108static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
2109{
2110 u32 raw_cons = cpr->cp_raw_cons;
2111 u16 cons = RING_CMP(raw_cons);
2112 struct tx_cmp *txcmp;
2113
2114 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2115
2116 return TX_CMP_VALID(txcmp, raw_cons);
2117}
2118
c0c050c5
MC
2119static irqreturn_t bnxt_inta(int irq, void *dev_instance)
2120{
2121 struct bnxt_napi *bnapi = dev_instance;
2122 struct bnxt *bp = bnapi->bp;
2123 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2124 u32 cons = RING_CMP(cpr->cp_raw_cons);
2125 u32 int_status;
2126
2127 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
2128
2129 if (!bnxt_has_work(bp, cpr)) {
11809490 2130 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
c0c050c5
MC
2131 /* return if erroneous interrupt */
2132 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
2133 return IRQ_NONE;
2134 }
2135
2136 /* disable ring IRQ */
697197e5 2137 BNXT_CP_DB_IRQ_DIS(cpr->cp_db.doorbell);
c0c050c5
MC
2138
2139 /* Return here if interrupt is shared and is disabled. */
2140 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2141 return IRQ_HANDLED;
2142
2143 napi_schedule(&bnapi->napi);
2144 return IRQ_HANDLED;
2145}
2146
3675b92f
MC
2147static int __bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
2148 int budget)
c0c050c5 2149{
e44758b7 2150 struct bnxt_napi *bnapi = cpr->bnapi;
c0c050c5
MC
2151 u32 raw_cons = cpr->cp_raw_cons;
2152 u32 cons;
2153 int tx_pkts = 0;
2154 int rx_pkts = 0;
4e5dbbda 2155 u8 event = 0;
c0c050c5
MC
2156 struct tx_cmp *txcmp;
2157
0fcec985 2158 cpr->has_more_work = 0;
c0c050c5
MC
2159 while (1) {
2160 int rc;
2161
2162 cons = RING_CMP(raw_cons);
2163 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2164
2165 if (!TX_CMP_VALID(txcmp, raw_cons))
2166 break;
2167
67a95e20
MC
2168 /* The valid test of the entry must be done first before
2169 * reading any further.
2170 */
b67daab0 2171 dma_rmb();
3675b92f 2172 cpr->had_work_done = 1;
c0c050c5
MC
2173 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
2174 tx_pkts++;
2175 /* return full budget so NAPI will complete. */
73f21c65 2176 if (unlikely(tx_pkts > bp->tx_wake_thresh)) {
c0c050c5 2177 rx_pkts = budget;
73f21c65 2178 raw_cons = NEXT_RAW_CMP(raw_cons);
0fcec985
MC
2179 if (budget)
2180 cpr->has_more_work = 1;
73f21c65
MC
2181 break;
2182 }
c0c050c5 2183 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
2270bc5d 2184 if (likely(budget))
e44758b7 2185 rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
2270bc5d 2186 else
e44758b7 2187 rc = bnxt_force_rx_discard(bp, cpr, &raw_cons,
2270bc5d 2188 &event);
c0c050c5
MC
2189 if (likely(rc >= 0))
2190 rx_pkts += rc;
903649e7
MC
2191 /* Increment rx_pkts when rc is -ENOMEM to count towards
2192 * the NAPI budget. Otherwise, we may potentially loop
2193 * here forever if we consistently cannot allocate
2194 * buffers.
2195 */
2edbdb31 2196 else if (rc == -ENOMEM && budget)
903649e7 2197 rx_pkts++;
c0c050c5
MC
2198 else if (rc == -EBUSY) /* partial completion */
2199 break;
c0c050c5
MC
2200 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
2201 CMPL_BASE_TYPE_HWRM_DONE) ||
2202 (TX_CMP_TYPE(txcmp) ==
2203 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
2204 (TX_CMP_TYPE(txcmp) ==
2205 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
2206 bnxt_hwrm_handler(bp, txcmp);
2207 }
2208 raw_cons = NEXT_RAW_CMP(raw_cons);
2209
0fcec985
MC
2210 if (rx_pkts && rx_pkts == budget) {
2211 cpr->has_more_work = 1;
c0c050c5 2212 break;
0fcec985 2213 }
c0c050c5
MC
2214 }
2215
f18c2b77
AG
2216 if (event & BNXT_REDIRECT_EVENT)
2217 xdp_do_flush_map();
2218
38413406
MC
2219 if (event & BNXT_TX_EVENT) {
2220 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
38413406
MC
2221 u16 prod = txr->tx_prod;
2222
2223 /* Sync BD data before updating doorbell */
2224 wmb();
2225
697197e5 2226 bnxt_db_write_relaxed(bp, &txr->tx_db, prod);
38413406
MC
2227 }
2228
c0c050c5 2229 cpr->cp_raw_cons = raw_cons;
3675b92f
MC
2230 bnapi->tx_pkts += tx_pkts;
2231 bnapi->events |= event;
2232 return rx_pkts;
2233}
c0c050c5 2234
3675b92f
MC
2235static void __bnxt_poll_work_done(struct bnxt *bp, struct bnxt_napi *bnapi)
2236{
2237 if (bnapi->tx_pkts) {
2238 bnapi->tx_int(bp, bnapi, bnapi->tx_pkts);
2239 bnapi->tx_pkts = 0;
2240 }
c0c050c5 2241
3675b92f 2242 if (bnapi->events & BNXT_RX_EVENT) {
b6ab4b01 2243 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
c0c050c5 2244
3675b92f 2245 if (bnapi->events & BNXT_AGG_EVENT)
697197e5 2246 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
e8f267b0 2247 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
c0c050c5 2248 }
3675b92f
MC
2249 bnapi->events = 0;
2250}
2251
2252static int bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
2253 int budget)
2254{
2255 struct bnxt_napi *bnapi = cpr->bnapi;
2256 int rx_pkts;
2257
2258 rx_pkts = __bnxt_poll_work(bp, cpr, budget);
2259
2260 /* ACK completion ring before freeing tx ring and producing new
2261 * buffers in rx/agg rings to prevent overflowing the completion
2262 * ring.
2263 */
2264 bnxt_db_cq(bp, &cpr->cp_db, cpr->cp_raw_cons);
2265
2266 __bnxt_poll_work_done(bp, bnapi);
c0c050c5
MC
2267 return rx_pkts;
2268}
2269
10bbdaf5
PS
2270static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
2271{
2272 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2273 struct bnxt *bp = bnapi->bp;
2274 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2275 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
2276 struct tx_cmp *txcmp;
2277 struct rx_cmp_ext *rxcmp1;
2278 u32 cp_cons, tmp_raw_cons;
2279 u32 raw_cons = cpr->cp_raw_cons;
2280 u32 rx_pkts = 0;
4e5dbbda 2281 u8 event = 0;
10bbdaf5
PS
2282
2283 while (1) {
2284 int rc;
2285
2286 cp_cons = RING_CMP(raw_cons);
2287 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2288
2289 if (!TX_CMP_VALID(txcmp, raw_cons))
2290 break;
2291
2292 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
2293 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
2294 cp_cons = RING_CMP(tmp_raw_cons);
2295 rxcmp1 = (struct rx_cmp_ext *)
2296 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2297
2298 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
2299 break;
2300
2301 /* force an error to recycle the buffer */
2302 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
2303 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
2304
e44758b7 2305 rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
2edbdb31 2306 if (likely(rc == -EIO) && budget)
10bbdaf5
PS
2307 rx_pkts++;
2308 else if (rc == -EBUSY) /* partial completion */
2309 break;
2310 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
2311 CMPL_BASE_TYPE_HWRM_DONE)) {
2312 bnxt_hwrm_handler(bp, txcmp);
2313 } else {
2314 netdev_err(bp->dev,
2315 "Invalid completion received on special ring\n");
2316 }
2317 raw_cons = NEXT_RAW_CMP(raw_cons);
2318
2319 if (rx_pkts == budget)
2320 break;
2321 }
2322
2323 cpr->cp_raw_cons = raw_cons;
697197e5
MC
2324 BNXT_DB_CQ(&cpr->cp_db, cpr->cp_raw_cons);
2325 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
10bbdaf5 2326
434c975a 2327 if (event & BNXT_AGG_EVENT)
697197e5 2328 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
10bbdaf5
PS
2329
2330 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
6ad20165 2331 napi_complete_done(napi, rx_pkts);
697197e5 2332 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
10bbdaf5
PS
2333 }
2334 return rx_pkts;
2335}
2336
c0c050c5
MC
2337static int bnxt_poll(struct napi_struct *napi, int budget)
2338{
2339 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2340 struct bnxt *bp = bnapi->bp;
2341 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2342 int work_done = 0;
2343
c0c050c5 2344 while (1) {
e44758b7 2345 work_done += bnxt_poll_work(bp, cpr, budget - work_done);
c0c050c5 2346
73f21c65
MC
2347 if (work_done >= budget) {
2348 if (!budget)
697197e5 2349 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
c0c050c5 2350 break;
73f21c65 2351 }
c0c050c5
MC
2352
2353 if (!bnxt_has_work(bp, cpr)) {
e7b95691 2354 if (napi_complete_done(napi, work_done))
697197e5 2355 BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
c0c050c5
MC
2356 break;
2357 }
2358 }
6a8788f2 2359 if (bp->flags & BNXT_FLAG_DIM) {
f06d0ca4 2360 struct dim_sample dim_sample = {};
6a8788f2 2361
8960b389
TG
2362 dim_update_sample(cpr->event_ctr,
2363 cpr->rx_packets,
2364 cpr->rx_bytes,
2365 &dim_sample);
6a8788f2
AG
2366 net_dim(&cpr->dim, dim_sample);
2367 }
c0c050c5
MC
2368 return work_done;
2369}
2370
0fcec985
MC
2371static int __bnxt_poll_cqs(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
2372{
2373 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2374 int i, work_done = 0;
2375
2376 for (i = 0; i < 2; i++) {
2377 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[i];
2378
2379 if (cpr2) {
2380 work_done += __bnxt_poll_work(bp, cpr2,
2381 budget - work_done);
2382 cpr->has_more_work |= cpr2->has_more_work;
2383 }
2384 }
2385 return work_done;
2386}
2387
2388static void __bnxt_poll_cqs_done(struct bnxt *bp, struct bnxt_napi *bnapi,
2389 u64 dbr_type, bool all)
2390{
2391 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2392 int i;
2393
2394 for (i = 0; i < 2; i++) {
2395 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[i];
2396 struct bnxt_db_info *db;
2397
2398 if (cpr2 && (all || cpr2->had_work_done)) {
2399 db = &cpr2->cp_db;
2400 writeq(db->db_key64 | dbr_type |
2401 RING_CMP(cpr2->cp_raw_cons), db->doorbell);
2402 cpr2->had_work_done = 0;
2403 }
2404 }
2405 __bnxt_poll_work_done(bp, bnapi);
2406}
2407
2408static int bnxt_poll_p5(struct napi_struct *napi, int budget)
2409{
2410 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2411 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2412 u32 raw_cons = cpr->cp_raw_cons;
2413 struct bnxt *bp = bnapi->bp;
2414 struct nqe_cn *nqcmp;
2415 int work_done = 0;
2416 u32 cons;
2417
2418 if (cpr->has_more_work) {
2419 cpr->has_more_work = 0;
2420 work_done = __bnxt_poll_cqs(bp, bnapi, budget);
2421 if (cpr->has_more_work) {
2422 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ, false);
2423 return work_done;
2424 }
2425 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ_ARMALL, true);
2426 if (napi_complete_done(napi, work_done))
2427 BNXT_DB_NQ_ARM_P5(&cpr->cp_db, cpr->cp_raw_cons);
2428 return work_done;
2429 }
2430 while (1) {
2431 cons = RING_CMP(raw_cons);
2432 nqcmp = &cpr->nq_desc_ring[CP_RING(cons)][CP_IDX(cons)];
2433
2434 if (!NQ_CMP_VALID(nqcmp, raw_cons)) {
2435 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ_ARMALL,
2436 false);
2437 cpr->cp_raw_cons = raw_cons;
2438 if (napi_complete_done(napi, work_done))
2439 BNXT_DB_NQ_ARM_P5(&cpr->cp_db,
2440 cpr->cp_raw_cons);
2441 return work_done;
2442 }
2443
2444 /* The valid test of the entry must be done first before
2445 * reading any further.
2446 */
2447 dma_rmb();
2448
2449 if (nqcmp->type == cpu_to_le16(NQ_CN_TYPE_CQ_NOTIFICATION)) {
2450 u32 idx = le32_to_cpu(nqcmp->cq_handle_low);
2451 struct bnxt_cp_ring_info *cpr2;
2452
2453 cpr2 = cpr->cp_ring_arr[idx];
2454 work_done += __bnxt_poll_work(bp, cpr2,
2455 budget - work_done);
2456 cpr->has_more_work = cpr2->has_more_work;
2457 } else {
2458 bnxt_hwrm_handler(bp, (struct tx_cmp *)nqcmp);
2459 }
2460 raw_cons = NEXT_RAW_CMP(raw_cons);
2461 if (cpr->has_more_work)
2462 break;
2463 }
2464 __bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ, true);
2465 cpr->cp_raw_cons = raw_cons;
2466 return work_done;
2467}
2468
c0c050c5
MC
2469static void bnxt_free_tx_skbs(struct bnxt *bp)
2470{
2471 int i, max_idx;
2472 struct pci_dev *pdev = bp->pdev;
2473
b6ab4b01 2474 if (!bp->tx_ring)
c0c050c5
MC
2475 return;
2476
2477 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2478 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 2479 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
c0c050c5
MC
2480 int j;
2481
c0c050c5
MC
2482 for (j = 0; j < max_idx;) {
2483 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
f18c2b77 2484 struct sk_buff *skb;
c0c050c5
MC
2485 int k, last;
2486
f18c2b77
AG
2487 if (i < bp->tx_nr_rings_xdp &&
2488 tx_buf->action == XDP_REDIRECT) {
2489 dma_unmap_single(&pdev->dev,
2490 dma_unmap_addr(tx_buf, mapping),
2491 dma_unmap_len(tx_buf, len),
2492 PCI_DMA_TODEVICE);
2493 xdp_return_frame(tx_buf->xdpf);
2494 tx_buf->action = 0;
2495 tx_buf->xdpf = NULL;
2496 j++;
2497 continue;
2498 }
2499
2500 skb = tx_buf->skb;
c0c050c5
MC
2501 if (!skb) {
2502 j++;
2503 continue;
2504 }
2505
2506 tx_buf->skb = NULL;
2507
2508 if (tx_buf->is_push) {
2509 dev_kfree_skb(skb);
2510 j += 2;
2511 continue;
2512 }
2513
2514 dma_unmap_single(&pdev->dev,
2515 dma_unmap_addr(tx_buf, mapping),
2516 skb_headlen(skb),
2517 PCI_DMA_TODEVICE);
2518
2519 last = tx_buf->nr_frags;
2520 j += 2;
d612a579
MC
2521 for (k = 0; k < last; k++, j++) {
2522 int ring_idx = j & bp->tx_ring_mask;
c0c050c5
MC
2523 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2524
d612a579 2525 tx_buf = &txr->tx_buf_ring[ring_idx];
c0c050c5
MC
2526 dma_unmap_page(
2527 &pdev->dev,
2528 dma_unmap_addr(tx_buf, mapping),
2529 skb_frag_size(frag), PCI_DMA_TODEVICE);
2530 }
2531 dev_kfree_skb(skb);
2532 }
2533 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2534 }
2535}
2536
2537static void bnxt_free_rx_skbs(struct bnxt *bp)
2538{
2539 int i, max_idx, max_agg_idx;
2540 struct pci_dev *pdev = bp->pdev;
2541
b6ab4b01 2542 if (!bp->rx_ring)
c0c050c5
MC
2543 return;
2544
2545 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2546 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2547 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 2548 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
ec4d8e7c 2549 struct bnxt_tpa_idx_map *map;
c0c050c5
MC
2550 int j;
2551
c0c050c5 2552 if (rxr->rx_tpa) {
79632e9b 2553 for (j = 0; j < bp->max_tpa; j++) {
c0c050c5
MC
2554 struct bnxt_tpa_info *tpa_info =
2555 &rxr->rx_tpa[j];
2556 u8 *data = tpa_info->data;
2557
2558 if (!data)
2559 continue;
2560
c519fe9a
SN
2561 dma_unmap_single_attrs(&pdev->dev,
2562 tpa_info->mapping,
2563 bp->rx_buf_use_size,
2564 bp->rx_dir,
2565 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
2566
2567 tpa_info->data = NULL;
2568
2569 kfree(data);
2570 }
2571 }
2572
2573 for (j = 0; j < max_idx; j++) {
2574 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
3ed3a83e 2575 dma_addr_t mapping = rx_buf->mapping;
6bb19474 2576 void *data = rx_buf->data;
c0c050c5
MC
2577
2578 if (!data)
2579 continue;
2580
c0c050c5
MC
2581 rx_buf->data = NULL;
2582
3ed3a83e
MC
2583 if (BNXT_RX_PAGE_MODE(bp)) {
2584 mapping -= bp->rx_dma_offset;
c519fe9a
SN
2585 dma_unmap_page_attrs(&pdev->dev, mapping,
2586 PAGE_SIZE, bp->rx_dir,
2587 DMA_ATTR_WEAK_ORDERING);
322b87ca 2588 page_pool_recycle_direct(rxr->page_pool, data);
3ed3a83e 2589 } else {
c519fe9a
SN
2590 dma_unmap_single_attrs(&pdev->dev, mapping,
2591 bp->rx_buf_use_size,
2592 bp->rx_dir,
2593 DMA_ATTR_WEAK_ORDERING);
c61fb99c 2594 kfree(data);
3ed3a83e 2595 }
c0c050c5
MC
2596 }
2597
2598 for (j = 0; j < max_agg_idx; j++) {
2599 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2600 &rxr->rx_agg_ring[j];
2601 struct page *page = rx_agg_buf->page;
2602
2603 if (!page)
2604 continue;
2605
c519fe9a
SN
2606 dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
2607 BNXT_RX_PAGE_SIZE,
2608 PCI_DMA_FROMDEVICE,
2609 DMA_ATTR_WEAK_ORDERING);
c0c050c5
MC
2610
2611 rx_agg_buf->page = NULL;
2612 __clear_bit(j, rxr->rx_agg_bmap);
2613
2614 __free_page(page);
2615 }
89d0a06c
MC
2616 if (rxr->rx_page) {
2617 __free_page(rxr->rx_page);
2618 rxr->rx_page = NULL;
2619 }
ec4d8e7c
MC
2620 map = rxr->rx_tpa_idx_map;
2621 if (map)
2622 memset(map->agg_idx_bmap, 0, sizeof(map->agg_idx_bmap));
c0c050c5
MC
2623 }
2624}
2625
2626static void bnxt_free_skbs(struct bnxt *bp)
2627{
2628 bnxt_free_tx_skbs(bp);
2629 bnxt_free_rx_skbs(bp);
2630}
2631
6fe19886 2632static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
c0c050c5
MC
2633{
2634 struct pci_dev *pdev = bp->pdev;
2635 int i;
2636
6fe19886
MC
2637 for (i = 0; i < rmem->nr_pages; i++) {
2638 if (!rmem->pg_arr[i])
c0c050c5
MC
2639 continue;
2640
6fe19886
MC
2641 dma_free_coherent(&pdev->dev, rmem->page_size,
2642 rmem->pg_arr[i], rmem->dma_arr[i]);
c0c050c5 2643
6fe19886 2644 rmem->pg_arr[i] = NULL;
c0c050c5 2645 }
6fe19886 2646 if (rmem->pg_tbl) {
4f49b2b8
MC
2647 size_t pg_tbl_size = rmem->nr_pages * 8;
2648
2649 if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
2650 pg_tbl_size = rmem->page_size;
2651 dma_free_coherent(&pdev->dev, pg_tbl_size,
6fe19886
MC
2652 rmem->pg_tbl, rmem->pg_tbl_map);
2653 rmem->pg_tbl = NULL;
c0c050c5 2654 }
6fe19886
MC
2655 if (rmem->vmem_size && *rmem->vmem) {
2656 vfree(*rmem->vmem);
2657 *rmem->vmem = NULL;
c0c050c5
MC
2658 }
2659}
2660
6fe19886 2661static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
c0c050c5 2662{
c0c050c5 2663 struct pci_dev *pdev = bp->pdev;
66cca20a 2664 u64 valid_bit = 0;
6fe19886 2665 int i;
c0c050c5 2666
66cca20a
MC
2667 if (rmem->flags & (BNXT_RMEM_VALID_PTE_FLAG | BNXT_RMEM_RING_PTE_FLAG))
2668 valid_bit = PTU_PTE_VALID;
4f49b2b8
MC
2669 if ((rmem->nr_pages > 1 || rmem->depth > 0) && !rmem->pg_tbl) {
2670 size_t pg_tbl_size = rmem->nr_pages * 8;
2671
2672 if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
2673 pg_tbl_size = rmem->page_size;
2674 rmem->pg_tbl = dma_alloc_coherent(&pdev->dev, pg_tbl_size,
6fe19886 2675 &rmem->pg_tbl_map,
c0c050c5 2676 GFP_KERNEL);
6fe19886 2677 if (!rmem->pg_tbl)
c0c050c5
MC
2678 return -ENOMEM;
2679 }
2680
6fe19886 2681 for (i = 0; i < rmem->nr_pages; i++) {
66cca20a
MC
2682 u64 extra_bits = valid_bit;
2683
6fe19886
MC
2684 rmem->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2685 rmem->page_size,
2686 &rmem->dma_arr[i],
c0c050c5 2687 GFP_KERNEL);
6fe19886 2688 if (!rmem->pg_arr[i])
c0c050c5
MC
2689 return -ENOMEM;
2690
4f49b2b8 2691 if (rmem->nr_pages > 1 || rmem->depth > 0) {
66cca20a
MC
2692 if (i == rmem->nr_pages - 2 &&
2693 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
2694 extra_bits |= PTU_PTE_NEXT_TO_LAST;
2695 else if (i == rmem->nr_pages - 1 &&
2696 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
2697 extra_bits |= PTU_PTE_LAST;
2698 rmem->pg_tbl[i] =
2699 cpu_to_le64(rmem->dma_arr[i] | extra_bits);
2700 }
c0c050c5
MC
2701 }
2702
6fe19886
MC
2703 if (rmem->vmem_size) {
2704 *rmem->vmem = vzalloc(rmem->vmem_size);
2705 if (!(*rmem->vmem))
c0c050c5
MC
2706 return -ENOMEM;
2707 }
2708 return 0;
2709}
2710
4a228a3a
MC
2711static void bnxt_free_tpa_info(struct bnxt *bp)
2712{
2713 int i;
2714
2715 for (i = 0; i < bp->rx_nr_rings; i++) {
2716 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
2717
ec4d8e7c
MC
2718 kfree(rxr->rx_tpa_idx_map);
2719 rxr->rx_tpa_idx_map = NULL;
79632e9b
MC
2720 if (rxr->rx_tpa) {
2721 kfree(rxr->rx_tpa[0].agg_arr);
2722 rxr->rx_tpa[0].agg_arr = NULL;
2723 }
4a228a3a
MC
2724 kfree(rxr->rx_tpa);
2725 rxr->rx_tpa = NULL;
2726 }
2727}
2728
2729static int bnxt_alloc_tpa_info(struct bnxt *bp)
2730{
79632e9b
MC
2731 int i, j, total_aggs = 0;
2732
2733 bp->max_tpa = MAX_TPA;
2734 if (bp->flags & BNXT_FLAG_CHIP_P5) {
2735 if (!bp->max_tpa_v2)
2736 return 0;
2737 bp->max_tpa = max_t(u16, bp->max_tpa_v2, MAX_TPA_P5);
2738 total_aggs = bp->max_tpa * MAX_SKB_FRAGS;
2739 }
4a228a3a
MC
2740
2741 for (i = 0; i < bp->rx_nr_rings; i++) {
2742 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
79632e9b 2743 struct rx_agg_cmp *agg;
4a228a3a 2744
79632e9b 2745 rxr->rx_tpa = kcalloc(bp->max_tpa, sizeof(struct bnxt_tpa_info),
4a228a3a
MC
2746 GFP_KERNEL);
2747 if (!rxr->rx_tpa)
2748 return -ENOMEM;
79632e9b
MC
2749
2750 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
2751 continue;
2752 agg = kcalloc(total_aggs, sizeof(*agg), GFP_KERNEL);
2753 rxr->rx_tpa[0].agg_arr = agg;
2754 if (!agg)
2755 return -ENOMEM;
2756 for (j = 1; j < bp->max_tpa; j++)
2757 rxr->rx_tpa[j].agg_arr = agg + j * MAX_SKB_FRAGS;
ec4d8e7c
MC
2758 rxr->rx_tpa_idx_map = kzalloc(sizeof(*rxr->rx_tpa_idx_map),
2759 GFP_KERNEL);
2760 if (!rxr->rx_tpa_idx_map)
2761 return -ENOMEM;
4a228a3a
MC
2762 }
2763 return 0;
2764}
2765
c0c050c5
MC
2766static void bnxt_free_rx_rings(struct bnxt *bp)
2767{
2768 int i;
2769
b6ab4b01 2770 if (!bp->rx_ring)
c0c050c5
MC
2771 return;
2772
4a228a3a 2773 bnxt_free_tpa_info(bp);
c0c050c5 2774 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 2775 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
c0c050c5
MC
2776 struct bnxt_ring_struct *ring;
2777
c6d30e83
MC
2778 if (rxr->xdp_prog)
2779 bpf_prog_put(rxr->xdp_prog);
2780
96a8604f
JDB
2781 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
2782 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2783
12479f62 2784 page_pool_destroy(rxr->page_pool);
322b87ca
AG
2785 rxr->page_pool = NULL;
2786
c0c050c5
MC
2787 kfree(rxr->rx_agg_bmap);
2788 rxr->rx_agg_bmap = NULL;
2789
2790 ring = &rxr->rx_ring_struct;
6fe19886 2791 bnxt_free_ring(bp, &ring->ring_mem);
c0c050c5
MC
2792
2793 ring = &rxr->rx_agg_ring_struct;
6fe19886 2794 bnxt_free_ring(bp, &ring->ring_mem);
c0c050c5
MC
2795 }
2796}
2797
322b87ca
AG
2798static int bnxt_alloc_rx_page_pool(struct bnxt *bp,
2799 struct bnxt_rx_ring_info *rxr)
2800{
2801 struct page_pool_params pp = { 0 };
2802
2803 pp.pool_size = bp->rx_ring_size;
2804 pp.nid = dev_to_node(&bp->pdev->dev);
2805 pp.dev = &bp->pdev->dev;
2806 pp.dma_dir = DMA_BIDIRECTIONAL;
2807
2808 rxr->page_pool = page_pool_create(&pp);
2809 if (IS_ERR(rxr->page_pool)) {
2810 int err = PTR_ERR(rxr->page_pool);
2811
2812 rxr->page_pool = NULL;
2813 return err;
2814 }
2815 return 0;
2816}
2817
c0c050c5
MC
2818static int bnxt_alloc_rx_rings(struct bnxt *bp)
2819{
4a228a3a 2820 int i, rc = 0, agg_rings = 0;
c0c050c5 2821
b6ab4b01
MC
2822 if (!bp->rx_ring)
2823 return -ENOMEM;
2824
c0c050c5
MC
2825 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2826 agg_rings = 1;
2827
c0c050c5 2828 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 2829 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
c0c050c5
MC
2830 struct bnxt_ring_struct *ring;
2831
c0c050c5
MC
2832 ring = &rxr->rx_ring_struct;
2833
322b87ca
AG
2834 rc = bnxt_alloc_rx_page_pool(bp, rxr);
2835 if (rc)
2836 return rc;
2837
96a8604f 2838 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
12479f62 2839 if (rc < 0)
96a8604f
JDB
2840 return rc;
2841
f18c2b77 2842 rc = xdp_rxq_info_reg_mem_model(&rxr->xdp_rxq,
322b87ca
AG
2843 MEM_TYPE_PAGE_POOL,
2844 rxr->page_pool);
f18c2b77
AG
2845 if (rc) {
2846 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2847 return rc;
2848 }
2849
6fe19886 2850 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
c0c050c5
MC
2851 if (rc)
2852 return rc;
2853
2c61d211 2854 ring->grp_idx = i;
c0c050c5
MC
2855 if (agg_rings) {
2856 u16 mem_size;
2857
2858 ring = &rxr->rx_agg_ring_struct;
6fe19886 2859 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
c0c050c5
MC
2860 if (rc)
2861 return rc;
2862
9899bb59 2863 ring->grp_idx = i;
c0c050c5
MC
2864 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2865 mem_size = rxr->rx_agg_bmap_size / 8;
2866 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2867 if (!rxr->rx_agg_bmap)
2868 return -ENOMEM;
c0c050c5
MC
2869 }
2870 }
4a228a3a
MC
2871 if (bp->flags & BNXT_FLAG_TPA)
2872 rc = bnxt_alloc_tpa_info(bp);
2873 return rc;
c0c050c5
MC
2874}
2875
2876static void bnxt_free_tx_rings(struct bnxt *bp)
2877{
2878 int i;
2879 struct pci_dev *pdev = bp->pdev;
2880
b6ab4b01 2881 if (!bp->tx_ring)
c0c050c5
MC
2882 return;
2883
2884 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 2885 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
c0c050c5
MC
2886 struct bnxt_ring_struct *ring;
2887
c0c050c5
MC
2888 if (txr->tx_push) {
2889 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2890 txr->tx_push, txr->tx_push_mapping);
2891 txr->tx_push = NULL;
2892 }
2893
2894 ring = &txr->tx_ring_struct;
2895
6fe19886 2896 bnxt_free_ring(bp, &ring->ring_mem);
c0c050c5
MC
2897 }
2898}
2899
2900static int bnxt_alloc_tx_rings(struct bnxt *bp)
2901{
2902 int i, j, rc;
2903 struct pci_dev *pdev = bp->pdev;
2904
2905 bp->tx_push_size = 0;
2906 if (bp->tx_push_thresh) {
2907 int push_size;
2908
2909 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2910 bp->tx_push_thresh);
2911
4419dbe6 2912 if (push_size > 256) {
c0c050c5
MC
2913 push_size = 0;
2914 bp->tx_push_thresh = 0;
2915 }
2916
2917 bp->tx_push_size = push_size;
2918 }
2919
2920 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 2921 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
c0c050c5 2922 struct bnxt_ring_struct *ring;
2e8ef77e 2923 u8 qidx;
c0c050c5 2924
c0c050c5
MC
2925 ring = &txr->tx_ring_struct;
2926
6fe19886 2927 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
c0c050c5
MC
2928 if (rc)
2929 return rc;
2930
9899bb59 2931 ring->grp_idx = txr->bnapi->index;
c0c050c5 2932 if (bp->tx_push_size) {
c0c050c5
MC
2933 dma_addr_t mapping;
2934
2935 /* One pre-allocated DMA buffer to backup
2936 * TX push operation
2937 */
2938 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2939 bp->tx_push_size,
2940 &txr->tx_push_mapping,
2941 GFP_KERNEL);
2942
2943 if (!txr->tx_push)
2944 return -ENOMEM;
2945
c0c050c5
MC
2946 mapping = txr->tx_push_mapping +
2947 sizeof(struct tx_push_bd);
4419dbe6 2948 txr->data_mapping = cpu_to_le64(mapping);
c0c050c5 2949 }
2e8ef77e
MC
2950 qidx = bp->tc_to_qidx[j];
2951 ring->queue_id = bp->q_info[qidx].queue_id;
5f449249
MC
2952 if (i < bp->tx_nr_rings_xdp)
2953 continue;
c0c050c5
MC
2954 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2955 j++;
2956 }
2957 return 0;
2958}
2959
2960static void bnxt_free_cp_rings(struct bnxt *bp)
2961{
2962 int i;
2963
2964 if (!bp->bnapi)
2965 return;
2966
2967 for (i = 0; i < bp->cp_nr_rings; i++) {
2968 struct bnxt_napi *bnapi = bp->bnapi[i];
2969 struct bnxt_cp_ring_info *cpr;
2970 struct bnxt_ring_struct *ring;
50e3ab78 2971 int j;
c0c050c5
MC
2972
2973 if (!bnapi)
2974 continue;
2975
2976 cpr = &bnapi->cp_ring;
2977 ring = &cpr->cp_ring_struct;
2978
6fe19886 2979 bnxt_free_ring(bp, &ring->ring_mem);
50e3ab78
MC
2980
2981 for (j = 0; j < 2; j++) {
2982 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
2983
2984 if (cpr2) {
2985 ring = &cpr2->cp_ring_struct;
2986 bnxt_free_ring(bp, &ring->ring_mem);
2987 kfree(cpr2);
2988 cpr->cp_ring_arr[j] = NULL;
2989 }
2990 }
c0c050c5
MC
2991 }
2992}
2993
50e3ab78
MC
2994static struct bnxt_cp_ring_info *bnxt_alloc_cp_sub_ring(struct bnxt *bp)
2995{
2996 struct bnxt_ring_mem_info *rmem;
2997 struct bnxt_ring_struct *ring;
2998 struct bnxt_cp_ring_info *cpr;
2999 int rc;
3000
3001 cpr = kzalloc(sizeof(*cpr), GFP_KERNEL);
3002 if (!cpr)
3003 return NULL;
3004
3005 ring = &cpr->cp_ring_struct;
3006 rmem = &ring->ring_mem;
3007 rmem->nr_pages = bp->cp_nr_pages;
3008 rmem->page_size = HW_CMPD_RING_SIZE;
3009 rmem->pg_arr = (void **)cpr->cp_desc_ring;
3010 rmem->dma_arr = cpr->cp_desc_mapping;
3011 rmem->flags = BNXT_RMEM_RING_PTE_FLAG;
3012 rc = bnxt_alloc_ring(bp, rmem);
3013 if (rc) {
3014 bnxt_free_ring(bp, rmem);
3015 kfree(cpr);
3016 cpr = NULL;
3017 }
3018 return cpr;
3019}
3020
c0c050c5
MC
3021static int bnxt_alloc_cp_rings(struct bnxt *bp)
3022{
50e3ab78 3023 bool sh = !!(bp->flags & BNXT_FLAG_SHARED_RINGS);
e5811b8c 3024 int i, rc, ulp_base_vec, ulp_msix;
c0c050c5 3025
e5811b8c
MC
3026 ulp_msix = bnxt_get_ulp_msix_num(bp);
3027 ulp_base_vec = bnxt_get_ulp_msix_base(bp);
c0c050c5
MC
3028 for (i = 0; i < bp->cp_nr_rings; i++) {
3029 struct bnxt_napi *bnapi = bp->bnapi[i];
3030 struct bnxt_cp_ring_info *cpr;
3031 struct bnxt_ring_struct *ring;
3032
3033 if (!bnapi)
3034 continue;
3035
3036 cpr = &bnapi->cp_ring;
50e3ab78 3037 cpr->bnapi = bnapi;
c0c050c5
MC
3038 ring = &cpr->cp_ring_struct;
3039
6fe19886 3040 rc = bnxt_alloc_ring(bp, &ring->ring_mem);
c0c050c5
MC
3041 if (rc)
3042 return rc;
e5811b8c
MC
3043
3044 if (ulp_msix && i >= ulp_base_vec)
3045 ring->map_idx = i + ulp_msix;
3046 else
3047 ring->map_idx = i;
50e3ab78
MC
3048
3049 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
3050 continue;
3051
3052 if (i < bp->rx_nr_rings) {
3053 struct bnxt_cp_ring_info *cpr2 =
3054 bnxt_alloc_cp_sub_ring(bp);
3055
3056 cpr->cp_ring_arr[BNXT_RX_HDL] = cpr2;
3057 if (!cpr2)
3058 return -ENOMEM;
3059 cpr2->bnapi = bnapi;
3060 }
3061 if ((sh && i < bp->tx_nr_rings) ||
3062 (!sh && i >= bp->rx_nr_rings)) {
3063 struct bnxt_cp_ring_info *cpr2 =
3064 bnxt_alloc_cp_sub_ring(bp);
3065
3066 cpr->cp_ring_arr[BNXT_TX_HDL] = cpr2;
3067 if (!cpr2)
3068 return -ENOMEM;
3069 cpr2->bnapi = bnapi;
3070 }
c0c050c5
MC
3071 }
3072 return 0;
3073}
3074
3075static void bnxt_init_ring_struct(struct bnxt *bp)
3076{
3077 int i;
3078
3079 for (i = 0; i < bp->cp_nr_rings; i++) {
3080 struct bnxt_napi *bnapi = bp->bnapi[i];
6fe19886 3081 struct bnxt_ring_mem_info *rmem;
c0c050c5
MC
3082 struct bnxt_cp_ring_info *cpr;
3083 struct bnxt_rx_ring_info *rxr;
3084 struct bnxt_tx_ring_info *txr;
3085 struct bnxt_ring_struct *ring;
3086
3087 if (!bnapi)
3088 continue;
3089
3090 cpr = &bnapi->cp_ring;
3091 ring = &cpr->cp_ring_struct;
6fe19886
MC
3092 rmem = &ring->ring_mem;
3093 rmem->nr_pages = bp->cp_nr_pages;
3094 rmem->page_size = HW_CMPD_RING_SIZE;
3095 rmem->pg_arr = (void **)cpr->cp_desc_ring;
3096 rmem->dma_arr = cpr->cp_desc_mapping;
3097 rmem->vmem_size = 0;
c0c050c5 3098
b6ab4b01 3099 rxr = bnapi->rx_ring;
3b2b7d9d
MC
3100 if (!rxr)
3101 goto skip_rx;
3102
c0c050c5 3103 ring = &rxr->rx_ring_struct;
6fe19886
MC
3104 rmem = &ring->ring_mem;
3105 rmem->nr_pages = bp->rx_nr_pages;
3106 rmem->page_size = HW_RXBD_RING_SIZE;
3107 rmem->pg_arr = (void **)rxr->rx_desc_ring;
3108 rmem->dma_arr = rxr->rx_desc_mapping;
3109 rmem->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
3110 rmem->vmem = (void **)&rxr->rx_buf_ring;
c0c050c5
MC
3111
3112 ring = &rxr->rx_agg_ring_struct;
6fe19886
MC
3113 rmem = &ring->ring_mem;
3114 rmem->nr_pages = bp->rx_agg_nr_pages;
3115 rmem->page_size = HW_RXBD_RING_SIZE;
3116 rmem->pg_arr = (void **)rxr->rx_agg_desc_ring;
3117 rmem->dma_arr = rxr->rx_agg_desc_mapping;
3118 rmem->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
3119 rmem->vmem = (void **)&rxr->rx_agg_ring;
c0c050c5 3120
3b2b7d9d 3121skip_rx:
b6ab4b01 3122 txr = bnapi->tx_ring;
3b2b7d9d
MC
3123 if (!txr)
3124 continue;
3125
c0c050c5 3126 ring = &txr->tx_ring_struct;
6fe19886
MC
3127 rmem = &ring->ring_mem;
3128 rmem->nr_pages = bp->tx_nr_pages;
3129 rmem->page_size = HW_RXBD_RING_SIZE;
3130 rmem->pg_arr = (void **)txr->tx_desc_ring;
3131 rmem->dma_arr = txr->tx_desc_mapping;
3132 rmem->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
3133 rmem->vmem = (void **)&txr->tx_buf_ring;
c0c050c5
MC
3134 }
3135}
3136
3137static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
3138{
3139 int i;
3140 u32 prod;
3141 struct rx_bd **rx_buf_ring;
3142
6fe19886
MC
3143 rx_buf_ring = (struct rx_bd **)ring->ring_mem.pg_arr;
3144 for (i = 0, prod = 0; i < ring->ring_mem.nr_pages; i++) {
c0c050c5
MC
3145 int j;
3146 struct rx_bd *rxbd;
3147
3148 rxbd = rx_buf_ring[i];
3149 if (!rxbd)
3150 continue;
3151
3152 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
3153 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
3154 rxbd->rx_bd_opaque = prod;
3155 }
3156 }
3157}
3158
3159static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
3160{
3161 struct net_device *dev = bp->dev;
c0c050c5
MC
3162 struct bnxt_rx_ring_info *rxr;
3163 struct bnxt_ring_struct *ring;
3164 u32 prod, type;
3165 int i;
3166
c0c050c5
MC
3167 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
3168 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
3169
3170 if (NET_IP_ALIGN == 2)
3171 type |= RX_BD_FLAGS_SOP;
3172
b6ab4b01 3173 rxr = &bp->rx_ring[ring_nr];
c0c050c5
MC
3174 ring = &rxr->rx_ring_struct;
3175 bnxt_init_rxbd_pages(ring, type);
3176
c6d30e83
MC
3177 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
3178 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
3179 if (IS_ERR(rxr->xdp_prog)) {
3180 int rc = PTR_ERR(rxr->xdp_prog);
3181
3182 rxr->xdp_prog = NULL;
3183 return rc;
3184 }
3185 }
c0c050c5
MC
3186 prod = rxr->rx_prod;
3187 for (i = 0; i < bp->rx_ring_size; i++) {
3188 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
3189 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
3190 ring_nr, i, bp->rx_ring_size);
3191 break;
3192 }
3193 prod = NEXT_RX(prod);
3194 }
3195 rxr->rx_prod = prod;
3196 ring->fw_ring_id = INVALID_HW_RING_ID;
3197
edd0c2cc
MC
3198 ring = &rxr->rx_agg_ring_struct;
3199 ring->fw_ring_id = INVALID_HW_RING_ID;
3200
c0c050c5
MC
3201 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
3202 return 0;
3203
2839f28b 3204 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
c0c050c5
MC
3205 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
3206
3207 bnxt_init_rxbd_pages(ring, type);
3208
3209 prod = rxr->rx_agg_prod;
3210 for (i = 0; i < bp->rx_agg_ring_size; i++) {
3211 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
3212 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
3213 ring_nr, i, bp->rx_ring_size);
3214 break;
3215 }
3216 prod = NEXT_RX_AGG(prod);
3217 }
3218 rxr->rx_agg_prod = prod;
c0c050c5
MC
3219
3220 if (bp->flags & BNXT_FLAG_TPA) {
3221 if (rxr->rx_tpa) {
3222 u8 *data;
3223 dma_addr_t mapping;
3224
79632e9b 3225 for (i = 0; i < bp->max_tpa; i++) {
c0c050c5
MC
3226 data = __bnxt_alloc_rx_data(bp, &mapping,
3227 GFP_KERNEL);
3228 if (!data)
3229 return -ENOMEM;
3230
3231 rxr->rx_tpa[i].data = data;
b3dba77c 3232 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
c0c050c5
MC
3233 rxr->rx_tpa[i].mapping = mapping;
3234 }
3235 } else {
3236 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
3237 return -ENOMEM;
3238 }
3239 }
3240
3241 return 0;
3242}
3243
2247925f
SP
3244static void bnxt_init_cp_rings(struct bnxt *bp)
3245{
3e08b184 3246 int i, j;
2247925f
SP
3247
3248 for (i = 0; i < bp->cp_nr_rings; i++) {
3249 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
3250 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
3251
3252 ring->fw_ring_id = INVALID_HW_RING_ID;
6a8788f2
AG
3253 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
3254 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
3e08b184
MC
3255 for (j = 0; j < 2; j++) {
3256 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
3257
3258 if (!cpr2)
3259 continue;
3260
3261 ring = &cpr2->cp_ring_struct;
3262 ring->fw_ring_id = INVALID_HW_RING_ID;
3263 cpr2->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
3264 cpr2->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
3265 }
2247925f
SP
3266 }
3267}
3268
c0c050c5
MC
3269static int bnxt_init_rx_rings(struct bnxt *bp)
3270{
3271 int i, rc = 0;
3272
c61fb99c 3273 if (BNXT_RX_PAGE_MODE(bp)) {
c6d30e83
MC
3274 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
3275 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
c61fb99c
MC
3276 } else {
3277 bp->rx_offset = BNXT_RX_OFFSET;
3278 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
3279 }
b3dba77c 3280
c0c050c5
MC
3281 for (i = 0; i < bp->rx_nr_rings; i++) {
3282 rc = bnxt_init_one_rx_ring(bp, i);
3283 if (rc)
3284 break;
3285 }
3286
3287 return rc;
3288}
3289
3290static int bnxt_init_tx_rings(struct bnxt *bp)
3291{
3292 u16 i;
3293
3294 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
3295 MAX_SKB_FRAGS + 1);
3296
3297 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 3298 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
c0c050c5
MC
3299 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
3300
3301 ring->fw_ring_id = INVALID_HW_RING_ID;
3302 }
3303
3304 return 0;
3305}
3306
3307static void bnxt_free_ring_grps(struct bnxt *bp)
3308{
3309 kfree(bp->grp_info);
3310 bp->grp_info = NULL;
3311}
3312
3313static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
3314{
3315 int i;
3316
3317 if (irq_re_init) {
3318 bp->grp_info = kcalloc(bp->cp_nr_rings,
3319 sizeof(struct bnxt_ring_grp_info),
3320 GFP_KERNEL);
3321 if (!bp->grp_info)
3322 return -ENOMEM;
3323 }
3324 for (i = 0; i < bp->cp_nr_rings; i++) {
3325 if (irq_re_init)
3326 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
3327 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3328 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
3329 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
3330 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
3331 }
3332 return 0;
3333}
3334
3335static void bnxt_free_vnics(struct bnxt *bp)
3336{
3337 kfree(bp->vnic_info);
3338 bp->vnic_info = NULL;
3339 bp->nr_vnics = 0;
3340}
3341
3342static int bnxt_alloc_vnics(struct bnxt *bp)
3343{
3344 int num_vnics = 1;
3345
3346#ifdef CONFIG_RFS_ACCEL
9b3d15e6 3347 if ((bp->flags & (BNXT_FLAG_RFS | BNXT_FLAG_CHIP_P5)) == BNXT_FLAG_RFS)
c0c050c5
MC
3348 num_vnics += bp->rx_nr_rings;
3349#endif
3350
dc52c6c7
PS
3351 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3352 num_vnics++;
3353
c0c050c5
MC
3354 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
3355 GFP_KERNEL);
3356 if (!bp->vnic_info)
3357 return -ENOMEM;
3358
3359 bp->nr_vnics = num_vnics;
3360 return 0;
3361}
3362
3363static void bnxt_init_vnics(struct bnxt *bp)
3364{
3365 int i;
3366
3367 for (i = 0; i < bp->nr_vnics; i++) {
3368 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
44c6f72a 3369 int j;
c0c050c5
MC
3370
3371 vnic->fw_vnic_id = INVALID_HW_RING_ID;
44c6f72a
MC
3372 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++)
3373 vnic->fw_rss_cos_lb_ctx[j] = INVALID_HW_RING_ID;
3374
c0c050c5
MC
3375 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
3376
3377 if (bp->vnic_info[i].rss_hash_key) {
3378 if (i == 0)
3379 prandom_bytes(vnic->rss_hash_key,
3380 HW_HASH_KEY_SIZE);
3381 else
3382 memcpy(vnic->rss_hash_key,
3383 bp->vnic_info[0].rss_hash_key,
3384 HW_HASH_KEY_SIZE);
3385 }
3386 }
3387}
3388
3389static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
3390{
3391 int pages;
3392
3393 pages = ring_size / desc_per_pg;
3394
3395 if (!pages)
3396 return 1;
3397
3398 pages++;
3399
3400 while (pages & (pages - 1))
3401 pages++;
3402
3403 return pages;
3404}
3405
c6d30e83 3406void bnxt_set_tpa_flags(struct bnxt *bp)
c0c050c5
MC
3407{
3408 bp->flags &= ~BNXT_FLAG_TPA;
341138c3
MC
3409 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
3410 return;
c0c050c5
MC
3411 if (bp->dev->features & NETIF_F_LRO)
3412 bp->flags |= BNXT_FLAG_LRO;
1054aee8 3413 else if (bp->dev->features & NETIF_F_GRO_HW)
c0c050c5
MC
3414 bp->flags |= BNXT_FLAG_GRO;
3415}
3416
3417/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
3418 * be set on entry.
3419 */
3420void bnxt_set_ring_params(struct bnxt *bp)
3421{
3422 u32 ring_size, rx_size, rx_space;
3423 u32 agg_factor = 0, agg_ring_size = 0;
3424
3425 /* 8 for CRC and VLAN */
3426 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
3427
3428 rx_space = rx_size + NET_SKB_PAD +
3429 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3430
3431 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
3432 ring_size = bp->rx_ring_size;
3433 bp->rx_agg_ring_size = 0;
3434 bp->rx_agg_nr_pages = 0;
3435
3436 if (bp->flags & BNXT_FLAG_TPA)
2839f28b 3437 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
c0c050c5
MC
3438
3439 bp->flags &= ~BNXT_FLAG_JUMBO;
bdbd1eb5 3440 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
c0c050c5
MC
3441 u32 jumbo_factor;
3442
3443 bp->flags |= BNXT_FLAG_JUMBO;
3444 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
3445 if (jumbo_factor > agg_factor)
3446 agg_factor = jumbo_factor;
3447 }
3448 agg_ring_size = ring_size * agg_factor;
3449
3450 if (agg_ring_size) {
3451 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
3452 RX_DESC_CNT);
3453 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
3454 u32 tmp = agg_ring_size;
3455
3456 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
3457 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
3458 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
3459 tmp, agg_ring_size);
3460 }
3461 bp->rx_agg_ring_size = agg_ring_size;
3462 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
3463 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
3464 rx_space = rx_size + NET_SKB_PAD +
3465 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
3466 }
3467
3468 bp->rx_buf_use_size = rx_size;
3469 bp->rx_buf_size = rx_space;
3470
3471 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
3472 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
3473
3474 ring_size = bp->tx_ring_size;
3475 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
3476 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
3477
3478 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
3479 bp->cp_ring_size = ring_size;
3480
3481 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
3482 if (bp->cp_nr_pages > MAX_CP_PAGES) {
3483 bp->cp_nr_pages = MAX_CP_PAGES;
3484 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
3485 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
3486 ring_size, bp->cp_ring_size);
3487 }
3488 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
3489 bp->cp_ring_mask = bp->cp_bit - 1;
3490}
3491
96a8604f
JDB
3492/* Changing allocation mode of RX rings.
3493 * TODO: Update when extending xdp_rxq_info to support allocation modes.
3494 */
c61fb99c 3495int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
6bb19474 3496{
c61fb99c
MC
3497 if (page_mode) {
3498 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
3499 return -EOPNOTSUPP;
7eb9bb3a
MC
3500 bp->dev->max_mtu =
3501 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
c61fb99c
MC
3502 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
3503 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
c61fb99c
MC
3504 bp->rx_dir = DMA_BIDIRECTIONAL;
3505 bp->rx_skb_func = bnxt_rx_page_skb;
1054aee8
MC
3506 /* Disable LRO or GRO_HW */
3507 netdev_update_features(bp->dev);
c61fb99c 3508 } else {
7eb9bb3a 3509 bp->dev->max_mtu = bp->max_mtu;
c61fb99c
MC
3510 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
3511 bp->rx_dir = DMA_FROM_DEVICE;
3512 bp->rx_skb_func = bnxt_rx_skb;
3513 }
6bb19474
MC
3514 return 0;
3515}
3516
c0c050c5
MC
3517static void bnxt_free_vnic_attributes(struct bnxt *bp)
3518{
3519 int i;
3520 struct bnxt_vnic_info *vnic;
3521 struct pci_dev *pdev = bp->pdev;
3522
3523 if (!bp->vnic_info)
3524 return;
3525
3526 for (i = 0; i < bp->nr_vnics; i++) {
3527 vnic = &bp->vnic_info[i];
3528
3529 kfree(vnic->fw_grp_ids);
3530 vnic->fw_grp_ids = NULL;
3531
3532 kfree(vnic->uc_list);
3533 vnic->uc_list = NULL;
3534
3535 if (vnic->mc_list) {
3536 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
3537 vnic->mc_list, vnic->mc_list_mapping);
3538 vnic->mc_list = NULL;
3539 }
3540
3541 if (vnic->rss_table) {
3542 dma_free_coherent(&pdev->dev, PAGE_SIZE,
3543 vnic->rss_table,
3544 vnic->rss_table_dma_addr);
3545 vnic->rss_table = NULL;
3546 }
3547
3548 vnic->rss_hash_key = NULL;
3549 vnic->flags = 0;
3550 }
3551}
3552
3553static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
3554{
3555 int i, rc = 0, size;
3556 struct bnxt_vnic_info *vnic;
3557 struct pci_dev *pdev = bp->pdev;
3558 int max_rings;
3559
3560 for (i = 0; i < bp->nr_vnics; i++) {
3561 vnic = &bp->vnic_info[i];
3562
3563 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
3564 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
3565
3566 if (mem_size > 0) {
3567 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
3568 if (!vnic->uc_list) {
3569 rc = -ENOMEM;
3570 goto out;
3571 }
3572 }
3573 }
3574
3575 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
3576 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
3577 vnic->mc_list =
3578 dma_alloc_coherent(&pdev->dev,
3579 vnic->mc_list_size,
3580 &vnic->mc_list_mapping,
3581 GFP_KERNEL);
3582 if (!vnic->mc_list) {
3583 rc = -ENOMEM;
3584 goto out;
3585 }
3586 }
3587
44c6f72a
MC
3588 if (bp->flags & BNXT_FLAG_CHIP_P5)
3589 goto vnic_skip_grps;
3590
c0c050c5
MC
3591 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3592 max_rings = bp->rx_nr_rings;
3593 else
3594 max_rings = 1;
3595
3596 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
3597 if (!vnic->fw_grp_ids) {
3598 rc = -ENOMEM;
3599 goto out;
3600 }
44c6f72a 3601vnic_skip_grps:
ae10ae74
MC
3602 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
3603 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
3604 continue;
3605
c0c050c5
MC
3606 /* Allocate rss table and hash key */
3607 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3608 &vnic->rss_table_dma_addr,
3609 GFP_KERNEL);
3610 if (!vnic->rss_table) {
3611 rc = -ENOMEM;
3612 goto out;
3613 }
3614
3615 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
3616
3617 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
3618 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
3619 }
3620 return 0;
3621
3622out:
3623 return rc;
3624}
3625
3626static void bnxt_free_hwrm_resources(struct bnxt *bp)
3627{
3628 struct pci_dev *pdev = bp->pdev;
3629
a2bf74f4
VD
3630 if (bp->hwrm_cmd_resp_addr) {
3631 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
3632 bp->hwrm_cmd_resp_dma_addr);
3633 bp->hwrm_cmd_resp_addr = NULL;
3634 }
760b6d33
VD
3635
3636 if (bp->hwrm_cmd_kong_resp_addr) {
3637 dma_free_coherent(&pdev->dev, PAGE_SIZE,
3638 bp->hwrm_cmd_kong_resp_addr,
3639 bp->hwrm_cmd_kong_resp_dma_addr);
3640 bp->hwrm_cmd_kong_resp_addr = NULL;
3641 }
3642}
3643
3644static int bnxt_alloc_kong_hwrm_resources(struct bnxt *bp)
3645{
3646 struct pci_dev *pdev = bp->pdev;
3647
ba642ab7
MC
3648 if (bp->hwrm_cmd_kong_resp_addr)
3649 return 0;
3650
760b6d33
VD
3651 bp->hwrm_cmd_kong_resp_addr =
3652 dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3653 &bp->hwrm_cmd_kong_resp_dma_addr,
3654 GFP_KERNEL);
3655 if (!bp->hwrm_cmd_kong_resp_addr)
3656 return -ENOMEM;
3657
3658 return 0;
c0c050c5
MC
3659}
3660
3661static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
3662{
3663 struct pci_dev *pdev = bp->pdev;
3664
3665 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3666 &bp->hwrm_cmd_resp_dma_addr,
3667 GFP_KERNEL);
3668 if (!bp->hwrm_cmd_resp_addr)
3669 return -ENOMEM;
c0c050c5
MC
3670
3671 return 0;
3672}
3673
e605db80
DK
3674static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
3675{
3676 if (bp->hwrm_short_cmd_req_addr) {
3677 struct pci_dev *pdev = bp->pdev;
3678
1dfddc41 3679 dma_free_coherent(&pdev->dev, bp->hwrm_max_ext_req_len,
e605db80
DK
3680 bp->hwrm_short_cmd_req_addr,
3681 bp->hwrm_short_cmd_req_dma_addr);
3682 bp->hwrm_short_cmd_req_addr = NULL;
3683 }
3684}
3685
3686static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
3687{
3688 struct pci_dev *pdev = bp->pdev;
3689
ba642ab7
MC
3690 if (bp->hwrm_short_cmd_req_addr)
3691 return 0;
3692
e605db80 3693 bp->hwrm_short_cmd_req_addr =
1dfddc41 3694 dma_alloc_coherent(&pdev->dev, bp->hwrm_max_ext_req_len,
e605db80
DK
3695 &bp->hwrm_short_cmd_req_dma_addr,
3696 GFP_KERNEL);
3697 if (!bp->hwrm_short_cmd_req_addr)
3698 return -ENOMEM;
3699
3700 return 0;
3701}
3702
fd3ab1c7 3703static void bnxt_free_port_stats(struct bnxt *bp)
c0c050c5 3704{
c0c050c5
MC
3705 struct pci_dev *pdev = bp->pdev;
3706
00db3cba
VV
3707 bp->flags &= ~BNXT_FLAG_PORT_STATS;
3708 bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
3709
3bdf56c4
MC
3710 if (bp->hw_rx_port_stats) {
3711 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
3712 bp->hw_rx_port_stats,
3713 bp->hw_rx_port_stats_map);
3714 bp->hw_rx_port_stats = NULL;
00db3cba
VV
3715 }
3716
36e53349
MC
3717 if (bp->hw_tx_port_stats_ext) {
3718 dma_free_coherent(&pdev->dev, sizeof(struct tx_port_stats_ext),
3719 bp->hw_tx_port_stats_ext,
3720 bp->hw_tx_port_stats_ext_map);
3721 bp->hw_tx_port_stats_ext = NULL;
3722 }
3723
00db3cba
VV
3724 if (bp->hw_rx_port_stats_ext) {
3725 dma_free_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
3726 bp->hw_rx_port_stats_ext,
3727 bp->hw_rx_port_stats_ext_map);
3728 bp->hw_rx_port_stats_ext = NULL;
3bdf56c4 3729 }
55e4398d
VV
3730
3731 if (bp->hw_pcie_stats) {
3732 dma_free_coherent(&pdev->dev, sizeof(struct pcie_ctx_hw_stats),
3733 bp->hw_pcie_stats, bp->hw_pcie_stats_map);
3734 bp->hw_pcie_stats = NULL;
3735 }
fd3ab1c7
MC
3736}
3737
3738static void bnxt_free_ring_stats(struct bnxt *bp)
3739{
3740 struct pci_dev *pdev = bp->pdev;
3741 int size, i;
3bdf56c4 3742
c0c050c5
MC
3743 if (!bp->bnapi)
3744 return;
3745
4e748506 3746 size = bp->hw_ring_stats_size;
c0c050c5
MC
3747
3748 for (i = 0; i < bp->cp_nr_rings; i++) {
3749 struct bnxt_napi *bnapi = bp->bnapi[i];
3750 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3751
3752 if (cpr->hw_stats) {
3753 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
3754 cpr->hw_stats_map);
3755 cpr->hw_stats = NULL;
3756 }
3757 }
3758}
3759
3760static int bnxt_alloc_stats(struct bnxt *bp)
3761{
3762 u32 size, i;
3763 struct pci_dev *pdev = bp->pdev;
3764
4e748506 3765 size = bp->hw_ring_stats_size;
c0c050c5
MC
3766
3767 for (i = 0; i < bp->cp_nr_rings; i++) {
3768 struct bnxt_napi *bnapi = bp->bnapi[i];
3769 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3770
3771 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
3772 &cpr->hw_stats_map,
3773 GFP_KERNEL);
3774 if (!cpr->hw_stats)
3775 return -ENOMEM;
3776
3777 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3778 }
3bdf56c4 3779
a220eabc
VV
3780 if (BNXT_VF(bp) || bp->chip_num == CHIP_NUM_58700)
3781 return 0;
fd3ab1c7 3782
a220eabc
VV
3783 if (bp->hw_rx_port_stats)
3784 goto alloc_ext_stats;
3bdf56c4 3785
a220eabc
VV
3786 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
3787 sizeof(struct tx_port_stats) + 1024;
3bdf56c4 3788
a220eabc
VV
3789 bp->hw_rx_port_stats =
3790 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
3791 &bp->hw_rx_port_stats_map,
3792 GFP_KERNEL);
3793 if (!bp->hw_rx_port_stats)
3794 return -ENOMEM;
3bdf56c4 3795
a220eabc
VV
3796 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) + 512;
3797 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
3798 sizeof(struct rx_port_stats) + 512;
3799 bp->flags |= BNXT_FLAG_PORT_STATS;
00db3cba 3800
fd3ab1c7 3801alloc_ext_stats:
a220eabc
VV
3802 /* Display extended statistics only if FW supports it */
3803 if (bp->hwrm_spec_code < 0x10804 || bp->hwrm_spec_code == 0x10900)
6154532f 3804 if (!(bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED))
00db3cba
VV
3805 return 0;
3806
a220eabc
VV
3807 if (bp->hw_rx_port_stats_ext)
3808 goto alloc_tx_ext_stats;
fd3ab1c7 3809
a220eabc
VV
3810 bp->hw_rx_port_stats_ext =
3811 dma_alloc_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
3812 &bp->hw_rx_port_stats_ext_map, GFP_KERNEL);
3813 if (!bp->hw_rx_port_stats_ext)
3814 return 0;
00db3cba 3815
fd3ab1c7 3816alloc_tx_ext_stats:
a220eabc 3817 if (bp->hw_tx_port_stats_ext)
55e4398d 3818 goto alloc_pcie_stats;
fd3ab1c7 3819
6154532f
VV
3820 if (bp->hwrm_spec_code >= 0x10902 ||
3821 (bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED)) {
a220eabc
VV
3822 bp->hw_tx_port_stats_ext =
3823 dma_alloc_coherent(&pdev->dev,
3824 sizeof(struct tx_port_stats_ext),
3825 &bp->hw_tx_port_stats_ext_map,
3826 GFP_KERNEL);
3bdf56c4 3827 }
a220eabc 3828 bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
55e4398d
VV
3829
3830alloc_pcie_stats:
3831 if (bp->hw_pcie_stats ||
3832 !(bp->fw_cap & BNXT_FW_CAP_PCIE_STATS_SUPPORTED))
3833 return 0;
3834
3835 bp->hw_pcie_stats =
3836 dma_alloc_coherent(&pdev->dev, sizeof(struct pcie_ctx_hw_stats),
3837 &bp->hw_pcie_stats_map, GFP_KERNEL);
3838 if (!bp->hw_pcie_stats)
3839 return 0;
3840
3841 bp->flags |= BNXT_FLAG_PCIE_STATS;
c0c050c5
MC
3842 return 0;
3843}
3844
3845static void bnxt_clear_ring_indices(struct bnxt *bp)
3846{
3847 int i;
3848
3849 if (!bp->bnapi)
3850 return;
3851
3852 for (i = 0; i < bp->cp_nr_rings; i++) {
3853 struct bnxt_napi *bnapi = bp->bnapi[i];
3854 struct bnxt_cp_ring_info *cpr;
3855 struct bnxt_rx_ring_info *rxr;
3856 struct bnxt_tx_ring_info *txr;
3857
3858 if (!bnapi)
3859 continue;
3860
3861 cpr = &bnapi->cp_ring;
3862 cpr->cp_raw_cons = 0;
3863
b6ab4b01 3864 txr = bnapi->tx_ring;
3b2b7d9d
MC
3865 if (txr) {
3866 txr->tx_prod = 0;
3867 txr->tx_cons = 0;
3868 }
c0c050c5 3869
b6ab4b01 3870 rxr = bnapi->rx_ring;
3b2b7d9d
MC
3871 if (rxr) {
3872 rxr->rx_prod = 0;
3873 rxr->rx_agg_prod = 0;
3874 rxr->rx_sw_agg_prod = 0;
376a5b86 3875 rxr->rx_next_cons = 0;
3b2b7d9d 3876 }
c0c050c5
MC
3877 }
3878}
3879
3880static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
3881{
3882#ifdef CONFIG_RFS_ACCEL
3883 int i;
3884
3885 /* Under rtnl_lock and all our NAPIs have been disabled. It's
3886 * safe to delete the hash table.
3887 */
3888 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
3889 struct hlist_head *head;
3890 struct hlist_node *tmp;
3891 struct bnxt_ntuple_filter *fltr;
3892
3893 head = &bp->ntp_fltr_hash_tbl[i];
3894 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
3895 hlist_del(&fltr->hash);
3896 kfree(fltr);
3897 }
3898 }
3899 if (irq_reinit) {
3900 kfree(bp->ntp_fltr_bmap);
3901 bp->ntp_fltr_bmap = NULL;
3902 }
3903 bp->ntp_fltr_count = 0;
3904#endif
3905}
3906
3907static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
3908{
3909#ifdef CONFIG_RFS_ACCEL
3910 int i, rc = 0;
3911
3912 if (!(bp->flags & BNXT_FLAG_RFS))
3913 return 0;
3914
3915 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3916 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3917
3918 bp->ntp_fltr_count = 0;
ac45bd93
DC
3919 bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3920 sizeof(long),
c0c050c5
MC
3921 GFP_KERNEL);
3922
3923 if (!bp->ntp_fltr_bmap)
3924 rc = -ENOMEM;
3925
3926 return rc;
3927#else
3928 return 0;
3929#endif
3930}
3931
3932static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3933{
3934 bnxt_free_vnic_attributes(bp);
3935 bnxt_free_tx_rings(bp);
3936 bnxt_free_rx_rings(bp);
3937 bnxt_free_cp_rings(bp);
3938 bnxt_free_ntp_fltrs(bp, irq_re_init);
3939 if (irq_re_init) {
fd3ab1c7 3940 bnxt_free_ring_stats(bp);
c0c050c5
MC
3941 bnxt_free_ring_grps(bp);
3942 bnxt_free_vnics(bp);
a960dec9
MC
3943 kfree(bp->tx_ring_map);
3944 bp->tx_ring_map = NULL;
b6ab4b01
MC
3945 kfree(bp->tx_ring);
3946 bp->tx_ring = NULL;
3947 kfree(bp->rx_ring);
3948 bp->rx_ring = NULL;
c0c050c5
MC
3949 kfree(bp->bnapi);
3950 bp->bnapi = NULL;
3951 } else {
3952 bnxt_clear_ring_indices(bp);
3953 }
3954}
3955
3956static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3957{
01657bcd 3958 int i, j, rc, size, arr_size;
c0c050c5
MC
3959 void *bnapi;
3960
3961 if (irq_re_init) {
3962 /* Allocate bnapi mem pointer array and mem block for
3963 * all queues
3964 */
3965 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3966 bp->cp_nr_rings);
3967 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3968 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3969 if (!bnapi)
3970 return -ENOMEM;
3971
3972 bp->bnapi = bnapi;
3973 bnapi += arr_size;
3974 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3975 bp->bnapi[i] = bnapi;
3976 bp->bnapi[i]->index = i;
3977 bp->bnapi[i]->bp = bp;
e38287b7
MC
3978 if (bp->flags & BNXT_FLAG_CHIP_P5) {
3979 struct bnxt_cp_ring_info *cpr =
3980 &bp->bnapi[i]->cp_ring;
3981
3982 cpr->cp_ring_struct.ring_mem.flags =
3983 BNXT_RMEM_RING_PTE_FLAG;
3984 }
c0c050c5
MC
3985 }
3986
b6ab4b01
MC
3987 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3988 sizeof(struct bnxt_rx_ring_info),
3989 GFP_KERNEL);
3990 if (!bp->rx_ring)
3991 return -ENOMEM;
3992
3993 for (i = 0; i < bp->rx_nr_rings; i++) {
e38287b7
MC
3994 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3995
3996 if (bp->flags & BNXT_FLAG_CHIP_P5) {
3997 rxr->rx_ring_struct.ring_mem.flags =
3998 BNXT_RMEM_RING_PTE_FLAG;
3999 rxr->rx_agg_ring_struct.ring_mem.flags =
4000 BNXT_RMEM_RING_PTE_FLAG;
4001 }
4002 rxr->bnapi = bp->bnapi[i];
b6ab4b01
MC
4003 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
4004 }
4005
4006 bp->tx_ring = kcalloc(bp->tx_nr_rings,
4007 sizeof(struct bnxt_tx_ring_info),
4008 GFP_KERNEL);
4009 if (!bp->tx_ring)
4010 return -ENOMEM;
4011
a960dec9
MC
4012 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
4013 GFP_KERNEL);
4014
4015 if (!bp->tx_ring_map)
4016 return -ENOMEM;
4017
01657bcd
MC
4018 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4019 j = 0;
4020 else
4021 j = bp->rx_nr_rings;
4022
4023 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
e38287b7
MC
4024 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4025
4026 if (bp->flags & BNXT_FLAG_CHIP_P5)
4027 txr->tx_ring_struct.ring_mem.flags =
4028 BNXT_RMEM_RING_PTE_FLAG;
4029 txr->bnapi = bp->bnapi[j];
4030 bp->bnapi[j]->tx_ring = txr;
5f449249 4031 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
38413406 4032 if (i >= bp->tx_nr_rings_xdp) {
e38287b7 4033 txr->txq_index = i - bp->tx_nr_rings_xdp;
38413406
MC
4034 bp->bnapi[j]->tx_int = bnxt_tx_int;
4035 } else {
fa3e93e8 4036 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
38413406
MC
4037 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
4038 }
b6ab4b01
MC
4039 }
4040
c0c050c5
MC
4041 rc = bnxt_alloc_stats(bp);
4042 if (rc)
4043 goto alloc_mem_err;
4044
4045 rc = bnxt_alloc_ntp_fltrs(bp);
4046 if (rc)
4047 goto alloc_mem_err;
4048
4049 rc = bnxt_alloc_vnics(bp);
4050 if (rc)
4051 goto alloc_mem_err;
4052 }
4053
4054 bnxt_init_ring_struct(bp);
4055
4056 rc = bnxt_alloc_rx_rings(bp);
4057 if (rc)
4058 goto alloc_mem_err;
4059
4060 rc = bnxt_alloc_tx_rings(bp);
4061 if (rc)
4062 goto alloc_mem_err;
4063
4064 rc = bnxt_alloc_cp_rings(bp);
4065 if (rc)
4066 goto alloc_mem_err;
4067
4068 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
4069 BNXT_VNIC_UCAST_FLAG;
4070 rc = bnxt_alloc_vnic_attributes(bp);
4071 if (rc)
4072 goto alloc_mem_err;
4073 return 0;
4074
4075alloc_mem_err:
4076 bnxt_free_mem(bp, true);
4077 return rc;
4078}
4079
9d8bc097
MC
4080static void bnxt_disable_int(struct bnxt *bp)
4081{
4082 int i;
4083
4084 if (!bp->bnapi)
4085 return;
4086
4087 for (i = 0; i < bp->cp_nr_rings; i++) {
4088 struct bnxt_napi *bnapi = bp->bnapi[i];
4089 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
daf1f1e7 4090 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
9d8bc097 4091
daf1f1e7 4092 if (ring->fw_ring_id != INVALID_HW_RING_ID)
697197e5 4093 bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
9d8bc097
MC
4094 }
4095}
4096
e5811b8c
MC
4097static int bnxt_cp_num_to_irq_num(struct bnxt *bp, int n)
4098{
4099 struct bnxt_napi *bnapi = bp->bnapi[n];
4100 struct bnxt_cp_ring_info *cpr;
4101
4102 cpr = &bnapi->cp_ring;
4103 return cpr->cp_ring_struct.map_idx;
4104}
4105
9d8bc097
MC
4106static void bnxt_disable_int_sync(struct bnxt *bp)
4107{
4108 int i;
4109
4110 atomic_inc(&bp->intr_sem);
4111
4112 bnxt_disable_int(bp);
e5811b8c
MC
4113 for (i = 0; i < bp->cp_nr_rings; i++) {
4114 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
4115
4116 synchronize_irq(bp->irq_tbl[map_idx].vector);
4117 }
9d8bc097
MC
4118}
4119
4120static void bnxt_enable_int(struct bnxt *bp)
4121{
4122 int i;
4123
4124 atomic_set(&bp->intr_sem, 0);
4125 for (i = 0; i < bp->cp_nr_rings; i++) {
4126 struct bnxt_napi *bnapi = bp->bnapi[i];
4127 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4128
697197e5 4129 bnxt_db_nq_arm(bp, &cpr->cp_db, cpr->cp_raw_cons);
9d8bc097
MC
4130 }
4131}
4132
c0c050c5
MC
4133void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
4134 u16 cmpl_ring, u16 target_id)
4135{
a8643e16 4136 struct input *req = request;
c0c050c5 4137
a8643e16
MC
4138 req->req_type = cpu_to_le16(req_type);
4139 req->cmpl_ring = cpu_to_le16(cmpl_ring);
4140 req->target_id = cpu_to_le16(target_id);
760b6d33
VD
4141 if (bnxt_kong_hwrm_message(bp, req))
4142 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_kong_resp_dma_addr);
4143 else
4144 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
c0c050c5
MC
4145}
4146
d4f1420d
MC
4147static int bnxt_hwrm_to_stderr(u32 hwrm_err)
4148{
4149 switch (hwrm_err) {
4150 case HWRM_ERR_CODE_SUCCESS:
4151 return 0;
4152 case HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED:
4153 return -EACCES;
4154 case HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR:
4155 return -ENOSPC;
4156 case HWRM_ERR_CODE_INVALID_PARAMS:
4157 case HWRM_ERR_CODE_INVALID_FLAGS:
4158 case HWRM_ERR_CODE_INVALID_ENABLES:
4159 case HWRM_ERR_CODE_UNSUPPORTED_TLV:
4160 case HWRM_ERR_CODE_UNSUPPORTED_OPTION_ERR:
4161 return -EINVAL;
4162 case HWRM_ERR_CODE_NO_BUFFER:
4163 return -ENOMEM;
4164 case HWRM_ERR_CODE_HOT_RESET_PROGRESS:
4165 return -EAGAIN;
4166 case HWRM_ERR_CODE_CMD_NOT_SUPPORTED:
4167 return -EOPNOTSUPP;
4168 default:
4169 return -EIO;
4170 }
4171}
4172
fbfbc485
MC
4173static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
4174 int timeout, bool silent)
c0c050c5 4175{
a11fa2be 4176 int i, intr_process, rc, tmo_count;
a8643e16 4177 struct input *req = msg;
c0c050c5 4178 u32 *data = msg;
845adfe4
MC
4179 __le32 *resp_len;
4180 u8 *valid;
c0c050c5
MC
4181 u16 cp_ring_id, len = 0;
4182 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
e605db80 4183 u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
ebd5818c 4184 struct hwrm_short_input short_input = {0};
2e9ee398 4185 u32 doorbell_offset = BNXT_GRCPF_REG_CHIMP_COMM_TRIGGER;
89455017 4186 u8 *resp_addr = (u8 *)bp->hwrm_cmd_resp_addr;
2e9ee398 4187 u32 bar_offset = BNXT_GRCPF_REG_CHIMP_COMM;
760b6d33 4188 u16 dst = BNXT_HWRM_CHNL_CHIMP;
c0c050c5 4189
b4fff207
MC
4190 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
4191 return -EBUSY;
4192
1dfddc41
MC
4193 if (msg_len > BNXT_HWRM_MAX_REQ_LEN) {
4194 if (msg_len > bp->hwrm_max_ext_req_len ||
4195 !bp->hwrm_short_cmd_req_addr)
4196 return -EINVAL;
4197 }
4198
760b6d33
VD
4199 if (bnxt_hwrm_kong_chnl(bp, req)) {
4200 dst = BNXT_HWRM_CHNL_KONG;
4201 bar_offset = BNXT_GRCPF_REG_KONG_COMM;
4202 doorbell_offset = BNXT_GRCPF_REG_KONG_COMM_TRIGGER;
4203 resp = bp->hwrm_cmd_kong_resp_addr;
4204 resp_addr = (u8 *)bp->hwrm_cmd_kong_resp_addr;
4205 }
4206
4207 memset(resp, 0, PAGE_SIZE);
4208 cp_ring_id = le16_to_cpu(req->cmpl_ring);
4209 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
4210
4211 req->seq_id = cpu_to_le16(bnxt_get_hwrm_seq_id(bp, dst));
4212 /* currently supports only one outstanding message */
4213 if (intr_process)
4214 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
4215
1dfddc41
MC
4216 if ((bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) ||
4217 msg_len > BNXT_HWRM_MAX_REQ_LEN) {
e605db80 4218 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
1dfddc41
MC
4219 u16 max_msg_len;
4220
4221 /* Set boundary for maximum extended request length for short
4222 * cmd format. If passed up from device use the max supported
4223 * internal req length.
4224 */
4225 max_msg_len = bp->hwrm_max_ext_req_len;
e605db80
DK
4226
4227 memcpy(short_cmd_req, req, msg_len);
1dfddc41
MC
4228 if (msg_len < max_msg_len)
4229 memset(short_cmd_req + msg_len, 0,
4230 max_msg_len - msg_len);
e605db80
DK
4231
4232 short_input.req_type = req->req_type;
4233 short_input.signature =
4234 cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
4235 short_input.size = cpu_to_le16(msg_len);
4236 short_input.req_addr =
4237 cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
4238
4239 data = (u32 *)&short_input;
4240 msg_len = sizeof(short_input);
4241
4242 /* Sync memory write before updating doorbell */
4243 wmb();
4244
4245 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
4246 }
4247
c0c050c5 4248 /* Write request msg to hwrm channel */
2e9ee398 4249 __iowrite32_copy(bp->bar0 + bar_offset, data, msg_len / 4);
c0c050c5 4250
e605db80 4251 for (i = msg_len; i < max_req_len; i += 4)
2e9ee398 4252 writel(0, bp->bar0 + bar_offset + i);
d79979a1 4253
c0c050c5 4254 /* Ring channel doorbell */
2e9ee398 4255 writel(1, bp->bar0 + doorbell_offset);
c0c050c5 4256
5bedb529
MC
4257 if (!pci_is_enabled(bp->pdev))
4258 return 0;
4259
ff4fe81d
MC
4260 if (!timeout)
4261 timeout = DFLT_HWRM_CMD_TIMEOUT;
9751e8e7
AG
4262 /* convert timeout to usec */
4263 timeout *= 1000;
ff4fe81d 4264
c0c050c5 4265 i = 0;
9751e8e7
AG
4266 /* Short timeout for the first few iterations:
4267 * number of loops = number of loops for short timeout +
4268 * number of loops for standard timeout.
4269 */
4270 tmo_count = HWRM_SHORT_TIMEOUT_COUNTER;
4271 timeout = timeout - HWRM_SHORT_MIN_TIMEOUT * HWRM_SHORT_TIMEOUT_COUNTER;
4272 tmo_count += DIV_ROUND_UP(timeout, HWRM_MIN_TIMEOUT);
89455017
VD
4273 resp_len = (__le32 *)(resp_addr + HWRM_RESP_LEN_OFFSET);
4274
c0c050c5 4275 if (intr_process) {
fc718bb2
VD
4276 u16 seq_id = bp->hwrm_intr_seq_id;
4277
c0c050c5 4278 /* Wait until hwrm response cmpl interrupt is processed */
fc718bb2 4279 while (bp->hwrm_intr_seq_id != (u16)~seq_id &&
a11fa2be 4280 i++ < tmo_count) {
9751e8e7
AG
4281 /* on first few passes, just barely sleep */
4282 if (i < HWRM_SHORT_TIMEOUT_COUNTER)
4283 usleep_range(HWRM_SHORT_MIN_TIMEOUT,
4284 HWRM_SHORT_MAX_TIMEOUT);
4285 else
4286 usleep_range(HWRM_MIN_TIMEOUT,
4287 HWRM_MAX_TIMEOUT);
c0c050c5
MC
4288 }
4289
fc718bb2 4290 if (bp->hwrm_intr_seq_id != (u16)~seq_id) {
5bedb529
MC
4291 if (!silent)
4292 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
4293 le16_to_cpu(req->req_type));
a935cb7e 4294 return -EBUSY;
c0c050c5 4295 }
845adfe4
MC
4296 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
4297 HWRM_RESP_LEN_SFT;
89455017 4298 valid = resp_addr + len - 1;
c0c050c5 4299 } else {
cc559c1a
MC
4300 int j;
4301
c0c050c5 4302 /* Check if response len is updated */
a11fa2be 4303 for (i = 0; i < tmo_count; i++) {
c0c050c5
MC
4304 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
4305 HWRM_RESP_LEN_SFT;
4306 if (len)
4307 break;
9751e8e7 4308 /* on first few passes, just barely sleep */
67681d02 4309 if (i < HWRM_SHORT_TIMEOUT_COUNTER)
9751e8e7
AG
4310 usleep_range(HWRM_SHORT_MIN_TIMEOUT,
4311 HWRM_SHORT_MAX_TIMEOUT);
4312 else
4313 usleep_range(HWRM_MIN_TIMEOUT,
4314 HWRM_MAX_TIMEOUT);
c0c050c5
MC
4315 }
4316
a11fa2be 4317 if (i >= tmo_count) {
5bedb529
MC
4318 if (!silent)
4319 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
4320 HWRM_TOTAL_TIMEOUT(i),
4321 le16_to_cpu(req->req_type),
4322 le16_to_cpu(req->seq_id), len);
a935cb7e 4323 return -EBUSY;
c0c050c5
MC
4324 }
4325
845adfe4 4326 /* Last byte of resp contains valid bit */
89455017 4327 valid = resp_addr + len - 1;
cc559c1a 4328 for (j = 0; j < HWRM_VALID_BIT_DELAY_USEC; j++) {
845adfe4
MC
4329 /* make sure we read from updated DMA memory */
4330 dma_rmb();
4331 if (*valid)
c0c050c5 4332 break;
0000b81a 4333 usleep_range(1, 5);
c0c050c5
MC
4334 }
4335
cc559c1a 4336 if (j >= HWRM_VALID_BIT_DELAY_USEC) {
5bedb529
MC
4337 if (!silent)
4338 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
4339 HWRM_TOTAL_TIMEOUT(i),
4340 le16_to_cpu(req->req_type),
4341 le16_to_cpu(req->seq_id), len,
4342 *valid);
a935cb7e 4343 return -EBUSY;
c0c050c5
MC
4344 }
4345 }
4346
845adfe4
MC
4347 /* Zero valid bit for compatibility. Valid bit in an older spec
4348 * may become a new field in a newer spec. We must make sure that
4349 * a new field not implemented by old spec will read zero.
4350 */
4351 *valid = 0;
c0c050c5 4352 rc = le16_to_cpu(resp->error_code);
fbfbc485 4353 if (rc && !silent)
c0c050c5
MC
4354 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
4355 le16_to_cpu(resp->req_type),
4356 le16_to_cpu(resp->seq_id), rc);
d4f1420d 4357 return bnxt_hwrm_to_stderr(rc);
fbfbc485
MC
4358}
4359
4360int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
4361{
4362 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
c0c050c5
MC
4363}
4364
cc72f3b1
MC
4365int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
4366 int timeout)
4367{
4368 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
4369}
4370
c0c050c5
MC
4371int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
4372{
4373 int rc;
4374
4375 mutex_lock(&bp->hwrm_cmd_lock);
4376 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
4377 mutex_unlock(&bp->hwrm_cmd_lock);
4378 return rc;
4379}
4380
90e20921
MC
4381int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
4382 int timeout)
4383{
4384 int rc;
4385
4386 mutex_lock(&bp->hwrm_cmd_lock);
4387 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
4388 mutex_unlock(&bp->hwrm_cmd_lock);
4389 return rc;
4390}
4391
a1653b13
MC
4392int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
4393 int bmap_size)
c0c050c5
MC
4394{
4395 struct hwrm_func_drv_rgtr_input req = {0};
25be8623
MC
4396 DECLARE_BITMAP(async_events_bmap, 256);
4397 u32 *events = (u32 *)async_events_bmap;
a1653b13 4398 int i;
c0c050c5
MC
4399
4400 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
4401
4402 req.enables =
a1653b13 4403 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
c0c050c5 4404
25be8623 4405 memset(async_events_bmap, 0, sizeof(async_events_bmap));
7e914027
MC
4406 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++) {
4407 u16 event_id = bnxt_async_events_arr[i];
25be8623 4408
7e914027
MC
4409 if (event_id == ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY &&
4410 !(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
4411 continue;
4412 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
4413 }
a1653b13
MC
4414 if (bmap && bmap_size) {
4415 for (i = 0; i < bmap_size; i++) {
4416 if (test_bit(i, bmap))
4417 __set_bit(i, async_events_bmap);
4418 }
4419 }
4420
25be8623
MC
4421 for (i = 0; i < 8; i++)
4422 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
4423
a1653b13
MC
4424 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4425}
4426
4427static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
4428{
25e1acd6 4429 struct hwrm_func_drv_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
a1653b13 4430 struct hwrm_func_drv_rgtr_input req = {0};
acfb50e4 4431 u32 flags;
25e1acd6 4432 int rc;
a1653b13
MC
4433
4434 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
4435
4436 req.enables =
4437 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
4438 FUNC_DRV_RGTR_REQ_ENABLES_VER);
4439
11f15ed3 4440 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
acfb50e4
VV
4441 flags = FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE |
4442 FUNC_DRV_RGTR_REQ_FLAGS_HOT_RESET_SUPPORT;
4443 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
e633a329
VV
4444 flags |= FUNC_DRV_RGTR_REQ_FLAGS_ERROR_RECOVERY_SUPPORT |
4445 FUNC_DRV_RGTR_REQ_FLAGS_MASTER_SUPPORT;
acfb50e4 4446 req.flags = cpu_to_le32(flags);
d4f52de0
MC
4447 req.ver_maj_8b = DRV_VER_MAJ;
4448 req.ver_min_8b = DRV_VER_MIN;
4449 req.ver_upd_8b = DRV_VER_UPD;
4450 req.ver_maj = cpu_to_le16(DRV_VER_MAJ);
4451 req.ver_min = cpu_to_le16(DRV_VER_MIN);
4452 req.ver_upd = cpu_to_le16(DRV_VER_UPD);
c0c050c5
MC
4453
4454 if (BNXT_PF(bp)) {
9b0436c3 4455 u32 data[8];
a1653b13 4456 int i;
c0c050c5 4457
9b0436c3
MC
4458 memset(data, 0, sizeof(data));
4459 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
4460 u16 cmd = bnxt_vf_req_snif[i];
4461 unsigned int bit, idx;
4462
4463 idx = cmd / 32;
4464 bit = cmd % 32;
4465 data[idx] |= 1 << bit;
4466 }
c0c050c5 4467
de68f5de
MC
4468 for (i = 0; i < 8; i++)
4469 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
4470
c0c050c5
MC
4471 req.enables |=
4472 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
4473 }
4474
abd43a13
VD
4475 if (bp->fw_cap & BNXT_FW_CAP_OVS_64BIT_HANDLE)
4476 req.flags |= cpu_to_le32(
4477 FUNC_DRV_RGTR_REQ_FLAGS_FLOW_HANDLE_64BIT_MODE);
4478
25e1acd6
MC
4479 mutex_lock(&bp->hwrm_cmd_lock);
4480 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
d4f1420d
MC
4481 if (!rc && (resp->flags &
4482 cpu_to_le32(FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED)))
25e1acd6
MC
4483 bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
4484 mutex_unlock(&bp->hwrm_cmd_lock);
4485 return rc;
c0c050c5
MC
4486}
4487
be58a0da
JH
4488static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
4489{
4490 struct hwrm_func_drv_unrgtr_input req = {0};
4491
4492 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
4493 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4494}
4495
c0c050c5
MC
4496static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
4497{
4498 u32 rc = 0;
4499 struct hwrm_tunnel_dst_port_free_input req = {0};
4500
4501 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
4502 req.tunnel_type = tunnel_type;
4503
4504 switch (tunnel_type) {
4505 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
4506 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
4507 break;
4508 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
4509 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
4510 break;
4511 default:
4512 break;
4513 }
4514
4515 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4516 if (rc)
4517 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
4518 rc);
4519 return rc;
4520}
4521
4522static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
4523 u8 tunnel_type)
4524{
4525 u32 rc = 0;
4526 struct hwrm_tunnel_dst_port_alloc_input req = {0};
4527 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4528
4529 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
4530
4531 req.tunnel_type = tunnel_type;
4532 req.tunnel_dst_port_val = port;
4533
4534 mutex_lock(&bp->hwrm_cmd_lock);
4535 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4536 if (rc) {
4537 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
4538 rc);
4539 goto err_out;
4540 }
4541
57aac71b
CJ
4542 switch (tunnel_type) {
4543 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
c0c050c5 4544 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
57aac71b
CJ
4545 break;
4546 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
c0c050c5 4547 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
57aac71b
CJ
4548 break;
4549 default:
4550 break;
4551 }
4552
c0c050c5
MC
4553err_out:
4554 mutex_unlock(&bp->hwrm_cmd_lock);
4555 return rc;
4556}
4557
4558static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
4559{
4560 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
4561 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4562
4563 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
c193554e 4564 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
c0c050c5
MC
4565
4566 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
4567 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
4568 req.mask = cpu_to_le32(vnic->rx_mask);
4569 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4570}
4571
4572#ifdef CONFIG_RFS_ACCEL
4573static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
4574 struct bnxt_ntuple_filter *fltr)
4575{
4576 struct hwrm_cfa_ntuple_filter_free_input req = {0};
4577
4578 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
4579 req.ntuple_filter_id = fltr->filter_id;
4580 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4581}
4582
4583#define BNXT_NTP_FLTR_FLAGS \
4584 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
4585 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
4586 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
4587 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
4588 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
4589 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
4590 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
4591 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
4592 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
4593 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
4594 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
4595 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
4596 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
c193554e 4597 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
c0c050c5 4598
61aad724
MC
4599#define BNXT_NTP_TUNNEL_FLTR_FLAG \
4600 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
4601
c0c050c5
MC
4602static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
4603 struct bnxt_ntuple_filter *fltr)
4604{
c0c050c5 4605 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
5c209fc8 4606 struct hwrm_cfa_ntuple_filter_alloc_output *resp;
c0c050c5 4607 struct flow_keys *keys = &fltr->fkeys;
ac33906c 4608 struct bnxt_vnic_info *vnic;
41136ab3 4609 u32 flags = 0;
5c209fc8 4610 int rc = 0;
c0c050c5
MC
4611
4612 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
a54c4d74 4613 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
c0c050c5 4614
41136ab3
MC
4615 if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2) {
4616 flags = CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DEST_RFS_RING_IDX;
4617 req.dst_id = cpu_to_le16(fltr->rxq);
ac33906c
MC
4618 } else {
4619 vnic = &bp->vnic_info[fltr->rxq + 1];
41136ab3 4620 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
ac33906c 4621 }
41136ab3
MC
4622 req.flags = cpu_to_le32(flags);
4623 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
c0c050c5
MC
4624
4625 req.ethertype = htons(ETH_P_IP);
4626 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
c193554e 4627 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
c0c050c5
MC
4628 req.ip_protocol = keys->basic.ip_proto;
4629
dda0e746
MC
4630 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
4631 int i;
4632
4633 req.ethertype = htons(ETH_P_IPV6);
4634 req.ip_addr_type =
4635 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
4636 *(struct in6_addr *)&req.src_ipaddr[0] =
4637 keys->addrs.v6addrs.src;
4638 *(struct in6_addr *)&req.dst_ipaddr[0] =
4639 keys->addrs.v6addrs.dst;
4640 for (i = 0; i < 4; i++) {
4641 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
4642 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
4643 }
4644 } else {
4645 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
4646 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
4647 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
4648 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
4649 }
61aad724
MC
4650 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
4651 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
4652 req.tunnel_type =
4653 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
4654 }
c0c050c5
MC
4655
4656 req.src_port = keys->ports.src;
4657 req.src_port_mask = cpu_to_be16(0xffff);
4658 req.dst_port = keys->ports.dst;
4659 req.dst_port_mask = cpu_to_be16(0xffff);
4660
c0c050c5
MC
4661 mutex_lock(&bp->hwrm_cmd_lock);
4662 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5c209fc8
VD
4663 if (!rc) {
4664 resp = bnxt_get_hwrm_resp_addr(bp, &req);
c0c050c5 4665 fltr->filter_id = resp->ntuple_filter_id;
5c209fc8 4666 }
c0c050c5
MC
4667 mutex_unlock(&bp->hwrm_cmd_lock);
4668 return rc;
4669}
4670#endif
4671
4672static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
4673 u8 *mac_addr)
4674{
4675 u32 rc = 0;
4676 struct hwrm_cfa_l2_filter_alloc_input req = {0};
4677 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4678
4679 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
dc52c6c7
PS
4680 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
4681 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
4682 req.flags |=
4683 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
c193554e 4684 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
c0c050c5
MC
4685 req.enables =
4686 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
c193554e 4687 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
c0c050c5
MC
4688 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
4689 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
4690 req.l2_addr_mask[0] = 0xff;
4691 req.l2_addr_mask[1] = 0xff;
4692 req.l2_addr_mask[2] = 0xff;
4693 req.l2_addr_mask[3] = 0xff;
4694 req.l2_addr_mask[4] = 0xff;
4695 req.l2_addr_mask[5] = 0xff;
4696
4697 mutex_lock(&bp->hwrm_cmd_lock);
4698 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4699 if (!rc)
4700 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
4701 resp->l2_filter_id;
4702 mutex_unlock(&bp->hwrm_cmd_lock);
4703 return rc;
4704}
4705
4706static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
4707{
4708 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
4709 int rc = 0;
4710
4711 /* Any associated ntuple filters will also be cleared by firmware. */
4712 mutex_lock(&bp->hwrm_cmd_lock);
4713 for (i = 0; i < num_of_vnics; i++) {
4714 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4715
4716 for (j = 0; j < vnic->uc_filter_count; j++) {
4717 struct hwrm_cfa_l2_filter_free_input req = {0};
4718
4719 bnxt_hwrm_cmd_hdr_init(bp, &req,
4720 HWRM_CFA_L2_FILTER_FREE, -1, -1);
4721
4722 req.l2_filter_id = vnic->fw_l2_filter_id[j];
4723
4724 rc = _hwrm_send_message(bp, &req, sizeof(req),
4725 HWRM_CMD_TIMEOUT);
4726 }
4727 vnic->uc_filter_count = 0;
4728 }
4729 mutex_unlock(&bp->hwrm_cmd_lock);
4730
4731 return rc;
4732}
4733
4734static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
4735{
4736 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
79632e9b 4737 u16 max_aggs = VNIC_TPA_CFG_REQ_MAX_AGGS_MAX;
c0c050c5
MC
4738 struct hwrm_vnic_tpa_cfg_input req = {0};
4739
3c4fe80b
MC
4740 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
4741 return 0;
4742
c0c050c5
MC
4743 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
4744
4745 if (tpa_flags) {
4746 u16 mss = bp->dev->mtu - 40;
4747 u32 nsegs, n, segs = 0, flags;
4748
4749 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
4750 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
4751 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
4752 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
4753 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
4754 if (tpa_flags & BNXT_FLAG_GRO)
4755 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
4756
4757 req.flags = cpu_to_le32(flags);
4758
4759 req.enables =
4760 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
c193554e
MC
4761 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
4762 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
c0c050c5
MC
4763
4764 /* Number of segs are log2 units, and first packet is not
4765 * included as part of this units.
4766 */
2839f28b
MC
4767 if (mss <= BNXT_RX_PAGE_SIZE) {
4768 n = BNXT_RX_PAGE_SIZE / mss;
c0c050c5
MC
4769 nsegs = (MAX_SKB_FRAGS - 1) * n;
4770 } else {
2839f28b
MC
4771 n = mss / BNXT_RX_PAGE_SIZE;
4772 if (mss & (BNXT_RX_PAGE_SIZE - 1))
c0c050c5
MC
4773 n++;
4774 nsegs = (MAX_SKB_FRAGS - n) / n;
4775 }
4776
79632e9b
MC
4777 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4778 segs = MAX_TPA_SEGS_P5;
4779 max_aggs = bp->max_tpa;
4780 } else {
4781 segs = ilog2(nsegs);
4782 }
c0c050c5 4783 req.max_agg_segs = cpu_to_le16(segs);
79632e9b 4784 req.max_aggs = cpu_to_le16(max_aggs);
c193554e
MC
4785
4786 req.min_agg_len = cpu_to_le32(512);
c0c050c5
MC
4787 }
4788 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4789
4790 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4791}
4792
2c61d211
MC
4793static u16 bnxt_cp_ring_from_grp(struct bnxt *bp, struct bnxt_ring_struct *ring)
4794{
4795 struct bnxt_ring_grp_info *grp_info;
4796
4797 grp_info = &bp->grp_info[ring->grp_idx];
4798 return grp_info->cp_fw_ring_id;
4799}
4800
4801static u16 bnxt_cp_ring_for_rx(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
4802{
4803 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4804 struct bnxt_napi *bnapi = rxr->bnapi;
4805 struct bnxt_cp_ring_info *cpr;
4806
4807 cpr = bnapi->cp_ring.cp_ring_arr[BNXT_RX_HDL];
4808 return cpr->cp_ring_struct.fw_ring_id;
4809 } else {
4810 return bnxt_cp_ring_from_grp(bp, &rxr->rx_ring_struct);
4811 }
4812}
4813
4814static u16 bnxt_cp_ring_for_tx(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
4815{
4816 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4817 struct bnxt_napi *bnapi = txr->bnapi;
4818 struct bnxt_cp_ring_info *cpr;
4819
4820 cpr = bnapi->cp_ring.cp_ring_arr[BNXT_TX_HDL];
4821 return cpr->cp_ring_struct.fw_ring_id;
4822 } else {
4823 return bnxt_cp_ring_from_grp(bp, &txr->tx_ring_struct);
4824 }
4825}
4826
c0c050c5
MC
4827static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
4828{
4829 u32 i, j, max_rings;
4830 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4831 struct hwrm_vnic_rss_cfg_input req = {0};
4832
7b3af4f7
MC
4833 if ((bp->flags & BNXT_FLAG_CHIP_P5) ||
4834 vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
c0c050c5
MC
4835 return 0;
4836
4837 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
4838 if (set_rss) {
87da7f79 4839 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
50f011b6 4840 req.hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
dc52c6c7
PS
4841 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
4842 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4843 max_rings = bp->rx_nr_rings - 1;
4844 else
4845 max_rings = bp->rx_nr_rings;
4846 } else {
c0c050c5 4847 max_rings = 1;
dc52c6c7 4848 }
c0c050c5
MC
4849
4850 /* Fill the RSS indirection table with ring group ids */
4851 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
4852 if (j == max_rings)
4853 j = 0;
4854 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
4855 }
4856
4857 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
4858 req.hash_key_tbl_addr =
4859 cpu_to_le64(vnic->rss_hash_key_dma_addr);
4860 }
94ce9caa 4861 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
c0c050c5
MC
4862 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4863}
4864
7b3af4f7
MC
4865static int bnxt_hwrm_vnic_set_rss_p5(struct bnxt *bp, u16 vnic_id, bool set_rss)
4866{
4867 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4868 u32 i, j, k, nr_ctxs, max_rings = bp->rx_nr_rings;
4869 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[0];
4870 struct hwrm_vnic_rss_cfg_input req = {0};
4871
4872 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
4873 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4874 if (!set_rss) {
4875 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4876 return 0;
4877 }
4878 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
4879 req.hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
4880 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
4881 req.hash_key_tbl_addr = cpu_to_le64(vnic->rss_hash_key_dma_addr);
4882 nr_ctxs = DIV_ROUND_UP(bp->rx_nr_rings, 64);
4883 for (i = 0, k = 0; i < nr_ctxs; i++) {
4884 __le16 *ring_tbl = vnic->rss_table;
4885 int rc;
4886
4887 req.ring_table_pair_index = i;
4888 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[i]);
4889 for (j = 0; j < 64; j++) {
4890 u16 ring_id;
4891
4892 ring_id = rxr->rx_ring_struct.fw_ring_id;
4893 *ring_tbl++ = cpu_to_le16(ring_id);
4894 ring_id = bnxt_cp_ring_for_rx(bp, rxr);
4895 *ring_tbl++ = cpu_to_le16(ring_id);
4896 rxr++;
4897 k++;
4898 if (k == max_rings) {
4899 k = 0;
4900 rxr = &bp->rx_ring[0];
4901 }
4902 }
4903 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4904 if (rc)
d4f1420d 4905 return rc;
7b3af4f7
MC
4906 }
4907 return 0;
4908}
4909
c0c050c5
MC
4910static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
4911{
4912 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4913 struct hwrm_vnic_plcmodes_cfg_input req = {0};
4914
4915 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
4916 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
4917 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
4918 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
4919 req.enables =
4920 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
4921 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
4922 /* thresholds not implemented in firmware yet */
4923 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
4924 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
4925 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
4926 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4927}
4928
94ce9caa
PS
4929static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
4930 u16 ctx_idx)
c0c050c5
MC
4931{
4932 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
4933
4934 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
4935 req.rss_cos_lb_ctx_id =
94ce9caa 4936 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
c0c050c5
MC
4937
4938 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
94ce9caa 4939 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
c0c050c5
MC
4940}
4941
4942static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
4943{
94ce9caa 4944 int i, j;
c0c050c5
MC
4945
4946 for (i = 0; i < bp->nr_vnics; i++) {
4947 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4948
94ce9caa
PS
4949 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
4950 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
4951 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
4952 }
c0c050c5
MC
4953 }
4954 bp->rsscos_nr_ctxs = 0;
4955}
4956
94ce9caa 4957static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
c0c050c5
MC
4958{
4959 int rc;
4960 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
4961 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
4962 bp->hwrm_cmd_resp_addr;
4963
4964 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
4965 -1);
4966
4967 mutex_lock(&bp->hwrm_cmd_lock);
4968 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4969 if (!rc)
94ce9caa 4970 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
c0c050c5
MC
4971 le16_to_cpu(resp->rss_cos_lb_ctx_id);
4972 mutex_unlock(&bp->hwrm_cmd_lock);
4973
4974 return rc;
4975}
4976
abe93ad2
MC
4977static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
4978{
4979 if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
4980 return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
4981 return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
4982}
4983
a588e458 4984int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
c0c050c5 4985{
b81a90d3 4986 unsigned int ring = 0, grp_idx;
c0c050c5
MC
4987 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4988 struct hwrm_vnic_cfg_input req = {0};
cf6645f8 4989 u16 def_vlan = 0;
c0c050c5
MC
4990
4991 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
dc52c6c7 4992
7b3af4f7
MC
4993 if (bp->flags & BNXT_FLAG_CHIP_P5) {
4994 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[0];
4995
4996 req.default_rx_ring_id =
4997 cpu_to_le16(rxr->rx_ring_struct.fw_ring_id);
4998 req.default_cmpl_ring_id =
4999 cpu_to_le16(bnxt_cp_ring_for_rx(bp, rxr));
5000 req.enables =
5001 cpu_to_le32(VNIC_CFG_REQ_ENABLES_DEFAULT_RX_RING_ID |
5002 VNIC_CFG_REQ_ENABLES_DEFAULT_CMPL_RING_ID);
5003 goto vnic_mru;
5004 }
dc52c6c7 5005 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
c0c050c5 5006 /* Only RSS support for now TBD: COS & LB */
dc52c6c7
PS
5007 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
5008 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
5009 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
5010 VNIC_CFG_REQ_ENABLES_MRU);
ae10ae74
MC
5011 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
5012 req.rss_rule =
5013 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
5014 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
5015 VNIC_CFG_REQ_ENABLES_MRU);
5016 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
dc52c6c7
PS
5017 } else {
5018 req.rss_rule = cpu_to_le16(0xffff);
5019 }
94ce9caa 5020
dc52c6c7
PS
5021 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
5022 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
94ce9caa
PS
5023 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
5024 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
5025 } else {
5026 req.cos_rule = cpu_to_le16(0xffff);
5027 }
5028
c0c050c5 5029 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
b81a90d3 5030 ring = 0;
c0c050c5 5031 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
b81a90d3 5032 ring = vnic_id - 1;
76595193
PS
5033 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
5034 ring = bp->rx_nr_rings - 1;
c0c050c5 5035
b81a90d3 5036 grp_idx = bp->rx_ring[ring].bnapi->index;
c0c050c5 5037 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
c0c050c5 5038 req.lb_rule = cpu_to_le16(0xffff);
7b3af4f7 5039vnic_mru:
c0c050c5
MC
5040 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
5041 VLAN_HLEN);
5042
7b3af4f7 5043 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
cf6645f8
MC
5044#ifdef CONFIG_BNXT_SRIOV
5045 if (BNXT_VF(bp))
5046 def_vlan = bp->vf.vlan;
5047#endif
5048 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
c0c050c5 5049 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
a588e458 5050 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
abe93ad2 5051 req.flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
c0c050c5
MC
5052
5053 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5054}
5055
5056static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
5057{
5058 u32 rc = 0;
5059
5060 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
5061 struct hwrm_vnic_free_input req = {0};
5062
5063 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
5064 req.vnic_id =
5065 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
5066
5067 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
c0c050c5
MC
5068 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
5069 }
5070 return rc;
5071}
5072
5073static void bnxt_hwrm_vnic_free(struct bnxt *bp)
5074{
5075 u16 i;
5076
5077 for (i = 0; i < bp->nr_vnics; i++)
5078 bnxt_hwrm_vnic_free_one(bp, i);
5079}
5080
b81a90d3
MC
5081static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
5082 unsigned int start_rx_ring_idx,
5083 unsigned int nr_rings)
c0c050c5 5084{
b81a90d3
MC
5085 int rc = 0;
5086 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
c0c050c5
MC
5087 struct hwrm_vnic_alloc_input req = {0};
5088 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
44c6f72a
MC
5089 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5090
5091 if (bp->flags & BNXT_FLAG_CHIP_P5)
5092 goto vnic_no_ring_grps;
c0c050c5
MC
5093
5094 /* map ring groups to this vnic */
b81a90d3
MC
5095 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
5096 grp_idx = bp->rx_ring[i].bnapi->index;
5097 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
c0c050c5 5098 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
b81a90d3 5099 j, nr_rings);
c0c050c5
MC
5100 break;
5101 }
44c6f72a 5102 vnic->fw_grp_ids[j] = bp->grp_info[grp_idx].fw_grp_id;
c0c050c5
MC
5103 }
5104
44c6f72a
MC
5105vnic_no_ring_grps:
5106 for (i = 0; i < BNXT_MAX_CTX_PER_VNIC; i++)
5107 vnic->fw_rss_cos_lb_ctx[i] = INVALID_HW_RING_ID;
c0c050c5
MC
5108 if (vnic_id == 0)
5109 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
5110
5111 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
5112
5113 mutex_lock(&bp->hwrm_cmd_lock);
5114 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5115 if (!rc)
44c6f72a 5116 vnic->fw_vnic_id = le32_to_cpu(resp->vnic_id);
c0c050c5
MC
5117 mutex_unlock(&bp->hwrm_cmd_lock);
5118 return rc;
5119}
5120
8fdefd63
MC
5121static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
5122{
5123 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5124 struct hwrm_vnic_qcaps_input req = {0};
5125 int rc;
5126
fbbdbc64 5127 bp->hw_ring_stats_size = sizeof(struct ctx_hw_stats);
ba642ab7 5128 bp->flags &= ~(BNXT_FLAG_NEW_RSS_CAP | BNXT_FLAG_ROCE_MIRROR_CAP);
8fdefd63
MC
5129 if (bp->hwrm_spec_code < 0x10600)
5130 return 0;
5131
5132 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
5133 mutex_lock(&bp->hwrm_cmd_lock);
5134 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5135 if (!rc) {
abe93ad2
MC
5136 u32 flags = le32_to_cpu(resp->flags);
5137
41e8d798
MC
5138 if (!(bp->flags & BNXT_FLAG_CHIP_P5) &&
5139 (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
8fdefd63 5140 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
abe93ad2
MC
5141 if (flags &
5142 VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
5143 bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
79632e9b 5144 bp->max_tpa_v2 = le16_to_cpu(resp->max_aggs_supported);
4e748506
MC
5145 if (bp->max_tpa_v2)
5146 bp->hw_ring_stats_size =
5147 sizeof(struct ctx_hw_stats_ext);
8fdefd63
MC
5148 }
5149 mutex_unlock(&bp->hwrm_cmd_lock);
5150 return rc;
5151}
5152
c0c050c5
MC
5153static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
5154{
5155 u16 i;
5156 u32 rc = 0;
5157
44c6f72a
MC
5158 if (bp->flags & BNXT_FLAG_CHIP_P5)
5159 return 0;
5160
c0c050c5
MC
5161 mutex_lock(&bp->hwrm_cmd_lock);
5162 for (i = 0; i < bp->rx_nr_rings; i++) {
5163 struct hwrm_ring_grp_alloc_input req = {0};
5164 struct hwrm_ring_grp_alloc_output *resp =
5165 bp->hwrm_cmd_resp_addr;
b81a90d3 5166 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
c0c050c5
MC
5167
5168 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
5169
b81a90d3
MC
5170 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
5171 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
5172 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
5173 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
c0c050c5
MC
5174
5175 rc = _hwrm_send_message(bp, &req, sizeof(req),
5176 HWRM_CMD_TIMEOUT);
5177 if (rc)
5178 break;
5179
b81a90d3
MC
5180 bp->grp_info[grp_idx].fw_grp_id =
5181 le32_to_cpu(resp->ring_group_id);
c0c050c5
MC
5182 }
5183 mutex_unlock(&bp->hwrm_cmd_lock);
5184 return rc;
5185}
5186
5187static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
5188{
5189 u16 i;
5190 u32 rc = 0;
5191 struct hwrm_ring_grp_free_input req = {0};
5192
44c6f72a 5193 if (!bp->grp_info || (bp->flags & BNXT_FLAG_CHIP_P5))
c0c050c5
MC
5194 return 0;
5195
5196 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
5197
5198 mutex_lock(&bp->hwrm_cmd_lock);
5199 for (i = 0; i < bp->cp_nr_rings; i++) {
5200 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
5201 continue;
5202 req.ring_group_id =
5203 cpu_to_le32(bp->grp_info[i].fw_grp_id);
5204
5205 rc = _hwrm_send_message(bp, &req, sizeof(req),
5206 HWRM_CMD_TIMEOUT);
c0c050c5
MC
5207 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
5208 }
5209 mutex_unlock(&bp->hwrm_cmd_lock);
5210 return rc;
5211}
5212
5213static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
5214 struct bnxt_ring_struct *ring,
9899bb59 5215 u32 ring_type, u32 map_index)
c0c050c5
MC
5216{
5217 int rc = 0, err = 0;
5218 struct hwrm_ring_alloc_input req = {0};
5219 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6fe19886 5220 struct bnxt_ring_mem_info *rmem = &ring->ring_mem;
9899bb59 5221 struct bnxt_ring_grp_info *grp_info;
c0c050c5
MC
5222 u16 ring_id;
5223
5224 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
5225
5226 req.enables = 0;
6fe19886
MC
5227 if (rmem->nr_pages > 1) {
5228 req.page_tbl_addr = cpu_to_le64(rmem->pg_tbl_map);
c0c050c5
MC
5229 /* Page size is in log2 units */
5230 req.page_size = BNXT_PAGE_SHIFT;
5231 req.page_tbl_depth = 1;
5232 } else {
6fe19886 5233 req.page_tbl_addr = cpu_to_le64(rmem->dma_arr[0]);
c0c050c5
MC
5234 }
5235 req.fbo = 0;
5236 /* Association of ring index with doorbell index and MSIX number */
5237 req.logical_id = cpu_to_le16(map_index);
5238
5239 switch (ring_type) {
2c61d211
MC
5240 case HWRM_RING_ALLOC_TX: {
5241 struct bnxt_tx_ring_info *txr;
5242
5243 txr = container_of(ring, struct bnxt_tx_ring_info,
5244 tx_ring_struct);
c0c050c5
MC
5245 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
5246 /* Association of transmit ring with completion ring */
9899bb59 5247 grp_info = &bp->grp_info[ring->grp_idx];
2c61d211 5248 req.cmpl_ring_id = cpu_to_le16(bnxt_cp_ring_for_tx(bp, txr));
c0c050c5 5249 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
9899bb59 5250 req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
c0c050c5
MC
5251 req.queue_id = cpu_to_le16(ring->queue_id);
5252 break;
2c61d211 5253 }
c0c050c5
MC
5254 case HWRM_RING_ALLOC_RX:
5255 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
5256 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
23aefdd7
MC
5257 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5258 u16 flags = 0;
5259
5260 /* Association of rx ring with stats context */
5261 grp_info = &bp->grp_info[ring->grp_idx];
5262 req.rx_buf_size = cpu_to_le16(bp->rx_buf_use_size);
5263 req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
5264 req.enables |= cpu_to_le32(
5265 RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID);
5266 if (NET_IP_ALIGN == 2)
5267 flags = RING_ALLOC_REQ_FLAGS_RX_SOP_PAD;
5268 req.flags = cpu_to_le16(flags);
5269 }
c0c050c5
MC
5270 break;
5271 case HWRM_RING_ALLOC_AGG:
23aefdd7
MC
5272 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5273 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX_AGG;
5274 /* Association of agg ring with rx ring */
5275 grp_info = &bp->grp_info[ring->grp_idx];
5276 req.rx_ring_id = cpu_to_le16(grp_info->rx_fw_ring_id);
5277 req.rx_buf_size = cpu_to_le16(BNXT_RX_PAGE_SIZE);
5278 req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
5279 req.enables |= cpu_to_le32(
5280 RING_ALLOC_REQ_ENABLES_RX_RING_ID_VALID |
5281 RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID);
5282 } else {
5283 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
5284 }
c0c050c5
MC
5285 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
5286 break;
5287 case HWRM_RING_ALLOC_CMPL:
bac9a7e0 5288 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
c0c050c5 5289 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
23aefdd7
MC
5290 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5291 /* Association of cp ring with nq */
5292 grp_info = &bp->grp_info[map_index];
5293 req.nq_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
5294 req.cq_handle = cpu_to_le64(ring->handle);
5295 req.enables |= cpu_to_le32(
5296 RING_ALLOC_REQ_ENABLES_NQ_RING_ID_VALID);
5297 } else if (bp->flags & BNXT_FLAG_USING_MSIX) {
5298 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
5299 }
5300 break;
5301 case HWRM_RING_ALLOC_NQ:
5302 req.ring_type = RING_ALLOC_REQ_RING_TYPE_NQ;
5303 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
c0c050c5
MC
5304 if (bp->flags & BNXT_FLAG_USING_MSIX)
5305 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
5306 break;
5307 default:
5308 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
5309 ring_type);
5310 return -1;
5311 }
5312
5313 mutex_lock(&bp->hwrm_cmd_lock);
5314 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5315 err = le16_to_cpu(resp->error_code);
5316 ring_id = le16_to_cpu(resp->ring_id);
5317 mutex_unlock(&bp->hwrm_cmd_lock);
5318
5319 if (rc || err) {
2727c888
MC
5320 netdev_err(bp->dev, "hwrm_ring_alloc type %d failed. rc:%x err:%x\n",
5321 ring_type, rc, err);
5322 return -EIO;
c0c050c5
MC
5323 }
5324 ring->fw_ring_id = ring_id;
5325 return rc;
5326}
5327
486b5c22
MC
5328static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
5329{
5330 int rc;
5331
5332 if (BNXT_PF(bp)) {
5333 struct hwrm_func_cfg_input req = {0};
5334
5335 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5336 req.fid = cpu_to_le16(0xffff);
5337 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
5338 req.async_event_cr = cpu_to_le16(idx);
5339 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5340 } else {
5341 struct hwrm_func_vf_cfg_input req = {0};
5342
5343 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
5344 req.enables =
5345 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
5346 req.async_event_cr = cpu_to_le16(idx);
5347 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5348 }
5349 return rc;
5350}
5351
697197e5
MC
5352static void bnxt_set_db(struct bnxt *bp, struct bnxt_db_info *db, u32 ring_type,
5353 u32 map_idx, u32 xid)
5354{
5355 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5356 if (BNXT_PF(bp))
5357 db->doorbell = bp->bar1 + 0x10000;
5358 else
5359 db->doorbell = bp->bar1 + 0x4000;
5360 switch (ring_type) {
5361 case HWRM_RING_ALLOC_TX:
5362 db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SQ;
5363 break;
5364 case HWRM_RING_ALLOC_RX:
5365 case HWRM_RING_ALLOC_AGG:
5366 db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SRQ;
5367 break;
5368 case HWRM_RING_ALLOC_CMPL:
5369 db->db_key64 = DBR_PATH_L2;
5370 break;
5371 case HWRM_RING_ALLOC_NQ:
5372 db->db_key64 = DBR_PATH_L2;
5373 break;
5374 }
5375 db->db_key64 |= (u64)xid << DBR_XID_SFT;
5376 } else {
5377 db->doorbell = bp->bar1 + map_idx * 0x80;
5378 switch (ring_type) {
5379 case HWRM_RING_ALLOC_TX:
5380 db->db_key32 = DB_KEY_TX;
5381 break;
5382 case HWRM_RING_ALLOC_RX:
5383 case HWRM_RING_ALLOC_AGG:
5384 db->db_key32 = DB_KEY_RX;
5385 break;
5386 case HWRM_RING_ALLOC_CMPL:
5387 db->db_key32 = DB_KEY_CP;
5388 break;
5389 }
5390 }
5391}
5392
c0c050c5
MC
5393static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
5394{
e8f267b0 5395 bool agg_rings = !!(bp->flags & BNXT_FLAG_AGG_RINGS);
c0c050c5 5396 int i, rc = 0;
697197e5 5397 u32 type;
c0c050c5 5398
23aefdd7
MC
5399 if (bp->flags & BNXT_FLAG_CHIP_P5)
5400 type = HWRM_RING_ALLOC_NQ;
5401 else
5402 type = HWRM_RING_ALLOC_CMPL;
edd0c2cc
MC
5403 for (i = 0; i < bp->cp_nr_rings; i++) {
5404 struct bnxt_napi *bnapi = bp->bnapi[i];
5405 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5406 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
9899bb59 5407 u32 map_idx = ring->map_idx;
5e66e35a 5408 unsigned int vector;
c0c050c5 5409
5e66e35a
MC
5410 vector = bp->irq_tbl[map_idx].vector;
5411 disable_irq_nosync(vector);
697197e5 5412 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
5e66e35a
MC
5413 if (rc) {
5414 enable_irq(vector);
edd0c2cc 5415 goto err_out;
5e66e35a 5416 }
697197e5
MC
5417 bnxt_set_db(bp, &cpr->cp_db, type, map_idx, ring->fw_ring_id);
5418 bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
5e66e35a 5419 enable_irq(vector);
edd0c2cc 5420 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
486b5c22
MC
5421
5422 if (!i) {
5423 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
5424 if (rc)
5425 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
5426 }
c0c050c5
MC
5427 }
5428
697197e5 5429 type = HWRM_RING_ALLOC_TX;
edd0c2cc 5430 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 5431 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3e08b184
MC
5432 struct bnxt_ring_struct *ring;
5433 u32 map_idx;
c0c050c5 5434
3e08b184
MC
5435 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5436 struct bnxt_napi *bnapi = txr->bnapi;
5437 struct bnxt_cp_ring_info *cpr, *cpr2;
5438 u32 type2 = HWRM_RING_ALLOC_CMPL;
5439
5440 cpr = &bnapi->cp_ring;
5441 cpr2 = cpr->cp_ring_arr[BNXT_TX_HDL];
5442 ring = &cpr2->cp_ring_struct;
5443 ring->handle = BNXT_TX_HDL;
5444 map_idx = bnapi->index;
5445 rc = hwrm_ring_alloc_send_msg(bp, ring, type2, map_idx);
5446 if (rc)
5447 goto err_out;
5448 bnxt_set_db(bp, &cpr2->cp_db, type2, map_idx,
5449 ring->fw_ring_id);
5450 bnxt_db_cq(bp, &cpr2->cp_db, cpr2->cp_raw_cons);
5451 }
5452 ring = &txr->tx_ring_struct;
5453 map_idx = i;
697197e5 5454 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
edd0c2cc
MC
5455 if (rc)
5456 goto err_out;
697197e5 5457 bnxt_set_db(bp, &txr->tx_db, type, map_idx, ring->fw_ring_id);
c0c050c5
MC
5458 }
5459
697197e5 5460 type = HWRM_RING_ALLOC_RX;
edd0c2cc 5461 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 5462 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
edd0c2cc 5463 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
3e08b184
MC
5464 struct bnxt_napi *bnapi = rxr->bnapi;
5465 u32 map_idx = bnapi->index;
c0c050c5 5466
697197e5 5467 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
edd0c2cc
MC
5468 if (rc)
5469 goto err_out;
697197e5 5470 bnxt_set_db(bp, &rxr->rx_db, type, map_idx, ring->fw_ring_id);
e8f267b0
MC
5471 /* If we have agg rings, post agg buffers first. */
5472 if (!agg_rings)
5473 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
b81a90d3 5474 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
3e08b184
MC
5475 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5476 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5477 u32 type2 = HWRM_RING_ALLOC_CMPL;
5478 struct bnxt_cp_ring_info *cpr2;
5479
5480 cpr2 = cpr->cp_ring_arr[BNXT_RX_HDL];
5481 ring = &cpr2->cp_ring_struct;
5482 ring->handle = BNXT_RX_HDL;
5483 rc = hwrm_ring_alloc_send_msg(bp, ring, type2, map_idx);
5484 if (rc)
5485 goto err_out;
5486 bnxt_set_db(bp, &cpr2->cp_db, type2, map_idx,
5487 ring->fw_ring_id);
5488 bnxt_db_cq(bp, &cpr2->cp_db, cpr2->cp_raw_cons);
5489 }
c0c050c5
MC
5490 }
5491
e8f267b0 5492 if (agg_rings) {
697197e5 5493 type = HWRM_RING_ALLOC_AGG;
c0c050c5 5494 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 5495 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
c0c050c5
MC
5496 struct bnxt_ring_struct *ring =
5497 &rxr->rx_agg_ring_struct;
9899bb59 5498 u32 grp_idx = ring->grp_idx;
b81a90d3 5499 u32 map_idx = grp_idx + bp->rx_nr_rings;
c0c050c5 5500
697197e5 5501 rc = hwrm_ring_alloc_send_msg(bp, ring, type, map_idx);
c0c050c5
MC
5502 if (rc)
5503 goto err_out;
5504
697197e5
MC
5505 bnxt_set_db(bp, &rxr->rx_agg_db, type, map_idx,
5506 ring->fw_ring_id);
5507 bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
e8f267b0 5508 bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
b81a90d3 5509 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
c0c050c5
MC
5510 }
5511 }
5512err_out:
5513 return rc;
5514}
5515
5516static int hwrm_ring_free_send_msg(struct bnxt *bp,
5517 struct bnxt_ring_struct *ring,
5518 u32 ring_type, int cmpl_ring_id)
5519{
5520 int rc;
5521 struct hwrm_ring_free_input req = {0};
5522 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
5523 u16 error_code;
5524
b4fff207
MC
5525 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
5526 return 0;
5527
74608fc9 5528 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
c0c050c5
MC
5529 req.ring_type = ring_type;
5530 req.ring_id = cpu_to_le16(ring->fw_ring_id);
5531
5532 mutex_lock(&bp->hwrm_cmd_lock);
5533 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5534 error_code = le16_to_cpu(resp->error_code);
5535 mutex_unlock(&bp->hwrm_cmd_lock);
5536
5537 if (rc || error_code) {
2727c888
MC
5538 netdev_err(bp->dev, "hwrm_ring_free type %d failed. rc:%x err:%x\n",
5539 ring_type, rc, error_code);
5540 return -EIO;
c0c050c5
MC
5541 }
5542 return 0;
5543}
5544
edd0c2cc 5545static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
c0c050c5 5546{
23aefdd7 5547 u32 type;
edd0c2cc 5548 int i;
c0c050c5
MC
5549
5550 if (!bp->bnapi)
edd0c2cc 5551 return;
c0c050c5 5552
edd0c2cc 5553 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 5554 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
edd0c2cc 5555 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
edd0c2cc
MC
5556
5557 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
1f83391b
MC
5558 u32 cmpl_ring_id = bnxt_cp_ring_for_tx(bp, txr);
5559
edd0c2cc
MC
5560 hwrm_ring_free_send_msg(bp, ring,
5561 RING_FREE_REQ_RING_TYPE_TX,
5562 close_path ? cmpl_ring_id :
5563 INVALID_HW_RING_ID);
5564 ring->fw_ring_id = INVALID_HW_RING_ID;
c0c050c5
MC
5565 }
5566 }
5567
edd0c2cc 5568 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 5569 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
edd0c2cc 5570 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
b81a90d3 5571 u32 grp_idx = rxr->bnapi->index;
edd0c2cc
MC
5572
5573 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
1f83391b
MC
5574 u32 cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
5575
edd0c2cc
MC
5576 hwrm_ring_free_send_msg(bp, ring,
5577 RING_FREE_REQ_RING_TYPE_RX,
5578 close_path ? cmpl_ring_id :
5579 INVALID_HW_RING_ID);
5580 ring->fw_ring_id = INVALID_HW_RING_ID;
b81a90d3
MC
5581 bp->grp_info[grp_idx].rx_fw_ring_id =
5582 INVALID_HW_RING_ID;
c0c050c5
MC
5583 }
5584 }
5585
23aefdd7
MC
5586 if (bp->flags & BNXT_FLAG_CHIP_P5)
5587 type = RING_FREE_REQ_RING_TYPE_RX_AGG;
5588 else
5589 type = RING_FREE_REQ_RING_TYPE_RX;
edd0c2cc 5590 for (i = 0; i < bp->rx_nr_rings; i++) {
b6ab4b01 5591 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
edd0c2cc 5592 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
b81a90d3 5593 u32 grp_idx = rxr->bnapi->index;
edd0c2cc
MC
5594
5595 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
1f83391b
MC
5596 u32 cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
5597
23aefdd7 5598 hwrm_ring_free_send_msg(bp, ring, type,
edd0c2cc
MC
5599 close_path ? cmpl_ring_id :
5600 INVALID_HW_RING_ID);
5601 ring->fw_ring_id = INVALID_HW_RING_ID;
b81a90d3
MC
5602 bp->grp_info[grp_idx].agg_fw_ring_id =
5603 INVALID_HW_RING_ID;
c0c050c5
MC
5604 }
5605 }
5606
9d8bc097
MC
5607 /* The completion rings are about to be freed. After that the
5608 * IRQ doorbell will not work anymore. So we need to disable
5609 * IRQ here.
5610 */
5611 bnxt_disable_int_sync(bp);
5612
23aefdd7
MC
5613 if (bp->flags & BNXT_FLAG_CHIP_P5)
5614 type = RING_FREE_REQ_RING_TYPE_NQ;
5615 else
5616 type = RING_FREE_REQ_RING_TYPE_L2_CMPL;
edd0c2cc
MC
5617 for (i = 0; i < bp->cp_nr_rings; i++) {
5618 struct bnxt_napi *bnapi = bp->bnapi[i];
5619 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3e08b184
MC
5620 struct bnxt_ring_struct *ring;
5621 int j;
edd0c2cc 5622
3e08b184
MC
5623 for (j = 0; j < 2; j++) {
5624 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
5625
5626 if (cpr2) {
5627 ring = &cpr2->cp_ring_struct;
5628 if (ring->fw_ring_id == INVALID_HW_RING_ID)
5629 continue;
5630 hwrm_ring_free_send_msg(bp, ring,
5631 RING_FREE_REQ_RING_TYPE_L2_CMPL,
5632 INVALID_HW_RING_ID);
5633 ring->fw_ring_id = INVALID_HW_RING_ID;
5634 }
5635 }
5636 ring = &cpr->cp_ring_struct;
edd0c2cc 5637 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
23aefdd7 5638 hwrm_ring_free_send_msg(bp, ring, type,
edd0c2cc
MC
5639 INVALID_HW_RING_ID);
5640 ring->fw_ring_id = INVALID_HW_RING_ID;
5641 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
c0c050c5
MC
5642 }
5643 }
c0c050c5
MC
5644}
5645
41e8d798
MC
5646static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5647 bool shared);
5648
674f50a5
MC
5649static int bnxt_hwrm_get_rings(struct bnxt *bp)
5650{
5651 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5652 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5653 struct hwrm_func_qcfg_input req = {0};
5654 int rc;
5655
5656 if (bp->hwrm_spec_code < 0x10601)
5657 return 0;
5658
5659 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
5660 req.fid = cpu_to_le16(0xffff);
5661 mutex_lock(&bp->hwrm_cmd_lock);
5662 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5663 if (rc) {
5664 mutex_unlock(&bp->hwrm_cmd_lock);
d4f1420d 5665 return rc;
674f50a5
MC
5666 }
5667
5668 hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
f1ca94de 5669 if (BNXT_NEW_RM(bp)) {
674f50a5
MC
5670 u16 cp, stats;
5671
5672 hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
5673 hw_resc->resv_hw_ring_grps =
5674 le32_to_cpu(resp->alloc_hw_ring_grps);
5675 hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
5676 cp = le16_to_cpu(resp->alloc_cmpl_rings);
5677 stats = le16_to_cpu(resp->alloc_stat_ctx);
75720e63 5678 hw_resc->resv_irqs = cp;
41e8d798
MC
5679 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5680 int rx = hw_resc->resv_rx_rings;
5681 int tx = hw_resc->resv_tx_rings;
5682
5683 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5684 rx >>= 1;
5685 if (cp < (rx + tx)) {
5686 bnxt_trim_rings(bp, &rx, &tx, cp, false);
5687 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5688 rx <<= 1;
5689 hw_resc->resv_rx_rings = rx;
5690 hw_resc->resv_tx_rings = tx;
5691 }
75720e63 5692 hw_resc->resv_irqs = le16_to_cpu(resp->alloc_msix);
41e8d798
MC
5693 hw_resc->resv_hw_ring_grps = rx;
5694 }
674f50a5 5695 hw_resc->resv_cp_rings = cp;
780baad4 5696 hw_resc->resv_stat_ctxs = stats;
674f50a5
MC
5697 }
5698 mutex_unlock(&bp->hwrm_cmd_lock);
5699 return 0;
5700}
5701
391be5c2
MC
5702/* Caller must hold bp->hwrm_cmd_lock */
5703int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
5704{
5705 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5706 struct hwrm_func_qcfg_input req = {0};
5707 int rc;
5708
5709 if (bp->hwrm_spec_code < 0x10601)
5710 return 0;
5711
5712 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
5713 req.fid = cpu_to_le16(fid);
5714 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5715 if (!rc)
5716 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
5717
5718 return rc;
5719}
5720
41e8d798
MC
5721static bool bnxt_rfs_supported(struct bnxt *bp);
5722
4ed50ef4
MC
5723static void
5724__bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct hwrm_func_cfg_input *req,
5725 int tx_rings, int rx_rings, int ring_grps,
780baad4 5726 int cp_rings, int stats, int vnics)
391be5c2 5727{
674f50a5 5728 u32 enables = 0;
391be5c2 5729
4ed50ef4
MC
5730 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_CFG, -1, -1);
5731 req->fid = cpu_to_le16(0xffff);
674f50a5 5732 enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
4ed50ef4 5733 req->num_tx_rings = cpu_to_le16(tx_rings);
f1ca94de 5734 if (BNXT_NEW_RM(bp)) {
674f50a5 5735 enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
3f93cd3f 5736 enables |= stats ? FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
41e8d798
MC
5737 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5738 enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_MSIX : 0;
5739 enables |= tx_rings + ring_grps ?
3f93cd3f 5740 FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
41e8d798
MC
5741 enables |= rx_rings ?
5742 FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
5743 } else {
5744 enables |= cp_rings ?
3f93cd3f 5745 FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
41e8d798
MC
5746 enables |= ring_grps ?
5747 FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS |
5748 FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
5749 }
dbe80d44 5750 enables |= vnics ? FUNC_CFG_REQ_ENABLES_NUM_VNICS : 0;
674f50a5 5751
4ed50ef4 5752 req->num_rx_rings = cpu_to_le16(rx_rings);
41e8d798
MC
5753 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5754 req->num_cmpl_rings = cpu_to_le16(tx_rings + ring_grps);
5755 req->num_msix = cpu_to_le16(cp_rings);
5756 req->num_rsscos_ctxs =
5757 cpu_to_le16(DIV_ROUND_UP(ring_grps, 64));
5758 } else {
5759 req->num_cmpl_rings = cpu_to_le16(cp_rings);
5760 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
5761 req->num_rsscos_ctxs = cpu_to_le16(1);
5762 if (!(bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
5763 bnxt_rfs_supported(bp))
5764 req->num_rsscos_ctxs =
5765 cpu_to_le16(ring_grps + 1);
5766 }
780baad4 5767 req->num_stat_ctxs = cpu_to_le16(stats);
4ed50ef4 5768 req->num_vnics = cpu_to_le16(vnics);
674f50a5 5769 }
4ed50ef4
MC
5770 req->enables = cpu_to_le32(enables);
5771}
5772
5773static void
5774__bnxt_hwrm_reserve_vf_rings(struct bnxt *bp,
5775 struct hwrm_func_vf_cfg_input *req, int tx_rings,
5776 int rx_rings, int ring_grps, int cp_rings,
780baad4 5777 int stats, int vnics)
4ed50ef4
MC
5778{
5779 u32 enables = 0;
5780
5781 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_VF_CFG, -1, -1);
5782 enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
41e8d798
MC
5783 enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS |
5784 FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
3f93cd3f 5785 enables |= stats ? FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
41e8d798
MC
5786 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5787 enables |= tx_rings + ring_grps ?
3f93cd3f 5788 FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
41e8d798
MC
5789 } else {
5790 enables |= cp_rings ?
3f93cd3f 5791 FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
41e8d798
MC
5792 enables |= ring_grps ?
5793 FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
5794 }
4ed50ef4 5795 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
41e8d798 5796 enables |= FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS;
4ed50ef4 5797
41e8d798 5798 req->num_l2_ctxs = cpu_to_le16(BNXT_VF_MAX_L2_CTX);
4ed50ef4
MC
5799 req->num_tx_rings = cpu_to_le16(tx_rings);
5800 req->num_rx_rings = cpu_to_le16(rx_rings);
41e8d798
MC
5801 if (bp->flags & BNXT_FLAG_CHIP_P5) {
5802 req->num_cmpl_rings = cpu_to_le16(tx_rings + ring_grps);
5803 req->num_rsscos_ctxs = cpu_to_le16(DIV_ROUND_UP(ring_grps, 64));
5804 } else {
5805 req->num_cmpl_rings = cpu_to_le16(cp_rings);
5806 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
5807 req->num_rsscos_ctxs = cpu_to_le16(BNXT_VF_MAX_RSS_CTX);
5808 }
780baad4 5809 req->num_stat_ctxs = cpu_to_le16(stats);
4ed50ef4
MC
5810 req->num_vnics = cpu_to_le16(vnics);
5811
5812 req->enables = cpu_to_le32(enables);
5813}
5814
5815static int
5816bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
780baad4 5817 int ring_grps, int cp_rings, int stats, int vnics)
4ed50ef4
MC
5818{
5819 struct hwrm_func_cfg_input req = {0};
5820 int rc;
5821
5822 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
780baad4 5823 cp_rings, stats, vnics);
4ed50ef4 5824 if (!req.enables)
391be5c2
MC
5825 return 0;
5826
674f50a5
MC
5827 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5828 if (rc)
d4f1420d 5829 return rc;
674f50a5
MC
5830
5831 if (bp->hwrm_spec_code < 0x10601)
5832 bp->hw_resc.resv_tx_rings = tx_rings;
5833
5834 rc = bnxt_hwrm_get_rings(bp);
5835 return rc;
5836}
5837
5838static int
5839bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
780baad4 5840 int ring_grps, int cp_rings, int stats, int vnics)
674f50a5
MC
5841{
5842 struct hwrm_func_vf_cfg_input req = {0};
674f50a5
MC
5843 int rc;
5844
f1ca94de 5845 if (!BNXT_NEW_RM(bp)) {
674f50a5 5846 bp->hw_resc.resv_tx_rings = tx_rings;
391be5c2 5847 return 0;
674f50a5 5848 }
391be5c2 5849
4ed50ef4 5850 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
780baad4 5851 cp_rings, stats, vnics);
391be5c2 5852 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
674f50a5 5853 if (rc)
d4f1420d 5854 return rc;
674f50a5
MC
5855
5856 rc = bnxt_hwrm_get_rings(bp);
5857 return rc;
5858}
5859
5860static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
780baad4 5861 int cp, int stat, int vnic)
674f50a5
MC
5862{
5863 if (BNXT_PF(bp))
780baad4
VV
5864 return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, stat,
5865 vnic);
674f50a5 5866 else
780baad4
VV
5867 return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, stat,
5868 vnic);
674f50a5
MC
5869}
5870
b16b6891 5871int bnxt_nq_rings_in_use(struct bnxt *bp)
08654eb2
MC
5872{
5873 int cp = bp->cp_nr_rings;
5874 int ulp_msix, ulp_base;
5875
5876 ulp_msix = bnxt_get_ulp_msix_num(bp);
5877 if (ulp_msix) {
5878 ulp_base = bnxt_get_ulp_msix_base(bp);
5879 cp += ulp_msix;
5880 if ((ulp_base + ulp_msix) > cp)
5881 cp = ulp_base + ulp_msix;
5882 }
5883 return cp;
5884}
5885
c0b8cda0
MC
5886static int bnxt_cp_rings_in_use(struct bnxt *bp)
5887{
5888 int cp;
5889
5890 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
5891 return bnxt_nq_rings_in_use(bp);
5892
5893 cp = bp->tx_nr_rings + bp->rx_nr_rings;
5894 return cp;
5895}
5896
780baad4
VV
5897static int bnxt_get_func_stat_ctxs(struct bnxt *bp)
5898{
d77b1ad8
MC
5899 int ulp_stat = bnxt_get_ulp_stat_ctxs(bp);
5900 int cp = bp->cp_nr_rings;
5901
5902 if (!ulp_stat)
5903 return cp;
5904
5905 if (bnxt_nq_rings_in_use(bp) > cp + bnxt_get_ulp_msix_num(bp))
5906 return bnxt_get_ulp_msix_base(bp) + ulp_stat;
5907
5908 return cp + ulp_stat;
780baad4
VV
5909}
5910
4e41dc5d
MC
5911static bool bnxt_need_reserve_rings(struct bnxt *bp)
5912{
5913 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
fbcfc8e4 5914 int cp = bnxt_cp_rings_in_use(bp);
c0b8cda0 5915 int nq = bnxt_nq_rings_in_use(bp);
780baad4 5916 int rx = bp->rx_nr_rings, stat;
4e41dc5d
MC
5917 int vnic = 1, grp = rx;
5918
5919 if (bp->hwrm_spec_code < 0x10601)
5920 return false;
5921
5922 if (hw_resc->resv_tx_rings != bp->tx_nr_rings)
5923 return true;
5924
41e8d798 5925 if ((bp->flags & BNXT_FLAG_RFS) && !(bp->flags & BNXT_FLAG_CHIP_P5))
4e41dc5d
MC
5926 vnic = rx + 1;
5927 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5928 rx <<= 1;
780baad4 5929 stat = bnxt_get_func_stat_ctxs(bp);
f1ca94de 5930 if (BNXT_NEW_RM(bp) &&
4e41dc5d 5931 (hw_resc->resv_rx_rings != rx || hw_resc->resv_cp_rings != cp ||
01989c6b 5932 hw_resc->resv_vnics != vnic || hw_resc->resv_stat_ctxs != stat ||
41e8d798
MC
5933 (hw_resc->resv_hw_ring_grps != grp &&
5934 !(bp->flags & BNXT_FLAG_CHIP_P5))))
4e41dc5d 5935 return true;
01989c6b
MC
5936 if ((bp->flags & BNXT_FLAG_CHIP_P5) && BNXT_PF(bp) &&
5937 hw_resc->resv_irqs != nq)
5938 return true;
4e41dc5d
MC
5939 return false;
5940}
5941
674f50a5
MC
5942static int __bnxt_reserve_rings(struct bnxt *bp)
5943{
5944 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
c0b8cda0 5945 int cp = bnxt_nq_rings_in_use(bp);
674f50a5
MC
5946 int tx = bp->tx_nr_rings;
5947 int rx = bp->rx_nr_rings;
674f50a5 5948 int grp, rx_rings, rc;
780baad4 5949 int vnic = 1, stat;
674f50a5 5950 bool sh = false;
674f50a5 5951
4e41dc5d 5952 if (!bnxt_need_reserve_rings(bp))
674f50a5
MC
5953 return 0;
5954
5955 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5956 sh = true;
41e8d798 5957 if ((bp->flags & BNXT_FLAG_RFS) && !(bp->flags & BNXT_FLAG_CHIP_P5))
674f50a5
MC
5958 vnic = rx + 1;
5959 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5960 rx <<= 1;
674f50a5 5961 grp = bp->rx_nr_rings;
780baad4 5962 stat = bnxt_get_func_stat_ctxs(bp);
674f50a5 5963
780baad4 5964 rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, stat, vnic);
391be5c2
MC
5965 if (rc)
5966 return rc;
5967
674f50a5 5968 tx = hw_resc->resv_tx_rings;
f1ca94de 5969 if (BNXT_NEW_RM(bp)) {
674f50a5 5970 rx = hw_resc->resv_rx_rings;
c0b8cda0 5971 cp = hw_resc->resv_irqs;
674f50a5
MC
5972 grp = hw_resc->resv_hw_ring_grps;
5973 vnic = hw_resc->resv_vnics;
780baad4 5974 stat = hw_resc->resv_stat_ctxs;
674f50a5
MC
5975 }
5976
5977 rx_rings = rx;
5978 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
5979 if (rx >= 2) {
5980 rx_rings = rx >> 1;
5981 } else {
5982 if (netif_running(bp->dev))
5983 return -ENOMEM;
5984
5985 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
5986 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
5987 bp->dev->hw_features &= ~NETIF_F_LRO;
5988 bp->dev->features &= ~NETIF_F_LRO;
5989 bnxt_set_ring_params(bp);
5990 }
5991 }
5992 rx_rings = min_t(int, rx_rings, grp);
780baad4
VV
5993 cp = min_t(int, cp, bp->cp_nr_rings);
5994 if (stat > bnxt_get_ulp_stat_ctxs(bp))
5995 stat -= bnxt_get_ulp_stat_ctxs(bp);
5996 cp = min_t(int, cp, stat);
674f50a5
MC
5997 rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
5998 if (bp->flags & BNXT_FLAG_AGG_RINGS)
5999 rx = rx_rings << 1;
6000 cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
6001 bp->tx_nr_rings = tx;
6002 bp->rx_nr_rings = rx_rings;
6003 bp->cp_nr_rings = cp;
6004
780baad4 6005 if (!tx || !rx || !cp || !grp || !vnic || !stat)
674f50a5
MC
6006 return -ENOMEM;
6007
391be5c2
MC
6008 return rc;
6009}
6010
8f23d638 6011static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
780baad4
VV
6012 int ring_grps, int cp_rings, int stats,
6013 int vnics)
98fdbe73 6014{
8f23d638 6015 struct hwrm_func_vf_cfg_input req = {0};
6fc2ffdf 6016 u32 flags;
98fdbe73
MC
6017 int rc;
6018
f1ca94de 6019 if (!BNXT_NEW_RM(bp))
98fdbe73
MC
6020 return 0;
6021
6fc2ffdf 6022 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
780baad4 6023 cp_rings, stats, vnics);
8f23d638
MC
6024 flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
6025 FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
6026 FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
8f23d638 6027 FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
41e8d798
MC
6028 FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST |
6029 FUNC_VF_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST;
6030 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
6031 flags |= FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
8f23d638
MC
6032
6033 req.flags = cpu_to_le32(flags);
8f23d638 6034 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
d4f1420d 6035 return rc;
8f23d638
MC
6036}
6037
6038static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
780baad4
VV
6039 int ring_grps, int cp_rings, int stats,
6040 int vnics)
8f23d638
MC
6041{
6042 struct hwrm_func_cfg_input req = {0};
6fc2ffdf 6043 u32 flags;
8f23d638 6044 int rc;
98fdbe73 6045
6fc2ffdf 6046 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
780baad4 6047 cp_rings, stats, vnics);
8f23d638 6048 flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
41e8d798 6049 if (BNXT_NEW_RM(bp)) {
8f23d638
MC
6050 flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
6051 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
8f23d638
MC
6052 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
6053 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
41e8d798 6054 if (bp->flags & BNXT_FLAG_CHIP_P5)
0b815023
MC
6055 flags |= FUNC_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST |
6056 FUNC_CFG_REQ_FLAGS_NQ_ASSETS_TEST;
41e8d798
MC
6057 else
6058 flags |= FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
6059 }
6fc2ffdf 6060
8f23d638 6061 req.flags = cpu_to_le32(flags);
98fdbe73 6062 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
d4f1420d 6063 return rc;
98fdbe73
MC
6064}
6065
8f23d638 6066static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
780baad4
VV
6067 int ring_grps, int cp_rings, int stats,
6068 int vnics)
8f23d638
MC
6069{
6070 if (bp->hwrm_spec_code < 0x10801)
6071 return 0;
6072
6073 if (BNXT_PF(bp))
6074 return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
780baad4
VV
6075 ring_grps, cp_rings, stats,
6076 vnics);
8f23d638
MC
6077
6078 return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
780baad4 6079 cp_rings, stats, vnics);
8f23d638
MC
6080}
6081
74706afa
MC
6082static void bnxt_hwrm_coal_params_qcaps(struct bnxt *bp)
6083{
6084 struct hwrm_ring_aggint_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6085 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6086 struct hwrm_ring_aggint_qcaps_input req = {0};
6087 int rc;
6088
6089 coal_cap->cmpl_params = BNXT_LEGACY_COAL_CMPL_PARAMS;
6090 coal_cap->num_cmpl_dma_aggr_max = 63;
6091 coal_cap->num_cmpl_dma_aggr_during_int_max = 63;
6092 coal_cap->cmpl_aggr_dma_tmr_max = 65535;
6093 coal_cap->cmpl_aggr_dma_tmr_during_int_max = 65535;
6094 coal_cap->int_lat_tmr_min_max = 65535;
6095 coal_cap->int_lat_tmr_max_max = 65535;
6096 coal_cap->num_cmpl_aggr_int_max = 65535;
6097 coal_cap->timer_units = 80;
6098
6099 if (bp->hwrm_spec_code < 0x10902)
6100 return;
6101
6102 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_AGGINT_QCAPS, -1, -1);
6103 mutex_lock(&bp->hwrm_cmd_lock);
6104 rc = _hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6105 if (!rc) {
6106 coal_cap->cmpl_params = le32_to_cpu(resp->cmpl_params);
58590c8d 6107 coal_cap->nq_params = le32_to_cpu(resp->nq_params);
74706afa
MC
6108 coal_cap->num_cmpl_dma_aggr_max =
6109 le16_to_cpu(resp->num_cmpl_dma_aggr_max);
6110 coal_cap->num_cmpl_dma_aggr_during_int_max =
6111 le16_to_cpu(resp->num_cmpl_dma_aggr_during_int_max);
6112 coal_cap->cmpl_aggr_dma_tmr_max =
6113 le16_to_cpu(resp->cmpl_aggr_dma_tmr_max);
6114 coal_cap->cmpl_aggr_dma_tmr_during_int_max =
6115 le16_to_cpu(resp->cmpl_aggr_dma_tmr_during_int_max);
6116 coal_cap->int_lat_tmr_min_max =
6117 le16_to_cpu(resp->int_lat_tmr_min_max);
6118 coal_cap->int_lat_tmr_max_max =
6119 le16_to_cpu(resp->int_lat_tmr_max_max);
6120 coal_cap->num_cmpl_aggr_int_max =
6121 le16_to_cpu(resp->num_cmpl_aggr_int_max);
6122 coal_cap->timer_units = le16_to_cpu(resp->timer_units);
6123 }
6124 mutex_unlock(&bp->hwrm_cmd_lock);
6125}
6126
6127static u16 bnxt_usec_to_coal_tmr(struct bnxt *bp, u16 usec)
6128{
6129 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6130
6131 return usec * 1000 / coal_cap->timer_units;
6132}
6133
6134static void bnxt_hwrm_set_coal_params(struct bnxt *bp,
6135 struct bnxt_coal *hw_coal,
bb053f52
MC
6136 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
6137{
74706afa
MC
6138 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6139 u32 cmpl_params = coal_cap->cmpl_params;
6140 u16 val, tmr, max, flags = 0;
f8503969
MC
6141
6142 max = hw_coal->bufs_per_record * 128;
6143 if (hw_coal->budget)
6144 max = hw_coal->bufs_per_record * hw_coal->budget;
74706afa 6145 max = min_t(u16, max, coal_cap->num_cmpl_aggr_int_max);
f8503969
MC
6146
6147 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
6148 req->num_cmpl_aggr_int = cpu_to_le16(val);
b153cbc5 6149
74706afa 6150 val = min_t(u16, val, coal_cap->num_cmpl_dma_aggr_max);
f8503969
MC
6151 req->num_cmpl_dma_aggr = cpu_to_le16(val);
6152
74706afa
MC
6153 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1,
6154 coal_cap->num_cmpl_dma_aggr_during_int_max);
f8503969
MC
6155 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
6156
74706afa
MC
6157 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks);
6158 tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_max_max);
f8503969
MC
6159 req->int_lat_tmr_max = cpu_to_le16(tmr);
6160
6161 /* min timer set to 1/2 of interrupt timer */
74706afa
MC
6162 if (cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN) {
6163 val = tmr / 2;
6164 val = clamp_t(u16, val, 1, coal_cap->int_lat_tmr_min_max);
6165 req->int_lat_tmr_min = cpu_to_le16(val);
6166 req->enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
6167 }
f8503969
MC
6168
6169 /* buf timer set to 1/4 of interrupt timer */
74706afa 6170 val = clamp_t(u16, tmr / 4, 1, coal_cap->cmpl_aggr_dma_tmr_max);
f8503969
MC
6171 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
6172
74706afa
MC
6173 if (cmpl_params &
6174 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT) {
6175 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks_irq);
6176 val = clamp_t(u16, tmr, 1,
6177 coal_cap->cmpl_aggr_dma_tmr_during_int_max);
6178 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
6179 req->enables |=
6180 cpu_to_le16(BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE);
6181 }
f8503969 6182
74706afa
MC
6183 if (cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET)
6184 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
6185 if ((cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE) &&
6186 hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
f8503969 6187 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
bb053f52 6188 req->flags = cpu_to_le16(flags);
74706afa 6189 req->enables |= cpu_to_le16(BNXT_COAL_CMPL_ENABLES);
bb053f52
MC
6190}
6191
58590c8d
MC
6192/* Caller holds bp->hwrm_cmd_lock */
6193static int __bnxt_hwrm_set_coal_nq(struct bnxt *bp, struct bnxt_napi *bnapi,
6194 struct bnxt_coal *hw_coal)
6195{
6196 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req = {0};
6197 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6198 struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
6199 u32 nq_params = coal_cap->nq_params;
6200 u16 tmr;
6201
6202 if (!(nq_params & RING_AGGINT_QCAPS_RESP_NQ_PARAMS_INT_LAT_TMR_MIN))
6203 return 0;
6204
6205 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS,
6206 -1, -1);
6207 req.ring_id = cpu_to_le16(cpr->cp_ring_struct.fw_ring_id);
6208 req.flags =
6209 cpu_to_le16(RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_IS_NQ);
6210
6211 tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks) / 2;
6212 tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_min_max);
6213 req.int_lat_tmr_min = cpu_to_le16(tmr);
6214 req.enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
6215 return _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6216}
6217
6a8788f2
AG
6218int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
6219{
6220 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
6221 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6222 struct bnxt_coal coal;
6a8788f2
AG
6223
6224 /* Tick values in micro seconds.
6225 * 1 coal_buf x bufs_per_record = 1 completion record.
6226 */
6227 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
6228
6229 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
6230 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
6231
6232 if (!bnapi->rx_ring)
6233 return -ENODEV;
6234
6235 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
6236 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
6237
74706afa 6238 bnxt_hwrm_set_coal_params(bp, &coal, &req_rx);
6a8788f2 6239
2c61d211 6240 req_rx.ring_id = cpu_to_le16(bnxt_cp_ring_for_rx(bp, bnapi->rx_ring));
6a8788f2
AG
6241
6242 return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
6243 HWRM_CMD_TIMEOUT);
6244}
6245
c0c050c5
MC
6246int bnxt_hwrm_set_coal(struct bnxt *bp)
6247{
6248 int i, rc = 0;
dfc9c94a
MC
6249 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
6250 req_tx = {0}, *req;
c0c050c5 6251
dfc9c94a
MC
6252 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
6253 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
6254 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
6255 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
c0c050c5 6256
74706afa
MC
6257 bnxt_hwrm_set_coal_params(bp, &bp->rx_coal, &req_rx);
6258 bnxt_hwrm_set_coal_params(bp, &bp->tx_coal, &req_tx);
c0c050c5
MC
6259
6260 mutex_lock(&bp->hwrm_cmd_lock);
6261 for (i = 0; i < bp->cp_nr_rings; i++) {
dfc9c94a 6262 struct bnxt_napi *bnapi = bp->bnapi[i];
58590c8d 6263 struct bnxt_coal *hw_coal;
2c61d211 6264 u16 ring_id;
c0c050c5 6265
dfc9c94a 6266 req = &req_rx;
2c61d211
MC
6267 if (!bnapi->rx_ring) {
6268 ring_id = bnxt_cp_ring_for_tx(bp, bnapi->tx_ring);
dfc9c94a 6269 req = &req_tx;
2c61d211
MC
6270 } else {
6271 ring_id = bnxt_cp_ring_for_rx(bp, bnapi->rx_ring);
6272 }
6273 req->ring_id = cpu_to_le16(ring_id);
dfc9c94a
MC
6274
6275 rc = _hwrm_send_message(bp, req, sizeof(*req),
c0c050c5
MC
6276 HWRM_CMD_TIMEOUT);
6277 if (rc)
6278 break;
58590c8d
MC
6279
6280 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
6281 continue;
6282
6283 if (bnapi->rx_ring && bnapi->tx_ring) {
6284 req = &req_tx;
6285 ring_id = bnxt_cp_ring_for_tx(bp, bnapi->tx_ring);
6286 req->ring_id = cpu_to_le16(ring_id);
6287 rc = _hwrm_send_message(bp, req, sizeof(*req),
6288 HWRM_CMD_TIMEOUT);
6289 if (rc)
6290 break;
6291 }
6292 if (bnapi->rx_ring)
6293 hw_coal = &bp->rx_coal;
6294 else
6295 hw_coal = &bp->tx_coal;
6296 __bnxt_hwrm_set_coal_nq(bp, bnapi, hw_coal);
c0c050c5
MC
6297 }
6298 mutex_unlock(&bp->hwrm_cmd_lock);
6299 return rc;
6300}
6301
6302static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
6303{
6304 int rc = 0, i;
6305 struct hwrm_stat_ctx_free_input req = {0};
6306
6307 if (!bp->bnapi)
6308 return 0;
6309
3e8060fa
PS
6310 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6311 return 0;
6312
c0c050c5
MC
6313 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
6314
6315 mutex_lock(&bp->hwrm_cmd_lock);
6316 for (i = 0; i < bp->cp_nr_rings; i++) {
6317 struct bnxt_napi *bnapi = bp->bnapi[i];
6318 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6319
6320 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
6321 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
6322
6323 rc = _hwrm_send_message(bp, &req, sizeof(req),
6324 HWRM_CMD_TIMEOUT);
c0c050c5
MC
6325
6326 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
6327 }
6328 }
6329 mutex_unlock(&bp->hwrm_cmd_lock);
6330 return rc;
6331}
6332
6333static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
6334{
6335 int rc = 0, i;
6336 struct hwrm_stat_ctx_alloc_input req = {0};
6337 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6338
3e8060fa
PS
6339 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6340 return 0;
6341
c0c050c5
MC
6342 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
6343
4e748506 6344 req.stats_dma_length = cpu_to_le16(bp->hw_ring_stats_size);
51f30785 6345 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
c0c050c5
MC
6346
6347 mutex_lock(&bp->hwrm_cmd_lock);
6348 for (i = 0; i < bp->cp_nr_rings; i++) {
6349 struct bnxt_napi *bnapi = bp->bnapi[i];
6350 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6351
6352 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
6353
6354 rc = _hwrm_send_message(bp, &req, sizeof(req),
6355 HWRM_CMD_TIMEOUT);
6356 if (rc)
6357 break;
6358
6359 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
6360
6361 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
6362 }
6363 mutex_unlock(&bp->hwrm_cmd_lock);
89aa8445 6364 return rc;
c0c050c5
MC
6365}
6366
cf6645f8
MC
6367static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
6368{
6369 struct hwrm_func_qcfg_input req = {0};
567b2abe 6370 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
9315edca 6371 u16 flags;
cf6645f8
MC
6372 int rc;
6373
6374 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
6375 req.fid = cpu_to_le16(0xffff);
6376 mutex_lock(&bp->hwrm_cmd_lock);
6377 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6378 if (rc)
6379 goto func_qcfg_exit;
6380
6381#ifdef CONFIG_BNXT_SRIOV
6382 if (BNXT_VF(bp)) {
cf6645f8
MC
6383 struct bnxt_vf_info *vf = &bp->vf;
6384
6385 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
230d1f0d
MC
6386 } else {
6387 bp->pf.registered_vfs = le16_to_cpu(resp->registered_vfs);
cf6645f8
MC
6388 }
6389#endif
9315edca
MC
6390 flags = le16_to_cpu(resp->flags);
6391 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
6392 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
97381a18 6393 bp->fw_cap |= BNXT_FW_CAP_LLDP_AGENT;
9315edca 6394 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
97381a18 6395 bp->fw_cap |= BNXT_FW_CAP_DCBX_AGENT;
9315edca
MC
6396 }
6397 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
6398 bp->flags |= BNXT_FLAG_MULTI_HOST;
bc39f885 6399
567b2abe
SB
6400 switch (resp->port_partition_type) {
6401 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
6402 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
6403 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
6404 bp->port_partition_type = resp->port_partition_type;
6405 break;
6406 }
32e8239c
MC
6407 if (bp->hwrm_spec_code < 0x10707 ||
6408 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
6409 bp->br_mode = BRIDGE_MODE_VEB;
6410 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
6411 bp->br_mode = BRIDGE_MODE_VEPA;
6412 else
6413 bp->br_mode = BRIDGE_MODE_UNDEF;
cf6645f8 6414
7eb9bb3a
MC
6415 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
6416 if (!bp->max_mtu)
6417 bp->max_mtu = BNXT_MAX_MTU;
6418
cf6645f8
MC
6419func_qcfg_exit:
6420 mutex_unlock(&bp->hwrm_cmd_lock);
6421 return rc;
6422}
6423
98f04cf0
MC
6424static int bnxt_hwrm_func_backing_store_qcaps(struct bnxt *bp)
6425{
6426 struct hwrm_func_backing_store_qcaps_input req = {0};
6427 struct hwrm_func_backing_store_qcaps_output *resp =
6428 bp->hwrm_cmd_resp_addr;
6429 int rc;
6430
6431 if (bp->hwrm_spec_code < 0x10902 || BNXT_VF(bp) || bp->ctx)
6432 return 0;
6433
6434 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_BACKING_STORE_QCAPS, -1, -1);
6435 mutex_lock(&bp->hwrm_cmd_lock);
6436 rc = _hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6437 if (!rc) {
6438 struct bnxt_ctx_pg_info *ctx_pg;
6439 struct bnxt_ctx_mem_info *ctx;
6440 int i;
6441
6442 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
6443 if (!ctx) {
6444 rc = -ENOMEM;
6445 goto ctx_err;
6446 }
6447 ctx_pg = kzalloc(sizeof(*ctx_pg) * (bp->max_q + 1), GFP_KERNEL);
6448 if (!ctx_pg) {
6449 kfree(ctx);
6450 rc = -ENOMEM;
6451 goto ctx_err;
6452 }
6453 for (i = 0; i < bp->max_q + 1; i++, ctx_pg++)
6454 ctx->tqm_mem[i] = ctx_pg;
6455
6456 bp->ctx = ctx;
6457 ctx->qp_max_entries = le32_to_cpu(resp->qp_max_entries);
6458 ctx->qp_min_qp1_entries = le16_to_cpu(resp->qp_min_qp1_entries);
6459 ctx->qp_max_l2_entries = le16_to_cpu(resp->qp_max_l2_entries);
6460 ctx->qp_entry_size = le16_to_cpu(resp->qp_entry_size);
6461 ctx->srq_max_l2_entries = le16_to_cpu(resp->srq_max_l2_entries);
6462 ctx->srq_max_entries = le32_to_cpu(resp->srq_max_entries);
6463 ctx->srq_entry_size = le16_to_cpu(resp->srq_entry_size);
6464 ctx->cq_max_l2_entries = le16_to_cpu(resp->cq_max_l2_entries);
6465 ctx->cq_max_entries = le32_to_cpu(resp->cq_max_entries);
6466 ctx->cq_entry_size = le16_to_cpu(resp->cq_entry_size);
6467 ctx->vnic_max_vnic_entries =
6468 le16_to_cpu(resp->vnic_max_vnic_entries);
6469 ctx->vnic_max_ring_table_entries =
6470 le16_to_cpu(resp->vnic_max_ring_table_entries);
6471 ctx->vnic_entry_size = le16_to_cpu(resp->vnic_entry_size);
6472 ctx->stat_max_entries = le32_to_cpu(resp->stat_max_entries);
6473 ctx->stat_entry_size = le16_to_cpu(resp->stat_entry_size);
6474 ctx->tqm_entry_size = le16_to_cpu(resp->tqm_entry_size);
6475 ctx->tqm_min_entries_per_ring =
6476 le32_to_cpu(resp->tqm_min_entries_per_ring);
6477 ctx->tqm_max_entries_per_ring =
6478 le32_to_cpu(resp->tqm_max_entries_per_ring);
6479 ctx->tqm_entries_multiple = resp->tqm_entries_multiple;
6480 if (!ctx->tqm_entries_multiple)
6481 ctx->tqm_entries_multiple = 1;
6482 ctx->mrav_max_entries = le32_to_cpu(resp->mrav_max_entries);
6483 ctx->mrav_entry_size = le16_to_cpu(resp->mrav_entry_size);
53579e37
DS
6484 ctx->mrav_num_entries_units =
6485 le16_to_cpu(resp->mrav_num_entries_units);
98f04cf0
MC
6486 ctx->tim_entry_size = le16_to_cpu(resp->tim_entry_size);
6487 ctx->tim_max_entries = le32_to_cpu(resp->tim_max_entries);
6488 } else {
6489 rc = 0;
6490 }
6491ctx_err:
6492 mutex_unlock(&bp->hwrm_cmd_lock);
6493 return rc;
6494}
6495
1b9394e5
MC
6496static void bnxt_hwrm_set_pg_attr(struct bnxt_ring_mem_info *rmem, u8 *pg_attr,
6497 __le64 *pg_dir)
6498{
6499 u8 pg_size = 0;
6500
6501 if (BNXT_PAGE_SHIFT == 13)
6502 pg_size = 1 << 4;
6503 else if (BNXT_PAGE_SIZE == 16)
6504 pg_size = 2 << 4;
6505
6506 *pg_attr = pg_size;
08fe9d18
MC
6507 if (rmem->depth >= 1) {
6508 if (rmem->depth == 2)
6509 *pg_attr |= 2;
6510 else
6511 *pg_attr |= 1;
1b9394e5
MC
6512 *pg_dir = cpu_to_le64(rmem->pg_tbl_map);
6513 } else {
6514 *pg_dir = cpu_to_le64(rmem->dma_arr[0]);
6515 }
6516}
6517
6518#define FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES \
6519 (FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP | \
6520 FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ | \
6521 FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ | \
6522 FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC | \
6523 FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT)
6524
6525static int bnxt_hwrm_func_backing_store_cfg(struct bnxt *bp, u32 enables)
6526{
6527 struct hwrm_func_backing_store_cfg_input req = {0};
6528 struct bnxt_ctx_mem_info *ctx = bp->ctx;
6529 struct bnxt_ctx_pg_info *ctx_pg;
6530 __le32 *num_entries;
6531 __le64 *pg_dir;
53579e37 6532 u32 flags = 0;
1b9394e5
MC
6533 u8 *pg_attr;
6534 int i, rc;
6535 u32 ena;
6536
6537 if (!ctx)
6538 return 0;
6539
6540 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_BACKING_STORE_CFG, -1, -1);
6541 req.enables = cpu_to_le32(enables);
6542
6543 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP) {
6544 ctx_pg = &ctx->qp_mem;
6545 req.qp_num_entries = cpu_to_le32(ctx_pg->entries);
6546 req.qp_num_qp1_entries = cpu_to_le16(ctx->qp_min_qp1_entries);
6547 req.qp_num_l2_entries = cpu_to_le16(ctx->qp_max_l2_entries);
6548 req.qp_entry_size = cpu_to_le16(ctx->qp_entry_size);
6549 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6550 &req.qpc_pg_size_qpc_lvl,
6551 &req.qpc_page_dir);
6552 }
6553 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ) {
6554 ctx_pg = &ctx->srq_mem;
6555 req.srq_num_entries = cpu_to_le32(ctx_pg->entries);
6556 req.srq_num_l2_entries = cpu_to_le16(ctx->srq_max_l2_entries);
6557 req.srq_entry_size = cpu_to_le16(ctx->srq_entry_size);
6558 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6559 &req.srq_pg_size_srq_lvl,
6560 &req.srq_page_dir);
6561 }
6562 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ) {
6563 ctx_pg = &ctx->cq_mem;
6564 req.cq_num_entries = cpu_to_le32(ctx_pg->entries);
6565 req.cq_num_l2_entries = cpu_to_le16(ctx->cq_max_l2_entries);
6566 req.cq_entry_size = cpu_to_le16(ctx->cq_entry_size);
6567 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem, &req.cq_pg_size_cq_lvl,
6568 &req.cq_page_dir);
6569 }
6570 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC) {
6571 ctx_pg = &ctx->vnic_mem;
6572 req.vnic_num_vnic_entries =
6573 cpu_to_le16(ctx->vnic_max_vnic_entries);
6574 req.vnic_num_ring_table_entries =
6575 cpu_to_le16(ctx->vnic_max_ring_table_entries);
6576 req.vnic_entry_size = cpu_to_le16(ctx->vnic_entry_size);
6577 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6578 &req.vnic_pg_size_vnic_lvl,
6579 &req.vnic_page_dir);
6580 }
6581 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT) {
6582 ctx_pg = &ctx->stat_mem;
6583 req.stat_num_entries = cpu_to_le32(ctx->stat_max_entries);
6584 req.stat_entry_size = cpu_to_le16(ctx->stat_entry_size);
6585 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6586 &req.stat_pg_size_stat_lvl,
6587 &req.stat_page_dir);
6588 }
cf6daed0
MC
6589 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV) {
6590 ctx_pg = &ctx->mrav_mem;
6591 req.mrav_num_entries = cpu_to_le32(ctx_pg->entries);
53579e37
DS
6592 if (ctx->mrav_num_entries_units)
6593 flags |=
6594 FUNC_BACKING_STORE_CFG_REQ_FLAGS_MRAV_RESERVATION_SPLIT;
cf6daed0
MC
6595 req.mrav_entry_size = cpu_to_le16(ctx->mrav_entry_size);
6596 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6597 &req.mrav_pg_size_mrav_lvl,
6598 &req.mrav_page_dir);
6599 }
6600 if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM) {
6601 ctx_pg = &ctx->tim_mem;
6602 req.tim_num_entries = cpu_to_le32(ctx_pg->entries);
6603 req.tim_entry_size = cpu_to_le16(ctx->tim_entry_size);
6604 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
6605 &req.tim_pg_size_tim_lvl,
6606 &req.tim_page_dir);
6607 }
1b9394e5
MC
6608 for (i = 0, num_entries = &req.tqm_sp_num_entries,
6609 pg_attr = &req.tqm_sp_pg_size_tqm_sp_lvl,
6610 pg_dir = &req.tqm_sp_page_dir,
6611 ena = FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP;
6612 i < 9; i++, num_entries++, pg_attr++, pg_dir++, ena <<= 1) {
6613 if (!(enables & ena))
6614 continue;
6615
6616 req.tqm_entry_size = cpu_to_le16(ctx->tqm_entry_size);
6617 ctx_pg = ctx->tqm_mem[i];
6618 *num_entries = cpu_to_le32(ctx_pg->entries);
6619 bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem, pg_attr, pg_dir);
6620 }
53579e37 6621 req.flags = cpu_to_le32(flags);
1b9394e5 6622 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
1b9394e5
MC
6623 return rc;
6624}
6625
98f04cf0 6626static int bnxt_alloc_ctx_mem_blk(struct bnxt *bp,
08fe9d18 6627 struct bnxt_ctx_pg_info *ctx_pg)
98f04cf0
MC
6628{
6629 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
6630
98f04cf0
MC
6631 rmem->page_size = BNXT_PAGE_SIZE;
6632 rmem->pg_arr = ctx_pg->ctx_pg_arr;
6633 rmem->dma_arr = ctx_pg->ctx_dma_arr;
1b9394e5 6634 rmem->flags = BNXT_RMEM_VALID_PTE_FLAG;
08fe9d18
MC
6635 if (rmem->depth >= 1)
6636 rmem->flags |= BNXT_RMEM_USE_FULL_PAGE_FLAG;
98f04cf0
MC
6637 return bnxt_alloc_ring(bp, rmem);
6638}
6639
08fe9d18
MC
6640static int bnxt_alloc_ctx_pg_tbls(struct bnxt *bp,
6641 struct bnxt_ctx_pg_info *ctx_pg, u32 mem_size,
6642 u8 depth)
6643{
6644 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
6645 int rc;
6646
6647 if (!mem_size)
6648 return 0;
6649
6650 ctx_pg->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
6651 if (ctx_pg->nr_pages > MAX_CTX_TOTAL_PAGES) {
6652 ctx_pg->nr_pages = 0;
6653 return -EINVAL;
6654 }
6655 if (ctx_pg->nr_pages > MAX_CTX_PAGES || depth > 1) {
6656 int nr_tbls, i;
6657
6658 rmem->depth = 2;
6659 ctx_pg->ctx_pg_tbl = kcalloc(MAX_CTX_PAGES, sizeof(ctx_pg),
6660 GFP_KERNEL);
6661 if (!ctx_pg->ctx_pg_tbl)
6662 return -ENOMEM;
6663 nr_tbls = DIV_ROUND_UP(ctx_pg->nr_pages, MAX_CTX_PAGES);
6664 rmem->nr_pages = nr_tbls;
6665 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
6666 if (rc)
6667 return rc;
6668 for (i = 0; i < nr_tbls; i++) {
6669 struct bnxt_ctx_pg_info *pg_tbl;
6670
6671 pg_tbl = kzalloc(sizeof(*pg_tbl), GFP_KERNEL);
6672 if (!pg_tbl)
6673 return -ENOMEM;
6674 ctx_pg->ctx_pg_tbl[i] = pg_tbl;
6675 rmem = &pg_tbl->ring_mem;
6676 rmem->pg_tbl = ctx_pg->ctx_pg_arr[i];
6677 rmem->pg_tbl_map = ctx_pg->ctx_dma_arr[i];
6678 rmem->depth = 1;
6679 rmem->nr_pages = MAX_CTX_PAGES;
6ef982de
MC
6680 if (i == (nr_tbls - 1)) {
6681 int rem = ctx_pg->nr_pages % MAX_CTX_PAGES;
6682
6683 if (rem)
6684 rmem->nr_pages = rem;
6685 }
08fe9d18
MC
6686 rc = bnxt_alloc_ctx_mem_blk(bp, pg_tbl);
6687 if (rc)
6688 break;
6689 }
6690 } else {
6691 rmem->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
6692 if (rmem->nr_pages > 1 || depth)
6693 rmem->depth = 1;
6694 rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
6695 }
6696 return rc;
6697}
6698
6699static void bnxt_free_ctx_pg_tbls(struct bnxt *bp,
6700 struct bnxt_ctx_pg_info *ctx_pg)
6701{
6702 struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
6703
6704 if (rmem->depth > 1 || ctx_pg->nr_pages > MAX_CTX_PAGES ||
6705 ctx_pg->ctx_pg_tbl) {
6706 int i, nr_tbls = rmem->nr_pages;
6707
6708 for (i = 0; i < nr_tbls; i++) {
6709 struct bnxt_ctx_pg_info *pg_tbl;
6710 struct bnxt_ring_mem_info *rmem2;
6711
6712 pg_tbl = ctx_pg->ctx_pg_tbl[i];
6713 if (!pg_tbl)
6714 continue;
6715 rmem2 = &pg_tbl->ring_mem;
6716 bnxt_free_ring(bp, rmem2);
6717 ctx_pg->ctx_pg_arr[i] = NULL;
6718 kfree(pg_tbl);
6719 ctx_pg->ctx_pg_tbl[i] = NULL;
6720 }
6721 kfree(ctx_pg->ctx_pg_tbl);
6722 ctx_pg->ctx_pg_tbl = NULL;
6723 }
6724 bnxt_free_ring(bp, rmem);
6725 ctx_pg->nr_pages = 0;
6726}
6727
98f04cf0
MC
6728static void bnxt_free_ctx_mem(struct bnxt *bp)
6729{
6730 struct bnxt_ctx_mem_info *ctx = bp->ctx;
6731 int i;
6732
6733 if (!ctx)
6734 return;
6735
6736 if (ctx->tqm_mem[0]) {
6737 for (i = 0; i < bp->max_q + 1; i++)
08fe9d18 6738 bnxt_free_ctx_pg_tbls(bp, ctx->tqm_mem[i]);
98f04cf0
MC
6739 kfree(ctx->tqm_mem[0]);
6740 ctx->tqm_mem[0] = NULL;
6741 }
6742
cf6daed0
MC
6743 bnxt_free_ctx_pg_tbls(bp, &ctx->tim_mem);
6744 bnxt_free_ctx_pg_tbls(bp, &ctx->mrav_mem);
08fe9d18
MC
6745 bnxt_free_ctx_pg_tbls(bp, &ctx->stat_mem);
6746 bnxt_free_ctx_pg_tbls(bp, &ctx->vnic_mem);
6747 bnxt_free_ctx_pg_tbls(bp, &ctx->cq_mem);
6748 bnxt_free_ctx_pg_tbls(bp, &ctx->srq_mem);
6749 bnxt_free_ctx_pg_tbls(bp, &ctx->qp_mem);
98f04cf0
MC
6750 ctx->flags &= ~BNXT_CTX_FLAG_INITED;
6751}
6752
6753static int bnxt_alloc_ctx_mem(struct bnxt *bp)
6754{
6755 struct bnxt_ctx_pg_info *ctx_pg;
6756 struct bnxt_ctx_mem_info *ctx;
1b9394e5 6757 u32 mem_size, ena, entries;
53579e37 6758 u32 num_mr, num_ah;
cf6daed0
MC
6759 u32 extra_srqs = 0;
6760 u32 extra_qps = 0;
6761 u8 pg_lvl = 1;
98f04cf0
MC
6762 int i, rc;
6763
6764 rc = bnxt_hwrm_func_backing_store_qcaps(bp);
6765 if (rc) {
6766 netdev_err(bp->dev, "Failed querying context mem capability, rc = %d.\n",
6767 rc);
6768 return rc;
6769 }
6770 ctx = bp->ctx;
6771 if (!ctx || (ctx->flags & BNXT_CTX_FLAG_INITED))
6772 return 0;
6773
d629522e 6774 if ((bp->flags & BNXT_FLAG_ROCE_CAP) && !is_kdump_kernel()) {
cf6daed0
MC
6775 pg_lvl = 2;
6776 extra_qps = 65536;
6777 extra_srqs = 8192;
6778 }
6779
98f04cf0 6780 ctx_pg = &ctx->qp_mem;
cf6daed0
MC
6781 ctx_pg->entries = ctx->qp_min_qp1_entries + ctx->qp_max_l2_entries +
6782 extra_qps;
98f04cf0 6783 mem_size = ctx->qp_entry_size * ctx_pg->entries;
cf6daed0 6784 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl);
98f04cf0
MC
6785 if (rc)
6786 return rc;
6787
6788 ctx_pg = &ctx->srq_mem;
cf6daed0 6789 ctx_pg->entries = ctx->srq_max_l2_entries + extra_srqs;
98f04cf0 6790 mem_size = ctx->srq_entry_size * ctx_pg->entries;
cf6daed0 6791 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl);
98f04cf0
MC
6792 if (rc)
6793 return rc;
6794
6795 ctx_pg = &ctx->cq_mem;
cf6daed0 6796 ctx_pg->entries = ctx->cq_max_l2_entries + extra_qps * 2;
98f04cf0 6797 mem_size = ctx->cq_entry_size * ctx_pg->entries;
cf6daed0 6798 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, pg_lvl);
98f04cf0
MC
6799 if (rc)
6800 return rc;
6801
6802 ctx_pg = &ctx->vnic_mem;
6803 ctx_pg->entries = ctx->vnic_max_vnic_entries +
6804 ctx->vnic_max_ring_table_entries;
6805 mem_size = ctx->vnic_entry_size * ctx_pg->entries;
08fe9d18 6806 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1);
98f04cf0
MC
6807 if (rc)
6808 return rc;
6809
6810 ctx_pg = &ctx->stat_mem;
6811 ctx_pg->entries = ctx->stat_max_entries;
6812 mem_size = ctx->stat_entry_size * ctx_pg->entries;
08fe9d18 6813 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1);
98f04cf0
MC
6814 if (rc)
6815 return rc;
6816
cf6daed0
MC
6817 ena = 0;
6818 if (!(bp->flags & BNXT_FLAG_ROCE_CAP))
6819 goto skip_rdma;
6820
6821 ctx_pg = &ctx->mrav_mem;
53579e37
DS
6822 /* 128K extra is needed to accommodate static AH context
6823 * allocation by f/w.
6824 */
6825 num_mr = 1024 * 256;
6826 num_ah = 1024 * 128;
6827 ctx_pg->entries = num_mr + num_ah;
cf6daed0
MC
6828 mem_size = ctx->mrav_entry_size * ctx_pg->entries;
6829 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 2);
6830 if (rc)
6831 return rc;
6832 ena = FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV;
53579e37
DS
6833 if (ctx->mrav_num_entries_units)
6834 ctx_pg->entries =
6835 ((num_mr / ctx->mrav_num_entries_units) << 16) |
6836 (num_ah / ctx->mrav_num_entries_units);
cf6daed0
MC
6837
6838 ctx_pg = &ctx->tim_mem;
6839 ctx_pg->entries = ctx->qp_mem.entries;
6840 mem_size = ctx->tim_entry_size * ctx_pg->entries;
6841 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1);
6842 if (rc)
6843 return rc;
6844 ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM;
6845
6846skip_rdma:
6847 entries = ctx->qp_max_l2_entries + extra_qps;
98f04cf0
MC
6848 entries = roundup(entries, ctx->tqm_entries_multiple);
6849 entries = clamp_t(u32, entries, ctx->tqm_min_entries_per_ring,
6850 ctx->tqm_max_entries_per_ring);
cf6daed0 6851 for (i = 0; i < bp->max_q + 1; i++) {
98f04cf0
MC
6852 ctx_pg = ctx->tqm_mem[i];
6853 ctx_pg->entries = entries;
6854 mem_size = ctx->tqm_entry_size * entries;
08fe9d18 6855 rc = bnxt_alloc_ctx_pg_tbls(bp, ctx_pg, mem_size, 1);
98f04cf0
MC
6856 if (rc)
6857 return rc;
1b9394e5 6858 ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP << i;
98f04cf0 6859 }
1b9394e5
MC
6860 ena |= FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES;
6861 rc = bnxt_hwrm_func_backing_store_cfg(bp, ena);
6862 if (rc)
6863 netdev_err(bp->dev, "Failed configuring context mem, rc = %d.\n",
6864 rc);
6865 else
6866 ctx->flags |= BNXT_CTX_FLAG_INITED;
6867
98f04cf0
MC
6868 return 0;
6869}
6870
db4723b3 6871int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
be0dd9c4
MC
6872{
6873 struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6874 struct hwrm_func_resource_qcaps_input req = {0};
6875 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6876 int rc;
6877
6878 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESOURCE_QCAPS, -1, -1);
6879 req.fid = cpu_to_le16(0xffff);
6880
6881 mutex_lock(&bp->hwrm_cmd_lock);
351cbde9
JT
6882 rc = _hwrm_send_message_silent(bp, &req, sizeof(req),
6883 HWRM_CMD_TIMEOUT);
d4f1420d 6884 if (rc)
be0dd9c4 6885 goto hwrm_func_resc_qcaps_exit;
be0dd9c4 6886
db4723b3
MC
6887 hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
6888 if (!all)
6889 goto hwrm_func_resc_qcaps_exit;
6890
be0dd9c4
MC
6891 hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
6892 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
6893 hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
6894 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
6895 hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
6896 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
6897 hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
6898 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
6899 hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
6900 hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
6901 hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
6902 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
6903 hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
6904 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
6905 hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
6906 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
6907
9c1fabdf
MC
6908 if (bp->flags & BNXT_FLAG_CHIP_P5) {
6909 u16 max_msix = le16_to_cpu(resp->max_msix);
6910
f7588cd8 6911 hw_resc->max_nqs = max_msix;
9c1fabdf
MC
6912 hw_resc->max_hw_ring_grps = hw_resc->max_rx_rings;
6913 }
6914
4673d664
MC
6915 if (BNXT_PF(bp)) {
6916 struct bnxt_pf_info *pf = &bp->pf;
6917
6918 pf->vf_resv_strategy =
6919 le16_to_cpu(resp->vf_reservation_strategy);
bf82736d 6920 if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC)
4673d664
MC
6921 pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
6922 }
be0dd9c4
MC
6923hwrm_func_resc_qcaps_exit:
6924 mutex_unlock(&bp->hwrm_cmd_lock);
6925 return rc;
6926}
6927
6928static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
c0c050c5
MC
6929{
6930 int rc = 0;
6931 struct hwrm_func_qcaps_input req = {0};
6932 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6a4f2947
MC
6933 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6934 u32 flags;
c0c050c5
MC
6935
6936 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
6937 req.fid = cpu_to_le16(0xffff);
6938
6939 mutex_lock(&bp->hwrm_cmd_lock);
6940 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6941 if (rc)
6942 goto hwrm_func_qcaps_exit;
6943
6a4f2947
MC
6944 flags = le32_to_cpu(resp->flags);
6945 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
e4060d30 6946 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
6a4f2947 6947 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
e4060d30 6948 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
55e4398d
VV
6949 if (flags & FUNC_QCAPS_RESP_FLAGS_PCIE_STATS_SUPPORTED)
6950 bp->fw_cap |= BNXT_FW_CAP_PCIE_STATS_SUPPORTED;
0a3f4e4f
VV
6951 if (flags & FUNC_QCAPS_RESP_FLAGS_HOT_RESET_CAPABLE)
6952 bp->fw_cap |= BNXT_FW_CAP_HOT_RESET;
6154532f
VV
6953 if (flags & FUNC_QCAPS_RESP_FLAGS_EXT_STATS_SUPPORTED)
6954 bp->fw_cap |= BNXT_FW_CAP_EXT_STATS_SUPPORTED;
07f83d72
MC
6955 if (flags & FUNC_QCAPS_RESP_FLAGS_ERROR_RECOVERY_CAPABLE)
6956 bp->fw_cap |= BNXT_FW_CAP_ERROR_RECOVERY;
4037eb71
VV
6957 if (flags & FUNC_QCAPS_RESP_FLAGS_ERR_RECOVER_RELOAD)
6958 bp->fw_cap |= BNXT_FW_CAP_ERR_RECOVER_RELOAD;
e4060d30 6959
7cc5a20e 6960 bp->tx_push_thresh = 0;
6a4f2947 6961 if (flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED)
7cc5a20e
MC
6962 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
6963
6a4f2947
MC
6964 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
6965 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
6966 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
6967 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
6968 hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
6969 if (!hw_resc->max_hw_ring_grps)
6970 hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
6971 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
6972 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
6973 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
6974
c0c050c5
MC
6975 if (BNXT_PF(bp)) {
6976 struct bnxt_pf_info *pf = &bp->pf;
6977
6978 pf->fw_fid = le16_to_cpu(resp->fid);
6979 pf->port_id = le16_to_cpu(resp->port_id);
87027db1 6980 bp->dev->dev_port = pf->port_id;
11f15ed3 6981 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
c0c050c5
MC
6982 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
6983 pf->max_vfs = le16_to_cpu(resp->max_vfs);
6984 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
6985 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
6986 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
6987 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
6988 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
6989 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
ba642ab7 6990 bp->flags &= ~BNXT_FLAG_WOL_CAP;
6a4f2947 6991 if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
c1ef146a 6992 bp->flags |= BNXT_FLAG_WOL_CAP;
c0c050c5 6993 } else {
379a80a1 6994#ifdef CONFIG_BNXT_SRIOV
c0c050c5
MC
6995 struct bnxt_vf_info *vf = &bp->vf;
6996
6997 vf->fw_fid = le16_to_cpu(resp->fid);
7cc5a20e 6998 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
379a80a1 6999#endif
c0c050c5
MC
7000 }
7001
c0c050c5
MC
7002hwrm_func_qcaps_exit:
7003 mutex_unlock(&bp->hwrm_cmd_lock);
7004 return rc;
7005}
7006
804fba4e
MC
7007static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp);
7008
be0dd9c4
MC
7009static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
7010{
7011 int rc;
7012
7013 rc = __bnxt_hwrm_func_qcaps(bp);
7014 if (rc)
7015 return rc;
804fba4e
MC
7016 rc = bnxt_hwrm_queue_qportcfg(bp);
7017 if (rc) {
7018 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %d\n", rc);
7019 return rc;
7020 }
be0dd9c4 7021 if (bp->hwrm_spec_code >= 0x10803) {
98f04cf0
MC
7022 rc = bnxt_alloc_ctx_mem(bp);
7023 if (rc)
7024 return rc;
db4723b3 7025 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
be0dd9c4 7026 if (!rc)
97381a18 7027 bp->fw_cap |= BNXT_FW_CAP_NEW_RM;
be0dd9c4
MC
7028 }
7029 return 0;
7030}
7031
e969ae5b
MC
7032static int bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(struct bnxt *bp)
7033{
7034 struct hwrm_cfa_adv_flow_mgnt_qcaps_input req = {0};
7035 struct hwrm_cfa_adv_flow_mgnt_qcaps_output *resp;
7036 int rc = 0;
7037 u32 flags;
7038
7039 if (!(bp->fw_cap & BNXT_FW_CAP_CFA_ADV_FLOW))
7040 return 0;
7041
7042 resp = bp->hwrm_cmd_resp_addr;
7043 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_ADV_FLOW_MGNT_QCAPS, -1, -1);
7044
7045 mutex_lock(&bp->hwrm_cmd_lock);
7046 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7047 if (rc)
7048 goto hwrm_cfa_adv_qcaps_exit;
7049
7050 flags = le32_to_cpu(resp->flags);
7051 if (flags &
41136ab3
MC
7052 CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_V2_SUPPORTED)
7053 bp->fw_cap |= BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2;
e969ae5b
MC
7054
7055hwrm_cfa_adv_qcaps_exit:
7056 mutex_unlock(&bp->hwrm_cmd_lock);
7057 return rc;
7058}
7059
9ffbd677
MC
7060static int bnxt_map_fw_health_regs(struct bnxt *bp)
7061{
7062 struct bnxt_fw_health *fw_health = bp->fw_health;
7063 u32 reg_base = 0xffffffff;
7064 int i;
7065
7066 /* Only pre-map the monitoring GRC registers using window 3 */
7067 for (i = 0; i < 4; i++) {
7068 u32 reg = fw_health->regs[i];
7069
7070 if (BNXT_FW_HEALTH_REG_TYPE(reg) != BNXT_FW_HEALTH_REG_TYPE_GRC)
7071 continue;
7072 if (reg_base == 0xffffffff)
7073 reg_base = reg & BNXT_GRC_BASE_MASK;
7074 if ((reg & BNXT_GRC_BASE_MASK) != reg_base)
7075 return -ERANGE;
7076 fw_health->mapped_regs[i] = BNXT_FW_HEALTH_WIN_BASE +
7077 (reg & BNXT_GRC_OFFSET_MASK);
7078 }
7079 if (reg_base == 0xffffffff)
7080 return 0;
7081
7082 writel(reg_base, bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT +
7083 BNXT_FW_HEALTH_WIN_MAP_OFF);
7084 return 0;
7085}
7086
07f83d72
MC
7087static int bnxt_hwrm_error_recovery_qcfg(struct bnxt *bp)
7088{
7089 struct hwrm_error_recovery_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
7090 struct bnxt_fw_health *fw_health = bp->fw_health;
7091 struct hwrm_error_recovery_qcfg_input req = {0};
7092 int rc, i;
7093
7094 if (!(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
7095 return 0;
7096
7097 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_ERROR_RECOVERY_QCFG, -1, -1);
7098 mutex_lock(&bp->hwrm_cmd_lock);
7099 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7100 if (rc)
7101 goto err_recovery_out;
7102 if (!fw_health) {
7103 fw_health = kzalloc(sizeof(*fw_health), GFP_KERNEL);
7104 bp->fw_health = fw_health;
7105 if (!fw_health) {
7106 rc = -ENOMEM;
7107 goto err_recovery_out;
7108 }
7109 }
7110 fw_health->flags = le32_to_cpu(resp->flags);
7111 if ((fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) &&
7112 !(bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL)) {
7113 rc = -EINVAL;
7114 goto err_recovery_out;
7115 }
7116 fw_health->polling_dsecs = le32_to_cpu(resp->driver_polling_freq);
7117 fw_health->master_func_wait_dsecs =
7118 le32_to_cpu(resp->master_func_wait_period);
7119 fw_health->normal_func_wait_dsecs =
7120 le32_to_cpu(resp->normal_func_wait_period);
7121 fw_health->post_reset_wait_dsecs =
7122 le32_to_cpu(resp->master_func_wait_period_after_reset);
7123 fw_health->post_reset_max_wait_dsecs =
7124 le32_to_cpu(resp->max_bailout_time_after_reset);
7125 fw_health->regs[BNXT_FW_HEALTH_REG] =
7126 le32_to_cpu(resp->fw_health_status_reg);
7127 fw_health->regs[BNXT_FW_HEARTBEAT_REG] =
7128 le32_to_cpu(resp->fw_heartbeat_reg);
7129 fw_health->regs[BNXT_FW_RESET_CNT_REG] =
7130 le32_to_cpu(resp->fw_reset_cnt_reg);
7131 fw_health->regs[BNXT_FW_RESET_INPROG_REG] =
7132 le32_to_cpu(resp->reset_inprogress_reg);
7133 fw_health->fw_reset_inprog_reg_mask =
7134 le32_to_cpu(resp->reset_inprogress_reg_mask);
7135 fw_health->fw_reset_seq_cnt = resp->reg_array_cnt;
7136 if (fw_health->fw_reset_seq_cnt >= 16) {
7137 rc = -EINVAL;
7138 goto err_recovery_out;
7139 }
7140 for (i = 0; i < fw_health->fw_reset_seq_cnt; i++) {
7141 fw_health->fw_reset_seq_regs[i] =
7142 le32_to_cpu(resp->reset_reg[i]);
7143 fw_health->fw_reset_seq_vals[i] =
7144 le32_to_cpu(resp->reset_reg_val[i]);
7145 fw_health->fw_reset_seq_delay_msec[i] =
7146 resp->delay_after_reset[i];
7147 }
7148err_recovery_out:
7149 mutex_unlock(&bp->hwrm_cmd_lock);
9ffbd677
MC
7150 if (!rc)
7151 rc = bnxt_map_fw_health_regs(bp);
07f83d72
MC
7152 if (rc)
7153 bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
7154 return rc;
7155}
7156
c0c050c5
MC
7157static int bnxt_hwrm_func_reset(struct bnxt *bp)
7158{
7159 struct hwrm_func_reset_input req = {0};
7160
7161 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
7162 req.enables = 0;
7163
7164 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
7165}
7166
7167static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
7168{
7169 int rc = 0;
7170 struct hwrm_queue_qportcfg_input req = {0};
7171 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
aabfc016
MC
7172 u8 i, j, *qptr;
7173 bool no_rdma;
c0c050c5
MC
7174
7175 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
7176
7177 mutex_lock(&bp->hwrm_cmd_lock);
7178 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7179 if (rc)
7180 goto qportcfg_exit;
7181
7182 if (!resp->max_configurable_queues) {
7183 rc = -EINVAL;
7184 goto qportcfg_exit;
7185 }
7186 bp->max_tc = resp->max_configurable_queues;
87c374de 7187 bp->max_lltc = resp->max_configurable_lossless_queues;
c0c050c5
MC
7188 if (bp->max_tc > BNXT_MAX_QUEUE)
7189 bp->max_tc = BNXT_MAX_QUEUE;
7190
aabfc016
MC
7191 no_rdma = !(bp->flags & BNXT_FLAG_ROCE_CAP);
7192 qptr = &resp->queue_id0;
7193 for (i = 0, j = 0; i < bp->max_tc; i++) {
98f04cf0
MC
7194 bp->q_info[j].queue_id = *qptr;
7195 bp->q_ids[i] = *qptr++;
aabfc016
MC
7196 bp->q_info[j].queue_profile = *qptr++;
7197 bp->tc_to_qidx[j] = j;
7198 if (!BNXT_CNPQ(bp->q_info[j].queue_profile) ||
7199 (no_rdma && BNXT_PF(bp)))
7200 j++;
7201 }
98f04cf0 7202 bp->max_q = bp->max_tc;
aabfc016
MC
7203 bp->max_tc = max_t(u8, j, 1);
7204
441cabbb
MC
7205 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
7206 bp->max_tc = 1;
7207
87c374de
MC
7208 if (bp->max_lltc > bp->max_tc)
7209 bp->max_lltc = bp->max_tc;
7210
c0c050c5
MC
7211qportcfg_exit:
7212 mutex_unlock(&bp->hwrm_cmd_lock);
7213 return rc;
7214}
7215
ba642ab7 7216static int __bnxt_hwrm_ver_get(struct bnxt *bp, bool silent)
c0c050c5 7217{
c0c050c5 7218 struct hwrm_ver_get_input req = {0};
ba642ab7 7219 int rc;
c0c050c5
MC
7220
7221 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
7222 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
7223 req.hwrm_intf_min = HWRM_VERSION_MINOR;
7224 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
ba642ab7
MC
7225
7226 rc = bnxt_hwrm_do_send_msg(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT,
7227 silent);
7228 return rc;
7229}
7230
7231static int bnxt_hwrm_ver_get(struct bnxt *bp)
7232{
7233 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
7234 u32 dev_caps_cfg;
7235 int rc;
7236
7237 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
c0c050c5 7238 mutex_lock(&bp->hwrm_cmd_lock);
ba642ab7 7239 rc = __bnxt_hwrm_ver_get(bp, false);
c0c050c5
MC
7240 if (rc)
7241 goto hwrm_ver_get_exit;
7242
7243 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
7244
894aa69a
MC
7245 bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
7246 resp->hwrm_intf_min_8b << 8 |
7247 resp->hwrm_intf_upd_8b;
7248 if (resp->hwrm_intf_maj_8b < 1) {
c193554e 7249 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
894aa69a
MC
7250 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
7251 resp->hwrm_intf_upd_8b);
c193554e 7252 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
c0c050c5 7253 }
431aa1eb 7254 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
894aa69a
MC
7255 resp->hwrm_fw_maj_8b, resp->hwrm_fw_min_8b,
7256 resp->hwrm_fw_bld_8b, resp->hwrm_fw_rsvd_8b);
c0c050c5 7257
691aa620
VV
7258 if (strlen(resp->active_pkg_name)) {
7259 int fw_ver_len = strlen(bp->fw_ver_str);
7260
7261 snprintf(bp->fw_ver_str + fw_ver_len,
7262 FW_VER_STR_LEN - fw_ver_len - 1, "/pkg %s",
7263 resp->active_pkg_name);
7264 bp->fw_cap |= BNXT_FW_CAP_PKG_VER;
7265 }
7266
ff4fe81d
MC
7267 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
7268 if (!bp->hwrm_cmd_timeout)
7269 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
7270
1dfddc41 7271 if (resp->hwrm_intf_maj_8b >= 1) {
e6ef2699 7272 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
1dfddc41
MC
7273 bp->hwrm_max_ext_req_len = le16_to_cpu(resp->max_ext_req_len);
7274 }
7275 if (bp->hwrm_max_ext_req_len < HWRM_MAX_REQ_LEN)
7276 bp->hwrm_max_ext_req_len = HWRM_MAX_REQ_LEN;
e6ef2699 7277
659c805c 7278 bp->chip_num = le16_to_cpu(resp->chip_num);
3e8060fa
PS
7279 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
7280 !resp->chip_metal)
7281 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
659c805c 7282
e605db80
DK
7283 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
7284 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
7285 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
97381a18 7286 bp->fw_cap |= BNXT_FW_CAP_SHORT_CMD;
e605db80 7287
760b6d33
VD
7288 if (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_KONG_MB_CHNL_SUPPORTED)
7289 bp->fw_cap |= BNXT_FW_CAP_KONG_MB_CHNL;
7290
abd43a13
VD
7291 if (dev_caps_cfg &
7292 VER_GET_RESP_DEV_CAPS_CFG_FLOW_HANDLE_64BIT_SUPPORTED)
7293 bp->fw_cap |= BNXT_FW_CAP_OVS_64BIT_HANDLE;
7294
2a516444
MC
7295 if (dev_caps_cfg &
7296 VER_GET_RESP_DEV_CAPS_CFG_TRUSTED_VF_SUPPORTED)
7297 bp->fw_cap |= BNXT_FW_CAP_TRUSTED_VF;
7298
e969ae5b
MC
7299 if (dev_caps_cfg &
7300 VER_GET_RESP_DEV_CAPS_CFG_CFA_ADV_FLOW_MGNT_SUPPORTED)
7301 bp->fw_cap |= BNXT_FW_CAP_CFA_ADV_FLOW;
7302
c0c050c5
MC
7303hwrm_ver_get_exit:
7304 mutex_unlock(&bp->hwrm_cmd_lock);
7305 return rc;
7306}
7307
5ac67d8b
RS
7308int bnxt_hwrm_fw_set_time(struct bnxt *bp)
7309{
7310 struct hwrm_fw_set_time_input req = {0};
7dfaa7bc
AB
7311 struct tm tm;
7312 time64_t now = ktime_get_real_seconds();
5ac67d8b 7313
ca2c39e2
MC
7314 if ((BNXT_VF(bp) && bp->hwrm_spec_code < 0x10901) ||
7315 bp->hwrm_spec_code < 0x10400)
5ac67d8b
RS
7316 return -EOPNOTSUPP;
7317
7dfaa7bc 7318 time64_to_tm(now, 0, &tm);
5ac67d8b
RS
7319 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
7320 req.year = cpu_to_le16(1900 + tm.tm_year);
7321 req.month = 1 + tm.tm_mon;
7322 req.day = tm.tm_mday;
7323 req.hour = tm.tm_hour;
7324 req.minute = tm.tm_min;
7325 req.second = tm.tm_sec;
7326 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7327}
7328
3bdf56c4
MC
7329static int bnxt_hwrm_port_qstats(struct bnxt *bp)
7330{
7331 int rc;
7332 struct bnxt_pf_info *pf = &bp->pf;
7333 struct hwrm_port_qstats_input req = {0};
7334
7335 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
7336 return 0;
7337
7338 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
7339 req.port_id = cpu_to_le16(pf->port_id);
7340 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
7341 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
7342 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7343 return rc;
7344}
7345
00db3cba
VV
7346static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp)
7347{
36e53349 7348 struct hwrm_port_qstats_ext_output *resp = bp->hwrm_cmd_resp_addr;
e37fed79 7349 struct hwrm_queue_pri2cos_qcfg_input req2 = {0};
00db3cba
VV
7350 struct hwrm_port_qstats_ext_input req = {0};
7351 struct bnxt_pf_info *pf = &bp->pf;
ad361adf 7352 u32 tx_stat_size;
36e53349 7353 int rc;
00db3cba
VV
7354
7355 if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
7356 return 0;
7357
7358 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS_EXT, -1, -1);
7359 req.port_id = cpu_to_le16(pf->port_id);
7360 req.rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
7361 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_ext_map);
ad361adf
MC
7362 tx_stat_size = bp->hw_tx_port_stats_ext ?
7363 sizeof(*bp->hw_tx_port_stats_ext) : 0;
7364 req.tx_stat_size = cpu_to_le16(tx_stat_size);
36e53349
MC
7365 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_ext_map);
7366 mutex_lock(&bp->hwrm_cmd_lock);
7367 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7368 if (!rc) {
7369 bp->fw_rx_stats_ext_size = le16_to_cpu(resp->rx_stat_size) / 8;
ad361adf
MC
7370 bp->fw_tx_stats_ext_size = tx_stat_size ?
7371 le16_to_cpu(resp->tx_stat_size) / 8 : 0;
36e53349
MC
7372 } else {
7373 bp->fw_rx_stats_ext_size = 0;
7374 bp->fw_tx_stats_ext_size = 0;
7375 }
e37fed79
MC
7376 if (bp->fw_tx_stats_ext_size <=
7377 offsetof(struct tx_port_stats_ext, pfc_pri0_tx_duration_us) / 8) {
7378 mutex_unlock(&bp->hwrm_cmd_lock);
7379 bp->pri2cos_valid = 0;
7380 return rc;
7381 }
7382
7383 bnxt_hwrm_cmd_hdr_init(bp, &req2, HWRM_QUEUE_PRI2COS_QCFG, -1, -1);
7384 req2.flags = cpu_to_le32(QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN);
7385
7386 rc = _hwrm_send_message(bp, &req2, sizeof(req2), HWRM_CMD_TIMEOUT);
7387 if (!rc) {
7388 struct hwrm_queue_pri2cos_qcfg_output *resp2;
7389 u8 *pri2cos;
7390 int i, j;
7391
7392 resp2 = bp->hwrm_cmd_resp_addr;
7393 pri2cos = &resp2->pri0_cos_queue_id;
7394 for (i = 0; i < 8; i++) {
7395 u8 queue_id = pri2cos[i];
7396
7397 for (j = 0; j < bp->max_q; j++) {
7398 if (bp->q_ids[j] == queue_id)
7399 bp->pri2cos[i] = j;
7400 }
7401 }
7402 bp->pri2cos_valid = 1;
7403 }
36e53349
MC
7404 mutex_unlock(&bp->hwrm_cmd_lock);
7405 return rc;
00db3cba
VV
7406}
7407
55e4398d
VV
7408static int bnxt_hwrm_pcie_qstats(struct bnxt *bp)
7409{
7410 struct hwrm_pcie_qstats_input req = {0};
7411
7412 if (!(bp->flags & BNXT_FLAG_PCIE_STATS))
7413 return 0;
7414
7415 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PCIE_QSTATS, -1, -1);
7416 req.pcie_stat_size = cpu_to_le16(sizeof(struct pcie_ctx_hw_stats));
7417 req.pcie_stat_host_addr = cpu_to_le64(bp->hw_pcie_stats_map);
7418 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
7419}
7420
c0c050c5
MC
7421static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
7422{
7423 if (bp->vxlan_port_cnt) {
7424 bnxt_hwrm_tunnel_dst_port_free(
7425 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7426 }
7427 bp->vxlan_port_cnt = 0;
7428 if (bp->nge_port_cnt) {
7429 bnxt_hwrm_tunnel_dst_port_free(
7430 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7431 }
7432 bp->nge_port_cnt = 0;
7433}
7434
7435static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
7436{
7437 int rc, i;
7438 u32 tpa_flags = 0;
7439
7440 if (set_tpa)
7441 tpa_flags = bp->flags & BNXT_FLAG_TPA;
b4fff207
MC
7442 else if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
7443 return 0;
c0c050c5
MC
7444 for (i = 0; i < bp->nr_vnics; i++) {
7445 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
7446 if (rc) {
7447 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
23e12c89 7448 i, rc);
c0c050c5
MC
7449 return rc;
7450 }
7451 }
7452 return 0;
7453}
7454
7455static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
7456{
7457 int i;
7458
7459 for (i = 0; i < bp->nr_vnics; i++)
7460 bnxt_hwrm_vnic_set_rss(bp, i, false);
7461}
7462
a46ecb11 7463static void bnxt_clear_vnic(struct bnxt *bp)
c0c050c5 7464{
a46ecb11
MC
7465 if (!bp->vnic_info)
7466 return;
7467
7468 bnxt_hwrm_clear_vnic_filter(bp);
7469 if (!(bp->flags & BNXT_FLAG_CHIP_P5)) {
c0c050c5
MC
7470 /* clear all RSS setting before free vnic ctx */
7471 bnxt_hwrm_clear_vnic_rss(bp);
7472 bnxt_hwrm_vnic_ctx_free(bp);
c0c050c5 7473 }
a46ecb11
MC
7474 /* before free the vnic, undo the vnic tpa settings */
7475 if (bp->flags & BNXT_FLAG_TPA)
7476 bnxt_set_tpa(bp, false);
7477 bnxt_hwrm_vnic_free(bp);
7478 if (bp->flags & BNXT_FLAG_CHIP_P5)
7479 bnxt_hwrm_vnic_ctx_free(bp);
7480}
7481
7482static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
7483 bool irq_re_init)
7484{
7485 bnxt_clear_vnic(bp);
c0c050c5
MC
7486 bnxt_hwrm_ring_free(bp, close_path);
7487 bnxt_hwrm_ring_grp_free(bp);
7488 if (irq_re_init) {
7489 bnxt_hwrm_stat_ctx_free(bp);
7490 bnxt_hwrm_free_tunnel_ports(bp);
7491 }
7492}
7493
39d8ba2e
MC
7494static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
7495{
7496 struct hwrm_func_cfg_input req = {0};
7497 int rc;
7498
7499 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
7500 req.fid = cpu_to_le16(0xffff);
7501 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
7502 if (br_mode == BRIDGE_MODE_VEB)
7503 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
7504 else if (br_mode == BRIDGE_MODE_VEPA)
7505 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
7506 else
7507 return -EINVAL;
7508 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
39d8ba2e
MC
7509 return rc;
7510}
7511
c3480a60
MC
7512static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
7513{
7514 struct hwrm_func_cfg_input req = {0};
7515 int rc;
7516
7517 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
7518 return 0;
7519
7520 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
7521 req.fid = cpu_to_le16(0xffff);
7522 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
d4f52de0 7523 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
c3480a60 7524 if (size == 128)
d4f52de0 7525 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
c3480a60
MC
7526
7527 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
c3480a60
MC
7528 return rc;
7529}
7530
7b3af4f7 7531static int __bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
c0c050c5 7532{
ae10ae74 7533 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
c0c050c5
MC
7534 int rc;
7535
ae10ae74
MC
7536 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
7537 goto skip_rss_ctx;
7538
c0c050c5 7539 /* allocate context for vnic */
94ce9caa 7540 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
c0c050c5
MC
7541 if (rc) {
7542 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
7543 vnic_id, rc);
7544 goto vnic_setup_err;
7545 }
7546 bp->rsscos_nr_ctxs++;
7547
94ce9caa
PS
7548 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7549 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
7550 if (rc) {
7551 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
7552 vnic_id, rc);
7553 goto vnic_setup_err;
7554 }
7555 bp->rsscos_nr_ctxs++;
7556 }
7557
ae10ae74 7558skip_rss_ctx:
c0c050c5
MC
7559 /* configure default vnic, ring grp */
7560 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
7561 if (rc) {
7562 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
7563 vnic_id, rc);
7564 goto vnic_setup_err;
7565 }
7566
7567 /* Enable RSS hashing on vnic */
7568 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
7569 if (rc) {
7570 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
7571 vnic_id, rc);
7572 goto vnic_setup_err;
7573 }
7574
7575 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
7576 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
7577 if (rc) {
7578 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
7579 vnic_id, rc);
7580 }
7581 }
7582
7583vnic_setup_err:
7584 return rc;
7585}
7586
7b3af4f7
MC
7587static int __bnxt_setup_vnic_p5(struct bnxt *bp, u16 vnic_id)
7588{
7589 int rc, i, nr_ctxs;
7590
7591 nr_ctxs = DIV_ROUND_UP(bp->rx_nr_rings, 64);
7592 for (i = 0; i < nr_ctxs; i++) {
7593 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, i);
7594 if (rc) {
7595 netdev_err(bp->dev, "hwrm vnic %d ctx %d alloc failure rc: %x\n",
7596 vnic_id, i, rc);
7597 break;
7598 }
7599 bp->rsscos_nr_ctxs++;
7600 }
7601 if (i < nr_ctxs)
7602 return -ENOMEM;
7603
7604 rc = bnxt_hwrm_vnic_set_rss_p5(bp, vnic_id, true);
7605 if (rc) {
7606 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %d\n",
7607 vnic_id, rc);
7608 return rc;
7609 }
7610 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
7611 if (rc) {
7612 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
7613 vnic_id, rc);
7614 return rc;
7615 }
7616 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
7617 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
7618 if (rc) {
7619 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
7620 vnic_id, rc);
7621 }
7622 }
7623 return rc;
7624}
7625
7626static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
7627{
7628 if (bp->flags & BNXT_FLAG_CHIP_P5)
7629 return __bnxt_setup_vnic_p5(bp, vnic_id);
7630 else
7631 return __bnxt_setup_vnic(bp, vnic_id);
7632}
7633
c0c050c5
MC
7634static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
7635{
7636#ifdef CONFIG_RFS_ACCEL
7637 int i, rc = 0;
7638
9b3d15e6
MC
7639 if (bp->flags & BNXT_FLAG_CHIP_P5)
7640 return 0;
7641
c0c050c5 7642 for (i = 0; i < bp->rx_nr_rings; i++) {
ae10ae74 7643 struct bnxt_vnic_info *vnic;
c0c050c5
MC
7644 u16 vnic_id = i + 1;
7645 u16 ring_id = i;
7646
7647 if (vnic_id >= bp->nr_vnics)
7648 break;
7649
ae10ae74
MC
7650 vnic = &bp->vnic_info[vnic_id];
7651 vnic->flags |= BNXT_VNIC_RFS_FLAG;
7652 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7653 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
b81a90d3 7654 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
c0c050c5
MC
7655 if (rc) {
7656 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
7657 vnic_id, rc);
7658 break;
7659 }
7660 rc = bnxt_setup_vnic(bp, vnic_id);
7661 if (rc)
7662 break;
7663 }
7664 return rc;
7665#else
7666 return 0;
7667#endif
7668}
7669
17c71ac3
MC
7670/* Allow PF and VF with default VLAN to be in promiscuous mode */
7671static bool bnxt_promisc_ok(struct bnxt *bp)
7672{
7673#ifdef CONFIG_BNXT_SRIOV
7674 if (BNXT_VF(bp) && !bp->vf.vlan)
7675 return false;
7676#endif
7677 return true;
7678}
7679
dc52c6c7
PS
7680static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
7681{
7682 unsigned int rc = 0;
7683
7684 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
7685 if (rc) {
7686 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
7687 rc);
7688 return rc;
7689 }
7690
7691 rc = bnxt_hwrm_vnic_cfg(bp, 1);
7692 if (rc) {
7693 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
7694 rc);
7695 return rc;
7696 }
7697 return rc;
7698}
7699
b664f008 7700static int bnxt_cfg_rx_mode(struct bnxt *);
7d2837dd 7701static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
b664f008 7702
c0c050c5
MC
7703static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
7704{
7d2837dd 7705 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
c0c050c5 7706 int rc = 0;
76595193 7707 unsigned int rx_nr_rings = bp->rx_nr_rings;
c0c050c5
MC
7708
7709 if (irq_re_init) {
7710 rc = bnxt_hwrm_stat_ctx_alloc(bp);
7711 if (rc) {
7712 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
7713 rc);
7714 goto err_out;
7715 }
7716 }
7717
7718 rc = bnxt_hwrm_ring_alloc(bp);
7719 if (rc) {
7720 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
7721 goto err_out;
7722 }
7723
7724 rc = bnxt_hwrm_ring_grp_alloc(bp);
7725 if (rc) {
7726 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
7727 goto err_out;
7728 }
7729
76595193
PS
7730 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
7731 rx_nr_rings--;
7732
c0c050c5 7733 /* default vnic 0 */
76595193 7734 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
c0c050c5
MC
7735 if (rc) {
7736 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
7737 goto err_out;
7738 }
7739
7740 rc = bnxt_setup_vnic(bp, 0);
7741 if (rc)
7742 goto err_out;
7743
7744 if (bp->flags & BNXT_FLAG_RFS) {
7745 rc = bnxt_alloc_rfs_vnics(bp);
7746 if (rc)
7747 goto err_out;
7748 }
7749
7750 if (bp->flags & BNXT_FLAG_TPA) {
7751 rc = bnxt_set_tpa(bp, true);
7752 if (rc)
7753 goto err_out;
7754 }
7755
7756 if (BNXT_VF(bp))
7757 bnxt_update_vf_mac(bp);
7758
7759 /* Filter for default vnic 0 */
7760 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
7761 if (rc) {
7762 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
7763 goto err_out;
7764 }
7d2837dd 7765 vnic->uc_filter_count = 1;
c0c050c5 7766
30e33848
MC
7767 vnic->rx_mask = 0;
7768 if (bp->dev->flags & IFF_BROADCAST)
7769 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
c0c050c5 7770
17c71ac3 7771 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
7d2837dd
MC
7772 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7773
7774 if (bp->dev->flags & IFF_ALLMULTI) {
7775 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7776 vnic->mc_list_count = 0;
7777 } else {
7778 u32 mask = 0;
7779
7780 bnxt_mc_list_updated(bp, &mask);
7781 vnic->rx_mask |= mask;
7782 }
c0c050c5 7783
b664f008
MC
7784 rc = bnxt_cfg_rx_mode(bp);
7785 if (rc)
c0c050c5 7786 goto err_out;
c0c050c5
MC
7787
7788 rc = bnxt_hwrm_set_coal(bp);
7789 if (rc)
7790 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
dc52c6c7
PS
7791 rc);
7792
7793 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7794 rc = bnxt_setup_nitroa0_vnic(bp);
7795 if (rc)
7796 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
7797 rc);
7798 }
c0c050c5 7799
cf6645f8
MC
7800 if (BNXT_VF(bp)) {
7801 bnxt_hwrm_func_qcfg(bp);
7802 netdev_update_features(bp->dev);
7803 }
7804
c0c050c5
MC
7805 return 0;
7806
7807err_out:
7808 bnxt_hwrm_resource_free(bp, 0, true);
7809
7810 return rc;
7811}
7812
7813static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
7814{
7815 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
7816 return 0;
7817}
7818
7819static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
7820{
2247925f 7821 bnxt_init_cp_rings(bp);
c0c050c5
MC
7822 bnxt_init_rx_rings(bp);
7823 bnxt_init_tx_rings(bp);
7824 bnxt_init_ring_grps(bp, irq_re_init);
7825 bnxt_init_vnics(bp);
7826
7827 return bnxt_init_chip(bp, irq_re_init);
7828}
7829
c0c050c5
MC
7830static int bnxt_set_real_num_queues(struct bnxt *bp)
7831{
7832 int rc;
7833 struct net_device *dev = bp->dev;
7834
5f449249
MC
7835 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
7836 bp->tx_nr_rings_xdp);
c0c050c5
MC
7837 if (rc)
7838 return rc;
7839
7840 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
7841 if (rc)
7842 return rc;
7843
7844#ifdef CONFIG_RFS_ACCEL
45019a18 7845 if (bp->flags & BNXT_FLAG_RFS)
c0c050c5 7846 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
c0c050c5
MC
7847#endif
7848
7849 return rc;
7850}
7851
6e6c5a57
MC
7852static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
7853 bool shared)
7854{
7855 int _rx = *rx, _tx = *tx;
7856
7857 if (shared) {
7858 *rx = min_t(int, _rx, max);
7859 *tx = min_t(int, _tx, max);
7860 } else {
7861 if (max < 2)
7862 return -ENOMEM;
7863
7864 while (_rx + _tx > max) {
7865 if (_rx > _tx && _rx > 1)
7866 _rx--;
7867 else if (_tx > 1)
7868 _tx--;
7869 }
7870 *rx = _rx;
7871 *tx = _tx;
7872 }
7873 return 0;
7874}
7875
7809592d
MC
7876static void bnxt_setup_msix(struct bnxt *bp)
7877{
7878 const int len = sizeof(bp->irq_tbl[0].name);
7879 struct net_device *dev = bp->dev;
7880 int tcs, i;
7881
7882 tcs = netdev_get_num_tc(dev);
7883 if (tcs > 1) {
d1e7925e 7884 int i, off, count;
7809592d 7885
d1e7925e
MC
7886 for (i = 0; i < tcs; i++) {
7887 count = bp->tx_nr_rings_per_tc;
7888 off = i * count;
7889 netdev_set_tc_queue(dev, i, count, off);
7809592d
MC
7890 }
7891 }
7892
7893 for (i = 0; i < bp->cp_nr_rings; i++) {
e5811b8c 7894 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
7809592d
MC
7895 char *attr;
7896
7897 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
7898 attr = "TxRx";
7899 else if (i < bp->rx_nr_rings)
7900 attr = "rx";
7901 else
7902 attr = "tx";
7903
e5811b8c
MC
7904 snprintf(bp->irq_tbl[map_idx].name, len, "%s-%s-%d", dev->name,
7905 attr, i);
7906 bp->irq_tbl[map_idx].handler = bnxt_msix;
7809592d
MC
7907 }
7908}
7909
7910static void bnxt_setup_inta(struct bnxt *bp)
7911{
7912 const int len = sizeof(bp->irq_tbl[0].name);
7913
7914 if (netdev_get_num_tc(bp->dev))
7915 netdev_reset_tc(bp->dev);
7916
7917 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
7918 0);
7919 bp->irq_tbl[0].handler = bnxt_inta;
7920}
7921
7922static int bnxt_setup_int_mode(struct bnxt *bp)
7923{
7924 int rc;
7925
7926 if (bp->flags & BNXT_FLAG_USING_MSIX)
7927 bnxt_setup_msix(bp);
7928 else
7929 bnxt_setup_inta(bp);
7930
7931 rc = bnxt_set_real_num_queues(bp);
7932 return rc;
7933}
7934
b7429954 7935#ifdef CONFIG_RFS_ACCEL
8079e8f1
MC
7936static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
7937{
6a4f2947 7938 return bp->hw_resc.max_rsscos_ctxs;
8079e8f1
MC
7939}
7940
7941static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
7942{
6a4f2947 7943 return bp->hw_resc.max_vnics;
8079e8f1 7944}
b7429954 7945#endif
8079e8f1 7946
e4060d30
MC
7947unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
7948{
6a4f2947 7949 return bp->hw_resc.max_stat_ctxs;
e4060d30
MC
7950}
7951
7952unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
7953{
6a4f2947 7954 return bp->hw_resc.max_cp_rings;
e4060d30
MC
7955}
7956
e916b081 7957static unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp)
a588e458 7958{
c0b8cda0
MC
7959 unsigned int cp = bp->hw_resc.max_cp_rings;
7960
7961 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
7962 cp -= bnxt_get_ulp_msix_num(bp);
7963
7964 return cp;
a588e458
MC
7965}
7966
ad95c27b 7967static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
7809592d 7968{
6a4f2947
MC
7969 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7970
f7588cd8
MC
7971 if (bp->flags & BNXT_FLAG_CHIP_P5)
7972 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_nqs);
7973
6a4f2947 7974 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
7809592d
MC
7975}
7976
30f52947 7977static void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
33c2657e 7978{
6a4f2947 7979 bp->hw_resc.max_irqs = max_irqs;
33c2657e
MC
7980}
7981
e916b081
MC
7982unsigned int bnxt_get_avail_cp_rings_for_en(struct bnxt *bp)
7983{
7984 unsigned int cp;
7985
7986 cp = bnxt_get_max_func_cp_rings_for_en(bp);
7987 if (bp->flags & BNXT_FLAG_CHIP_P5)
7988 return cp - bp->rx_nr_rings - bp->tx_nr_rings;
7989 else
7990 return cp - bp->cp_nr_rings;
7991}
7992
c027c6b4
VV
7993unsigned int bnxt_get_avail_stat_ctxs_for_en(struct bnxt *bp)
7994{
d77b1ad8 7995 return bnxt_get_max_func_stat_ctxs(bp) - bnxt_get_func_stat_ctxs(bp);
c027c6b4
VV
7996}
7997
fbcfc8e4
MC
7998int bnxt_get_avail_msix(struct bnxt *bp, int num)
7999{
8000 int max_cp = bnxt_get_max_func_cp_rings(bp);
8001 int max_irq = bnxt_get_max_func_irqs(bp);
8002 int total_req = bp->cp_nr_rings + num;
8003 int max_idx, avail_msix;
8004
75720e63
MC
8005 max_idx = bp->total_irqs;
8006 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
8007 max_idx = min_t(int, bp->total_irqs, max_cp);
fbcfc8e4 8008 avail_msix = max_idx - bp->cp_nr_rings;
f1ca94de 8009 if (!BNXT_NEW_RM(bp) || avail_msix >= num)
fbcfc8e4
MC
8010 return avail_msix;
8011
8012 if (max_irq < total_req) {
8013 num = max_irq - bp->cp_nr_rings;
8014 if (num <= 0)
8015 return 0;
8016 }
8017 return num;
8018}
8019
08654eb2
MC
8020static int bnxt_get_num_msix(struct bnxt *bp)
8021{
f1ca94de 8022 if (!BNXT_NEW_RM(bp))
08654eb2
MC
8023 return bnxt_get_max_func_irqs(bp);
8024
c0b8cda0 8025 return bnxt_nq_rings_in_use(bp);
08654eb2
MC
8026}
8027
7809592d 8028static int bnxt_init_msix(struct bnxt *bp)
c0c050c5 8029{
fbcfc8e4 8030 int i, total_vecs, max, rc = 0, min = 1, ulp_msix;
7809592d 8031 struct msix_entry *msix_ent;
c0c050c5 8032
08654eb2
MC
8033 total_vecs = bnxt_get_num_msix(bp);
8034 max = bnxt_get_max_func_irqs(bp);
8035 if (total_vecs > max)
8036 total_vecs = max;
8037
2773dfb2
MC
8038 if (!total_vecs)
8039 return 0;
8040
c0c050c5
MC
8041 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
8042 if (!msix_ent)
8043 return -ENOMEM;
8044
8045 for (i = 0; i < total_vecs; i++) {
8046 msix_ent[i].entry = i;
8047 msix_ent[i].vector = 0;
8048 }
8049
01657bcd
MC
8050 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
8051 min = 2;
8052
8053 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
fbcfc8e4
MC
8054 ulp_msix = bnxt_get_ulp_msix_num(bp);
8055 if (total_vecs < 0 || total_vecs < ulp_msix) {
c0c050c5
MC
8056 rc = -ENODEV;
8057 goto msix_setup_exit;
8058 }
8059
8060 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
8061 if (bp->irq_tbl) {
7809592d
MC
8062 for (i = 0; i < total_vecs; i++)
8063 bp->irq_tbl[i].vector = msix_ent[i].vector;
c0c050c5 8064
7809592d 8065 bp->total_irqs = total_vecs;
c0c050c5 8066 /* Trim rings based upon num of vectors allocated */
6e6c5a57 8067 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
fbcfc8e4 8068 total_vecs - ulp_msix, min == 1);
6e6c5a57
MC
8069 if (rc)
8070 goto msix_setup_exit;
8071
7809592d
MC
8072 bp->cp_nr_rings = (min == 1) ?
8073 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
8074 bp->tx_nr_rings + bp->rx_nr_rings;
c0c050c5 8075
c0c050c5
MC
8076 } else {
8077 rc = -ENOMEM;
8078 goto msix_setup_exit;
8079 }
8080 bp->flags |= BNXT_FLAG_USING_MSIX;
8081 kfree(msix_ent);
8082 return 0;
8083
8084msix_setup_exit:
7809592d
MC
8085 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
8086 kfree(bp->irq_tbl);
8087 bp->irq_tbl = NULL;
c0c050c5
MC
8088 pci_disable_msix(bp->pdev);
8089 kfree(msix_ent);
8090 return rc;
8091}
8092
7809592d 8093static int bnxt_init_inta(struct bnxt *bp)
c0c050c5 8094{
c0c050c5 8095 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
7809592d
MC
8096 if (!bp->irq_tbl)
8097 return -ENOMEM;
8098
8099 bp->total_irqs = 1;
c0c050c5
MC
8100 bp->rx_nr_rings = 1;
8101 bp->tx_nr_rings = 1;
8102 bp->cp_nr_rings = 1;
01657bcd 8103 bp->flags |= BNXT_FLAG_SHARED_RINGS;
c0c050c5 8104 bp->irq_tbl[0].vector = bp->pdev->irq;
7809592d 8105 return 0;
c0c050c5
MC
8106}
8107
7809592d 8108static int bnxt_init_int_mode(struct bnxt *bp)
c0c050c5
MC
8109{
8110 int rc = 0;
8111
8112 if (bp->flags & BNXT_FLAG_MSIX_CAP)
7809592d 8113 rc = bnxt_init_msix(bp);
c0c050c5 8114
1fa72e29 8115 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
c0c050c5 8116 /* fallback to INTA */
7809592d 8117 rc = bnxt_init_inta(bp);
c0c050c5
MC
8118 }
8119 return rc;
8120}
8121
7809592d
MC
8122static void bnxt_clear_int_mode(struct bnxt *bp)
8123{
8124 if (bp->flags & BNXT_FLAG_USING_MSIX)
8125 pci_disable_msix(bp->pdev);
8126
8127 kfree(bp->irq_tbl);
8128 bp->irq_tbl = NULL;
8129 bp->flags &= ~BNXT_FLAG_USING_MSIX;
8130}
8131
1b3f0b75 8132int bnxt_reserve_rings(struct bnxt *bp, bool irq_re_init)
674f50a5 8133{
674f50a5 8134 int tcs = netdev_get_num_tc(bp->dev);
1b3f0b75 8135 bool irq_cleared = false;
674f50a5
MC
8136 int rc;
8137
8138 if (!bnxt_need_reserve_rings(bp))
8139 return 0;
8140
1b3f0b75
MC
8141 if (irq_re_init && BNXT_NEW_RM(bp) &&
8142 bnxt_get_num_msix(bp) != bp->total_irqs) {
ec86f14e 8143 bnxt_ulp_irq_stop(bp);
674f50a5 8144 bnxt_clear_int_mode(bp);
1b3f0b75 8145 irq_cleared = true;
36d65be9
MC
8146 }
8147 rc = __bnxt_reserve_rings(bp);
1b3f0b75 8148 if (irq_cleared) {
36d65be9
MC
8149 if (!rc)
8150 rc = bnxt_init_int_mode(bp);
ec86f14e 8151 bnxt_ulp_irq_restart(bp, rc);
36d65be9
MC
8152 }
8153 if (rc) {
8154 netdev_err(bp->dev, "ring reservation/IRQ init failure rc: %d\n", rc);
8155 return rc;
674f50a5
MC
8156 }
8157 if (tcs && (bp->tx_nr_rings_per_tc * tcs != bp->tx_nr_rings)) {
8158 netdev_err(bp->dev, "tx ring reservation failure\n");
8159 netdev_reset_tc(bp->dev);
8160 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8161 return -ENOMEM;
8162 }
674f50a5
MC
8163 return 0;
8164}
8165
c0c050c5
MC
8166static void bnxt_free_irq(struct bnxt *bp)
8167{
8168 struct bnxt_irq *irq;
8169 int i;
8170
8171#ifdef CONFIG_RFS_ACCEL
8172 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
8173 bp->dev->rx_cpu_rmap = NULL;
8174#endif
cb98526b 8175 if (!bp->irq_tbl || !bp->bnapi)
c0c050c5
MC
8176 return;
8177
8178 for (i = 0; i < bp->cp_nr_rings; i++) {
e5811b8c
MC
8179 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
8180
8181 irq = &bp->irq_tbl[map_idx];
56f0fd80
VV
8182 if (irq->requested) {
8183 if (irq->have_cpumask) {
8184 irq_set_affinity_hint(irq->vector, NULL);
8185 free_cpumask_var(irq->cpu_mask);
8186 irq->have_cpumask = 0;
8187 }
c0c050c5 8188 free_irq(irq->vector, bp->bnapi[i]);
56f0fd80
VV
8189 }
8190
c0c050c5
MC
8191 irq->requested = 0;
8192 }
c0c050c5
MC
8193}
8194
8195static int bnxt_request_irq(struct bnxt *bp)
8196{
b81a90d3 8197 int i, j, rc = 0;
c0c050c5
MC
8198 unsigned long flags = 0;
8199#ifdef CONFIG_RFS_ACCEL
e5811b8c 8200 struct cpu_rmap *rmap;
c0c050c5
MC
8201#endif
8202
e5811b8c
MC
8203 rc = bnxt_setup_int_mode(bp);
8204 if (rc) {
8205 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
8206 rc);
8207 return rc;
8208 }
8209#ifdef CONFIG_RFS_ACCEL
8210 rmap = bp->dev->rx_cpu_rmap;
8211#endif
c0c050c5
MC
8212 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
8213 flags = IRQF_SHARED;
8214
b81a90d3 8215 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
e5811b8c
MC
8216 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
8217 struct bnxt_irq *irq = &bp->irq_tbl[map_idx];
8218
c0c050c5 8219#ifdef CONFIG_RFS_ACCEL
b81a90d3 8220 if (rmap && bp->bnapi[i]->rx_ring) {
c0c050c5
MC
8221 rc = irq_cpu_rmap_add(rmap, irq->vector);
8222 if (rc)
8223 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
b81a90d3
MC
8224 j);
8225 j++;
c0c050c5
MC
8226 }
8227#endif
8228 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
8229 bp->bnapi[i]);
8230 if (rc)
8231 break;
8232
8233 irq->requested = 1;
56f0fd80
VV
8234
8235 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
8236 int numa_node = dev_to_node(&bp->pdev->dev);
8237
8238 irq->have_cpumask = 1;
8239 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
8240 irq->cpu_mask);
8241 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
8242 if (rc) {
8243 netdev_warn(bp->dev,
8244 "Set affinity failed, IRQ = %d\n",
8245 irq->vector);
8246 break;
8247 }
8248 }
c0c050c5
MC
8249 }
8250 return rc;
8251}
8252
8253static void bnxt_del_napi(struct bnxt *bp)
8254{
8255 int i;
8256
8257 if (!bp->bnapi)
8258 return;
8259
8260 for (i = 0; i < bp->cp_nr_rings; i++) {
8261 struct bnxt_napi *bnapi = bp->bnapi[i];
8262
8263 napi_hash_del(&bnapi->napi);
8264 netif_napi_del(&bnapi->napi);
8265 }
e5f6f564
ED
8266 /* We called napi_hash_del() before netif_napi_del(), we need
8267 * to respect an RCU grace period before freeing napi structures.
8268 */
8269 synchronize_net();
c0c050c5
MC
8270}
8271
8272static void bnxt_init_napi(struct bnxt *bp)
8273{
8274 int i;
10bbdaf5 8275 unsigned int cp_nr_rings = bp->cp_nr_rings;
c0c050c5
MC
8276 struct bnxt_napi *bnapi;
8277
8278 if (bp->flags & BNXT_FLAG_USING_MSIX) {
0fcec985
MC
8279 int (*poll_fn)(struct napi_struct *, int) = bnxt_poll;
8280
8281 if (bp->flags & BNXT_FLAG_CHIP_P5)
8282 poll_fn = bnxt_poll_p5;
8283 else if (BNXT_CHIP_TYPE_NITRO_A0(bp))
10bbdaf5
PS
8284 cp_nr_rings--;
8285 for (i = 0; i < cp_nr_rings; i++) {
c0c050c5 8286 bnapi = bp->bnapi[i];
0fcec985 8287 netif_napi_add(bp->dev, &bnapi->napi, poll_fn, 64);
c0c050c5 8288 }
10bbdaf5
PS
8289 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8290 bnapi = bp->bnapi[cp_nr_rings];
8291 netif_napi_add(bp->dev, &bnapi->napi,
8292 bnxt_poll_nitroa0, 64);
10bbdaf5 8293 }
c0c050c5
MC
8294 } else {
8295 bnapi = bp->bnapi[0];
8296 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
c0c050c5
MC
8297 }
8298}
8299
8300static void bnxt_disable_napi(struct bnxt *bp)
8301{
8302 int i;
8303
8304 if (!bp->bnapi)
8305 return;
8306
0bc0b97f
AG
8307 for (i = 0; i < bp->cp_nr_rings; i++) {
8308 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
8309
8310 if (bp->bnapi[i]->rx_ring)
8311 cancel_work_sync(&cpr->dim.work);
8312
c0c050c5 8313 napi_disable(&bp->bnapi[i]->napi);
0bc0b97f 8314 }
c0c050c5
MC
8315}
8316
8317static void bnxt_enable_napi(struct bnxt *bp)
8318{
8319 int i;
8320
8321 for (i = 0; i < bp->cp_nr_rings; i++) {
6a8788f2 8322 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
fa7e2812 8323 bp->bnapi[i]->in_reset = false;
6a8788f2
AG
8324
8325 if (bp->bnapi[i]->rx_ring) {
8326 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
c002bd52 8327 cpr->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
6a8788f2 8328 }
c0c050c5
MC
8329 napi_enable(&bp->bnapi[i]->napi);
8330 }
8331}
8332
7df4ae9f 8333void bnxt_tx_disable(struct bnxt *bp)
c0c050c5
MC
8334{
8335 int i;
c0c050c5 8336 struct bnxt_tx_ring_info *txr;
c0c050c5 8337
b6ab4b01 8338 if (bp->tx_ring) {
c0c050c5 8339 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 8340 txr = &bp->tx_ring[i];
c0c050c5 8341 txr->dev_state = BNXT_DEV_STATE_CLOSING;
c0c050c5
MC
8342 }
8343 }
8344 /* Stop all TX queues */
8345 netif_tx_disable(bp->dev);
8346 netif_carrier_off(bp->dev);
8347}
8348
7df4ae9f 8349void bnxt_tx_enable(struct bnxt *bp)
c0c050c5
MC
8350{
8351 int i;
c0c050c5 8352 struct bnxt_tx_ring_info *txr;
c0c050c5
MC
8353
8354 for (i = 0; i < bp->tx_nr_rings; i++) {
b6ab4b01 8355 txr = &bp->tx_ring[i];
c0c050c5
MC
8356 txr->dev_state = 0;
8357 }
8358 netif_tx_wake_all_queues(bp->dev);
8359 if (bp->link_info.link_up)
8360 netif_carrier_on(bp->dev);
8361}
8362
8363static void bnxt_report_link(struct bnxt *bp)
8364{
8365 if (bp->link_info.link_up) {
8366 const char *duplex;
8367 const char *flow_ctrl;
38a21b34
DK
8368 u32 speed;
8369 u16 fec;
c0c050c5
MC
8370
8371 netif_carrier_on(bp->dev);
8372 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
8373 duplex = "full";
8374 else
8375 duplex = "half";
8376 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
8377 flow_ctrl = "ON - receive & transmit";
8378 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
8379 flow_ctrl = "ON - transmit";
8380 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
8381 flow_ctrl = "ON - receive";
8382 else
8383 flow_ctrl = "none";
8384 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
38a21b34 8385 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
c0c050c5 8386 speed, duplex, flow_ctrl);
170ce013
MC
8387 if (bp->flags & BNXT_FLAG_EEE_CAP)
8388 netdev_info(bp->dev, "EEE is %s\n",
8389 bp->eee.eee_active ? "active" :
8390 "not active");
e70c752f
MC
8391 fec = bp->link_info.fec_cfg;
8392 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
8393 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
8394 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
8395 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
8396 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
c0c050c5
MC
8397 } else {
8398 netif_carrier_off(bp->dev);
8399 netdev_err(bp->dev, "NIC Link is Down\n");
8400 }
8401}
8402
170ce013
MC
8403static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
8404{
8405 int rc = 0;
8406 struct hwrm_port_phy_qcaps_input req = {0};
8407 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
93ed8117 8408 struct bnxt_link_info *link_info = &bp->link_info;
170ce013 8409
ba642ab7
MC
8410 bp->flags &= ~BNXT_FLAG_EEE_CAP;
8411 if (bp->test_info)
8412 bp->test_info->flags &= ~BNXT_TEST_FL_EXT_LPBK;
170ce013
MC
8413 if (bp->hwrm_spec_code < 0x10201)
8414 return 0;
8415
8416 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
8417
8418 mutex_lock(&bp->hwrm_cmd_lock);
8419 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8420 if (rc)
8421 goto hwrm_phy_qcaps_exit;
8422
acb20054 8423 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
170ce013
MC
8424 struct ethtool_eee *eee = &bp->eee;
8425 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
8426
8427 bp->flags |= BNXT_FLAG_EEE_CAP;
8428 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
8429 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
8430 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
8431 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
8432 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
8433 }
55fd0cf3
MC
8434 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EXTERNAL_LPBK_SUPPORTED) {
8435 if (bp->test_info)
8436 bp->test_info->flags |= BNXT_TEST_FL_EXT_LPBK;
8437 }
520ad89a
MC
8438 if (resp->supported_speeds_auto_mode)
8439 link_info->support_auto_speeds =
8440 le16_to_cpu(resp->supported_speeds_auto_mode);
170ce013 8441
d5430d31
MC
8442 bp->port_count = resp->port_cnt;
8443
170ce013
MC
8444hwrm_phy_qcaps_exit:
8445 mutex_unlock(&bp->hwrm_cmd_lock);
8446 return rc;
8447}
8448
c0c050c5
MC
8449static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
8450{
8451 int rc = 0;
8452 struct bnxt_link_info *link_info = &bp->link_info;
8453 struct hwrm_port_phy_qcfg_input req = {0};
8454 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
8455 u8 link_up = link_info->link_up;
286ef9d6 8456 u16 diff;
c0c050c5
MC
8457
8458 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
8459
8460 mutex_lock(&bp->hwrm_cmd_lock);
8461 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8462 if (rc) {
8463 mutex_unlock(&bp->hwrm_cmd_lock);
8464 return rc;
8465 }
8466
8467 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
8468 link_info->phy_link_status = resp->link;
acb20054
MC
8469 link_info->duplex = resp->duplex_cfg;
8470 if (bp->hwrm_spec_code >= 0x10800)
8471 link_info->duplex = resp->duplex_state;
c0c050c5
MC
8472 link_info->pause = resp->pause;
8473 link_info->auto_mode = resp->auto_mode;
8474 link_info->auto_pause_setting = resp->auto_pause;
3277360e 8475 link_info->lp_pause = resp->link_partner_adv_pause;
c0c050c5 8476 link_info->force_pause_setting = resp->force_pause;
acb20054 8477 link_info->duplex_setting = resp->duplex_cfg;
c0c050c5
MC
8478 if (link_info->phy_link_status == BNXT_LINK_LINK)
8479 link_info->link_speed = le16_to_cpu(resp->link_speed);
8480 else
8481 link_info->link_speed = 0;
8482 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
c0c050c5
MC
8483 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
8484 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
3277360e
MC
8485 link_info->lp_auto_link_speeds =
8486 le16_to_cpu(resp->link_partner_adv_speeds);
c0c050c5
MC
8487 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
8488 link_info->phy_ver[0] = resp->phy_maj;
8489 link_info->phy_ver[1] = resp->phy_min;
8490 link_info->phy_ver[2] = resp->phy_bld;
8491 link_info->media_type = resp->media_type;
03efbec0 8492 link_info->phy_type = resp->phy_type;
11f15ed3 8493 link_info->transceiver = resp->xcvr_pkg_type;
170ce013
MC
8494 link_info->phy_addr = resp->eee_config_phy_addr &
8495 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
42ee18fe 8496 link_info->module_status = resp->module_status;
170ce013
MC
8497
8498 if (bp->flags & BNXT_FLAG_EEE_CAP) {
8499 struct ethtool_eee *eee = &bp->eee;
8500 u16 fw_speeds;
8501
8502 eee->eee_active = 0;
8503 if (resp->eee_config_phy_addr &
8504 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
8505 eee->eee_active = 1;
8506 fw_speeds = le16_to_cpu(
8507 resp->link_partner_adv_eee_link_speed_mask);
8508 eee->lp_advertised =
8509 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
8510 }
8511
8512 /* Pull initial EEE config */
8513 if (!chng_link_state) {
8514 if (resp->eee_config_phy_addr &
8515 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
8516 eee->eee_enabled = 1;
c0c050c5 8517
170ce013
MC
8518 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
8519 eee->advertised =
8520 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
8521
8522 if (resp->eee_config_phy_addr &
8523 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
8524 __le32 tmr;
8525
8526 eee->tx_lpi_enabled = 1;
8527 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
8528 eee->tx_lpi_timer = le32_to_cpu(tmr) &
8529 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
8530 }
8531 }
8532 }
e70c752f
MC
8533
8534 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
8535 if (bp->hwrm_spec_code >= 0x10504)
8536 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
8537
c0c050c5
MC
8538 /* TODO: need to add more logic to report VF link */
8539 if (chng_link_state) {
8540 if (link_info->phy_link_status == BNXT_LINK_LINK)
8541 link_info->link_up = 1;
8542 else
8543 link_info->link_up = 0;
8544 if (link_up != link_info->link_up)
8545 bnxt_report_link(bp);
8546 } else {
8547 /* alwasy link down if not require to update link state */
8548 link_info->link_up = 0;
8549 }
8550 mutex_unlock(&bp->hwrm_cmd_lock);
286ef9d6 8551
dac04907
MC
8552 if (!BNXT_SINGLE_PF(bp))
8553 return 0;
8554
286ef9d6
MC
8555 diff = link_info->support_auto_speeds ^ link_info->advertising;
8556 if ((link_info->support_auto_speeds | diff) !=
8557 link_info->support_auto_speeds) {
8558 /* An advertised speed is no longer supported, so we need to
0eaa24b9
MC
8559 * update the advertisement settings. Caller holds RTNL
8560 * so we can modify link settings.
286ef9d6 8561 */
286ef9d6 8562 link_info->advertising = link_info->support_auto_speeds;
0eaa24b9 8563 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
286ef9d6 8564 bnxt_hwrm_set_link_setting(bp, true, false);
286ef9d6 8565 }
c0c050c5
MC
8566 return 0;
8567}
8568
10289bec
MC
8569static void bnxt_get_port_module_status(struct bnxt *bp)
8570{
8571 struct bnxt_link_info *link_info = &bp->link_info;
8572 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
8573 u8 module_status;
8574
8575 if (bnxt_update_link(bp, true))
8576 return;
8577
8578 module_status = link_info->module_status;
8579 switch (module_status) {
8580 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
8581 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
8582 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
8583 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
8584 bp->pf.port_id);
8585 if (bp->hwrm_spec_code >= 0x10201) {
8586 netdev_warn(bp->dev, "Module part number %s\n",
8587 resp->phy_vendor_partnumber);
8588 }
8589 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
8590 netdev_warn(bp->dev, "TX is disabled\n");
8591 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
8592 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
8593 }
8594}
8595
c0c050c5
MC
8596static void
8597bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
8598{
8599 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
c9ee9516
MC
8600 if (bp->hwrm_spec_code >= 0x10201)
8601 req->auto_pause =
8602 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
c0c050c5
MC
8603 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
8604 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
8605 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
49b5c7a1 8606 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
c0c050c5
MC
8607 req->enables |=
8608 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
8609 } else {
8610 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
8611 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
8612 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
8613 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
8614 req->enables |=
8615 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
c9ee9516
MC
8616 if (bp->hwrm_spec_code >= 0x10201) {
8617 req->auto_pause = req->force_pause;
8618 req->enables |= cpu_to_le32(
8619 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
8620 }
c0c050c5
MC
8621 }
8622}
8623
8624static void bnxt_hwrm_set_link_common(struct bnxt *bp,
8625 struct hwrm_port_phy_cfg_input *req)
8626{
8627 u8 autoneg = bp->link_info.autoneg;
8628 u16 fw_link_speed = bp->link_info.req_link_speed;
68515a18 8629 u16 advertising = bp->link_info.advertising;
c0c050c5
MC
8630
8631 if (autoneg & BNXT_AUTONEG_SPEED) {
8632 req->auto_mode |=
11f15ed3 8633 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
c0c050c5
MC
8634
8635 req->enables |= cpu_to_le32(
8636 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
8637 req->auto_link_speed_mask = cpu_to_le16(advertising);
8638
8639 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
8640 req->flags |=
8641 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
8642 } else {
8643 req->force_link_speed = cpu_to_le16(fw_link_speed);
8644 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
8645 }
8646
c0c050c5
MC
8647 /* tell chimp that the setting takes effect immediately */
8648 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
8649}
8650
8651int bnxt_hwrm_set_pause(struct bnxt *bp)
8652{
8653 struct hwrm_port_phy_cfg_input req = {0};
8654 int rc;
8655
8656 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
8657 bnxt_hwrm_set_pause_common(bp, &req);
8658
8659 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
8660 bp->link_info.force_link_chng)
8661 bnxt_hwrm_set_link_common(bp, &req);
8662
8663 mutex_lock(&bp->hwrm_cmd_lock);
8664 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8665 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
8666 /* since changing of pause setting doesn't trigger any link
8667 * change event, the driver needs to update the current pause
8668 * result upon successfully return of the phy_cfg command
8669 */
8670 bp->link_info.pause =
8671 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
8672 bp->link_info.auto_pause_setting = 0;
8673 if (!bp->link_info.force_link_chng)
8674 bnxt_report_link(bp);
8675 }
8676 bp->link_info.force_link_chng = false;
8677 mutex_unlock(&bp->hwrm_cmd_lock);
8678 return rc;
8679}
8680
939f7f0c
MC
8681static void bnxt_hwrm_set_eee(struct bnxt *bp,
8682 struct hwrm_port_phy_cfg_input *req)
8683{
8684 struct ethtool_eee *eee = &bp->eee;
8685
8686 if (eee->eee_enabled) {
8687 u16 eee_speeds;
8688 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
8689
8690 if (eee->tx_lpi_enabled)
8691 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
8692 else
8693 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
8694
8695 req->flags |= cpu_to_le32(flags);
8696 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
8697 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
8698 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
8699 } else {
8700 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
8701 }
8702}
8703
8704int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
c0c050c5
MC
8705{
8706 struct hwrm_port_phy_cfg_input req = {0};
8707
8708 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
8709 if (set_pause)
8710 bnxt_hwrm_set_pause_common(bp, &req);
8711
8712 bnxt_hwrm_set_link_common(bp, &req);
939f7f0c
MC
8713
8714 if (set_eee)
8715 bnxt_hwrm_set_eee(bp, &req);
c0c050c5
MC
8716 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8717}
8718
33f7d55f
MC
8719static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
8720{
8721 struct hwrm_port_phy_cfg_input req = {0};
8722
567b2abe 8723 if (!BNXT_SINGLE_PF(bp))
33f7d55f
MC
8724 return 0;
8725
8726 if (pci_num_vf(bp->pdev))
8727 return 0;
8728
8729 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
16d663a6 8730 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
33f7d55f
MC
8731 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8732}
8733
ec5d31e3
MC
8734static int bnxt_fw_init_one(struct bnxt *bp);
8735
25e1acd6
MC
8736static int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
8737{
8738 struct hwrm_func_drv_if_change_output *resp = bp->hwrm_cmd_resp_addr;
8739 struct hwrm_func_drv_if_change_input req = {0};
ec5d31e3
MC
8740 bool resc_reinit = false, fw_reset = false;
8741 u32 flags = 0;
25e1acd6
MC
8742 int rc;
8743
8744 if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
8745 return 0;
8746
8747 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_IF_CHANGE, -1, -1);
8748 if (up)
8749 req.flags = cpu_to_le32(FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP);
8750 mutex_lock(&bp->hwrm_cmd_lock);
8751 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
ec5d31e3
MC
8752 if (!rc)
8753 flags = le32_to_cpu(resp->flags);
25e1acd6 8754 mutex_unlock(&bp->hwrm_cmd_lock);
ec5d31e3
MC
8755 if (rc)
8756 return rc;
25e1acd6 8757
ec5d31e3
MC
8758 if (!up)
8759 return 0;
25e1acd6 8760
ec5d31e3
MC
8761 if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE)
8762 resc_reinit = true;
8763 if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_HOT_FW_RESET_DONE)
8764 fw_reset = true;
8765
3bc7d4a3
MC
8766 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state) && !fw_reset) {
8767 netdev_err(bp->dev, "RESET_DONE not set during FW reset.\n");
8768 return -ENODEV;
8769 }
ec5d31e3
MC
8770 if (resc_reinit || fw_reset) {
8771 if (fw_reset) {
f3a6d206
VV
8772 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
8773 bnxt_ulp_stop(bp);
ec5d31e3
MC
8774 rc = bnxt_fw_init_one(bp);
8775 if (rc) {
8776 set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
8777 return rc;
8778 }
8779 bnxt_clear_int_mode(bp);
8780 rc = bnxt_init_int_mode(bp);
8781 if (rc) {
8782 netdev_err(bp->dev, "init int mode failed\n");
8783 return rc;
8784 }
8785 set_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
8786 }
8787 if (BNXT_NEW_RM(bp)) {
8788 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
8789
8790 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
8791 hw_resc->resv_cp_rings = 0;
8792 hw_resc->resv_stat_ctxs = 0;
8793 hw_resc->resv_irqs = 0;
8794 hw_resc->resv_tx_rings = 0;
8795 hw_resc->resv_rx_rings = 0;
8796 hw_resc->resv_hw_ring_grps = 0;
8797 hw_resc->resv_vnics = 0;
8798 if (!fw_reset) {
8799 bp->tx_nr_rings = 0;
8800 bp->rx_nr_rings = 0;
8801 }
8802 }
25e1acd6 8803 }
ec5d31e3 8804 return 0;
25e1acd6
MC
8805}
8806
5ad2cbee
MC
8807static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
8808{
8809 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
8810 struct hwrm_port_led_qcaps_input req = {0};
8811 struct bnxt_pf_info *pf = &bp->pf;
8812 int rc;
8813
ba642ab7 8814 bp->num_leds = 0;
5ad2cbee
MC
8815 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
8816 return 0;
8817
8818 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
8819 req.port_id = cpu_to_le16(pf->port_id);
8820 mutex_lock(&bp->hwrm_cmd_lock);
8821 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8822 if (rc) {
8823 mutex_unlock(&bp->hwrm_cmd_lock);
8824 return rc;
8825 }
8826 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
8827 int i;
8828
8829 bp->num_leds = resp->num_leds;
8830 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
8831 bp->num_leds);
8832 for (i = 0; i < bp->num_leds; i++) {
8833 struct bnxt_led_info *led = &bp->leds[i];
8834 __le16 caps = led->led_state_caps;
8835
8836 if (!led->led_group_id ||
8837 !BNXT_LED_ALT_BLINK_CAP(caps)) {
8838 bp->num_leds = 0;
8839 break;
8840 }
8841 }
8842 }
8843 mutex_unlock(&bp->hwrm_cmd_lock);
8844 return 0;
8845}
8846
5282db6c
MC
8847int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
8848{
8849 struct hwrm_wol_filter_alloc_input req = {0};
8850 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
8851 int rc;
8852
8853 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
8854 req.port_id = cpu_to_le16(bp->pf.port_id);
8855 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
8856 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
8857 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
8858 mutex_lock(&bp->hwrm_cmd_lock);
8859 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8860 if (!rc)
8861 bp->wol_filter_id = resp->wol_filter_id;
8862 mutex_unlock(&bp->hwrm_cmd_lock);
8863 return rc;
8864}
8865
8866int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
8867{
8868 struct hwrm_wol_filter_free_input req = {0};
8869 int rc;
8870
8871 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
8872 req.port_id = cpu_to_le16(bp->pf.port_id);
8873 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
8874 req.wol_filter_id = bp->wol_filter_id;
8875 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8876 return rc;
8877}
8878
c1ef146a
MC
8879static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
8880{
8881 struct hwrm_wol_filter_qcfg_input req = {0};
8882 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
8883 u16 next_handle = 0;
8884 int rc;
8885
8886 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
8887 req.port_id = cpu_to_le16(bp->pf.port_id);
8888 req.handle = cpu_to_le16(handle);
8889 mutex_lock(&bp->hwrm_cmd_lock);
8890 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
8891 if (!rc) {
8892 next_handle = le16_to_cpu(resp->next_handle);
8893 if (next_handle != 0) {
8894 if (resp->wol_type ==
8895 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
8896 bp->wol = 1;
8897 bp->wol_filter_id = resp->wol_filter_id;
8898 }
8899 }
8900 }
8901 mutex_unlock(&bp->hwrm_cmd_lock);
8902 return next_handle;
8903}
8904
8905static void bnxt_get_wol_settings(struct bnxt *bp)
8906{
8907 u16 handle = 0;
8908
ba642ab7 8909 bp->wol = 0;
c1ef146a
MC
8910 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
8911 return;
8912
8913 do {
8914 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
8915 } while (handle && handle != 0xffff);
8916}
8917
cde49a42
VV
8918#ifdef CONFIG_BNXT_HWMON
8919static ssize_t bnxt_show_temp(struct device *dev,
8920 struct device_attribute *devattr, char *buf)
8921{
8922 struct hwrm_temp_monitor_query_input req = {0};
8923 struct hwrm_temp_monitor_query_output *resp;
8924 struct bnxt *bp = dev_get_drvdata(dev);
8925 u32 temp = 0;
8926
8927 resp = bp->hwrm_cmd_resp_addr;
8928 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TEMP_MONITOR_QUERY, -1, -1);
8929 mutex_lock(&bp->hwrm_cmd_lock);
8930 if (!_hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT))
8931 temp = resp->temp * 1000; /* display millidegree */
8932 mutex_unlock(&bp->hwrm_cmd_lock);
8933
8934 return sprintf(buf, "%u\n", temp);
8935}
8936static SENSOR_DEVICE_ATTR(temp1_input, 0444, bnxt_show_temp, NULL, 0);
8937
8938static struct attribute *bnxt_attrs[] = {
8939 &sensor_dev_attr_temp1_input.dev_attr.attr,
8940 NULL
8941};
8942ATTRIBUTE_GROUPS(bnxt);
8943
8944static void bnxt_hwmon_close(struct bnxt *bp)
8945{
8946 if (bp->hwmon_dev) {
8947 hwmon_device_unregister(bp->hwmon_dev);
8948 bp->hwmon_dev = NULL;
8949 }
8950}
8951
8952static void bnxt_hwmon_open(struct bnxt *bp)
8953{
8954 struct pci_dev *pdev = bp->pdev;
8955
ba642ab7
MC
8956 if (bp->hwmon_dev)
8957 return;
8958
cde49a42
VV
8959 bp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev,
8960 DRV_MODULE_NAME, bp,
8961 bnxt_groups);
8962 if (IS_ERR(bp->hwmon_dev)) {
8963 bp->hwmon_dev = NULL;
8964 dev_warn(&pdev->dev, "Cannot register hwmon device\n");
8965 }
8966}
8967#else
8968static void bnxt_hwmon_close(struct bnxt *bp)
8969{
8970}
8971
8972static void bnxt_hwmon_open(struct bnxt *bp)
8973{
8974}
8975#endif
8976
939f7f0c
MC
8977static bool bnxt_eee_config_ok(struct bnxt *bp)
8978{
8979 struct ethtool_eee *eee = &bp->eee;
8980 struct bnxt_link_info *link_info = &bp->link_info;
8981
8982 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
8983 return true;
8984
8985 if (eee->eee_enabled) {
8986 u32 advertising =
8987 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
8988
8989 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
8990 eee->eee_enabled = 0;
8991 return false;
8992 }
8993 if (eee->advertised & ~advertising) {
8994 eee->advertised = advertising & eee->supported;
8995 return false;
8996 }
8997 }
8998 return true;
8999}
9000
c0c050c5
MC
9001static int bnxt_update_phy_setting(struct bnxt *bp)
9002{
9003 int rc;
9004 bool update_link = false;
9005 bool update_pause = false;
939f7f0c 9006 bool update_eee = false;
c0c050c5
MC
9007 struct bnxt_link_info *link_info = &bp->link_info;
9008
9009 rc = bnxt_update_link(bp, true);
9010 if (rc) {
9011 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
9012 rc);
9013 return rc;
9014 }
33dac24a
MC
9015 if (!BNXT_SINGLE_PF(bp))
9016 return 0;
9017
c0c050c5 9018 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
c9ee9516
MC
9019 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
9020 link_info->req_flow_ctrl)
c0c050c5
MC
9021 update_pause = true;
9022 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
9023 link_info->force_pause_setting != link_info->req_flow_ctrl)
9024 update_pause = true;
c0c050c5
MC
9025 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
9026 if (BNXT_AUTO_MODE(link_info->auto_mode))
9027 update_link = true;
9028 if (link_info->req_link_speed != link_info->force_link_speed)
9029 update_link = true;
de73018f
MC
9030 if (link_info->req_duplex != link_info->duplex_setting)
9031 update_link = true;
c0c050c5
MC
9032 } else {
9033 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
9034 update_link = true;
9035 if (link_info->advertising != link_info->auto_link_speeds)
9036 update_link = true;
c0c050c5
MC
9037 }
9038
16d663a6
MC
9039 /* The last close may have shutdown the link, so need to call
9040 * PHY_CFG to bring it back up.
9041 */
9042 if (!netif_carrier_ok(bp->dev))
9043 update_link = true;
9044
939f7f0c
MC
9045 if (!bnxt_eee_config_ok(bp))
9046 update_eee = true;
9047
c0c050c5 9048 if (update_link)
939f7f0c 9049 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
c0c050c5
MC
9050 else if (update_pause)
9051 rc = bnxt_hwrm_set_pause(bp);
9052 if (rc) {
9053 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
9054 rc);
9055 return rc;
9056 }
9057
9058 return rc;
9059}
9060
11809490
JH
9061/* Common routine to pre-map certain register block to different GRC window.
9062 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
9063 * in PF and 3 windows in VF that can be customized to map in different
9064 * register blocks.
9065 */
9066static void bnxt_preset_reg_win(struct bnxt *bp)
9067{
9068 if (BNXT_PF(bp)) {
9069 /* CAG registers map to GRC window #4 */
9070 writel(BNXT_CAG_REG_BASE,
9071 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
9072 }
9073}
9074
47558acd
MC
9075static int bnxt_init_dflt_ring_mode(struct bnxt *bp);
9076
c0c050c5
MC
9077static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
9078{
9079 int rc = 0;
9080
11809490 9081 bnxt_preset_reg_win(bp);
c0c050c5
MC
9082 netif_carrier_off(bp->dev);
9083 if (irq_re_init) {
47558acd
MC
9084 /* Reserve rings now if none were reserved at driver probe. */
9085 rc = bnxt_init_dflt_ring_mode(bp);
9086 if (rc) {
9087 netdev_err(bp->dev, "Failed to reserve default rings at open\n");
9088 return rc;
9089 }
c0c050c5 9090 }
1b3f0b75 9091 rc = bnxt_reserve_rings(bp, irq_re_init);
41e8d798
MC
9092 if (rc)
9093 return rc;
c0c050c5
MC
9094 if ((bp->flags & BNXT_FLAG_RFS) &&
9095 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
9096 /* disable RFS if falling back to INTA */
9097 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
9098 bp->flags &= ~BNXT_FLAG_RFS;
9099 }
9100
9101 rc = bnxt_alloc_mem(bp, irq_re_init);
9102 if (rc) {
9103 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
9104 goto open_err_free_mem;
9105 }
9106
9107 if (irq_re_init) {
9108 bnxt_init_napi(bp);
9109 rc = bnxt_request_irq(bp);
9110 if (rc) {
9111 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
c58387ab 9112 goto open_err_irq;
c0c050c5
MC
9113 }
9114 }
9115
9116 bnxt_enable_napi(bp);
cabfb09d 9117 bnxt_debug_dev_init(bp);
c0c050c5
MC
9118
9119 rc = bnxt_init_nic(bp, irq_re_init);
9120 if (rc) {
9121 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
9122 goto open_err;
9123 }
9124
9125 if (link_re_init) {
e2dc9b6e 9126 mutex_lock(&bp->link_lock);
c0c050c5 9127 rc = bnxt_update_phy_setting(bp);
e2dc9b6e 9128 mutex_unlock(&bp->link_lock);
a1ef4a79 9129 if (rc) {
ba41d46f 9130 netdev_warn(bp->dev, "failed to update phy settings\n");
a1ef4a79
MC
9131 if (BNXT_SINGLE_PF(bp)) {
9132 bp->link_info.phy_retry = true;
9133 bp->link_info.phy_retry_expires =
9134 jiffies + 5 * HZ;
9135 }
9136 }
c0c050c5
MC
9137 }
9138
7cdd5fc3 9139 if (irq_re_init)
ad51b8e9 9140 udp_tunnel_get_rx_info(bp->dev);
c0c050c5 9141
caefe526 9142 set_bit(BNXT_STATE_OPEN, &bp->state);
c0c050c5
MC
9143 bnxt_enable_int(bp);
9144 /* Enable TX queues */
9145 bnxt_tx_enable(bp);
9146 mod_timer(&bp->timer, jiffies + bp->current_interval);
10289bec
MC
9147 /* Poll link status and check for SFP+ module status */
9148 bnxt_get_port_module_status(bp);
c0c050c5 9149
ee5c7fb3
SP
9150 /* VF-reps may need to be re-opened after the PF is re-opened */
9151 if (BNXT_PF(bp))
9152 bnxt_vf_reps_open(bp);
c0c050c5
MC
9153 return 0;
9154
9155open_err:
cabfb09d 9156 bnxt_debug_dev_exit(bp);
c0c050c5 9157 bnxt_disable_napi(bp);
c58387ab
VG
9158
9159open_err_irq:
c0c050c5
MC
9160 bnxt_del_napi(bp);
9161
9162open_err_free_mem:
9163 bnxt_free_skbs(bp);
9164 bnxt_free_irq(bp);
9165 bnxt_free_mem(bp, true);
9166 return rc;
9167}
9168
9169/* rtnl_lock held */
9170int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
9171{
9172 int rc = 0;
9173
9174 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
9175 if (rc) {
9176 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
9177 dev_close(bp->dev);
9178 }
9179 return rc;
9180}
9181
f7dc1ea6
MC
9182/* rtnl_lock held, open the NIC half way by allocating all resources, but
9183 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
9184 * self tests.
9185 */
9186int bnxt_half_open_nic(struct bnxt *bp)
9187{
9188 int rc = 0;
9189
9190 rc = bnxt_alloc_mem(bp, false);
9191 if (rc) {
9192 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
9193 goto half_open_err;
9194 }
9195 rc = bnxt_init_nic(bp, false);
9196 if (rc) {
9197 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
9198 goto half_open_err;
9199 }
9200 return 0;
9201
9202half_open_err:
9203 bnxt_free_skbs(bp);
9204 bnxt_free_mem(bp, false);
9205 dev_close(bp->dev);
9206 return rc;
9207}
9208
9209/* rtnl_lock held, this call can only be made after a previous successful
9210 * call to bnxt_half_open_nic().
9211 */
9212void bnxt_half_close_nic(struct bnxt *bp)
9213{
9214 bnxt_hwrm_resource_free(bp, false, false);
9215 bnxt_free_skbs(bp);
9216 bnxt_free_mem(bp, false);
9217}
9218
c0c050c5
MC
9219static int bnxt_open(struct net_device *dev)
9220{
9221 struct bnxt *bp = netdev_priv(dev);
25e1acd6 9222 int rc;
c0c050c5 9223
ec5d31e3
MC
9224 if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
9225 netdev_err(bp->dev, "A previous firmware reset did not complete, aborting\n");
9226 return -ENODEV;
9227 }
9228
9229 rc = bnxt_hwrm_if_change(bp, true);
25e1acd6 9230 if (rc)
ec5d31e3
MC
9231 return rc;
9232 rc = __bnxt_open_nic(bp, true, true);
9233 if (rc) {
25e1acd6 9234 bnxt_hwrm_if_change(bp, false);
ec5d31e3 9235 } else {
f3a6d206
VV
9236 if (test_and_clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state)) {
9237 if (BNXT_PF(bp)) {
9238 struct bnxt_pf_info *pf = &bp->pf;
9239 int n = pf->active_vfs;
cde49a42 9240
f3a6d206
VV
9241 if (n)
9242 bnxt_cfg_hw_sriov(bp, &n, true);
9243 }
9244 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
9245 bnxt_ulp_start(bp, 0);
ec5d31e3
MC
9246 }
9247 bnxt_hwmon_open(bp);
9248 }
cde49a42 9249
25e1acd6 9250 return rc;
c0c050c5
MC
9251}
9252
f9b76ebd
MC
9253static bool bnxt_drv_busy(struct bnxt *bp)
9254{
9255 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
9256 test_bit(BNXT_STATE_READ_STATS, &bp->state));
9257}
9258
b8875ca3
MC
9259static void bnxt_get_ring_stats(struct bnxt *bp,
9260 struct rtnl_link_stats64 *stats);
9261
86e953db
MC
9262static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
9263 bool link_re_init)
c0c050c5 9264{
ee5c7fb3
SP
9265 /* Close the VF-reps before closing PF */
9266 if (BNXT_PF(bp))
9267 bnxt_vf_reps_close(bp);
86e953db 9268
c0c050c5
MC
9269 /* Change device state to avoid TX queue wake up's */
9270 bnxt_tx_disable(bp);
9271
caefe526 9272 clear_bit(BNXT_STATE_OPEN, &bp->state);
4cebdcec 9273 smp_mb__after_atomic();
f9b76ebd 9274 while (bnxt_drv_busy(bp))
4cebdcec 9275 msleep(20);
c0c050c5 9276
9d8bc097 9277 /* Flush rings and and disable interrupts */
c0c050c5
MC
9278 bnxt_shutdown_nic(bp, irq_re_init);
9279
9280 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
9281
cabfb09d 9282 bnxt_debug_dev_exit(bp);
c0c050c5 9283 bnxt_disable_napi(bp);
c0c050c5 9284 del_timer_sync(&bp->timer);
3bc7d4a3
MC
9285 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state) &&
9286 pci_is_enabled(bp->pdev))
9287 pci_disable_device(bp->pdev);
9288
c0c050c5
MC
9289 bnxt_free_skbs(bp);
9290
b8875ca3
MC
9291 /* Save ring stats before shutdown */
9292 if (bp->bnapi)
9293 bnxt_get_ring_stats(bp, &bp->net_stats_prev);
c0c050c5
MC
9294 if (irq_re_init) {
9295 bnxt_free_irq(bp);
9296 bnxt_del_napi(bp);
9297 }
9298 bnxt_free_mem(bp, irq_re_init);
86e953db
MC
9299}
9300
9301int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
9302{
9303 int rc = 0;
9304
3bc7d4a3
MC
9305 if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
9306 /* If we get here, it means firmware reset is in progress
9307 * while we are trying to close. We can safely proceed with
9308 * the close because we are holding rtnl_lock(). Some firmware
9309 * messages may fail as we proceed to close. We set the
9310 * ABORT_ERR flag here so that the FW reset thread will later
9311 * abort when it gets the rtnl_lock() and sees the flag.
9312 */
9313 netdev_warn(bp->dev, "FW reset in progress during close, FW reset will be aborted\n");
9314 set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
9315 }
9316
86e953db
MC
9317#ifdef CONFIG_BNXT_SRIOV
9318 if (bp->sriov_cfg) {
9319 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
9320 !bp->sriov_cfg,
9321 BNXT_SRIOV_CFG_WAIT_TMO);
9322 if (rc)
9323 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
9324 }
9325#endif
9326 __bnxt_close_nic(bp, irq_re_init, link_re_init);
c0c050c5
MC
9327 return rc;
9328}
9329
9330static int bnxt_close(struct net_device *dev)
9331{
9332 struct bnxt *bp = netdev_priv(dev);
9333
cde49a42 9334 bnxt_hwmon_close(bp);
c0c050c5 9335 bnxt_close_nic(bp, true, true);
33f7d55f 9336 bnxt_hwrm_shutdown_link(bp);
25e1acd6 9337 bnxt_hwrm_if_change(bp, false);
c0c050c5
MC
9338 return 0;
9339}
9340
0ca12be9
VV
9341static int bnxt_hwrm_port_phy_read(struct bnxt *bp, u16 phy_addr, u16 reg,
9342 u16 *val)
9343{
9344 struct hwrm_port_phy_mdio_read_output *resp = bp->hwrm_cmd_resp_addr;
9345 struct hwrm_port_phy_mdio_read_input req = {0};
9346 int rc;
9347
9348 if (bp->hwrm_spec_code < 0x10a00)
9349 return -EOPNOTSUPP;
9350
9351 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_MDIO_READ, -1, -1);
9352 req.port_id = cpu_to_le16(bp->pf.port_id);
9353 req.phy_addr = phy_addr;
9354 req.reg_addr = cpu_to_le16(reg & 0x1f);
2730214d 9355 if (mdio_phy_id_is_c45(phy_addr)) {
0ca12be9
VV
9356 req.cl45_mdio = 1;
9357 req.phy_addr = mdio_phy_id_prtad(phy_addr);
9358 req.dev_addr = mdio_phy_id_devad(phy_addr);
9359 req.reg_addr = cpu_to_le16(reg);
9360 }
9361
9362 mutex_lock(&bp->hwrm_cmd_lock);
9363 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
9364 if (!rc)
9365 *val = le16_to_cpu(resp->reg_data);
9366 mutex_unlock(&bp->hwrm_cmd_lock);
9367 return rc;
9368}
9369
9370static int bnxt_hwrm_port_phy_write(struct bnxt *bp, u16 phy_addr, u16 reg,
9371 u16 val)
9372{
9373 struct hwrm_port_phy_mdio_write_input req = {0};
9374
9375 if (bp->hwrm_spec_code < 0x10a00)
9376 return -EOPNOTSUPP;
9377
9378 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_MDIO_WRITE, -1, -1);
9379 req.port_id = cpu_to_le16(bp->pf.port_id);
9380 req.phy_addr = phy_addr;
9381 req.reg_addr = cpu_to_le16(reg & 0x1f);
2730214d 9382 if (mdio_phy_id_is_c45(phy_addr)) {
0ca12be9
VV
9383 req.cl45_mdio = 1;
9384 req.phy_addr = mdio_phy_id_prtad(phy_addr);
9385 req.dev_addr = mdio_phy_id_devad(phy_addr);
9386 req.reg_addr = cpu_to_le16(reg);
9387 }
9388 req.reg_data = cpu_to_le16(val);
9389
9390 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
9391}
9392
c0c050c5
MC
9393/* rtnl_lock held */
9394static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9395{
0ca12be9
VV
9396 struct mii_ioctl_data *mdio = if_mii(ifr);
9397 struct bnxt *bp = netdev_priv(dev);
9398 int rc;
9399
c0c050c5
MC
9400 switch (cmd) {
9401 case SIOCGMIIPHY:
0ca12be9
VV
9402 mdio->phy_id = bp->link_info.phy_addr;
9403
c0c050c5
MC
9404 /* fallthru */
9405 case SIOCGMIIREG: {
0ca12be9
VV
9406 u16 mii_regval = 0;
9407
c0c050c5
MC
9408 if (!netif_running(dev))
9409 return -EAGAIN;
9410
0ca12be9
VV
9411 rc = bnxt_hwrm_port_phy_read(bp, mdio->phy_id, mdio->reg_num,
9412 &mii_regval);
9413 mdio->val_out = mii_regval;
9414 return rc;
c0c050c5
MC
9415 }
9416
9417 case SIOCSMIIREG:
9418 if (!netif_running(dev))
9419 return -EAGAIN;
9420
0ca12be9
VV
9421 return bnxt_hwrm_port_phy_write(bp, mdio->phy_id, mdio->reg_num,
9422 mdio->val_in);
c0c050c5
MC
9423
9424 default:
9425 /* do nothing */
9426 break;
9427 }
9428 return -EOPNOTSUPP;
9429}
9430
b8875ca3
MC
9431static void bnxt_get_ring_stats(struct bnxt *bp,
9432 struct rtnl_link_stats64 *stats)
c0c050c5 9433{
b8875ca3 9434 int i;
c0c050c5 9435
c0c050c5 9436
c0c050c5
MC
9437 for (i = 0; i < bp->cp_nr_rings; i++) {
9438 struct bnxt_napi *bnapi = bp->bnapi[i];
9439 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
9440 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
9441
9442 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
9443 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
9444 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
9445
9446 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
9447 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
9448 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
9449
9450 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
9451 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
9452 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
9453
9454 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
9455 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
9456 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
9457
9458 stats->rx_missed_errors +=
9459 le64_to_cpu(hw_stats->rx_discard_pkts);
9460
9461 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
9462
c0c050c5
MC
9463 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
9464 }
b8875ca3
MC
9465}
9466
9467static void bnxt_add_prev_stats(struct bnxt *bp,
9468 struct rtnl_link_stats64 *stats)
9469{
9470 struct rtnl_link_stats64 *prev_stats = &bp->net_stats_prev;
9471
9472 stats->rx_packets += prev_stats->rx_packets;
9473 stats->tx_packets += prev_stats->tx_packets;
9474 stats->rx_bytes += prev_stats->rx_bytes;
9475 stats->tx_bytes += prev_stats->tx_bytes;
9476 stats->rx_missed_errors += prev_stats->rx_missed_errors;
9477 stats->multicast += prev_stats->multicast;
9478 stats->tx_dropped += prev_stats->tx_dropped;
9479}
9480
9481static void
9482bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
9483{
9484 struct bnxt *bp = netdev_priv(dev);
9485
9486 set_bit(BNXT_STATE_READ_STATS, &bp->state);
9487 /* Make sure bnxt_close_nic() sees that we are reading stats before
9488 * we check the BNXT_STATE_OPEN flag.
9489 */
9490 smp_mb__after_atomic();
9491 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
9492 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
9493 *stats = bp->net_stats_prev;
9494 return;
9495 }
9496
9497 bnxt_get_ring_stats(bp, stats);
9498 bnxt_add_prev_stats(bp, stats);
c0c050c5 9499
9947f83f
MC
9500 if (bp->flags & BNXT_FLAG_PORT_STATS) {
9501 struct rx_port_stats *rx = bp->hw_rx_port_stats;
9502 struct tx_port_stats *tx = bp->hw_tx_port_stats;
9503
9504 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
9505 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
9506 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
9507 le64_to_cpu(rx->rx_ovrsz_frames) +
9508 le64_to_cpu(rx->rx_runt_frames);
9509 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
9510 le64_to_cpu(rx->rx_jbr_frames);
9511 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
9512 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
9513 stats->tx_errors = le64_to_cpu(tx->tx_err);
9514 }
f9b76ebd 9515 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
c0c050c5
MC
9516}
9517
9518static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
9519{
9520 struct net_device *dev = bp->dev;
9521 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
9522 struct netdev_hw_addr *ha;
9523 u8 *haddr;
9524 int mc_count = 0;
9525 bool update = false;
9526 int off = 0;
9527
9528 netdev_for_each_mc_addr(ha, dev) {
9529 if (mc_count >= BNXT_MAX_MC_ADDRS) {
9530 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
9531 vnic->mc_list_count = 0;
9532 return false;
9533 }
9534 haddr = ha->addr;
9535 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
9536 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
9537 update = true;
9538 }
9539 off += ETH_ALEN;
9540 mc_count++;
9541 }
9542 if (mc_count)
9543 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
9544
9545 if (mc_count != vnic->mc_list_count) {
9546 vnic->mc_list_count = mc_count;
9547 update = true;
9548 }
9549 return update;
9550}
9551
9552static bool bnxt_uc_list_updated(struct bnxt *bp)
9553{
9554 struct net_device *dev = bp->dev;
9555 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
9556 struct netdev_hw_addr *ha;
9557 int off = 0;
9558
9559 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
9560 return true;
9561
9562 netdev_for_each_uc_addr(ha, dev) {
9563 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
9564 return true;
9565
9566 off += ETH_ALEN;
9567 }
9568 return false;
9569}
9570
9571static void bnxt_set_rx_mode(struct net_device *dev)
9572{
9573 struct bnxt *bp = netdev_priv(dev);
268d0895 9574 struct bnxt_vnic_info *vnic;
c0c050c5
MC
9575 bool mc_update = false;
9576 bool uc_update;
268d0895 9577 u32 mask;
c0c050c5 9578
268d0895 9579 if (!test_bit(BNXT_STATE_OPEN, &bp->state))
c0c050c5
MC
9580 return;
9581
268d0895
MC
9582 vnic = &bp->vnic_info[0];
9583 mask = vnic->rx_mask;
c0c050c5
MC
9584 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
9585 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
30e33848
MC
9586 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST |
9587 CFA_L2_SET_RX_MASK_REQ_MASK_BCAST);
c0c050c5 9588
17c71ac3 9589 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
c0c050c5
MC
9590 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
9591
9592 uc_update = bnxt_uc_list_updated(bp);
9593
30e33848
MC
9594 if (dev->flags & IFF_BROADCAST)
9595 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
c0c050c5
MC
9596 if (dev->flags & IFF_ALLMULTI) {
9597 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
9598 vnic->mc_list_count = 0;
9599 } else {
9600 mc_update = bnxt_mc_list_updated(bp, &mask);
9601 }
9602
9603 if (mask != vnic->rx_mask || uc_update || mc_update) {
9604 vnic->rx_mask = mask;
9605
9606 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
c213eae8 9607 bnxt_queue_sp_work(bp);
c0c050c5
MC
9608 }
9609}
9610
b664f008 9611static int bnxt_cfg_rx_mode(struct bnxt *bp)
c0c050c5
MC
9612{
9613 struct net_device *dev = bp->dev;
9614 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
9615 struct netdev_hw_addr *ha;
9616 int i, off = 0, rc;
9617 bool uc_update;
9618
9619 netif_addr_lock_bh(dev);
9620 uc_update = bnxt_uc_list_updated(bp);
9621 netif_addr_unlock_bh(dev);
9622
9623 if (!uc_update)
9624 goto skip_uc;
9625
9626 mutex_lock(&bp->hwrm_cmd_lock);
9627 for (i = 1; i < vnic->uc_filter_count; i++) {
9628 struct hwrm_cfa_l2_filter_free_input req = {0};
9629
9630 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
9631 -1);
9632
9633 req.l2_filter_id = vnic->fw_l2_filter_id[i];
9634
9635 rc = _hwrm_send_message(bp, &req, sizeof(req),
9636 HWRM_CMD_TIMEOUT);
9637 }
9638 mutex_unlock(&bp->hwrm_cmd_lock);
9639
9640 vnic->uc_filter_count = 1;
9641
9642 netif_addr_lock_bh(dev);
9643 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
9644 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
9645 } else {
9646 netdev_for_each_uc_addr(ha, dev) {
9647 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
9648 off += ETH_ALEN;
9649 vnic->uc_filter_count++;
9650 }
9651 }
9652 netif_addr_unlock_bh(dev);
9653
9654 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
9655 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
9656 if (rc) {
9657 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
9658 rc);
9659 vnic->uc_filter_count = i;
b664f008 9660 return rc;
c0c050c5
MC
9661 }
9662 }
9663
9664skip_uc:
9665 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
b4e30e8e
MC
9666 if (rc && vnic->mc_list_count) {
9667 netdev_info(bp->dev, "Failed setting MC filters rc: %d, turning on ALL_MCAST mode\n",
9668 rc);
9669 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
9670 vnic->mc_list_count = 0;
9671 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
9672 }
c0c050c5 9673 if (rc)
b4e30e8e 9674 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %d\n",
c0c050c5 9675 rc);
b664f008
MC
9676
9677 return rc;
c0c050c5
MC
9678}
9679
2773dfb2
MC
9680static bool bnxt_can_reserve_rings(struct bnxt *bp)
9681{
9682#ifdef CONFIG_BNXT_SRIOV
f1ca94de 9683 if (BNXT_NEW_RM(bp) && BNXT_VF(bp)) {
2773dfb2
MC
9684 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
9685
9686 /* No minimum rings were provisioned by the PF. Don't
9687 * reserve rings by default when device is down.
9688 */
9689 if (hw_resc->min_tx_rings || hw_resc->resv_tx_rings)
9690 return true;
9691
9692 if (!netif_running(bp->dev))
9693 return false;
9694 }
9695#endif
9696 return true;
9697}
9698
8079e8f1
MC
9699/* If the chip and firmware supports RFS */
9700static bool bnxt_rfs_supported(struct bnxt *bp)
9701{
e969ae5b 9702 if (bp->flags & BNXT_FLAG_CHIP_P5) {
41136ab3 9703 if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2)
e969ae5b 9704 return true;
41e8d798 9705 return false;
e969ae5b 9706 }
8079e8f1
MC
9707 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
9708 return true;
ae10ae74
MC
9709 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
9710 return true;
8079e8f1
MC
9711 return false;
9712}
9713
9714/* If runtime conditions support RFS */
2bcfa6f6
MC
9715static bool bnxt_rfs_capable(struct bnxt *bp)
9716{
9717#ifdef CONFIG_RFS_ACCEL
8079e8f1 9718 int vnics, max_vnics, max_rss_ctxs;
2bcfa6f6 9719
41e8d798 9720 if (bp->flags & BNXT_FLAG_CHIP_P5)
ac33906c 9721 return bnxt_rfs_supported(bp);
2773dfb2 9722 if (!(bp->flags & BNXT_FLAG_MSIX_CAP) || !bnxt_can_reserve_rings(bp))
2bcfa6f6
MC
9723 return false;
9724
9725 vnics = 1 + bp->rx_nr_rings;
8079e8f1
MC
9726 max_vnics = bnxt_get_max_func_vnics(bp);
9727 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
ae10ae74
MC
9728
9729 /* RSS contexts not a limiting factor */
9730 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
9731 max_rss_ctxs = max_vnics;
8079e8f1 9732 if (vnics > max_vnics || vnics > max_rss_ctxs) {
6a1eef5b
MC
9733 if (bp->rx_nr_rings > 1)
9734 netdev_warn(bp->dev,
9735 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
9736 min(max_rss_ctxs - 1, max_vnics - 1));
2bcfa6f6 9737 return false;
a2304909 9738 }
2bcfa6f6 9739
f1ca94de 9740 if (!BNXT_NEW_RM(bp))
6a1eef5b
MC
9741 return true;
9742
9743 if (vnics == bp->hw_resc.resv_vnics)
9744 return true;
9745
780baad4 9746 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 0, vnics);
6a1eef5b
MC
9747 if (vnics <= bp->hw_resc.resv_vnics)
9748 return true;
9749
9750 netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
780baad4 9751 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 0, 1);
6a1eef5b 9752 return false;
2bcfa6f6
MC
9753#else
9754 return false;
9755#endif
9756}
9757
c0c050c5
MC
9758static netdev_features_t bnxt_fix_features(struct net_device *dev,
9759 netdev_features_t features)
9760{
2bcfa6f6
MC
9761 struct bnxt *bp = netdev_priv(dev);
9762
a2304909 9763 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
2bcfa6f6 9764 features &= ~NETIF_F_NTUPLE;
5a9f6b23 9765
1054aee8
MC
9766 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
9767 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
9768
9769 if (!(features & NETIF_F_GRO))
9770 features &= ~NETIF_F_GRO_HW;
9771
9772 if (features & NETIF_F_GRO_HW)
9773 features &= ~NETIF_F_LRO;
9774
5a9f6b23
MC
9775 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
9776 * turned on or off together.
9777 */
9778 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
9779 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
9780 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
9781 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
9782 NETIF_F_HW_VLAN_STAG_RX);
9783 else
9784 features |= NETIF_F_HW_VLAN_CTAG_RX |
9785 NETIF_F_HW_VLAN_STAG_RX;
9786 }
cf6645f8
MC
9787#ifdef CONFIG_BNXT_SRIOV
9788 if (BNXT_VF(bp)) {
9789 if (bp->vf.vlan) {
9790 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
9791 NETIF_F_HW_VLAN_STAG_RX);
9792 }
9793 }
9794#endif
c0c050c5
MC
9795 return features;
9796}
9797
9798static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
9799{
9800 struct bnxt *bp = netdev_priv(dev);
9801 u32 flags = bp->flags;
9802 u32 changes;
9803 int rc = 0;
9804 bool re_init = false;
9805 bool update_tpa = false;
9806
9807 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
1054aee8 9808 if (features & NETIF_F_GRO_HW)
c0c050c5 9809 flags |= BNXT_FLAG_GRO;
1054aee8 9810 else if (features & NETIF_F_LRO)
c0c050c5
MC
9811 flags |= BNXT_FLAG_LRO;
9812
bdbd1eb5
MC
9813 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
9814 flags &= ~BNXT_FLAG_TPA;
9815
c0c050c5
MC
9816 if (features & NETIF_F_HW_VLAN_CTAG_RX)
9817 flags |= BNXT_FLAG_STRIP_VLAN;
9818
9819 if (features & NETIF_F_NTUPLE)
9820 flags |= BNXT_FLAG_RFS;
9821
9822 changes = flags ^ bp->flags;
9823 if (changes & BNXT_FLAG_TPA) {
9824 update_tpa = true;
9825 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
f45b7b78
MC
9826 (flags & BNXT_FLAG_TPA) == 0 ||
9827 (bp->flags & BNXT_FLAG_CHIP_P5))
c0c050c5
MC
9828 re_init = true;
9829 }
9830
9831 if (changes & ~BNXT_FLAG_TPA)
9832 re_init = true;
9833
9834 if (flags != bp->flags) {
9835 u32 old_flags = bp->flags;
9836
2bcfa6f6 9837 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
f45b7b78 9838 bp->flags = flags;
c0c050c5
MC
9839 if (update_tpa)
9840 bnxt_set_ring_params(bp);
9841 return rc;
9842 }
9843
9844 if (re_init) {
9845 bnxt_close_nic(bp, false, false);
f45b7b78 9846 bp->flags = flags;
c0c050c5
MC
9847 if (update_tpa)
9848 bnxt_set_ring_params(bp);
9849
9850 return bnxt_open_nic(bp, false, false);
9851 }
9852 if (update_tpa) {
f45b7b78 9853 bp->flags = flags;
c0c050c5
MC
9854 rc = bnxt_set_tpa(bp,
9855 (flags & BNXT_FLAG_TPA) ?
9856 true : false);
9857 if (rc)
9858 bp->flags = old_flags;
9859 }
9860 }
9861 return rc;
9862}
9863
ffd77621
MC
9864static int bnxt_dbg_hwrm_ring_info_get(struct bnxt *bp, u8 ring_type,
9865 u32 ring_id, u32 *prod, u32 *cons)
9866{
9867 struct hwrm_dbg_ring_info_get_output *resp = bp->hwrm_cmd_resp_addr;
9868 struct hwrm_dbg_ring_info_get_input req = {0};
9869 int rc;
9870
9871 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_DBG_RING_INFO_GET, -1, -1);
9872 req.ring_type = ring_type;
9873 req.fw_ring_id = cpu_to_le32(ring_id);
9874 mutex_lock(&bp->hwrm_cmd_lock);
9875 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
9876 if (!rc) {
9877 *prod = le32_to_cpu(resp->producer_index);
9878 *cons = le32_to_cpu(resp->consumer_index);
9879 }
9880 mutex_unlock(&bp->hwrm_cmd_lock);
9881 return rc;
9882}
9883
9f554590
MC
9884static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
9885{
b6ab4b01 9886 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
9f554590
MC
9887 int i = bnapi->index;
9888
3b2b7d9d
MC
9889 if (!txr)
9890 return;
9891
9f554590
MC
9892 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
9893 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
9894 txr->tx_cons);
9895}
9896
9897static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
9898{
b6ab4b01 9899 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
9f554590
MC
9900 int i = bnapi->index;
9901
3b2b7d9d
MC
9902 if (!rxr)
9903 return;
9904
9f554590
MC
9905 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
9906 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
9907 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
9908 rxr->rx_sw_agg_prod);
9909}
9910
9911static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
9912{
9913 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
9914 int i = bnapi->index;
9915
9916 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
9917 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
9918}
9919
c0c050c5
MC
9920static void bnxt_dbg_dump_states(struct bnxt *bp)
9921{
9922 int i;
9923 struct bnxt_napi *bnapi;
c0c050c5
MC
9924
9925 for (i = 0; i < bp->cp_nr_rings; i++) {
9926 bnapi = bp->bnapi[i];
c0c050c5 9927 if (netif_msg_drv(bp)) {
9f554590
MC
9928 bnxt_dump_tx_sw_state(bnapi);
9929 bnxt_dump_rx_sw_state(bnapi);
9930 bnxt_dump_cp_sw_state(bnapi);
c0c050c5
MC
9931 }
9932 }
9933}
9934
6988bd92 9935static void bnxt_reset_task(struct bnxt *bp, bool silent)
c0c050c5 9936{
6988bd92
MC
9937 if (!silent)
9938 bnxt_dbg_dump_states(bp);
028de140 9939 if (netif_running(bp->dev)) {
b386cd36
MC
9940 int rc;
9941
aa46dfff
VV
9942 if (silent) {
9943 bnxt_close_nic(bp, false, false);
9944 bnxt_open_nic(bp, false, false);
9945 } else {
b386cd36 9946 bnxt_ulp_stop(bp);
aa46dfff
VV
9947 bnxt_close_nic(bp, true, false);
9948 rc = bnxt_open_nic(bp, true, false);
9949 bnxt_ulp_start(bp, rc);
9950 }
028de140 9951 }
c0c050c5
MC
9952}
9953
9954static void bnxt_tx_timeout(struct net_device *dev)
9955{
9956 struct bnxt *bp = netdev_priv(dev);
9957
9958 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
9959 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
c213eae8 9960 bnxt_queue_sp_work(bp);
c0c050c5
MC
9961}
9962
acfb50e4
VV
9963static void bnxt_fw_health_check(struct bnxt *bp)
9964{
9965 struct bnxt_fw_health *fw_health = bp->fw_health;
9966 u32 val;
9967
9968 if (!fw_health || !fw_health->enabled ||
9969 test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
9970 return;
9971
9972 if (fw_health->tmr_counter) {
9973 fw_health->tmr_counter--;
9974 return;
9975 }
9976
9977 val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
9978 if (val == fw_health->last_fw_heartbeat)
9979 goto fw_reset;
9980
9981 fw_health->last_fw_heartbeat = val;
9982
9983 val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
9984 if (val != fw_health->last_fw_reset_cnt)
9985 goto fw_reset;
9986
9987 fw_health->tmr_counter = fw_health->tmr_multiplier;
9988 return;
9989
9990fw_reset:
9991 set_bit(BNXT_FW_EXCEPTION_SP_EVENT, &bp->sp_event);
9992 bnxt_queue_sp_work(bp);
9993}
9994
e99e88a9 9995static void bnxt_timer(struct timer_list *t)
c0c050c5 9996{
e99e88a9 9997 struct bnxt *bp = from_timer(bp, t, timer);
c0c050c5
MC
9998 struct net_device *dev = bp->dev;
9999
10000 if (!netif_running(dev))
10001 return;
10002
10003 if (atomic_read(&bp->intr_sem) != 0)
10004 goto bnxt_restart_timer;
10005
acfb50e4
VV
10006 if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
10007 bnxt_fw_health_check(bp);
10008
adcc331e
MC
10009 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
10010 bp->stats_coal_ticks) {
3bdf56c4 10011 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
c213eae8 10012 bnxt_queue_sp_work(bp);
3bdf56c4 10013 }
5a84acbe
SP
10014
10015 if (bnxt_tc_flower_enabled(bp)) {
10016 set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
10017 bnxt_queue_sp_work(bp);
10018 }
a1ef4a79
MC
10019
10020 if (bp->link_info.phy_retry) {
10021 if (time_after(jiffies, bp->link_info.phy_retry_expires)) {
acda6180 10022 bp->link_info.phy_retry = false;
a1ef4a79
MC
10023 netdev_warn(bp->dev, "failed to update phy settings after maximum retries.\n");
10024 } else {
10025 set_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event);
10026 bnxt_queue_sp_work(bp);
10027 }
10028 }
ffd77621
MC
10029
10030 if ((bp->flags & BNXT_FLAG_CHIP_P5) && netif_carrier_ok(dev)) {
10031 set_bit(BNXT_RING_COAL_NOW_SP_EVENT, &bp->sp_event);
10032 bnxt_queue_sp_work(bp);
10033 }
c0c050c5
MC
10034bnxt_restart_timer:
10035 mod_timer(&bp->timer, jiffies + bp->current_interval);
10036}
10037
a551ee94 10038static void bnxt_rtnl_lock_sp(struct bnxt *bp)
6988bd92 10039{
a551ee94
MC
10040 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
10041 * set. If the device is being closed, bnxt_close() may be holding
6988bd92
MC
10042 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
10043 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
10044 */
10045 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
10046 rtnl_lock();
a551ee94
MC
10047}
10048
10049static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
10050{
6988bd92
MC
10051 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
10052 rtnl_unlock();
10053}
10054
a551ee94
MC
10055/* Only called from bnxt_sp_task() */
10056static void bnxt_reset(struct bnxt *bp, bool silent)
10057{
10058 bnxt_rtnl_lock_sp(bp);
10059 if (test_bit(BNXT_STATE_OPEN, &bp->state))
10060 bnxt_reset_task(bp, silent);
10061 bnxt_rtnl_unlock_sp(bp);
10062}
10063
230d1f0d
MC
10064static void bnxt_fw_reset_close(struct bnxt *bp)
10065{
f3a6d206 10066 bnxt_ulp_stop(bp);
230d1f0d 10067 __bnxt_close_nic(bp, true, false);
230d1f0d
MC
10068 bnxt_clear_int_mode(bp);
10069 bnxt_hwrm_func_drv_unrgtr(bp);
10070 bnxt_free_ctx_mem(bp);
10071 kfree(bp->ctx);
10072 bp->ctx = NULL;
10073}
10074
acfb50e4
VV
10075static bool is_bnxt_fw_ok(struct bnxt *bp)
10076{
10077 struct bnxt_fw_health *fw_health = bp->fw_health;
10078 bool no_heartbeat = false, has_reset = false;
10079 u32 val;
10080
10081 val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
10082 if (val == fw_health->last_fw_heartbeat)
10083 no_heartbeat = true;
10084
10085 val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
10086 if (val != fw_health->last_fw_reset_cnt)
10087 has_reset = true;
10088
10089 if (!no_heartbeat && has_reset)
10090 return true;
10091
10092 return false;
10093}
10094
d1db9e16
MC
10095/* rtnl_lock is acquired before calling this function */
10096static void bnxt_force_fw_reset(struct bnxt *bp)
10097{
10098 struct bnxt_fw_health *fw_health = bp->fw_health;
10099 u32 wait_dsecs;
10100
10101 if (!test_bit(BNXT_STATE_OPEN, &bp->state) ||
10102 test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
10103 return;
10104
10105 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
10106 bnxt_fw_reset_close(bp);
10107 wait_dsecs = fw_health->master_func_wait_dsecs;
10108 if (fw_health->master) {
10109 if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU)
10110 wait_dsecs = 0;
10111 bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
10112 } else {
10113 bp->fw_reset_timestamp = jiffies + wait_dsecs * HZ / 10;
10114 wait_dsecs = fw_health->normal_func_wait_dsecs;
10115 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
10116 }
4037eb71
VV
10117
10118 bp->fw_reset_min_dsecs = fw_health->post_reset_wait_dsecs;
d1db9e16
MC
10119 bp->fw_reset_max_dsecs = fw_health->post_reset_max_wait_dsecs;
10120 bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
10121}
10122
10123void bnxt_fw_exception(struct bnxt *bp)
10124{
a2b31e27 10125 netdev_warn(bp->dev, "Detected firmware fatal condition, initiating reset\n");
d1db9e16
MC
10126 set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
10127 bnxt_rtnl_lock_sp(bp);
10128 bnxt_force_fw_reset(bp);
10129 bnxt_rtnl_unlock_sp(bp);
10130}
10131
e72cb7d6
MC
10132/* Returns the number of registered VFs, or 1 if VF configuration is pending, or
10133 * < 0 on error.
10134 */
10135static int bnxt_get_registered_vfs(struct bnxt *bp)
230d1f0d 10136{
e72cb7d6 10137#ifdef CONFIG_BNXT_SRIOV
230d1f0d
MC
10138 int rc;
10139
e72cb7d6
MC
10140 if (!BNXT_PF(bp))
10141 return 0;
10142
10143 rc = bnxt_hwrm_func_qcfg(bp);
10144 if (rc) {
10145 netdev_err(bp->dev, "func_qcfg cmd failed, rc = %d\n", rc);
10146 return rc;
10147 }
10148 if (bp->pf.registered_vfs)
10149 return bp->pf.registered_vfs;
10150 if (bp->sriov_cfg)
10151 return 1;
10152#endif
10153 return 0;
10154}
10155
10156void bnxt_fw_reset(struct bnxt *bp)
10157{
230d1f0d
MC
10158 bnxt_rtnl_lock_sp(bp);
10159 if (test_bit(BNXT_STATE_OPEN, &bp->state) &&
10160 !test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
4037eb71 10161 int n = 0, tmo;
e72cb7d6 10162
230d1f0d 10163 set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
e72cb7d6
MC
10164 if (bp->pf.active_vfs &&
10165 !test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
10166 n = bnxt_get_registered_vfs(bp);
10167 if (n < 0) {
10168 netdev_err(bp->dev, "Firmware reset aborted, rc = %d\n",
10169 n);
10170 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
10171 dev_close(bp->dev);
10172 goto fw_reset_exit;
10173 } else if (n > 0) {
10174 u16 vf_tmo_dsecs = n * 10;
10175
10176 if (bp->fw_reset_max_dsecs < vf_tmo_dsecs)
10177 bp->fw_reset_max_dsecs = vf_tmo_dsecs;
10178 bp->fw_reset_state =
10179 BNXT_FW_RESET_STATE_POLL_VF;
10180 bnxt_queue_fw_reset_work(bp, HZ / 10);
10181 goto fw_reset_exit;
230d1f0d
MC
10182 }
10183 bnxt_fw_reset_close(bp);
4037eb71
VV
10184 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
10185 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
10186 tmo = HZ / 10;
10187 } else {
10188 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
10189 tmo = bp->fw_reset_min_dsecs * HZ / 10;
10190 }
10191 bnxt_queue_fw_reset_work(bp, tmo);
230d1f0d
MC
10192 }
10193fw_reset_exit:
10194 bnxt_rtnl_unlock_sp(bp);
10195}
10196
ffd77621
MC
10197static void bnxt_chk_missed_irq(struct bnxt *bp)
10198{
10199 int i;
10200
10201 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
10202 return;
10203
10204 for (i = 0; i < bp->cp_nr_rings; i++) {
10205 struct bnxt_napi *bnapi = bp->bnapi[i];
10206 struct bnxt_cp_ring_info *cpr;
10207 u32 fw_ring_id;
10208 int j;
10209
10210 if (!bnapi)
10211 continue;
10212
10213 cpr = &bnapi->cp_ring;
10214 for (j = 0; j < 2; j++) {
10215 struct bnxt_cp_ring_info *cpr2 = cpr->cp_ring_arr[j];
10216 u32 val[2];
10217
10218 if (!cpr2 || cpr2->has_more_work ||
10219 !bnxt_has_work(bp, cpr2))
10220 continue;
10221
10222 if (cpr2->cp_raw_cons != cpr2->last_cp_raw_cons) {
10223 cpr2->last_cp_raw_cons = cpr2->cp_raw_cons;
10224 continue;
10225 }
10226 fw_ring_id = cpr2->cp_ring_struct.fw_ring_id;
10227 bnxt_dbg_hwrm_ring_info_get(bp,
10228 DBG_RING_INFO_GET_REQ_RING_TYPE_L2_CMPL,
10229 fw_ring_id, &val[0], &val[1]);
83eb5c5c 10230 cpr->missed_irqs++;
ffd77621
MC
10231 }
10232 }
10233}
10234
c0c050c5
MC
10235static void bnxt_cfg_ntp_filters(struct bnxt *);
10236
10237static void bnxt_sp_task(struct work_struct *work)
10238{
10239 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
c0c050c5 10240
4cebdcec
MC
10241 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
10242 smp_mb__after_atomic();
10243 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
10244 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
c0c050c5 10245 return;
4cebdcec 10246 }
c0c050c5
MC
10247
10248 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
10249 bnxt_cfg_rx_mode(bp);
10250
10251 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
10252 bnxt_cfg_ntp_filters(bp);
c0c050c5
MC
10253 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
10254 bnxt_hwrm_exec_fwd_req(bp);
10255 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
10256 bnxt_hwrm_tunnel_dst_port_alloc(
10257 bp, bp->vxlan_port,
10258 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
10259 }
10260 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
10261 bnxt_hwrm_tunnel_dst_port_free(
10262 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
10263 }
7cdd5fc3
AD
10264 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
10265 bnxt_hwrm_tunnel_dst_port_alloc(
10266 bp, bp->nge_port,
10267 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
10268 }
10269 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
10270 bnxt_hwrm_tunnel_dst_port_free(
10271 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
10272 }
00db3cba 10273 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
3bdf56c4 10274 bnxt_hwrm_port_qstats(bp);
00db3cba 10275 bnxt_hwrm_port_qstats_ext(bp);
55e4398d 10276 bnxt_hwrm_pcie_qstats(bp);
00db3cba 10277 }
3bdf56c4 10278
0eaa24b9 10279 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
e2dc9b6e 10280 int rc;
0eaa24b9 10281
e2dc9b6e 10282 mutex_lock(&bp->link_lock);
0eaa24b9
MC
10283 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
10284 &bp->sp_event))
10285 bnxt_hwrm_phy_qcaps(bp);
10286
e2dc9b6e
MC
10287 rc = bnxt_update_link(bp, true);
10288 mutex_unlock(&bp->link_lock);
0eaa24b9
MC
10289 if (rc)
10290 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
10291 rc);
10292 }
a1ef4a79
MC
10293 if (test_and_clear_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event)) {
10294 int rc;
10295
10296 mutex_lock(&bp->link_lock);
10297 rc = bnxt_update_phy_setting(bp);
10298 mutex_unlock(&bp->link_lock);
10299 if (rc) {
10300 netdev_warn(bp->dev, "update phy settings retry failed\n");
10301 } else {
10302 bp->link_info.phy_retry = false;
10303 netdev_info(bp->dev, "update phy settings retry succeeded\n");
10304 }
10305 }
90c694bb 10306 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
e2dc9b6e
MC
10307 mutex_lock(&bp->link_lock);
10308 bnxt_get_port_module_status(bp);
10309 mutex_unlock(&bp->link_lock);
90c694bb 10310 }
5a84acbe
SP
10311
10312 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
10313 bnxt_tc_flow_stats_work(bp);
10314
ffd77621
MC
10315 if (test_and_clear_bit(BNXT_RING_COAL_NOW_SP_EVENT, &bp->sp_event))
10316 bnxt_chk_missed_irq(bp);
10317
e2dc9b6e
MC
10318 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
10319 * must be the last functions to be called before exiting.
10320 */
6988bd92
MC
10321 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
10322 bnxt_reset(bp, false);
4cebdcec 10323
fc0f1929
MC
10324 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
10325 bnxt_reset(bp, true);
10326
657a33c8
VV
10327 if (test_and_clear_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event))
10328 bnxt_devlink_health_report(bp, BNXT_FW_RESET_NOTIFY_SP_EVENT);
10329
acfb50e4
VV
10330 if (test_and_clear_bit(BNXT_FW_EXCEPTION_SP_EVENT, &bp->sp_event)) {
10331 if (!is_bnxt_fw_ok(bp))
10332 bnxt_devlink_health_report(bp,
10333 BNXT_FW_EXCEPTION_SP_EVENT);
10334 }
10335
4cebdcec
MC
10336 smp_mb__before_atomic();
10337 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
c0c050c5
MC
10338}
10339
d1e7925e 10340/* Under rtnl_lock */
98fdbe73
MC
10341int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
10342 int tx_xdp)
d1e7925e
MC
10343{
10344 int max_rx, max_tx, tx_sets = 1;
780baad4 10345 int tx_rings_needed, stats;
8f23d638 10346 int rx_rings = rx;
6fc2ffdf 10347 int cp, vnics, rc;
d1e7925e 10348
d1e7925e
MC
10349 if (tcs)
10350 tx_sets = tcs;
10351
10352 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
10353 if (rc)
10354 return rc;
10355
10356 if (max_rx < rx)
10357 return -ENOMEM;
10358
5f449249 10359 tx_rings_needed = tx * tx_sets + tx_xdp;
d1e7925e
MC
10360 if (max_tx < tx_rings_needed)
10361 return -ENOMEM;
10362
6fc2ffdf 10363 vnics = 1;
9b3d15e6 10364 if ((bp->flags & (BNXT_FLAG_RFS | BNXT_FLAG_CHIP_P5)) == BNXT_FLAG_RFS)
6fc2ffdf
EW
10365 vnics += rx_rings;
10366
8f23d638
MC
10367 if (bp->flags & BNXT_FLAG_AGG_RINGS)
10368 rx_rings <<= 1;
10369 cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
780baad4
VV
10370 stats = cp;
10371 if (BNXT_NEW_RM(bp)) {
11c3ec7b 10372 cp += bnxt_get_ulp_msix_num(bp);
780baad4
VV
10373 stats += bnxt_get_ulp_stat_ctxs(bp);
10374 }
6fc2ffdf 10375 return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
780baad4 10376 stats, vnics);
d1e7925e
MC
10377}
10378
17086399
SP
10379static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
10380{
10381 if (bp->bar2) {
10382 pci_iounmap(pdev, bp->bar2);
10383 bp->bar2 = NULL;
10384 }
10385
10386 if (bp->bar1) {
10387 pci_iounmap(pdev, bp->bar1);
10388 bp->bar1 = NULL;
10389 }
10390
10391 if (bp->bar0) {
10392 pci_iounmap(pdev, bp->bar0);
10393 bp->bar0 = NULL;
10394 }
10395}
10396
10397static void bnxt_cleanup_pci(struct bnxt *bp)
10398{
10399 bnxt_unmap_bars(bp, bp->pdev);
10400 pci_release_regions(bp->pdev);
f6824308
VV
10401 if (pci_is_enabled(bp->pdev))
10402 pci_disable_device(bp->pdev);
17086399
SP
10403}
10404
18775aa8
MC
10405static void bnxt_init_dflt_coal(struct bnxt *bp)
10406{
10407 struct bnxt_coal *coal;
10408
10409 /* Tick values in micro seconds.
10410 * 1 coal_buf x bufs_per_record = 1 completion record.
10411 */
10412 coal = &bp->rx_coal;
0c2ff8d7 10413 coal->coal_ticks = 10;
18775aa8
MC
10414 coal->coal_bufs = 30;
10415 coal->coal_ticks_irq = 1;
10416 coal->coal_bufs_irq = 2;
05abe4dd 10417 coal->idle_thresh = 50;
18775aa8
MC
10418 coal->bufs_per_record = 2;
10419 coal->budget = 64; /* NAPI budget */
10420
10421 coal = &bp->tx_coal;
10422 coal->coal_ticks = 28;
10423 coal->coal_bufs = 30;
10424 coal->coal_ticks_irq = 2;
10425 coal->coal_bufs_irq = 2;
10426 coal->bufs_per_record = 1;
10427
10428 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
10429}
10430
7c380918
MC
10431static int bnxt_fw_init_one_p1(struct bnxt *bp)
10432{
10433 int rc;
10434
10435 bp->fw_cap = 0;
10436 rc = bnxt_hwrm_ver_get(bp);
10437 if (rc)
10438 return rc;
10439
10440 if (bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL) {
10441 rc = bnxt_alloc_kong_hwrm_resources(bp);
10442 if (rc)
10443 bp->fw_cap &= ~BNXT_FW_CAP_KONG_MB_CHNL;
10444 }
10445
10446 if ((bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) ||
10447 bp->hwrm_max_ext_req_len > BNXT_HWRM_MAX_REQ_LEN) {
10448 rc = bnxt_alloc_hwrm_short_cmd_req(bp);
10449 if (rc)
10450 return rc;
10451 }
10452 rc = bnxt_hwrm_func_reset(bp);
10453 if (rc)
10454 return -ENODEV;
10455
10456 bnxt_hwrm_fw_set_time(bp);
10457 return 0;
10458}
10459
10460static int bnxt_fw_init_one_p2(struct bnxt *bp)
10461{
10462 int rc;
10463
10464 /* Get the MAX capabilities for this function */
10465 rc = bnxt_hwrm_func_qcaps(bp);
10466 if (rc) {
10467 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
10468 rc);
10469 return -ENODEV;
10470 }
10471
10472 rc = bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(bp);
10473 if (rc)
10474 netdev_warn(bp->dev, "hwrm query adv flow mgnt failure rc: %d\n",
10475 rc);
10476
07f83d72
MC
10477 rc = bnxt_hwrm_error_recovery_qcfg(bp);
10478 if (rc)
10479 netdev_warn(bp->dev, "hwrm query error recovery failure rc: %d\n",
10480 rc);
10481
7c380918
MC
10482 rc = bnxt_hwrm_func_drv_rgtr(bp);
10483 if (rc)
10484 return -ENODEV;
10485
10486 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
10487 if (rc)
10488 return -ENODEV;
10489
10490 bnxt_hwrm_func_qcfg(bp);
10491 bnxt_hwrm_vnic_qcaps(bp);
10492 bnxt_hwrm_port_led_qcaps(bp);
10493 bnxt_ethtool_init(bp);
10494 bnxt_dcb_init(bp);
10495 return 0;
10496}
10497
ba642ab7
MC
10498static void bnxt_set_dflt_rss_hash_type(struct bnxt *bp)
10499{
10500 bp->flags &= ~BNXT_FLAG_UDP_RSS_CAP;
10501 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
10502 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
10503 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
10504 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
10505 if (BNXT_CHIP_P4(bp) && bp->hwrm_spec_code >= 0x10501) {
10506 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
10507 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
10508 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
10509 }
10510}
10511
10512static void bnxt_set_dflt_rfs(struct bnxt *bp)
10513{
10514 struct net_device *dev = bp->dev;
10515
10516 dev->hw_features &= ~NETIF_F_NTUPLE;
10517 dev->features &= ~NETIF_F_NTUPLE;
10518 bp->flags &= ~BNXT_FLAG_RFS;
10519 if (bnxt_rfs_supported(bp)) {
10520 dev->hw_features |= NETIF_F_NTUPLE;
10521 if (bnxt_rfs_capable(bp)) {
10522 bp->flags |= BNXT_FLAG_RFS;
10523 dev->features |= NETIF_F_NTUPLE;
10524 }
10525 }
10526}
10527
10528static void bnxt_fw_init_one_p3(struct bnxt *bp)
10529{
10530 struct pci_dev *pdev = bp->pdev;
10531
10532 bnxt_set_dflt_rss_hash_type(bp);
10533 bnxt_set_dflt_rfs(bp);
10534
10535 bnxt_get_wol_settings(bp);
10536 if (bp->flags & BNXT_FLAG_WOL_CAP)
10537 device_set_wakeup_enable(&pdev->dev, bp->wol);
10538 else
10539 device_set_wakeup_capable(&pdev->dev, false);
10540
10541 bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
10542 bnxt_hwrm_coal_params_qcaps(bp);
10543}
10544
ec5d31e3
MC
10545static int bnxt_fw_init_one(struct bnxt *bp)
10546{
10547 int rc;
10548
10549 rc = bnxt_fw_init_one_p1(bp);
10550 if (rc) {
10551 netdev_err(bp->dev, "Firmware init phase 1 failed\n");
10552 return rc;
10553 }
10554 rc = bnxt_fw_init_one_p2(bp);
10555 if (rc) {
10556 netdev_err(bp->dev, "Firmware init phase 2 failed\n");
10557 return rc;
10558 }
10559 rc = bnxt_approve_mac(bp, bp->dev->dev_addr, false);
10560 if (rc)
10561 return rc;
10562 bnxt_fw_init_one_p3(bp);
10563 return 0;
10564}
10565
cbb51067
MC
10566static void bnxt_fw_reset_writel(struct bnxt *bp, int reg_idx)
10567{
10568 struct bnxt_fw_health *fw_health = bp->fw_health;
10569 u32 reg = fw_health->fw_reset_seq_regs[reg_idx];
10570 u32 val = fw_health->fw_reset_seq_vals[reg_idx];
10571 u32 reg_type, reg_off, delay_msecs;
10572
10573 delay_msecs = fw_health->fw_reset_seq_delay_msec[reg_idx];
10574 reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
10575 reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
10576 switch (reg_type) {
10577 case BNXT_FW_HEALTH_REG_TYPE_CFG:
10578 pci_write_config_dword(bp->pdev, reg_off, val);
10579 break;
10580 case BNXT_FW_HEALTH_REG_TYPE_GRC:
10581 writel(reg_off & BNXT_GRC_BASE_MASK,
10582 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
10583 reg_off = (reg_off & BNXT_GRC_OFFSET_MASK) + 0x2000;
10584 /* fall through */
10585 case BNXT_FW_HEALTH_REG_TYPE_BAR0:
10586 writel(val, bp->bar0 + reg_off);
10587 break;
10588 case BNXT_FW_HEALTH_REG_TYPE_BAR1:
10589 writel(val, bp->bar1 + reg_off);
10590 break;
10591 }
10592 if (delay_msecs) {
10593 pci_read_config_dword(bp->pdev, 0, &val);
10594 msleep(delay_msecs);
10595 }
10596}
10597
10598static void bnxt_reset_all(struct bnxt *bp)
10599{
10600 struct bnxt_fw_health *fw_health = bp->fw_health;
e07ab202
VV
10601 int i, rc;
10602
10603 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
10604#ifdef CONFIG_TEE_BNXT_FW
10605 rc = tee_bnxt_fw_load();
10606 if (rc)
10607 netdev_err(bp->dev, "Unable to reset FW rc=%d\n", rc);
10608 bp->fw_reset_timestamp = jiffies;
10609#endif
10610 return;
10611 }
cbb51067
MC
10612
10613 if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_HOST) {
10614 for (i = 0; i < fw_health->fw_reset_seq_cnt; i++)
10615 bnxt_fw_reset_writel(bp, i);
10616 } else if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) {
10617 struct hwrm_fw_reset_input req = {0};
cbb51067
MC
10618
10619 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_RESET, -1, -1);
10620 req.resp_addr = cpu_to_le64(bp->hwrm_cmd_kong_resp_dma_addr);
10621 req.embedded_proc_type = FW_RESET_REQ_EMBEDDED_PROC_TYPE_CHIP;
10622 req.selfrst_status = FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP;
10623 req.flags = FW_RESET_REQ_FLAGS_RESET_GRACEFUL;
10624 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
10625 if (rc)
10626 netdev_warn(bp->dev, "Unable to reset FW rc=%d\n", rc);
10627 }
10628 bp->fw_reset_timestamp = jiffies;
10629}
10630
230d1f0d
MC
10631static void bnxt_fw_reset_task(struct work_struct *work)
10632{
10633 struct bnxt *bp = container_of(work, struct bnxt, fw_reset_task.work);
10634 int rc;
10635
10636 if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
10637 netdev_err(bp->dev, "bnxt_fw_reset_task() called when not in fw reset mode!\n");
10638 return;
10639 }
10640
10641 switch (bp->fw_reset_state) {
e72cb7d6
MC
10642 case BNXT_FW_RESET_STATE_POLL_VF: {
10643 int n = bnxt_get_registered_vfs(bp);
4037eb71 10644 int tmo;
e72cb7d6
MC
10645
10646 if (n < 0) {
230d1f0d 10647 netdev_err(bp->dev, "Firmware reset aborted, subsequent func_qcfg cmd failed, rc = %d, %d msecs since reset timestamp\n",
e72cb7d6 10648 n, jiffies_to_msecs(jiffies -
230d1f0d
MC
10649 bp->fw_reset_timestamp));
10650 goto fw_reset_abort;
e72cb7d6 10651 } else if (n > 0) {
230d1f0d
MC
10652 if (time_after(jiffies, bp->fw_reset_timestamp +
10653 (bp->fw_reset_max_dsecs * HZ / 10))) {
10654 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
10655 bp->fw_reset_state = 0;
e72cb7d6
MC
10656 netdev_err(bp->dev, "Firmware reset aborted, bnxt_get_registered_vfs() returns %d\n",
10657 n);
230d1f0d
MC
10658 return;
10659 }
10660 bnxt_queue_fw_reset_work(bp, HZ / 10);
10661 return;
10662 }
10663 bp->fw_reset_timestamp = jiffies;
10664 rtnl_lock();
10665 bnxt_fw_reset_close(bp);
4037eb71
VV
10666 if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
10667 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
10668 tmo = HZ / 10;
10669 } else {
10670 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
10671 tmo = bp->fw_reset_min_dsecs * HZ / 10;
10672 }
230d1f0d 10673 rtnl_unlock();
4037eb71 10674 bnxt_queue_fw_reset_work(bp, tmo);
230d1f0d 10675 return;
e72cb7d6 10676 }
4037eb71
VV
10677 case BNXT_FW_RESET_STATE_POLL_FW_DOWN: {
10678 u32 val;
10679
10680 val = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
10681 if (!(val & BNXT_FW_STATUS_SHUTDOWN) &&
10682 !time_after(jiffies, bp->fw_reset_timestamp +
10683 (bp->fw_reset_max_dsecs * HZ / 10))) {
10684 bnxt_queue_fw_reset_work(bp, HZ / 5);
10685 return;
10686 }
10687
10688 if (!bp->fw_health->master) {
10689 u32 wait_dsecs = bp->fw_health->normal_func_wait_dsecs;
10690
10691 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
10692 bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
10693 return;
10694 }
10695 bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
10696 }
10697 /* fall through */
c6a9e7aa 10698 case BNXT_FW_RESET_STATE_RESET_FW:
cbb51067
MC
10699 bnxt_reset_all(bp);
10700 bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
c6a9e7aa 10701 bnxt_queue_fw_reset_work(bp, bp->fw_reset_min_dsecs * HZ / 10);
cbb51067 10702 return;
230d1f0d 10703 case BNXT_FW_RESET_STATE_ENABLE_DEV:
d1db9e16
MC
10704 if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state) &&
10705 bp->fw_health) {
10706 u32 val;
10707
10708 val = bnxt_fw_health_readl(bp,
10709 BNXT_FW_RESET_INPROG_REG);
10710 if (val)
10711 netdev_warn(bp->dev, "FW reset inprog %x after min wait time.\n",
10712 val);
10713 }
b4fff207 10714 clear_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
230d1f0d
MC
10715 if (pci_enable_device(bp->pdev)) {
10716 netdev_err(bp->dev, "Cannot re-enable PCI device\n");
10717 goto fw_reset_abort;
10718 }
10719 pci_set_master(bp->pdev);
10720 bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW;
10721 /* fall through */
10722 case BNXT_FW_RESET_STATE_POLL_FW:
10723 bp->hwrm_cmd_timeout = SHORT_HWRM_CMD_TIMEOUT;
10724 rc = __bnxt_hwrm_ver_get(bp, true);
10725 if (rc) {
10726 if (time_after(jiffies, bp->fw_reset_timestamp +
10727 (bp->fw_reset_max_dsecs * HZ / 10))) {
10728 netdev_err(bp->dev, "Firmware reset aborted\n");
10729 goto fw_reset_abort;
10730 }
10731 bnxt_queue_fw_reset_work(bp, HZ / 5);
10732 return;
10733 }
10734 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
10735 bp->fw_reset_state = BNXT_FW_RESET_STATE_OPENING;
10736 /* fall through */
10737 case BNXT_FW_RESET_STATE_OPENING:
10738 while (!rtnl_trylock()) {
10739 bnxt_queue_fw_reset_work(bp, HZ / 10);
10740 return;
10741 }
10742 rc = bnxt_open(bp->dev);
10743 if (rc) {
10744 netdev_err(bp->dev, "bnxt_open_nic() failed\n");
10745 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
10746 dev_close(bp->dev);
10747 }
230d1f0d
MC
10748
10749 bp->fw_reset_state = 0;
10750 /* Make sure fw_reset_state is 0 before clearing the flag */
10751 smp_mb__before_atomic();
10752 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
f3a6d206 10753 bnxt_ulp_start(bp, rc);
e4e38237 10754 bnxt_dl_health_status_update(bp, true);
f3a6d206 10755 rtnl_unlock();
230d1f0d
MC
10756 break;
10757 }
10758 return;
10759
10760fw_reset_abort:
10761 clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
e4e38237
VV
10762 if (bp->fw_reset_state != BNXT_FW_RESET_STATE_POLL_VF)
10763 bnxt_dl_health_status_update(bp, false);
230d1f0d
MC
10764 bp->fw_reset_state = 0;
10765 rtnl_lock();
10766 dev_close(bp->dev);
10767 rtnl_unlock();
10768}
10769
c0c050c5
MC
10770static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
10771{
10772 int rc;
10773 struct bnxt *bp = netdev_priv(dev);
10774
10775 SET_NETDEV_DEV(dev, &pdev->dev);
10776
10777 /* enable device (incl. PCI PM wakeup), and bus-mastering */
10778 rc = pci_enable_device(pdev);
10779 if (rc) {
10780 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
10781 goto init_err;
10782 }
10783
10784 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10785 dev_err(&pdev->dev,
10786 "Cannot find PCI device base address, aborting\n");
10787 rc = -ENODEV;
10788 goto init_err_disable;
10789 }
10790
10791 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10792 if (rc) {
10793 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
10794 goto init_err_disable;
10795 }
10796
10797 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
10798 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
10799 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
10800 goto init_err_disable;
10801 }
10802
10803 pci_set_master(pdev);
10804
10805 bp->dev = dev;
10806 bp->pdev = pdev;
10807
10808 bp->bar0 = pci_ioremap_bar(pdev, 0);
10809 if (!bp->bar0) {
10810 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
10811 rc = -ENOMEM;
10812 goto init_err_release;
10813 }
10814
10815 bp->bar1 = pci_ioremap_bar(pdev, 2);
10816 if (!bp->bar1) {
10817 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
10818 rc = -ENOMEM;
10819 goto init_err_release;
10820 }
10821
10822 bp->bar2 = pci_ioremap_bar(pdev, 4);
10823 if (!bp->bar2) {
10824 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
10825 rc = -ENOMEM;
10826 goto init_err_release;
10827 }
10828
6316ea6d
SB
10829 pci_enable_pcie_error_reporting(pdev);
10830
c0c050c5 10831 INIT_WORK(&bp->sp_task, bnxt_sp_task);
230d1f0d 10832 INIT_DELAYED_WORK(&bp->fw_reset_task, bnxt_fw_reset_task);
c0c050c5
MC
10833
10834 spin_lock_init(&bp->ntp_fltr_lock);
697197e5
MC
10835#if BITS_PER_LONG == 32
10836 spin_lock_init(&bp->db_lock);
10837#endif
c0c050c5
MC
10838
10839 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
10840 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
10841
18775aa8 10842 bnxt_init_dflt_coal(bp);
51f30785 10843
e99e88a9 10844 timer_setup(&bp->timer, bnxt_timer, 0);
c0c050c5
MC
10845 bp->current_interval = BNXT_TIMER_INTERVAL;
10846
caefe526 10847 clear_bit(BNXT_STATE_OPEN, &bp->state);
c0c050c5
MC
10848 return 0;
10849
10850init_err_release:
17086399 10851 bnxt_unmap_bars(bp, pdev);
c0c050c5
MC
10852 pci_release_regions(pdev);
10853
10854init_err_disable:
10855 pci_disable_device(pdev);
10856
10857init_err:
10858 return rc;
10859}
10860
10861/* rtnl_lock held */
10862static int bnxt_change_mac_addr(struct net_device *dev, void *p)
10863{
10864 struct sockaddr *addr = p;
1fc2cfd0
JH
10865 struct bnxt *bp = netdev_priv(dev);
10866 int rc = 0;
c0c050c5
MC
10867
10868 if (!is_valid_ether_addr(addr->sa_data))
10869 return -EADDRNOTAVAIL;
10870
c1a7bdff
MC
10871 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
10872 return 0;
10873
28ea334b 10874 rc = bnxt_approve_mac(bp, addr->sa_data, true);
84c33dd3
MC
10875 if (rc)
10876 return rc;
bdd4347b 10877
c0c050c5 10878 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1fc2cfd0
JH
10879 if (netif_running(dev)) {
10880 bnxt_close_nic(bp, false, false);
10881 rc = bnxt_open_nic(bp, false, false);
10882 }
c0c050c5 10883
1fc2cfd0 10884 return rc;
c0c050c5
MC
10885}
10886
10887/* rtnl_lock held */
10888static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
10889{
10890 struct bnxt *bp = netdev_priv(dev);
10891
c0c050c5
MC
10892 if (netif_running(dev))
10893 bnxt_close_nic(bp, false, false);
10894
10895 dev->mtu = new_mtu;
10896 bnxt_set_ring_params(bp);
10897
10898 if (netif_running(dev))
10899 return bnxt_open_nic(bp, false, false);
10900
10901 return 0;
10902}
10903
c5e3deb8 10904int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
c0c050c5
MC
10905{
10906 struct bnxt *bp = netdev_priv(dev);
3ffb6a39 10907 bool sh = false;
d1e7925e 10908 int rc;
16e5cc64 10909
c0c050c5 10910 if (tc > bp->max_tc) {
b451c8b6 10911 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
c0c050c5
MC
10912 tc, bp->max_tc);
10913 return -EINVAL;
10914 }
10915
10916 if (netdev_get_num_tc(dev) == tc)
10917 return 0;
10918
3ffb6a39
MC
10919 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
10920 sh = true;
10921
98fdbe73
MC
10922 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
10923 sh, tc, bp->tx_nr_rings_xdp);
d1e7925e
MC
10924 if (rc)
10925 return rc;
c0c050c5
MC
10926
10927 /* Needs to close the device and do hw resource re-allocations */
10928 if (netif_running(bp->dev))
10929 bnxt_close_nic(bp, true, false);
10930
10931 if (tc) {
10932 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
10933 netdev_set_num_tc(dev, tc);
10934 } else {
10935 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
10936 netdev_reset_tc(dev);
10937 }
87e9b377 10938 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
3ffb6a39
MC
10939 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
10940 bp->tx_nr_rings + bp->rx_nr_rings;
c0c050c5
MC
10941
10942 if (netif_running(bp->dev))
10943 return bnxt_open_nic(bp, true, false);
10944
10945 return 0;
10946}
10947
9e0fd15d
JP
10948static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
10949 void *cb_priv)
c5e3deb8 10950{
9e0fd15d 10951 struct bnxt *bp = cb_priv;
de4784ca 10952
312324f1
JK
10953 if (!bnxt_tc_flower_enabled(bp) ||
10954 !tc_cls_can_offload_and_chain0(bp->dev, type_data))
38cf0426 10955 return -EOPNOTSUPP;
c5e3deb8 10956
9e0fd15d
JP
10957 switch (type) {
10958 case TC_SETUP_CLSFLOWER:
10959 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
10960 default:
10961 return -EOPNOTSUPP;
10962 }
10963}
10964
627c89d0 10965LIST_HEAD(bnxt_block_cb_list);
955bcb6e 10966
2ae7408f
SP
10967static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
10968 void *type_data)
10969{
4e95bc26
PNA
10970 struct bnxt *bp = netdev_priv(dev);
10971
2ae7408f 10972 switch (type) {
9e0fd15d 10973 case TC_SETUP_BLOCK:
955bcb6e
PNA
10974 return flow_block_cb_setup_simple(type_data,
10975 &bnxt_block_cb_list,
4e95bc26
PNA
10976 bnxt_setup_tc_block_cb,
10977 bp, bp, true);
575ed7d3 10978 case TC_SETUP_QDISC_MQPRIO: {
2ae7408f
SP
10979 struct tc_mqprio_qopt *mqprio = type_data;
10980
10981 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
56f36acd 10982
2ae7408f
SP
10983 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
10984 }
10985 default:
10986 return -EOPNOTSUPP;
10987 }
c5e3deb8
MC
10988}
10989
c0c050c5
MC
10990#ifdef CONFIG_RFS_ACCEL
10991static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
10992 struct bnxt_ntuple_filter *f2)
10993{
10994 struct flow_keys *keys1 = &f1->fkeys;
10995 struct flow_keys *keys2 = &f2->fkeys;
10996
10997 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
10998 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
10999 keys1->ports.ports == keys2->ports.ports &&
11000 keys1->basic.ip_proto == keys2->basic.ip_proto &&
11001 keys1->basic.n_proto == keys2->basic.n_proto &&
61aad724 11002 keys1->control.flags == keys2->control.flags &&
a54c4d74
MC
11003 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
11004 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
c0c050c5
MC
11005 return true;
11006
11007 return false;
11008}
11009
11010static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
11011 u16 rxq_index, u32 flow_id)
11012{
11013 struct bnxt *bp = netdev_priv(dev);
11014 struct bnxt_ntuple_filter *fltr, *new_fltr;
11015 struct flow_keys *fkeys;
11016 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
a54c4d74 11017 int rc = 0, idx, bit_id, l2_idx = 0;
c0c050c5
MC
11018 struct hlist_head *head;
11019
a54c4d74
MC
11020 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
11021 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
11022 int off = 0, j;
11023
11024 netif_addr_lock_bh(dev);
11025 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
11026 if (ether_addr_equal(eth->h_dest,
11027 vnic->uc_list + off)) {
11028 l2_idx = j + 1;
11029 break;
11030 }
11031 }
11032 netif_addr_unlock_bh(dev);
11033 if (!l2_idx)
11034 return -EINVAL;
11035 }
c0c050c5
MC
11036 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
11037 if (!new_fltr)
11038 return -ENOMEM;
11039
11040 fkeys = &new_fltr->fkeys;
11041 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
11042 rc = -EPROTONOSUPPORT;
11043 goto err_free;
11044 }
11045
dda0e746
MC
11046 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
11047 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
c0c050c5
MC
11048 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
11049 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
11050 rc = -EPROTONOSUPPORT;
11051 goto err_free;
11052 }
dda0e746
MC
11053 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
11054 bp->hwrm_spec_code < 0x10601) {
11055 rc = -EPROTONOSUPPORT;
11056 goto err_free;
11057 }
61aad724
MC
11058 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
11059 bp->hwrm_spec_code < 0x10601) {
11060 rc = -EPROTONOSUPPORT;
11061 goto err_free;
11062 }
c0c050c5 11063
a54c4d74 11064 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
c0c050c5
MC
11065 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
11066
11067 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
11068 head = &bp->ntp_fltr_hash_tbl[idx];
11069 rcu_read_lock();
11070 hlist_for_each_entry_rcu(fltr, head, hash) {
11071 if (bnxt_fltr_match(fltr, new_fltr)) {
11072 rcu_read_unlock();
11073 rc = 0;
11074 goto err_free;
11075 }
11076 }
11077 rcu_read_unlock();
11078
11079 spin_lock_bh(&bp->ntp_fltr_lock);
84e86b98
MC
11080 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
11081 BNXT_NTP_FLTR_MAX_FLTR, 0);
11082 if (bit_id < 0) {
c0c050c5
MC
11083 spin_unlock_bh(&bp->ntp_fltr_lock);
11084 rc = -ENOMEM;
11085 goto err_free;
11086 }
11087
84e86b98 11088 new_fltr->sw_id = (u16)bit_id;
c0c050c5 11089 new_fltr->flow_id = flow_id;
a54c4d74 11090 new_fltr->l2_fltr_idx = l2_idx;
c0c050c5
MC
11091 new_fltr->rxq = rxq_index;
11092 hlist_add_head_rcu(&new_fltr->hash, head);
11093 bp->ntp_fltr_count++;
11094 spin_unlock_bh(&bp->ntp_fltr_lock);
11095
11096 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
c213eae8 11097 bnxt_queue_sp_work(bp);
c0c050c5
MC
11098
11099 return new_fltr->sw_id;
11100
11101err_free:
11102 kfree(new_fltr);
11103 return rc;
11104}
11105
11106static void bnxt_cfg_ntp_filters(struct bnxt *bp)
11107{
11108 int i;
11109
11110 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
11111 struct hlist_head *head;
11112 struct hlist_node *tmp;
11113 struct bnxt_ntuple_filter *fltr;
11114 int rc;
11115
11116 head = &bp->ntp_fltr_hash_tbl[i];
11117 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
11118 bool del = false;
11119
11120 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
11121 if (rps_may_expire_flow(bp->dev, fltr->rxq,
11122 fltr->flow_id,
11123 fltr->sw_id)) {
11124 bnxt_hwrm_cfa_ntuple_filter_free(bp,
11125 fltr);
11126 del = true;
11127 }
11128 } else {
11129 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
11130 fltr);
11131 if (rc)
11132 del = true;
11133 else
11134 set_bit(BNXT_FLTR_VALID, &fltr->state);
11135 }
11136
11137 if (del) {
11138 spin_lock_bh(&bp->ntp_fltr_lock);
11139 hlist_del_rcu(&fltr->hash);
11140 bp->ntp_fltr_count--;
11141 spin_unlock_bh(&bp->ntp_fltr_lock);
11142 synchronize_rcu();
11143 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
11144 kfree(fltr);
11145 }
11146 }
11147 }
19241368
JH
11148 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
11149 netdev_info(bp->dev, "Receive PF driver unload event!");
c0c050c5
MC
11150}
11151
11152#else
11153
11154static void bnxt_cfg_ntp_filters(struct bnxt *bp)
11155{
11156}
11157
11158#endif /* CONFIG_RFS_ACCEL */
11159
ad51b8e9
AD
11160static void bnxt_udp_tunnel_add(struct net_device *dev,
11161 struct udp_tunnel_info *ti)
c0c050c5
MC
11162{
11163 struct bnxt *bp = netdev_priv(dev);
11164
ad51b8e9 11165 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
c0c050c5
MC
11166 return;
11167
ad51b8e9 11168 if (!netif_running(dev))
c0c050c5
MC
11169 return;
11170
ad51b8e9
AD
11171 switch (ti->type) {
11172 case UDP_TUNNEL_TYPE_VXLAN:
11173 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
11174 return;
c0c050c5 11175
ad51b8e9
AD
11176 bp->vxlan_port_cnt++;
11177 if (bp->vxlan_port_cnt == 1) {
11178 bp->vxlan_port = ti->port;
11179 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
c213eae8 11180 bnxt_queue_sp_work(bp);
ad51b8e9
AD
11181 }
11182 break;
7cdd5fc3
AD
11183 case UDP_TUNNEL_TYPE_GENEVE:
11184 if (bp->nge_port_cnt && bp->nge_port != ti->port)
11185 return;
11186
11187 bp->nge_port_cnt++;
11188 if (bp->nge_port_cnt == 1) {
11189 bp->nge_port = ti->port;
11190 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
11191 }
11192 break;
ad51b8e9
AD
11193 default:
11194 return;
c0c050c5 11195 }
ad51b8e9 11196
c213eae8 11197 bnxt_queue_sp_work(bp);
c0c050c5
MC
11198}
11199
ad51b8e9
AD
11200static void bnxt_udp_tunnel_del(struct net_device *dev,
11201 struct udp_tunnel_info *ti)
c0c050c5
MC
11202{
11203 struct bnxt *bp = netdev_priv(dev);
11204
ad51b8e9 11205 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
c0c050c5
MC
11206 return;
11207
ad51b8e9 11208 if (!netif_running(dev))
c0c050c5
MC
11209 return;
11210
ad51b8e9
AD
11211 switch (ti->type) {
11212 case UDP_TUNNEL_TYPE_VXLAN:
11213 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
11214 return;
c0c050c5
MC
11215 bp->vxlan_port_cnt--;
11216
ad51b8e9
AD
11217 if (bp->vxlan_port_cnt != 0)
11218 return;
11219
11220 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
11221 break;
7cdd5fc3
AD
11222 case UDP_TUNNEL_TYPE_GENEVE:
11223 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
11224 return;
11225 bp->nge_port_cnt--;
11226
11227 if (bp->nge_port_cnt != 0)
11228 return;
11229
11230 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
11231 break;
ad51b8e9
AD
11232 default:
11233 return;
c0c050c5 11234 }
ad51b8e9 11235
c213eae8 11236 bnxt_queue_sp_work(bp);
c0c050c5
MC
11237}
11238
39d8ba2e
MC
11239static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
11240 struct net_device *dev, u32 filter_mask,
11241 int nlflags)
11242{
11243 struct bnxt *bp = netdev_priv(dev);
11244
11245 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
11246 nlflags, filter_mask, NULL);
11247}
11248
11249static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
2fd527b7 11250 u16 flags, struct netlink_ext_ack *extack)
39d8ba2e
MC
11251{
11252 struct bnxt *bp = netdev_priv(dev);
11253 struct nlattr *attr, *br_spec;
11254 int rem, rc = 0;
11255
11256 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
11257 return -EOPNOTSUPP;
11258
11259 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
11260 if (!br_spec)
11261 return -EINVAL;
11262
11263 nla_for_each_nested(attr, br_spec, rem) {
11264 u16 mode;
11265
11266 if (nla_type(attr) != IFLA_BRIDGE_MODE)
11267 continue;
11268
11269 if (nla_len(attr) < sizeof(mode))
11270 return -EINVAL;
11271
11272 mode = nla_get_u16(attr);
11273 if (mode == bp->br_mode)
11274 break;
11275
11276 rc = bnxt_hwrm_set_br_mode(bp, mode);
11277 if (!rc)
11278 bp->br_mode = mode;
11279 break;
11280 }
11281 return rc;
11282}
11283
52d5254a
FF
11284int bnxt_get_port_parent_id(struct net_device *dev,
11285 struct netdev_phys_item_id *ppid)
c124a62f 11286{
52d5254a
FF
11287 struct bnxt *bp = netdev_priv(dev);
11288
c124a62f
SP
11289 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
11290 return -EOPNOTSUPP;
11291
11292 /* The PF and it's VF-reps only support the switchdev framework */
11293 if (!BNXT_PF(bp))
11294 return -EOPNOTSUPP;
11295
52d5254a
FF
11296 ppid->id_len = sizeof(bp->switch_id);
11297 memcpy(ppid->id, bp->switch_id, ppid->id_len);
c124a62f 11298
52d5254a 11299 return 0;
c124a62f
SP
11300}
11301
c9c49a65
JP
11302static struct devlink_port *bnxt_get_devlink_port(struct net_device *dev)
11303{
11304 struct bnxt *bp = netdev_priv(dev);
11305
11306 return &bp->dl_port;
11307}
11308
c0c050c5
MC
11309static const struct net_device_ops bnxt_netdev_ops = {
11310 .ndo_open = bnxt_open,
11311 .ndo_start_xmit = bnxt_start_xmit,
11312 .ndo_stop = bnxt_close,
11313 .ndo_get_stats64 = bnxt_get_stats64,
11314 .ndo_set_rx_mode = bnxt_set_rx_mode,
11315 .ndo_do_ioctl = bnxt_ioctl,
11316 .ndo_validate_addr = eth_validate_addr,
11317 .ndo_set_mac_address = bnxt_change_mac_addr,
11318 .ndo_change_mtu = bnxt_change_mtu,
11319 .ndo_fix_features = bnxt_fix_features,
11320 .ndo_set_features = bnxt_set_features,
11321 .ndo_tx_timeout = bnxt_tx_timeout,
11322#ifdef CONFIG_BNXT_SRIOV
11323 .ndo_get_vf_config = bnxt_get_vf_config,
11324 .ndo_set_vf_mac = bnxt_set_vf_mac,
11325 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
11326 .ndo_set_vf_rate = bnxt_set_vf_bw,
11327 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
11328 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
746df139 11329 .ndo_set_vf_trust = bnxt_set_vf_trust,
c0c050c5
MC
11330#endif
11331 .ndo_setup_tc = bnxt_setup_tc,
11332#ifdef CONFIG_RFS_ACCEL
11333 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
11334#endif
ad51b8e9
AD
11335 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
11336 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
f4e63525 11337 .ndo_bpf = bnxt_xdp,
f18c2b77 11338 .ndo_xdp_xmit = bnxt_xdp_xmit,
39d8ba2e
MC
11339 .ndo_bridge_getlink = bnxt_bridge_getlink,
11340 .ndo_bridge_setlink = bnxt_bridge_setlink,
c9c49a65 11341 .ndo_get_devlink_port = bnxt_get_devlink_port,
c0c050c5
MC
11342};
11343
11344static void bnxt_remove_one(struct pci_dev *pdev)
11345{
11346 struct net_device *dev = pci_get_drvdata(pdev);
11347 struct bnxt *bp = netdev_priv(dev);
11348
4ab0c6a8 11349 if (BNXT_PF(bp)) {
c0c050c5 11350 bnxt_sriov_disable(bp);
4ab0c6a8
SP
11351 bnxt_dl_unregister(bp);
11352 }
c0c050c5 11353
6316ea6d 11354 pci_disable_pcie_error_reporting(pdev);
c0c050c5 11355 unregister_netdev(dev);
2ae7408f 11356 bnxt_shutdown_tc(bp);
c213eae8 11357 bnxt_cancel_sp_work(bp);
c0c050c5
MC
11358 bp->sp_event = 0;
11359
7809592d 11360 bnxt_clear_int_mode(bp);
be58a0da 11361 bnxt_hwrm_func_drv_unrgtr(bp);
c0c050c5 11362 bnxt_free_hwrm_resources(bp);
e605db80 11363 bnxt_free_hwrm_short_cmd_req(bp);
eb513658 11364 bnxt_ethtool_free(bp);
7df4ae9f 11365 bnxt_dcb_free(bp);
a588e458
MC
11366 kfree(bp->edev);
11367 bp->edev = NULL;
c20dc142 11368 bnxt_cleanup_pci(bp);
98f04cf0
MC
11369 bnxt_free_ctx_mem(bp);
11370 kfree(bp->ctx);
11371 bp->ctx = NULL;
fd3ab1c7 11372 bnxt_free_port_stats(bp);
c0c050c5 11373 free_netdev(dev);
c0c050c5
MC
11374}
11375
ba642ab7 11376static int bnxt_probe_phy(struct bnxt *bp, bool fw_dflt)
c0c050c5
MC
11377{
11378 int rc = 0;
11379 struct bnxt_link_info *link_info = &bp->link_info;
c0c050c5 11380
170ce013
MC
11381 rc = bnxt_hwrm_phy_qcaps(bp);
11382 if (rc) {
11383 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
11384 rc);
11385 return rc;
11386 }
c0c050c5
MC
11387 rc = bnxt_update_link(bp, false);
11388 if (rc) {
11389 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
11390 rc);
11391 return rc;
11392 }
11393
93ed8117
MC
11394 /* Older firmware does not have supported_auto_speeds, so assume
11395 * that all supported speeds can be autonegotiated.
11396 */
11397 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
11398 link_info->support_auto_speeds = link_info->support_speeds;
11399
ba642ab7
MC
11400 if (!fw_dflt)
11401 return 0;
11402
c0c050c5 11403 /*initialize the ethool setting copy with NVM settings */
0d8abf02 11404 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
c9ee9516
MC
11405 link_info->autoneg = BNXT_AUTONEG_SPEED;
11406 if (bp->hwrm_spec_code >= 0x10201) {
11407 if (link_info->auto_pause_setting &
11408 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
11409 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
11410 } else {
11411 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
11412 }
0d8abf02 11413 link_info->advertising = link_info->auto_link_speeds;
0d8abf02
MC
11414 } else {
11415 link_info->req_link_speed = link_info->force_link_speed;
11416 link_info->req_duplex = link_info->duplex_setting;
c0c050c5 11417 }
c9ee9516
MC
11418 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
11419 link_info->req_flow_ctrl =
11420 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
11421 else
11422 link_info->req_flow_ctrl = link_info->force_pause_setting;
ba642ab7 11423 return 0;
c0c050c5
MC
11424}
11425
11426static int bnxt_get_max_irq(struct pci_dev *pdev)
11427{
11428 u16 ctrl;
11429
11430 if (!pdev->msix_cap)
11431 return 1;
11432
11433 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
11434 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
11435}
11436
6e6c5a57
MC
11437static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
11438 int *max_cp)
c0c050c5 11439{
6a4f2947 11440 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
e30fbc33 11441 int max_ring_grps = 0, max_irq;
c0c050c5 11442
6a4f2947
MC
11443 *max_tx = hw_resc->max_tx_rings;
11444 *max_rx = hw_resc->max_rx_rings;
e30fbc33
MC
11445 *max_cp = bnxt_get_max_func_cp_rings_for_en(bp);
11446 max_irq = min_t(int, bnxt_get_max_func_irqs(bp) -
11447 bnxt_get_ulp_msix_num(bp),
c027c6b4 11448 hw_resc->max_stat_ctxs - bnxt_get_ulp_stat_ctxs(bp));
e30fbc33
MC
11449 if (!(bp->flags & BNXT_FLAG_CHIP_P5))
11450 *max_cp = min_t(int, *max_cp, max_irq);
6a4f2947 11451 max_ring_grps = hw_resc->max_hw_ring_grps;
76595193
PS
11452 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
11453 *max_cp -= 1;
11454 *max_rx -= 2;
11455 }
c0c050c5
MC
11456 if (bp->flags & BNXT_FLAG_AGG_RINGS)
11457 *max_rx >>= 1;
e30fbc33
MC
11458 if (bp->flags & BNXT_FLAG_CHIP_P5) {
11459 bnxt_trim_rings(bp, max_rx, max_tx, *max_cp, false);
11460 /* On P5 chips, max_cp output param should be available NQs */
11461 *max_cp = max_irq;
11462 }
b72d4a68 11463 *max_rx = min_t(int, *max_rx, max_ring_grps);
6e6c5a57
MC
11464}
11465
11466int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
11467{
11468 int rx, tx, cp;
11469
11470 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
78f058a4
MC
11471 *max_rx = rx;
11472 *max_tx = tx;
6e6c5a57
MC
11473 if (!rx || !tx || !cp)
11474 return -ENOMEM;
11475
6e6c5a57
MC
11476 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
11477}
11478
e4060d30
MC
11479static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
11480 bool shared)
11481{
11482 int rc;
11483
11484 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
bdbd1eb5
MC
11485 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
11486 /* Not enough rings, try disabling agg rings. */
11487 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
11488 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
07f4fde5
MC
11489 if (rc) {
11490 /* set BNXT_FLAG_AGG_RINGS back for consistency */
11491 bp->flags |= BNXT_FLAG_AGG_RINGS;
bdbd1eb5 11492 return rc;
07f4fde5 11493 }
bdbd1eb5 11494 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
1054aee8
MC
11495 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
11496 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
bdbd1eb5
MC
11497 bnxt_set_ring_params(bp);
11498 }
e4060d30
MC
11499
11500 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
11501 int max_cp, max_stat, max_irq;
11502
11503 /* Reserve minimum resources for RoCE */
11504 max_cp = bnxt_get_max_func_cp_rings(bp);
11505 max_stat = bnxt_get_max_func_stat_ctxs(bp);
11506 max_irq = bnxt_get_max_func_irqs(bp);
11507 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
11508 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
11509 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
11510 return 0;
11511
11512 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
11513 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
11514 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
11515 max_cp = min_t(int, max_cp, max_irq);
11516 max_cp = min_t(int, max_cp, max_stat);
11517 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
11518 if (rc)
11519 rc = 0;
11520 }
11521 return rc;
11522}
11523
58ea801a
MC
11524/* In initial default shared ring setting, each shared ring must have a
11525 * RX/TX ring pair.
11526 */
11527static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
11528{
11529 bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
11530 bp->rx_nr_rings = bp->cp_nr_rings;
11531 bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
11532 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
11533}
11534
702c221c 11535static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
6e6c5a57
MC
11536{
11537 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6e6c5a57 11538
2773dfb2
MC
11539 if (!bnxt_can_reserve_rings(bp))
11540 return 0;
11541
6e6c5a57
MC
11542 if (sh)
11543 bp->flags |= BNXT_FLAG_SHARED_RINGS;
d629522e 11544 dflt_rings = is_kdump_kernel() ? 1 : netif_get_num_default_rss_queues();
1d3ef13d
MC
11545 /* Reduce default rings on multi-port cards so that total default
11546 * rings do not exceed CPU count.
11547 */
11548 if (bp->port_count > 1) {
11549 int max_rings =
11550 max_t(int, num_online_cpus() / bp->port_count, 1);
11551
11552 dflt_rings = min_t(int, dflt_rings, max_rings);
11553 }
e4060d30 11554 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6e6c5a57
MC
11555 if (rc)
11556 return rc;
11557 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
11558 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
58ea801a
MC
11559 if (sh)
11560 bnxt_trim_dflt_sh_rings(bp);
11561 else
11562 bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
11563 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
391be5c2 11564
674f50a5 11565 rc = __bnxt_reserve_rings(bp);
391be5c2
MC
11566 if (rc)
11567 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
58ea801a
MC
11568 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
11569 if (sh)
11570 bnxt_trim_dflt_sh_rings(bp);
391be5c2 11571
674f50a5
MC
11572 /* Rings may have been trimmed, re-reserve the trimmed rings. */
11573 if (bnxt_need_reserve_rings(bp)) {
11574 rc = __bnxt_reserve_rings(bp);
11575 if (rc)
11576 netdev_warn(bp->dev, "2nd rings reservation failed.\n");
11577 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
11578 }
76595193
PS
11579 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
11580 bp->rx_nr_rings++;
11581 bp->cp_nr_rings++;
11582 }
6e6c5a57 11583 return rc;
c0c050c5
MC
11584}
11585
47558acd
MC
11586static int bnxt_init_dflt_ring_mode(struct bnxt *bp)
11587{
11588 int rc;
11589
11590 if (bp->tx_nr_rings)
11591 return 0;
11592
6b95c3e9
MC
11593 bnxt_ulp_irq_stop(bp);
11594 bnxt_clear_int_mode(bp);
47558acd
MC
11595 rc = bnxt_set_dflt_rings(bp, true);
11596 if (rc) {
11597 netdev_err(bp->dev, "Not enough rings available.\n");
6b95c3e9 11598 goto init_dflt_ring_err;
47558acd
MC
11599 }
11600 rc = bnxt_init_int_mode(bp);
11601 if (rc)
6b95c3e9
MC
11602 goto init_dflt_ring_err;
11603
47558acd
MC
11604 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
11605 if (bnxt_rfs_supported(bp) && bnxt_rfs_capable(bp)) {
11606 bp->flags |= BNXT_FLAG_RFS;
11607 bp->dev->features |= NETIF_F_NTUPLE;
11608 }
6b95c3e9
MC
11609init_dflt_ring_err:
11610 bnxt_ulp_irq_restart(bp, rc);
11611 return rc;
47558acd
MC
11612}
11613
80fcaf46 11614int bnxt_restore_pf_fw_resources(struct bnxt *bp)
7b08f661 11615{
80fcaf46
MC
11616 int rc;
11617
7b08f661
MC
11618 ASSERT_RTNL();
11619 bnxt_hwrm_func_qcaps(bp);
1a037782
VD
11620
11621 if (netif_running(bp->dev))
11622 __bnxt_close_nic(bp, true, false);
11623
ec86f14e 11624 bnxt_ulp_irq_stop(bp);
80fcaf46
MC
11625 bnxt_clear_int_mode(bp);
11626 rc = bnxt_init_int_mode(bp);
ec86f14e 11627 bnxt_ulp_irq_restart(bp, rc);
1a037782
VD
11628
11629 if (netif_running(bp->dev)) {
11630 if (rc)
11631 dev_close(bp->dev);
11632 else
11633 rc = bnxt_open_nic(bp, true, false);
11634 }
11635
80fcaf46 11636 return rc;
7b08f661
MC
11637}
11638
a22a6ac2
MC
11639static int bnxt_init_mac_addr(struct bnxt *bp)
11640{
11641 int rc = 0;
11642
11643 if (BNXT_PF(bp)) {
11644 memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
11645 } else {
11646#ifdef CONFIG_BNXT_SRIOV
11647 struct bnxt_vf_info *vf = &bp->vf;
28ea334b 11648 bool strict_approval = true;
a22a6ac2
MC
11649
11650 if (is_valid_ether_addr(vf->mac_addr)) {
91cdda40 11651 /* overwrite netdev dev_addr with admin VF MAC */
a22a6ac2 11652 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
28ea334b
MC
11653 /* Older PF driver or firmware may not approve this
11654 * correctly.
11655 */
11656 strict_approval = false;
a22a6ac2
MC
11657 } else {
11658 eth_hw_addr_random(bp->dev);
a22a6ac2 11659 }
28ea334b 11660 rc = bnxt_approve_mac(bp, bp->dev->dev_addr, strict_approval);
a22a6ac2
MC
11661#endif
11662 }
11663 return rc;
11664}
11665
03213a99
JP
11666static int bnxt_pcie_dsn_get(struct bnxt *bp, u8 dsn[])
11667{
11668 struct pci_dev *pdev = bp->pdev;
11669 int pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_DSN);
11670 u32 dw;
11671
11672 if (!pos) {
11673 netdev_info(bp->dev, "Unable do read adapter's DSN");
11674 return -EOPNOTSUPP;
11675 }
11676
11677 /* DSN (two dw) is at an offset of 4 from the cap pos */
11678 pos += 4;
11679 pci_read_config_dword(pdev, pos, &dw);
11680 put_unaligned_le32(dw, &dsn[0]);
11681 pci_read_config_dword(pdev, pos + 4, &dw);
11682 put_unaligned_le32(dw, &dsn[4]);
11683 return 0;
11684}
11685
c0c050c5
MC
11686static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
11687{
11688 static int version_printed;
11689 struct net_device *dev;
11690 struct bnxt *bp;
6e6c5a57 11691 int rc, max_irqs;
c0c050c5 11692
4e00338a 11693 if (pci_is_bridge(pdev))
fa853dda
PS
11694 return -ENODEV;
11695
c0c050c5
MC
11696 if (version_printed++ == 0)
11697 pr_info("%s", version);
11698
11699 max_irqs = bnxt_get_max_irq(pdev);
11700 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
11701 if (!dev)
11702 return -ENOMEM;
11703
11704 bp = netdev_priv(dev);
9c1fabdf 11705 bnxt_set_max_func_irqs(bp, max_irqs);
c0c050c5
MC
11706
11707 if (bnxt_vf_pciid(ent->driver_data))
11708 bp->flags |= BNXT_FLAG_VF;
11709
2bcfa6f6 11710 if (pdev->msix_cap)
c0c050c5 11711 bp->flags |= BNXT_FLAG_MSIX_CAP;
c0c050c5
MC
11712
11713 rc = bnxt_init_board(pdev, dev);
11714 if (rc < 0)
11715 goto init_err_free;
11716
11717 dev->netdev_ops = &bnxt_netdev_ops;
11718 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
11719 dev->ethtool_ops = &bnxt_ethtool_ops;
c0c050c5
MC
11720 pci_set_drvdata(pdev, dev);
11721
3e8060fa
PS
11722 rc = bnxt_alloc_hwrm_resources(bp);
11723 if (rc)
17086399 11724 goto init_err_pci_clean;
3e8060fa
PS
11725
11726 mutex_init(&bp->hwrm_cmd_lock);
ba642ab7 11727 mutex_init(&bp->link_lock);
7c380918
MC
11728
11729 rc = bnxt_fw_init_one_p1(bp);
3e8060fa 11730 if (rc)
17086399 11731 goto init_err_pci_clean;
3e8060fa 11732
e38287b7
MC
11733 if (BNXT_CHIP_P5(bp))
11734 bp->flags |= BNXT_FLAG_CHIP_P5;
11735
7c380918 11736 rc = bnxt_fw_init_one_p2(bp);
3c2217a6
MC
11737 if (rc)
11738 goto init_err_pci_clean;
11739
c0c050c5
MC
11740 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
11741 NETIF_F_TSO | NETIF_F_TSO6 |
11742 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
7e13318d 11743 NETIF_F_GSO_IPXIP4 |
152971ee
AD
11744 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
11745 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
3e8060fa
PS
11746 NETIF_F_RXCSUM | NETIF_F_GRO;
11747
e38287b7 11748 if (BNXT_SUPPORTS_TPA(bp))
3e8060fa 11749 dev->hw_features |= NETIF_F_LRO;
c0c050c5 11750
c0c050c5
MC
11751 dev->hw_enc_features =
11752 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
11753 NETIF_F_TSO | NETIF_F_TSO6 |
11754 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
152971ee 11755 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
7e13318d 11756 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
152971ee
AD
11757 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
11758 NETIF_F_GSO_GRE_CSUM;
c0c050c5
MC
11759 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
11760 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
11761 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
e38287b7 11762 if (BNXT_SUPPORTS_TPA(bp))
1054aee8 11763 dev->hw_features |= NETIF_F_GRO_HW;
c0c050c5 11764 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
1054aee8
MC
11765 if (dev->features & NETIF_F_GRO_HW)
11766 dev->features &= ~NETIF_F_LRO;
c0c050c5
MC
11767 dev->priv_flags |= IFF_UNICAST_FLT;
11768
11769#ifdef CONFIG_BNXT_SRIOV
11770 init_waitqueue_head(&bp->sriov_cfg_wait);
4ab0c6a8 11771 mutex_init(&bp->sriov_lock);
c0c050c5 11772#endif
e38287b7
MC
11773 if (BNXT_SUPPORTS_TPA(bp)) {
11774 bp->gro_func = bnxt_gro_func_5730x;
67912c36 11775 if (BNXT_CHIP_P4(bp))
e38287b7 11776 bp->gro_func = bnxt_gro_func_5731x;
67912c36
MC
11777 else if (BNXT_CHIP_P5(bp))
11778 bp->gro_func = bnxt_gro_func_5750x;
e38287b7
MC
11779 }
11780 if (!BNXT_CHIP_P4_PLUS(bp))
434c975a 11781 bp->flags |= BNXT_FLAG_DOUBLE_DB;
309369c9 11782
a588e458
MC
11783 bp->ulp_probe = bnxt_ulp_probe;
11784
a22a6ac2
MC
11785 rc = bnxt_init_mac_addr(bp);
11786 if (rc) {
11787 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
11788 rc = -EADDRNOTAVAIL;
11789 goto init_err_pci_clean;
11790 }
c0c050c5 11791
2e9217d1
VV
11792 if (BNXT_PF(bp)) {
11793 /* Read the adapter's DSN to use as the eswitch switch_id */
11794 rc = bnxt_pcie_dsn_get(bp, bp->switch_id);
11795 if (rc)
11796 goto init_err_pci_clean;
11797 }
567b2abe 11798
7eb9bb3a
MC
11799 /* MTU range: 60 - FW defined max */
11800 dev->min_mtu = ETH_ZLEN;
11801 dev->max_mtu = bp->max_mtu;
11802
ba642ab7 11803 rc = bnxt_probe_phy(bp, true);
d5430d31
MC
11804 if (rc)
11805 goto init_err_pci_clean;
11806
c61fb99c 11807 bnxt_set_rx_skb_mode(bp, false);
c0c050c5
MC
11808 bnxt_set_tpa_flags(bp);
11809 bnxt_set_ring_params(bp);
702c221c 11810 rc = bnxt_set_dflt_rings(bp, true);
bdbd1eb5
MC
11811 if (rc) {
11812 netdev_err(bp->dev, "Not enough rings available.\n");
11813 rc = -ENOMEM;
17086399 11814 goto init_err_pci_clean;
bdbd1eb5 11815 }
c0c050c5 11816
ba642ab7 11817 bnxt_fw_init_one_p3(bp);
2bcfa6f6 11818
c0c050c5
MC
11819 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
11820 bp->flags |= BNXT_FLAG_STRIP_VLAN;
11821
7809592d 11822 rc = bnxt_init_int_mode(bp);
c0c050c5 11823 if (rc)
17086399 11824 goto init_err_pci_clean;
c0c050c5 11825
832aed16
MC
11826 /* No TC has been set yet and rings may have been trimmed due to
11827 * limited MSIX, so we re-initialize the TX rings per TC.
11828 */
11829 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
11830
c213eae8
MC
11831 if (BNXT_PF(bp)) {
11832 if (!bnxt_pf_wq) {
11833 bnxt_pf_wq =
11834 create_singlethread_workqueue("bnxt_pf_wq");
11835 if (!bnxt_pf_wq) {
11836 dev_err(&pdev->dev, "Unable to create workqueue.\n");
11837 goto init_err_pci_clean;
11838 }
11839 }
2ae7408f 11840 bnxt_init_tc(bp);
c213eae8 11841 }
2ae7408f 11842
7809592d
MC
11843 rc = register_netdev(dev);
11844 if (rc)
2ae7408f 11845 goto init_err_cleanup_tc;
7809592d 11846
4ab0c6a8
SP
11847 if (BNXT_PF(bp))
11848 bnxt_dl_register(bp);
11849
c0c050c5
MC
11850 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
11851 board_info[ent->driver_data].name,
11852 (long)pci_resource_start(pdev, 0), dev->dev_addr);
af125b75 11853 pcie_print_link_status(pdev);
90c4f788 11854
c0c050c5
MC
11855 return 0;
11856
2ae7408f
SP
11857init_err_cleanup_tc:
11858 bnxt_shutdown_tc(bp);
7809592d
MC
11859 bnxt_clear_int_mode(bp);
11860
17086399 11861init_err_pci_clean:
f9099d61 11862 bnxt_free_hwrm_short_cmd_req(bp);
a2bf74f4 11863 bnxt_free_hwrm_resources(bp);
98f04cf0
MC
11864 bnxt_free_ctx_mem(bp);
11865 kfree(bp->ctx);
11866 bp->ctx = NULL;
07f83d72
MC
11867 kfree(bp->fw_health);
11868 bp->fw_health = NULL;
17086399 11869 bnxt_cleanup_pci(bp);
c0c050c5
MC
11870
11871init_err_free:
11872 free_netdev(dev);
11873 return rc;
11874}
11875
d196ece7
MC
11876static void bnxt_shutdown(struct pci_dev *pdev)
11877{
11878 struct net_device *dev = pci_get_drvdata(pdev);
11879 struct bnxt *bp;
11880
11881 if (!dev)
11882 return;
11883
11884 rtnl_lock();
11885 bp = netdev_priv(dev);
11886 if (!bp)
11887 goto shutdown_exit;
11888
11889 if (netif_running(dev))
11890 dev_close(dev);
11891
a7f3f939
RJ
11892 bnxt_ulp_shutdown(bp);
11893
d196ece7
MC
11894 if (system_state == SYSTEM_POWER_OFF) {
11895 bnxt_clear_int_mode(bp);
c20dc142 11896 pci_disable_device(pdev);
d196ece7
MC
11897 pci_wake_from_d3(pdev, bp->wol);
11898 pci_set_power_state(pdev, PCI_D3hot);
11899 }
11900
11901shutdown_exit:
11902 rtnl_unlock();
11903}
11904
f65a2044
MC
11905#ifdef CONFIG_PM_SLEEP
11906static int bnxt_suspend(struct device *device)
11907{
f521eaa9 11908 struct net_device *dev = dev_get_drvdata(device);
f65a2044
MC
11909 struct bnxt *bp = netdev_priv(dev);
11910 int rc = 0;
11911
11912 rtnl_lock();
6a68749d 11913 bnxt_ulp_stop(bp);
f65a2044
MC
11914 if (netif_running(dev)) {
11915 netif_device_detach(dev);
11916 rc = bnxt_close(dev);
11917 }
11918 bnxt_hwrm_func_drv_unrgtr(bp);
11919 rtnl_unlock();
11920 return rc;
11921}
11922
11923static int bnxt_resume(struct device *device)
11924{
f521eaa9 11925 struct net_device *dev = dev_get_drvdata(device);
f65a2044
MC
11926 struct bnxt *bp = netdev_priv(dev);
11927 int rc = 0;
11928
11929 rtnl_lock();
11930 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
11931 rc = -ENODEV;
11932 goto resume_exit;
11933 }
11934 rc = bnxt_hwrm_func_reset(bp);
11935 if (rc) {
11936 rc = -EBUSY;
11937 goto resume_exit;
11938 }
11939 bnxt_get_wol_settings(bp);
11940 if (netif_running(dev)) {
11941 rc = bnxt_open(dev);
11942 if (!rc)
11943 netif_device_attach(dev);
11944 }
11945
11946resume_exit:
6a68749d 11947 bnxt_ulp_start(bp, rc);
f65a2044
MC
11948 rtnl_unlock();
11949 return rc;
11950}
11951
11952static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
11953#define BNXT_PM_OPS (&bnxt_pm_ops)
11954
11955#else
11956
11957#define BNXT_PM_OPS NULL
11958
11959#endif /* CONFIG_PM_SLEEP */
11960
6316ea6d
SB
11961/**
11962 * bnxt_io_error_detected - called when PCI error is detected
11963 * @pdev: Pointer to PCI device
11964 * @state: The current pci connection state
11965 *
11966 * This function is called after a PCI bus error affecting
11967 * this device has been detected.
11968 */
11969static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
11970 pci_channel_state_t state)
11971{
11972 struct net_device *netdev = pci_get_drvdata(pdev);
a588e458 11973 struct bnxt *bp = netdev_priv(netdev);
6316ea6d
SB
11974
11975 netdev_info(netdev, "PCI I/O error detected\n");
11976
11977 rtnl_lock();
11978 netif_device_detach(netdev);
11979
a588e458
MC
11980 bnxt_ulp_stop(bp);
11981
6316ea6d
SB
11982 if (state == pci_channel_io_perm_failure) {
11983 rtnl_unlock();
11984 return PCI_ERS_RESULT_DISCONNECT;
11985 }
11986
11987 if (netif_running(netdev))
11988 bnxt_close(netdev);
11989
11990 pci_disable_device(pdev);
11991 rtnl_unlock();
11992
11993 /* Request a slot slot reset. */
11994 return PCI_ERS_RESULT_NEED_RESET;
11995}
11996
11997/**
11998 * bnxt_io_slot_reset - called after the pci bus has been reset.
11999 * @pdev: Pointer to PCI device
12000 *
12001 * Restart the card from scratch, as if from a cold-boot.
12002 * At this point, the card has exprienced a hard reset,
12003 * followed by fixups by BIOS, and has its config space
12004 * set up identically to what it was at cold boot.
12005 */
12006static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
12007{
12008 struct net_device *netdev = pci_get_drvdata(pdev);
12009 struct bnxt *bp = netdev_priv(netdev);
12010 int err = 0;
12011 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
12012
12013 netdev_info(bp->dev, "PCI Slot Reset\n");
12014
12015 rtnl_lock();
12016
12017 if (pci_enable_device(pdev)) {
12018 dev_err(&pdev->dev,
12019 "Cannot re-enable PCI device after reset.\n");
12020 } else {
12021 pci_set_master(pdev);
12022
aa8ed021
MC
12023 err = bnxt_hwrm_func_reset(bp);
12024 if (!err && netif_running(netdev))
6316ea6d
SB
12025 err = bnxt_open(netdev);
12026
aa46dfff 12027 if (!err)
6316ea6d 12028 result = PCI_ERS_RESULT_RECOVERED;
aa46dfff 12029 bnxt_ulp_start(bp, err);
6316ea6d
SB
12030 }
12031
12032 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
12033 dev_close(netdev);
12034
12035 rtnl_unlock();
12036
6316ea6d
SB
12037 return PCI_ERS_RESULT_RECOVERED;
12038}
12039
12040/**
12041 * bnxt_io_resume - called when traffic can start flowing again.
12042 * @pdev: Pointer to PCI device
12043 *
12044 * This callback is called when the error recovery driver tells
12045 * us that its OK to resume normal operation.
12046 */
12047static void bnxt_io_resume(struct pci_dev *pdev)
12048{
12049 struct net_device *netdev = pci_get_drvdata(pdev);
12050
12051 rtnl_lock();
12052
12053 netif_device_attach(netdev);
12054
12055 rtnl_unlock();
12056}
12057
12058static const struct pci_error_handlers bnxt_err_handler = {
12059 .error_detected = bnxt_io_error_detected,
12060 .slot_reset = bnxt_io_slot_reset,
12061 .resume = bnxt_io_resume
12062};
12063
c0c050c5
MC
12064static struct pci_driver bnxt_pci_driver = {
12065 .name = DRV_MODULE_NAME,
12066 .id_table = bnxt_pci_tbl,
12067 .probe = bnxt_init_one,
12068 .remove = bnxt_remove_one,
d196ece7 12069 .shutdown = bnxt_shutdown,
f65a2044 12070 .driver.pm = BNXT_PM_OPS,
6316ea6d 12071 .err_handler = &bnxt_err_handler,
c0c050c5
MC
12072#if defined(CONFIG_BNXT_SRIOV)
12073 .sriov_configure = bnxt_sriov_configure,
12074#endif
12075};
12076
c213eae8
MC
12077static int __init bnxt_init(void)
12078{
cabfb09d 12079 bnxt_debug_init();
c213eae8
MC
12080 return pci_register_driver(&bnxt_pci_driver);
12081}
12082
12083static void __exit bnxt_exit(void)
12084{
12085 pci_unregister_driver(&bnxt_pci_driver);
12086 if (bnxt_pf_wq)
12087 destroy_workqueue(bnxt_pf_wq);
cabfb09d 12088 bnxt_debug_exit();
c213eae8
MC
12089}
12090
12091module_init(bnxt_init);
12092module_exit(bnxt_exit);