]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/ethernet/broadcom/bnxt/bnxt.h
bnxt_en: Report FEC settings to ethtool.
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / ethernet / broadcom / bnxt / bnxt.h
CommitLineData
c0c050c5
MC
1/* Broadcom NetXtreme-C/E network driver.
2 *
11f15ed3 3 * Copyright (c) 2014-2016 Broadcom Corporation
894aa69a 4 * Copyright (c) 2016-2018 Broadcom Limited
c0c050c5
MC
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#ifndef BNXT_H
12#define BNXT_H
13
14#define DRV_MODULE_NAME "bnxt_en"
c0c050c5 15
e3c0a635
LR
16/* DO NOT CHANGE DRV_VER_* defines
17 * FIXME: Delete them
18 */
c193554e 19#define DRV_VER_MAJ 1
31d357c0 20#define DRV_VER_MIN 10
41136ab3 21#define DRV_VER_UPD 1
c0c050c5 22
282ccf6e 23#include <linux/interrupt.h>
2ae7408f 24#include <linux/rhashtable.h>
d629522e 25#include <linux/crash_dump.h>
4ab0c6a8 26#include <net/devlink.h>
ee5c7fb3 27#include <net/dst_metadata.h>
96a8604f 28#include <net/xdp.h>
4f75da36 29#include <linux/dim.h>
e07ab202
VV
30#ifdef CONFIG_TEE_BNXT_FW
31#include <linux/firmware/broadcom/tee_bnxt_fw.h>
32#endif
282ccf6e 33
627c89d0
SB
34extern struct list_head bnxt_block_cb_list;
35
322b87ca
AG
36struct page_pool;
37
c0c050c5
MC
38struct tx_bd {
39 __le32 tx_bd_len_flags_type;
40 #define TX_BD_TYPE (0x3f << 0)
41 #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0)
42 #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0)
43 #define TX_BD_FLAGS_PACKET_END (1 << 6)
44 #define TX_BD_FLAGS_NO_CMPL (1 << 7)
45 #define TX_BD_FLAGS_BD_CNT (0x1f << 8)
46 #define TX_BD_FLAGS_BD_CNT_SHIFT 8
47 #define TX_BD_FLAGS_LHINT (3 << 13)
48 #define TX_BD_FLAGS_LHINT_SHIFT 13
49 #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13)
50 #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13)
51 #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13)
52 #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13)
53 #define TX_BD_FLAGS_COAL_NOW (1 << 15)
54 #define TX_BD_LEN (0xffff << 16)
55 #define TX_BD_LEN_SHIFT 16
56
57 u32 tx_bd_opaque;
58 __le64 tx_bd_haddr;
59} __packed;
60
61struct tx_bd_ext {
62 __le32 tx_bd_hsize_lflags;
63 #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0)
64 #define TX_BD_FLAGS_IP_CKSUM (1 << 1)
65 #define TX_BD_FLAGS_NO_CRC (1 << 2)
66 #define TX_BD_FLAGS_STAMP (1 << 3)
67 #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4)
68 #define TX_BD_FLAGS_LSO (1 << 5)
69 #define TX_BD_FLAGS_IPID_FMT (1 << 6)
70 #define TX_BD_FLAGS_T_IPID (1 << 7)
71 #define TX_BD_HSIZE (0xff << 16)
72 #define TX_BD_HSIZE_SHIFT 16
73
74 __le32 tx_bd_mss;
75 __le32 tx_bd_cfa_action;
76 #define TX_BD_CFA_ACTION (0xffff << 16)
77 #define TX_BD_CFA_ACTION_SHIFT 16
78
79 __le32 tx_bd_cfa_meta;
80 #define TX_BD_CFA_META_MASK 0xfffffff
81 #define TX_BD_CFA_META_VID_MASK 0xfff
82 #define TX_BD_CFA_META_PRI_MASK (0xf << 12)
83 #define TX_BD_CFA_META_PRI_SHIFT 12
84 #define TX_BD_CFA_META_TPID_MASK (3 << 16)
85 #define TX_BD_CFA_META_TPID_SHIFT 16
86 #define TX_BD_CFA_META_KEY (0xf << 28)
87 #define TX_BD_CFA_META_KEY_SHIFT 28
88 #define TX_BD_CFA_META_KEY_VLAN (1 << 28)
89};
90
91struct rx_bd {
92 __le32 rx_bd_len_flags_type;
93 #define RX_BD_TYPE (0x3f << 0)
94 #define RX_BD_TYPE_RX_PACKET_BD 0x4
95 #define RX_BD_TYPE_RX_BUFFER_BD 0x5
96 #define RX_BD_TYPE_RX_AGG_BD 0x6
97 #define RX_BD_TYPE_16B_BD_SIZE (0 << 4)
98 #define RX_BD_TYPE_32B_BD_SIZE (1 << 4)
99 #define RX_BD_TYPE_48B_BD_SIZE (2 << 4)
100 #define RX_BD_TYPE_64B_BD_SIZE (3 << 4)
101 #define RX_BD_FLAGS_SOP (1 << 6)
102 #define RX_BD_FLAGS_EOP (1 << 7)
103 #define RX_BD_FLAGS_BUFFERS (3 << 8)
104 #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8)
105 #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8)
106 #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8)
107 #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8)
108 #define RX_BD_LEN (0xffff << 16)
109 #define RX_BD_LEN_SHIFT 16
110
111 u32 rx_bd_opaque;
112 __le64 rx_bd_haddr;
113};
114
115struct tx_cmp {
116 __le32 tx_cmp_flags_type;
117 #define CMP_TYPE (0x3f << 0)
118 #define CMP_TYPE_TX_L2_CMP 0
119 #define CMP_TYPE_RX_L2_CMP 17
120 #define CMP_TYPE_RX_AGG_CMP 18
121 #define CMP_TYPE_RX_L2_TPA_START_CMP 19
122 #define CMP_TYPE_RX_L2_TPA_END_CMP 21
218a8a71 123 #define CMP_TYPE_RX_TPA_AGG_CMP 22
c0c050c5
MC
124 #define CMP_TYPE_STATUS_CMP 32
125 #define CMP_TYPE_REMOTE_DRIVER_REQ 34
126 #define CMP_TYPE_REMOTE_DRIVER_RESP 36
127 #define CMP_TYPE_ERROR_STATUS 48
441cabbb
MC
128 #define CMPL_BASE_TYPE_STAT_EJECT 0x1aUL
129 #define CMPL_BASE_TYPE_HWRM_DONE 0x20UL
130 #define CMPL_BASE_TYPE_HWRM_FWD_REQ 0x22UL
131 #define CMPL_BASE_TYPE_HWRM_FWD_RESP 0x24UL
132 #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
c0c050c5
MC
133
134 #define TX_CMP_FLAGS_ERROR (1 << 6)
135 #define TX_CMP_FLAGS_PUSH (1 << 7)
136
137 u32 tx_cmp_opaque;
138 __le32 tx_cmp_errors_v;
139 #define TX_CMP_V (1 << 0)
140 #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1)
141 #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0
142 #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2
143 #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4
144 #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5
145 #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4)
146 #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5)
147 #define TX_CMP_ERRORS_DMA_ERROR (1 << 6)
148 #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7)
149
150 __le32 tx_cmp_unsed_3;
151};
152
153struct rx_cmp {
154 __le32 rx_cmp_len_flags_type;
155 #define RX_CMP_CMP_TYPE (0x3f << 0)
156 #define RX_CMP_FLAGS_ERROR (1 << 6)
157 #define RX_CMP_FLAGS_PLACEMENT (7 << 7)
158 #define RX_CMP_FLAGS_RSS_VALID (1 << 10)
159 #define RX_CMP_FLAGS_UNUSED (1 << 11)
160 #define RX_CMP_FLAGS_ITYPES_SHIFT 12
161 #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12)
162 #define RX_CMP_FLAGS_ITYPE_IP (1 << 12)
163 #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12)
164 #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12)
165 #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12)
166 #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12)
167 #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12)
168 #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12)
169 #define RX_CMP_LEN (0xffff << 16)
170 #define RX_CMP_LEN_SHIFT 16
171
172 u32 rx_cmp_opaque;
173 __le32 rx_cmp_misc_v1;
174 #define RX_CMP_V1 (1 << 0)
175 #define RX_CMP_AGG_BUFS (0x1f << 1)
176 #define RX_CMP_AGG_BUFS_SHIFT 1
177 #define RX_CMP_RSS_HASH_TYPE (0x7f << 9)
178 #define RX_CMP_RSS_HASH_TYPE_SHIFT 9
179 #define RX_CMP_PAYLOAD_OFFSET (0xff << 16)
180 #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16
181
182 __le32 rx_cmp_rss_hash;
183};
184
185#define RX_CMP_HASH_VALID(rxcmp) \
186 ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
187
614388ce
MC
188#define RSS_PROFILE_ID_MASK 0x1f
189
c0c050c5 190#define RX_CMP_HASH_TYPE(rxcmp) \
614388ce
MC
191 (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
192 RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
c0c050c5
MC
193
194struct rx_cmp_ext {
195 __le32 rx_cmp_flags2;
196 #define RX_CMP_FLAGS2_IP_CS_CALC 0x1
197 #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
198 #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
199 #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
200 #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4)
201 __le32 rx_cmp_meta_data;
ed7bc602 202 #define RX_CMP_FLAGS2_METADATA_TCI_MASK 0xffff
c0c050c5
MC
203 #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff
204 #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000
205 #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16
206 __le32 rx_cmp_cfa_code_errors_v2;
207 #define RX_CMP_V (1 << 0)
208 #define RX_CMPL_ERRORS_MASK (0x7fff << 1)
209 #define RX_CMPL_ERRORS_SFT 1
210 #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
211 #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
212 #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1)
213 #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
214 #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
215 #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4)
216 #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5)
217 #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6)
218 #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7)
219 #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8)
220 #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9)
221 #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9)
222 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9)
223 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9)
224 #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9)
225 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9)
226 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9)
227 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9)
228 #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12)
229 #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12)
230 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12)
231 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12)
232 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12)
233 #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12)
234 #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12)
235 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12)
236 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
237 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12)
238
239 #define RX_CMPL_CFA_CODE_MASK (0xffff << 16)
240 #define RX_CMPL_CFA_CODE_SFT 16
241
242 __le32 rx_cmp_unused3;
243};
244
245#define RX_CMP_L2_ERRORS \
246 cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
247
248#define RX_CMP_L4_CS_BITS \
249 (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
250
251#define RX_CMP_L4_CS_ERR_BITS \
252 (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
253
254#define RX_CMP_L4_CS_OK(rxcmp1) \
255 (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \
256 !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
257
258#define RX_CMP_ENCAP(rxcmp1) \
259 ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \
260 RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
261
ee5c7fb3
SP
262#define RX_CMP_CFA_CODE(rxcmpl1) \
263 ((le32_to_cpu((rxcmpl1)->rx_cmp_cfa_code_errors_v2) & \
264 RX_CMPL_CFA_CODE_MASK) >> RX_CMPL_CFA_CODE_SFT)
265
c0c050c5
MC
266struct rx_agg_cmp {
267 __le32 rx_agg_cmp_len_flags_type;
268 #define RX_AGG_CMP_TYPE (0x3f << 0)
269 #define RX_AGG_CMP_LEN (0xffff << 16)
270 #define RX_AGG_CMP_LEN_SHIFT 16
271 u32 rx_agg_cmp_opaque;
272 __le32 rx_agg_cmp_v;
273 #define RX_AGG_CMP_V (1 << 0)
218a8a71
MC
274 #define RX_AGG_CMP_AGG_ID (0xffff << 16)
275 #define RX_AGG_CMP_AGG_ID_SHIFT 16
c0c050c5
MC
276 __le32 rx_agg_cmp_unused;
277};
278
218a8a71
MC
279#define TPA_AGG_AGG_ID(rx_agg) \
280 ((le32_to_cpu((rx_agg)->rx_agg_cmp_v) & \
281 RX_AGG_CMP_AGG_ID) >> RX_AGG_CMP_AGG_ID_SHIFT)
282
c0c050c5
MC
283struct rx_tpa_start_cmp {
284 __le32 rx_tpa_start_cmp_len_flags_type;
285 #define RX_TPA_START_CMP_TYPE (0x3f << 0)
286 #define RX_TPA_START_CMP_FLAGS (0x3ff << 6)
287 #define RX_TPA_START_CMP_FLAGS_SHIFT 6
218a8a71 288 #define RX_TPA_START_CMP_FLAGS_ERROR (0x1 << 6)
c0c050c5
MC
289 #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7)
290 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7
291 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
292 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
293 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
294 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
295 #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10)
218a8a71 296 #define RX_TPA_START_CMP_FLAGS_TIMESTAMP (0x1 << 11)
c0c050c5
MC
297 #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12)
298 #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12
299 #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
300 #define RX_TPA_START_CMP_LEN (0xffff << 16)
301 #define RX_TPA_START_CMP_LEN_SHIFT 16
302
303 u32 rx_tpa_start_cmp_opaque;
304 __le32 rx_tpa_start_cmp_misc_v1;
305 #define RX_TPA_START_CMP_V1 (0x1 << 0)
306 #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9)
307 #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9
308 #define RX_TPA_START_CMP_AGG_ID (0x7f << 25)
309 #define RX_TPA_START_CMP_AGG_ID_SHIFT 25
218a8a71
MC
310 #define RX_TPA_START_CMP_AGG_ID_P5 (0xffff << 16)
311 #define RX_TPA_START_CMP_AGG_ID_SHIFT_P5 16
c0c050c5
MC
312
313 __le32 rx_tpa_start_cmp_rss_hash;
314};
315
316#define TPA_START_HASH_VALID(rx_tpa_start) \
317 ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
318 cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
319
320#define TPA_START_HASH_TYPE(rx_tpa_start) \
614388ce
MC
321 (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
322 RX_TPA_START_CMP_RSS_HASH_TYPE) >> \
323 RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
c0c050c5
MC
324
325#define TPA_START_AGG_ID(rx_tpa_start) \
326 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
327 RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
328
218a8a71
MC
329#define TPA_START_AGG_ID_P5(rx_tpa_start) \
330 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
331 RX_TPA_START_CMP_AGG_ID_P5) >> RX_TPA_START_CMP_AGG_ID_SHIFT_P5)
332
333#define TPA_START_ERROR(rx_tpa_start) \
334 ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
335 cpu_to_le32(RX_TPA_START_CMP_FLAGS_ERROR))
336
c0c050c5
MC
337struct rx_tpa_start_cmp_ext {
338 __le32 rx_tpa_start_cmp_flags2;
339 #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0)
340 #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
341 #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
342 #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
94758f8d 343 #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8)
218a8a71
MC
344 #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL_VALID (0x1 << 9)
345 #define RX_TPA_START_CMP_FLAGS2_EXT_META_FORMAT (0x3 << 10)
346 #define RX_TPA_START_CMP_FLAGS2_EXT_META_FORMAT_SHIFT 10
347 #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL (0xffff << 16)
348 #define RX_TPA_START_CMP_FLAGS2_CSUM_CMPL_SHIFT 16
c0c050c5
MC
349
350 __le32 rx_tpa_start_cmp_metadata;
351 __le32 rx_tpa_start_cmp_cfa_code_v2;
352 #define RX_TPA_START_CMP_V2 (0x1 << 0)
218a8a71
MC
353 #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
354 #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_SHIFT 1
355 #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
356 #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
357 #define RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_FLUSH (0x5 << 1)
c0c050c5
MC
358 #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16)
359 #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16
94758f8d 360 __le32 rx_tpa_start_cmp_hdr_info;
c0c050c5
MC
361};
362
ee5c7fb3
SP
363#define TPA_START_CFA_CODE(rx_tpa_start) \
364 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) & \
365 RX_TPA_START_CMP_CFA_CODE) >> RX_TPA_START_CMPL_CFA_CODE_SHIFT)
366
50f011b6
MC
367#define TPA_START_IS_IPV6(rx_tpa_start) \
368 (!!((rx_tpa_start)->rx_tpa_start_cmp_flags2 & \
369 cpu_to_le32(RX_TPA_START_CMP_FLAGS2_IP_TYPE)))
370
218a8a71
MC
371#define TPA_START_ERROR_CODE(rx_tpa_start) \
372 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) & \
373 RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_MASK) >> \
374 RX_TPA_START_CMP_ERRORS_BUFFER_ERROR_SHIFT)
375
c0c050c5
MC
376struct rx_tpa_end_cmp {
377 __le32 rx_tpa_end_cmp_len_flags_type;
378 #define RX_TPA_END_CMP_TYPE (0x3f << 0)
379 #define RX_TPA_END_CMP_FLAGS (0x3ff << 6)
380 #define RX_TPA_END_CMP_FLAGS_SHIFT 6
381 #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7)
382 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7
383 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
384 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
385 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
386 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
387 #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10)
388 #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12)
389 #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12
390 #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
391 #define RX_TPA_END_CMP_LEN (0xffff << 16)
392 #define RX_TPA_END_CMP_LEN_SHIFT 16
393
394 u32 rx_tpa_end_cmp_opaque;
395 __le32 rx_tpa_end_cmp_misc_v1;
396 #define RX_TPA_END_CMP_V1 (0x1 << 0)
397 #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1)
398 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1
399 #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8)
400 #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8
401 #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16)
402 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16
403 #define RX_TPA_END_CMP_AGG_ID (0x7f << 25)
404 #define RX_TPA_END_CMP_AGG_ID_SHIFT 25
218a8a71
MC
405 #define RX_TPA_END_CMP_AGG_ID_P5 (0xffff << 16)
406 #define RX_TPA_END_CMP_AGG_ID_SHIFT_P5 16
c0c050c5
MC
407
408 __le32 rx_tpa_end_cmp_tsdelta;
409 #define RX_TPA_END_GRO_TS (0x1 << 31)
410};
411
412#define TPA_END_AGG_ID(rx_tpa_end) \
413 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
414 RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
415
218a8a71
MC
416#define TPA_END_AGG_ID_P5(rx_tpa_end) \
417 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
418 RX_TPA_END_CMP_AGG_ID_P5) >> RX_TPA_END_CMP_AGG_ID_SHIFT_P5)
419
420#define TPA_END_PAYLOAD_OFF(rx_tpa_end) \
421 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
422 RX_TPA_END_CMP_PAYLOAD_OFFSET) >> RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT)
423
424#define TPA_END_AGG_BUFS(rx_tpa_end) \
425 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
426 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT)
427
c0c050c5
MC
428#define TPA_END_TPA_SEGS(rx_tpa_end) \
429 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
430 RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
431
432#define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \
433 cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \
434 RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
435
436#define TPA_END_GRO(rx_tpa_end) \
437 ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \
438 RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
439
440#define TPA_END_GRO_TS(rx_tpa_end) \
a58a3e68
MC
441 (!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & \
442 cpu_to_le32(RX_TPA_END_GRO_TS)))
c0c050c5
MC
443
444struct rx_tpa_end_cmp_ext {
445 __le32 rx_tpa_end_cmp_dup_acks;
446 #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0)
218a8a71
MC
447 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_P5 (0xff << 16)
448 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT_P5 16
449 #define RX_TPA_END_CMP_AGG_BUFS_P5 (0xff << 24)
450 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT_P5 24
c0c050c5
MC
451
452 __le32 rx_tpa_end_cmp_seg_len;
453 #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0)
454
455 __le32 rx_tpa_end_cmp_errors_v2;
456 #define RX_TPA_END_CMP_V2 (0x1 << 0)
69c149e2 457 #define RX_TPA_END_CMP_ERRORS (0x3 << 1)
218a8a71 458 #define RX_TPA_END_CMP_ERRORS_P5 (0x7 << 1)
c0c050c5 459 #define RX_TPA_END_CMPL_ERRORS_SHIFT 1
218a8a71
MC
460 #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
461 #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
462 #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
463 #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_RSV_ERROR (0x4 << 1)
464 #define RX_TPA_END_CMP_ERRORS_BUFFER_ERROR_FLUSH (0x5 << 1)
c0c050c5
MC
465
466 u32 rx_tpa_end_cmp_start_opaque;
467};
468
69c149e2
MC
469#define TPA_END_ERRORS(rx_tpa_end_ext) \
470 ((rx_tpa_end_ext)->rx_tpa_end_cmp_errors_v2 & \
471 cpu_to_le32(RX_TPA_END_CMP_ERRORS))
472
218a8a71
MC
473#define TPA_END_PAYLOAD_OFF_P5(rx_tpa_end_ext) \
474 ((le32_to_cpu((rx_tpa_end_ext)->rx_tpa_end_cmp_dup_acks) & \
475 RX_TPA_END_CMP_PAYLOAD_OFFSET_P5) >> \
476 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT_P5)
477
478#define TPA_END_AGG_BUFS_P5(rx_tpa_end_ext) \
479 ((le32_to_cpu((rx_tpa_end_ext)->rx_tpa_end_cmp_dup_acks) & \
480 RX_TPA_END_CMP_AGG_BUFS_P5) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT_P5)
481
acfb50e4
VV
482#define EVENT_DATA1_RESET_NOTIFY_FATAL(data1) \
483 (((data1) & \
484 ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_MASK) ==\
485 ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_EXCEPTION_FATAL)
486
7e914027
MC
487#define EVENT_DATA1_RECOVERY_MASTER_FUNC(data1) \
488 !!((data1) & \
489 ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_MASTER_FUNC)
490
491#define EVENT_DATA1_RECOVERY_ENABLED(data1) \
492 !!((data1) & \
493 ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_RECOVERY_ENABLED)
494
e38287b7
MC
495struct nqe_cn {
496 __le16 type;
497 #define NQ_CN_TYPE_MASK 0x3fUL
498 #define NQ_CN_TYPE_SFT 0
499 #define NQ_CN_TYPE_CQ_NOTIFICATION 0x30UL
500 #define NQ_CN_TYPE_LAST NQ_CN_TYPE_CQ_NOTIFICATION
501 __le16 reserved16;
502 __le32 cq_handle_low;
503 __le32 v;
504 #define NQ_CN_V 0x1UL
505 __le32 cq_handle_high;
506};
507
c0c050c5
MC
508#define DB_IDX_MASK 0xffffff
509#define DB_IDX_VALID (0x1 << 26)
510#define DB_IRQ_DIS (0x1 << 27)
511#define DB_KEY_TX (0x0 << 28)
512#define DB_KEY_RX (0x1 << 28)
513#define DB_KEY_CP (0x2 << 28)
514#define DB_KEY_ST (0x3 << 28)
515#define DB_KEY_TX_PUSH (0x4 << 28)
516#define DB_LONG_TX_PUSH (0x2 << 24)
517
e4060d30
MC
518#define BNXT_MIN_ROCE_CP_RINGS 2
519#define BNXT_MIN_ROCE_STAT_CTXS 1
520
e38287b7
MC
521/* 64-bit doorbell */
522#define DBR_INDEX_MASK 0x0000000000ffffffULL
523#define DBR_XID_MASK 0x000fffff00000000ULL
524#define DBR_XID_SFT 32
525#define DBR_PATH_L2 (0x1ULL << 56)
526#define DBR_TYPE_SQ (0x0ULL << 60)
527#define DBR_TYPE_RQ (0x1ULL << 60)
528#define DBR_TYPE_SRQ (0x2ULL << 60)
529#define DBR_TYPE_SRQ_ARM (0x3ULL << 60)
530#define DBR_TYPE_CQ (0x4ULL << 60)
531#define DBR_TYPE_CQ_ARMSE (0x5ULL << 60)
532#define DBR_TYPE_CQ_ARMALL (0x6ULL << 60)
533#define DBR_TYPE_CQ_ARMENA (0x7ULL << 60)
534#define DBR_TYPE_SRQ_ARMENA (0x8ULL << 60)
535#define DBR_TYPE_CQ_CUTOFF_ACK (0x9ULL << 60)
536#define DBR_TYPE_NQ (0xaULL << 60)
537#define DBR_TYPE_NQ_ARM (0xbULL << 60)
538#define DBR_TYPE_NULL (0xfULL << 60)
539
ebdf73dc
MC
540#define DB_PF_OFFSET_P5 0x10000
541#define DB_VF_OFFSET_P5 0x4000
542
c0c050c5
MC
543#define INVALID_HW_RING_ID ((u16)-1)
544
c0c050c5
MC
545/* The hardware supports certain page sizes. Use the supported page sizes
546 * to allocate the rings.
547 */
548#if (PAGE_SHIFT < 12)
549#define BNXT_PAGE_SHIFT 12
550#elif (PAGE_SHIFT <= 13)
551#define BNXT_PAGE_SHIFT PAGE_SHIFT
552#elif (PAGE_SHIFT < 16)
553#define BNXT_PAGE_SHIFT 13
554#else
555#define BNXT_PAGE_SHIFT 16
556#endif
557
558#define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT)
559
2839f28b
MC
560/* The RXBD length is 16-bit so we can only support page sizes < 64K */
561#if (PAGE_SHIFT > 15)
562#define BNXT_RX_PAGE_SHIFT 15
563#else
564#define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
565#endif
566
567#define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
568
c61fb99c
MC
569#define BNXT_MAX_MTU 9500
570#define BNXT_MAX_PAGE_MODE_MTU \
c6d30e83
MC
571 ((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN - \
572 XDP_PACKET_HEADROOM)
c61fb99c 573
4ffcd582 574#define BNXT_MIN_PKT_SIZE 52
c0c050c5 575
51dd55b5
MC
576#define BNXT_DEFAULT_RX_RING_SIZE 511
577#define BNXT_DEFAULT_TX_RING_SIZE 511
c0c050c5
MC
578
579#define MAX_TPA 64
79632e9b 580#define MAX_TPA_P5 256
ec4d8e7c 581#define MAX_TPA_P5_MASK (MAX_TPA_P5 - 1)
79632e9b 582#define MAX_TPA_SEGS_P5 0x3f
c0c050c5 583
d0a42d6f
MC
584#if (BNXT_PAGE_SHIFT == 16)
585#define MAX_RX_PAGES 1
586#define MAX_RX_AGG_PAGES 4
587#define MAX_TX_PAGES 1
588#define MAX_CP_PAGES 8
589#else
c0c050c5
MC
590#define MAX_RX_PAGES 8
591#define MAX_RX_AGG_PAGES 32
592#define MAX_TX_PAGES 8
593#define MAX_CP_PAGES 64
d0a42d6f 594#endif
c0c050c5
MC
595
596#define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
597#define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
598#define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
599
600#define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
601#define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
602
603#define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
604
605#define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
606#define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
607
608#define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
609
610#define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1)
611#define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
612#define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1)
613
614#define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
615#define RX_IDX(x) ((x) & (RX_DESC_CNT - 1))
616
617#define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
618#define TX_IDX(x) ((x) & (TX_DESC_CNT - 1))
619
620#define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
621#define CP_IDX(x) ((x) & (CP_DESC_CNT - 1))
622
623#define TX_CMP_VALID(txcmp, raw_cons) \
624 (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \
625 !((raw_cons) & bp->cp_bit))
626
627#define RX_CMP_VALID(rxcmp1, raw_cons) \
628 (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
629 !((raw_cons) & bp->cp_bit))
630
631#define RX_AGG_CMP_VALID(agg, raw_cons) \
632 (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \
633 !((raw_cons) & bp->cp_bit))
634
0fcec985
MC
635#define NQ_CMP_VALID(nqcmp, raw_cons) \
636 (!!((nqcmp)->v & cpu_to_le32(NQ_CN_V)) == !((raw_cons) & bp->cp_bit))
637
c0c050c5
MC
638#define TX_CMP_TYPE(txcmp) \
639 (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
640
641#define RX_CMP_TYPE(rxcmp) \
642 (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
643
644#define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask)
645
646#define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask)
647
648#define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask)
649
650#define ADV_RAW_CMP(idx, n) ((idx) + (n))
651#define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1)
652#define RING_CMP(idx) ((idx) & bp->cp_ring_mask)
653#define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1))
654
e6ef2699 655#define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len)
e605db80 656#define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input)
ff4fe81d 657#define DFLT_HWRM_CMD_TIMEOUT 500
230d1f0d 658#define SHORT_HWRM_CMD_TIMEOUT 20
ff4fe81d 659#define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout)
c0c050c5 660#define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4)
57a8730b 661#define HWRM_COREDUMP_TIMEOUT ((HWRM_CMD_TIMEOUT) * 12)
c0c050c5
MC
662#define BNXT_HWRM_REQ_MAX_SIZE 128
663#define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \
664 BNXT_HWRM_REQ_MAX_SIZE)
9751e8e7
AG
665#define HWRM_SHORT_MIN_TIMEOUT 3
666#define HWRM_SHORT_MAX_TIMEOUT 10
667#define HWRM_SHORT_TIMEOUT_COUNTER 5
668
669#define HWRM_MIN_TIMEOUT 25
670#define HWRM_MAX_TIMEOUT 40
c0c050c5 671
cc559c1a
MC
672#define HWRM_TOTAL_TIMEOUT(n) (((n) <= HWRM_SHORT_TIMEOUT_COUNTER) ? \
673 ((n) * HWRM_SHORT_MIN_TIMEOUT) : \
674 (HWRM_SHORT_TIMEOUT_COUNTER * HWRM_SHORT_MIN_TIMEOUT + \
675 ((n) - HWRM_SHORT_TIMEOUT_COUNTER) * HWRM_MIN_TIMEOUT))
676
0000b81a 677#define HWRM_VALID_BIT_DELAY_USEC 150
cc559c1a 678
760b6d33
VD
679#define BNXT_HWRM_CHNL_CHIMP 0
680#define BNXT_HWRM_CHNL_KONG 1
681
f18c2b77
AG
682#define BNXT_RX_EVENT 1
683#define BNXT_AGG_EVENT 2
684#define BNXT_TX_EVENT 4
685#define BNXT_REDIRECT_EVENT 8
4e5dbbda 686
c0c050c5 687struct bnxt_sw_tx_bd {
f18c2b77
AG
688 union {
689 struct sk_buff *skb;
690 struct xdp_frame *xdpf;
691 };
c0c050c5 692 DEFINE_DMA_UNMAP_ADDR(mapping);
f18c2b77 693 DEFINE_DMA_UNMAP_LEN(len);
c0c050c5
MC
694 u8 is_gso;
695 u8 is_push;
c1ba92a8 696 u8 action;
38413406
MC
697 union {
698 unsigned short nr_frags;
699 u16 rx_prod;
700 };
c0c050c5
MC
701};
702
703struct bnxt_sw_rx_bd {
6bb19474
MC
704 void *data;
705 u8 *data_ptr;
11cd119d 706 dma_addr_t mapping;
c0c050c5
MC
707};
708
709struct bnxt_sw_rx_agg_bd {
710 struct page *page;
89d0a06c 711 unsigned int offset;
c0c050c5
MC
712 dma_addr_t mapping;
713};
714
6fe19886 715struct bnxt_ring_mem_info {
c0c050c5
MC
716 int nr_pages;
717 int page_size;
4f49b2b8 718 u16 flags;
66cca20a
MC
719#define BNXT_RMEM_VALID_PTE_FLAG 1
720#define BNXT_RMEM_RING_PTE_FLAG 2
4f49b2b8
MC
721#define BNXT_RMEM_USE_FULL_PAGE_FLAG 4
722
723 u16 depth;
3be8136c 724 u8 init_val;
66cca20a 725
c0c050c5
MC
726 void **pg_arr;
727 dma_addr_t *dma_arr;
728
729 __le64 *pg_tbl;
730 dma_addr_t pg_tbl_map;
731
732 int vmem_size;
733 void **vmem;
6fe19886
MC
734};
735
736struct bnxt_ring_struct {
737 struct bnxt_ring_mem_info ring_mem;
c0c050c5
MC
738
739 u16 fw_ring_id; /* Ring id filled by Chimp FW */
9899bb59
MC
740 union {
741 u16 grp_idx;
742 u16 map_idx; /* Used by cmpl rings */
743 };
23aefdd7 744 u32 handle;
c0c050c5
MC
745 u8 queue_id;
746};
747
748struct tx_push_bd {
749 __le32 doorbell;
4419dbe6
MC
750 __le32 tx_bd_len_flags_type;
751 u32 tx_bd_opaque;
c0c050c5
MC
752 struct tx_bd_ext txbd2;
753};
754
4419dbe6
MC
755struct tx_push_buffer {
756 struct tx_push_bd push_bd;
757 u32 data[25];
758};
759
697197e5
MC
760struct bnxt_db_info {
761 void __iomem *doorbell;
762 union {
763 u64 db_key64;
764 u32 db_key32;
765 };
766};
767
c0c050c5 768struct bnxt_tx_ring_info {
b6ab4b01 769 struct bnxt_napi *bnapi;
c0c050c5
MC
770 u16 tx_prod;
771 u16 tx_cons;
a960dec9 772 u16 txq_index;
697197e5 773 struct bnxt_db_info tx_db;
c0c050c5
MC
774
775 struct tx_bd *tx_desc_ring[MAX_TX_PAGES];
776 struct bnxt_sw_tx_bd *tx_buf_ring;
777
778 dma_addr_t tx_desc_mapping[MAX_TX_PAGES];
779
4419dbe6 780 struct tx_push_buffer *tx_push;
c0c050c5 781 dma_addr_t tx_push_mapping;
4419dbe6 782 __le64 data_mapping;
c0c050c5
MC
783
784#define BNXT_DEV_STATE_CLOSING 0x1
785 u32 dev_state;
786
787 struct bnxt_ring_struct tx_ring_struct;
788};
789
74706afa
MC
790#define BNXT_LEGACY_COAL_CMPL_PARAMS \
791 (RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN | \
792 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MAX | \
793 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET | \
794 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE | \
795 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR | \
796 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT | \
797 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR | \
798 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR_DURING_INT | \
799 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_AGGR_INT)
800
801#define BNXT_COAL_CMPL_ENABLES \
802 (RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR | \
803 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_CMPL_AGGR_DMA_TMR | \
804 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MAX | \
805 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_AGGR_INT)
806
807#define BNXT_COAL_CMPL_MIN_TMR_ENABLE \
808 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MIN
809
810#define BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE \
811 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR_DURING_INT
812
813struct bnxt_coal_cap {
814 u32 cmpl_params;
815 u32 nq_params;
816 u16 num_cmpl_dma_aggr_max;
817 u16 num_cmpl_dma_aggr_during_int_max;
818 u16 cmpl_aggr_dma_tmr_max;
819 u16 cmpl_aggr_dma_tmr_during_int_max;
820 u16 int_lat_tmr_min_max;
821 u16 int_lat_tmr_max_max;
822 u16 num_cmpl_aggr_int_max;
823 u16 timer_units;
824};
825
6a8788f2
AG
826struct bnxt_coal {
827 u16 coal_ticks;
828 u16 coal_ticks_irq;
829 u16 coal_bufs;
830 u16 coal_bufs_irq;
831 /* RING_IDLE enabled when coal ticks < idle_thresh */
832 u16 idle_thresh;
833 u8 bufs_per_record;
834 u8 budget;
835};
836
c0c050c5 837struct bnxt_tpa_info {
6bb19474
MC
838 void *data;
839 u8 *data_ptr;
c0c050c5
MC
840 dma_addr_t mapping;
841 u16 len;
842 unsigned short gso_type;
843 u32 flags2;
844 u32 metadata;
845 enum pkt_hash_types hash_type;
846 u32 rss_hash;
94758f8d
MC
847 u32 hdr_info;
848
849#define BNXT_TPA_L4_SIZE(hdr_info) \
850 (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
851
852#define BNXT_TPA_INNER_L3_OFF(hdr_info) \
853 (((hdr_info) >> 18) & 0x1ff)
854
855#define BNXT_TPA_INNER_L2_OFF(hdr_info) \
856 (((hdr_info) >> 9) & 0x1ff)
857
858#define BNXT_TPA_OUTER_L3_OFF(hdr_info) \
859 ((hdr_info) & 0x1ff)
4ab0c6a8
SP
860
861 u16 cfa_code; /* cfa_code in TPA start compl */
79632e9b
MC
862 u8 agg_count;
863 struct rx_agg_cmp *agg_arr;
c0c050c5
MC
864};
865
ec4d8e7c
MC
866#define BNXT_AGG_IDX_BMAP_SIZE (MAX_TPA_P5 / BITS_PER_LONG)
867
868struct bnxt_tpa_idx_map {
869 u16 agg_id_tbl[1024];
870 unsigned long agg_idx_bmap[BNXT_AGG_IDX_BMAP_SIZE];
871};
872
c0c050c5 873struct bnxt_rx_ring_info {
b6ab4b01 874 struct bnxt_napi *bnapi;
c0c050c5
MC
875 u16 rx_prod;
876 u16 rx_agg_prod;
877 u16 rx_sw_agg_prod;
376a5b86 878 u16 rx_next_cons;
697197e5
MC
879 struct bnxt_db_info rx_db;
880 struct bnxt_db_info rx_agg_db;
c0c050c5 881
c6d30e83
MC
882 struct bpf_prog *xdp_prog;
883
c0c050c5
MC
884 struct rx_bd *rx_desc_ring[MAX_RX_PAGES];
885 struct bnxt_sw_rx_bd *rx_buf_ring;
886
887 struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES];
888 struct bnxt_sw_rx_agg_bd *rx_agg_ring;
889
890 unsigned long *rx_agg_bmap;
891 u16 rx_agg_bmap_size;
892
89d0a06c
MC
893 struct page *rx_page;
894 unsigned int rx_page_offset;
895
c0c050c5
MC
896 dma_addr_t rx_desc_mapping[MAX_RX_PAGES];
897 dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
898
899 struct bnxt_tpa_info *rx_tpa;
ec4d8e7c 900 struct bnxt_tpa_idx_map *rx_tpa_idx_map;
c0c050c5
MC
901
902 struct bnxt_ring_struct rx_ring_struct;
903 struct bnxt_ring_struct rx_agg_ring_struct;
96a8604f 904 struct xdp_rxq_info xdp_rxq;
322b87ca 905 struct page_pool *page_pool;
c0c050c5
MC
906};
907
9d8b5f05
MC
908struct bnxt_rx_sw_stats {
909 u64 rx_l4_csum_errors;
910 u64 rx_buf_errors;
911};
912
913struct bnxt_cmn_sw_stats {
914 u64 missed_irqs;
915};
916
917struct bnxt_sw_stats {
918 struct bnxt_rx_sw_stats rx;
919 struct bnxt_cmn_sw_stats cmn;
920};
921
177a6cde 922struct bnxt_stats_mem {
a37120b2
MC
923 u64 *sw_stats;
924 u64 *hw_masks;
177a6cde
MC
925 void *hw_stats;
926 dma_addr_t hw_stats_map;
927 int len;
928};
929
c0c050c5 930struct bnxt_cp_ring_info {
50e3ab78 931 struct bnxt_napi *bnapi;
c0c050c5 932 u32 cp_raw_cons;
697197e5 933 struct bnxt_db_info cp_db;
c0c050c5 934
3675b92f 935 u8 had_work_done:1;
0fcec985 936 u8 has_more_work:1;
3675b92f 937
ffd77621
MC
938 u32 last_cp_raw_cons;
939
6a8788f2
AG
940 struct bnxt_coal rx_ring_coal;
941 u64 rx_packets;
942 u64 rx_bytes;
943 u64 event_ctr;
944
8960b389 945 struct dim dim;
6a8788f2 946
e38287b7
MC
947 union {
948 struct tx_cmp *cp_desc_ring[MAX_CP_PAGES];
949 struct nqe_cn *nq_desc_ring[MAX_CP_PAGES];
950 };
c0c050c5
MC
951
952 dma_addr_t cp_desc_mapping[MAX_CP_PAGES];
953
177a6cde 954 struct bnxt_stats_mem stats;
c0c050c5 955 u32 hw_stats_ctx_id;
9d8b5f05
MC
956
957 struct bnxt_sw_stats sw_stats;
c0c050c5
MC
958
959 struct bnxt_ring_struct cp_ring_struct;
e38287b7
MC
960
961 struct bnxt_cp_ring_info *cp_ring_arr[2];
50e3ab78
MC
962#define BNXT_RX_HDL 0
963#define BNXT_TX_HDL 1
c0c050c5
MC
964};
965
966struct bnxt_napi {
967 struct napi_struct napi;
968 struct bnxt *bp;
969
970 int index;
971 struct bnxt_cp_ring_info cp_ring;
b6ab4b01
MC
972 struct bnxt_rx_ring_info *rx_ring;
973 struct bnxt_tx_ring_info *tx_ring;
c0c050c5 974
fa3e93e8
MC
975 void (*tx_int)(struct bnxt *, struct bnxt_napi *,
976 int);
3675b92f
MC
977 int tx_pkts;
978 u8 events;
979
fa3e93e8
MC
980 u32 flags;
981#define BNXT_NAPI_FLAG_XDP 0x1
982
fa7e2812 983 bool in_reset;
c0c050c5
MC
984};
985
c0c050c5
MC
986struct bnxt_irq {
987 irq_handler_t handler;
988 unsigned int vector;
56f0fd80
VV
989 u8 requested:1;
990 u8 have_cpumask:1;
c0c050c5 991 char name[IFNAMSIZ + 2];
56f0fd80 992 cpumask_var_t cpu_mask;
c0c050c5
MC
993};
994
995#define HWRM_RING_ALLOC_TX 0x1
996#define HWRM_RING_ALLOC_RX 0x2
997#define HWRM_RING_ALLOC_AGG 0x4
998#define HWRM_RING_ALLOC_CMPL 0x8
697197e5 999#define HWRM_RING_ALLOC_NQ 0x10
c0c050c5
MC
1000
1001#define INVALID_STATS_CTX_ID -1
1002
c0c050c5
MC
1003struct bnxt_ring_grp_info {
1004 u16 fw_stats_ctx;
1005 u16 fw_grp_id;
1006 u16 rx_fw_ring_id;
1007 u16 agg_fw_ring_id;
1008 u16 cp_fw_ring_id;
1009};
1010
1011struct bnxt_vnic_info {
1012 u16 fw_vnic_id; /* returned by Chimp during alloc */
44c6f72a 1013#define BNXT_MAX_CTX_PER_VNIC 8
94ce9caa 1014 u16 fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
c0c050c5
MC
1015 u16 fw_l2_ctx_id;
1016#define BNXT_MAX_UC_ADDRS 4
1017 __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
1018 /* index 0 always dev_addr */
1019 u16 uc_filter_count;
1020 u8 *uc_list;
1021
1022 u16 *fw_grp_ids;
c0c050c5
MC
1023 dma_addr_t rss_table_dma_addr;
1024 __le16 *rss_table;
1025 dma_addr_t rss_hash_key_dma_addr;
1026 u64 *rss_hash_key;
34370d24
MC
1027 int rss_table_size;
1028#define BNXT_RSS_TABLE_ENTRIES_P5 64
1029#define BNXT_RSS_TABLE_SIZE_P5 (BNXT_RSS_TABLE_ENTRIES_P5 * 4)
1030#define BNXT_RSS_TABLE_MAX_TBL_P5 8
1031#define BNXT_MAX_RSS_TABLE_SIZE_P5 \
1032 (BNXT_RSS_TABLE_SIZE_P5 * BNXT_RSS_TABLE_MAX_TBL_P5)
1667cbf6
MC
1033#define BNXT_MAX_RSS_TABLE_ENTRIES_P5 \
1034 (BNXT_RSS_TABLE_ENTRIES_P5 * BNXT_RSS_TABLE_MAX_TBL_P5)
34370d24 1035
c0c050c5
MC
1036 u32 rx_mask;
1037
1038 u8 *mc_list;
1039 int mc_list_size;
1040 int mc_list_count;
1041 dma_addr_t mc_list_mapping;
1042#define BNXT_MAX_MC_ADDRS 16
1043
1044 u32 flags;
1045#define BNXT_VNIC_RSS_FLAG 1
1046#define BNXT_VNIC_RFS_FLAG 2
1047#define BNXT_VNIC_MCAST_FLAG 4
1048#define BNXT_VNIC_UCAST_FLAG 8
ae10ae74 1049#define BNXT_VNIC_RFS_NEW_RSS_FLAG 0x10
c0c050c5
MC
1050};
1051
6a4f2947
MC
1052struct bnxt_hw_resc {
1053 u16 min_rsscos_ctxs;
c0c050c5 1054 u16 max_rsscos_ctxs;
6a4f2947 1055 u16 min_cp_rings;
c0c050c5 1056 u16 max_cp_rings;
6a4f2947
MC
1057 u16 resv_cp_rings;
1058 u16 min_tx_rings;
c0c050c5 1059 u16 max_tx_rings;
6a4f2947 1060 u16 resv_tx_rings;
db4723b3 1061 u16 max_tx_sch_inputs;
6a4f2947 1062 u16 min_rx_rings;
c0c050c5 1063 u16 max_rx_rings;
6a4f2947
MC
1064 u16 resv_rx_rings;
1065 u16 min_hw_ring_grps;
b72d4a68 1066 u16 max_hw_ring_grps;
6a4f2947
MC
1067 u16 resv_hw_ring_grps;
1068 u16 min_l2_ctxs;
c0c050c5 1069 u16 max_l2_ctxs;
6a4f2947 1070 u16 min_vnics;
c0c050c5 1071 u16 max_vnics;
6a4f2947
MC
1072 u16 resv_vnics;
1073 u16 min_stat_ctxs;
c0c050c5 1074 u16 max_stat_ctxs;
780baad4 1075 u16 resv_stat_ctxs;
f7588cd8 1076 u16 max_nqs;
6a4f2947 1077 u16 max_irqs;
75720e63 1078 u16 resv_irqs;
6a4f2947
MC
1079};
1080
1081#if defined(CONFIG_BNXT_SRIOV)
1082struct bnxt_vf_info {
1083 u16 fw_fid;
91cdda40
VV
1084 u8 mac_addr[ETH_ALEN]; /* PF assigned MAC Address */
1085 u8 vf_mac_addr[ETH_ALEN]; /* VF assigned MAC address, only
1086 * stored by PF.
1087 */
c0c050c5 1088 u16 vlan;
2a516444 1089 u16 func_qcfg_flags;
c0c050c5
MC
1090 u32 flags;
1091#define BNXT_VF_QOS 0x1
1092#define BNXT_VF_SPOOFCHK 0x2
1093#define BNXT_VF_LINK_FORCED 0x4
1094#define BNXT_VF_LINK_UP 0x8
746df139 1095#define BNXT_VF_TRUST 0x10
c0c050c5
MC
1096 u32 min_tx_rate;
1097 u32 max_tx_rate;
1098 void *hwrm_cmd_req_addr;
1099 dma_addr_t hwrm_cmd_req_dma_addr;
1100};
379a80a1 1101#endif
c0c050c5
MC
1102
1103struct bnxt_pf_info {
1104#define BNXT_FIRST_PF_FID 1
1105#define BNXT_FIRST_VF_FID 128
a58a3e68
MC
1106 u16 fw_fid;
1107 u16 port_id;
c0c050c5 1108 u8 mac_addr[ETH_ALEN];
c0c050c5
MC
1109 u32 first_vf_id;
1110 u16 active_vfs;
230d1f0d 1111 u16 registered_vfs;
c0c050c5
MC
1112 u16 max_vfs;
1113 u32 max_encap_records;
1114 u32 max_decap_records;
1115 u32 max_tx_em_flows;
1116 u32 max_tx_wm_flows;
1117 u32 max_rx_em_flows;
1118 u32 max_rx_wm_flows;
1119 unsigned long *vf_event_bmap;
1120 u16 hwrm_cmd_req_pages;
4673d664
MC
1121 u8 vf_resv_strategy;
1122#define BNXT_VF_RESV_STRATEGY_MAXIMAL 0
1123#define BNXT_VF_RESV_STRATEGY_MINIMAL 1
bf82736d 1124#define BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC 2
c0c050c5
MC
1125 void *hwrm_cmd_req_addr[4];
1126 dma_addr_t hwrm_cmd_req_dma_addr[4];
1127 struct bnxt_vf_info *vf;
1128};
c0c050c5
MC
1129
1130struct bnxt_ntuple_filter {
1131 struct hlist_node hash;
a54c4d74 1132 u8 dst_mac_addr[ETH_ALEN];
c0c050c5
MC
1133 u8 src_mac_addr[ETH_ALEN];
1134 struct flow_keys fkeys;
1135 __le64 filter_id;
1136 u16 sw_id;
a54c4d74 1137 u8 l2_fltr_idx;
c0c050c5
MC
1138 u16 rxq;
1139 u32 flow_id;
1140 unsigned long state;
1141#define BNXT_FLTR_VALID 0
1142#define BNXT_FLTR_UPDATE 1
1143};
1144
c0c050c5 1145struct bnxt_link_info {
03efbec0 1146 u8 phy_type;
c0c050c5
MC
1147 u8 media_type;
1148 u8 transceiver;
1149 u8 phy_addr;
1150 u8 phy_link_status;
1151#define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK
1152#define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL
1153#define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK
1154 u8 wire_speed;
3128e811
MC
1155 u8 phy_state;
1156#define BNXT_PHY_STATE_ENABLED 0
1157#define BNXT_PHY_STATE_DISABLED 1
1158
c0c050c5
MC
1159 u8 link_up;
1160 u8 duplex;
acb20054
MC
1161#define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF
1162#define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
c0c050c5
MC
1163 u8 pause;
1164#define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX
1165#define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX
1166#define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \
1167 PORT_PHY_QCFG_RESP_PAUSE_TX)
3277360e 1168 u8 lp_pause;
c0c050c5
MC
1169 u8 auto_pause_setting;
1170 u8 force_pause_setting;
1171 u8 duplex_setting;
1172 u8 auto_mode;
1173#define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \
1174 (mode) <= BNXT_LINK_AUTO_MSK)
1175#define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
1176#define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
1177#define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
1178#define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
11f15ed3 1179#define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
c0c050c5
MC
1180#define PHY_VER_LEN 3
1181 u8 phy_ver[PHY_VER_LEN];
1182 u16 link_speed;
1183#define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
1184#define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
1185#define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
1186#define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
1187#define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
1188#define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
1189#define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
1190#define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
1191#define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
38a21b34 1192#define BNXT_LINK_SPEED_100GB PORT_PHY_QCFG_RESP_LINK_SPEED_100GB
c0c050c5 1193 u16 support_speeds;
d058426e 1194 u16 support_pam4_speeds;
68515a18 1195 u16 auto_link_speeds; /* fw adv setting */
c0c050c5
MC
1196#define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
1197#define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
1198#define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
1199#define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
1200#define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
1201#define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
1202#define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
1203#define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
1204#define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
38a21b34 1205#define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB
d058426e
EP
1206 u16 auto_pam4_link_speeds;
1207#define BNXT_LINK_PAM4_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_50G
1208#define BNXT_LINK_PAM4_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_100G
1209#define BNXT_LINK_PAM4_SPEED_MSK_200GB PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_200G
93ed8117 1210 u16 support_auto_speeds;
d058426e 1211 u16 support_pam4_auto_speeds;
3277360e 1212 u16 lp_auto_link_speeds;
d058426e 1213 u16 lp_auto_pam4_link_speeds;
c0c050c5 1214 u16 force_link_speed;
d058426e 1215 u16 force_pam4_link_speed;
c0c050c5 1216 u32 preemphasis;
42ee18fe 1217 u8 module_status;
8b277589 1218 u8 active_fec_sig_mode;
e70c752f 1219 u16 fec_cfg;
8b277589
MC
1220#define BNXT_FEC_NONE PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED
1221#define BNXT_FEC_AUTONEG_CAP PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED
e70c752f 1222#define BNXT_FEC_AUTONEG PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
8b277589
MC
1223#define BNXT_FEC_ENC_BASE_R_CAP \
1224 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED
e70c752f 1225#define BNXT_FEC_ENC_BASE_R PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
8b277589
MC
1226#define BNXT_FEC_ENC_RS_CAP \
1227 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED
1228#define BNXT_FEC_ENC_LLRS_CAP \
1229 (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_SUPPORTED | \
1230 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_SUPPORTED)
1231#define BNXT_FEC_ENC_RS \
1232 (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED | \
1233 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_1XN_ENABLED | \
1234 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_IEEE_ENABLED)
1235#define BNXT_FEC_ENC_LLRS \
1236 (PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_ENABLED | \
1237 PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_ENABLED)
c0c050c5
MC
1238
1239 /* copy of requested setting from ethtool cmd */
1240 u8 autoneg;
1241#define BNXT_AUTONEG_SPEED 1
1242#define BNXT_AUTONEG_FLOW_CTRL 2
d058426e
EP
1243 u8 req_signal_mode;
1244#define BNXT_SIG_MODE_NRZ PORT_PHY_QCFG_RESP_SIGNAL_MODE_NRZ
1245#define BNXT_SIG_MODE_PAM4 PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4
c0c050c5
MC
1246 u8 req_duplex;
1247 u8 req_flow_ctrl;
1248 u16 req_link_speed;
68515a18 1249 u16 advertising; /* user adv setting */
d058426e 1250 u16 advertising_pam4;
c0c050c5 1251 bool force_link_chng;
4bb13abf 1252
a1ef4a79
MC
1253 bool phy_retry;
1254 unsigned long phy_retry_expires;
1255
c0c050c5
MC
1256 /* a copy of phy_qcfg output used to report link
1257 * info to VF
1258 */
1259 struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
1260};
1261
1262#define BNXT_MAX_QUEUE 8
1263
1264struct bnxt_queue_info {
1265 u8 queue_id;
1266 u8 queue_profile;
1267};
1268
5ad2cbee
MC
1269#define BNXT_MAX_LED 4
1270
1271struct bnxt_led_info {
1272 u8 led_id;
1273 u8 led_type;
1274 u8 led_group_id;
1275 u8 unused;
1276 __le16 led_state_caps;
1277#define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \
1278 cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
1279
1280 __le16 led_color_caps;
1281};
1282
eb513658
MC
1283#define BNXT_MAX_TEST 8
1284
1285struct bnxt_test_info {
1286 u8 offline_mask;
55fd0cf3 1287 u8 flags;
8a60efd1
MC
1288#define BNXT_TEST_FL_EXT_LPBK 0x1
1289#define BNXT_TEST_FL_AN_PHY_LPBK 0x2
eb513658
MC
1290 u16 timeout;
1291 char string[BNXT_MAX_TEST][ETH_GSTRING_LEN];
1292};
1293
b5d600b0
VV
1294#define CHIMP_REG_VIEW_ADDR \
1295 ((bp->flags & BNXT_FLAG_CHIP_P5) ? 0x80000000 : 0xb1000000)
1296
2e9ee398
VD
1297#define BNXT_GRCPF_REG_CHIMP_COMM 0x0
1298#define BNXT_GRCPF_REG_CHIMP_COMM_TRIGGER 0x100
1299#define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
1300#define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014
1301#define BNXT_CAG_REG_BASE 0x300000
11809490 1302
760b6d33
VD
1303#define BNXT_GRCPF_REG_KONG_COMM 0xA00
1304#define BNXT_GRCPF_REG_KONG_COMM_TRIGGER 0xB00
1305
9ffbd677
MC
1306#define BNXT_GRC_BASE_MASK 0xfffff000
1307#define BNXT_GRC_OFFSET_MASK 0x00000ffc
1308
5a84acbe
SP
1309struct bnxt_tc_flow_stats {
1310 u64 packets;
1311 u64 bytes;
1312};
1313
627c89d0
SB
1314#ifdef CONFIG_BNXT_FLOWER_OFFLOAD
1315struct bnxt_flower_indr_block_cb_priv {
1316 struct net_device *tunnel_netdev;
1317 struct bnxt *bp;
1318 struct list_head list;
1319};
1320#endif
1321
2ae7408f
SP
1322struct bnxt_tc_info {
1323 bool enabled;
1324
1325 /* hash table to store TC offloaded flows */
1326 struct rhashtable flow_table;
1327 struct rhashtable_params flow_ht_params;
1328
1329 /* hash table to store L2 keys of TC flows */
1330 struct rhashtable l2_table;
1331 struct rhashtable_params l2_ht_params;
8c95f773
SP
1332 /* hash table to store L2 keys for TC tunnel decap */
1333 struct rhashtable decap_l2_table;
1334 struct rhashtable_params decap_l2_ht_params;
1335 /* hash table to store tunnel decap entries */
1336 struct rhashtable decap_table;
1337 struct rhashtable_params decap_ht_params;
1338 /* hash table to store tunnel encap entries */
1339 struct rhashtable encap_table;
1340 struct rhashtable_params encap_ht_params;
2ae7408f
SP
1341
1342 /* lock to atomically add/del an l2 node when a flow is
1343 * added or deleted.
1344 */
1345 struct mutex lock;
1346
5a84acbe
SP
1347 /* Fields used for batching stats query */
1348 struct rhashtable_iter iter;
1349#define BNXT_FLOW_STATS_BATCH_MAX 10
1350 struct bnxt_tc_stats_batch {
1351 void *flow_node;
1352 struct bnxt_tc_flow_stats hw_stats;
1353 } stats_batch[BNXT_FLOW_STATS_BATCH_MAX];
1354
2ae7408f
SP
1355 /* Stat counter mask (width) */
1356 u64 bytes_mask;
1357 u64 packets_mask;
1358};
1359
4ab0c6a8
SP
1360struct bnxt_vf_rep_stats {
1361 u64 packets;
1362 u64 bytes;
1363 u64 dropped;
1364};
1365
1366struct bnxt_vf_rep {
1367 struct bnxt *bp;
1368 struct net_device *dev;
ee5c7fb3 1369 struct metadata_dst *dst;
4ab0c6a8
SP
1370 u16 vf_idx;
1371 u16 tx_cfa_action;
1372 u16 rx_cfa_code;
1373
1374 struct bnxt_vf_rep_stats rx_stats;
1375 struct bnxt_vf_rep_stats tx_stats;
1376};
1377
66cca20a
MC
1378#define PTU_PTE_VALID 0x1UL
1379#define PTU_PTE_LAST 0x2UL
1380#define PTU_PTE_NEXT_TO_LAST 0x4UL
1381
98f04cf0 1382#define MAX_CTX_PAGES (BNXT_PAGE_SIZE / 8)
08fe9d18 1383#define MAX_CTX_TOTAL_PAGES (MAX_CTX_PAGES * MAX_CTX_PAGES)
98f04cf0
MC
1384
1385struct bnxt_ctx_pg_info {
1386 u32 entries;
08fe9d18 1387 u32 nr_pages;
98f04cf0
MC
1388 void *ctx_pg_arr[MAX_CTX_PAGES];
1389 dma_addr_t ctx_dma_arr[MAX_CTX_PAGES];
1390 struct bnxt_ring_mem_info ring_mem;
08fe9d18 1391 struct bnxt_ctx_pg_info **ctx_pg_tbl;
98f04cf0
MC
1392};
1393
1394struct bnxt_ctx_mem_info {
1395 u32 qp_max_entries;
1396 u16 qp_min_qp1_entries;
1397 u16 qp_max_l2_entries;
1398 u16 qp_entry_size;
1399 u16 srq_max_l2_entries;
1400 u32 srq_max_entries;
1401 u16 srq_entry_size;
1402 u16 cq_max_l2_entries;
1403 u32 cq_max_entries;
1404 u16 cq_entry_size;
1405 u16 vnic_max_vnic_entries;
1406 u16 vnic_max_ring_table_entries;
1407 u16 vnic_entry_size;
1408 u32 stat_max_entries;
1409 u16 stat_entry_size;
1410 u16 tqm_entry_size;
1411 u32 tqm_min_entries_per_ring;
1412 u32 tqm_max_entries_per_ring;
1413 u32 mrav_max_entries;
1414 u16 mrav_entry_size;
1415 u16 tim_entry_size;
1416 u32 tim_max_entries;
53579e37 1417 u16 mrav_num_entries_units;
98f04cf0 1418 u8 tqm_entries_multiple;
3be8136c 1419 u8 ctx_kind_initializer;
ac3158cb 1420 u8 tqm_fp_rings_count;
98f04cf0
MC
1421
1422 u32 flags;
1423 #define BNXT_CTX_FLAG_INITED 0x01
1424
1425 struct bnxt_ctx_pg_info qp_mem;
1426 struct bnxt_ctx_pg_info srq_mem;
1427 struct bnxt_ctx_pg_info cq_mem;
1428 struct bnxt_ctx_pg_info vnic_mem;
1429 struct bnxt_ctx_pg_info stat_mem;
cf6daed0
MC
1430 struct bnxt_ctx_pg_info mrav_mem;
1431 struct bnxt_ctx_pg_info tim_mem;
98f04cf0
MC
1432 struct bnxt_ctx_pg_info *tqm_mem[9];
1433};
1434
07f83d72
MC
1435struct bnxt_fw_health {
1436 u32 flags;
1437 u32 polling_dsecs;
1438 u32 master_func_wait_dsecs;
1439 u32 normal_func_wait_dsecs;
1440 u32 post_reset_wait_dsecs;
1441 u32 post_reset_max_wait_dsecs;
1442 u32 regs[4];
1443 u32 mapped_regs[4];
1444#define BNXT_FW_HEALTH_REG 0
1445#define BNXT_FW_HEARTBEAT_REG 1
1446#define BNXT_FW_RESET_CNT_REG 2
1447#define BNXT_FW_RESET_INPROG_REG 3
1448 u32 fw_reset_inprog_reg_mask;
1449 u32 last_fw_heartbeat;
1450 u32 last_fw_reset_cnt;
1451 u8 enabled:1;
1452 u8 master:1;
e4e38237 1453 u8 fatal:1;
07f83d72
MC
1454 u8 tmr_multiplier;
1455 u8 tmr_counter;
1456 u8 fw_reset_seq_cnt;
1457 u32 fw_reset_seq_regs[16];
1458 u32 fw_reset_seq_vals[16];
1459 u32 fw_reset_seq_delay_msec[16];
6763c779 1460 struct devlink_health_reporter *fw_reporter;
657a33c8 1461 struct devlink_health_reporter *fw_reset_reporter;
acfb50e4 1462 struct devlink_health_reporter *fw_fatal_reporter;
657a33c8
VV
1463};
1464
1465struct bnxt_fw_reporter_ctx {
1466 unsigned long sp_event;
07f83d72
MC
1467};
1468
1469#define BNXT_FW_HEALTH_REG_TYPE_MASK 3
1470#define BNXT_FW_HEALTH_REG_TYPE_CFG 0
1471#define BNXT_FW_HEALTH_REG_TYPE_GRC 1
1472#define BNXT_FW_HEALTH_REG_TYPE_BAR0 2
1473#define BNXT_FW_HEALTH_REG_TYPE_BAR1 3
1474
1475#define BNXT_FW_HEALTH_REG_TYPE(reg) ((reg) & BNXT_FW_HEALTH_REG_TYPE_MASK)
1476#define BNXT_FW_HEALTH_REG_OFF(reg) ((reg) & ~BNXT_FW_HEALTH_REG_TYPE_MASK)
9ffbd677
MC
1477
1478#define BNXT_FW_HEALTH_WIN_BASE 0x3000
1479#define BNXT_FW_HEALTH_WIN_MAP_OFF 8
07f83d72 1480
6763c779 1481#define BNXT_FW_STATUS_HEALTHY 0x8000
4037eb71 1482#define BNXT_FW_STATUS_SHUTDOWN 0x100000
6763c779 1483
c0c050c5
MC
1484struct bnxt {
1485 void __iomem *bar0;
1486 void __iomem *bar1;
1487 void __iomem *bar2;
1488
1489 u32 reg_base;
659c805c
MC
1490 u16 chip_num;
1491#define CHIP_NUM_57301 0x16c8
1492#define CHIP_NUM_57302 0x16c9
1493#define CHIP_NUM_57304 0x16ca
3e8060fa 1494#define CHIP_NUM_58700 0x16cd
659c805c
MC
1495#define CHIP_NUM_57402 0x16d0
1496#define CHIP_NUM_57404 0x16d1
1497#define CHIP_NUM_57406 0x16d2
3284f9e1 1498#define CHIP_NUM_57407 0x16d5
659c805c
MC
1499
1500#define CHIP_NUM_57311 0x16ce
1501#define CHIP_NUM_57312 0x16cf
1502#define CHIP_NUM_57314 0x16df
3284f9e1 1503#define CHIP_NUM_57317 0x16e0
659c805c
MC
1504#define CHIP_NUM_57412 0x16d6
1505#define CHIP_NUM_57414 0x16d7
1506#define CHIP_NUM_57416 0x16d8
1507#define CHIP_NUM_57417 0x16d9
3284f9e1
MC
1508#define CHIP_NUM_57412L 0x16da
1509#define CHIP_NUM_57414L 0x16db
1510
1511#define CHIP_NUM_5745X 0xd730
fb4cd81e
MC
1512#define CHIP_NUM_57452 0xc452
1513#define CHIP_NUM_57454 0xc454
659c805c 1514
1dc88b97
MC
1515#define CHIP_NUM_57508 0x1750
1516#define CHIP_NUM_57504 0x1751
1517#define CHIP_NUM_57502 0x1752
e38287b7 1518
4a58139b 1519#define CHIP_NUM_58802 0xd802
8ed693b7 1520#define CHIP_NUM_58804 0xd804
4a58139b
RJ
1521#define CHIP_NUM_58808 0xd808
1522
5313845f
MC
1523 u8 chip_rev;
1524
9d6b648c
MC
1525#define CHIP_NUM_58818 0xd818
1526
659c805c
MC
1527#define BNXT_CHIP_NUM_5730X(chip_num) \
1528 ((chip_num) >= CHIP_NUM_57301 && \
1529 (chip_num) <= CHIP_NUM_57304)
1530
1531#define BNXT_CHIP_NUM_5740X(chip_num) \
3284f9e1
MC
1532 (((chip_num) >= CHIP_NUM_57402 && \
1533 (chip_num) <= CHIP_NUM_57406) || \
1534 (chip_num) == CHIP_NUM_57407)
659c805c
MC
1535
1536#define BNXT_CHIP_NUM_5731X(chip_num) \
1537 ((chip_num) == CHIP_NUM_57311 || \
1538 (chip_num) == CHIP_NUM_57312 || \
3284f9e1
MC
1539 (chip_num) == CHIP_NUM_57314 || \
1540 (chip_num) == CHIP_NUM_57317)
659c805c
MC
1541
1542#define BNXT_CHIP_NUM_5741X(chip_num) \
1543 ((chip_num) >= CHIP_NUM_57412 && \
3284f9e1
MC
1544 (chip_num) <= CHIP_NUM_57414L)
1545
1546#define BNXT_CHIP_NUM_58700(chip_num) \
1547 ((chip_num) == CHIP_NUM_58700)
1548
1549#define BNXT_CHIP_NUM_5745X(chip_num) \
fb4cd81e
MC
1550 ((chip_num) == CHIP_NUM_5745X || \
1551 (chip_num) == CHIP_NUM_57452 || \
1552 (chip_num) == CHIP_NUM_57454)
1553
659c805c
MC
1554
1555#define BNXT_CHIP_NUM_57X0X(chip_num) \
1556 (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
1557
1558#define BNXT_CHIP_NUM_57X1X(chip_num) \
1559 (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
c0c050c5 1560
4a58139b
RJ
1561#define BNXT_CHIP_NUM_588XX(chip_num) \
1562 ((chip_num) == CHIP_NUM_58802 || \
8ed693b7 1563 (chip_num) == CHIP_NUM_58804 || \
4a58139b
RJ
1564 (chip_num) == CHIP_NUM_58808)
1565
a0d0fd70
VV
1566#define BNXT_VPD_FLD_LEN 32
1567 char board_partno[BNXT_VPD_FLD_LEN];
1568 char board_serialno[BNXT_VPD_FLD_LEN];
1569
c0c050c5
MC
1570 struct net_device *dev;
1571 struct pci_dev *pdev;
1572
1573 atomic_t intr_sem;
1574
1575 u32 flags;
e38287b7 1576 #define BNXT_FLAG_CHIP_P5 0x1
c0c050c5
MC
1577 #define BNXT_FLAG_VF 0x2
1578 #define BNXT_FLAG_LRO 0x4
d1611c3a 1579#ifdef CONFIG_INET
c0c050c5 1580 #define BNXT_FLAG_GRO 0x8
d1611c3a
MC
1581#else
1582 /* Cannot support hardware GRO if CONFIG_INET is not set */
1583 #define BNXT_FLAG_GRO 0x0
1584#endif
c0c050c5
MC
1585 #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO)
1586 #define BNXT_FLAG_JUMBO 0x10
1587 #define BNXT_FLAG_STRIP_VLAN 0x20
1588 #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
1589 BNXT_FLAG_LRO)
1590 #define BNXT_FLAG_USING_MSIX 0x40
1591 #define BNXT_FLAG_MSIX_CAP 0x80
1592 #define BNXT_FLAG_RFS 0x100
6e6c5a57 1593 #define BNXT_FLAG_SHARED_RINGS 0x200
3bdf56c4 1594 #define BNXT_FLAG_PORT_STATS 0x400
87da7f79 1595 #define BNXT_FLAG_UDP_RSS_CAP 0x800
170ce013 1596 #define BNXT_FLAG_EEE_CAP 0x1000
8fdefd63 1597 #define BNXT_FLAG_NEW_RSS_CAP 0x2000
c1ef146a 1598 #define BNXT_FLAG_WOL_CAP 0x4000
e4060d30
MC
1599 #define BNXT_FLAG_ROCEV1_CAP 0x8000
1600 #define BNXT_FLAG_ROCEV2_CAP 0x10000
1601 #define BNXT_FLAG_ROCE_CAP (BNXT_FLAG_ROCEV1_CAP | \
1602 BNXT_FLAG_ROCEV2_CAP)
bdbd1eb5 1603 #define BNXT_FLAG_NO_AGG_RINGS 0x20000
c61fb99c 1604 #define BNXT_FLAG_RX_PAGE_MODE 0x40000
9d6b648c 1605 #define BNXT_FLAG_CHIP_SR2 0x80000
9e54e322 1606 #define BNXT_FLAG_MULTI_HOST 0x100000
d061b241 1607 #define BNXT_FLAG_DSN_VALID 0x200000
434c975a 1608 #define BNXT_FLAG_DOUBLE_DB 0x400000
3e8060fa 1609 #define BNXT_FLAG_CHIP_NITRO_A0 0x1000000
6a8788f2 1610 #define BNXT_FLAG_DIM 0x2000000
abe93ad2 1611 #define BNXT_FLAG_ROCE_MIRROR_CAP 0x4000000
00db3cba 1612 #define BNXT_FLAG_PORT_STATS_EXT 0x10000000
6e6c5a57 1613
c0c050c5
MC
1614 #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \
1615 BNXT_FLAG_RFS | \
1616 BNXT_FLAG_STRIP_VLAN)
1617
1618#define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
1619#define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
567b2abe 1620#define BNXT_NPAR(bp) ((bp)->port_partition_type)
9e54e322
DK
1621#define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST)
1622#define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
3128e811
MC
1623#define BNXT_PHY_CFG_ABLE(bp) ((BNXT_SINGLE_PF(bp) || \
1624 ((bp)->fw_cap & BNXT_FW_CAP_SHARED_PORT_CFG)) && \
1625 (bp)->link_info.phy_state == BNXT_PHY_STATE_ENABLED)
3e8060fa 1626#define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
c61fb99c 1627#define BNXT_RX_PAGE_MODE(bp) ((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
e38287b7 1628#define BNXT_SUPPORTS_TPA(bp) (!BNXT_CHIP_TYPE_NITRO_A0(bp) && \
7c380918
MC
1629 (!((bp)->flags & BNXT_FLAG_CHIP_P5) || \
1630 (bp)->max_tpa_v2) && !is_kdump_kernel())
c0c050c5 1631
9d6b648c
MC
1632#define BNXT_CHIP_SR2(bp) \
1633 ((bp)->chip_num == CHIP_NUM_58818)
1634
1635#define BNXT_CHIP_P5_THOR(bp) \
1dc88b97
MC
1636 ((bp)->chip_num == CHIP_NUM_57508 || \
1637 (bp)->chip_num == CHIP_NUM_57504 || \
1638 (bp)->chip_num == CHIP_NUM_57502)
e38287b7 1639
9d6b648c
MC
1640/* Chip class phase 5 */
1641#define BNXT_CHIP_P5(bp) \
1642 (BNXT_CHIP_P5_THOR(bp) || BNXT_CHIP_SR2(bp))
1643
e38287b7
MC
1644/* Chip class phase 4.x */
1645#define BNXT_CHIP_P4(bp) \
3284f9e1
MC
1646 (BNXT_CHIP_NUM_57X1X((bp)->chip_num) || \
1647 BNXT_CHIP_NUM_5745X((bp)->chip_num) || \
4a58139b 1648 BNXT_CHIP_NUM_588XX((bp)->chip_num) || \
3284f9e1
MC
1649 (BNXT_CHIP_NUM_58700((bp)->chip_num) && \
1650 !BNXT_CHIP_TYPE_NITRO_A0(bp)))
1651
e38287b7
MC
1652#define BNXT_CHIP_P4_PLUS(bp) \
1653 (BNXT_CHIP_P4(bp) || BNXT_CHIP_P5(bp))
1654
a588e458
MC
1655 struct bnxt_en_dev *edev;
1656 struct bnxt_en_dev * (*ulp_probe)(struct net_device *);
1657
c0c050c5
MC
1658 struct bnxt_napi **bnapi;
1659
b6ab4b01
MC
1660 struct bnxt_rx_ring_info *rx_ring;
1661 struct bnxt_tx_ring_info *tx_ring;
a960dec9 1662 u16 *tx_ring_map;
b6ab4b01 1663
309369c9
MC
1664 struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int,
1665 struct sk_buff *);
1666
6bb19474
MC
1667 struct sk_buff * (*rx_skb_func)(struct bnxt *,
1668 struct bnxt_rx_ring_info *,
1669 u16, void *, u8 *, dma_addr_t,
1670 unsigned int);
1671
79632e9b
MC
1672 u16 max_tpa_v2;
1673 u16 max_tpa;
c0c050c5
MC
1674 u32 rx_buf_size;
1675 u32 rx_buf_use_size; /* useable size */
b3dba77c
MC
1676 u16 rx_offset;
1677 u16 rx_dma_offset;
745fc05c 1678 enum dma_data_direction rx_dir;
c0c050c5
MC
1679 u32 rx_ring_size;
1680 u32 rx_agg_ring_size;
1681 u32 rx_copy_thresh;
1682 u32 rx_ring_mask;
1683 u32 rx_agg_ring_mask;
1684 int rx_nr_pages;
1685 int rx_agg_nr_pages;
1686 int rx_nr_rings;
1687 int rsscos_nr_ctxs;
1688
1689 u32 tx_ring_size;
1690 u32 tx_ring_mask;
1691 int tx_nr_pages;
1692 int tx_nr_rings;
1693 int tx_nr_rings_per_tc;
5f449249 1694 int tx_nr_rings_xdp;
c0c050c5
MC
1695
1696 int tx_wake_thresh;
1697 int tx_push_thresh;
1698 int tx_push_size;
1699
1700 u32 cp_ring_size;
1701 u32 cp_ring_mask;
1702 u32 cp_bit;
1703 int cp_nr_pages;
1704 int cp_nr_rings;
1705
b81a90d3 1706 /* grp_info indexed by completion ring index */
c0c050c5
MC
1707 struct bnxt_ring_grp_info *grp_info;
1708 struct bnxt_vnic_info *vnic_info;
1709 int nr_vnics;
1667cbf6
MC
1710 u16 *rss_indir_tbl;
1711 u16 rss_indir_tbl_entries;
87da7f79 1712 u32 rss_hash_cfg;
c0c050c5 1713
7eb9bb3a 1714 u16 max_mtu;
c0c050c5 1715 u8 max_tc;
87c374de 1716 u8 max_lltc; /* lossless TCs */
c0c050c5 1717 struct bnxt_queue_info q_info[BNXT_MAX_QUEUE];
2e8ef77e 1718 u8 tc_to_qidx[BNXT_MAX_QUEUE];
98f04cf0
MC
1719 u8 q_ids[BNXT_MAX_QUEUE];
1720 u8 max_q;
c0c050c5
MC
1721
1722 unsigned int current_interval;
3bdf56c4 1723#define BNXT_TIMER_INTERVAL HZ
c0c050c5
MC
1724
1725 struct timer_list timer;
1726
caefe526
MC
1727 unsigned long state;
1728#define BNXT_STATE_OPEN 0
4cebdcec 1729#define BNXT_STATE_IN_SP_TASK 1
f9b76ebd 1730#define BNXT_STATE_READ_STATS 2
ec5d31e3 1731#define BNXT_STATE_FW_RESET_DET 3
3bc7d4a3 1732#define BNXT_STATE_IN_FW_RESET 4
ec5d31e3 1733#define BNXT_STATE_ABORT_ERR 5
b4fff207 1734#define BNXT_STATE_FW_FATAL_COND 6
bdb38602 1735#define BNXT_STATE_DRV_REGISTERED 7
c0c050c5 1736
b340dc68
VV
1737#define BNXT_NO_FW_ACCESS(bp) \
1738 (test_bit(BNXT_STATE_FW_FATAL_COND, &(bp)->state) || \
1739 pci_channel_offline((bp)->pdev))
1740
c0c050c5 1741 struct bnxt_irq *irq_tbl;
7809592d 1742 int total_irqs;
c0c050c5
MC
1743 u8 mac_addr[ETH_ALEN];
1744
7df4ae9f
MC
1745#ifdef CONFIG_BNXT_DCB
1746 struct ieee_pfc *ieee_pfc;
1747 struct ieee_ets *ieee_ets;
1748 u8 dcbx_cap;
1749 u8 default_pri;
afdc8a84 1750 u8 max_dscp_value;
7df4ae9f
MC
1751#endif /* CONFIG_BNXT_DCB */
1752
c0c050c5
MC
1753 u32 msg_enable;
1754
97381a18 1755 u32 fw_cap;
760b6d33
VD
1756 #define BNXT_FW_CAP_SHORT_CMD 0x00000001
1757 #define BNXT_FW_CAP_LLDP_AGENT 0x00000002
1758 #define BNXT_FW_CAP_DCBX_AGENT 0x00000004
1759 #define BNXT_FW_CAP_NEW_RM 0x00000008
1760 #define BNXT_FW_CAP_IF_CHANGE 0x00000010
1761 #define BNXT_FW_CAP_KONG_MB_CHNL 0x00000080
abd43a13 1762 #define BNXT_FW_CAP_OVS_64BIT_HANDLE 0x00000400
2a516444 1763 #define BNXT_FW_CAP_TRUSTED_VF 0x00000800
07f83d72 1764 #define BNXT_FW_CAP_ERROR_RECOVERY 0x00002000
691aa620 1765 #define BNXT_FW_CAP_PKG_VER 0x00004000
e969ae5b 1766 #define BNXT_FW_CAP_CFA_ADV_FLOW 0x00008000
41136ab3 1767 #define BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2 0x00010000
55e4398d 1768 #define BNXT_FW_CAP_PCIE_STATS_SUPPORTED 0x00020000
6154532f 1769 #define BNXT_FW_CAP_EXT_STATS_SUPPORTED 0x00040000
4037eb71 1770 #define BNXT_FW_CAP_ERR_RECOVER_RELOAD 0x00100000
0a3f4e4f 1771 #define BNXT_FW_CAP_HOT_RESET 0x00200000
c7e457f4 1772 #define BNXT_FW_CAP_SHARED_PORT_CFG 0x00400000
1da63ddd
EP
1773 #define BNXT_FW_CAP_VLAN_RX_STRIP 0x01000000
1774 #define BNXT_FW_CAP_VLAN_TX_INSERT 0x02000000
1775 #define BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED 0x04000000
fea6b333 1776 #define BNXT_FW_CAP_PORT_STATS_NO_RESET 0x10000000
97381a18
MC
1777
1778#define BNXT_NEW_RM(bp) ((bp)->fw_cap & BNXT_FW_CAP_NEW_RM)
11f15ed3 1779 u32 hwrm_spec_code;
c0c050c5 1780 u16 hwrm_cmd_seq;
760b6d33 1781 u16 hwrm_cmd_kong_seq;
fc718bb2 1782 u16 hwrm_intr_seq_id;
e605db80
DK
1783 void *hwrm_short_cmd_req_addr;
1784 dma_addr_t hwrm_short_cmd_req_dma_addr;
c0c050c5
MC
1785 void *hwrm_cmd_resp_addr;
1786 dma_addr_t hwrm_cmd_resp_dma_addr;
760b6d33
VD
1787 void *hwrm_cmd_kong_resp_addr;
1788 dma_addr_t hwrm_cmd_kong_resp_dma_addr;
3bdf56c4 1789
b8875ca3 1790 struct rtnl_link_stats64 net_stats_prev;
177a6cde
MC
1791 struct bnxt_stats_mem port_stats;
1792 struct bnxt_stats_mem rx_port_stats_ext;
1793 struct bnxt_stats_mem tx_port_stats_ext;
36e53349
MC
1794 u16 fw_rx_stats_ext_size;
1795 u16 fw_tx_stats_ext_size;
4e748506 1796 u16 hw_ring_stats_size;
a24ec322 1797 u8 pri2cos_idx[8];
e37fed79 1798 u8 pri2cos_valid;
3bdf56c4 1799
e6ef2699 1800 u16 hwrm_max_req_len;
1dfddc41 1801 u16 hwrm_max_ext_req_len;
ff4fe81d 1802 int hwrm_cmd_timeout;
c0c050c5
MC
1803 struct mutex hwrm_cmd_lock; /* serialize hwrm messages */
1804 struct hwrm_ver_get_output ver_resp;
1805#define FW_VER_STR_LEN 32
1806#define BC_HWRM_STR_LEN 21
1807#define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1808 char fw_ver_str[FW_VER_STR_LEN];
b7a444f0 1809 char hwrm_ver_supp[FW_VER_STR_LEN];
d0ad2ea2
MC
1810 u64 fw_ver_code;
1811#define BNXT_FW_VER_CODE(maj, min, bld, rsv) \
1812 ((u64)(maj) << 48 | (u64)(min) << 32 | (u64)(bld) << 16 | (rsv))
fed7edd1 1813#define BNXT_FW_MAJ(bp) ((bp)->fw_ver_code >> 48)
d0ad2ea2 1814
442a35a5
JK
1815 u16 vxlan_fw_dst_port_id;
1816 u16 nge_fw_dst_port_id;
567b2abe 1817 u8 port_partition_type;
d5430d31 1818 u8 port_count;
32e8239c 1819 u16 br_mode;
dfc9c94a 1820
74706afa 1821 struct bnxt_coal_cap coal_cap;
18775aa8
MC
1822 struct bnxt_coal rx_coal;
1823 struct bnxt_coal tx_coal;
c0c050c5 1824
51f30785
MC
1825 u32 stats_coal_ticks;
1826#define BNXT_DEF_STATS_COAL_TICKS 1000000
1827#define BNXT_MIN_STATS_COAL_TICKS 250000
1828#define BNXT_MAX_STATS_COAL_TICKS 1000000
1829
c0c050c5
MC
1830 struct work_struct sp_task;
1831 unsigned long sp_event;
1832#define BNXT_RX_MASK_SP_EVENT 0
1833#define BNXT_RX_NTP_FLTR_SP_EVENT 1
1834#define BNXT_LINK_CHNG_SP_EVENT 2
c5d7774d 1835#define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3
c5d7774d
JH
1836#define BNXT_RESET_TASK_SP_EVENT 6
1837#define BNXT_RST_RING_SP_EVENT 7
19241368 1838#define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8
3bdf56c4 1839#define BNXT_PERIODIC_STATS_SP_EVENT 9
4bb13abf 1840#define BNXT_HWRM_PORT_MODULE_SP_EVENT 10
fc0f1929 1841#define BNXT_RESET_TASK_SILENT_SP_EVENT 11
286ef9d6 1842#define BNXT_LINK_SPEED_CHNG_SP_EVENT 14
5a84acbe 1843#define BNXT_FLOW_STATS_SP_EVENT 15
a1ef4a79 1844#define BNXT_UPDATE_PHY_SP_EVENT 16
ffd77621 1845#define BNXT_RING_COAL_NOW_SP_EVENT 17
2151fe08 1846#define BNXT_FW_RESET_NOTIFY_SP_EVENT 18
acfb50e4 1847#define BNXT_FW_EXCEPTION_SP_EVENT 19
b1613e78 1848#define BNXT_LINK_CFG_CHANGE_SP_EVENT 21
2151fe08 1849
230d1f0d
MC
1850 struct delayed_work fw_reset_task;
1851 int fw_reset_state;
1852#define BNXT_FW_RESET_STATE_POLL_VF 1
1853#define BNXT_FW_RESET_STATE_RESET_FW 2
1854#define BNXT_FW_RESET_STATE_ENABLE_DEV 3
1855#define BNXT_FW_RESET_STATE_POLL_FW 4
1856#define BNXT_FW_RESET_STATE_OPENING 5
4037eb71 1857#define BNXT_FW_RESET_STATE_POLL_FW_DOWN 6
230d1f0d 1858
2151fe08
MC
1859 u16 fw_reset_min_dsecs;
1860#define BNXT_DFLT_FW_RST_MIN_DSECS 20
1861 u16 fw_reset_max_dsecs;
1862#define BNXT_DFLT_FW_RST_MAX_DSECS 60
1863 unsigned long fw_reset_timestamp;
c0c050c5 1864
07f83d72
MC
1865 struct bnxt_fw_health *fw_health;
1866
6a4f2947 1867 struct bnxt_hw_resc hw_resc;
379a80a1 1868 struct bnxt_pf_info pf;
98f04cf0 1869 struct bnxt_ctx_mem_info *ctx;
c0c050c5
MC
1870#ifdef CONFIG_BNXT_SRIOV
1871 int nr_vfs;
c0c050c5
MC
1872 struct bnxt_vf_info vf;
1873 wait_queue_head_t sriov_cfg_wait;
1874 bool sriov_cfg;
1875#define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000)
4ab0c6a8
SP
1876
1877 /* lock to protect VF-rep creation/cleanup via
1878 * multiple paths such as ->sriov_configure() and
1879 * devlink ->eswitch_mode_set()
1880 */
1881 struct mutex sriov_lock;
c0c050c5
MC
1882#endif
1883
697197e5
MC
1884#if BITS_PER_LONG == 32
1885 /* ensure atomic 64-bit doorbell writes on 32-bit systems. */
1886 spinlock_t db_lock;
1887#endif
8ae24738 1888 int db_size;
697197e5 1889
c0c050c5
MC
1890#define BNXT_NTP_FLTR_MAX_FLTR 4096
1891#define BNXT_NTP_FLTR_HASH_SIZE 512
1892#define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1)
1893 struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1894 spinlock_t ntp_fltr_lock; /* for hash table add, del */
1895
1896 unsigned long *ntp_fltr_bmap;
1897 int ntp_fltr_count;
1898
e2dc9b6e
MC
1899 /* To protect link related settings during link changes and
1900 * ethtool settings changes.
1901 */
1902 struct mutex link_lock;
c0c050c5 1903 struct bnxt_link_info link_info;
170ce013
MC
1904 struct ethtool_eee eee;
1905 u32 lpi_tmr_lo;
1906 u32 lpi_tmr_hi;
5ad2cbee 1907
eb513658
MC
1908 u8 num_tests;
1909 struct bnxt_test_info *test_info;
1910
c1ef146a
MC
1911 u8 wol_filter_id;
1912 u8 wol;
1913
5ad2cbee
MC
1914 u8 num_leds;
1915 struct bnxt_led_info leds[BNXT_MAX_LED];
0b0eacf3
VV
1916 u16 dump_flag;
1917#define BNXT_DUMP_LIVE 0
1918#define BNXT_DUMP_CRASH 1
c6d30e83
MC
1919
1920 struct bpf_prog *xdp_prog;
4ab0c6a8
SP
1921
1922 /* devlink interface and vf-rep structs */
1923 struct devlink *dl;
782a624d 1924 struct devlink_port dl_port;
4ab0c6a8
SP
1925 enum devlink_eswitch_mode eswitch_mode;
1926 struct bnxt_vf_rep **vf_reps; /* array of vf-rep ptrs */
1927 u16 *cfa_code_map; /* cfa_code -> vf_idx map */
b014232f 1928 u8 dsn[8];
cd66358e 1929 struct bnxt_tc_info *tc_info;
627c89d0 1930 struct list_head tc_indr_block_list;
cabfb09d 1931 struct dentry *debugfs_pdev;
cde49a42 1932 struct device *hwmon_dev;
c0c050c5
MC
1933};
1934
9d6b648c
MC
1935#define BNXT_NUM_RX_RING_STATS 8
1936#define BNXT_NUM_TX_RING_STATS 8
1937#define BNXT_NUM_TPA_RING_STATS 4
1938#define BNXT_NUM_TPA_RING_STATS_P5 5
1939#define BNXT_NUM_TPA_RING_STATS_P5_SR2 6
1940
1941#define BNXT_RING_STATS_SIZE_P5 \
1942 ((BNXT_NUM_RX_RING_STATS + BNXT_NUM_TX_RING_STATS + \
1943 BNXT_NUM_TPA_RING_STATS_P5) * 8)
1944
1945#define BNXT_RING_STATS_SIZE_P5_SR2 \
1946 ((BNXT_NUM_RX_RING_STATS + BNXT_NUM_TX_RING_STATS + \
1947 BNXT_NUM_TPA_RING_STATS_P5_SR2) * 8)
1948
a0c30621
MC
1949#define BNXT_GET_RING_STATS64(sw, counter) \
1950 (*((sw) + offsetof(struct ctx_hw_stats, counter) / 8))
1951
1952#define BNXT_GET_RX_PORT_STATS64(sw, counter) \
1953 (*((sw) + offsetof(struct rx_port_stats, counter) / 8))
1954
1955#define BNXT_GET_TX_PORT_STATS64(sw, counter) \
1956 (*((sw) + offsetof(struct tx_port_stats, counter) / 8))
1957
24c93443
MC
1958#define BNXT_PORT_STATS_SIZE \
1959 (sizeof(struct rx_port_stats) + sizeof(struct tx_port_stats) + 1024)
1960
1961#define BNXT_TX_PORT_STATS_BYTE_OFFSET \
1962 (sizeof(struct rx_port_stats) + 512)
1963
c77192f2
MC
1964#define BNXT_RX_STATS_OFFSET(counter) \
1965 (offsetof(struct rx_port_stats, counter) / 8)
1966
1967#define BNXT_TX_STATS_OFFSET(counter) \
1968 ((offsetof(struct tx_port_stats, counter) + \
24c93443 1969 BNXT_TX_PORT_STATS_BYTE_OFFSET) / 8)
c77192f2 1970
00db3cba
VV
1971#define BNXT_RX_STATS_EXT_OFFSET(counter) \
1972 (offsetof(struct rx_port_stats_ext, counter) / 8)
1973
36e53349
MC
1974#define BNXT_TX_STATS_EXT_OFFSET(counter) \
1975 (offsetof(struct tx_port_stats_ext, counter) / 8)
1976
a196e96b
EP
1977#define BNXT_HW_FEATURE_VLAN_ALL_RX \
1978 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)
1979#define BNXT_HW_FEATURE_VLAN_ALL_TX \
1980 (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_STAG_TX)
1981
42ee18fe
AK
1982#define I2C_DEV_ADDR_A0 0xa0
1983#define I2C_DEV_ADDR_A2 0xa2
7328a23c 1984#define SFF_DIAG_SUPPORT_OFFSET 0x5c
42ee18fe
AK
1985#define SFF_MODULE_ID_SFP 0x3
1986#define SFF_MODULE_ID_QSFP 0xc
1987#define SFF_MODULE_ID_QSFP_PLUS 0xd
1988#define SFF_MODULE_ID_QSFP28 0x11
1989#define BNXT_MAX_PHY_I2C_RESP_SIZE 64
1990
38413406
MC
1991static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
1992{
1993 /* Tell compiler to fetch tx indices from memory. */
1994 barrier();
1995
1996 return bp->tx_ring_size -
1997 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
1998}
1999
697197e5
MC
2000#if BITS_PER_LONG == 32
2001#define writeq(val64, db) \
2002do { \
2003 spin_lock(&bp->db_lock); \
2004 writel((val64) & 0xffffffff, db); \
2005 writel((val64) >> 32, (db) + 4); \
2006 spin_unlock(&bp->db_lock); \
2007} while (0)
2008
2009#define writeq_relaxed writeq
2010#endif
2011
fd141fa4 2012/* For TX and RX ring doorbells with no ordering guarantee*/
697197e5
MC
2013static inline void bnxt_db_write_relaxed(struct bnxt *bp,
2014 struct bnxt_db_info *db, u32 idx)
fd141fa4 2015{
697197e5
MC
2016 if (bp->flags & BNXT_FLAG_CHIP_P5) {
2017 writeq_relaxed(db->db_key64 | idx, db->doorbell);
2018 } else {
2019 u32 db_val = db->db_key32 | idx;
2020
2021 writel_relaxed(db_val, db->doorbell);
2022 if (bp->flags & BNXT_FLAG_DOUBLE_DB)
2023 writel_relaxed(db_val, db->doorbell);
2024 }
fd141fa4
SK
2025}
2026
434c975a 2027/* For TX and RX ring doorbells */
697197e5
MC
2028static inline void bnxt_db_write(struct bnxt *bp, struct bnxt_db_info *db,
2029 u32 idx)
434c975a 2030{
697197e5
MC
2031 if (bp->flags & BNXT_FLAG_CHIP_P5) {
2032 writeq(db->db_key64 | idx, db->doorbell);
2033 } else {
2034 u32 db_val = db->db_key32 | idx;
2035
2036 writel(db_val, db->doorbell);
2037 if (bp->flags & BNXT_FLAG_DOUBLE_DB)
2038 writel(db_val, db->doorbell);
2039 }
434c975a
MC
2040}
2041
760b6d33
VD
2042static inline bool bnxt_cfa_hwrm_message(u16 req_type)
2043{
2044 switch (req_type) {
2045 case HWRM_CFA_ENCAP_RECORD_ALLOC:
2046 case HWRM_CFA_ENCAP_RECORD_FREE:
2047 case HWRM_CFA_DECAP_FILTER_ALLOC:
2048 case HWRM_CFA_DECAP_FILTER_FREE:
760b6d33
VD
2049 case HWRM_CFA_EM_FLOW_ALLOC:
2050 case HWRM_CFA_EM_FLOW_FREE:
2051 case HWRM_CFA_EM_FLOW_CFG:
2052 case HWRM_CFA_FLOW_ALLOC:
2053 case HWRM_CFA_FLOW_FREE:
2054 case HWRM_CFA_FLOW_INFO:
2055 case HWRM_CFA_FLOW_FLUSH:
2056 case HWRM_CFA_FLOW_STATS:
2057 case HWRM_CFA_METER_PROFILE_ALLOC:
2058 case HWRM_CFA_METER_PROFILE_FREE:
2059 case HWRM_CFA_METER_PROFILE_CFG:
2060 case HWRM_CFA_METER_INSTANCE_ALLOC:
2061 case HWRM_CFA_METER_INSTANCE_FREE:
2062 return true;
2063 default:
2064 return false;
2065 }
2066}
2067
2068static inline bool bnxt_kong_hwrm_message(struct bnxt *bp, struct input *req)
2069{
2070 return (bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL &&
2071 bnxt_cfa_hwrm_message(le16_to_cpu(req->req_type)));
2072}
2073
2074static inline bool bnxt_hwrm_kong_chnl(struct bnxt *bp, struct input *req)
2075{
2076 return (bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL &&
2077 req->resp_addr == cpu_to_le64(bp->hwrm_cmd_kong_resp_dma_addr));
2078}
2079
5c209fc8
VD
2080static inline void *bnxt_get_hwrm_resp_addr(struct bnxt *bp, void *req)
2081{
760b6d33
VD
2082 if (bnxt_hwrm_kong_chnl(bp, (struct input *)req))
2083 return bp->hwrm_cmd_kong_resp_addr;
2084 else
2085 return bp->hwrm_cmd_resp_addr;
5c209fc8
VD
2086}
2087
760b6d33 2088static inline u16 bnxt_get_hwrm_seq_id(struct bnxt *bp, u16 dst)
5c209fc8
VD
2089{
2090 u16 seq_id;
2091
760b6d33
VD
2092 if (dst == BNXT_HWRM_CHNL_CHIMP)
2093 seq_id = bp->hwrm_cmd_seq++;
2094 else
2095 seq_id = bp->hwrm_cmd_kong_seq++;
5c209fc8
VD
2096 return seq_id;
2097}
2098
38413406
MC
2099extern const u16 bnxt_lhint_arr[];
2100
2101int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
2102 u16 prod, gfp_t gfp);
c6d30e83 2103void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
7e914027 2104u32 bnxt_fw_health_readl(struct bnxt *bp, int reg_idx);
c6d30e83 2105void bnxt_set_tpa_flags(struct bnxt *bp);
c0c050c5 2106void bnxt_set_ring_params(struct bnxt *);
c61fb99c 2107int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
c0c050c5
MC
2108void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
2109int _hwrm_send_message(struct bnxt *, void *, u32, int);
cc72f3b1 2110int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 len, int timeout);
c0c050c5 2111int hwrm_send_message(struct bnxt *, void *, u32, int);
90e20921 2112int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
2e882468
VV
2113int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp, unsigned long *bmap,
2114 int bmap_size, bool async_only);
f9f6a3fb 2115int bnxt_get_nr_rss_ctxs(struct bnxt *bp, int rx_rings);
a588e458 2116int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
391be5c2 2117int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
b16b6891 2118int bnxt_nq_rings_in_use(struct bnxt *bp);
c0c050c5 2119int bnxt_hwrm_set_coal(struct bnxt *);
e4060d30 2120unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
c027c6b4 2121unsigned int bnxt_get_avail_stat_ctxs_for_en(struct bnxt *bp);
e4060d30 2122unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
e916b081 2123unsigned int bnxt_get_avail_cp_rings_for_en(struct bnxt *bp);
fbcfc8e4 2124int bnxt_get_avail_msix(struct bnxt *bp, int num);
1b3f0b75 2125int bnxt_reserve_rings(struct bnxt *bp, bool irq_re_init);
7df4ae9f
MC
2126void bnxt_tx_disable(struct bnxt *bp);
2127void bnxt_tx_enable(struct bnxt *bp);
c0c050c5 2128int bnxt_hwrm_set_pause(struct bnxt *);
939f7f0c 2129int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
5282db6c
MC
2130int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp);
2131int bnxt_hwrm_free_wol_fltr(struct bnxt *bp);
db4723b3 2132int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all);
5ac67d8b 2133int bnxt_hwrm_fw_set_time(struct bnxt *);
c0c050c5 2134int bnxt_open_nic(struct bnxt *, bool, bool);
f7dc1ea6
MC
2135int bnxt_half_open_nic(struct bnxt *bp);
2136void bnxt_half_close_nic(struct bnxt *bp);
c0c050c5 2137int bnxt_close_nic(struct bnxt *, bool, bool);
b5d600b0
VV
2138int bnxt_dbg_hwrm_rd_reg(struct bnxt *bp, u32 reg_off, u16 num_words,
2139 u32 *reg_buf);
d1db9e16 2140void bnxt_fw_exception(struct bnxt *bp);
230d1f0d 2141void bnxt_fw_reset(struct bnxt *bp);
98fdbe73
MC
2142int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
2143 int tx_xdp);
c5e3deb8 2144int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
6e6c5a57 2145int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
80fcaf46 2146int bnxt_restore_pf_fw_resources(struct bnxt *bp);
52d5254a
FF
2147int bnxt_get_port_parent_id(struct net_device *dev,
2148 struct netdev_phys_item_id *ppid);
6a8788f2
AG
2149void bnxt_dim_work(struct work_struct *work);
2150int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi);
2151
c0c050c5 2152#endif