]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/broadcom/bnxt/bnxt.h
bnxt_en: Add GRO logic for BCM5731X chips.
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / broadcom / bnxt / bnxt.h
CommitLineData
c0c050c5
MC
1/* Broadcom NetXtreme-C/E network driver.
2 *
11f15ed3 3 * Copyright (c) 2014-2016 Broadcom Corporation
c0c050c5
MC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#ifndef BNXT_H
11#define BNXT_H
12
13#define DRV_MODULE_NAME "bnxt_en"
11f15ed3 14#define DRV_MODULE_VERSION "1.2.0"
c0c050c5 15
c193554e
MC
16#define DRV_VER_MAJ 1
17#define DRV_VER_MIN 0
18#define DRV_VER_UPD 0
c0c050c5
MC
19
20struct tx_bd {
21 __le32 tx_bd_len_flags_type;
22 #define TX_BD_TYPE (0x3f << 0)
23 #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0)
24 #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0)
25 #define TX_BD_FLAGS_PACKET_END (1 << 6)
26 #define TX_BD_FLAGS_NO_CMPL (1 << 7)
27 #define TX_BD_FLAGS_BD_CNT (0x1f << 8)
28 #define TX_BD_FLAGS_BD_CNT_SHIFT 8
29 #define TX_BD_FLAGS_LHINT (3 << 13)
30 #define TX_BD_FLAGS_LHINT_SHIFT 13
31 #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13)
32 #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13)
33 #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13)
34 #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13)
35 #define TX_BD_FLAGS_COAL_NOW (1 << 15)
36 #define TX_BD_LEN (0xffff << 16)
37 #define TX_BD_LEN_SHIFT 16
38
39 u32 tx_bd_opaque;
40 __le64 tx_bd_haddr;
41} __packed;
42
43struct tx_bd_ext {
44 __le32 tx_bd_hsize_lflags;
45 #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0)
46 #define TX_BD_FLAGS_IP_CKSUM (1 << 1)
47 #define TX_BD_FLAGS_NO_CRC (1 << 2)
48 #define TX_BD_FLAGS_STAMP (1 << 3)
49 #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4)
50 #define TX_BD_FLAGS_LSO (1 << 5)
51 #define TX_BD_FLAGS_IPID_FMT (1 << 6)
52 #define TX_BD_FLAGS_T_IPID (1 << 7)
53 #define TX_BD_HSIZE (0xff << 16)
54 #define TX_BD_HSIZE_SHIFT 16
55
56 __le32 tx_bd_mss;
57 __le32 tx_bd_cfa_action;
58 #define TX_BD_CFA_ACTION (0xffff << 16)
59 #define TX_BD_CFA_ACTION_SHIFT 16
60
61 __le32 tx_bd_cfa_meta;
62 #define TX_BD_CFA_META_MASK 0xfffffff
63 #define TX_BD_CFA_META_VID_MASK 0xfff
64 #define TX_BD_CFA_META_PRI_MASK (0xf << 12)
65 #define TX_BD_CFA_META_PRI_SHIFT 12
66 #define TX_BD_CFA_META_TPID_MASK (3 << 16)
67 #define TX_BD_CFA_META_TPID_SHIFT 16
68 #define TX_BD_CFA_META_KEY (0xf << 28)
69 #define TX_BD_CFA_META_KEY_SHIFT 28
70 #define TX_BD_CFA_META_KEY_VLAN (1 << 28)
71};
72
73struct rx_bd {
74 __le32 rx_bd_len_flags_type;
75 #define RX_BD_TYPE (0x3f << 0)
76 #define RX_BD_TYPE_RX_PACKET_BD 0x4
77 #define RX_BD_TYPE_RX_BUFFER_BD 0x5
78 #define RX_BD_TYPE_RX_AGG_BD 0x6
79 #define RX_BD_TYPE_16B_BD_SIZE (0 << 4)
80 #define RX_BD_TYPE_32B_BD_SIZE (1 << 4)
81 #define RX_BD_TYPE_48B_BD_SIZE (2 << 4)
82 #define RX_BD_TYPE_64B_BD_SIZE (3 << 4)
83 #define RX_BD_FLAGS_SOP (1 << 6)
84 #define RX_BD_FLAGS_EOP (1 << 7)
85 #define RX_BD_FLAGS_BUFFERS (3 << 8)
86 #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8)
87 #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8)
88 #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8)
89 #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8)
90 #define RX_BD_LEN (0xffff << 16)
91 #define RX_BD_LEN_SHIFT 16
92
93 u32 rx_bd_opaque;
94 __le64 rx_bd_haddr;
95};
96
97struct tx_cmp {
98 __le32 tx_cmp_flags_type;
99 #define CMP_TYPE (0x3f << 0)
100 #define CMP_TYPE_TX_L2_CMP 0
101 #define CMP_TYPE_RX_L2_CMP 17
102 #define CMP_TYPE_RX_AGG_CMP 18
103 #define CMP_TYPE_RX_L2_TPA_START_CMP 19
104 #define CMP_TYPE_RX_L2_TPA_END_CMP 21
105 #define CMP_TYPE_STATUS_CMP 32
106 #define CMP_TYPE_REMOTE_DRIVER_REQ 34
107 #define CMP_TYPE_REMOTE_DRIVER_RESP 36
108 #define CMP_TYPE_ERROR_STATUS 48
109 #define CMPL_BASE_TYPE_STAT_EJECT (0x1aUL << 0)
110 #define CMPL_BASE_TYPE_HWRM_DONE (0x20UL << 0)
111 #define CMPL_BASE_TYPE_HWRM_FWD_REQ (0x22UL << 0)
112 #define CMPL_BASE_TYPE_HWRM_FWD_RESP (0x24UL << 0)
113 #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT (0x2eUL << 0)
114
115 #define TX_CMP_FLAGS_ERROR (1 << 6)
116 #define TX_CMP_FLAGS_PUSH (1 << 7)
117
118 u32 tx_cmp_opaque;
119 __le32 tx_cmp_errors_v;
120 #define TX_CMP_V (1 << 0)
121 #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1)
122 #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0
123 #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2
124 #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4
125 #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5
126 #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4)
127 #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5)
128 #define TX_CMP_ERRORS_DMA_ERROR (1 << 6)
129 #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7)
130
131 __le32 tx_cmp_unsed_3;
132};
133
134struct rx_cmp {
135 __le32 rx_cmp_len_flags_type;
136 #define RX_CMP_CMP_TYPE (0x3f << 0)
137 #define RX_CMP_FLAGS_ERROR (1 << 6)
138 #define RX_CMP_FLAGS_PLACEMENT (7 << 7)
139 #define RX_CMP_FLAGS_RSS_VALID (1 << 10)
140 #define RX_CMP_FLAGS_UNUSED (1 << 11)
141 #define RX_CMP_FLAGS_ITYPES_SHIFT 12
142 #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12)
143 #define RX_CMP_FLAGS_ITYPE_IP (1 << 12)
144 #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12)
145 #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12)
146 #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12)
147 #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12)
148 #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12)
149 #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12)
150 #define RX_CMP_LEN (0xffff << 16)
151 #define RX_CMP_LEN_SHIFT 16
152
153 u32 rx_cmp_opaque;
154 __le32 rx_cmp_misc_v1;
155 #define RX_CMP_V1 (1 << 0)
156 #define RX_CMP_AGG_BUFS (0x1f << 1)
157 #define RX_CMP_AGG_BUFS_SHIFT 1
158 #define RX_CMP_RSS_HASH_TYPE (0x7f << 9)
159 #define RX_CMP_RSS_HASH_TYPE_SHIFT 9
160 #define RX_CMP_PAYLOAD_OFFSET (0xff << 16)
161 #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16
162
163 __le32 rx_cmp_rss_hash;
164};
165
166#define RX_CMP_HASH_VALID(rxcmp) \
167 ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
168
614388ce
MC
169#define RSS_PROFILE_ID_MASK 0x1f
170
c0c050c5 171#define RX_CMP_HASH_TYPE(rxcmp) \
614388ce
MC
172 (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
173 RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
c0c050c5
MC
174
175struct rx_cmp_ext {
176 __le32 rx_cmp_flags2;
177 #define RX_CMP_FLAGS2_IP_CS_CALC 0x1
178 #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
179 #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
180 #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
181 #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4)
182 __le32 rx_cmp_meta_data;
183 #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff
184 #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000
185 #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16
186 __le32 rx_cmp_cfa_code_errors_v2;
187 #define RX_CMP_V (1 << 0)
188 #define RX_CMPL_ERRORS_MASK (0x7fff << 1)
189 #define RX_CMPL_ERRORS_SFT 1
190 #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1)
191 #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1)
192 #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1)
193 #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1)
194 #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1)
195 #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4)
196 #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5)
197 #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6)
198 #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7)
199 #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8)
200 #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9)
201 #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9)
202 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9)
203 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9)
204 #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9)
205 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9)
206 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9)
207 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9)
208 #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12)
209 #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12)
210 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12)
211 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12)
212 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12)
213 #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12)
214 #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12)
215 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12)
216 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
217 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12)
218
219 #define RX_CMPL_CFA_CODE_MASK (0xffff << 16)
220 #define RX_CMPL_CFA_CODE_SFT 16
221
222 __le32 rx_cmp_unused3;
223};
224
225#define RX_CMP_L2_ERRORS \
226 cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
227
228#define RX_CMP_L4_CS_BITS \
229 (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
230
231#define RX_CMP_L4_CS_ERR_BITS \
232 (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
233
234#define RX_CMP_L4_CS_OK(rxcmp1) \
235 (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \
236 !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
237
238#define RX_CMP_ENCAP(rxcmp1) \
239 ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \
240 RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
241
242struct rx_agg_cmp {
243 __le32 rx_agg_cmp_len_flags_type;
244 #define RX_AGG_CMP_TYPE (0x3f << 0)
245 #define RX_AGG_CMP_LEN (0xffff << 16)
246 #define RX_AGG_CMP_LEN_SHIFT 16
247 u32 rx_agg_cmp_opaque;
248 __le32 rx_agg_cmp_v;
249 #define RX_AGG_CMP_V (1 << 0)
250 __le32 rx_agg_cmp_unused;
251};
252
253struct rx_tpa_start_cmp {
254 __le32 rx_tpa_start_cmp_len_flags_type;
255 #define RX_TPA_START_CMP_TYPE (0x3f << 0)
256 #define RX_TPA_START_CMP_FLAGS (0x3ff << 6)
257 #define RX_TPA_START_CMP_FLAGS_SHIFT 6
258 #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7)
259 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7
260 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
261 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
262 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
263 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
264 #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10)
265 #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12)
266 #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12
267 #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
268 #define RX_TPA_START_CMP_LEN (0xffff << 16)
269 #define RX_TPA_START_CMP_LEN_SHIFT 16
270
271 u32 rx_tpa_start_cmp_opaque;
272 __le32 rx_tpa_start_cmp_misc_v1;
273 #define RX_TPA_START_CMP_V1 (0x1 << 0)
274 #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9)
275 #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9
276 #define RX_TPA_START_CMP_AGG_ID (0x7f << 25)
277 #define RX_TPA_START_CMP_AGG_ID_SHIFT 25
278
279 __le32 rx_tpa_start_cmp_rss_hash;
280};
281
282#define TPA_START_HASH_VALID(rx_tpa_start) \
283 ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \
284 cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
285
286#define TPA_START_HASH_TYPE(rx_tpa_start) \
614388ce
MC
287 (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
288 RX_TPA_START_CMP_RSS_HASH_TYPE) >> \
289 RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
c0c050c5
MC
290
291#define TPA_START_AGG_ID(rx_tpa_start) \
292 ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \
293 RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
294
295struct rx_tpa_start_cmp_ext {
296 __le32 rx_tpa_start_cmp_flags2;
297 #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0)
298 #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1)
299 #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2)
300 #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3)
94758f8d 301 #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8)
c0c050c5
MC
302
303 __le32 rx_tpa_start_cmp_metadata;
304 __le32 rx_tpa_start_cmp_cfa_code_v2;
305 #define RX_TPA_START_CMP_V2 (0x1 << 0)
306 #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16)
307 #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16
94758f8d 308 __le32 rx_tpa_start_cmp_hdr_info;
c0c050c5
MC
309};
310
311struct rx_tpa_end_cmp {
312 __le32 rx_tpa_end_cmp_len_flags_type;
313 #define RX_TPA_END_CMP_TYPE (0x3f << 0)
314 #define RX_TPA_END_CMP_FLAGS (0x3ff << 6)
315 #define RX_TPA_END_CMP_FLAGS_SHIFT 6
316 #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7)
317 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7
318 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7)
319 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7)
320 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7)
321 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7)
322 #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10)
323 #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12)
324 #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12
325 #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12)
326 #define RX_TPA_END_CMP_LEN (0xffff << 16)
327 #define RX_TPA_END_CMP_LEN_SHIFT 16
328
329 u32 rx_tpa_end_cmp_opaque;
330 __le32 rx_tpa_end_cmp_misc_v1;
331 #define RX_TPA_END_CMP_V1 (0x1 << 0)
332 #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1)
333 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1
334 #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8)
335 #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8
336 #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16)
337 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16
338 #define RX_TPA_END_CMP_AGG_ID (0x7f << 25)
339 #define RX_TPA_END_CMP_AGG_ID_SHIFT 25
340
341 __le32 rx_tpa_end_cmp_tsdelta;
342 #define RX_TPA_END_GRO_TS (0x1 << 31)
343};
344
345#define TPA_END_AGG_ID(rx_tpa_end) \
346 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
347 RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
348
349#define TPA_END_TPA_SEGS(rx_tpa_end) \
350 ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \
351 RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
352
353#define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \
354 cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \
355 RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
356
357#define TPA_END_GRO(rx_tpa_end) \
358 ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \
359 RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
360
361#define TPA_END_GRO_TS(rx_tpa_end) \
362 ((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & cpu_to_le32(RX_TPA_END_GRO_TS))
363
364struct rx_tpa_end_cmp_ext {
365 __le32 rx_tpa_end_cmp_dup_acks;
366 #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0)
367
368 __le32 rx_tpa_end_cmp_seg_len;
369 #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0)
370
371 __le32 rx_tpa_end_cmp_errors_v2;
372 #define RX_TPA_END_CMP_V2 (0x1 << 0)
373 #define RX_TPA_END_CMP_ERRORS (0x7fff << 1)
374 #define RX_TPA_END_CMPL_ERRORS_SHIFT 1
375
376 u32 rx_tpa_end_cmp_start_opaque;
377};
378
379#define DB_IDX_MASK 0xffffff
380#define DB_IDX_VALID (0x1 << 26)
381#define DB_IRQ_DIS (0x1 << 27)
382#define DB_KEY_TX (0x0 << 28)
383#define DB_KEY_RX (0x1 << 28)
384#define DB_KEY_CP (0x2 << 28)
385#define DB_KEY_ST (0x3 << 28)
386#define DB_KEY_TX_PUSH (0x4 << 28)
387#define DB_LONG_TX_PUSH (0x2 << 24)
388
389#define INVALID_HW_RING_ID ((u16)-1)
390
391#define BNXT_RSS_HASH_TYPE_FLAG_IPV4 0x01
392#define BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 0x02
393#define BNXT_RSS_HASH_TYPE_FLAG_IPV6 0x04
394#define BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6 0x08
395
396/* The hardware supports certain page sizes. Use the supported page sizes
397 * to allocate the rings.
398 */
399#if (PAGE_SHIFT < 12)
400#define BNXT_PAGE_SHIFT 12
401#elif (PAGE_SHIFT <= 13)
402#define BNXT_PAGE_SHIFT PAGE_SHIFT
403#elif (PAGE_SHIFT < 16)
404#define BNXT_PAGE_SHIFT 13
405#else
406#define BNXT_PAGE_SHIFT 16
407#endif
408
409#define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT)
410
2839f28b
MC
411/* The RXBD length is 16-bit so we can only support page sizes < 64K */
412#if (PAGE_SHIFT > 15)
413#define BNXT_RX_PAGE_SHIFT 15
414#else
415#define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
416#endif
417
418#define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
419
c0c050c5
MC
420#define BNXT_MIN_PKT_SIZE 45
421
422#define BNXT_NUM_TESTS(bp) 0
423
51dd55b5
MC
424#define BNXT_DEFAULT_RX_RING_SIZE 511
425#define BNXT_DEFAULT_TX_RING_SIZE 511
c0c050c5
MC
426
427#define MAX_TPA 64
428
d0a42d6f
MC
429#if (BNXT_PAGE_SHIFT == 16)
430#define MAX_RX_PAGES 1
431#define MAX_RX_AGG_PAGES 4
432#define MAX_TX_PAGES 1
433#define MAX_CP_PAGES 8
434#else
c0c050c5
MC
435#define MAX_RX_PAGES 8
436#define MAX_RX_AGG_PAGES 32
437#define MAX_TX_PAGES 8
438#define MAX_CP_PAGES 64
d0a42d6f 439#endif
c0c050c5
MC
440
441#define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
442#define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
443#define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
444
445#define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
446#define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
447
448#define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
449
450#define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
451#define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
452
453#define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
454
455#define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1)
456#define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
457#define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1)
458
459#define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
460#define RX_IDX(x) ((x) & (RX_DESC_CNT - 1))
461
462#define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
463#define TX_IDX(x) ((x) & (TX_DESC_CNT - 1))
464
465#define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
466#define CP_IDX(x) ((x) & (CP_DESC_CNT - 1))
467
468#define TX_CMP_VALID(txcmp, raw_cons) \
469 (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \
470 !((raw_cons) & bp->cp_bit))
471
472#define RX_CMP_VALID(rxcmp1, raw_cons) \
473 (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
474 !((raw_cons) & bp->cp_bit))
475
476#define RX_AGG_CMP_VALID(agg, raw_cons) \
477 (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \
478 !((raw_cons) & bp->cp_bit))
479
480#define TX_CMP_TYPE(txcmp) \
481 (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
482
483#define RX_CMP_TYPE(rxcmp) \
484 (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
485
486#define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask)
487
488#define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask)
489
490#define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask)
491
492#define ADV_RAW_CMP(idx, n) ((idx) + (n))
493#define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1)
494#define RING_CMP(idx) ((idx) & bp->cp_ring_mask)
495#define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1))
496
e6ef2699 497#define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len)
ff4fe81d
MC
498#define DFLT_HWRM_CMD_TIMEOUT 500
499#define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout)
c0c050c5
MC
500#define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4)
501#define HWRM_RESP_ERR_CODE_MASK 0xffff
a8643e16 502#define HWRM_RESP_LEN_OFFSET 4
c0c050c5
MC
503#define HWRM_RESP_LEN_MASK 0xffff0000
504#define HWRM_RESP_LEN_SFT 16
505#define HWRM_RESP_VALID_MASK 0xff000000
a8643e16 506#define HWRM_SEQ_ID_INVALID -1
c0c050c5
MC
507#define BNXT_HWRM_REQ_MAX_SIZE 128
508#define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \
509 BNXT_HWRM_REQ_MAX_SIZE)
510
511struct bnxt_sw_tx_bd {
512 struct sk_buff *skb;
513 DEFINE_DMA_UNMAP_ADDR(mapping);
514 u8 is_gso;
515 u8 is_push;
516 unsigned short nr_frags;
517};
518
519struct bnxt_sw_rx_bd {
520 u8 *data;
521 DEFINE_DMA_UNMAP_ADDR(mapping);
522};
523
524struct bnxt_sw_rx_agg_bd {
525 struct page *page;
89d0a06c 526 unsigned int offset;
c0c050c5
MC
527 dma_addr_t mapping;
528};
529
530struct bnxt_ring_struct {
531 int nr_pages;
532 int page_size;
533 void **pg_arr;
534 dma_addr_t *dma_arr;
535
536 __le64 *pg_tbl;
537 dma_addr_t pg_tbl_map;
538
539 int vmem_size;
540 void **vmem;
541
542 u16 fw_ring_id; /* Ring id filled by Chimp FW */
543 u8 queue_id;
544};
545
546struct tx_push_bd {
547 __le32 doorbell;
4419dbe6
MC
548 __le32 tx_bd_len_flags_type;
549 u32 tx_bd_opaque;
c0c050c5
MC
550 struct tx_bd_ext txbd2;
551};
552
4419dbe6
MC
553struct tx_push_buffer {
554 struct tx_push_bd push_bd;
555 u32 data[25];
556};
557
c0c050c5 558struct bnxt_tx_ring_info {
b6ab4b01 559 struct bnxt_napi *bnapi;
c0c050c5
MC
560 u16 tx_prod;
561 u16 tx_cons;
562 void __iomem *tx_doorbell;
563
564 struct tx_bd *tx_desc_ring[MAX_TX_PAGES];
565 struct bnxt_sw_tx_bd *tx_buf_ring;
566
567 dma_addr_t tx_desc_mapping[MAX_TX_PAGES];
568
4419dbe6 569 struct tx_push_buffer *tx_push;
c0c050c5 570 dma_addr_t tx_push_mapping;
4419dbe6 571 __le64 data_mapping;
c0c050c5
MC
572
573#define BNXT_DEV_STATE_CLOSING 0x1
574 u32 dev_state;
575
576 struct bnxt_ring_struct tx_ring_struct;
577};
578
579struct bnxt_tpa_info {
580 u8 *data;
581 dma_addr_t mapping;
582 u16 len;
583 unsigned short gso_type;
584 u32 flags2;
585 u32 metadata;
586 enum pkt_hash_types hash_type;
587 u32 rss_hash;
94758f8d
MC
588 u32 hdr_info;
589
590#define BNXT_TPA_L4_SIZE(hdr_info) \
591 (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
592
593#define BNXT_TPA_INNER_L3_OFF(hdr_info) \
594 (((hdr_info) >> 18) & 0x1ff)
595
596#define BNXT_TPA_INNER_L2_OFF(hdr_info) \
597 (((hdr_info) >> 9) & 0x1ff)
598
599#define BNXT_TPA_OUTER_L3_OFF(hdr_info) \
600 ((hdr_info) & 0x1ff)
c0c050c5
MC
601};
602
603struct bnxt_rx_ring_info {
b6ab4b01 604 struct bnxt_napi *bnapi;
c0c050c5
MC
605 u16 rx_prod;
606 u16 rx_agg_prod;
607 u16 rx_sw_agg_prod;
376a5b86 608 u16 rx_next_cons;
c0c050c5
MC
609 void __iomem *rx_doorbell;
610 void __iomem *rx_agg_doorbell;
611
612 struct rx_bd *rx_desc_ring[MAX_RX_PAGES];
613 struct bnxt_sw_rx_bd *rx_buf_ring;
614
615 struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES];
616 struct bnxt_sw_rx_agg_bd *rx_agg_ring;
617
618 unsigned long *rx_agg_bmap;
619 u16 rx_agg_bmap_size;
620
89d0a06c
MC
621 struct page *rx_page;
622 unsigned int rx_page_offset;
623
c0c050c5
MC
624 dma_addr_t rx_desc_mapping[MAX_RX_PAGES];
625 dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
626
627 struct bnxt_tpa_info *rx_tpa;
628
629 struct bnxt_ring_struct rx_ring_struct;
630 struct bnxt_ring_struct rx_agg_ring_struct;
631};
632
633struct bnxt_cp_ring_info {
634 u32 cp_raw_cons;
635 void __iomem *cp_doorbell;
636
637 struct tx_cmp *cp_desc_ring[MAX_CP_PAGES];
638
639 dma_addr_t cp_desc_mapping[MAX_CP_PAGES];
640
641 struct ctx_hw_stats *hw_stats;
642 dma_addr_t hw_stats_map;
643 u32 hw_stats_ctx_id;
644 u64 rx_l4_csum_errors;
645
646 struct bnxt_ring_struct cp_ring_struct;
647};
648
649struct bnxt_napi {
650 struct napi_struct napi;
651 struct bnxt *bp;
652
653 int index;
654 struct bnxt_cp_ring_info cp_ring;
b6ab4b01
MC
655 struct bnxt_rx_ring_info *rx_ring;
656 struct bnxt_tx_ring_info *tx_ring;
c0c050c5
MC
657
658#ifdef CONFIG_NET_RX_BUSY_POLL
659 atomic_t poll_state;
660#endif
fa7e2812 661 bool in_reset;
c0c050c5
MC
662};
663
664#ifdef CONFIG_NET_RX_BUSY_POLL
665enum bnxt_poll_state_t {
666 BNXT_STATE_IDLE = 0,
667 BNXT_STATE_NAPI,
668 BNXT_STATE_POLL,
669 BNXT_STATE_DISABLE,
670};
671#endif
672
673struct bnxt_irq {
674 irq_handler_t handler;
675 unsigned int vector;
676 u8 requested;
677 char name[IFNAMSIZ + 2];
678};
679
680#define HWRM_RING_ALLOC_TX 0x1
681#define HWRM_RING_ALLOC_RX 0x2
682#define HWRM_RING_ALLOC_AGG 0x4
683#define HWRM_RING_ALLOC_CMPL 0x8
684
685#define INVALID_STATS_CTX_ID -1
686
c0c050c5
MC
687struct bnxt_ring_grp_info {
688 u16 fw_stats_ctx;
689 u16 fw_grp_id;
690 u16 rx_fw_ring_id;
691 u16 agg_fw_ring_id;
692 u16 cp_fw_ring_id;
693};
694
695struct bnxt_vnic_info {
696 u16 fw_vnic_id; /* returned by Chimp during alloc */
697 u16 fw_rss_cos_lb_ctx;
698 u16 fw_l2_ctx_id;
699#define BNXT_MAX_UC_ADDRS 4
700 __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
701 /* index 0 always dev_addr */
702 u16 uc_filter_count;
703 u8 *uc_list;
704
705 u16 *fw_grp_ids;
706 u16 hash_type;
707 dma_addr_t rss_table_dma_addr;
708 __le16 *rss_table;
709 dma_addr_t rss_hash_key_dma_addr;
710 u64 *rss_hash_key;
711 u32 rx_mask;
712
713 u8 *mc_list;
714 int mc_list_size;
715 int mc_list_count;
716 dma_addr_t mc_list_mapping;
717#define BNXT_MAX_MC_ADDRS 16
718
719 u32 flags;
720#define BNXT_VNIC_RSS_FLAG 1
721#define BNXT_VNIC_RFS_FLAG 2
722#define BNXT_VNIC_MCAST_FLAG 4
723#define BNXT_VNIC_UCAST_FLAG 8
724};
725
726#if defined(CONFIG_BNXT_SRIOV)
727struct bnxt_vf_info {
728 u16 fw_fid;
729 u8 mac_addr[ETH_ALEN];
730 u16 max_rsscos_ctxs;
731 u16 max_cp_rings;
732 u16 max_tx_rings;
733 u16 max_rx_rings;
b72d4a68 734 u16 max_hw_ring_grps;
c0c050c5
MC
735 u16 max_l2_ctxs;
736 u16 max_irqs;
737 u16 max_vnics;
738 u16 max_stat_ctxs;
739 u16 vlan;
740 u32 flags;
741#define BNXT_VF_QOS 0x1
742#define BNXT_VF_SPOOFCHK 0x2
743#define BNXT_VF_LINK_FORCED 0x4
744#define BNXT_VF_LINK_UP 0x8
745 u32 func_flags; /* func cfg flags */
746 u32 min_tx_rate;
747 u32 max_tx_rate;
748 void *hwrm_cmd_req_addr;
749 dma_addr_t hwrm_cmd_req_dma_addr;
750};
379a80a1 751#endif
c0c050c5
MC
752
753struct bnxt_pf_info {
754#define BNXT_FIRST_PF_FID 1
755#define BNXT_FIRST_VF_FID 128
756 u32 fw_fid;
757 u8 port_id;
758 u8 mac_addr[ETH_ALEN];
759 u16 max_rsscos_ctxs;
760 u16 max_cp_rings;
761 u16 max_tx_rings; /* HW assigned max tx rings for this PF */
c0c050c5 762 u16 max_rx_rings; /* HW assigned max rx rings for this PF */
b72d4a68 763 u16 max_hw_ring_grps;
c0c050c5
MC
764 u16 max_irqs;
765 u16 max_l2_ctxs;
766 u16 max_vnics;
767 u16 max_stat_ctxs;
768 u32 first_vf_id;
769 u16 active_vfs;
770 u16 max_vfs;
771 u32 max_encap_records;
772 u32 max_decap_records;
773 u32 max_tx_em_flows;
774 u32 max_tx_wm_flows;
775 u32 max_rx_em_flows;
776 u32 max_rx_wm_flows;
777 unsigned long *vf_event_bmap;
778 u16 hwrm_cmd_req_pages;
779 void *hwrm_cmd_req_addr[4];
780 dma_addr_t hwrm_cmd_req_dma_addr[4];
781 struct bnxt_vf_info *vf;
782};
c0c050c5
MC
783
784struct bnxt_ntuple_filter {
785 struct hlist_node hash;
786 u8 src_mac_addr[ETH_ALEN];
787 struct flow_keys fkeys;
788 __le64 filter_id;
789 u16 sw_id;
790 u16 rxq;
791 u32 flow_id;
792 unsigned long state;
793#define BNXT_FLTR_VALID 0
794#define BNXT_FLTR_UPDATE 1
795};
796
c0c050c5 797struct bnxt_link_info {
03efbec0 798 u8 phy_type;
c0c050c5
MC
799 u8 media_type;
800 u8 transceiver;
801 u8 phy_addr;
802 u8 phy_link_status;
803#define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK
804#define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL
805#define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK
806 u8 wire_speed;
807 u8 loop_back;
808 u8 link_up;
809 u8 duplex;
810#define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_HALF
811#define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_FULL
812 u8 pause;
813#define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX
814#define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX
815#define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \
816 PORT_PHY_QCFG_RESP_PAUSE_TX)
3277360e 817 u8 lp_pause;
c0c050c5
MC
818 u8 auto_pause_setting;
819 u8 force_pause_setting;
820 u8 duplex_setting;
821 u8 auto_mode;
822#define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \
823 (mode) <= BNXT_LINK_AUTO_MSK)
824#define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
825#define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
826#define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
827#define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
11f15ed3 828#define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
c0c050c5
MC
829#define PHY_VER_LEN 3
830 u8 phy_ver[PHY_VER_LEN];
831 u16 link_speed;
832#define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
833#define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
834#define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
835#define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
836#define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
837#define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
838#define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
839#define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
840#define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
841 u16 support_speeds;
842 u16 auto_link_speeds;
843#define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
844#define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
845#define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
846#define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
847#define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
848#define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
849#define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
850#define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
851#define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
3277360e 852 u16 lp_auto_link_speeds;
c0c050c5
MC
853 u16 force_link_speed;
854 u32 preemphasis;
42ee18fe 855 u8 module_status;
c0c050c5
MC
856
857 /* copy of requested setting from ethtool cmd */
858 u8 autoneg;
859#define BNXT_AUTONEG_SPEED 1
860#define BNXT_AUTONEG_FLOW_CTRL 2
861 u8 req_duplex;
862 u8 req_flow_ctrl;
863 u16 req_link_speed;
864 u32 advertising;
865 bool force_link_chng;
4bb13abf 866
c0c050c5
MC
867 /* a copy of phy_qcfg output used to report link
868 * info to VF
869 */
870 struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
871};
872
873#define BNXT_MAX_QUEUE 8
874
875struct bnxt_queue_info {
876 u8 queue_id;
877 u8 queue_profile;
878};
879
11809490
JH
880#define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400
881#define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014
882#define BNXT_CAG_REG_BASE 0x300000
883
c0c050c5
MC
884struct bnxt {
885 void __iomem *bar0;
886 void __iomem *bar1;
887 void __iomem *bar2;
888
889 u32 reg_base;
659c805c
MC
890 u16 chip_num;
891#define CHIP_NUM_57301 0x16c8
892#define CHIP_NUM_57302 0x16c9
893#define CHIP_NUM_57304 0x16ca
894#define CHIP_NUM_57402 0x16d0
895#define CHIP_NUM_57404 0x16d1
896#define CHIP_NUM_57406 0x16d2
897
898#define CHIP_NUM_57311 0x16ce
899#define CHIP_NUM_57312 0x16cf
900#define CHIP_NUM_57314 0x16df
901#define CHIP_NUM_57412 0x16d6
902#define CHIP_NUM_57414 0x16d7
903#define CHIP_NUM_57416 0x16d8
904#define CHIP_NUM_57417 0x16d9
905
906#define BNXT_CHIP_NUM_5730X(chip_num) \
907 ((chip_num) >= CHIP_NUM_57301 && \
908 (chip_num) <= CHIP_NUM_57304)
909
910#define BNXT_CHIP_NUM_5740X(chip_num) \
911 ((chip_num) >= CHIP_NUM_57402 && \
912 (chip_num) <= CHIP_NUM_57406)
913
914#define BNXT_CHIP_NUM_5731X(chip_num) \
915 ((chip_num) == CHIP_NUM_57311 || \
916 (chip_num) == CHIP_NUM_57312 || \
917 (chip_num) == CHIP_NUM_57314)
918
919#define BNXT_CHIP_NUM_5741X(chip_num) \
920 ((chip_num) >= CHIP_NUM_57412 && \
921 (chip_num) <= CHIP_NUM_57417)
922
923#define BNXT_CHIP_NUM_57X0X(chip_num) \
924 (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
925
926#define BNXT_CHIP_NUM_57X1X(chip_num) \
927 (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
c0c050c5
MC
928
929 struct net_device *dev;
930 struct pci_dev *pdev;
931
932 atomic_t intr_sem;
933
934 u32 flags;
935 #define BNXT_FLAG_DCB_ENABLED 0x1
936 #define BNXT_FLAG_VF 0x2
937 #define BNXT_FLAG_LRO 0x4
d1611c3a 938#ifdef CONFIG_INET
c0c050c5 939 #define BNXT_FLAG_GRO 0x8
d1611c3a
MC
940#else
941 /* Cannot support hardware GRO if CONFIG_INET is not set */
942 #define BNXT_FLAG_GRO 0x0
943#endif
c0c050c5
MC
944 #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO)
945 #define BNXT_FLAG_JUMBO 0x10
946 #define BNXT_FLAG_STRIP_VLAN 0x20
947 #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
948 BNXT_FLAG_LRO)
949 #define BNXT_FLAG_USING_MSIX 0x40
950 #define BNXT_FLAG_MSIX_CAP 0x80
951 #define BNXT_FLAG_RFS 0x100
6e6c5a57 952 #define BNXT_FLAG_SHARED_RINGS 0x200
3bdf56c4 953 #define BNXT_FLAG_PORT_STATS 0x400
170ce013 954 #define BNXT_FLAG_EEE_CAP 0x1000
6e6c5a57 955
c0c050c5
MC
956 #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \
957 BNXT_FLAG_RFS | \
958 BNXT_FLAG_STRIP_VLAN)
959
960#define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF))
961#define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF)
567b2abe
SB
962#define BNXT_NPAR(bp) ((bp)->port_partition_type)
963#define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp))
c0c050c5
MC
964
965 struct bnxt_napi **bnapi;
966
b6ab4b01
MC
967 struct bnxt_rx_ring_info *rx_ring;
968 struct bnxt_tx_ring_info *tx_ring;
969
309369c9
MC
970 struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int,
971 struct sk_buff *);
972
c0c050c5
MC
973 u32 rx_buf_size;
974 u32 rx_buf_use_size; /* useable size */
975 u32 rx_ring_size;
976 u32 rx_agg_ring_size;
977 u32 rx_copy_thresh;
978 u32 rx_ring_mask;
979 u32 rx_agg_ring_mask;
980 int rx_nr_pages;
981 int rx_agg_nr_pages;
982 int rx_nr_rings;
983 int rsscos_nr_ctxs;
984
985 u32 tx_ring_size;
986 u32 tx_ring_mask;
987 int tx_nr_pages;
988 int tx_nr_rings;
989 int tx_nr_rings_per_tc;
990
991 int tx_wake_thresh;
992 int tx_push_thresh;
993 int tx_push_size;
994
995 u32 cp_ring_size;
996 u32 cp_ring_mask;
997 u32 cp_bit;
998 int cp_nr_pages;
999 int cp_nr_rings;
1000
1001 int num_stat_ctxs;
b81a90d3
MC
1002
1003 /* grp_info indexed by completion ring index */
c0c050c5
MC
1004 struct bnxt_ring_grp_info *grp_info;
1005 struct bnxt_vnic_info *vnic_info;
1006 int nr_vnics;
1007
1008 u8 max_tc;
1009 struct bnxt_queue_info q_info[BNXT_MAX_QUEUE];
1010
1011 unsigned int current_interval;
3bdf56c4 1012#define BNXT_TIMER_INTERVAL HZ
c0c050c5
MC
1013
1014 struct timer_list timer;
1015
caefe526
MC
1016 unsigned long state;
1017#define BNXT_STATE_OPEN 0
4cebdcec 1018#define BNXT_STATE_IN_SP_TASK 1
c0c050c5
MC
1019
1020 struct bnxt_irq *irq_tbl;
1021 u8 mac_addr[ETH_ALEN];
1022
1023 u32 msg_enable;
1024
11f15ed3 1025 u32 hwrm_spec_code;
c0c050c5
MC
1026 u16 hwrm_cmd_seq;
1027 u32 hwrm_intr_seq_id;
1028 void *hwrm_cmd_resp_addr;
1029 dma_addr_t hwrm_cmd_resp_dma_addr;
1030 void *hwrm_dbg_resp_addr;
1031 dma_addr_t hwrm_dbg_resp_dma_addr;
1032#define HWRM_DBG_REG_BUF_SIZE 128
3bdf56c4
MC
1033
1034 struct rx_port_stats *hw_rx_port_stats;
1035 struct tx_port_stats *hw_tx_port_stats;
1036 dma_addr_t hw_rx_port_stats_map;
1037 dma_addr_t hw_tx_port_stats_map;
1038 int hw_port_stats_size;
1039
e6ef2699 1040 u16 hwrm_max_req_len;
ff4fe81d 1041 int hwrm_cmd_timeout;
c0c050c5
MC
1042 struct mutex hwrm_cmd_lock; /* serialize hwrm messages */
1043 struct hwrm_ver_get_output ver_resp;
1044#define FW_VER_STR_LEN 32
1045#define BC_HWRM_STR_LEN 21
1046#define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1047 char fw_ver_str[FW_VER_STR_LEN];
1048 __be16 vxlan_port;
1049 u8 vxlan_port_cnt;
1050 __le16 vxlan_fw_dst_port_id;
1051 u8 nge_port_cnt;
1052 __le16 nge_fw_dst_port_id;
567b2abe 1053 u8 port_partition_type;
dfc9c94a 1054
dfb5b894
MC
1055 u16 rx_coal_ticks;
1056 u16 rx_coal_ticks_irq;
1057 u16 rx_coal_bufs;
1058 u16 rx_coal_bufs_irq;
dfc9c94a
MC
1059 u16 tx_coal_ticks;
1060 u16 tx_coal_ticks_irq;
1061 u16 tx_coal_bufs;
1062 u16 tx_coal_bufs_irq;
c0c050c5
MC
1063
1064#define BNXT_USEC_TO_COAL_TIMER(x) ((x) * 25 / 2)
c0c050c5
MC
1065
1066 struct work_struct sp_task;
1067 unsigned long sp_event;
1068#define BNXT_RX_MASK_SP_EVENT 0
1069#define BNXT_RX_NTP_FLTR_SP_EVENT 1
1070#define BNXT_LINK_CHNG_SP_EVENT 2
c5d7774d
JH
1071#define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3
1072#define BNXT_VXLAN_ADD_PORT_SP_EVENT 4
1073#define BNXT_VXLAN_DEL_PORT_SP_EVENT 5
1074#define BNXT_RESET_TASK_SP_EVENT 6
1075#define BNXT_RST_RING_SP_EVENT 7
19241368 1076#define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8
3bdf56c4 1077#define BNXT_PERIODIC_STATS_SP_EVENT 9
4bb13abf 1078#define BNXT_HWRM_PORT_MODULE_SP_EVENT 10
fc0f1929 1079#define BNXT_RESET_TASK_SILENT_SP_EVENT 11
c0c050c5 1080
379a80a1 1081 struct bnxt_pf_info pf;
c0c050c5
MC
1082#ifdef CONFIG_BNXT_SRIOV
1083 int nr_vfs;
c0c050c5
MC
1084 struct bnxt_vf_info vf;
1085 wait_queue_head_t sriov_cfg_wait;
1086 bool sriov_cfg;
1087#define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000)
1088#endif
1089
1090#define BNXT_NTP_FLTR_MAX_FLTR 4096
1091#define BNXT_NTP_FLTR_HASH_SIZE 512
1092#define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1)
1093 struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1094 spinlock_t ntp_fltr_lock; /* for hash table add, del */
1095
1096 unsigned long *ntp_fltr_bmap;
1097 int ntp_fltr_count;
1098
1099 struct bnxt_link_info link_info;
170ce013
MC
1100 struct ethtool_eee eee;
1101 u32 lpi_tmr_lo;
1102 u32 lpi_tmr_hi;
c0c050c5
MC
1103};
1104
1105#ifdef CONFIG_NET_RX_BUSY_POLL
1106static inline void bnxt_enable_poll(struct bnxt_napi *bnapi)
1107{
1108 atomic_set(&bnapi->poll_state, BNXT_STATE_IDLE);
1109}
1110
1111/* called from the NAPI poll routine to get ownership of a bnapi */
1112static inline bool bnxt_lock_napi(struct bnxt_napi *bnapi)
1113{
1114 int rc = atomic_cmpxchg(&bnapi->poll_state, BNXT_STATE_IDLE,
1115 BNXT_STATE_NAPI);
1116
1117 return rc == BNXT_STATE_IDLE;
1118}
1119
1120static inline void bnxt_unlock_napi(struct bnxt_napi *bnapi)
1121{
1122 atomic_set(&bnapi->poll_state, BNXT_STATE_IDLE);
1123}
1124
1125/* called from the busy poll routine to get ownership of a bnapi */
1126static inline bool bnxt_lock_poll(struct bnxt_napi *bnapi)
1127{
1128 int rc = atomic_cmpxchg(&bnapi->poll_state, BNXT_STATE_IDLE,
1129 BNXT_STATE_POLL);
1130
1131 return rc == BNXT_STATE_IDLE;
1132}
1133
1134static inline void bnxt_unlock_poll(struct bnxt_napi *bnapi)
1135{
1136 atomic_set(&bnapi->poll_state, BNXT_STATE_IDLE);
1137}
1138
1139static inline bool bnxt_busy_polling(struct bnxt_napi *bnapi)
1140{
1141 return atomic_read(&bnapi->poll_state) == BNXT_STATE_POLL;
1142}
1143
1144static inline void bnxt_disable_poll(struct bnxt_napi *bnapi)
1145{
1146 int old;
1147
1148 while (1) {
1149 old = atomic_cmpxchg(&bnapi->poll_state, BNXT_STATE_IDLE,
1150 BNXT_STATE_DISABLE);
1151 if (old == BNXT_STATE_IDLE)
1152 break;
1153 usleep_range(500, 5000);
1154 }
1155}
1156
1157#else
1158
1159static inline void bnxt_enable_poll(struct bnxt_napi *bnapi)
1160{
1161}
1162
1163static inline bool bnxt_lock_napi(struct bnxt_napi *bnapi)
1164{
1165 return true;
1166}
1167
1168static inline void bnxt_unlock_napi(struct bnxt_napi *bnapi)
1169{
1170}
1171
1172static inline bool bnxt_lock_poll(struct bnxt_napi *bnapi)
1173{
1174 return false;
1175}
1176
1177static inline void bnxt_unlock_poll(struct bnxt_napi *bnapi)
1178{
1179}
1180
1181static inline bool bnxt_busy_polling(struct bnxt_napi *bnapi)
1182{
1183 return false;
1184}
1185
1186static inline void bnxt_disable_poll(struct bnxt_napi *bnapi)
1187{
1188}
1189
1190#endif
1191
42ee18fe
AK
1192#define I2C_DEV_ADDR_A0 0xa0
1193#define I2C_DEV_ADDR_A2 0xa2
1194#define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
1195#define SFP_EEPROM_SFF_8472_COMP_SIZE 1
1196#define SFF_MODULE_ID_SFP 0x3
1197#define SFF_MODULE_ID_QSFP 0xc
1198#define SFF_MODULE_ID_QSFP_PLUS 0xd
1199#define SFF_MODULE_ID_QSFP28 0x11
1200#define BNXT_MAX_PHY_I2C_RESP_SIZE 64
1201
c0c050c5
MC
1202void bnxt_set_ring_params(struct bnxt *);
1203void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
1204int _hwrm_send_message(struct bnxt *, void *, u32, int);
1205int hwrm_send_message(struct bnxt *, void *, u32, int);
90e20921 1206int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
c0c050c5 1207int bnxt_hwrm_set_coal(struct bnxt *);
4a21b49b 1208int bnxt_hwrm_func_qcaps(struct bnxt *);
c0c050c5 1209int bnxt_hwrm_set_pause(struct bnxt *);
939f7f0c 1210int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
c0c050c5
MC
1211int bnxt_open_nic(struct bnxt *, bool, bool);
1212int bnxt_close_nic(struct bnxt *, bool, bool);
6e6c5a57 1213int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
c0c050c5 1214#endif