]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/net/ethernet/broadcom/tg3.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[mirror_ubuntu-eoan-kernel.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
c2bba067 97#define TG3_MIN_NUM 132
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
c2bba067 100#define DRV_MODULE_RELDATE "May 21, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9
MC
746 break;
747 udelay(10);
748 }
749
6f5c8f83 750 if (status != bit) {
0d3031d9 751 /* Revoke the lock request. */
6f5c8f83 752 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
753 ret = -EBUSY;
754 }
755
756 return ret;
757}
758
759static void tg3_ape_unlock(struct tg3 *tp, int locknum)
760{
6f5c8f83 761 u32 gnt, bit;
0d3031d9 762
63c3a66f 763 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
764 return;
765
766 switch (locknum) {
6f5c8f83 767 case TG3_APE_LOCK_GPIO:
4153577a 768 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 769 return;
33f401ae
MC
770 case TG3_APE_LOCK_GRC:
771 case TG3_APE_LOCK_MEM:
78f94dc7
MC
772 if (!tp->pci_fn)
773 bit = APE_LOCK_GRANT_DRIVER;
774 else
775 bit = 1 << tp->pci_fn;
33f401ae 776 break;
8151ad57
MC
777 case TG3_APE_LOCK_PHY0:
778 case TG3_APE_LOCK_PHY1:
779 case TG3_APE_LOCK_PHY2:
780 case TG3_APE_LOCK_PHY3:
781 bit = APE_LOCK_GRANT_DRIVER;
782 break;
33f401ae
MC
783 default:
784 return;
0d3031d9
MC
785 }
786
4153577a 787 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
788 gnt = TG3_APE_LOCK_GRANT;
789 else
790 gnt = TG3_APE_PER_LOCK_GRANT;
791
6f5c8f83 792 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
793}
794
b65a372b 795static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 796{
fd6d3f0e
MC
797 u32 apedata;
798
b65a372b
MC
799 while (timeout_us) {
800 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
801 return -EBUSY;
802
803 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
804 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
805 break;
806
807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
808
809 udelay(10);
810 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
811 }
812
813 return timeout_us ? 0 : -EBUSY;
814}
815
cf8d55ae
MC
816static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
817{
818 u32 i, apedata;
819
820 for (i = 0; i < timeout_us / 10; i++) {
821 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
822
823 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
824 break;
825
826 udelay(10);
827 }
828
829 return i == timeout_us / 10;
830}
831
86449944
MC
832static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
833 u32 len)
cf8d55ae
MC
834{
835 int err;
836 u32 i, bufoff, msgoff, maxlen, apedata;
837
838 if (!tg3_flag(tp, APE_HAS_NCSI))
839 return 0;
840
841 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
842 if (apedata != APE_SEG_SIG_MAGIC)
843 return -ENODEV;
844
845 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
846 if (!(apedata & APE_FW_STATUS_READY))
847 return -EAGAIN;
848
849 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
850 TG3_APE_SHMEM_BASE;
851 msgoff = bufoff + 2 * sizeof(u32);
852 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
853
854 while (len) {
855 u32 length;
856
857 /* Cap xfer sizes to scratchpad limits. */
858 length = (len > maxlen) ? maxlen : len;
859 len -= length;
860
861 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
862 if (!(apedata & APE_FW_STATUS_READY))
863 return -EAGAIN;
864
865 /* Wait for up to 1 msec for APE to service previous event. */
866 err = tg3_ape_event_lock(tp, 1000);
867 if (err)
868 return err;
869
870 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
871 APE_EVENT_STATUS_SCRTCHPD_READ |
872 APE_EVENT_STATUS_EVENT_PENDING;
873 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
874
875 tg3_ape_write32(tp, bufoff, base_off);
876 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
877
878 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
879 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
880
881 base_off += length;
882
883 if (tg3_ape_wait_for_event(tp, 30000))
884 return -EAGAIN;
885
886 for (i = 0; length; i += 4, length -= 4) {
887 u32 val = tg3_ape_read32(tp, msgoff + i);
888 memcpy(data, &val, sizeof(u32));
889 data++;
890 }
891 }
892
893 return 0;
894}
895
b65a372b
MC
896static int tg3_ape_send_event(struct tg3 *tp, u32 event)
897{
898 int err;
899 u32 apedata;
fd6d3f0e
MC
900
901 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
902 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 903 return -EAGAIN;
fd6d3f0e
MC
904
905 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
906 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 907 return -EAGAIN;
fd6d3f0e
MC
908
909 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
910 err = tg3_ape_event_lock(tp, 1000);
911 if (err)
912 return err;
fd6d3f0e 913
b65a372b
MC
914 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
915 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
918 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 919
b65a372b 920 return 0;
fd6d3f0e
MC
921}
922
923static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
924{
925 u32 event;
926 u32 apedata;
927
928 if (!tg3_flag(tp, ENABLE_APE))
929 return;
930
931 switch (kind) {
932 case RESET_KIND_INIT:
933 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
934 APE_HOST_SEG_SIG_MAGIC);
935 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
936 APE_HOST_SEG_LEN_MAGIC);
937 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
938 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
939 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
940 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
941 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
942 APE_HOST_BEHAV_NO_PHYLOCK);
943 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
944 TG3_APE_HOST_DRVR_STATE_START);
945
946 event = APE_EVENT_STATUS_STATE_START;
947 break;
948 case RESET_KIND_SHUTDOWN:
949 /* With the interface we are currently using,
950 * APE does not track driver state. Wiping
951 * out the HOST SEGMENT SIGNATURE forces
952 * the APE to assume OS absent status.
953 */
954 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
955
956 if (device_may_wakeup(&tp->pdev->dev) &&
957 tg3_flag(tp, WOL_ENABLE)) {
958 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
959 TG3_APE_HOST_WOL_SPEED_AUTO);
960 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
961 } else
962 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
963
964 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
965
966 event = APE_EVENT_STATUS_STATE_UNLOAD;
967 break;
968 case RESET_KIND_SUSPEND:
969 event = APE_EVENT_STATUS_STATE_SUSPEND;
970 break;
971 default:
972 return;
973 }
974
975 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
976
977 tg3_ape_send_event(tp, event);
978}
979
1da177e4
LT
980static void tg3_disable_ints(struct tg3 *tp)
981{
89aeb3bc
MC
982 int i;
983
1da177e4
LT
984 tw32(TG3PCI_MISC_HOST_CTRL,
985 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
986 for (i = 0; i < tp->irq_max; i++)
987 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
988}
989
1da177e4
LT
990static void tg3_enable_ints(struct tg3 *tp)
991{
89aeb3bc 992 int i;
89aeb3bc 993
bbe832c0
MC
994 tp->irq_sync = 0;
995 wmb();
996
1da177e4
LT
997 tw32(TG3PCI_MISC_HOST_CTRL,
998 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 999
f89f38b8 1000 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1001 for (i = 0; i < tp->irq_cnt; i++) {
1002 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1003
898a56f8 1004 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1005 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1006 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1007
f89f38b8 1008 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1009 }
f19af9c2
MC
1010
1011 /* Force an initial interrupt */
63c3a66f 1012 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1013 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1014 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1015 else
f89f38b8
MC
1016 tw32(HOSTCC_MODE, tp->coal_now);
1017
1018 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1019}
1020
17375d25 1021static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1022{
17375d25 1023 struct tg3 *tp = tnapi->tp;
898a56f8 1024 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1025 unsigned int work_exists = 0;
1026
1027 /* check for phy events */
63c3a66f 1028 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1029 if (sblk->status & SD_STATUS_LINK_CHG)
1030 work_exists = 1;
1031 }
f891ea16
MC
1032
1033 /* check for TX work to do */
1034 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1035 work_exists = 1;
1036
1037 /* check for RX work to do */
1038 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1039 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1040 work_exists = 1;
1041
1042 return work_exists;
1043}
1044
17375d25 1045/* tg3_int_reenable
04237ddd
MC
1046 * similar to tg3_enable_ints, but it accurately determines whether there
1047 * is new work pending and can return without flushing the PIO write
6aa20a22 1048 * which reenables interrupts
1da177e4 1049 */
17375d25 1050static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1051{
17375d25
MC
1052 struct tg3 *tp = tnapi->tp;
1053
898a56f8 1054 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1055 mmiowb();
1056
fac9b83e
DM
1057 /* When doing tagged status, this work check is unnecessary.
1058 * The last_tag we write above tells the chip which piece of
1059 * work we've completed.
1060 */
63c3a66f 1061 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1062 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1063 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1064}
1065
1da177e4
LT
1066static void tg3_switch_clocks(struct tg3 *tp)
1067{
f6eb9b1f 1068 u32 clock_ctrl;
1da177e4
LT
1069 u32 orig_clock_ctrl;
1070
63c3a66f 1071 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1072 return;
1073
f6eb9b1f
MC
1074 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1075
1da177e4
LT
1076 orig_clock_ctrl = clock_ctrl;
1077 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1078 CLOCK_CTRL_CLKRUN_OENABLE |
1079 0x1f);
1080 tp->pci_clock_ctrl = clock_ctrl;
1081
63c3a66f 1082 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1083 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1084 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1085 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1086 }
1087 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1088 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1089 clock_ctrl |
1090 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1091 40);
1092 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1093 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1094 40);
1da177e4 1095 }
b401e9e2 1096 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1097}
1098
1099#define PHY_BUSY_LOOPS 5000
1100
5c358045
HM
1101static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1102 u32 *val)
1da177e4
LT
1103{
1104 u32 frame_val;
1105 unsigned int loops;
1106 int ret;
1107
1108 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1109 tw32_f(MAC_MI_MODE,
1110 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1111 udelay(80);
1112 }
1113
8151ad57
MC
1114 tg3_ape_lock(tp, tp->phy_ape_lock);
1115
1da177e4
LT
1116 *val = 0x0;
1117
5c358045 1118 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1119 MI_COM_PHY_ADDR_MASK);
1120 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1121 MI_COM_REG_ADDR_MASK);
1122 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1123
1da177e4
LT
1124 tw32_f(MAC_MI_COM, frame_val);
1125
1126 loops = PHY_BUSY_LOOPS;
1127 while (loops != 0) {
1128 udelay(10);
1129 frame_val = tr32(MAC_MI_COM);
1130
1131 if ((frame_val & MI_COM_BUSY) == 0) {
1132 udelay(5);
1133 frame_val = tr32(MAC_MI_COM);
1134 break;
1135 }
1136 loops -= 1;
1137 }
1138
1139 ret = -EBUSY;
1140 if (loops != 0) {
1141 *val = frame_val & MI_COM_DATA_MASK;
1142 ret = 0;
1143 }
1144
1145 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1146 tw32_f(MAC_MI_MODE, tp->mi_mode);
1147 udelay(80);
1148 }
1149
8151ad57
MC
1150 tg3_ape_unlock(tp, tp->phy_ape_lock);
1151
1da177e4
LT
1152 return ret;
1153}
1154
5c358045
HM
1155static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1156{
1157 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1158}
1159
1160static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1161 u32 val)
1da177e4
LT
1162{
1163 u32 frame_val;
1164 unsigned int loops;
1165 int ret;
1166
f07e9af3 1167 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1168 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1169 return 0;
1170
1da177e4
LT
1171 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1172 tw32_f(MAC_MI_MODE,
1173 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1174 udelay(80);
1175 }
1176
8151ad57
MC
1177 tg3_ape_lock(tp, tp->phy_ape_lock);
1178
5c358045 1179 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1180 MI_COM_PHY_ADDR_MASK);
1181 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1182 MI_COM_REG_ADDR_MASK);
1183 frame_val |= (val & MI_COM_DATA_MASK);
1184 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1185
1da177e4
LT
1186 tw32_f(MAC_MI_COM, frame_val);
1187
1188 loops = PHY_BUSY_LOOPS;
1189 while (loops != 0) {
1190 udelay(10);
1191 frame_val = tr32(MAC_MI_COM);
1192 if ((frame_val & MI_COM_BUSY) == 0) {
1193 udelay(5);
1194 frame_val = tr32(MAC_MI_COM);
1195 break;
1196 }
1197 loops -= 1;
1198 }
1199
1200 ret = -EBUSY;
1201 if (loops != 0)
1202 ret = 0;
1203
1204 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1205 tw32_f(MAC_MI_MODE, tp->mi_mode);
1206 udelay(80);
1207 }
1208
8151ad57
MC
1209 tg3_ape_unlock(tp, tp->phy_ape_lock);
1210
1da177e4
LT
1211 return ret;
1212}
1213
5c358045
HM
1214static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1215{
1216 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1217}
1218
b0988c15
MC
1219static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1220{
1221 int err;
1222
1223 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1224 if (err)
1225 goto done;
1226
1227 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1228 if (err)
1229 goto done;
1230
1231 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1232 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1233 if (err)
1234 goto done;
1235
1236 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1237
1238done:
1239 return err;
1240}
1241
1242static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1243{
1244 int err;
1245
1246 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1247 if (err)
1248 goto done;
1249
1250 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1251 if (err)
1252 goto done;
1253
1254 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1255 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1256 if (err)
1257 goto done;
1258
1259 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1260
1261done:
1262 return err;
1263}
1264
1265static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1266{
1267 int err;
1268
1269 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1270 if (!err)
1271 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1272
1273 return err;
1274}
1275
1276static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1277{
1278 int err;
1279
1280 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1281 if (!err)
1282 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1283
1284 return err;
1285}
1286
15ee95c3
MC
1287static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1288{
1289 int err;
1290
1291 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1292 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1293 MII_TG3_AUXCTL_SHDWSEL_MISC);
1294 if (!err)
1295 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1296
1297 return err;
1298}
1299
b4bd2929
MC
1300static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1301{
1302 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1303 set |= MII_TG3_AUXCTL_MISC_WREN;
1304
1305 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1306}
1307
daf3ec68
NNS
1308static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1309{
1310 u32 val;
1311 int err;
1d36ba45 1312
daf3ec68 1313 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1314
daf3ec68
NNS
1315 if (err)
1316 return err;
1317 if (enable)
1318
1319 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1320 else
1321 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1322
1323 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1324 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1325
1326 return err;
1327}
1d36ba45 1328
95e2869a
MC
1329static int tg3_bmcr_reset(struct tg3 *tp)
1330{
1331 u32 phy_control;
1332 int limit, err;
1333
1334 /* OK, reset it, and poll the BMCR_RESET bit until it
1335 * clears or we time out.
1336 */
1337 phy_control = BMCR_RESET;
1338 err = tg3_writephy(tp, MII_BMCR, phy_control);
1339 if (err != 0)
1340 return -EBUSY;
1341
1342 limit = 5000;
1343 while (limit--) {
1344 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1345 if (err != 0)
1346 return -EBUSY;
1347
1348 if ((phy_control & BMCR_RESET) == 0) {
1349 udelay(40);
1350 break;
1351 }
1352 udelay(10);
1353 }
d4675b52 1354 if (limit < 0)
95e2869a
MC
1355 return -EBUSY;
1356
1357 return 0;
1358}
1359
158d7abd
MC
1360static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1361{
3d16543d 1362 struct tg3 *tp = bp->priv;
158d7abd
MC
1363 u32 val;
1364
24bb4fb6 1365 spin_lock_bh(&tp->lock);
158d7abd
MC
1366
1367 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1368 val = -EIO;
1369
1370 spin_unlock_bh(&tp->lock);
158d7abd
MC
1371
1372 return val;
1373}
1374
1375static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1376{
3d16543d 1377 struct tg3 *tp = bp->priv;
24bb4fb6 1378 u32 ret = 0;
158d7abd 1379
24bb4fb6 1380 spin_lock_bh(&tp->lock);
158d7abd
MC
1381
1382 if (tg3_writephy(tp, reg, val))
24bb4fb6 1383 ret = -EIO;
158d7abd 1384
24bb4fb6
MC
1385 spin_unlock_bh(&tp->lock);
1386
1387 return ret;
158d7abd
MC
1388}
1389
1390static int tg3_mdio_reset(struct mii_bus *bp)
1391{
1392 return 0;
1393}
1394
9c61d6bc 1395static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1396{
1397 u32 val;
fcb389df 1398 struct phy_device *phydev;
a9daf367 1399
3f0e3ad7 1400 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1401 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1402 case PHY_ID_BCM50610:
1403 case PHY_ID_BCM50610M:
fcb389df
MC
1404 val = MAC_PHYCFG2_50610_LED_MODES;
1405 break;
6a443a0f 1406 case PHY_ID_BCMAC131:
fcb389df
MC
1407 val = MAC_PHYCFG2_AC131_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_RTL8211C:
fcb389df
MC
1410 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1411 break;
6a443a0f 1412 case PHY_ID_RTL8201E:
fcb389df
MC
1413 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1414 break;
1415 default:
a9daf367 1416 return;
fcb389df
MC
1417 }
1418
1419 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1420 tw32(MAC_PHYCFG2, val);
1421
1422 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1423 val &= ~(MAC_PHYCFG1_RGMII_INT |
1424 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1425 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1426 tw32(MAC_PHYCFG1, val);
1427
1428 return;
1429 }
1430
63c3a66f 1431 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1432 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1433 MAC_PHYCFG2_FMODE_MASK_MASK |
1434 MAC_PHYCFG2_GMODE_MASK_MASK |
1435 MAC_PHYCFG2_ACT_MASK_MASK |
1436 MAC_PHYCFG2_QUAL_MASK_MASK |
1437 MAC_PHYCFG2_INBAND_ENABLE;
1438
1439 tw32(MAC_PHYCFG2, val);
a9daf367 1440
bb85fbb6
MC
1441 val = tr32(MAC_PHYCFG1);
1442 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1443 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1444 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1445 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1446 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1447 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1448 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1449 }
bb85fbb6
MC
1450 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1451 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1452 tw32(MAC_PHYCFG1, val);
a9daf367 1453
a9daf367
MC
1454 val = tr32(MAC_EXT_RGMII_MODE);
1455 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1456 MAC_RGMII_MODE_RX_QUALITY |
1457 MAC_RGMII_MODE_RX_ACTIVITY |
1458 MAC_RGMII_MODE_RX_ENG_DET |
1459 MAC_RGMII_MODE_TX_ENABLE |
1460 MAC_RGMII_MODE_TX_LOWPWR |
1461 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1462 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1463 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1464 val |= MAC_RGMII_MODE_RX_INT_B |
1465 MAC_RGMII_MODE_RX_QUALITY |
1466 MAC_RGMII_MODE_RX_ACTIVITY |
1467 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1468 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1469 val |= MAC_RGMII_MODE_TX_ENABLE |
1470 MAC_RGMII_MODE_TX_LOWPWR |
1471 MAC_RGMII_MODE_TX_RESET;
1472 }
1473 tw32(MAC_EXT_RGMII_MODE, val);
1474}
1475
158d7abd
MC
1476static void tg3_mdio_start(struct tg3 *tp)
1477{
158d7abd
MC
1478 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1479 tw32_f(MAC_MI_MODE, tp->mi_mode);
1480 udelay(80);
a9daf367 1481
63c3a66f 1482 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1483 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1484 tg3_mdio_config_5785(tp);
1485}
1486
1487static int tg3_mdio_init(struct tg3 *tp)
1488{
1489 int i;
1490 u32 reg;
1491 struct phy_device *phydev;
1492
63c3a66f 1493 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1494 u32 is_serdes;
882e9793 1495
69f11c99 1496 tp->phy_addr = tp->pci_fn + 1;
882e9793 1497
4153577a 1498 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1499 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1500 else
1501 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1502 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1503 if (is_serdes)
1504 tp->phy_addr += 7;
1505 } else
3f0e3ad7 1506 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1507
158d7abd
MC
1508 tg3_mdio_start(tp);
1509
63c3a66f 1510 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1511 return 0;
1512
298cf9be
LB
1513 tp->mdio_bus = mdiobus_alloc();
1514 if (tp->mdio_bus == NULL)
1515 return -ENOMEM;
158d7abd 1516
298cf9be
LB
1517 tp->mdio_bus->name = "tg3 mdio bus";
1518 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1519 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1520 tp->mdio_bus->priv = tp;
1521 tp->mdio_bus->parent = &tp->pdev->dev;
1522 tp->mdio_bus->read = &tg3_mdio_read;
1523 tp->mdio_bus->write = &tg3_mdio_write;
1524 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1525 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1526 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1527
1528 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1529 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1530
1531 /* The bus registration will look for all the PHYs on the mdio bus.
1532 * Unfortunately, it does not ensure the PHY is powered up before
1533 * accessing the PHY ID registers. A chip reset is the
1534 * quickest way to bring the device back to an operational state..
1535 */
1536 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1537 tg3_bmcr_reset(tp);
1538
298cf9be 1539 i = mdiobus_register(tp->mdio_bus);
a9daf367 1540 if (i) {
ab96b241 1541 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1542 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1543 return i;
1544 }
158d7abd 1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1547
9c61d6bc 1548 if (!phydev || !phydev->drv) {
ab96b241 1549 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1550 mdiobus_unregister(tp->mdio_bus);
1551 mdiobus_free(tp->mdio_bus);
1552 return -ENODEV;
1553 }
1554
1555 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1556 case PHY_ID_BCM57780:
321d32a0 1557 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1558 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1559 break;
6a443a0f
MC
1560 case PHY_ID_BCM50610:
1561 case PHY_ID_BCM50610M:
32e5a8d6 1562 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1563 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1564 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1565 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1566 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1567 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1568 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1569 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1570 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1571 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1572 /* fallthru */
6a443a0f 1573 case PHY_ID_RTL8211C:
fcb389df 1574 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1575 break;
6a443a0f
MC
1576 case PHY_ID_RTL8201E:
1577 case PHY_ID_BCMAC131:
a9daf367 1578 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1579 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1580 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1581 break;
1582 }
1583
63c3a66f 1584 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1585
4153577a 1586 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1587 tg3_mdio_config_5785(tp);
a9daf367
MC
1588
1589 return 0;
158d7abd
MC
1590}
1591
1592static void tg3_mdio_fini(struct tg3 *tp)
1593{
63c3a66f
JP
1594 if (tg3_flag(tp, MDIOBUS_INITED)) {
1595 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1596 mdiobus_unregister(tp->mdio_bus);
1597 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1598 }
1599}
1600
4ba526ce
MC
1601/* tp->lock is held. */
1602static inline void tg3_generate_fw_event(struct tg3 *tp)
1603{
1604 u32 val;
1605
1606 val = tr32(GRC_RX_CPU_EVENT);
1607 val |= GRC_RX_CPU_DRIVER_EVENT;
1608 tw32_f(GRC_RX_CPU_EVENT, val);
1609
1610 tp->last_event_jiffies = jiffies;
1611}
1612
1613#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1614
95e2869a
MC
1615/* tp->lock is held. */
1616static void tg3_wait_for_event_ack(struct tg3 *tp)
1617{
1618 int i;
4ba526ce
MC
1619 unsigned int delay_cnt;
1620 long time_remain;
1621
1622 /* If enough time has passed, no wait is necessary. */
1623 time_remain = (long)(tp->last_event_jiffies + 1 +
1624 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1625 (long)jiffies;
1626 if (time_remain < 0)
1627 return;
1628
1629 /* Check if we can shorten the wait time. */
1630 delay_cnt = jiffies_to_usecs(time_remain);
1631 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1632 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1633 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1634
4ba526ce 1635 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1636 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1637 break;
4ba526ce 1638 udelay(8);
95e2869a
MC
1639 }
1640}
1641
1642/* tp->lock is held. */
b28f389d 1643static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1644{
b28f389d 1645 u32 reg, val;
95e2869a
MC
1646
1647 val = 0;
1648 if (!tg3_readphy(tp, MII_BMCR, &reg))
1649 val = reg << 16;
1650 if (!tg3_readphy(tp, MII_BMSR, &reg))
1651 val |= (reg & 0xffff);
b28f389d 1652 *data++ = val;
95e2869a
MC
1653
1654 val = 0;
1655 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1656 val = reg << 16;
1657 if (!tg3_readphy(tp, MII_LPA, &reg))
1658 val |= (reg & 0xffff);
b28f389d 1659 *data++ = val;
95e2869a
MC
1660
1661 val = 0;
f07e9af3 1662 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1663 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1664 val = reg << 16;
1665 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1666 val |= (reg & 0xffff);
1667 }
b28f389d 1668 *data++ = val;
95e2869a
MC
1669
1670 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1671 val = reg << 16;
1672 else
1673 val = 0;
b28f389d
MC
1674 *data++ = val;
1675}
1676
1677/* tp->lock is held. */
1678static void tg3_ump_link_report(struct tg3 *tp)
1679{
1680 u32 data[4];
1681
1682 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1683 return;
1684
1685 tg3_phy_gather_ump_data(tp, data);
1686
1687 tg3_wait_for_event_ack(tp);
1688
1689 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1690 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1691 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1692 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1693 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1694 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1695
4ba526ce 1696 tg3_generate_fw_event(tp);
95e2869a
MC
1697}
1698
8d5a89b3
MC
1699/* tp->lock is held. */
1700static void tg3_stop_fw(struct tg3 *tp)
1701{
1702 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1703 /* Wait for RX cpu to ACK the previous event. */
1704 tg3_wait_for_event_ack(tp);
1705
1706 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1707
1708 tg3_generate_fw_event(tp);
1709
1710 /* Wait for RX cpu to ACK this event. */
1711 tg3_wait_for_event_ack(tp);
1712 }
1713}
1714
fd6d3f0e
MC
1715/* tp->lock is held. */
1716static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1717{
1718 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1719 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1720
1721 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1722 switch (kind) {
1723 case RESET_KIND_INIT:
1724 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1725 DRV_STATE_START);
1726 break;
1727
1728 case RESET_KIND_SHUTDOWN:
1729 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1730 DRV_STATE_UNLOAD);
1731 break;
1732
1733 case RESET_KIND_SUSPEND:
1734 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1735 DRV_STATE_SUSPEND);
1736 break;
1737
1738 default:
1739 break;
1740 }
1741 }
1742
1743 if (kind == RESET_KIND_INIT ||
1744 kind == RESET_KIND_SUSPEND)
1745 tg3_ape_driver_state_change(tp, kind);
1746}
1747
1748/* tp->lock is held. */
1749static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1750{
1751 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1752 switch (kind) {
1753 case RESET_KIND_INIT:
1754 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1755 DRV_STATE_START_DONE);
1756 break;
1757
1758 case RESET_KIND_SHUTDOWN:
1759 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1760 DRV_STATE_UNLOAD_DONE);
1761 break;
1762
1763 default:
1764 break;
1765 }
1766 }
1767
1768 if (kind == RESET_KIND_SHUTDOWN)
1769 tg3_ape_driver_state_change(tp, kind);
1770}
1771
1772/* tp->lock is held. */
1773static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1774{
1775 if (tg3_flag(tp, ENABLE_ASF)) {
1776 switch (kind) {
1777 case RESET_KIND_INIT:
1778 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1779 DRV_STATE_START);
1780 break;
1781
1782 case RESET_KIND_SHUTDOWN:
1783 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1784 DRV_STATE_UNLOAD);
1785 break;
1786
1787 case RESET_KIND_SUSPEND:
1788 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1789 DRV_STATE_SUSPEND);
1790 break;
1791
1792 default:
1793 break;
1794 }
1795 }
1796}
1797
1798static int tg3_poll_fw(struct tg3 *tp)
1799{
1800 int i;
1801 u32 val;
1802
7e6c63f0
HM
1803 if (tg3_flag(tp, IS_SSB_CORE)) {
1804 /* We don't use firmware. */
1805 return 0;
1806 }
1807
4153577a 1808 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1809 /* Wait up to 20ms for init done. */
1810 for (i = 0; i < 200; i++) {
1811 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1812 return 0;
1813 udelay(100);
1814 }
1815 return -ENODEV;
1816 }
1817
1818 /* Wait for firmware initialization to complete. */
1819 for (i = 0; i < 100000; i++) {
1820 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1821 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1822 break;
1823 udelay(10);
1824 }
1825
1826 /* Chip might not be fitted with firmware. Some Sun onboard
1827 * parts are configured like that. So don't signal the timeout
1828 * of the above loop as an error, but do report the lack of
1829 * running firmware once.
1830 */
1831 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1832 tg3_flag_set(tp, NO_FWARE_REPORTED);
1833
1834 netdev_info(tp->dev, "No firmware running\n");
1835 }
1836
4153577a 1837 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1838 /* The 57765 A0 needs a little more
1839 * time to do some important work.
1840 */
1841 mdelay(10);
1842 }
1843
1844 return 0;
1845}
1846
95e2869a
MC
1847static void tg3_link_report(struct tg3 *tp)
1848{
1849 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1850 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1851 tg3_ump_link_report(tp);
1852 } else if (netif_msg_link(tp)) {
05dbe005
JP
1853 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1854 (tp->link_config.active_speed == SPEED_1000 ?
1855 1000 :
1856 (tp->link_config.active_speed == SPEED_100 ?
1857 100 : 10)),
1858 (tp->link_config.active_duplex == DUPLEX_FULL ?
1859 "full" : "half"));
1860
1861 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1862 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1863 "on" : "off",
1864 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1865 "on" : "off");
47007831
MC
1866
1867 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1868 netdev_info(tp->dev, "EEE is %s\n",
1869 tp->setlpicnt ? "enabled" : "disabled");
1870
95e2869a
MC
1871 tg3_ump_link_report(tp);
1872 }
84421b99
NS
1873
1874 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1875}
1876
fdad8de4
NS
1877static u32 tg3_decode_flowctrl_1000T(u32 adv)
1878{
1879 u32 flowctrl = 0;
1880
1881 if (adv & ADVERTISE_PAUSE_CAP) {
1882 flowctrl |= FLOW_CTRL_RX;
1883 if (!(adv & ADVERTISE_PAUSE_ASYM))
1884 flowctrl |= FLOW_CTRL_TX;
1885 } else if (adv & ADVERTISE_PAUSE_ASYM)
1886 flowctrl |= FLOW_CTRL_TX;
1887
1888 return flowctrl;
1889}
1890
95e2869a
MC
1891static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1892{
1893 u16 miireg;
1894
e18ce346 1895 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1896 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1897 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1898 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1899 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1900 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1901 else
1902 miireg = 0;
1903
1904 return miireg;
1905}
1906
fdad8de4
NS
1907static u32 tg3_decode_flowctrl_1000X(u32 adv)
1908{
1909 u32 flowctrl = 0;
1910
1911 if (adv & ADVERTISE_1000XPAUSE) {
1912 flowctrl |= FLOW_CTRL_RX;
1913 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1914 flowctrl |= FLOW_CTRL_TX;
1915 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1916 flowctrl |= FLOW_CTRL_TX;
1917
1918 return flowctrl;
1919}
1920
95e2869a
MC
1921static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1922{
1923 u8 cap = 0;
1924
f3791cdf
MC
1925 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1926 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1927 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1928 if (lcladv & ADVERTISE_1000XPAUSE)
1929 cap = FLOW_CTRL_RX;
1930 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1931 cap = FLOW_CTRL_TX;
95e2869a
MC
1932 }
1933
1934 return cap;
1935}
1936
f51f3562 1937static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1938{
b02fd9e3 1939 u8 autoneg;
f51f3562 1940 u8 flowctrl = 0;
95e2869a
MC
1941 u32 old_rx_mode = tp->rx_mode;
1942 u32 old_tx_mode = tp->tx_mode;
1943
63c3a66f 1944 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1945 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1946 else
1947 autoneg = tp->link_config.autoneg;
1948
63c3a66f 1949 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1950 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1951 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1952 else
bc02ff95 1953 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1954 } else
1955 flowctrl = tp->link_config.flowctrl;
95e2869a 1956
f51f3562 1957 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1958
e18ce346 1959 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1960 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1961 else
1962 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1963
f51f3562 1964 if (old_rx_mode != tp->rx_mode)
95e2869a 1965 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1966
e18ce346 1967 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1968 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1969 else
1970 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1971
f51f3562 1972 if (old_tx_mode != tp->tx_mode)
95e2869a 1973 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1974}
1975
b02fd9e3
MC
1976static void tg3_adjust_link(struct net_device *dev)
1977{
1978 u8 oldflowctrl, linkmesg = 0;
1979 u32 mac_mode, lcl_adv, rmt_adv;
1980 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1981 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1982
24bb4fb6 1983 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1984
1985 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1986 MAC_MODE_HALF_DUPLEX);
1987
1988 oldflowctrl = tp->link_config.active_flowctrl;
1989
1990 if (phydev->link) {
1991 lcl_adv = 0;
1992 rmt_adv = 0;
1993
1994 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1995 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 1996 else if (phydev->speed == SPEED_1000 ||
4153577a 1997 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 1998 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1999 else
2000 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2001
2002 if (phydev->duplex == DUPLEX_HALF)
2003 mac_mode |= MAC_MODE_HALF_DUPLEX;
2004 else {
f88788f0 2005 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2006 tp->link_config.flowctrl);
2007
2008 if (phydev->pause)
2009 rmt_adv = LPA_PAUSE_CAP;
2010 if (phydev->asym_pause)
2011 rmt_adv |= LPA_PAUSE_ASYM;
2012 }
2013
2014 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2015 } else
2016 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2017
2018 if (mac_mode != tp->mac_mode) {
2019 tp->mac_mode = mac_mode;
2020 tw32_f(MAC_MODE, tp->mac_mode);
2021 udelay(40);
2022 }
2023
4153577a 2024 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2025 if (phydev->speed == SPEED_10)
2026 tw32(MAC_MI_STAT,
2027 MAC_MI_STAT_10MBPS_MODE |
2028 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2029 else
2030 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2031 }
2032
b02fd9e3
MC
2033 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2034 tw32(MAC_TX_LENGTHS,
2035 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2036 (6 << TX_LENGTHS_IPG_SHIFT) |
2037 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2038 else
2039 tw32(MAC_TX_LENGTHS,
2040 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2041 (6 << TX_LENGTHS_IPG_SHIFT) |
2042 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2043
34655ad6 2044 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2045 phydev->speed != tp->link_config.active_speed ||
2046 phydev->duplex != tp->link_config.active_duplex ||
2047 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2048 linkmesg = 1;
b02fd9e3 2049
34655ad6 2050 tp->old_link = phydev->link;
b02fd9e3
MC
2051 tp->link_config.active_speed = phydev->speed;
2052 tp->link_config.active_duplex = phydev->duplex;
2053
24bb4fb6 2054 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2055
2056 if (linkmesg)
2057 tg3_link_report(tp);
2058}
2059
2060static int tg3_phy_init(struct tg3 *tp)
2061{
2062 struct phy_device *phydev;
2063
f07e9af3 2064 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2065 return 0;
2066
2067 /* Bring the PHY back to a known state. */
2068 tg3_bmcr_reset(tp);
2069
3f0e3ad7 2070 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2071
2072 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2073 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2074 tg3_adjust_link, phydev->interface);
b02fd9e3 2075 if (IS_ERR(phydev)) {
ab96b241 2076 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2077 return PTR_ERR(phydev);
2078 }
2079
b02fd9e3 2080 /* Mask with MAC supported features. */
9c61d6bc
MC
2081 switch (phydev->interface) {
2082 case PHY_INTERFACE_MODE_GMII:
2083 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2084 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2085 phydev->supported &= (PHY_GBIT_FEATURES |
2086 SUPPORTED_Pause |
2087 SUPPORTED_Asym_Pause);
2088 break;
2089 }
2090 /* fallthru */
9c61d6bc
MC
2091 case PHY_INTERFACE_MODE_MII:
2092 phydev->supported &= (PHY_BASIC_FEATURES |
2093 SUPPORTED_Pause |
2094 SUPPORTED_Asym_Pause);
2095 break;
2096 default:
3f0e3ad7 2097 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2098 return -EINVAL;
2099 }
2100
f07e9af3 2101 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2102
2103 phydev->advertising = phydev->supported;
2104
b02fd9e3
MC
2105 return 0;
2106}
2107
2108static void tg3_phy_start(struct tg3 *tp)
2109{
2110 struct phy_device *phydev;
2111
f07e9af3 2112 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2113 return;
2114
3f0e3ad7 2115 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2116
80096068
MC
2117 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2118 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2119 phydev->speed = tp->link_config.speed;
2120 phydev->duplex = tp->link_config.duplex;
2121 phydev->autoneg = tp->link_config.autoneg;
2122 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2123 }
2124
2125 phy_start(phydev);
2126
2127 phy_start_aneg(phydev);
2128}
2129
2130static void tg3_phy_stop(struct tg3 *tp)
2131{
f07e9af3 2132 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2133 return;
2134
3f0e3ad7 2135 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2136}
2137
2138static void tg3_phy_fini(struct tg3 *tp)
2139{
f07e9af3 2140 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2141 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2142 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2143 }
2144}
2145
941ec90f
MC
2146static int tg3_phy_set_extloopbk(struct tg3 *tp)
2147{
2148 int err;
2149 u32 val;
2150
2151 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2152 return 0;
2153
2154 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2155 /* Cannot do read-modify-write on 5401 */
2156 err = tg3_phy_auxctl_write(tp,
2157 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2158 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2159 0x4c20);
2160 goto done;
2161 }
2162
2163 err = tg3_phy_auxctl_read(tp,
2164 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2165 if (err)
2166 return err;
2167
2168 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2169 err = tg3_phy_auxctl_write(tp,
2170 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2171
2172done:
2173 return err;
2174}
2175
7f97a4bd
MC
2176static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2177{
2178 u32 phytest;
2179
2180 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2181 u32 phy;
2182
2183 tg3_writephy(tp, MII_TG3_FET_TEST,
2184 phytest | MII_TG3_FET_SHADOW_EN);
2185 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2186 if (enable)
2187 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2188 else
2189 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2190 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2191 }
2192 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2193 }
2194}
2195
6833c043
MC
2196static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2197{
2198 u32 reg;
2199
63c3a66f
JP
2200 if (!tg3_flag(tp, 5705_PLUS) ||
2201 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2202 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2203 return;
2204
f07e9af3 2205 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2206 tg3_phy_fet_toggle_apd(tp, enable);
2207 return;
2208 }
2209
6833c043
MC
2210 reg = MII_TG3_MISC_SHDW_WREN |
2211 MII_TG3_MISC_SHDW_SCR5_SEL |
2212 MII_TG3_MISC_SHDW_SCR5_LPED |
2213 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2214 MII_TG3_MISC_SHDW_SCR5_SDTL |
2215 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2216 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2217 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2218
2219 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2220
2221
2222 reg = MII_TG3_MISC_SHDW_WREN |
2223 MII_TG3_MISC_SHDW_APD_SEL |
2224 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2225 if (enable)
2226 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2227
2228 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2229}
2230
953c96e0 2231static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2232{
2233 u32 phy;
2234
63c3a66f 2235 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2236 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2237 return;
2238
f07e9af3 2239 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2240 u32 ephy;
2241
535ef6e1
MC
2242 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2243 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2244
2245 tg3_writephy(tp, MII_TG3_FET_TEST,
2246 ephy | MII_TG3_FET_SHADOW_EN);
2247 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2248 if (enable)
535ef6e1 2249 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2250 else
535ef6e1
MC
2251 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2252 tg3_writephy(tp, reg, phy);
9ef8ca99 2253 }
535ef6e1 2254 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2255 }
2256 } else {
15ee95c3
MC
2257 int ret;
2258
2259 ret = tg3_phy_auxctl_read(tp,
2260 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2261 if (!ret) {
9ef8ca99
MC
2262 if (enable)
2263 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2264 else
2265 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2266 tg3_phy_auxctl_write(tp,
2267 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2268 }
2269 }
2270}
2271
1da177e4
LT
2272static void tg3_phy_set_wirespeed(struct tg3 *tp)
2273{
15ee95c3 2274 int ret;
1da177e4
LT
2275 u32 val;
2276
f07e9af3 2277 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2278 return;
2279
15ee95c3
MC
2280 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2281 if (!ret)
b4bd2929
MC
2282 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2283 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2284}
2285
b2a5c19c
MC
2286static void tg3_phy_apply_otp(struct tg3 *tp)
2287{
2288 u32 otp, phy;
2289
2290 if (!tp->phy_otp)
2291 return;
2292
2293 otp = tp->phy_otp;
2294
daf3ec68 2295 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2296 return;
b2a5c19c
MC
2297
2298 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2299 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2300 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2301
2302 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2303 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2304 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2305
2306 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2307 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2308 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2309
2310 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2311 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2312
2313 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2314 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2315
2316 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2317 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2318 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2319
daf3ec68 2320 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2321}
2322
400dfbaa
NS
2323static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
2324{
2325 u32 val;
2326 struct ethtool_eee *dest = &tp->eee;
2327
2328 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2329 return;
2330
2331 if (eee)
2332 dest = eee;
2333
2334 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
2335 return;
2336
2337 /* Pull eee_active */
2338 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2339 val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
2340 dest->eee_active = 1;
2341 } else
2342 dest->eee_active = 0;
2343
2344 /* Pull lp advertised settings */
2345 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
2346 return;
2347 dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2348
2349 /* Pull advertised and eee_enabled settings */
2350 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
2351 return;
2352 dest->eee_enabled = !!val;
2353 dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
2354
2355 /* Pull tx_lpi_enabled */
2356 val = tr32(TG3_CPMU_EEE_MODE);
2357 dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
2358
2359 /* Pull lpi timer value */
2360 dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
2361}
2362
953c96e0 2363static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2364{
2365 u32 val;
2366
2367 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2368 return;
2369
2370 tp->setlpicnt = 0;
2371
2372 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2373 current_link_up &&
a6b68dab
MC
2374 tp->link_config.active_duplex == DUPLEX_FULL &&
2375 (tp->link_config.active_speed == SPEED_100 ||
2376 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2377 u32 eeectl;
2378
2379 if (tp->link_config.active_speed == SPEED_1000)
2380 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2381 else
2382 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2383
2384 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2385
400dfbaa
NS
2386 tg3_eee_pull_config(tp, NULL);
2387 if (tp->eee.eee_active)
52b02d04
MC
2388 tp->setlpicnt = 2;
2389 }
2390
2391 if (!tp->setlpicnt) {
953c96e0 2392 if (current_link_up &&
daf3ec68 2393 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2394 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2395 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2396 }
2397
52b02d04
MC
2398 val = tr32(TG3_CPMU_EEE_MODE);
2399 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2400 }
2401}
2402
b0c5943f
MC
2403static void tg3_phy_eee_enable(struct tg3 *tp)
2404{
2405 u32 val;
2406
2407 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2408 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2409 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2410 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2411 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2412 val = MII_TG3_DSP_TAP26_ALNOKO |
2413 MII_TG3_DSP_TAP26_RMRXSTO;
2414 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2415 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2416 }
2417
2418 val = tr32(TG3_CPMU_EEE_MODE);
2419 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2420}
2421
1da177e4
LT
2422static int tg3_wait_macro_done(struct tg3 *tp)
2423{
2424 int limit = 100;
2425
2426 while (limit--) {
2427 u32 tmp32;
2428
f08aa1a8 2429 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2430 if ((tmp32 & 0x1000) == 0)
2431 break;
2432 }
2433 }
d4675b52 2434 if (limit < 0)
1da177e4
LT
2435 return -EBUSY;
2436
2437 return 0;
2438}
2439
2440static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2441{
2442 static const u32 test_pat[4][6] = {
2443 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2444 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2445 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2446 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2447 };
2448 int chan;
2449
2450 for (chan = 0; chan < 4; chan++) {
2451 int i;
2452
2453 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2454 (chan * 0x2000) | 0x0200);
f08aa1a8 2455 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2456
2457 for (i = 0; i < 6; i++)
2458 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2459 test_pat[chan][i]);
2460
f08aa1a8 2461 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2462 if (tg3_wait_macro_done(tp)) {
2463 *resetp = 1;
2464 return -EBUSY;
2465 }
2466
2467 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2468 (chan * 0x2000) | 0x0200);
f08aa1a8 2469 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2470 if (tg3_wait_macro_done(tp)) {
2471 *resetp = 1;
2472 return -EBUSY;
2473 }
2474
f08aa1a8 2475 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2476 if (tg3_wait_macro_done(tp)) {
2477 *resetp = 1;
2478 return -EBUSY;
2479 }
2480
2481 for (i = 0; i < 6; i += 2) {
2482 u32 low, high;
2483
2484 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2485 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2486 tg3_wait_macro_done(tp)) {
2487 *resetp = 1;
2488 return -EBUSY;
2489 }
2490 low &= 0x7fff;
2491 high &= 0x000f;
2492 if (low != test_pat[chan][i] ||
2493 high != test_pat[chan][i+1]) {
2494 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2495 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2496 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2497
2498 return -EBUSY;
2499 }
2500 }
2501 }
2502
2503 return 0;
2504}
2505
2506static int tg3_phy_reset_chanpat(struct tg3 *tp)
2507{
2508 int chan;
2509
2510 for (chan = 0; chan < 4; chan++) {
2511 int i;
2512
2513 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2514 (chan * 0x2000) | 0x0200);
f08aa1a8 2515 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2516 for (i = 0; i < 6; i++)
2517 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2518 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2519 if (tg3_wait_macro_done(tp))
2520 return -EBUSY;
2521 }
2522
2523 return 0;
2524}
2525
2526static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2527{
2528 u32 reg32, phy9_orig;
2529 int retries, do_phy_reset, err;
2530
2531 retries = 10;
2532 do_phy_reset = 1;
2533 do {
2534 if (do_phy_reset) {
2535 err = tg3_bmcr_reset(tp);
2536 if (err)
2537 return err;
2538 do_phy_reset = 0;
2539 }
2540
2541 /* Disable transmitter and interrupt. */
2542 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2543 continue;
2544
2545 reg32 |= 0x3000;
2546 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2547
2548 /* Set full-duplex, 1000 mbps. */
2549 tg3_writephy(tp, MII_BMCR,
221c5637 2550 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2551
2552 /* Set to master mode. */
221c5637 2553 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2554 continue;
2555
221c5637
MC
2556 tg3_writephy(tp, MII_CTRL1000,
2557 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2558
daf3ec68 2559 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2560 if (err)
2561 return err;
1da177e4
LT
2562
2563 /* Block the PHY control access. */
6ee7c0a0 2564 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2565
2566 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2567 if (!err)
2568 break;
2569 } while (--retries);
2570
2571 err = tg3_phy_reset_chanpat(tp);
2572 if (err)
2573 return err;
2574
6ee7c0a0 2575 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2576
2577 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2578 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2579
daf3ec68 2580 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2581
221c5637 2582 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2583
2584 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2585 reg32 &= ~0x3000;
2586 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2587 } else if (!err)
2588 err = -EBUSY;
2589
2590 return err;
2591}
2592
f4a46d1f
NNS
2593static void tg3_carrier_off(struct tg3 *tp)
2594{
2595 netif_carrier_off(tp->dev);
2596 tp->link_up = false;
2597}
2598
ce20f161
NS
2599static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2600{
2601 if (tg3_flag(tp, ENABLE_ASF))
2602 netdev_warn(tp->dev,
2603 "Management side-band traffic will be interrupted during phy settings change\n");
2604}
2605
1da177e4
LT
2606/* This will reset the tigon3 PHY if there is no valid
2607 * link unless the FORCE argument is non-zero.
2608 */
2609static int tg3_phy_reset(struct tg3 *tp)
2610{
f833c4c1 2611 u32 val, cpmuctrl;
1da177e4
LT
2612 int err;
2613
4153577a 2614 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2615 val = tr32(GRC_MISC_CFG);
2616 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2617 udelay(40);
2618 }
f833c4c1
MC
2619 err = tg3_readphy(tp, MII_BMSR, &val);
2620 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2621 if (err != 0)
2622 return -EBUSY;
2623
f4a46d1f 2624 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2625 netif_carrier_off(tp->dev);
c8e1e82b
MC
2626 tg3_link_report(tp);
2627 }
2628
4153577a
JP
2629 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2630 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2631 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2632 err = tg3_phy_reset_5703_4_5(tp);
2633 if (err)
2634 return err;
2635 goto out;
2636 }
2637
b2a5c19c 2638 cpmuctrl = 0;
4153577a
JP
2639 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2640 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2641 cpmuctrl = tr32(TG3_CPMU_CTRL);
2642 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2643 tw32(TG3_CPMU_CTRL,
2644 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2645 }
2646
1da177e4
LT
2647 err = tg3_bmcr_reset(tp);
2648 if (err)
2649 return err;
2650
b2a5c19c 2651 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2652 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2653 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2654
2655 tw32(TG3_CPMU_CTRL, cpmuctrl);
2656 }
2657
4153577a
JP
2658 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2659 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2660 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2661 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2662 CPMU_LSPD_1000MB_MACCLK_12_5) {
2663 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2664 udelay(40);
2665 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2666 }
2667 }
2668
63c3a66f 2669 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2670 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2671 return 0;
2672
b2a5c19c
MC
2673 tg3_phy_apply_otp(tp);
2674
f07e9af3 2675 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2676 tg3_phy_toggle_apd(tp, true);
2677 else
2678 tg3_phy_toggle_apd(tp, false);
2679
1da177e4 2680out:
1d36ba45 2681 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2682 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2683 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2684 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2685 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2686 }
1d36ba45 2687
f07e9af3 2688 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2689 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2690 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2691 }
1d36ba45 2692
f07e9af3 2693 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2694 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2695 tg3_phydsp_write(tp, 0x000a, 0x310b);
2696 tg3_phydsp_write(tp, 0x201f, 0x9506);
2697 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2698 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2699 }
f07e9af3 2700 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2701 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2702 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2703 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2704 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2705 tg3_writephy(tp, MII_TG3_TEST1,
2706 MII_TG3_TEST1_TRIM_EN | 0x4);
2707 } else
2708 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2709
daf3ec68 2710 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2711 }
c424cb24 2712 }
1d36ba45 2713
1da177e4
LT
2714 /* Set Extended packet length bit (bit 14) on all chips that */
2715 /* support jumbo frames */
79eb6904 2716 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2717 /* Cannot do read-modify-write on 5401 */
b4bd2929 2718 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2719 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2720 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2721 err = tg3_phy_auxctl_read(tp,
2722 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2723 if (!err)
b4bd2929
MC
2724 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2725 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2726 }
2727
2728 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2729 * jumbo frames transmission.
2730 */
63c3a66f 2731 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2732 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2733 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2734 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2735 }
2736
4153577a 2737 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2738 /* adjust output voltage */
535ef6e1 2739 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2740 }
2741
4153577a 2742 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2743 tg3_phydsp_write(tp, 0xffb, 0x4000);
2744
953c96e0 2745 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2746 tg3_phy_set_wirespeed(tp);
2747 return 0;
2748}
2749
3a1e19d3
MC
2750#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2751#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2752#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2753 TG3_GPIO_MSG_NEED_VAUX)
2754#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2755 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2756 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2757 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2758 (TG3_GPIO_MSG_DRVR_PRES << 12))
2759
2760#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2761 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2762 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2763 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2764 (TG3_GPIO_MSG_NEED_VAUX << 12))
2765
2766static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2767{
2768 u32 status, shift;
2769
4153577a
JP
2770 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2771 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2772 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2773 else
2774 status = tr32(TG3_CPMU_DRV_STATUS);
2775
2776 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2777 status &= ~(TG3_GPIO_MSG_MASK << shift);
2778 status |= (newstat << shift);
2779
4153577a
JP
2780 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2781 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2782 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2783 else
2784 tw32(TG3_CPMU_DRV_STATUS, status);
2785
2786 return status >> TG3_APE_GPIO_MSG_SHIFT;
2787}
2788
520b2756
MC
2789static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2790{
2791 if (!tg3_flag(tp, IS_NIC))
2792 return 0;
2793
4153577a
JP
2794 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2795 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2796 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2797 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2798 return -EIO;
520b2756 2799
3a1e19d3
MC
2800 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2801
2802 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2803 TG3_GRC_LCLCTL_PWRSW_DELAY);
2804
2805 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2806 } else {
2807 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2808 TG3_GRC_LCLCTL_PWRSW_DELAY);
2809 }
6f5c8f83 2810
520b2756
MC
2811 return 0;
2812}
2813
2814static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2815{
2816 u32 grc_local_ctrl;
2817
2818 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2819 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2820 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2821 return;
2822
2823 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2824
2825 tw32_wait_f(GRC_LOCAL_CTRL,
2826 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2827 TG3_GRC_LCLCTL_PWRSW_DELAY);
2828
2829 tw32_wait_f(GRC_LOCAL_CTRL,
2830 grc_local_ctrl,
2831 TG3_GRC_LCLCTL_PWRSW_DELAY);
2832
2833 tw32_wait_f(GRC_LOCAL_CTRL,
2834 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2835 TG3_GRC_LCLCTL_PWRSW_DELAY);
2836}
2837
2838static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2839{
2840 if (!tg3_flag(tp, IS_NIC))
2841 return;
2842
4153577a
JP
2843 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2844 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2845 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2846 (GRC_LCLCTRL_GPIO_OE0 |
2847 GRC_LCLCTRL_GPIO_OE1 |
2848 GRC_LCLCTRL_GPIO_OE2 |
2849 GRC_LCLCTRL_GPIO_OUTPUT0 |
2850 GRC_LCLCTRL_GPIO_OUTPUT1),
2851 TG3_GRC_LCLCTL_PWRSW_DELAY);
2852 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2853 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2854 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2855 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2856 GRC_LCLCTRL_GPIO_OE1 |
2857 GRC_LCLCTRL_GPIO_OE2 |
2858 GRC_LCLCTRL_GPIO_OUTPUT0 |
2859 GRC_LCLCTRL_GPIO_OUTPUT1 |
2860 tp->grc_local_ctrl;
2861 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2862 TG3_GRC_LCLCTL_PWRSW_DELAY);
2863
2864 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2865 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2866 TG3_GRC_LCLCTL_PWRSW_DELAY);
2867
2868 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2869 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2870 TG3_GRC_LCLCTL_PWRSW_DELAY);
2871 } else {
2872 u32 no_gpio2;
2873 u32 grc_local_ctrl = 0;
2874
2875 /* Workaround to prevent overdrawing Amps. */
4153577a 2876 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2877 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2878 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2879 grc_local_ctrl,
2880 TG3_GRC_LCLCTL_PWRSW_DELAY);
2881 }
2882
2883 /* On 5753 and variants, GPIO2 cannot be used. */
2884 no_gpio2 = tp->nic_sram_data_cfg &
2885 NIC_SRAM_DATA_CFG_NO_GPIO2;
2886
2887 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2888 GRC_LCLCTRL_GPIO_OE1 |
2889 GRC_LCLCTRL_GPIO_OE2 |
2890 GRC_LCLCTRL_GPIO_OUTPUT1 |
2891 GRC_LCLCTRL_GPIO_OUTPUT2;
2892 if (no_gpio2) {
2893 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2894 GRC_LCLCTRL_GPIO_OUTPUT2);
2895 }
2896 tw32_wait_f(GRC_LOCAL_CTRL,
2897 tp->grc_local_ctrl | grc_local_ctrl,
2898 TG3_GRC_LCLCTL_PWRSW_DELAY);
2899
2900 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2901
2902 tw32_wait_f(GRC_LOCAL_CTRL,
2903 tp->grc_local_ctrl | grc_local_ctrl,
2904 TG3_GRC_LCLCTL_PWRSW_DELAY);
2905
2906 if (!no_gpio2) {
2907 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2908 tw32_wait_f(GRC_LOCAL_CTRL,
2909 tp->grc_local_ctrl | grc_local_ctrl,
2910 TG3_GRC_LCLCTL_PWRSW_DELAY);
2911 }
2912 }
3a1e19d3
MC
2913}
2914
cd0d7228 2915static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2916{
2917 u32 msg = 0;
2918
2919 /* Serialize power state transitions */
2920 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2921 return;
2922
cd0d7228 2923 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2924 msg = TG3_GPIO_MSG_NEED_VAUX;
2925
2926 msg = tg3_set_function_status(tp, msg);
2927
2928 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2929 goto done;
6f5c8f83 2930
3a1e19d3
MC
2931 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2932 tg3_pwrsrc_switch_to_vaux(tp);
2933 else
2934 tg3_pwrsrc_die_with_vmain(tp);
2935
2936done:
6f5c8f83 2937 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2938}
2939
cd0d7228 2940static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2941{
683644b7 2942 bool need_vaux = false;
1da177e4 2943
334355aa 2944 /* The GPIOs do something completely different on 57765. */
55086ad9 2945 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2946 return;
2947
4153577a
JP
2948 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2949 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2950 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2951 tg3_frob_aux_power_5717(tp, include_wol ?
2952 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2953 return;
2954 }
2955
2956 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2957 struct net_device *dev_peer;
2958
2959 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2960
bc1c7567 2961 /* remove_one() may have been run on the peer. */
683644b7
MC
2962 if (dev_peer) {
2963 struct tg3 *tp_peer = netdev_priv(dev_peer);
2964
63c3a66f 2965 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2966 return;
2967
cd0d7228 2968 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2969 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2970 need_vaux = true;
2971 }
1da177e4
LT
2972 }
2973
cd0d7228
MC
2974 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2975 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2976 need_vaux = true;
2977
520b2756
MC
2978 if (need_vaux)
2979 tg3_pwrsrc_switch_to_vaux(tp);
2980 else
2981 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2982}
2983
e8f3f6ca
MC
2984static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2985{
2986 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2987 return 1;
79eb6904 2988 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2989 if (speed != SPEED_10)
2990 return 1;
2991 } else if (speed == SPEED_10)
2992 return 1;
2993
2994 return 0;
2995}
2996
44f3b503
NS
2997static bool tg3_phy_power_bug(struct tg3 *tp)
2998{
2999 switch (tg3_asic_rev(tp)) {
3000 case ASIC_REV_5700:
3001 case ASIC_REV_5704:
3002 return true;
3003 case ASIC_REV_5780:
3004 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3005 return true;
3006 return false;
3007 case ASIC_REV_5717:
3008 if (!tp->pci_fn)
3009 return true;
3010 return false;
3011 case ASIC_REV_5719:
3012 case ASIC_REV_5720:
3013 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
3014 !tp->pci_fn)
3015 return true;
3016 return false;
3017 }
3018
3019 return false;
3020}
3021
0a459aac 3022static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 3023{
ce057f01
MC
3024 u32 val;
3025
942d1af0
NS
3026 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3027 return;
3028
f07e9af3 3029 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 3030 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
3031 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3032 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3033
3034 sg_dig_ctrl |=
3035 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3036 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3037 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3038 }
3f7045c1 3039 return;
5129724a 3040 }
3f7045c1 3041
4153577a 3042 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
3043 tg3_bmcr_reset(tp);
3044 val = tr32(GRC_MISC_CFG);
3045 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3046 udelay(40);
3047 return;
f07e9af3 3048 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
3049 u32 phytest;
3050 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3051 u32 phy;
3052
3053 tg3_writephy(tp, MII_ADVERTISE, 0);
3054 tg3_writephy(tp, MII_BMCR,
3055 BMCR_ANENABLE | BMCR_ANRESTART);
3056
3057 tg3_writephy(tp, MII_TG3_FET_TEST,
3058 phytest | MII_TG3_FET_SHADOW_EN);
3059 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3060 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3061 tg3_writephy(tp,
3062 MII_TG3_FET_SHDW_AUXMODE4,
3063 phy);
3064 }
3065 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3066 }
3067 return;
0a459aac 3068 } else if (do_low_power) {
715116a1
MC
3069 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3070 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3071
b4bd2929
MC
3072 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3073 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3074 MII_TG3_AUXCTL_PCTL_VREG_11V;
3075 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3076 }
3f7045c1 3077
15c3b696
MC
3078 /* The PHY should not be powered down on some chips because
3079 * of bugs.
3080 */
44f3b503 3081 if (tg3_phy_power_bug(tp))
15c3b696 3082 return;
ce057f01 3083
4153577a
JP
3084 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3085 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3086 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3087 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3088 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3089 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3090 }
3091
15c3b696
MC
3092 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3093}
3094
ffbcfed4
MC
3095/* tp->lock is held. */
3096static int tg3_nvram_lock(struct tg3 *tp)
3097{
63c3a66f 3098 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3099 int i;
3100
3101 if (tp->nvram_lock_cnt == 0) {
3102 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3103 for (i = 0; i < 8000; i++) {
3104 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3105 break;
3106 udelay(20);
3107 }
3108 if (i == 8000) {
3109 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3110 return -ENODEV;
3111 }
3112 }
3113 tp->nvram_lock_cnt++;
3114 }
3115 return 0;
3116}
3117
3118/* tp->lock is held. */
3119static void tg3_nvram_unlock(struct tg3 *tp)
3120{
63c3a66f 3121 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3122 if (tp->nvram_lock_cnt > 0)
3123 tp->nvram_lock_cnt--;
3124 if (tp->nvram_lock_cnt == 0)
3125 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3126 }
3127}
3128
3129/* tp->lock is held. */
3130static void tg3_enable_nvram_access(struct tg3 *tp)
3131{
63c3a66f 3132 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3133 u32 nvaccess = tr32(NVRAM_ACCESS);
3134
3135 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3136 }
3137}
3138
3139/* tp->lock is held. */
3140static void tg3_disable_nvram_access(struct tg3 *tp)
3141{
63c3a66f 3142 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3143 u32 nvaccess = tr32(NVRAM_ACCESS);
3144
3145 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3146 }
3147}
3148
3149static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3150 u32 offset, u32 *val)
3151{
3152 u32 tmp;
3153 int i;
3154
3155 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3156 return -EINVAL;
3157
3158 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3159 EEPROM_ADDR_DEVID_MASK |
3160 EEPROM_ADDR_READ);
3161 tw32(GRC_EEPROM_ADDR,
3162 tmp |
3163 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3164 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3165 EEPROM_ADDR_ADDR_MASK) |
3166 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3167
3168 for (i = 0; i < 1000; i++) {
3169 tmp = tr32(GRC_EEPROM_ADDR);
3170
3171 if (tmp & EEPROM_ADDR_COMPLETE)
3172 break;
3173 msleep(1);
3174 }
3175 if (!(tmp & EEPROM_ADDR_COMPLETE))
3176 return -EBUSY;
3177
62cedd11
MC
3178 tmp = tr32(GRC_EEPROM_DATA);
3179
3180 /*
3181 * The data will always be opposite the native endian
3182 * format. Perform a blind byteswap to compensate.
3183 */
3184 *val = swab32(tmp);
3185
ffbcfed4
MC
3186 return 0;
3187}
3188
3189#define NVRAM_CMD_TIMEOUT 10000
3190
3191static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3192{
3193 int i;
3194
3195 tw32(NVRAM_CMD, nvram_cmd);
3196 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3197 udelay(10);
3198 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3199 udelay(10);
3200 break;
3201 }
3202 }
3203
3204 if (i == NVRAM_CMD_TIMEOUT)
3205 return -EBUSY;
3206
3207 return 0;
3208}
3209
3210static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3211{
63c3a66f
JP
3212 if (tg3_flag(tp, NVRAM) &&
3213 tg3_flag(tp, NVRAM_BUFFERED) &&
3214 tg3_flag(tp, FLASH) &&
3215 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3216 (tp->nvram_jedecnum == JEDEC_ATMEL))
3217
3218 addr = ((addr / tp->nvram_pagesize) <<
3219 ATMEL_AT45DB0X1B_PAGE_POS) +
3220 (addr % tp->nvram_pagesize);
3221
3222 return addr;
3223}
3224
3225static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3226{
63c3a66f
JP
3227 if (tg3_flag(tp, NVRAM) &&
3228 tg3_flag(tp, NVRAM_BUFFERED) &&
3229 tg3_flag(tp, FLASH) &&
3230 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3231 (tp->nvram_jedecnum == JEDEC_ATMEL))
3232
3233 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3234 tp->nvram_pagesize) +
3235 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3236
3237 return addr;
3238}
3239
e4f34110
MC
3240/* NOTE: Data read in from NVRAM is byteswapped according to
3241 * the byteswapping settings for all other register accesses.
3242 * tg3 devices are BE devices, so on a BE machine, the data
3243 * returned will be exactly as it is seen in NVRAM. On a LE
3244 * machine, the 32-bit value will be byteswapped.
3245 */
ffbcfed4
MC
3246static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3247{
3248 int ret;
3249
63c3a66f 3250 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3251 return tg3_nvram_read_using_eeprom(tp, offset, val);
3252
3253 offset = tg3_nvram_phys_addr(tp, offset);
3254
3255 if (offset > NVRAM_ADDR_MSK)
3256 return -EINVAL;
3257
3258 ret = tg3_nvram_lock(tp);
3259 if (ret)
3260 return ret;
3261
3262 tg3_enable_nvram_access(tp);
3263
3264 tw32(NVRAM_ADDR, offset);
3265 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3266 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3267
3268 if (ret == 0)
e4f34110 3269 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3270
3271 tg3_disable_nvram_access(tp);
3272
3273 tg3_nvram_unlock(tp);
3274
3275 return ret;
3276}
3277
a9dc529d
MC
3278/* Ensures NVRAM data is in bytestream format. */
3279static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3280{
3281 u32 v;
a9dc529d 3282 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3283 if (!res)
a9dc529d 3284 *val = cpu_to_be32(v);
ffbcfed4
MC
3285 return res;
3286}
3287
dbe9b92a
MC
3288static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3289 u32 offset, u32 len, u8 *buf)
3290{
3291 int i, j, rc = 0;
3292 u32 val;
3293
3294 for (i = 0; i < len; i += 4) {
3295 u32 addr;
3296 __be32 data;
3297
3298 addr = offset + i;
3299
3300 memcpy(&data, buf + i, 4);
3301
3302 /*
3303 * The SEEPROM interface expects the data to always be opposite
3304 * the native endian format. We accomplish this by reversing
3305 * all the operations that would have been performed on the
3306 * data from a call to tg3_nvram_read_be32().
3307 */
3308 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3309
3310 val = tr32(GRC_EEPROM_ADDR);
3311 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3312
3313 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3314 EEPROM_ADDR_READ);
3315 tw32(GRC_EEPROM_ADDR, val |
3316 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3317 (addr & EEPROM_ADDR_ADDR_MASK) |
3318 EEPROM_ADDR_START |
3319 EEPROM_ADDR_WRITE);
3320
3321 for (j = 0; j < 1000; j++) {
3322 val = tr32(GRC_EEPROM_ADDR);
3323
3324 if (val & EEPROM_ADDR_COMPLETE)
3325 break;
3326 msleep(1);
3327 }
3328 if (!(val & EEPROM_ADDR_COMPLETE)) {
3329 rc = -EBUSY;
3330 break;
3331 }
3332 }
3333
3334 return rc;
3335}
3336
3337/* offset and length are dword aligned */
3338static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3339 u8 *buf)
3340{
3341 int ret = 0;
3342 u32 pagesize = tp->nvram_pagesize;
3343 u32 pagemask = pagesize - 1;
3344 u32 nvram_cmd;
3345 u8 *tmp;
3346
3347 tmp = kmalloc(pagesize, GFP_KERNEL);
3348 if (tmp == NULL)
3349 return -ENOMEM;
3350
3351 while (len) {
3352 int j;
3353 u32 phy_addr, page_off, size;
3354
3355 phy_addr = offset & ~pagemask;
3356
3357 for (j = 0; j < pagesize; j += 4) {
3358 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3359 (__be32 *) (tmp + j));
3360 if (ret)
3361 break;
3362 }
3363 if (ret)
3364 break;
3365
3366 page_off = offset & pagemask;
3367 size = pagesize;
3368 if (len < size)
3369 size = len;
3370
3371 len -= size;
3372
3373 memcpy(tmp + page_off, buf, size);
3374
3375 offset = offset + (pagesize - page_off);
3376
3377 tg3_enable_nvram_access(tp);
3378
3379 /*
3380 * Before we can erase the flash page, we need
3381 * to issue a special "write enable" command.
3382 */
3383 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3384
3385 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3386 break;
3387
3388 /* Erase the target page */
3389 tw32(NVRAM_ADDR, phy_addr);
3390
3391 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3392 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3393
3394 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3395 break;
3396
3397 /* Issue another write enable to start the write. */
3398 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3399
3400 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3401 break;
3402
3403 for (j = 0; j < pagesize; j += 4) {
3404 __be32 data;
3405
3406 data = *((__be32 *) (tmp + j));
3407
3408 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3409
3410 tw32(NVRAM_ADDR, phy_addr + j);
3411
3412 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3413 NVRAM_CMD_WR;
3414
3415 if (j == 0)
3416 nvram_cmd |= NVRAM_CMD_FIRST;
3417 else if (j == (pagesize - 4))
3418 nvram_cmd |= NVRAM_CMD_LAST;
3419
3420 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3421 if (ret)
3422 break;
3423 }
3424 if (ret)
3425 break;
3426 }
3427
3428 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3429 tg3_nvram_exec_cmd(tp, nvram_cmd);
3430
3431 kfree(tmp);
3432
3433 return ret;
3434}
3435
3436/* offset and length are dword aligned */
3437static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3438 u8 *buf)
3439{
3440 int i, ret = 0;
3441
3442 for (i = 0; i < len; i += 4, offset += 4) {
3443 u32 page_off, phy_addr, nvram_cmd;
3444 __be32 data;
3445
3446 memcpy(&data, buf + i, 4);
3447 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3448
3449 page_off = offset % tp->nvram_pagesize;
3450
3451 phy_addr = tg3_nvram_phys_addr(tp, offset);
3452
dbe9b92a
MC
3453 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3454
3455 if (page_off == 0 || i == 0)
3456 nvram_cmd |= NVRAM_CMD_FIRST;
3457 if (page_off == (tp->nvram_pagesize - 4))
3458 nvram_cmd |= NVRAM_CMD_LAST;
3459
3460 if (i == (len - 4))
3461 nvram_cmd |= NVRAM_CMD_LAST;
3462
42278224
MC
3463 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3464 !tg3_flag(tp, FLASH) ||
3465 !tg3_flag(tp, 57765_PLUS))
3466 tw32(NVRAM_ADDR, phy_addr);
3467
4153577a 3468 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3469 !tg3_flag(tp, 5755_PLUS) &&
3470 (tp->nvram_jedecnum == JEDEC_ST) &&
3471 (nvram_cmd & NVRAM_CMD_FIRST)) {
3472 u32 cmd;
3473
3474 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3475 ret = tg3_nvram_exec_cmd(tp, cmd);
3476 if (ret)
3477 break;
3478 }
3479 if (!tg3_flag(tp, FLASH)) {
3480 /* We always do complete word writes to eeprom. */
3481 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3482 }
3483
3484 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3485 if (ret)
3486 break;
3487 }
3488 return ret;
3489}
3490
3491/* offset and length are dword aligned */
3492static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3493{
3494 int ret;
3495
3496 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3497 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3498 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3499 udelay(40);
3500 }
3501
3502 if (!tg3_flag(tp, NVRAM)) {
3503 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3504 } else {
3505 u32 grc_mode;
3506
3507 ret = tg3_nvram_lock(tp);
3508 if (ret)
3509 return ret;
3510
3511 tg3_enable_nvram_access(tp);
3512 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3513 tw32(NVRAM_WRITE1, 0x406);
3514
3515 grc_mode = tr32(GRC_MODE);
3516 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3517
3518 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3519 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3520 buf);
3521 } else {
3522 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3523 buf);
3524 }
3525
3526 grc_mode = tr32(GRC_MODE);
3527 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3528
3529 tg3_disable_nvram_access(tp);
3530 tg3_nvram_unlock(tp);
3531 }
3532
3533 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3534 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3535 udelay(40);
3536 }
3537
3538 return ret;
3539}
3540
997b4f13
MC
3541#define RX_CPU_SCRATCH_BASE 0x30000
3542#define RX_CPU_SCRATCH_SIZE 0x04000
3543#define TX_CPU_SCRATCH_BASE 0x34000
3544#define TX_CPU_SCRATCH_SIZE 0x04000
3545
3546/* tp->lock is held. */
837c45bb 3547static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3548{
3549 int i;
837c45bb 3550 const int iters = 10000;
997b4f13 3551
837c45bb
NS
3552 for (i = 0; i < iters; i++) {
3553 tw32(cpu_base + CPU_STATE, 0xffffffff);
3554 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3555 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3556 break;
3557 }
3558
3559 return (i == iters) ? -EBUSY : 0;
3560}
3561
3562/* tp->lock is held. */
3563static int tg3_rxcpu_pause(struct tg3 *tp)
3564{
3565 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3566
3567 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3568 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3569 udelay(10);
3570
3571 return rc;
3572}
3573
3574/* tp->lock is held. */
3575static int tg3_txcpu_pause(struct tg3 *tp)
3576{
3577 return tg3_pause_cpu(tp, TX_CPU_BASE);
3578}
3579
3580/* tp->lock is held. */
3581static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3582{
3583 tw32(cpu_base + CPU_STATE, 0xffffffff);
3584 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3585}
3586
3587/* tp->lock is held. */
3588static void tg3_rxcpu_resume(struct tg3 *tp)
3589{
3590 tg3_resume_cpu(tp, RX_CPU_BASE);
3591}
3592
3593/* tp->lock is held. */
3594static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3595{
3596 int rc;
3597
3598 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3599
4153577a 3600 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3601 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3602
3603 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3604 return 0;
3605 }
837c45bb
NS
3606 if (cpu_base == RX_CPU_BASE) {
3607 rc = tg3_rxcpu_pause(tp);
997b4f13 3608 } else {
7e6c63f0
HM
3609 /*
3610 * There is only an Rx CPU for the 5750 derivative in the
3611 * BCM4785.
3612 */
3613 if (tg3_flag(tp, IS_SSB_CORE))
3614 return 0;
3615
837c45bb 3616 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3617 }
3618
837c45bb 3619 if (rc) {
997b4f13 3620 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3621 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3622 return -ENODEV;
3623 }
3624
3625 /* Clear firmware's nvram arbitration. */
3626 if (tg3_flag(tp, NVRAM))
3627 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3628 return 0;
3629}
3630
31f11a95
NS
3631static int tg3_fw_data_len(struct tg3 *tp,
3632 const struct tg3_firmware_hdr *fw_hdr)
3633{
3634 int fw_len;
3635
3636 /* Non fragmented firmware have one firmware header followed by a
3637 * contiguous chunk of data to be written. The length field in that
3638 * header is not the length of data to be written but the complete
3639 * length of the bss. The data length is determined based on
3640 * tp->fw->size minus headers.
3641 *
3642 * Fragmented firmware have a main header followed by multiple
3643 * fragments. Each fragment is identical to non fragmented firmware
3644 * with a firmware header followed by a contiguous chunk of data. In
3645 * the main header, the length field is unused and set to 0xffffffff.
3646 * In each fragment header the length is the entire size of that
3647 * fragment i.e. fragment data + header length. Data length is
3648 * therefore length field in the header minus TG3_FW_HDR_LEN.
3649 */
3650 if (tp->fw_len == 0xffffffff)
3651 fw_len = be32_to_cpu(fw_hdr->len);
3652 else
3653 fw_len = tp->fw->size;
3654
3655 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3656}
3657
997b4f13
MC
3658/* tp->lock is held. */
3659static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3660 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3661 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3662{
c4dab506 3663 int err, i;
997b4f13 3664 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3665 int total_len = tp->fw->size;
997b4f13
MC
3666
3667 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3668 netdev_err(tp->dev,
3669 "%s: Trying to load TX cpu firmware which is 5705\n",
3670 __func__);
3671 return -EINVAL;
3672 }
3673
c4dab506 3674 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3675 write_op = tg3_write_mem;
3676 else
3677 write_op = tg3_write_indirect_reg32;
3678
c4dab506
NS
3679 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3680 /* It is possible that bootcode is still loading at this point.
3681 * Get the nvram lock first before halting the cpu.
3682 */
3683 int lock_err = tg3_nvram_lock(tp);
3684 err = tg3_halt_cpu(tp, cpu_base);
3685 if (!lock_err)
3686 tg3_nvram_unlock(tp);
3687 if (err)
3688 goto out;
997b4f13 3689
c4dab506
NS
3690 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3691 write_op(tp, cpu_scratch_base + i, 0);
3692 tw32(cpu_base + CPU_STATE, 0xffffffff);
3693 tw32(cpu_base + CPU_MODE,
3694 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3695 } else {
3696 /* Subtract additional main header for fragmented firmware and
3697 * advance to the first fragment
3698 */
3699 total_len -= TG3_FW_HDR_LEN;
3700 fw_hdr++;
3701 }
77997ea3 3702
31f11a95
NS
3703 do {
3704 u32 *fw_data = (u32 *)(fw_hdr + 1);
3705 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3706 write_op(tp, cpu_scratch_base +
3707 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3708 (i * sizeof(u32)),
3709 be32_to_cpu(fw_data[i]));
3710
3711 total_len -= be32_to_cpu(fw_hdr->len);
3712
3713 /* Advance to next fragment */
3714 fw_hdr = (struct tg3_firmware_hdr *)
3715 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3716 } while (total_len > 0);
997b4f13
MC
3717
3718 err = 0;
3719
3720out:
3721 return err;
3722}
3723
f4bffb28
NS
3724/* tp->lock is held. */
3725static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3726{
3727 int i;
3728 const int iters = 5;
3729
3730 tw32(cpu_base + CPU_STATE, 0xffffffff);
3731 tw32_f(cpu_base + CPU_PC, pc);
3732
3733 for (i = 0; i < iters; i++) {
3734 if (tr32(cpu_base + CPU_PC) == pc)
3735 break;
3736 tw32(cpu_base + CPU_STATE, 0xffffffff);
3737 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3738 tw32_f(cpu_base + CPU_PC, pc);
3739 udelay(1000);
3740 }
3741
3742 return (i == iters) ? -EBUSY : 0;
3743}
3744
997b4f13
MC
3745/* tp->lock is held. */
3746static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3747{
77997ea3 3748 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3749 int err;
997b4f13 3750
77997ea3 3751 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3752
3753 /* Firmware blob starts with version numbers, followed by
3754 start address and length. We are setting complete length.
3755 length = end_address_of_bss - start_address_of_text.
3756 Remainder is the blob to be loaded contiguously
3757 from start address. */
3758
997b4f13
MC
3759 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3760 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3761 fw_hdr);
997b4f13
MC
3762 if (err)
3763 return err;
3764
3765 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3766 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3767 fw_hdr);
997b4f13
MC
3768 if (err)
3769 return err;
3770
3771 /* Now startup only the RX cpu. */
77997ea3
NS
3772 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3773 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3774 if (err) {
997b4f13
MC
3775 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3776 "should be %08x\n", __func__,
77997ea3
NS
3777 tr32(RX_CPU_BASE + CPU_PC),
3778 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3779 return -ENODEV;
3780 }
837c45bb
NS
3781
3782 tg3_rxcpu_resume(tp);
997b4f13
MC
3783
3784 return 0;
3785}
3786
c4dab506
NS
3787static int tg3_validate_rxcpu_state(struct tg3 *tp)
3788{
3789 const int iters = 1000;
3790 int i;
3791 u32 val;
3792
3793 /* Wait for boot code to complete initialization and enter service
3794 * loop. It is then safe to download service patches
3795 */
3796 for (i = 0; i < iters; i++) {
3797 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3798 break;
3799
3800 udelay(10);
3801 }
3802
3803 if (i == iters) {
3804 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3805 return -EBUSY;
3806 }
3807
3808 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3809 if (val & 0xff) {
3810 netdev_warn(tp->dev,
3811 "Other patches exist. Not downloading EEE patch\n");
3812 return -EEXIST;
3813 }
3814
3815 return 0;
3816}
3817
3818/* tp->lock is held. */
3819static void tg3_load_57766_firmware(struct tg3 *tp)
3820{
3821 struct tg3_firmware_hdr *fw_hdr;
3822
3823 if (!tg3_flag(tp, NO_NVRAM))
3824 return;
3825
3826 if (tg3_validate_rxcpu_state(tp))
3827 return;
3828
3829 if (!tp->fw)
3830 return;
3831
3832 /* This firmware blob has a different format than older firmware
3833 * releases as given below. The main difference is we have fragmented
3834 * data to be written to non-contiguous locations.
3835 *
3836 * In the beginning we have a firmware header identical to other
3837 * firmware which consists of version, base addr and length. The length
3838 * here is unused and set to 0xffffffff.
3839 *
3840 * This is followed by a series of firmware fragments which are
3841 * individually identical to previous firmware. i.e. they have the
3842 * firmware header and followed by data for that fragment. The version
3843 * field of the individual fragment header is unused.
3844 */
3845
3846 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3847 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3848 return;
3849
3850 if (tg3_rxcpu_pause(tp))
3851 return;
3852
3853 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3854 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3855
3856 tg3_rxcpu_resume(tp);
3857}
3858
997b4f13
MC
3859/* tp->lock is held. */
3860static int tg3_load_tso_firmware(struct tg3 *tp)
3861{
77997ea3 3862 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3863 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3864 int err;
997b4f13 3865
1caf13eb 3866 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3867 return 0;
3868
77997ea3 3869 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3870
3871 /* Firmware blob starts with version numbers, followed by
3872 start address and length. We are setting complete length.
3873 length = end_address_of_bss - start_address_of_text.
3874 Remainder is the blob to be loaded contiguously
3875 from start address. */
3876
997b4f13 3877 cpu_scratch_size = tp->fw_len;
997b4f13 3878
4153577a 3879 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3880 cpu_base = RX_CPU_BASE;
3881 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3882 } else {
3883 cpu_base = TX_CPU_BASE;
3884 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3885 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3886 }
3887
3888 err = tg3_load_firmware_cpu(tp, cpu_base,
3889 cpu_scratch_base, cpu_scratch_size,
77997ea3 3890 fw_hdr);
997b4f13
MC
3891 if (err)
3892 return err;
3893
3894 /* Now startup the cpu. */
77997ea3
NS
3895 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3896 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3897 if (err) {
997b4f13
MC
3898 netdev_err(tp->dev,
3899 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3900 __func__, tr32(cpu_base + CPU_PC),
3901 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3902 return -ENODEV;
3903 }
837c45bb
NS
3904
3905 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3906 return 0;
3907}
3908
3909
3f007891 3910/* tp->lock is held. */
953c96e0 3911static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891
MC
3912{
3913 u32 addr_high, addr_low;
3914 int i;
3915
3916 addr_high = ((tp->dev->dev_addr[0] << 8) |
3917 tp->dev->dev_addr[1]);
3918 addr_low = ((tp->dev->dev_addr[2] << 24) |
3919 (tp->dev->dev_addr[3] << 16) |
3920 (tp->dev->dev_addr[4] << 8) |
3921 (tp->dev->dev_addr[5] << 0));
3922 for (i = 0; i < 4; i++) {
3923 if (i == 1 && skip_mac_1)
3924 continue;
3925 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3926 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3927 }
3928
4153577a
JP
3929 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3930 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3931 for (i = 0; i < 12; i++) {
3932 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3933 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3934 }
3935 }
3936
3937 addr_high = (tp->dev->dev_addr[0] +
3938 tp->dev->dev_addr[1] +
3939 tp->dev->dev_addr[2] +
3940 tp->dev->dev_addr[3] +
3941 tp->dev->dev_addr[4] +
3942 tp->dev->dev_addr[5]) &
3943 TX_BACKOFF_SEED_MASK;
3944 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3945}
3946
c866b7ea 3947static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3948{
c866b7ea
RW
3949 /*
3950 * Make sure register accesses (indirect or otherwise) will function
3951 * correctly.
1da177e4
LT
3952 */
3953 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3954 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3955}
1da177e4 3956
c866b7ea
RW
3957static int tg3_power_up(struct tg3 *tp)
3958{
bed9829f 3959 int err;
8c6bda1a 3960
bed9829f 3961 tg3_enable_register_access(tp);
1da177e4 3962
bed9829f
MC
3963 err = pci_set_power_state(tp->pdev, PCI_D0);
3964 if (!err) {
3965 /* Switch out of Vaux if it is a NIC */
3966 tg3_pwrsrc_switch_to_vmain(tp);
3967 } else {
3968 netdev_err(tp->dev, "Transition to D0 failed\n");
3969 }
1da177e4 3970
bed9829f 3971 return err;
c866b7ea 3972}
1da177e4 3973
953c96e0 3974static int tg3_setup_phy(struct tg3 *, bool);
4b409522 3975
c866b7ea
RW
3976static int tg3_power_down_prepare(struct tg3 *tp)
3977{
3978 u32 misc_host_ctrl;
3979 bool device_should_wake, do_low_power;
3980
3981 tg3_enable_register_access(tp);
5e7dfd0f
MC
3982
3983 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3984 if (tg3_flag(tp, CLKREQ_BUG))
3985 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3986 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3987
1da177e4
LT
3988 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3989 tw32(TG3PCI_MISC_HOST_CTRL,
3990 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3991
c866b7ea 3992 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3993 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3994
63c3a66f 3995 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3996 do_low_power = false;
f07e9af3 3997 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3998 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3999 struct phy_device *phydev;
0a459aac 4000 u32 phyid, advertising;
b02fd9e3 4001
3f0e3ad7 4002 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 4003
80096068 4004 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 4005
c6700ce2
MC
4006 tp->link_config.speed = phydev->speed;
4007 tp->link_config.duplex = phydev->duplex;
4008 tp->link_config.autoneg = phydev->autoneg;
4009 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
4010
4011 advertising = ADVERTISED_TP |
4012 ADVERTISED_Pause |
4013 ADVERTISED_Autoneg |
4014 ADVERTISED_10baseT_Half;
4015
63c3a66f
JP
4016 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4017 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
4018 advertising |=
4019 ADVERTISED_100baseT_Half |
4020 ADVERTISED_100baseT_Full |
4021 ADVERTISED_10baseT_Full;
4022 else
4023 advertising |= ADVERTISED_10baseT_Full;
4024 }
4025
4026 phydev->advertising = advertising;
4027
4028 phy_start_aneg(phydev);
0a459aac
MC
4029
4030 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
4031 if (phyid != PHY_ID_BCMAC131) {
4032 phyid &= PHY_BCM_OUI_MASK;
4033 if (phyid == PHY_BCM_OUI_1 ||
4034 phyid == PHY_BCM_OUI_2 ||
4035 phyid == PHY_BCM_OUI_3)
0a459aac
MC
4036 do_low_power = true;
4037 }
b02fd9e3 4038 }
dd477003 4039 } else {
2023276e 4040 do_low_power = true;
0a459aac 4041
c6700ce2 4042 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 4043 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 4044
2855b9fe 4045 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 4046 tg3_setup_phy(tp, false);
1da177e4
LT
4047 }
4048
4153577a 4049 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
4050 u32 val;
4051
4052 val = tr32(GRC_VCPU_EXT_CTRL);
4053 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 4054 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
4055 int i;
4056 u32 val;
4057
4058 for (i = 0; i < 200; i++) {
4059 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4060 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4061 break;
4062 msleep(1);
4063 }
4064 }
63c3a66f 4065 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4066 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4067 WOL_DRV_STATE_SHUTDOWN |
4068 WOL_DRV_WOL |
4069 WOL_SET_MAGIC_PKT);
6921d201 4070
05ac4cb7 4071 if (device_should_wake) {
1da177e4
LT
4072 u32 mac_mode;
4073
f07e9af3 4074 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4075 if (do_low_power &&
4076 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4077 tg3_phy_auxctl_write(tp,
4078 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4079 MII_TG3_AUXCTL_PCTL_WOL_EN |
4080 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4081 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4082 udelay(40);
4083 }
1da177e4 4084
f07e9af3 4085 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4086 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4087 else if (tp->phy_flags &
4088 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4089 if (tp->link_config.active_speed == SPEED_1000)
4090 mac_mode = MAC_MODE_PORT_MODE_GMII;
4091 else
4092 mac_mode = MAC_MODE_PORT_MODE_MII;
4093 } else
3f7045c1 4094 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4095
e8f3f6ca 4096 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4097 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4098 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4099 SPEED_100 : SPEED_10;
4100 if (tg3_5700_link_polarity(tp, speed))
4101 mac_mode |= MAC_MODE_LINK_POLARITY;
4102 else
4103 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4104 }
1da177e4
LT
4105 } else {
4106 mac_mode = MAC_MODE_PORT_MODE_TBI;
4107 }
4108
63c3a66f 4109 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4110 tw32(MAC_LED_CTRL, tp->led_ctrl);
4111
05ac4cb7 4112 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4113 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4114 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4115 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4116
63c3a66f 4117 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4118 mac_mode |= MAC_MODE_APE_TX_EN |
4119 MAC_MODE_APE_RX_EN |
4120 MAC_MODE_TDE_ENABLE;
3bda1258 4121
1da177e4
LT
4122 tw32_f(MAC_MODE, mac_mode);
4123 udelay(100);
4124
4125 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4126 udelay(10);
4127 }
4128
63c3a66f 4129 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4130 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4131 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4132 u32 base_val;
4133
4134 base_val = tp->pci_clock_ctrl;
4135 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4136 CLOCK_CTRL_TXCLK_DISABLE);
4137
b401e9e2
MC
4138 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4139 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4140 } else if (tg3_flag(tp, 5780_CLASS) ||
4141 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4142 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4143 /* do nothing */
63c3a66f 4144 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4145 u32 newbits1, newbits2;
4146
4153577a
JP
4147 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4148 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4149 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4150 CLOCK_CTRL_TXCLK_DISABLE |
4151 CLOCK_CTRL_ALTCLK);
4152 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4153 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4154 newbits1 = CLOCK_CTRL_625_CORE;
4155 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4156 } else {
4157 newbits1 = CLOCK_CTRL_ALTCLK;
4158 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4159 }
4160
b401e9e2
MC
4161 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4162 40);
1da177e4 4163
b401e9e2
MC
4164 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4165 40);
1da177e4 4166
63c3a66f 4167 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4168 u32 newbits3;
4169
4153577a
JP
4170 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4171 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4172 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4173 CLOCK_CTRL_TXCLK_DISABLE |
4174 CLOCK_CTRL_44MHZ_CORE);
4175 } else {
4176 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4177 }
4178
b401e9e2
MC
4179 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4180 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4181 }
4182 }
4183
63c3a66f 4184 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4185 tg3_power_down_phy(tp, do_low_power);
6921d201 4186
cd0d7228 4187 tg3_frob_aux_power(tp, true);
1da177e4
LT
4188
4189 /* Workaround for unstable PLL clock */
7e6c63f0 4190 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4191 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4192 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4193 u32 val = tr32(0x7d00);
4194
4195 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4196 tw32(0x7d00, val);
63c3a66f 4197 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4198 int err;
4199
4200 err = tg3_nvram_lock(tp);
1da177e4 4201 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4202 if (!err)
4203 tg3_nvram_unlock(tp);
6921d201 4204 }
1da177e4
LT
4205 }
4206
bbadf503
MC
4207 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4208
c866b7ea
RW
4209 return 0;
4210}
12dac075 4211
c866b7ea
RW
4212static void tg3_power_down(struct tg3 *tp)
4213{
4214 tg3_power_down_prepare(tp);
1da177e4 4215
63c3a66f 4216 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4217 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4218}
4219
1da177e4
LT
4220static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4221{
4222 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4223 case MII_TG3_AUX_STAT_10HALF:
4224 *speed = SPEED_10;
4225 *duplex = DUPLEX_HALF;
4226 break;
4227
4228 case MII_TG3_AUX_STAT_10FULL:
4229 *speed = SPEED_10;
4230 *duplex = DUPLEX_FULL;
4231 break;
4232
4233 case MII_TG3_AUX_STAT_100HALF:
4234 *speed = SPEED_100;
4235 *duplex = DUPLEX_HALF;
4236 break;
4237
4238 case MII_TG3_AUX_STAT_100FULL:
4239 *speed = SPEED_100;
4240 *duplex = DUPLEX_FULL;
4241 break;
4242
4243 case MII_TG3_AUX_STAT_1000HALF:
4244 *speed = SPEED_1000;
4245 *duplex = DUPLEX_HALF;
4246 break;
4247
4248 case MII_TG3_AUX_STAT_1000FULL:
4249 *speed = SPEED_1000;
4250 *duplex = DUPLEX_FULL;
4251 break;
4252
4253 default:
f07e9af3 4254 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4255 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4256 SPEED_10;
4257 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4258 DUPLEX_HALF;
4259 break;
4260 }
e740522e
MC
4261 *speed = SPEED_UNKNOWN;
4262 *duplex = DUPLEX_UNKNOWN;
1da177e4 4263 break;
855e1111 4264 }
1da177e4
LT
4265}
4266
42b64a45 4267static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4268{
42b64a45
MC
4269 int err = 0;
4270 u32 val, new_adv;
1da177e4 4271
42b64a45 4272 new_adv = ADVERTISE_CSMA;
202ff1c2 4273 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4274 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4275
42b64a45
MC
4276 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4277 if (err)
4278 goto done;
ba4d07a8 4279
4f272096
MC
4280 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4281 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4282
4153577a
JP
4283 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4284 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4285 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4286
4f272096
MC
4287 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4288 if (err)
4289 goto done;
4290 }
1da177e4 4291
42b64a45
MC
4292 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4293 goto done;
52b02d04 4294
42b64a45
MC
4295 tw32(TG3_CPMU_EEE_MODE,
4296 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4297
daf3ec68 4298 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4299 if (!err) {
4300 u32 err2;
52b02d04 4301
b715ce94
MC
4302 val = 0;
4303 /* Advertise 100-BaseTX EEE ability */
4304 if (advertise & ADVERTISED_100baseT_Full)
4305 val |= MDIO_AN_EEE_ADV_100TX;
4306 /* Advertise 1000-BaseT EEE ability */
4307 if (advertise & ADVERTISED_1000baseT_Full)
4308 val |= MDIO_AN_EEE_ADV_1000T;
9e2ecbeb
NS
4309
4310 if (!tp->eee.eee_enabled) {
4311 val = 0;
4312 tp->eee.advertised = 0;
4313 } else {
4314 tp->eee.advertised = advertise &
4315 (ADVERTISED_100baseT_Full |
4316 ADVERTISED_1000baseT_Full);
4317 }
4318
b715ce94
MC
4319 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4320 if (err)
4321 val = 0;
4322
4153577a 4323 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4324 case ASIC_REV_5717:
4325 case ASIC_REV_57765:
55086ad9 4326 case ASIC_REV_57766:
21a00ab2 4327 case ASIC_REV_5719:
b715ce94
MC
4328 /* If we advertised any eee advertisements above... */
4329 if (val)
4330 val = MII_TG3_DSP_TAP26_ALNOKO |
4331 MII_TG3_DSP_TAP26_RMRXSTO |
4332 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4333 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4334 /* Fall through */
4335 case ASIC_REV_5720:
c65a17f4 4336 case ASIC_REV_5762:
be671947
MC
4337 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4338 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4339 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4340 }
52b02d04 4341
daf3ec68 4342 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4343 if (!err)
4344 err = err2;
4345 }
4346
4347done:
4348 return err;
4349}
4350
4351static void tg3_phy_copper_begin(struct tg3 *tp)
4352{
d13ba512
MC
4353 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4354 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4355 u32 adv, fc;
4356
942d1af0
NS
4357 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4358 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4359 adv = ADVERTISED_10baseT_Half |
4360 ADVERTISED_10baseT_Full;
4361 if (tg3_flag(tp, WOL_SPEED_100MB))
4362 adv |= ADVERTISED_100baseT_Half |
4363 ADVERTISED_100baseT_Full;
942d1af0
NS
4364 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
4365 adv |= ADVERTISED_1000baseT_Half |
4366 ADVERTISED_1000baseT_Full;
d13ba512
MC
4367
4368 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4369 } else {
d13ba512
MC
4370 adv = tp->link_config.advertising;
4371 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4372 adv &= ~(ADVERTISED_1000baseT_Half |
4373 ADVERTISED_1000baseT_Full);
4374
4375 fc = tp->link_config.flowctrl;
52b02d04 4376 }
52b02d04 4377
d13ba512 4378 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4379
942d1af0
NS
4380 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4381 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4382 /* Normally during power down we want to autonegotiate
4383 * the lowest possible speed for WOL. However, to avoid
4384 * link flap, we leave it untouched.
4385 */
4386 return;
4387 }
4388
d13ba512
MC
4389 tg3_writephy(tp, MII_BMCR,
4390 BMCR_ANENABLE | BMCR_ANRESTART);
4391 } else {
4392 int i;
1da177e4
LT
4393 u32 bmcr, orig_bmcr;
4394
4395 tp->link_config.active_speed = tp->link_config.speed;
4396 tp->link_config.active_duplex = tp->link_config.duplex;
4397
7c6cdead
NS
4398 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4399 /* With autoneg disabled, 5715 only links up when the
4400 * advertisement register has the configured speed
4401 * enabled.
4402 */
4403 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4404 }
4405
1da177e4
LT
4406 bmcr = 0;
4407 switch (tp->link_config.speed) {
4408 default:
4409 case SPEED_10:
4410 break;
4411
4412 case SPEED_100:
4413 bmcr |= BMCR_SPEED100;
4414 break;
4415
4416 case SPEED_1000:
221c5637 4417 bmcr |= BMCR_SPEED1000;
1da177e4 4418 break;
855e1111 4419 }
1da177e4
LT
4420
4421 if (tp->link_config.duplex == DUPLEX_FULL)
4422 bmcr |= BMCR_FULLDPLX;
4423
4424 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4425 (bmcr != orig_bmcr)) {
4426 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4427 for (i = 0; i < 1500; i++) {
4428 u32 tmp;
4429
4430 udelay(10);
4431 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4432 tg3_readphy(tp, MII_BMSR, &tmp))
4433 continue;
4434 if (!(tmp & BMSR_LSTATUS)) {
4435 udelay(40);
4436 break;
4437 }
4438 }
4439 tg3_writephy(tp, MII_BMCR, bmcr);
4440 udelay(40);
4441 }
1da177e4
LT
4442 }
4443}
4444
fdad8de4
NS
4445static int tg3_phy_pull_config(struct tg3 *tp)
4446{
4447 int err;
4448 u32 val;
4449
4450 err = tg3_readphy(tp, MII_BMCR, &val);
4451 if (err)
4452 goto done;
4453
4454 if (!(val & BMCR_ANENABLE)) {
4455 tp->link_config.autoneg = AUTONEG_DISABLE;
4456 tp->link_config.advertising = 0;
4457 tg3_flag_clear(tp, PAUSE_AUTONEG);
4458
4459 err = -EIO;
4460
4461 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4462 case 0:
4463 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4464 goto done;
4465
4466 tp->link_config.speed = SPEED_10;
4467 break;
4468 case BMCR_SPEED100:
4469 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4470 goto done;
4471
4472 tp->link_config.speed = SPEED_100;
4473 break;
4474 case BMCR_SPEED1000:
4475 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4476 tp->link_config.speed = SPEED_1000;
4477 break;
4478 }
4479 /* Fall through */
4480 default:
4481 goto done;
4482 }
4483
4484 if (val & BMCR_FULLDPLX)
4485 tp->link_config.duplex = DUPLEX_FULL;
4486 else
4487 tp->link_config.duplex = DUPLEX_HALF;
4488
4489 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4490
4491 err = 0;
4492 goto done;
4493 }
4494
4495 tp->link_config.autoneg = AUTONEG_ENABLE;
4496 tp->link_config.advertising = ADVERTISED_Autoneg;
4497 tg3_flag_set(tp, PAUSE_AUTONEG);
4498
4499 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4500 u32 adv;
4501
4502 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4503 if (err)
4504 goto done;
4505
4506 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4507 tp->link_config.advertising |= adv | ADVERTISED_TP;
4508
4509 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4510 } else {
4511 tp->link_config.advertising |= ADVERTISED_FIBRE;
4512 }
4513
4514 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4515 u32 adv;
4516
4517 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4518 err = tg3_readphy(tp, MII_CTRL1000, &val);
4519 if (err)
4520 goto done;
4521
4522 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4523 } else {
4524 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4525 if (err)
4526 goto done;
4527
4528 adv = tg3_decode_flowctrl_1000X(val);
4529 tp->link_config.flowctrl = adv;
4530
4531 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4532 adv = mii_adv_to_ethtool_adv_x(val);
4533 }
4534
4535 tp->link_config.advertising |= adv;
4536 }
4537
4538done:
4539 return err;
4540}
4541
1da177e4
LT
4542static int tg3_init_5401phy_dsp(struct tg3 *tp)
4543{
4544 int err;
4545
4546 /* Turn off tap power management. */
4547 /* Set Extended packet length bit */
b4bd2929 4548 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4549
6ee7c0a0
MC
4550 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4551 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4552 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4553 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4554 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4555
4556 udelay(40);
4557
4558 return err;
4559}
4560
ed1ff5c3
NS
4561static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4562{
5b6c273a 4563 struct ethtool_eee eee;
ed1ff5c3
NS
4564
4565 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4566 return true;
4567
5b6c273a 4568 tg3_eee_pull_config(tp, &eee);
ed1ff5c3 4569
5b6c273a
NS
4570 if (tp->eee.eee_enabled) {
4571 if (tp->eee.advertised != eee.advertised ||
4572 tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
4573 tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
4574 return false;
4575 } else {
4576 /* EEE is disabled but we're advertising */
4577 if (eee.advertised)
4578 return false;
4579 }
ed1ff5c3
NS
4580
4581 return true;
4582}
4583
e2bf73e7 4584static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4585{
e2bf73e7 4586 u32 advmsk, tgtadv, advertising;
3600d918 4587
e2bf73e7
MC
4588 advertising = tp->link_config.advertising;
4589 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4590
e2bf73e7
MC
4591 advmsk = ADVERTISE_ALL;
4592 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4593 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4594 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4595 }
1da177e4 4596
e2bf73e7
MC
4597 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4598 return false;
4599
4600 if ((*lcladv & advmsk) != tgtadv)
4601 return false;
b99d2a57 4602
f07e9af3 4603 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4604 u32 tg3_ctrl;
4605
e2bf73e7 4606 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4607
221c5637 4608 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4609 return false;
1da177e4 4610
3198e07f 4611 if (tgtadv &&
4153577a
JP
4612 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4613 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4614 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4615 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4616 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4617 } else {
4618 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4619 }
4620
e2bf73e7
MC
4621 if (tg3_ctrl != tgtadv)
4622 return false;
ef167e27
MC
4623 }
4624
e2bf73e7 4625 return true;
ef167e27
MC
4626}
4627
859edb26
MC
4628static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4629{
4630 u32 lpeth = 0;
4631
4632 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4633 u32 val;
4634
4635 if (tg3_readphy(tp, MII_STAT1000, &val))
4636 return false;
4637
4638 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4639 }
4640
4641 if (tg3_readphy(tp, MII_LPA, rmtadv))
4642 return false;
4643
4644 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4645 tp->link_config.rmt_adv = lpeth;
4646
4647 return true;
4648}
4649
953c96e0 4650static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4651{
4652 if (curr_link_up != tp->link_up) {
4653 if (curr_link_up) {
84421b99 4654 netif_carrier_on(tp->dev);
f4a46d1f 4655 } else {
84421b99 4656 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4657 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4658 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4659 }
4660
4661 tg3_link_report(tp);
4662 return true;
4663 }
4664
4665 return false;
4666}
4667
3310e248
MC
4668static void tg3_clear_mac_status(struct tg3 *tp)
4669{
4670 tw32(MAC_EVENT, 0);
4671
4672 tw32_f(MAC_STATUS,
4673 MAC_STATUS_SYNC_CHANGED |
4674 MAC_STATUS_CFG_CHANGED |
4675 MAC_STATUS_MI_COMPLETION |
4676 MAC_STATUS_LNKSTATE_CHANGED);
4677 udelay(40);
4678}
4679
9e2ecbeb
NS
4680static void tg3_setup_eee(struct tg3 *tp)
4681{
4682 u32 val;
4683
4684 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
4685 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4686 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
4687 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
4688
4689 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
4690
4691 tw32_f(TG3_CPMU_EEE_CTRL,
4692 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
4693
4694 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
4695 (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
4696 TG3_CPMU_EEEMD_LPI_IN_RX |
4697 TG3_CPMU_EEEMD_EEE_ENABLE;
4698
4699 if (tg3_asic_rev(tp) != ASIC_REV_5717)
4700 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
4701
4702 if (tg3_flag(tp, ENABLE_APE))
4703 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
4704
4705 tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
4706
4707 tw32_f(TG3_CPMU_EEE_DBTMR1,
4708 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
4709 (tp->eee.tx_lpi_timer & 0xffff));
4710
4711 tw32_f(TG3_CPMU_EEE_DBTMR2,
4712 TG3_CPMU_DBTMR2_APE_TX_2047US |
4713 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
4714}
4715
953c96e0 4716static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4717{
953c96e0 4718 bool current_link_up;
f833c4c1 4719 u32 bmsr, val;
ef167e27 4720 u32 lcl_adv, rmt_adv;
1da177e4
LT
4721 u16 current_speed;
4722 u8 current_duplex;
4723 int i, err;
4724
3310e248 4725 tg3_clear_mac_status(tp);
1da177e4 4726
8ef21428
MC
4727 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4728 tw32_f(MAC_MI_MODE,
4729 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4730 udelay(80);
4731 }
1da177e4 4732
b4bd2929 4733 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4734
4735 /* Some third-party PHYs need to be reset on link going
4736 * down.
4737 */
4153577a
JP
4738 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4739 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4740 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4741 tp->link_up) {
1da177e4
LT
4742 tg3_readphy(tp, MII_BMSR, &bmsr);
4743 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4744 !(bmsr & BMSR_LSTATUS))
953c96e0 4745 force_reset = true;
1da177e4
LT
4746 }
4747 if (force_reset)
4748 tg3_phy_reset(tp);
4749
79eb6904 4750 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4751 tg3_readphy(tp, MII_BMSR, &bmsr);
4752 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4753 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4754 bmsr = 0;
4755
4756 if (!(bmsr & BMSR_LSTATUS)) {
4757 err = tg3_init_5401phy_dsp(tp);
4758 if (err)
4759 return err;
4760
4761 tg3_readphy(tp, MII_BMSR, &bmsr);
4762 for (i = 0; i < 1000; i++) {
4763 udelay(10);
4764 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4765 (bmsr & BMSR_LSTATUS)) {
4766 udelay(40);
4767 break;
4768 }
4769 }
4770
79eb6904
MC
4771 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4772 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4773 !(bmsr & BMSR_LSTATUS) &&
4774 tp->link_config.active_speed == SPEED_1000) {
4775 err = tg3_phy_reset(tp);
4776 if (!err)
4777 err = tg3_init_5401phy_dsp(tp);
4778 if (err)
4779 return err;
4780 }
4781 }
4153577a
JP
4782 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4783 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4784 /* 5701 {A0,B0} CRC bug workaround */
4785 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4786 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4787 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4788 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4789 }
4790
4791 /* Clear pending interrupts... */
f833c4c1
MC
4792 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4793 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4794
f07e9af3 4795 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4796 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4797 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4798 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4799
4153577a
JP
4800 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4801 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4802 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4803 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4804 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4805 else
4806 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4807 }
4808
953c96e0 4809 current_link_up = false;
e740522e
MC
4810 current_speed = SPEED_UNKNOWN;
4811 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4812 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4813 tp->link_config.rmt_adv = 0;
1da177e4 4814
f07e9af3 4815 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4816 err = tg3_phy_auxctl_read(tp,
4817 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4818 &val);
4819 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4820 tg3_phy_auxctl_write(tp,
4821 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4822 val | (1 << 10));
1da177e4
LT
4823 goto relink;
4824 }
4825 }
4826
4827 bmsr = 0;
4828 for (i = 0; i < 100; i++) {
4829 tg3_readphy(tp, MII_BMSR, &bmsr);
4830 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4831 (bmsr & BMSR_LSTATUS))
4832 break;
4833 udelay(40);
4834 }
4835
4836 if (bmsr & BMSR_LSTATUS) {
4837 u32 aux_stat, bmcr;
4838
4839 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4840 for (i = 0; i < 2000; i++) {
4841 udelay(10);
4842 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4843 aux_stat)
4844 break;
4845 }
4846
4847 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4848 &current_speed,
4849 &current_duplex);
4850
4851 bmcr = 0;
4852 for (i = 0; i < 200; i++) {
4853 tg3_readphy(tp, MII_BMCR, &bmcr);
4854 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4855 continue;
4856 if (bmcr && bmcr != 0x7fff)
4857 break;
4858 udelay(10);
4859 }
4860
ef167e27
MC
4861 lcl_adv = 0;
4862 rmt_adv = 0;
1da177e4 4863
ef167e27
MC
4864 tp->link_config.active_speed = current_speed;
4865 tp->link_config.active_duplex = current_duplex;
4866
4867 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4868 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4869
ef167e27 4870 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4871 eee_config_ok &&
e2bf73e7 4872 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4873 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4874 current_link_up = true;
ed1ff5c3
NS
4875
4876 /* EEE settings changes take effect only after a phy
4877 * reset. If we have skipped a reset due to Link Flap
4878 * Avoidance being enabled, do it now.
4879 */
4880 if (!eee_config_ok &&
4881 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
5b6c273a
NS
4882 !force_reset) {
4883 tg3_setup_eee(tp);
ed1ff5c3 4884 tg3_phy_reset(tp);
5b6c273a 4885 }
1da177e4
LT
4886 } else {
4887 if (!(bmcr & BMCR_ANENABLE) &&
4888 tp->link_config.speed == current_speed &&
f0fcd7a9 4889 tp->link_config.duplex == current_duplex) {
953c96e0 4890 current_link_up = true;
1da177e4
LT
4891 }
4892 }
4893
953c96e0 4894 if (current_link_up &&
e348c5e7
MC
4895 tp->link_config.active_duplex == DUPLEX_FULL) {
4896 u32 reg, bit;
4897
4898 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4899 reg = MII_TG3_FET_GEN_STAT;
4900 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4901 } else {
4902 reg = MII_TG3_EXT_STAT;
4903 bit = MII_TG3_EXT_STAT_MDIX;
4904 }
4905
4906 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4907 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4908
ef167e27 4909 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4910 }
1da177e4
LT
4911 }
4912
1da177e4 4913relink:
953c96e0 4914 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4915 tg3_phy_copper_begin(tp);
4916
7e6c63f0 4917 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4918 current_link_up = true;
7e6c63f0
HM
4919 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4920 current_speed = SPEED_1000;
4921 current_duplex = DUPLEX_FULL;
4922 tp->link_config.active_speed = current_speed;
4923 tp->link_config.active_duplex = current_duplex;
4924 }
4925
f833c4c1 4926 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4927 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4928 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4929 current_link_up = true;
1da177e4
LT
4930 }
4931
4932 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4933 if (current_link_up) {
1da177e4
LT
4934 if (tp->link_config.active_speed == SPEED_100 ||
4935 tp->link_config.active_speed == SPEED_10)
4936 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4937 else
4938 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4939 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4940 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4941 else
1da177e4
LT
4942 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4943
7e6c63f0
HM
4944 /* In order for the 5750 core in BCM4785 chip to work properly
4945 * in RGMII mode, the Led Control Register must be set up.
4946 */
4947 if (tg3_flag(tp, RGMII_MODE)) {
4948 u32 led_ctrl = tr32(MAC_LED_CTRL);
4949 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4950
4951 if (tp->link_config.active_speed == SPEED_10)
4952 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4953 else if (tp->link_config.active_speed == SPEED_100)
4954 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4955 LED_CTRL_100MBPS_ON);
4956 else if (tp->link_config.active_speed == SPEED_1000)
4957 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4958 LED_CTRL_1000MBPS_ON);
4959
4960 tw32(MAC_LED_CTRL, led_ctrl);
4961 udelay(40);
4962 }
4963
1da177e4
LT
4964 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4965 if (tp->link_config.active_duplex == DUPLEX_HALF)
4966 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4967
4153577a 4968 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 4969 if (current_link_up &&
e8f3f6ca 4970 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4971 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4972 else
4973 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4974 }
4975
4976 /* ??? Without this setting Netgear GA302T PHY does not
4977 * ??? send/receive packets...
4978 */
79eb6904 4979 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4980 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4981 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4982 tw32_f(MAC_MI_MODE, tp->mi_mode);
4983 udelay(80);
4984 }
4985
4986 tw32_f(MAC_MODE, tp->mac_mode);
4987 udelay(40);
4988
52b02d04
MC
4989 tg3_phy_eee_adjust(tp, current_link_up);
4990
63c3a66f 4991 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4992 /* Polled via timer. */
4993 tw32_f(MAC_EVENT, 0);
4994 } else {
4995 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4996 }
4997 udelay(40);
4998
4153577a 4999 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 5000 current_link_up &&
1da177e4 5001 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 5002 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
5003 udelay(120);
5004 tw32_f(MAC_STATUS,
5005 (MAC_STATUS_SYNC_CHANGED |
5006 MAC_STATUS_CFG_CHANGED));
5007 udelay(40);
5008 tg3_write_mem(tp,
5009 NIC_SRAM_FIRMWARE_MBOX,
5010 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
5011 }
5012
5e7dfd0f 5013 /* Prevent send BD corruption. */
63c3a66f 5014 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
5015 if (tp->link_config.active_speed == SPEED_100 ||
5016 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
5017 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
5018 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 5019 else
0f49bfbd
JL
5020 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
5021 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
5022 }
5023
f4a46d1f 5024 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
5025
5026 return 0;
5027}
5028
5029struct tg3_fiber_aneginfo {
5030 int state;
5031#define ANEG_STATE_UNKNOWN 0
5032#define ANEG_STATE_AN_ENABLE 1
5033#define ANEG_STATE_RESTART_INIT 2
5034#define ANEG_STATE_RESTART 3
5035#define ANEG_STATE_DISABLE_LINK_OK 4
5036#define ANEG_STATE_ABILITY_DETECT_INIT 5
5037#define ANEG_STATE_ABILITY_DETECT 6
5038#define ANEG_STATE_ACK_DETECT_INIT 7
5039#define ANEG_STATE_ACK_DETECT 8
5040#define ANEG_STATE_COMPLETE_ACK_INIT 9
5041#define ANEG_STATE_COMPLETE_ACK 10
5042#define ANEG_STATE_IDLE_DETECT_INIT 11
5043#define ANEG_STATE_IDLE_DETECT 12
5044#define ANEG_STATE_LINK_OK 13
5045#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5046#define ANEG_STATE_NEXT_PAGE_WAIT 15
5047
5048 u32 flags;
5049#define MR_AN_ENABLE 0x00000001
5050#define MR_RESTART_AN 0x00000002
5051#define MR_AN_COMPLETE 0x00000004
5052#define MR_PAGE_RX 0x00000008
5053#define MR_NP_LOADED 0x00000010
5054#define MR_TOGGLE_TX 0x00000020
5055#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5056#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5057#define MR_LP_ADV_SYM_PAUSE 0x00000100
5058#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5059#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5060#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5061#define MR_LP_ADV_NEXT_PAGE 0x00001000
5062#define MR_TOGGLE_RX 0x00002000
5063#define MR_NP_RX 0x00004000
5064
5065#define MR_LINK_OK 0x80000000
5066
5067 unsigned long link_time, cur_time;
5068
5069 u32 ability_match_cfg;
5070 int ability_match_count;
5071
5072 char ability_match, idle_match, ack_match;
5073
5074 u32 txconfig, rxconfig;
5075#define ANEG_CFG_NP 0x00000080
5076#define ANEG_CFG_ACK 0x00000040
5077#define ANEG_CFG_RF2 0x00000020
5078#define ANEG_CFG_RF1 0x00000010
5079#define ANEG_CFG_PS2 0x00000001
5080#define ANEG_CFG_PS1 0x00008000
5081#define ANEG_CFG_HD 0x00004000
5082#define ANEG_CFG_FD 0x00002000
5083#define ANEG_CFG_INVAL 0x00001f06
5084
5085};
5086#define ANEG_OK 0
5087#define ANEG_DONE 1
5088#define ANEG_TIMER_ENAB 2
5089#define ANEG_FAILED -1
5090
5091#define ANEG_STATE_SETTLE_TIME 10000
5092
5093static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5094 struct tg3_fiber_aneginfo *ap)
5095{
5be73b47 5096 u16 flowctrl;
1da177e4
LT
5097 unsigned long delta;
5098 u32 rx_cfg_reg;
5099 int ret;
5100
5101 if (ap->state == ANEG_STATE_UNKNOWN) {
5102 ap->rxconfig = 0;
5103 ap->link_time = 0;
5104 ap->cur_time = 0;
5105 ap->ability_match_cfg = 0;
5106 ap->ability_match_count = 0;
5107 ap->ability_match = 0;
5108 ap->idle_match = 0;
5109 ap->ack_match = 0;
5110 }
5111 ap->cur_time++;
5112
5113 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5114 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5115
5116 if (rx_cfg_reg != ap->ability_match_cfg) {
5117 ap->ability_match_cfg = rx_cfg_reg;
5118 ap->ability_match = 0;
5119 ap->ability_match_count = 0;
5120 } else {
5121 if (++ap->ability_match_count > 1) {
5122 ap->ability_match = 1;
5123 ap->ability_match_cfg = rx_cfg_reg;
5124 }
5125 }
5126 if (rx_cfg_reg & ANEG_CFG_ACK)
5127 ap->ack_match = 1;
5128 else
5129 ap->ack_match = 0;
5130
5131 ap->idle_match = 0;
5132 } else {
5133 ap->idle_match = 1;
5134 ap->ability_match_cfg = 0;
5135 ap->ability_match_count = 0;
5136 ap->ability_match = 0;
5137 ap->ack_match = 0;
5138
5139 rx_cfg_reg = 0;
5140 }
5141
5142 ap->rxconfig = rx_cfg_reg;
5143 ret = ANEG_OK;
5144
33f401ae 5145 switch (ap->state) {
1da177e4
LT
5146 case ANEG_STATE_UNKNOWN:
5147 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5148 ap->state = ANEG_STATE_AN_ENABLE;
5149
5150 /* fallthru */
5151 case ANEG_STATE_AN_ENABLE:
5152 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5153 if (ap->flags & MR_AN_ENABLE) {
5154 ap->link_time = 0;
5155 ap->cur_time = 0;
5156 ap->ability_match_cfg = 0;
5157 ap->ability_match_count = 0;
5158 ap->ability_match = 0;
5159 ap->idle_match = 0;
5160 ap->ack_match = 0;
5161
5162 ap->state = ANEG_STATE_RESTART_INIT;
5163 } else {
5164 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5165 }
5166 break;
5167
5168 case ANEG_STATE_RESTART_INIT:
5169 ap->link_time = ap->cur_time;
5170 ap->flags &= ~(MR_NP_LOADED);
5171 ap->txconfig = 0;
5172 tw32(MAC_TX_AUTO_NEG, 0);
5173 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5174 tw32_f(MAC_MODE, tp->mac_mode);
5175 udelay(40);
5176
5177 ret = ANEG_TIMER_ENAB;
5178 ap->state = ANEG_STATE_RESTART;
5179
5180 /* fallthru */
5181 case ANEG_STATE_RESTART:
5182 delta = ap->cur_time - ap->link_time;
859a5887 5183 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5184 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5185 else
1da177e4 5186 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5187 break;
5188
5189 case ANEG_STATE_DISABLE_LINK_OK:
5190 ret = ANEG_DONE;
5191 break;
5192
5193 case ANEG_STATE_ABILITY_DETECT_INIT:
5194 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5195 ap->txconfig = ANEG_CFG_FD;
5196 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5197 if (flowctrl & ADVERTISE_1000XPAUSE)
5198 ap->txconfig |= ANEG_CFG_PS1;
5199 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5200 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5201 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5202 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5203 tw32_f(MAC_MODE, tp->mac_mode);
5204 udelay(40);
5205
5206 ap->state = ANEG_STATE_ABILITY_DETECT;
5207 break;
5208
5209 case ANEG_STATE_ABILITY_DETECT:
859a5887 5210 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5211 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5212 break;
5213
5214 case ANEG_STATE_ACK_DETECT_INIT:
5215 ap->txconfig |= ANEG_CFG_ACK;
5216 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5217 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5218 tw32_f(MAC_MODE, tp->mac_mode);
5219 udelay(40);
5220
5221 ap->state = ANEG_STATE_ACK_DETECT;
5222
5223 /* fallthru */
5224 case ANEG_STATE_ACK_DETECT:
5225 if (ap->ack_match != 0) {
5226 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5227 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5228 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5229 } else {
5230 ap->state = ANEG_STATE_AN_ENABLE;
5231 }
5232 } else if (ap->ability_match != 0 &&
5233 ap->rxconfig == 0) {
5234 ap->state = ANEG_STATE_AN_ENABLE;
5235 }
5236 break;
5237
5238 case ANEG_STATE_COMPLETE_ACK_INIT:
5239 if (ap->rxconfig & ANEG_CFG_INVAL) {
5240 ret = ANEG_FAILED;
5241 break;
5242 }
5243 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5244 MR_LP_ADV_HALF_DUPLEX |
5245 MR_LP_ADV_SYM_PAUSE |
5246 MR_LP_ADV_ASYM_PAUSE |
5247 MR_LP_ADV_REMOTE_FAULT1 |
5248 MR_LP_ADV_REMOTE_FAULT2 |
5249 MR_LP_ADV_NEXT_PAGE |
5250 MR_TOGGLE_RX |
5251 MR_NP_RX);
5252 if (ap->rxconfig & ANEG_CFG_FD)
5253 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5254 if (ap->rxconfig & ANEG_CFG_HD)
5255 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5256 if (ap->rxconfig & ANEG_CFG_PS1)
5257 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5258 if (ap->rxconfig & ANEG_CFG_PS2)
5259 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5260 if (ap->rxconfig & ANEG_CFG_RF1)
5261 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5262 if (ap->rxconfig & ANEG_CFG_RF2)
5263 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5264 if (ap->rxconfig & ANEG_CFG_NP)
5265 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5266
5267 ap->link_time = ap->cur_time;
5268
5269 ap->flags ^= (MR_TOGGLE_TX);
5270 if (ap->rxconfig & 0x0008)
5271 ap->flags |= MR_TOGGLE_RX;
5272 if (ap->rxconfig & ANEG_CFG_NP)
5273 ap->flags |= MR_NP_RX;
5274 ap->flags |= MR_PAGE_RX;
5275
5276 ap->state = ANEG_STATE_COMPLETE_ACK;
5277 ret = ANEG_TIMER_ENAB;
5278 break;
5279
5280 case ANEG_STATE_COMPLETE_ACK:
5281 if (ap->ability_match != 0 &&
5282 ap->rxconfig == 0) {
5283 ap->state = ANEG_STATE_AN_ENABLE;
5284 break;
5285 }
5286 delta = ap->cur_time - ap->link_time;
5287 if (delta > ANEG_STATE_SETTLE_TIME) {
5288 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5289 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5290 } else {
5291 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5292 !(ap->flags & MR_NP_RX)) {
5293 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5294 } else {
5295 ret = ANEG_FAILED;
5296 }
5297 }
5298 }
5299 break;
5300
5301 case ANEG_STATE_IDLE_DETECT_INIT:
5302 ap->link_time = ap->cur_time;
5303 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5304 tw32_f(MAC_MODE, tp->mac_mode);
5305 udelay(40);
5306
5307 ap->state = ANEG_STATE_IDLE_DETECT;
5308 ret = ANEG_TIMER_ENAB;
5309 break;
5310
5311 case ANEG_STATE_IDLE_DETECT:
5312 if (ap->ability_match != 0 &&
5313 ap->rxconfig == 0) {
5314 ap->state = ANEG_STATE_AN_ENABLE;
5315 break;
5316 }
5317 delta = ap->cur_time - ap->link_time;
5318 if (delta > ANEG_STATE_SETTLE_TIME) {
5319 /* XXX another gem from the Broadcom driver :( */
5320 ap->state = ANEG_STATE_LINK_OK;
5321 }
5322 break;
5323
5324 case ANEG_STATE_LINK_OK:
5325 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5326 ret = ANEG_DONE;
5327 break;
5328
5329 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5330 /* ??? unimplemented */
5331 break;
5332
5333 case ANEG_STATE_NEXT_PAGE_WAIT:
5334 /* ??? unimplemented */
5335 break;
5336
5337 default:
5338 ret = ANEG_FAILED;
5339 break;
855e1111 5340 }
1da177e4
LT
5341
5342 return ret;
5343}
5344
5be73b47 5345static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5346{
5347 int res = 0;
5348 struct tg3_fiber_aneginfo aninfo;
5349 int status = ANEG_FAILED;
5350 unsigned int tick;
5351 u32 tmp;
5352
5353 tw32_f(MAC_TX_AUTO_NEG, 0);
5354
5355 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5356 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5357 udelay(40);
5358
5359 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5360 udelay(40);
5361
5362 memset(&aninfo, 0, sizeof(aninfo));
5363 aninfo.flags |= MR_AN_ENABLE;
5364 aninfo.state = ANEG_STATE_UNKNOWN;
5365 aninfo.cur_time = 0;
5366 tick = 0;
5367 while (++tick < 195000) {
5368 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5369 if (status == ANEG_DONE || status == ANEG_FAILED)
5370 break;
5371
5372 udelay(1);
5373 }
5374
5375 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5376 tw32_f(MAC_MODE, tp->mac_mode);
5377 udelay(40);
5378
5be73b47
MC
5379 *txflags = aninfo.txconfig;
5380 *rxflags = aninfo.flags;
1da177e4
LT
5381
5382 if (status == ANEG_DONE &&
5383 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5384 MR_LP_ADV_FULL_DUPLEX)))
5385 res = 1;
5386
5387 return res;
5388}
5389
5390static void tg3_init_bcm8002(struct tg3 *tp)
5391{
5392 u32 mac_status = tr32(MAC_STATUS);
5393 int i;
5394
5395 /* Reset when initting first time or we have a link. */
63c3a66f 5396 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5397 !(mac_status & MAC_STATUS_PCS_SYNCED))
5398 return;
5399
5400 /* Set PLL lock range. */
5401 tg3_writephy(tp, 0x16, 0x8007);
5402
5403 /* SW reset */
5404 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5405
5406 /* Wait for reset to complete. */
5407 /* XXX schedule_timeout() ... */
5408 for (i = 0; i < 500; i++)
5409 udelay(10);
5410
5411 /* Config mode; select PMA/Ch 1 regs. */
5412 tg3_writephy(tp, 0x10, 0x8411);
5413
5414 /* Enable auto-lock and comdet, select txclk for tx. */
5415 tg3_writephy(tp, 0x11, 0x0a10);
5416
5417 tg3_writephy(tp, 0x18, 0x00a0);
5418 tg3_writephy(tp, 0x16, 0x41ff);
5419
5420 /* Assert and deassert POR. */
5421 tg3_writephy(tp, 0x13, 0x0400);
5422 udelay(40);
5423 tg3_writephy(tp, 0x13, 0x0000);
5424
5425 tg3_writephy(tp, 0x11, 0x0a50);
5426 udelay(40);
5427 tg3_writephy(tp, 0x11, 0x0a10);
5428
5429 /* Wait for signal to stabilize */
5430 /* XXX schedule_timeout() ... */
5431 for (i = 0; i < 15000; i++)
5432 udelay(10);
5433
5434 /* Deselect the channel register so we can read the PHYID
5435 * later.
5436 */
5437 tg3_writephy(tp, 0x10, 0x8011);
5438}
5439
953c96e0 5440static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5441{
82cd3d11 5442 u16 flowctrl;
953c96e0 5443 bool current_link_up;
1da177e4
LT
5444 u32 sg_dig_ctrl, sg_dig_status;
5445 u32 serdes_cfg, expected_sg_dig_ctrl;
5446 int workaround, port_a;
1da177e4
LT
5447
5448 serdes_cfg = 0;
5449 expected_sg_dig_ctrl = 0;
5450 workaround = 0;
5451 port_a = 1;
953c96e0 5452 current_link_up = false;
1da177e4 5453
4153577a
JP
5454 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5455 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5456 workaround = 1;
5457 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5458 port_a = 0;
5459
5460 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5461 /* preserve bits 20-23 for voltage regulator */
5462 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5463 }
5464
5465 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5466
5467 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5468 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5469 if (workaround) {
5470 u32 val = serdes_cfg;
5471
5472 if (port_a)
5473 val |= 0xc010000;
5474 else
5475 val |= 0x4010000;
5476 tw32_f(MAC_SERDES_CFG, val);
5477 }
c98f6e3b
MC
5478
5479 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5480 }
5481 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5482 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5483 current_link_up = true;
1da177e4
LT
5484 }
5485 goto out;
5486 }
5487
5488 /* Want auto-negotiation. */
c98f6e3b 5489 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5490
82cd3d11
MC
5491 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5492 if (flowctrl & ADVERTISE_1000XPAUSE)
5493 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5494 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5495 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5496
5497 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5498 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5499 tp->serdes_counter &&
5500 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5501 MAC_STATUS_RCVD_CFG)) ==
5502 MAC_STATUS_PCS_SYNCED)) {
5503 tp->serdes_counter--;
953c96e0 5504 current_link_up = true;
3d3ebe74
MC
5505 goto out;
5506 }
5507restart_autoneg:
1da177e4
LT
5508 if (workaround)
5509 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5510 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5511 udelay(5);
5512 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5513
3d3ebe74 5514 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5515 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5516 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5517 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5518 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5519 mac_status = tr32(MAC_STATUS);
5520
c98f6e3b 5521 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5522 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5523 u32 local_adv = 0, remote_adv = 0;
5524
5525 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5526 local_adv |= ADVERTISE_1000XPAUSE;
5527 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5528 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5529
c98f6e3b 5530 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5531 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5532 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5533 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5534
859edb26
MC
5535 tp->link_config.rmt_adv =
5536 mii_adv_to_ethtool_adv_x(remote_adv);
5537
1da177e4 5538 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5539 current_link_up = true;
3d3ebe74 5540 tp->serdes_counter = 0;
f07e9af3 5541 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5542 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5543 if (tp->serdes_counter)
5544 tp->serdes_counter--;
1da177e4
LT
5545 else {
5546 if (workaround) {
5547 u32 val = serdes_cfg;
5548
5549 if (port_a)
5550 val |= 0xc010000;
5551 else
5552 val |= 0x4010000;
5553
5554 tw32_f(MAC_SERDES_CFG, val);
5555 }
5556
c98f6e3b 5557 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5558 udelay(40);
5559
5560 /* Link parallel detection - link is up */
5561 /* only if we have PCS_SYNC and not */
5562 /* receiving config code words */
5563 mac_status = tr32(MAC_STATUS);
5564 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5565 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5566 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5567 current_link_up = true;
f07e9af3
MC
5568 tp->phy_flags |=
5569 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5570 tp->serdes_counter =
5571 SERDES_PARALLEL_DET_TIMEOUT;
5572 } else
5573 goto restart_autoneg;
1da177e4
LT
5574 }
5575 }
3d3ebe74
MC
5576 } else {
5577 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5578 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5579 }
5580
5581out:
5582 return current_link_up;
5583}
5584
953c96e0 5585static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5586{
953c96e0 5587 bool current_link_up = false;
1da177e4 5588
5cf64b8a 5589 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5590 goto out;
1da177e4
LT
5591
5592 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5593 u32 txflags, rxflags;
1da177e4 5594 int i;
6aa20a22 5595
5be73b47
MC
5596 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5597 u32 local_adv = 0, remote_adv = 0;
1da177e4 5598
5be73b47
MC
5599 if (txflags & ANEG_CFG_PS1)
5600 local_adv |= ADVERTISE_1000XPAUSE;
5601 if (txflags & ANEG_CFG_PS2)
5602 local_adv |= ADVERTISE_1000XPSE_ASYM;
5603
5604 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5605 remote_adv |= LPA_1000XPAUSE;
5606 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5607 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5608
859edb26
MC
5609 tp->link_config.rmt_adv =
5610 mii_adv_to_ethtool_adv_x(remote_adv);
5611
1da177e4
LT
5612 tg3_setup_flow_control(tp, local_adv, remote_adv);
5613
953c96e0 5614 current_link_up = true;
1da177e4
LT
5615 }
5616 for (i = 0; i < 30; i++) {
5617 udelay(20);
5618 tw32_f(MAC_STATUS,
5619 (MAC_STATUS_SYNC_CHANGED |
5620 MAC_STATUS_CFG_CHANGED));
5621 udelay(40);
5622 if ((tr32(MAC_STATUS) &
5623 (MAC_STATUS_SYNC_CHANGED |
5624 MAC_STATUS_CFG_CHANGED)) == 0)
5625 break;
5626 }
5627
5628 mac_status = tr32(MAC_STATUS);
953c96e0 5629 if (!current_link_up &&
1da177e4
LT
5630 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5631 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5632 current_link_up = true;
1da177e4 5633 } else {
5be73b47
MC
5634 tg3_setup_flow_control(tp, 0, 0);
5635
1da177e4 5636 /* Forcing 1000FD link up. */
953c96e0 5637 current_link_up = true;
1da177e4
LT
5638
5639 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5640 udelay(40);
e8f3f6ca
MC
5641
5642 tw32_f(MAC_MODE, tp->mac_mode);
5643 udelay(40);
1da177e4
LT
5644 }
5645
5646out:
5647 return current_link_up;
5648}
5649
953c96e0 5650static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5651{
5652 u32 orig_pause_cfg;
5653 u16 orig_active_speed;
5654 u8 orig_active_duplex;
5655 u32 mac_status;
953c96e0 5656 bool current_link_up;
1da177e4
LT
5657 int i;
5658
8d018621 5659 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5660 orig_active_speed = tp->link_config.active_speed;
5661 orig_active_duplex = tp->link_config.active_duplex;
5662
63c3a66f 5663 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5664 tp->link_up &&
63c3a66f 5665 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5666 mac_status = tr32(MAC_STATUS);
5667 mac_status &= (MAC_STATUS_PCS_SYNCED |
5668 MAC_STATUS_SIGNAL_DET |
5669 MAC_STATUS_CFG_CHANGED |
5670 MAC_STATUS_RCVD_CFG);
5671 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5672 MAC_STATUS_SIGNAL_DET)) {
5673 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5674 MAC_STATUS_CFG_CHANGED));
5675 return 0;
5676 }
5677 }
5678
5679 tw32_f(MAC_TX_AUTO_NEG, 0);
5680
5681 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5682 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5683 tw32_f(MAC_MODE, tp->mac_mode);
5684 udelay(40);
5685
79eb6904 5686 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5687 tg3_init_bcm8002(tp);
5688
5689 /* Enable link change event even when serdes polling. */
5690 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5691 udelay(40);
5692
953c96e0 5693 current_link_up = false;
859edb26 5694 tp->link_config.rmt_adv = 0;
1da177e4
LT
5695 mac_status = tr32(MAC_STATUS);
5696
63c3a66f 5697 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5698 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5699 else
5700 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5701
898a56f8 5702 tp->napi[0].hw_status->status =
1da177e4 5703 (SD_STATUS_UPDATED |
898a56f8 5704 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5705
5706 for (i = 0; i < 100; i++) {
5707 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5708 MAC_STATUS_CFG_CHANGED));
5709 udelay(5);
5710 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5711 MAC_STATUS_CFG_CHANGED |
5712 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5713 break;
5714 }
5715
5716 mac_status = tr32(MAC_STATUS);
5717 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5718 current_link_up = false;
3d3ebe74
MC
5719 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5720 tp->serdes_counter == 0) {
1da177e4
LT
5721 tw32_f(MAC_MODE, (tp->mac_mode |
5722 MAC_MODE_SEND_CONFIGS));
5723 udelay(1);
5724 tw32_f(MAC_MODE, tp->mac_mode);
5725 }
5726 }
5727
953c96e0 5728 if (current_link_up) {
1da177e4
LT
5729 tp->link_config.active_speed = SPEED_1000;
5730 tp->link_config.active_duplex = DUPLEX_FULL;
5731 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5732 LED_CTRL_LNKLED_OVERRIDE |
5733 LED_CTRL_1000MBPS_ON));
5734 } else {
e740522e
MC
5735 tp->link_config.active_speed = SPEED_UNKNOWN;
5736 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5737 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5738 LED_CTRL_LNKLED_OVERRIDE |
5739 LED_CTRL_TRAFFIC_OVERRIDE));
5740 }
5741
f4a46d1f 5742 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5743 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5744 if (orig_pause_cfg != now_pause_cfg ||
5745 orig_active_speed != tp->link_config.active_speed ||
5746 orig_active_duplex != tp->link_config.active_duplex)
5747 tg3_link_report(tp);
5748 }
5749
5750 return 0;
5751}
5752
953c96e0 5753static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5754{
953c96e0 5755 int err = 0;
747e8f8b 5756 u32 bmsr, bmcr;
85730a63
MC
5757 u16 current_speed = SPEED_UNKNOWN;
5758 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5759 bool current_link_up = false;
85730a63
MC
5760 u32 local_adv, remote_adv, sgsr;
5761
5762 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5763 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5764 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5765 (sgsr & SERDES_TG3_SGMII_MODE)) {
5766
5767 if (force_reset)
5768 tg3_phy_reset(tp);
5769
5770 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5771
5772 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5773 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5774 } else {
953c96e0 5775 current_link_up = true;
85730a63
MC
5776 if (sgsr & SERDES_TG3_SPEED_1000) {
5777 current_speed = SPEED_1000;
5778 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5779 } else if (sgsr & SERDES_TG3_SPEED_100) {
5780 current_speed = SPEED_100;
5781 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5782 } else {
5783 current_speed = SPEED_10;
5784 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5785 }
5786
5787 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5788 current_duplex = DUPLEX_FULL;
5789 else
5790 current_duplex = DUPLEX_HALF;
5791 }
5792
5793 tw32_f(MAC_MODE, tp->mac_mode);
5794 udelay(40);
5795
5796 tg3_clear_mac_status(tp);
5797
5798 goto fiber_setup_done;
5799 }
747e8f8b
MC
5800
5801 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5802 tw32_f(MAC_MODE, tp->mac_mode);
5803 udelay(40);
5804
3310e248 5805 tg3_clear_mac_status(tp);
747e8f8b
MC
5806
5807 if (force_reset)
5808 tg3_phy_reset(tp);
5809
859edb26 5810 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5811
5812 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5813 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5814 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5815 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5816 bmsr |= BMSR_LSTATUS;
5817 else
5818 bmsr &= ~BMSR_LSTATUS;
5819 }
747e8f8b
MC
5820
5821 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5822
5823 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5824 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5825 /* do nothing, just check for link up at the end */
5826 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5827 u32 adv, newadv;
747e8f8b
MC
5828
5829 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5830 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5831 ADVERTISE_1000XPAUSE |
5832 ADVERTISE_1000XPSE_ASYM |
5833 ADVERTISE_SLCT);
747e8f8b 5834
28011cf1 5835 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5836 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5837
28011cf1
MC
5838 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5839 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5840 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5841 tg3_writephy(tp, MII_BMCR, bmcr);
5842
5843 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5844 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5845 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5846
5847 return err;
5848 }
5849 } else {
5850 u32 new_bmcr;
5851
5852 bmcr &= ~BMCR_SPEED1000;
5853 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5854
5855 if (tp->link_config.duplex == DUPLEX_FULL)
5856 new_bmcr |= BMCR_FULLDPLX;
5857
5858 if (new_bmcr != bmcr) {
5859 /* BMCR_SPEED1000 is a reserved bit that needs
5860 * to be set on write.
5861 */
5862 new_bmcr |= BMCR_SPEED1000;
5863
5864 /* Force a linkdown */
f4a46d1f 5865 if (tp->link_up) {
747e8f8b
MC
5866 u32 adv;
5867
5868 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5869 adv &= ~(ADVERTISE_1000XFULL |
5870 ADVERTISE_1000XHALF |
5871 ADVERTISE_SLCT);
5872 tg3_writephy(tp, MII_ADVERTISE, adv);
5873 tg3_writephy(tp, MII_BMCR, bmcr |
5874 BMCR_ANRESTART |
5875 BMCR_ANENABLE);
5876 udelay(10);
f4a46d1f 5877 tg3_carrier_off(tp);
747e8f8b
MC
5878 }
5879 tg3_writephy(tp, MII_BMCR, new_bmcr);
5880 bmcr = new_bmcr;
5881 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5882 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5883 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5884 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5885 bmsr |= BMSR_LSTATUS;
5886 else
5887 bmsr &= ~BMSR_LSTATUS;
5888 }
f07e9af3 5889 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5890 }
5891 }
5892
5893 if (bmsr & BMSR_LSTATUS) {
5894 current_speed = SPEED_1000;
953c96e0 5895 current_link_up = true;
747e8f8b
MC
5896 if (bmcr & BMCR_FULLDPLX)
5897 current_duplex = DUPLEX_FULL;
5898 else
5899 current_duplex = DUPLEX_HALF;
5900
ef167e27
MC
5901 local_adv = 0;
5902 remote_adv = 0;
5903
747e8f8b 5904 if (bmcr & BMCR_ANENABLE) {
ef167e27 5905 u32 common;
747e8f8b
MC
5906
5907 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5908 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5909 common = local_adv & remote_adv;
5910 if (common & (ADVERTISE_1000XHALF |
5911 ADVERTISE_1000XFULL)) {
5912 if (common & ADVERTISE_1000XFULL)
5913 current_duplex = DUPLEX_FULL;
5914 else
5915 current_duplex = DUPLEX_HALF;
859edb26
MC
5916
5917 tp->link_config.rmt_adv =
5918 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5919 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5920 /* Link is up via parallel detect */
859a5887 5921 } else {
953c96e0 5922 current_link_up = false;
859a5887 5923 }
747e8f8b
MC
5924 }
5925 }
5926
85730a63 5927fiber_setup_done:
953c96e0 5928 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5929 tg3_setup_flow_control(tp, local_adv, remote_adv);
5930
747e8f8b
MC
5931 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5932 if (tp->link_config.active_duplex == DUPLEX_HALF)
5933 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5934
5935 tw32_f(MAC_MODE, tp->mac_mode);
5936 udelay(40);
5937
5938 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5939
5940 tp->link_config.active_speed = current_speed;
5941 tp->link_config.active_duplex = current_duplex;
5942
f4a46d1f 5943 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5944 return err;
5945}
5946
5947static void tg3_serdes_parallel_detect(struct tg3 *tp)
5948{
3d3ebe74 5949 if (tp->serdes_counter) {
747e8f8b 5950 /* Give autoneg time to complete. */
3d3ebe74 5951 tp->serdes_counter--;
747e8f8b
MC
5952 return;
5953 }
c6cdf436 5954
f4a46d1f 5955 if (!tp->link_up &&
747e8f8b
MC
5956 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5957 u32 bmcr;
5958
5959 tg3_readphy(tp, MII_BMCR, &bmcr);
5960 if (bmcr & BMCR_ANENABLE) {
5961 u32 phy1, phy2;
5962
5963 /* Select shadow register 0x1f */
f08aa1a8
MC
5964 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5965 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5966
5967 /* Select expansion interrupt status register */
f08aa1a8
MC
5968 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5969 MII_TG3_DSP_EXP1_INT_STAT);
5970 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5971 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5972
5973 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5974 /* We have signal detect and not receiving
5975 * config code words, link is up by parallel
5976 * detection.
5977 */
5978
5979 bmcr &= ~BMCR_ANENABLE;
5980 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5981 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5982 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5983 }
5984 }
f4a46d1f 5985 } else if (tp->link_up &&
859a5887 5986 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5987 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5988 u32 phy2;
5989
5990 /* Select expansion interrupt status register */
f08aa1a8
MC
5991 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5992 MII_TG3_DSP_EXP1_INT_STAT);
5993 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5994 if (phy2 & 0x20) {
5995 u32 bmcr;
5996
5997 /* Config code words received, turn on autoneg. */
5998 tg3_readphy(tp, MII_BMCR, &bmcr);
5999 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
6000
f07e9af3 6001 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
6002
6003 }
6004 }
6005}
6006
953c96e0 6007static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 6008{
f2096f94 6009 u32 val;
1da177e4
LT
6010 int err;
6011
f07e9af3 6012 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 6013 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 6014 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 6015 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 6016 else
1da177e4 6017 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 6018
4153577a 6019 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 6020 u32 scale;
aa6c91fe
MC
6021
6022 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
6023 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
6024 scale = 65;
6025 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
6026 scale = 6;
6027 else
6028 scale = 12;
6029
6030 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
6031 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
6032 tw32(GRC_MISC_CFG, val);
6033 }
6034
f2096f94
MC
6035 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
6036 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
6037 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
6038 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
6039 val |= tr32(MAC_TX_LENGTHS) &
6040 (TX_LENGTHS_JMB_FRM_LEN_MSK |
6041 TX_LENGTHS_CNT_DWN_VAL_MSK);
6042
1da177e4
LT
6043 if (tp->link_config.active_speed == SPEED_1000 &&
6044 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
6045 tw32(MAC_TX_LENGTHS, val |
6046 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6047 else
f2096f94
MC
6048 tw32(MAC_TX_LENGTHS, val |
6049 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6050
63c3a66f 6051 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 6052 if (tp->link_up) {
1da177e4 6053 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 6054 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
6055 } else {
6056 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6057 }
6058 }
6059
63c3a66f 6060 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6061 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6062 if (!tp->link_up)
8ed5d97e
MC
6063 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6064 tp->pwrmgmt_thresh;
6065 else
6066 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6067 tw32(PCIE_PWR_MGMT_THRESH, val);
6068 }
6069
1da177e4
LT
6070 return err;
6071}
6072
7d41e49a
MC
6073/* tp->lock must be held */
6074static u64 tg3_refclk_read(struct tg3 *tp)
6075{
6076 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6077 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6078}
6079
be947307
MC
6080/* tp->lock must be held */
6081static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6082{
6083 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
6084 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6085 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6086 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
6087}
6088
7d41e49a
MC
6089static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6090static inline void tg3_full_unlock(struct tg3 *tp);
6091static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6092{
6093 struct tg3 *tp = netdev_priv(dev);
6094
6095 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6096 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6097 SOF_TIMESTAMPING_SOFTWARE;
6098
6099 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6100 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6101 SOF_TIMESTAMPING_RX_HARDWARE |
6102 SOF_TIMESTAMPING_RAW_HARDWARE;
6103 }
7d41e49a
MC
6104
6105 if (tp->ptp_clock)
6106 info->phc_index = ptp_clock_index(tp->ptp_clock);
6107 else
6108 info->phc_index = -1;
6109
6110 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6111
6112 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6113 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6114 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6115 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6116 return 0;
6117}
6118
6119static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6120{
6121 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6122 bool neg_adj = false;
6123 u32 correction = 0;
6124
6125 if (ppb < 0) {
6126 neg_adj = true;
6127 ppb = -ppb;
6128 }
6129
6130 /* Frequency adjustment is performed using hardware with a 24 bit
6131 * accumulator and a programmable correction value. On each clk, the
6132 * correction value gets added to the accumulator and when it
6133 * overflows, the time counter is incremented/decremented.
6134 *
6135 * So conversion from ppb to correction value is
6136 * ppb * (1 << 24) / 1000000000
6137 */
6138 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6139 TG3_EAV_REF_CLK_CORRECT_MASK;
6140
6141 tg3_full_lock(tp, 0);
6142
6143 if (correction)
6144 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6145 TG3_EAV_REF_CLK_CORRECT_EN |
6146 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6147 else
6148 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6149
6150 tg3_full_unlock(tp);
6151
6152 return 0;
6153}
6154
6155static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6156{
6157 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6158
6159 tg3_full_lock(tp, 0);
6160 tp->ptp_adjust += delta;
6161 tg3_full_unlock(tp);
6162
6163 return 0;
6164}
6165
6166static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6167{
6168 u64 ns;
6169 u32 remainder;
6170 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6171
6172 tg3_full_lock(tp, 0);
6173 ns = tg3_refclk_read(tp);
6174 ns += tp->ptp_adjust;
6175 tg3_full_unlock(tp);
6176
6177 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6178 ts->tv_nsec = remainder;
6179
6180 return 0;
6181}
6182
6183static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6184 const struct timespec *ts)
6185{
6186 u64 ns;
6187 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6188
6189 ns = timespec_to_ns(ts);
6190
6191 tg3_full_lock(tp, 0);
6192 tg3_refclk_write(tp, ns);
6193 tp->ptp_adjust = 0;
6194 tg3_full_unlock(tp);
6195
6196 return 0;
6197}
6198
6199static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6200 struct ptp_clock_request *rq, int on)
6201{
6202 return -EOPNOTSUPP;
6203}
6204
6205static const struct ptp_clock_info tg3_ptp_caps = {
6206 .owner = THIS_MODULE,
6207 .name = "tg3 clock",
6208 .max_adj = 250000000,
6209 .n_alarm = 0,
6210 .n_ext_ts = 0,
6211 .n_per_out = 0,
6212 .pps = 0,
6213 .adjfreq = tg3_ptp_adjfreq,
6214 .adjtime = tg3_ptp_adjtime,
6215 .gettime = tg3_ptp_gettime,
6216 .settime = tg3_ptp_settime,
6217 .enable = tg3_ptp_enable,
6218};
6219
fb4ce8ad
MC
6220static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6221 struct skb_shared_hwtstamps *timestamp)
6222{
6223 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6224 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6225 tp->ptp_adjust);
6226}
6227
be947307
MC
6228/* tp->lock must be held */
6229static void tg3_ptp_init(struct tg3 *tp)
6230{
6231 if (!tg3_flag(tp, PTP_CAPABLE))
6232 return;
6233
6234 /* Initialize the hardware clock to the system time. */
6235 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6236 tp->ptp_adjust = 0;
7d41e49a 6237 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6238}
6239
6240/* tp->lock must be held */
6241static void tg3_ptp_resume(struct tg3 *tp)
6242{
6243 if (!tg3_flag(tp, PTP_CAPABLE))
6244 return;
6245
6246 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6247 tp->ptp_adjust = 0;
6248}
6249
6250static void tg3_ptp_fini(struct tg3 *tp)
6251{
6252 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6253 return;
6254
7d41e49a 6255 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6256 tp->ptp_clock = NULL;
6257 tp->ptp_adjust = 0;
6258}
6259
66cfd1bd
MC
6260static inline int tg3_irq_sync(struct tg3 *tp)
6261{
6262 return tp->irq_sync;
6263}
6264
97bd8e49
MC
6265static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6266{
6267 int i;
6268
6269 dst = (u32 *)((u8 *)dst + off);
6270 for (i = 0; i < len; i += sizeof(u32))
6271 *dst++ = tr32(off + i);
6272}
6273
6274static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6275{
6276 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6277 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6278 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6279 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6280 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6281 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6282 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6283 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6284 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6285 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6286 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6287 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6288 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6289 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6290 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6291 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6292 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6293 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6294 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6295
63c3a66f 6296 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6297 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6298
6299 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6300 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6301 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6302 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6303 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6304 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6305 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6306 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6307
63c3a66f 6308 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6309 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6310 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6311 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6312 }
6313
6314 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6315 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6316 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6317 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6318 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6319
63c3a66f 6320 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6321 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6322}
6323
6324static void tg3_dump_state(struct tg3 *tp)
6325{
6326 int i;
6327 u32 *regs;
6328
6329 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6330 if (!regs)
97bd8e49 6331 return;
97bd8e49 6332
63c3a66f 6333 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6334 /* Read up to but not including private PCI registers */
6335 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6336 regs[i / sizeof(u32)] = tr32(i);
6337 } else
6338 tg3_dump_legacy_regs(tp, regs);
6339
6340 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6341 if (!regs[i + 0] && !regs[i + 1] &&
6342 !regs[i + 2] && !regs[i + 3])
6343 continue;
6344
6345 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6346 i * 4,
6347 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6348 }
6349
6350 kfree(regs);
6351
6352 for (i = 0; i < tp->irq_cnt; i++) {
6353 struct tg3_napi *tnapi = &tp->napi[i];
6354
6355 /* SW status block */
6356 netdev_err(tp->dev,
6357 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6358 i,
6359 tnapi->hw_status->status,
6360 tnapi->hw_status->status_tag,
6361 tnapi->hw_status->rx_jumbo_consumer,
6362 tnapi->hw_status->rx_consumer,
6363 tnapi->hw_status->rx_mini_consumer,
6364 tnapi->hw_status->idx[0].rx_producer,
6365 tnapi->hw_status->idx[0].tx_consumer);
6366
6367 netdev_err(tp->dev,
6368 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6369 i,
6370 tnapi->last_tag, tnapi->last_irq_tag,
6371 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6372 tnapi->rx_rcb_ptr,
6373 tnapi->prodring.rx_std_prod_idx,
6374 tnapi->prodring.rx_std_cons_idx,
6375 tnapi->prodring.rx_jmb_prod_idx,
6376 tnapi->prodring.rx_jmb_cons_idx);
6377 }
6378}
6379
df3e6548
MC
6380/* This is called whenever we suspect that the system chipset is re-
6381 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6382 * is bogus tx completions. We try to recover by setting the
6383 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6384 * in the workqueue.
6385 */
6386static void tg3_tx_recover(struct tg3 *tp)
6387{
63c3a66f 6388 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6389 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6390
5129c3a3
MC
6391 netdev_warn(tp->dev,
6392 "The system may be re-ordering memory-mapped I/O "
6393 "cycles to the network device, attempting to recover. "
6394 "Please report the problem to the driver maintainer "
6395 "and include system chipset information.\n");
df3e6548
MC
6396
6397 spin_lock(&tp->lock);
63c3a66f 6398 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6399 spin_unlock(&tp->lock);
6400}
6401
f3f3f27e 6402static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6403{
f65aac16
MC
6404 /* Tell compiler to fetch tx indices from memory. */
6405 barrier();
f3f3f27e
MC
6406 return tnapi->tx_pending -
6407 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6408}
6409
1da177e4
LT
6410/* Tigon3 never reports partial packet sends. So we do not
6411 * need special logic to handle SKBs that have not had all
6412 * of their frags sent yet, like SunGEM does.
6413 */
17375d25 6414static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6415{
17375d25 6416 struct tg3 *tp = tnapi->tp;
898a56f8 6417 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6418 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6419 struct netdev_queue *txq;
6420 int index = tnapi - tp->napi;
298376d3 6421 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6422
63c3a66f 6423 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6424 index--;
6425
6426 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6427
6428 while (sw_idx != hw_idx) {
df8944cf 6429 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6430 struct sk_buff *skb = ri->skb;
df3e6548
MC
6431 int i, tx_bug = 0;
6432
6433 if (unlikely(skb == NULL)) {
6434 tg3_tx_recover(tp);
6435 return;
6436 }
1da177e4 6437
fb4ce8ad
MC
6438 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6439 struct skb_shared_hwtstamps timestamp;
6440 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6441 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6442
6443 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6444
6445 skb_tstamp_tx(skb, &timestamp);
6446 }
6447
f4188d8a 6448 pci_unmap_single(tp->pdev,
4e5e4f0d 6449 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6450 skb_headlen(skb),
6451 PCI_DMA_TODEVICE);
1da177e4
LT
6452
6453 ri->skb = NULL;
6454
e01ee14d
MC
6455 while (ri->fragmented) {
6456 ri->fragmented = false;
6457 sw_idx = NEXT_TX(sw_idx);
6458 ri = &tnapi->tx_buffers[sw_idx];
6459 }
6460
1da177e4
LT
6461 sw_idx = NEXT_TX(sw_idx);
6462
6463 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6464 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6465 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6466 tx_bug = 1;
f4188d8a
AD
6467
6468 pci_unmap_page(tp->pdev,
4e5e4f0d 6469 dma_unmap_addr(ri, mapping),
9e903e08 6470 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6471 PCI_DMA_TODEVICE);
e01ee14d
MC
6472
6473 while (ri->fragmented) {
6474 ri->fragmented = false;
6475 sw_idx = NEXT_TX(sw_idx);
6476 ri = &tnapi->tx_buffers[sw_idx];
6477 }
6478
1da177e4
LT
6479 sw_idx = NEXT_TX(sw_idx);
6480 }
6481
298376d3
TH
6482 pkts_compl++;
6483 bytes_compl += skb->len;
6484
f47c11ee 6485 dev_kfree_skb(skb);
df3e6548
MC
6486
6487 if (unlikely(tx_bug)) {
6488 tg3_tx_recover(tp);
6489 return;
6490 }
1da177e4
LT
6491 }
6492
5cb917bc 6493 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6494
f3f3f27e 6495 tnapi->tx_cons = sw_idx;
1da177e4 6496
1b2a7205
MC
6497 /* Need to make the tx_cons update visible to tg3_start_xmit()
6498 * before checking for netif_queue_stopped(). Without the
6499 * memory barrier, there is a small possibility that tg3_start_xmit()
6500 * will miss it and cause the queue to be stopped forever.
6501 */
6502 smp_mb();
6503
fe5f5787 6504 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6505 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6506 __netif_tx_lock(txq, smp_processor_id());
6507 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6508 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6509 netif_tx_wake_queue(txq);
6510 __netif_tx_unlock(txq);
51b91468 6511 }
1da177e4
LT
6512}
6513
8d4057a9
ED
6514static void tg3_frag_free(bool is_frag, void *data)
6515{
6516 if (is_frag)
6517 put_page(virt_to_head_page(data));
6518 else
6519 kfree(data);
6520}
6521
9205fd9c 6522static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6523{
8d4057a9
ED
6524 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6525 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6526
9205fd9c 6527 if (!ri->data)
2b2cdb65
MC
6528 return;
6529
4e5e4f0d 6530 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6531 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6532 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6533 ri->data = NULL;
2b2cdb65
MC
6534}
6535
8d4057a9 6536
1da177e4
LT
6537/* Returns size of skb allocated or < 0 on error.
6538 *
6539 * We only need to fill in the address because the other members
6540 * of the RX descriptor are invariant, see tg3_init_rings.
6541 *
6542 * Note the purposeful assymetry of cpu vs. chip accesses. For
6543 * posting buffers we only dirty the first cache line of the RX
6544 * descriptor (containing the address). Whereas for the RX status
6545 * buffers the cpu only reads the last cacheline of the RX descriptor
6546 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6547 */
9205fd9c 6548static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6549 u32 opaque_key, u32 dest_idx_unmasked,
6550 unsigned int *frag_size)
1da177e4
LT
6551{
6552 struct tg3_rx_buffer_desc *desc;
f94e290e 6553 struct ring_info *map;
9205fd9c 6554 u8 *data;
1da177e4 6555 dma_addr_t mapping;
9205fd9c 6556 int skb_size, data_size, dest_idx;
1da177e4 6557
1da177e4
LT
6558 switch (opaque_key) {
6559 case RXD_OPAQUE_RING_STD:
2c49a44d 6560 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6561 desc = &tpr->rx_std[dest_idx];
6562 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6563 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6564 break;
6565
6566 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6567 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6568 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6569 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6570 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6571 break;
6572
6573 default:
6574 return -EINVAL;
855e1111 6575 }
1da177e4
LT
6576
6577 /* Do not overwrite any of the map or rp information
6578 * until we are sure we can commit to a new buffer.
6579 *
6580 * Callers depend upon this behavior and assume that
6581 * we leave everything unchanged if we fail.
6582 */
9205fd9c
ED
6583 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6584 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6585 if (skb_size <= PAGE_SIZE) {
6586 data = netdev_alloc_frag(skb_size);
6587 *frag_size = skb_size;
8d4057a9
ED
6588 } else {
6589 data = kmalloc(skb_size, GFP_ATOMIC);
6590 *frag_size = 0;
6591 }
9205fd9c 6592 if (!data)
1da177e4
LT
6593 return -ENOMEM;
6594
9205fd9c
ED
6595 mapping = pci_map_single(tp->pdev,
6596 data + TG3_RX_OFFSET(tp),
6597 data_size,
1da177e4 6598 PCI_DMA_FROMDEVICE);
8d4057a9 6599 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6600 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6601 return -EIO;
6602 }
1da177e4 6603
9205fd9c 6604 map->data = data;
4e5e4f0d 6605 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6606
1da177e4
LT
6607 desc->addr_hi = ((u64)mapping >> 32);
6608 desc->addr_lo = ((u64)mapping & 0xffffffff);
6609
9205fd9c 6610 return data_size;
1da177e4
LT
6611}
6612
6613/* We only need to move over in the address because the other
6614 * members of the RX descriptor are invariant. See notes above
9205fd9c 6615 * tg3_alloc_rx_data for full details.
1da177e4 6616 */
a3896167
MC
6617static void tg3_recycle_rx(struct tg3_napi *tnapi,
6618 struct tg3_rx_prodring_set *dpr,
6619 u32 opaque_key, int src_idx,
6620 u32 dest_idx_unmasked)
1da177e4 6621{
17375d25 6622 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6623 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6624 struct ring_info *src_map, *dest_map;
8fea32b9 6625 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6626 int dest_idx;
1da177e4
LT
6627
6628 switch (opaque_key) {
6629 case RXD_OPAQUE_RING_STD:
2c49a44d 6630 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6631 dest_desc = &dpr->rx_std[dest_idx];
6632 dest_map = &dpr->rx_std_buffers[dest_idx];
6633 src_desc = &spr->rx_std[src_idx];
6634 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6635 break;
6636
6637 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6638 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6639 dest_desc = &dpr->rx_jmb[dest_idx].std;
6640 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6641 src_desc = &spr->rx_jmb[src_idx].std;
6642 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6643 break;
6644
6645 default:
6646 return;
855e1111 6647 }
1da177e4 6648
9205fd9c 6649 dest_map->data = src_map->data;
4e5e4f0d
FT
6650 dma_unmap_addr_set(dest_map, mapping,
6651 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6652 dest_desc->addr_hi = src_desc->addr_hi;
6653 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6654
6655 /* Ensure that the update to the skb happens after the physical
6656 * addresses have been transferred to the new BD location.
6657 */
6658 smp_wmb();
6659
9205fd9c 6660 src_map->data = NULL;
1da177e4
LT
6661}
6662
1da177e4
LT
6663/* The RX ring scheme is composed of multiple rings which post fresh
6664 * buffers to the chip, and one special ring the chip uses to report
6665 * status back to the host.
6666 *
6667 * The special ring reports the status of received packets to the
6668 * host. The chip does not write into the original descriptor the
6669 * RX buffer was obtained from. The chip simply takes the original
6670 * descriptor as provided by the host, updates the status and length
6671 * field, then writes this into the next status ring entry.
6672 *
6673 * Each ring the host uses to post buffers to the chip is described
6674 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6675 * it is first placed into the on-chip ram. When the packet's length
6676 * is known, it walks down the TG3_BDINFO entries to select the ring.
6677 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6678 * which is within the range of the new packet's length is chosen.
6679 *
6680 * The "separate ring for rx status" scheme may sound queer, but it makes
6681 * sense from a cache coherency perspective. If only the host writes
6682 * to the buffer post rings, and only the chip writes to the rx status
6683 * rings, then cache lines never move beyond shared-modified state.
6684 * If both the host and chip were to write into the same ring, cache line
6685 * eviction could occur since both entities want it in an exclusive state.
6686 */
17375d25 6687static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6688{
17375d25 6689 struct tg3 *tp = tnapi->tp;
f92905de 6690 u32 work_mask, rx_std_posted = 0;
4361935a 6691 u32 std_prod_idx, jmb_prod_idx;
72334482 6692 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6693 u16 hw_idx;
1da177e4 6694 int received;
8fea32b9 6695 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6696
8d9d7cfc 6697 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6698 /*
6699 * We need to order the read of hw_idx and the read of
6700 * the opaque cookie.
6701 */
6702 rmb();
1da177e4
LT
6703 work_mask = 0;
6704 received = 0;
4361935a
MC
6705 std_prod_idx = tpr->rx_std_prod_idx;
6706 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6707 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6708 struct ring_info *ri;
72334482 6709 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6710 unsigned int len;
6711 struct sk_buff *skb;
6712 dma_addr_t dma_addr;
6713 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6714 u8 *data;
fb4ce8ad 6715 u64 tstamp = 0;
1da177e4
LT
6716
6717 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6718 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6719 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6720 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6721 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6722 data = ri->data;
4361935a 6723 post_ptr = &std_prod_idx;
f92905de 6724 rx_std_posted++;
1da177e4 6725 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6726 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6727 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6728 data = ri->data;
4361935a 6729 post_ptr = &jmb_prod_idx;
21f581a5 6730 } else
1da177e4 6731 goto next_pkt_nopost;
1da177e4
LT
6732
6733 work_mask |= opaque_key;
6734
6735 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6736 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6737 drop_it:
a3896167 6738 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6739 desc_idx, *post_ptr);
6740 drop_it_no_recycle:
6741 /* Other statistics kept track of by card. */
b0057c51 6742 tp->rx_dropped++;
1da177e4
LT
6743 goto next_pkt;
6744 }
6745
9205fd9c 6746 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6747 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6748 ETH_FCS_LEN;
1da177e4 6749
fb4ce8ad
MC
6750 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6751 RXD_FLAG_PTPSTAT_PTPV1 ||
6752 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6753 RXD_FLAG_PTPSTAT_PTPV2) {
6754 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6755 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6756 }
6757
d2757fc4 6758 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6759 int skb_size;
8d4057a9 6760 unsigned int frag_size;
1da177e4 6761
9205fd9c 6762 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6763 *post_ptr, &frag_size);
1da177e4
LT
6764 if (skb_size < 0)
6765 goto drop_it;
6766
287be12e 6767 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6768 PCI_DMA_FROMDEVICE);
6769
8d4057a9 6770 skb = build_skb(data, frag_size);
9205fd9c 6771 if (!skb) {
8d4057a9 6772 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
6773 goto drop_it_no_recycle;
6774 }
6775 skb_reserve(skb, TG3_RX_OFFSET(tp));
6776 /* Ensure that the update to the data happens
61e800cf
MC
6777 * after the usage of the old DMA mapping.
6778 */
6779 smp_wmb();
6780
9205fd9c 6781 ri->data = NULL;
61e800cf 6782
1da177e4 6783 } else {
a3896167 6784 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6785 desc_idx, *post_ptr);
6786
9205fd9c
ED
6787 skb = netdev_alloc_skb(tp->dev,
6788 len + TG3_RAW_IP_ALIGN);
6789 if (skb == NULL)
1da177e4
LT
6790 goto drop_it_no_recycle;
6791
9205fd9c 6792 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6793 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6794 memcpy(skb->data,
6795 data + TG3_RX_OFFSET(tp),
6796 len);
1da177e4 6797 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6798 }
6799
9205fd9c 6800 skb_put(skb, len);
fb4ce8ad
MC
6801 if (tstamp)
6802 tg3_hwclock_to_timestamp(tp, tstamp,
6803 skb_hwtstamps(skb));
6804
dc668910 6805 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6806 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6807 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6808 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6809 skb->ip_summed = CHECKSUM_UNNECESSARY;
6810 else
bc8acf2c 6811 skb_checksum_none_assert(skb);
1da177e4
LT
6812
6813 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6814
6815 if (len > (tp->dev->mtu + ETH_HLEN) &&
6816 skb->protocol != htons(ETH_P_8021Q)) {
6817 dev_kfree_skb(skb);
b0057c51 6818 goto drop_it_no_recycle;
f7b493e0
MC
6819 }
6820
9dc7a113 6821 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6822 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6823 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6824 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6825
bf933c80 6826 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6827
1da177e4
LT
6828 received++;
6829 budget--;
6830
6831next_pkt:
6832 (*post_ptr)++;
f92905de
MC
6833
6834 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6835 tpr->rx_std_prod_idx = std_prod_idx &
6836 tp->rx_std_ring_mask;
86cfe4ff
MC
6837 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6838 tpr->rx_std_prod_idx);
f92905de
MC
6839 work_mask &= ~RXD_OPAQUE_RING_STD;
6840 rx_std_posted = 0;
6841 }
1da177e4 6842next_pkt_nopost:
483ba50b 6843 sw_idx++;
7cb32cf2 6844 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6845
6846 /* Refresh hw_idx to see if there is new work */
6847 if (sw_idx == hw_idx) {
8d9d7cfc 6848 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6849 rmb();
6850 }
1da177e4
LT
6851 }
6852
6853 /* ACK the status ring. */
72334482
MC
6854 tnapi->rx_rcb_ptr = sw_idx;
6855 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6856
6857 /* Refill RX ring(s). */
63c3a66f 6858 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6859 /* Sync BD data before updating mailbox */
6860 wmb();
6861
b196c7e4 6862 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6863 tpr->rx_std_prod_idx = std_prod_idx &
6864 tp->rx_std_ring_mask;
b196c7e4
MC
6865 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6866 tpr->rx_std_prod_idx);
6867 }
6868 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6869 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6870 tp->rx_jmb_ring_mask;
b196c7e4
MC
6871 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6872 tpr->rx_jmb_prod_idx);
6873 }
6874 mmiowb();
6875 } else if (work_mask) {
6876 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6877 * updated before the producer indices can be updated.
6878 */
6879 smp_wmb();
6880
2c49a44d
MC
6881 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6882 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6883
7ae52890
MC
6884 if (tnapi != &tp->napi[1]) {
6885 tp->rx_refill = true;
e4af1af9 6886 napi_schedule(&tp->napi[1].napi);
7ae52890 6887 }
1da177e4 6888 }
1da177e4
LT
6889
6890 return received;
6891}
6892
35f2d7d0 6893static void tg3_poll_link(struct tg3 *tp)
1da177e4 6894{
1da177e4 6895 /* handle link change and other phy events */
63c3a66f 6896 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6897 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6898
1da177e4
LT
6899 if (sblk->status & SD_STATUS_LINK_CHG) {
6900 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6901 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6902 spin_lock(&tp->lock);
63c3a66f 6903 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6904 tw32_f(MAC_STATUS,
6905 (MAC_STATUS_SYNC_CHANGED |
6906 MAC_STATUS_CFG_CHANGED |
6907 MAC_STATUS_MI_COMPLETION |
6908 MAC_STATUS_LNKSTATE_CHANGED));
6909 udelay(40);
6910 } else
953c96e0 6911 tg3_setup_phy(tp, false);
f47c11ee 6912 spin_unlock(&tp->lock);
1da177e4
LT
6913 }
6914 }
35f2d7d0
MC
6915}
6916
f89f38b8
MC
6917static int tg3_rx_prodring_xfer(struct tg3 *tp,
6918 struct tg3_rx_prodring_set *dpr,
6919 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6920{
6921 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6922 int i, err = 0;
b196c7e4
MC
6923
6924 while (1) {
6925 src_prod_idx = spr->rx_std_prod_idx;
6926
6927 /* Make sure updates to the rx_std_buffers[] entries and the
6928 * standard producer index are seen in the correct order.
6929 */
6930 smp_rmb();
6931
6932 if (spr->rx_std_cons_idx == src_prod_idx)
6933 break;
6934
6935 if (spr->rx_std_cons_idx < src_prod_idx)
6936 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6937 else
2c49a44d
MC
6938 cpycnt = tp->rx_std_ring_mask + 1 -
6939 spr->rx_std_cons_idx;
b196c7e4 6940
2c49a44d
MC
6941 cpycnt = min(cpycnt,
6942 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6943
6944 si = spr->rx_std_cons_idx;
6945 di = dpr->rx_std_prod_idx;
6946
e92967bf 6947 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6948 if (dpr->rx_std_buffers[i].data) {
e92967bf 6949 cpycnt = i - di;
f89f38b8 6950 err = -ENOSPC;
e92967bf
MC
6951 break;
6952 }
6953 }
6954
6955 if (!cpycnt)
6956 break;
6957
6958 /* Ensure that updates to the rx_std_buffers ring and the
6959 * shadowed hardware producer ring from tg3_recycle_skb() are
6960 * ordered correctly WRT the skb check above.
6961 */
6962 smp_rmb();
6963
b196c7e4
MC
6964 memcpy(&dpr->rx_std_buffers[di],
6965 &spr->rx_std_buffers[si],
6966 cpycnt * sizeof(struct ring_info));
6967
6968 for (i = 0; i < cpycnt; i++, di++, si++) {
6969 struct tg3_rx_buffer_desc *sbd, *dbd;
6970 sbd = &spr->rx_std[si];
6971 dbd = &dpr->rx_std[di];
6972 dbd->addr_hi = sbd->addr_hi;
6973 dbd->addr_lo = sbd->addr_lo;
6974 }
6975
2c49a44d
MC
6976 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6977 tp->rx_std_ring_mask;
6978 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6979 tp->rx_std_ring_mask;
b196c7e4
MC
6980 }
6981
6982 while (1) {
6983 src_prod_idx = spr->rx_jmb_prod_idx;
6984
6985 /* Make sure updates to the rx_jmb_buffers[] entries and
6986 * the jumbo producer index are seen in the correct order.
6987 */
6988 smp_rmb();
6989
6990 if (spr->rx_jmb_cons_idx == src_prod_idx)
6991 break;
6992
6993 if (spr->rx_jmb_cons_idx < src_prod_idx)
6994 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6995 else
2c49a44d
MC
6996 cpycnt = tp->rx_jmb_ring_mask + 1 -
6997 spr->rx_jmb_cons_idx;
b196c7e4
MC
6998
6999 cpycnt = min(cpycnt,
2c49a44d 7000 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
7001
7002 si = spr->rx_jmb_cons_idx;
7003 di = dpr->rx_jmb_prod_idx;
7004
e92967bf 7005 for (i = di; i < di + cpycnt; i++) {
9205fd9c 7006 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 7007 cpycnt = i - di;
f89f38b8 7008 err = -ENOSPC;
e92967bf
MC
7009 break;
7010 }
7011 }
7012
7013 if (!cpycnt)
7014 break;
7015
7016 /* Ensure that updates to the rx_jmb_buffers ring and the
7017 * shadowed hardware producer ring from tg3_recycle_skb() are
7018 * ordered correctly WRT the skb check above.
7019 */
7020 smp_rmb();
7021
b196c7e4
MC
7022 memcpy(&dpr->rx_jmb_buffers[di],
7023 &spr->rx_jmb_buffers[si],
7024 cpycnt * sizeof(struct ring_info));
7025
7026 for (i = 0; i < cpycnt; i++, di++, si++) {
7027 struct tg3_rx_buffer_desc *sbd, *dbd;
7028 sbd = &spr->rx_jmb[si].std;
7029 dbd = &dpr->rx_jmb[di].std;
7030 dbd->addr_hi = sbd->addr_hi;
7031 dbd->addr_lo = sbd->addr_lo;
7032 }
7033
2c49a44d
MC
7034 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
7035 tp->rx_jmb_ring_mask;
7036 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
7037 tp->rx_jmb_ring_mask;
b196c7e4 7038 }
f89f38b8
MC
7039
7040 return err;
b196c7e4
MC
7041}
7042
35f2d7d0
MC
7043static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
7044{
7045 struct tg3 *tp = tnapi->tp;
1da177e4
LT
7046
7047 /* run TX completion thread */
f3f3f27e 7048 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 7049 tg3_tx(tnapi);
63c3a66f 7050 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 7051 return work_done;
1da177e4
LT
7052 }
7053
f891ea16
MC
7054 if (!tnapi->rx_rcb_prod_idx)
7055 return work_done;
7056
1da177e4
LT
7057 /* run RX thread, within the bounds set by NAPI.
7058 * All RX "locking" is done by ensuring outside
bea3348e 7059 * code synchronizes with tg3->napi.poll()
1da177e4 7060 */
8d9d7cfc 7061 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7062 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7063
63c3a66f 7064 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7065 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7066 int i, err = 0;
e4af1af9
MC
7067 u32 std_prod_idx = dpr->rx_std_prod_idx;
7068 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7069
7ae52890 7070 tp->rx_refill = false;
9102426a 7071 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7072 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7073 &tp->napi[i].prodring);
b196c7e4
MC
7074
7075 wmb();
7076
e4af1af9
MC
7077 if (std_prod_idx != dpr->rx_std_prod_idx)
7078 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7079 dpr->rx_std_prod_idx);
b196c7e4 7080
e4af1af9
MC
7081 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7082 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7083 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7084
7085 mmiowb();
f89f38b8
MC
7086
7087 if (err)
7088 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7089 }
7090
6f535763
DM
7091 return work_done;
7092}
7093
db219973
MC
7094static inline void tg3_reset_task_schedule(struct tg3 *tp)
7095{
7096 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7097 schedule_work(&tp->reset_task);
7098}
7099
7100static inline void tg3_reset_task_cancel(struct tg3 *tp)
7101{
7102 cancel_work_sync(&tp->reset_task);
7103 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7104 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7105}
7106
35f2d7d0
MC
7107static int tg3_poll_msix(struct napi_struct *napi, int budget)
7108{
7109 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7110 struct tg3 *tp = tnapi->tp;
7111 int work_done = 0;
7112 struct tg3_hw_status *sblk = tnapi->hw_status;
7113
7114 while (1) {
7115 work_done = tg3_poll_work(tnapi, work_done, budget);
7116
63c3a66f 7117 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7118 goto tx_recovery;
7119
7120 if (unlikely(work_done >= budget))
7121 break;
7122
c6cdf436 7123 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7124 * to tell the hw how much work has been processed,
7125 * so we must read it before checking for more work.
7126 */
7127 tnapi->last_tag = sblk->status_tag;
7128 tnapi->last_irq_tag = tnapi->last_tag;
7129 rmb();
7130
7131 /* check for RX/TX work to do */
6d40db7b
MC
7132 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7133 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7134
7135 /* This test here is not race free, but will reduce
7136 * the number of interrupts by looping again.
7137 */
7138 if (tnapi == &tp->napi[1] && tp->rx_refill)
7139 continue;
7140
35f2d7d0
MC
7141 napi_complete(napi);
7142 /* Reenable interrupts. */
7143 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7144
7145 /* This test here is synchronized by napi_schedule()
7146 * and napi_complete() to close the race condition.
7147 */
7148 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7149 tw32(HOSTCC_MODE, tp->coalesce_mode |
7150 HOSTCC_MODE_ENABLE |
7151 tnapi->coal_now);
7152 }
35f2d7d0
MC
7153 mmiowb();
7154 break;
7155 }
7156 }
7157
7158 return work_done;
7159
7160tx_recovery:
7161 /* work_done is guaranteed to be less than budget. */
7162 napi_complete(napi);
db219973 7163 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7164 return work_done;
7165}
7166
e64de4e6
MC
7167static void tg3_process_error(struct tg3 *tp)
7168{
7169 u32 val;
7170 bool real_error = false;
7171
63c3a66f 7172 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7173 return;
7174
7175 /* Check Flow Attention register */
7176 val = tr32(HOSTCC_FLOW_ATTN);
7177 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7178 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7179 real_error = true;
7180 }
7181
7182 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7183 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7184 real_error = true;
7185 }
7186
7187 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7188 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7189 real_error = true;
7190 }
7191
7192 if (!real_error)
7193 return;
7194
7195 tg3_dump_state(tp);
7196
63c3a66f 7197 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7198 tg3_reset_task_schedule(tp);
e64de4e6
MC
7199}
7200
6f535763
DM
7201static int tg3_poll(struct napi_struct *napi, int budget)
7202{
8ef0442f
MC
7203 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7204 struct tg3 *tp = tnapi->tp;
6f535763 7205 int work_done = 0;
898a56f8 7206 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7207
7208 while (1) {
e64de4e6
MC
7209 if (sblk->status & SD_STATUS_ERROR)
7210 tg3_process_error(tp);
7211
35f2d7d0
MC
7212 tg3_poll_link(tp);
7213
17375d25 7214 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7215
63c3a66f 7216 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7217 goto tx_recovery;
7218
7219 if (unlikely(work_done >= budget))
7220 break;
7221
63c3a66f 7222 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7223 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7224 * to tell the hw how much work has been processed,
7225 * so we must read it before checking for more work.
7226 */
898a56f8
MC
7227 tnapi->last_tag = sblk->status_tag;
7228 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7229 rmb();
7230 } else
7231 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7232
17375d25 7233 if (likely(!tg3_has_work(tnapi))) {
288379f0 7234 napi_complete(napi);
17375d25 7235 tg3_int_reenable(tnapi);
6f535763
DM
7236 break;
7237 }
1da177e4
LT
7238 }
7239
bea3348e 7240 return work_done;
6f535763
DM
7241
7242tx_recovery:
4fd7ab59 7243 /* work_done is guaranteed to be less than budget. */
288379f0 7244 napi_complete(napi);
db219973 7245 tg3_reset_task_schedule(tp);
4fd7ab59 7246 return work_done;
1da177e4
LT
7247}
7248
66cfd1bd
MC
7249static void tg3_napi_disable(struct tg3 *tp)
7250{
7251 int i;
7252
7253 for (i = tp->irq_cnt - 1; i >= 0; i--)
7254 napi_disable(&tp->napi[i].napi);
7255}
7256
7257static void tg3_napi_enable(struct tg3 *tp)
7258{
7259 int i;
7260
7261 for (i = 0; i < tp->irq_cnt; i++)
7262 napi_enable(&tp->napi[i].napi);
7263}
7264
7265static void tg3_napi_init(struct tg3 *tp)
7266{
7267 int i;
7268
7269 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7270 for (i = 1; i < tp->irq_cnt; i++)
7271 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7272}
7273
7274static void tg3_napi_fini(struct tg3 *tp)
7275{
7276 int i;
7277
7278 for (i = 0; i < tp->irq_cnt; i++)
7279 netif_napi_del(&tp->napi[i].napi);
7280}
7281
7282static inline void tg3_netif_stop(struct tg3 *tp)
7283{
7284 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7285 tg3_napi_disable(tp);
f4a46d1f 7286 netif_carrier_off(tp->dev);
66cfd1bd
MC
7287 netif_tx_disable(tp->dev);
7288}
7289
35763066 7290/* tp->lock must be held */
66cfd1bd
MC
7291static inline void tg3_netif_start(struct tg3 *tp)
7292{
be947307
MC
7293 tg3_ptp_resume(tp);
7294
66cfd1bd
MC
7295 /* NOTE: unconditional netif_tx_wake_all_queues is only
7296 * appropriate so long as all callers are assured to
7297 * have free tx slots (such as after tg3_init_hw)
7298 */
7299 netif_tx_wake_all_queues(tp->dev);
7300
f4a46d1f
NNS
7301 if (tp->link_up)
7302 netif_carrier_on(tp->dev);
7303
66cfd1bd
MC
7304 tg3_napi_enable(tp);
7305 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7306 tg3_enable_ints(tp);
7307}
7308
f47c11ee
DM
7309static void tg3_irq_quiesce(struct tg3 *tp)
7310{
4f125f42
MC
7311 int i;
7312
f47c11ee
DM
7313 BUG_ON(tp->irq_sync);
7314
7315 tp->irq_sync = 1;
7316 smp_mb();
7317
4f125f42
MC
7318 for (i = 0; i < tp->irq_cnt; i++)
7319 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7320}
7321
f47c11ee
DM
7322/* Fully shutdown all tg3 driver activity elsewhere in the system.
7323 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7324 * with as well. Most of the time, this is not necessary except when
7325 * shutting down the device.
7326 */
7327static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7328{
46966545 7329 spin_lock_bh(&tp->lock);
f47c11ee
DM
7330 if (irq_sync)
7331 tg3_irq_quiesce(tp);
f47c11ee
DM
7332}
7333
7334static inline void tg3_full_unlock(struct tg3 *tp)
7335{
f47c11ee
DM
7336 spin_unlock_bh(&tp->lock);
7337}
7338
fcfa0a32
MC
7339/* One-shot MSI handler - Chip automatically disables interrupt
7340 * after sending MSI so driver doesn't have to do it.
7341 */
7d12e780 7342static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7343{
09943a18
MC
7344 struct tg3_napi *tnapi = dev_id;
7345 struct tg3 *tp = tnapi->tp;
fcfa0a32 7346
898a56f8 7347 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7348 if (tnapi->rx_rcb)
7349 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7350
7351 if (likely(!tg3_irq_sync(tp)))
09943a18 7352 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7353
7354 return IRQ_HANDLED;
7355}
7356
88b06bc2
MC
7357/* MSI ISR - No need to check for interrupt sharing and no need to
7358 * flush status block and interrupt mailbox. PCI ordering rules
7359 * guarantee that MSI will arrive after the status block.
7360 */
7d12e780 7361static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7362{
09943a18
MC
7363 struct tg3_napi *tnapi = dev_id;
7364 struct tg3 *tp = tnapi->tp;
88b06bc2 7365
898a56f8 7366 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7367 if (tnapi->rx_rcb)
7368 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7369 /*
fac9b83e 7370 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7371 * chip-internal interrupt pending events.
fac9b83e 7372 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7373 * NIC to stop sending us irqs, engaging "in-intr-handler"
7374 * event coalescing.
7375 */
5b39de91 7376 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7377 if (likely(!tg3_irq_sync(tp)))
09943a18 7378 napi_schedule(&tnapi->napi);
61487480 7379
88b06bc2
MC
7380 return IRQ_RETVAL(1);
7381}
7382
7d12e780 7383static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7384{
09943a18
MC
7385 struct tg3_napi *tnapi = dev_id;
7386 struct tg3 *tp = tnapi->tp;
898a56f8 7387 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7388 unsigned int handled = 1;
7389
1da177e4
LT
7390 /* In INTx mode, it is possible for the interrupt to arrive at
7391 * the CPU before the status block posted prior to the interrupt.
7392 * Reading the PCI State register will confirm whether the
7393 * interrupt is ours and will flush the status block.
7394 */
d18edcb2 7395 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7396 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7397 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7398 handled = 0;
f47c11ee 7399 goto out;
fac9b83e 7400 }
d18edcb2
MC
7401 }
7402
7403 /*
7404 * Writing any value to intr-mbox-0 clears PCI INTA# and
7405 * chip-internal interrupt pending events.
7406 * Writing non-zero to intr-mbox-0 additional tells the
7407 * NIC to stop sending us irqs, engaging "in-intr-handler"
7408 * event coalescing.
c04cb347
MC
7409 *
7410 * Flush the mailbox to de-assert the IRQ immediately to prevent
7411 * spurious interrupts. The flush impacts performance but
7412 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7413 */
c04cb347 7414 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7415 if (tg3_irq_sync(tp))
7416 goto out;
7417 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7418 if (likely(tg3_has_work(tnapi))) {
72334482 7419 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7420 napi_schedule(&tnapi->napi);
d18edcb2
MC
7421 } else {
7422 /* No work, shared interrupt perhaps? re-enable
7423 * interrupts, and flush that PCI write
7424 */
7425 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7426 0x00000000);
fac9b83e 7427 }
f47c11ee 7428out:
fac9b83e
DM
7429 return IRQ_RETVAL(handled);
7430}
7431
7d12e780 7432static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7433{
09943a18
MC
7434 struct tg3_napi *tnapi = dev_id;
7435 struct tg3 *tp = tnapi->tp;
898a56f8 7436 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7437 unsigned int handled = 1;
7438
fac9b83e
DM
7439 /* In INTx mode, it is possible for the interrupt to arrive at
7440 * the CPU before the status block posted prior to the interrupt.
7441 * Reading the PCI State register will confirm whether the
7442 * interrupt is ours and will flush the status block.
7443 */
898a56f8 7444 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7445 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7446 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7447 handled = 0;
f47c11ee 7448 goto out;
1da177e4 7449 }
d18edcb2
MC
7450 }
7451
7452 /*
7453 * writing any value to intr-mbox-0 clears PCI INTA# and
7454 * chip-internal interrupt pending events.
7455 * writing non-zero to intr-mbox-0 additional tells the
7456 * NIC to stop sending us irqs, engaging "in-intr-handler"
7457 * event coalescing.
c04cb347
MC
7458 *
7459 * Flush the mailbox to de-assert the IRQ immediately to prevent
7460 * spurious interrupts. The flush impacts performance but
7461 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7462 */
c04cb347 7463 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7464
7465 /*
7466 * In a shared interrupt configuration, sometimes other devices'
7467 * interrupts will scream. We record the current status tag here
7468 * so that the above check can report that the screaming interrupts
7469 * are unhandled. Eventually they will be silenced.
7470 */
898a56f8 7471 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7472
d18edcb2
MC
7473 if (tg3_irq_sync(tp))
7474 goto out;
624f8e50 7475
72334482 7476 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7477
09943a18 7478 napi_schedule(&tnapi->napi);
624f8e50 7479
f47c11ee 7480out:
1da177e4
LT
7481 return IRQ_RETVAL(handled);
7482}
7483
7938109f 7484/* ISR for interrupt test */
7d12e780 7485static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7486{
09943a18
MC
7487 struct tg3_napi *tnapi = dev_id;
7488 struct tg3 *tp = tnapi->tp;
898a56f8 7489 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7490
f9804ddb
MC
7491 if ((sblk->status & SD_STATUS_UPDATED) ||
7492 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7493 tg3_disable_ints(tp);
7938109f
MC
7494 return IRQ_RETVAL(1);
7495 }
7496 return IRQ_RETVAL(0);
7497}
7498
1da177e4
LT
7499#ifdef CONFIG_NET_POLL_CONTROLLER
7500static void tg3_poll_controller(struct net_device *dev)
7501{
4f125f42 7502 int i;
88b06bc2
MC
7503 struct tg3 *tp = netdev_priv(dev);
7504
9c13cb8b
NNS
7505 if (tg3_irq_sync(tp))
7506 return;
7507
4f125f42 7508 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7509 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7510}
7511#endif
7512
1da177e4
LT
7513static void tg3_tx_timeout(struct net_device *dev)
7514{
7515 struct tg3 *tp = netdev_priv(dev);
7516
b0408751 7517 if (netif_msg_tx_err(tp)) {
05dbe005 7518 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7519 tg3_dump_state(tp);
b0408751 7520 }
1da177e4 7521
db219973 7522 tg3_reset_task_schedule(tp);
1da177e4
LT
7523}
7524
c58ec932
MC
7525/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7526static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7527{
7528 u32 base = (u32) mapping & 0xffffffff;
7529
807540ba 7530 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7531}
7532
0f0d1510
MC
7533/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7534 * of any 4GB boundaries: 4G, 8G, etc
7535 */
7536static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7537 u32 len, u32 mss)
7538{
7539 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7540 u32 base = (u32) mapping & 0xffffffff;
7541
7542 return ((base + len + (mss & 0x3fff)) < base);
7543 }
7544 return 0;
7545}
7546
72f2afb8
MC
7547/* Test for DMA addresses > 40-bit */
7548static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7549 int len)
7550{
7551#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7552 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7553 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7554 return 0;
7555#else
7556 return 0;
7557#endif
7558}
7559
d1a3b737 7560static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7561 dma_addr_t mapping, u32 len, u32 flags,
7562 u32 mss, u32 vlan)
2ffcc981 7563{
92cd3a17
MC
7564 txbd->addr_hi = ((u64) mapping >> 32);
7565 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7566 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7567 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7568}
1da177e4 7569
84b67b27 7570static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7571 dma_addr_t map, u32 len, u32 flags,
7572 u32 mss, u32 vlan)
7573{
7574 struct tg3 *tp = tnapi->tp;
7575 bool hwbug = false;
7576
7577 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7578 hwbug = true;
d1a3b737
MC
7579
7580 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7581 hwbug = true;
d1a3b737 7582
0f0d1510
MC
7583 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7584 hwbug = true;
7585
d1a3b737 7586 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7587 hwbug = true;
d1a3b737 7588
a4cb428d 7589 if (tp->dma_limit) {
b9e45482 7590 u32 prvidx = *entry;
e31aa987 7591 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7592 while (len > tp->dma_limit && *budget) {
7593 u32 frag_len = tp->dma_limit;
7594 len -= tp->dma_limit;
e31aa987 7595
b9e45482
MC
7596 /* Avoid the 8byte DMA problem */
7597 if (len <= 8) {
a4cb428d
MC
7598 len += tp->dma_limit / 2;
7599 frag_len = tp->dma_limit / 2;
e31aa987
MC
7600 }
7601
b9e45482
MC
7602 tnapi->tx_buffers[*entry].fragmented = true;
7603
7604 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7605 frag_len, tmp_flag, mss, vlan);
7606 *budget -= 1;
7607 prvidx = *entry;
7608 *entry = NEXT_TX(*entry);
7609
e31aa987
MC
7610 map += frag_len;
7611 }
7612
7613 if (len) {
7614 if (*budget) {
7615 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7616 len, flags, mss, vlan);
b9e45482 7617 *budget -= 1;
e31aa987
MC
7618 *entry = NEXT_TX(*entry);
7619 } else {
3db1cd5c 7620 hwbug = true;
b9e45482 7621 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7622 }
7623 }
7624 } else {
84b67b27
MC
7625 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7626 len, flags, mss, vlan);
e31aa987
MC
7627 *entry = NEXT_TX(*entry);
7628 }
d1a3b737
MC
7629
7630 return hwbug;
7631}
7632
0d681b27 7633static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7634{
7635 int i;
0d681b27 7636 struct sk_buff *skb;
df8944cf 7637 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7638
0d681b27
MC
7639 skb = txb->skb;
7640 txb->skb = NULL;
7641
432aa7ed
MC
7642 pci_unmap_single(tnapi->tp->pdev,
7643 dma_unmap_addr(txb, mapping),
7644 skb_headlen(skb),
7645 PCI_DMA_TODEVICE);
e01ee14d
MC
7646
7647 while (txb->fragmented) {
7648 txb->fragmented = false;
7649 entry = NEXT_TX(entry);
7650 txb = &tnapi->tx_buffers[entry];
7651 }
7652
ba1142e4 7653 for (i = 0; i <= last; i++) {
9e903e08 7654 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7655
7656 entry = NEXT_TX(entry);
7657 txb = &tnapi->tx_buffers[entry];
7658
7659 pci_unmap_page(tnapi->tp->pdev,
7660 dma_unmap_addr(txb, mapping),
9e903e08 7661 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7662
7663 while (txb->fragmented) {
7664 txb->fragmented = false;
7665 entry = NEXT_TX(entry);
7666 txb = &tnapi->tx_buffers[entry];
7667 }
432aa7ed
MC
7668 }
7669}
7670
72f2afb8 7671/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7672static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7673 struct sk_buff **pskb,
84b67b27 7674 u32 *entry, u32 *budget,
92cd3a17 7675 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7676{
24f4efd4 7677 struct tg3 *tp = tnapi->tp;
f7ff1987 7678 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7679 dma_addr_t new_addr = 0;
432aa7ed 7680 int ret = 0;
1da177e4 7681
4153577a 7682 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7683 new_skb = skb_copy(skb, GFP_ATOMIC);
7684 else {
7685 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7686
7687 new_skb = skb_copy_expand(skb,
7688 skb_headroom(skb) + more_headroom,
7689 skb_tailroom(skb), GFP_ATOMIC);
7690 }
7691
1da177e4 7692 if (!new_skb) {
c58ec932
MC
7693 ret = -1;
7694 } else {
7695 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7696 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7697 PCI_DMA_TODEVICE);
7698 /* Make sure the mapping succeeded */
7699 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7700 dev_kfree_skb(new_skb);
c58ec932 7701 ret = -1;
c58ec932 7702 } else {
b9e45482
MC
7703 u32 save_entry = *entry;
7704
92cd3a17
MC
7705 base_flags |= TXD_FLAG_END;
7706
84b67b27
MC
7707 tnapi->tx_buffers[*entry].skb = new_skb;
7708 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7709 mapping, new_addr);
7710
84b67b27 7711 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7712 new_skb->len, base_flags,
7713 mss, vlan)) {
ba1142e4 7714 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7715 dev_kfree_skb(new_skb);
7716 ret = -1;
7717 }
f4188d8a 7718 }
1da177e4
LT
7719 }
7720
7721 dev_kfree_skb(skb);
f7ff1987 7722 *pskb = new_skb;
c58ec932 7723 return ret;
1da177e4
LT
7724}
7725
2ffcc981 7726static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7727
7728/* Use GSO to workaround a rare TSO bug that may be triggered when the
7729 * TSO header is greater than 80 bytes.
7730 */
7731static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7732{
7733 struct sk_buff *segs, *nskb;
f3f3f27e 7734 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7735
7736 /* Estimate the number of fragments in the worst case */
f3f3f27e 7737 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7738 netif_stop_queue(tp->dev);
f65aac16
MC
7739
7740 /* netif_tx_stop_queue() must be done before checking
7741 * checking tx index in tg3_tx_avail() below, because in
7742 * tg3_tx(), we update tx index before checking for
7743 * netif_tx_queue_stopped().
7744 */
7745 smp_mb();
f3f3f27e 7746 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7747 return NETDEV_TX_BUSY;
7748
7749 netif_wake_queue(tp->dev);
52c0fd83
MC
7750 }
7751
7752 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7753 if (IS_ERR(segs))
52c0fd83
MC
7754 goto tg3_tso_bug_end;
7755
7756 do {
7757 nskb = segs;
7758 segs = segs->next;
7759 nskb->next = NULL;
2ffcc981 7760 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7761 } while (segs);
7762
7763tg3_tso_bug_end:
7764 dev_kfree_skb(skb);
7765
7766 return NETDEV_TX_OK;
7767}
52c0fd83 7768
5a6f3074 7769/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7770 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7771 */
2ffcc981 7772static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7773{
7774 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7775 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7776 u32 budget;
432aa7ed 7777 int i = -1, would_hit_hwbug;
90079ce8 7778 dma_addr_t mapping;
24f4efd4
MC
7779 struct tg3_napi *tnapi;
7780 struct netdev_queue *txq;
432aa7ed 7781 unsigned int last;
f4188d8a 7782
24f4efd4
MC
7783 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7784 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7785 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7786 tnapi++;
1da177e4 7787
84b67b27
MC
7788 budget = tg3_tx_avail(tnapi);
7789
00b70504 7790 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7791 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7792 * interrupt. Furthermore, IRQ processing runs lockless so we have
7793 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7794 */
84b67b27 7795 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7796 if (!netif_tx_queue_stopped(txq)) {
7797 netif_tx_stop_queue(txq);
1f064a87
SH
7798
7799 /* This is a hard error, log it. */
5129c3a3
MC
7800 netdev_err(dev,
7801 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7802 }
1da177e4
LT
7803 return NETDEV_TX_BUSY;
7804 }
7805
f3f3f27e 7806 entry = tnapi->tx_prod;
1da177e4 7807 base_flags = 0;
84fa7933 7808 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7809 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7810
be98da6a
MC
7811 mss = skb_shinfo(skb)->gso_size;
7812 if (mss) {
eddc9ec5 7813 struct iphdr *iph;
34195c3d 7814 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7815
7816 if (skb_header_cloned(skb) &&
48855432
ED
7817 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7818 goto drop;
1da177e4 7819
34195c3d 7820 iph = ip_hdr(skb);
ab6a5bb6 7821 tcp_opt_len = tcp_optlen(skb);
1da177e4 7822
a5a11955 7823 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7824
a5a11955 7825 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7826 iph->check = 0;
7827 iph->tot_len = htons(mss + hdr_len);
7828 }
7829
52c0fd83 7830 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7831 tg3_flag(tp, TSO_BUG))
de6f31eb 7832 return tg3_tso_bug(tp, skb);
52c0fd83 7833
1da177e4
LT
7834 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7835 TXD_FLAG_CPU_POST_DMA);
7836
63c3a66f
JP
7837 if (tg3_flag(tp, HW_TSO_1) ||
7838 tg3_flag(tp, HW_TSO_2) ||
7839 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7840 tcp_hdr(skb)->check = 0;
1da177e4 7841 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7842 } else
7843 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7844 iph->daddr, 0,
7845 IPPROTO_TCP,
7846 0);
1da177e4 7847
63c3a66f 7848 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7849 mss |= (hdr_len & 0xc) << 12;
7850 if (hdr_len & 0x10)
7851 base_flags |= 0x00000010;
7852 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7853 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7854 mss |= hdr_len << 9;
63c3a66f 7855 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7856 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7857 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7858 int tsflags;
7859
eddc9ec5 7860 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7861 mss |= (tsflags << 11);
7862 }
7863 } else {
eddc9ec5 7864 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7865 int tsflags;
7866
eddc9ec5 7867 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7868 base_flags |= tsflags << 12;
7869 }
7870 }
7871 }
bf933c80 7872
93a700a9
MC
7873 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7874 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7875 base_flags |= TXD_FLAG_JMB_PKT;
7876
92cd3a17
MC
7877 if (vlan_tx_tag_present(skb)) {
7878 base_flags |= TXD_FLAG_VLAN;
7879 vlan = vlan_tx_tag_get(skb);
7880 }
1da177e4 7881
fb4ce8ad
MC
7882 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7883 tg3_flag(tp, TX_TSTAMP_EN)) {
7884 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7885 base_flags |= TXD_FLAG_HWTSTAMP;
7886 }
7887
f4188d8a
AD
7888 len = skb_headlen(skb);
7889
7890 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7891 if (pci_dma_mapping_error(tp->pdev, mapping))
7892 goto drop;
7893
90079ce8 7894
f3f3f27e 7895 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7896 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7897
7898 would_hit_hwbug = 0;
7899
63c3a66f 7900 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7901 would_hit_hwbug = 1;
1da177e4 7902
84b67b27 7903 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7904 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7905 mss, vlan)) {
d1a3b737 7906 would_hit_hwbug = 1;
ba1142e4 7907 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7908 u32 tmp_mss = mss;
7909
7910 if (!tg3_flag(tp, HW_TSO_1) &&
7911 !tg3_flag(tp, HW_TSO_2) &&
7912 !tg3_flag(tp, HW_TSO_3))
7913 tmp_mss = 0;
7914
c5665a53
MC
7915 /* Now loop through additional data
7916 * fragments, and queue them.
7917 */
1da177e4
LT
7918 last = skb_shinfo(skb)->nr_frags - 1;
7919 for (i = 0; i <= last; i++) {
7920 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7921
9e903e08 7922 len = skb_frag_size(frag);
dc234d0b 7923 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7924 len, DMA_TO_DEVICE);
1da177e4 7925
f3f3f27e 7926 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7927 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7928 mapping);
5d6bcdfe 7929 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7930 goto dma_error;
1da177e4 7931
b9e45482
MC
7932 if (!budget ||
7933 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7934 len, base_flags |
7935 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7936 tmp_mss, vlan)) {
72f2afb8 7937 would_hit_hwbug = 1;
b9e45482
MC
7938 break;
7939 }
1da177e4
LT
7940 }
7941 }
7942
7943 if (would_hit_hwbug) {
0d681b27 7944 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7945
7946 /* If the workaround fails due to memory/mapping
7947 * failure, silently drop this packet.
7948 */
84b67b27
MC
7949 entry = tnapi->tx_prod;
7950 budget = tg3_tx_avail(tnapi);
f7ff1987 7951 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7952 base_flags, mss, vlan))
48855432 7953 goto drop_nofree;
1da177e4
LT
7954 }
7955
d515b450 7956 skb_tx_timestamp(skb);
5cb917bc 7957 netdev_tx_sent_queue(txq, skb->len);
d515b450 7958
6541b806
MC
7959 /* Sync BD data before updating mailbox */
7960 wmb();
7961
1da177e4 7962 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7963 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7964
f3f3f27e
MC
7965 tnapi->tx_prod = entry;
7966 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7967 netif_tx_stop_queue(txq);
f65aac16
MC
7968
7969 /* netif_tx_stop_queue() must be done before checking
7970 * checking tx index in tg3_tx_avail() below, because in
7971 * tg3_tx(), we update tx index before checking for
7972 * netif_tx_queue_stopped().
7973 */
7974 smp_mb();
f3f3f27e 7975 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7976 netif_tx_wake_queue(txq);
51b91468 7977 }
1da177e4 7978
cdd0db05 7979 mmiowb();
1da177e4 7980 return NETDEV_TX_OK;
f4188d8a
AD
7981
7982dma_error:
ba1142e4 7983 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7984 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7985drop:
7986 dev_kfree_skb(skb);
7987drop_nofree:
7988 tp->tx_dropped++;
f4188d8a 7989 return NETDEV_TX_OK;
1da177e4
LT
7990}
7991
6e01b20b
MC
7992static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7993{
7994 if (enable) {
7995 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7996 MAC_MODE_PORT_MODE_MASK);
7997
7998 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7999
8000 if (!tg3_flag(tp, 5705_PLUS))
8001 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
8002
8003 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
8004 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
8005 else
8006 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
8007 } else {
8008 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
8009
8010 if (tg3_flag(tp, 5705_PLUS) ||
8011 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 8012 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
8013 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
8014 }
8015
8016 tw32(MAC_MODE, tp->mac_mode);
8017 udelay(40);
8018}
8019
941ec90f 8020static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 8021{
941ec90f 8022 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
8023
8024 tg3_phy_toggle_apd(tp, false);
953c96e0 8025 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 8026
941ec90f
MC
8027 if (extlpbk && tg3_phy_set_extloopbk(tp))
8028 return -EIO;
8029
8030 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
8031 switch (speed) {
8032 case SPEED_10:
8033 break;
8034 case SPEED_100:
8035 bmcr |= BMCR_SPEED100;
8036 break;
8037 case SPEED_1000:
8038 default:
8039 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
8040 speed = SPEED_100;
8041 bmcr |= BMCR_SPEED100;
8042 } else {
8043 speed = SPEED_1000;
8044 bmcr |= BMCR_SPEED1000;
8045 }
8046 }
8047
941ec90f
MC
8048 if (extlpbk) {
8049 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8050 tg3_readphy(tp, MII_CTRL1000, &val);
8051 val |= CTL1000_AS_MASTER |
8052 CTL1000_ENABLE_MASTER;
8053 tg3_writephy(tp, MII_CTRL1000, val);
8054 } else {
8055 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8056 MII_TG3_FET_PTEST_TRIM_2;
8057 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8058 }
8059 } else
8060 bmcr |= BMCR_LOOPBACK;
8061
5e5a7f37
MC
8062 tg3_writephy(tp, MII_BMCR, bmcr);
8063
8064 /* The write needs to be flushed for the FETs */
8065 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8066 tg3_readphy(tp, MII_BMCR, &bmcr);
8067
8068 udelay(40);
8069
8070 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 8071 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 8072 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8073 MII_TG3_FET_PTEST_FRC_TX_LINK |
8074 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8075
8076 /* The write needs to be flushed for the AC131 */
8077 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8078 }
8079
8080 /* Reset to prevent losing 1st rx packet intermittently */
8081 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8082 tg3_flag(tp, 5780_CLASS)) {
8083 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8084 udelay(10);
8085 tw32_f(MAC_RX_MODE, tp->rx_mode);
8086 }
8087
8088 mac_mode = tp->mac_mode &
8089 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8090 if (speed == SPEED_1000)
8091 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8092 else
8093 mac_mode |= MAC_MODE_PORT_MODE_MII;
8094
4153577a 8095 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8096 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8097
8098 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8099 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8100 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8101 mac_mode |= MAC_MODE_LINK_POLARITY;
8102
8103 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8104 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8105 }
8106
8107 tw32(MAC_MODE, mac_mode);
8108 udelay(40);
941ec90f
MC
8109
8110 return 0;
5e5a7f37
MC
8111}
8112
c8f44aff 8113static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8114{
8115 struct tg3 *tp = netdev_priv(dev);
8116
8117 if (features & NETIF_F_LOOPBACK) {
8118 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8119 return;
8120
06c03c02 8121 spin_lock_bh(&tp->lock);
6e01b20b 8122 tg3_mac_loopback(tp, true);
06c03c02
MB
8123 netif_carrier_on(tp->dev);
8124 spin_unlock_bh(&tp->lock);
8125 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8126 } else {
8127 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8128 return;
8129
06c03c02 8130 spin_lock_bh(&tp->lock);
6e01b20b 8131 tg3_mac_loopback(tp, false);
06c03c02 8132 /* Force link status check */
953c96e0 8133 tg3_setup_phy(tp, true);
06c03c02
MB
8134 spin_unlock_bh(&tp->lock);
8135 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8136 }
8137}
8138
c8f44aff
MM
8139static netdev_features_t tg3_fix_features(struct net_device *dev,
8140 netdev_features_t features)
dc668910
MM
8141{
8142 struct tg3 *tp = netdev_priv(dev);
8143
63c3a66f 8144 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8145 features &= ~NETIF_F_ALL_TSO;
8146
8147 return features;
8148}
8149
c8f44aff 8150static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8151{
c8f44aff 8152 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8153
8154 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8155 tg3_set_loopback(dev, features);
8156
8157 return 0;
8158}
8159
21f581a5
MC
8160static void tg3_rx_prodring_free(struct tg3 *tp,
8161 struct tg3_rx_prodring_set *tpr)
1da177e4 8162{
1da177e4
LT
8163 int i;
8164
8fea32b9 8165 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8166 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8167 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8168 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8169 tp->rx_pkt_map_sz);
8170
63c3a66f 8171 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8172 for (i = tpr->rx_jmb_cons_idx;
8173 i != tpr->rx_jmb_prod_idx;
2c49a44d 8174 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8175 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8176 TG3_RX_JMB_MAP_SZ);
8177 }
8178 }
8179
2b2cdb65 8180 return;
b196c7e4 8181 }
1da177e4 8182
2c49a44d 8183 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8184 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8185 tp->rx_pkt_map_sz);
1da177e4 8186
63c3a66f 8187 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8188 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8189 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8190 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8191 }
8192}
8193
c6cdf436 8194/* Initialize rx rings for packet processing.
1da177e4
LT
8195 *
8196 * The chip has been shut down and the driver detached from
8197 * the networking, so no interrupts or new tx packets will
8198 * end up in the driver. tp->{tx,}lock are held and thus
8199 * we may not sleep.
8200 */
21f581a5
MC
8201static int tg3_rx_prodring_alloc(struct tg3 *tp,
8202 struct tg3_rx_prodring_set *tpr)
1da177e4 8203{
287be12e 8204 u32 i, rx_pkt_dma_sz;
1da177e4 8205
b196c7e4
MC
8206 tpr->rx_std_cons_idx = 0;
8207 tpr->rx_std_prod_idx = 0;
8208 tpr->rx_jmb_cons_idx = 0;
8209 tpr->rx_jmb_prod_idx = 0;
8210
8fea32b9 8211 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8212 memset(&tpr->rx_std_buffers[0], 0,
8213 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8214 if (tpr->rx_jmb_buffers)
2b2cdb65 8215 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8216 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8217 goto done;
8218 }
8219
1da177e4 8220 /* Zero out all descriptors. */
2c49a44d 8221 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8222
287be12e 8223 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8224 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8225 tp->dev->mtu > ETH_DATA_LEN)
8226 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8227 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8228
1da177e4
LT
8229 /* Initialize invariants of the rings, we only set this
8230 * stuff once. This works because the card does not
8231 * write into the rx buffer posting rings.
8232 */
2c49a44d 8233 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8234 struct tg3_rx_buffer_desc *rxd;
8235
21f581a5 8236 rxd = &tpr->rx_std[i];
287be12e 8237 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8238 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8239 rxd->opaque = (RXD_OPAQUE_RING_STD |
8240 (i << RXD_OPAQUE_INDEX_SHIFT));
8241 }
8242
1da177e4
LT
8243 /* Now allocate fresh SKBs for each rx ring. */
8244 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8245 unsigned int frag_size;
8246
8247 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8248 &frag_size) < 0) {
5129c3a3
MC
8249 netdev_warn(tp->dev,
8250 "Using a smaller RX standard ring. Only "
8251 "%d out of %d buffers were allocated "
8252 "successfully\n", i, tp->rx_pending);
32d8c572 8253 if (i == 0)
cf7a7298 8254 goto initfail;
32d8c572 8255 tp->rx_pending = i;
1da177e4 8256 break;
32d8c572 8257 }
1da177e4
LT
8258 }
8259
63c3a66f 8260 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8261 goto done;
8262
2c49a44d 8263 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8264
63c3a66f 8265 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8266 goto done;
cf7a7298 8267
2c49a44d 8268 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8269 struct tg3_rx_buffer_desc *rxd;
8270
8271 rxd = &tpr->rx_jmb[i].std;
8272 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8273 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8274 RXD_FLAG_JUMBO;
8275 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8276 (i << RXD_OPAQUE_INDEX_SHIFT));
8277 }
8278
8279 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8280 unsigned int frag_size;
8281
8282 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8283 &frag_size) < 0) {
5129c3a3
MC
8284 netdev_warn(tp->dev,
8285 "Using a smaller RX jumbo ring. Only %d "
8286 "out of %d buffers were allocated "
8287 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8288 if (i == 0)
8289 goto initfail;
8290 tp->rx_jumbo_pending = i;
8291 break;
1da177e4
LT
8292 }
8293 }
cf7a7298
MC
8294
8295done:
32d8c572 8296 return 0;
cf7a7298
MC
8297
8298initfail:
21f581a5 8299 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8300 return -ENOMEM;
1da177e4
LT
8301}
8302
21f581a5
MC
8303static void tg3_rx_prodring_fini(struct tg3 *tp,
8304 struct tg3_rx_prodring_set *tpr)
1da177e4 8305{
21f581a5
MC
8306 kfree(tpr->rx_std_buffers);
8307 tpr->rx_std_buffers = NULL;
8308 kfree(tpr->rx_jmb_buffers);
8309 tpr->rx_jmb_buffers = NULL;
8310 if (tpr->rx_std) {
4bae65c8
MC
8311 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8312 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8313 tpr->rx_std = NULL;
1da177e4 8314 }
21f581a5 8315 if (tpr->rx_jmb) {
4bae65c8
MC
8316 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8317 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8318 tpr->rx_jmb = NULL;
1da177e4 8319 }
cf7a7298
MC
8320}
8321
21f581a5
MC
8322static int tg3_rx_prodring_init(struct tg3 *tp,
8323 struct tg3_rx_prodring_set *tpr)
cf7a7298 8324{
2c49a44d
MC
8325 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8326 GFP_KERNEL);
21f581a5 8327 if (!tpr->rx_std_buffers)
cf7a7298
MC
8328 return -ENOMEM;
8329
4bae65c8
MC
8330 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8331 TG3_RX_STD_RING_BYTES(tp),
8332 &tpr->rx_std_mapping,
8333 GFP_KERNEL);
21f581a5 8334 if (!tpr->rx_std)
cf7a7298
MC
8335 goto err_out;
8336
63c3a66f 8337 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8338 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8339 GFP_KERNEL);
8340 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8341 goto err_out;
8342
4bae65c8
MC
8343 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8344 TG3_RX_JMB_RING_BYTES(tp),
8345 &tpr->rx_jmb_mapping,
8346 GFP_KERNEL);
21f581a5 8347 if (!tpr->rx_jmb)
cf7a7298
MC
8348 goto err_out;
8349 }
8350
8351 return 0;
8352
8353err_out:
21f581a5 8354 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8355 return -ENOMEM;
8356}
8357
8358/* Free up pending packets in all rx/tx rings.
8359 *
8360 * The chip has been shut down and the driver detached from
8361 * the networking, so no interrupts or new tx packets will
8362 * end up in the driver. tp->{tx,}lock is not held and we are not
8363 * in an interrupt context and thus may sleep.
8364 */
8365static void tg3_free_rings(struct tg3 *tp)
8366{
f77a6a8e 8367 int i, j;
cf7a7298 8368
f77a6a8e
MC
8369 for (j = 0; j < tp->irq_cnt; j++) {
8370 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8371
8fea32b9 8372 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8373
0c1d0e2b
MC
8374 if (!tnapi->tx_buffers)
8375 continue;
8376
0d681b27
MC
8377 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8378 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8379
0d681b27 8380 if (!skb)
f77a6a8e 8381 continue;
cf7a7298 8382
ba1142e4
MC
8383 tg3_tx_skb_unmap(tnapi, i,
8384 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8385
8386 dev_kfree_skb_any(skb);
8387 }
5cb917bc 8388 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8389 }
cf7a7298
MC
8390}
8391
8392/* Initialize tx/rx rings for packet processing.
8393 *
8394 * The chip has been shut down and the driver detached from
8395 * the networking, so no interrupts or new tx packets will
8396 * end up in the driver. tp->{tx,}lock are held and thus
8397 * we may not sleep.
8398 */
8399static int tg3_init_rings(struct tg3 *tp)
8400{
f77a6a8e 8401 int i;
72334482 8402
cf7a7298
MC
8403 /* Free up all the SKBs. */
8404 tg3_free_rings(tp);
8405
f77a6a8e
MC
8406 for (i = 0; i < tp->irq_cnt; i++) {
8407 struct tg3_napi *tnapi = &tp->napi[i];
8408
8409 tnapi->last_tag = 0;
8410 tnapi->last_irq_tag = 0;
8411 tnapi->hw_status->status = 0;
8412 tnapi->hw_status->status_tag = 0;
8413 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8414
f77a6a8e
MC
8415 tnapi->tx_prod = 0;
8416 tnapi->tx_cons = 0;
0c1d0e2b
MC
8417 if (tnapi->tx_ring)
8418 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8419
8420 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8421 if (tnapi->rx_rcb)
8422 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8423
8fea32b9 8424 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8425 tg3_free_rings(tp);
2b2cdb65 8426 return -ENOMEM;
e4af1af9 8427 }
f77a6a8e 8428 }
72334482 8429
2b2cdb65 8430 return 0;
cf7a7298
MC
8431}
8432
49a359e3 8433static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8434{
f77a6a8e 8435 int i;
898a56f8 8436
49a359e3 8437 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8438 struct tg3_napi *tnapi = &tp->napi[i];
8439
8440 if (tnapi->tx_ring) {
4bae65c8 8441 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8442 tnapi->tx_ring, tnapi->tx_desc_mapping);
8443 tnapi->tx_ring = NULL;
8444 }
8445
8446 kfree(tnapi->tx_buffers);
8447 tnapi->tx_buffers = NULL;
49a359e3
MC
8448 }
8449}
f77a6a8e 8450
49a359e3
MC
8451static int tg3_mem_tx_acquire(struct tg3 *tp)
8452{
8453 int i;
8454 struct tg3_napi *tnapi = &tp->napi[0];
8455
8456 /* If multivector TSS is enabled, vector 0 does not handle
8457 * tx interrupts. Don't allocate any resources for it.
8458 */
8459 if (tg3_flag(tp, ENABLE_TSS))
8460 tnapi++;
8461
8462 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8463 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8464 TG3_TX_RING_SIZE, GFP_KERNEL);
8465 if (!tnapi->tx_buffers)
8466 goto err_out;
8467
8468 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8469 TG3_TX_RING_BYTES,
8470 &tnapi->tx_desc_mapping,
8471 GFP_KERNEL);
8472 if (!tnapi->tx_ring)
8473 goto err_out;
8474 }
8475
8476 return 0;
8477
8478err_out:
8479 tg3_mem_tx_release(tp);
8480 return -ENOMEM;
8481}
8482
8483static void tg3_mem_rx_release(struct tg3 *tp)
8484{
8485 int i;
8486
8487 for (i = 0; i < tp->irq_max; i++) {
8488 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8489
8fea32b9
MC
8490 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8491
49a359e3
MC
8492 if (!tnapi->rx_rcb)
8493 continue;
8494
8495 dma_free_coherent(&tp->pdev->dev,
8496 TG3_RX_RCB_RING_BYTES(tp),
8497 tnapi->rx_rcb,
8498 tnapi->rx_rcb_mapping);
8499 tnapi->rx_rcb = NULL;
8500 }
8501}
8502
8503static int tg3_mem_rx_acquire(struct tg3 *tp)
8504{
8505 unsigned int i, limit;
8506
8507 limit = tp->rxq_cnt;
8508
8509 /* If RSS is enabled, we need a (dummy) producer ring
8510 * set on vector zero. This is the true hw prodring.
8511 */
8512 if (tg3_flag(tp, ENABLE_RSS))
8513 limit++;
8514
8515 for (i = 0; i < limit; i++) {
8516 struct tg3_napi *tnapi = &tp->napi[i];
8517
8518 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8519 goto err_out;
8520
8521 /* If multivector RSS is enabled, vector 0
8522 * does not handle rx or tx interrupts.
8523 * Don't allocate any resources for it.
8524 */
8525 if (!i && tg3_flag(tp, ENABLE_RSS))
8526 continue;
8527
8528 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8529 TG3_RX_RCB_RING_BYTES(tp),
8530 &tnapi->rx_rcb_mapping,
1f9061d2 8531 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8532 if (!tnapi->rx_rcb)
8533 goto err_out;
49a359e3
MC
8534 }
8535
8536 return 0;
8537
8538err_out:
8539 tg3_mem_rx_release(tp);
8540 return -ENOMEM;
8541}
8542
8543/*
8544 * Must not be invoked with interrupt sources disabled and
8545 * the hardware shutdown down.
8546 */
8547static void tg3_free_consistent(struct tg3 *tp)
8548{
8549 int i;
8550
8551 for (i = 0; i < tp->irq_cnt; i++) {
8552 struct tg3_napi *tnapi = &tp->napi[i];
8553
f77a6a8e 8554 if (tnapi->hw_status) {
4bae65c8
MC
8555 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8556 tnapi->hw_status,
8557 tnapi->status_mapping);
f77a6a8e
MC
8558 tnapi->hw_status = NULL;
8559 }
1da177e4 8560 }
f77a6a8e 8561
49a359e3
MC
8562 tg3_mem_rx_release(tp);
8563 tg3_mem_tx_release(tp);
8564
1da177e4 8565 if (tp->hw_stats) {
4bae65c8
MC
8566 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8567 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8568 tp->hw_stats = NULL;
8569 }
8570}
8571
8572/*
8573 * Must not be invoked with interrupt sources disabled and
8574 * the hardware shutdown down. Can sleep.
8575 */
8576static int tg3_alloc_consistent(struct tg3 *tp)
8577{
f77a6a8e 8578 int i;
898a56f8 8579
4bae65c8
MC
8580 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8581 sizeof(struct tg3_hw_stats),
8582 &tp->stats_mapping,
1f9061d2 8583 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8584 if (!tp->hw_stats)
1da177e4
LT
8585 goto err_out;
8586
f77a6a8e
MC
8587 for (i = 0; i < tp->irq_cnt; i++) {
8588 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8589 struct tg3_hw_status *sblk;
1da177e4 8590
4bae65c8
MC
8591 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8592 TG3_HW_STATUS_SIZE,
8593 &tnapi->status_mapping,
1f9061d2 8594 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8595 if (!tnapi->hw_status)
8596 goto err_out;
898a56f8 8597
8d9d7cfc
MC
8598 sblk = tnapi->hw_status;
8599
49a359e3 8600 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8601 u16 *prodptr = NULL;
8fea32b9 8602
49a359e3
MC
8603 /*
8604 * When RSS is enabled, the status block format changes
8605 * slightly. The "rx_jumbo_consumer", "reserved",
8606 * and "rx_mini_consumer" members get mapped to the
8607 * other three rx return ring producer indexes.
8608 */
8609 switch (i) {
8610 case 1:
8611 prodptr = &sblk->idx[0].rx_producer;
8612 break;
8613 case 2:
8614 prodptr = &sblk->rx_jumbo_consumer;
8615 break;
8616 case 3:
8617 prodptr = &sblk->reserved;
8618 break;
8619 case 4:
8620 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8621 break;
8622 }
49a359e3
MC
8623 tnapi->rx_rcb_prod_idx = prodptr;
8624 } else {
8d9d7cfc 8625 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8626 }
f77a6a8e 8627 }
1da177e4 8628
49a359e3
MC
8629 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8630 goto err_out;
8631
1da177e4
LT
8632 return 0;
8633
8634err_out:
8635 tg3_free_consistent(tp);
8636 return -ENOMEM;
8637}
8638
8639#define MAX_WAIT_CNT 1000
8640
8641/* To stop a block, clear the enable bit and poll till it
8642 * clears. tp->lock is held.
8643 */
953c96e0 8644static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8645{
8646 unsigned int i;
8647 u32 val;
8648
63c3a66f 8649 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8650 switch (ofs) {
8651 case RCVLSC_MODE:
8652 case DMAC_MODE:
8653 case MBFREE_MODE:
8654 case BUFMGR_MODE:
8655 case MEMARB_MODE:
8656 /* We can't enable/disable these bits of the
8657 * 5705/5750, just say success.
8658 */
8659 return 0;
8660
8661 default:
8662 break;
855e1111 8663 }
1da177e4
LT
8664 }
8665
8666 val = tr32(ofs);
8667 val &= ~enable_bit;
8668 tw32_f(ofs, val);
8669
8670 for (i = 0; i < MAX_WAIT_CNT; i++) {
8671 udelay(100);
8672 val = tr32(ofs);
8673 if ((val & enable_bit) == 0)
8674 break;
8675 }
8676
b3b7d6be 8677 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8678 dev_err(&tp->pdev->dev,
8679 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8680 ofs, enable_bit);
1da177e4
LT
8681 return -ENODEV;
8682 }
8683
8684 return 0;
8685}
8686
8687/* tp->lock is held. */
953c96e0 8688static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8689{
8690 int i, err;
8691
8692 tg3_disable_ints(tp);
8693
8694 tp->rx_mode &= ~RX_MODE_ENABLE;
8695 tw32_f(MAC_RX_MODE, tp->rx_mode);
8696 udelay(10);
8697
b3b7d6be
DM
8698 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8699 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8700 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8701 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8702 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8703 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8704
8705 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8706 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8707 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8708 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8709 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8710 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8711 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8712
8713 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8714 tw32_f(MAC_MODE, tp->mac_mode);
8715 udelay(40);
8716
8717 tp->tx_mode &= ~TX_MODE_ENABLE;
8718 tw32_f(MAC_TX_MODE, tp->tx_mode);
8719
8720 for (i = 0; i < MAX_WAIT_CNT; i++) {
8721 udelay(100);
8722 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8723 break;
8724 }
8725 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8726 dev_err(&tp->pdev->dev,
8727 "%s timed out, TX_MODE_ENABLE will not clear "
8728 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8729 err |= -ENODEV;
1da177e4
LT
8730 }
8731
e6de8ad1 8732 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8733 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8734 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8735
8736 tw32(FTQ_RESET, 0xffffffff);
8737 tw32(FTQ_RESET, 0x00000000);
8738
b3b7d6be
DM
8739 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8740 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8741
f77a6a8e
MC
8742 for (i = 0; i < tp->irq_cnt; i++) {
8743 struct tg3_napi *tnapi = &tp->napi[i];
8744 if (tnapi->hw_status)
8745 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8746 }
1da177e4 8747
1da177e4
LT
8748 return err;
8749}
8750
ee6a99b5
MC
8751/* Save PCI command register before chip reset */
8752static void tg3_save_pci_state(struct tg3 *tp)
8753{
8a6eac90 8754 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8755}
8756
8757/* Restore PCI state after chip reset */
8758static void tg3_restore_pci_state(struct tg3 *tp)
8759{
8760 u32 val;
8761
8762 /* Re-enable indirect register accesses. */
8763 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8764 tp->misc_host_ctrl);
8765
8766 /* Set MAX PCI retry to zero. */
8767 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8768 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8769 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8770 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8771 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8772 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8773 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8774 PCISTATE_ALLOW_APE_SHMEM_WR |
8775 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8776 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8777
8a6eac90 8778 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8779
2c55a3d0
MC
8780 if (!tg3_flag(tp, PCI_EXPRESS)) {
8781 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8782 tp->pci_cacheline_sz);
8783 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8784 tp->pci_lat_timer);
114342f2 8785 }
5f5c51e3 8786
ee6a99b5 8787 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8788 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8789 u16 pcix_cmd;
8790
8791 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8792 &pcix_cmd);
8793 pcix_cmd &= ~PCI_X_CMD_ERO;
8794 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8795 pcix_cmd);
8796 }
ee6a99b5 8797
63c3a66f 8798 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8799
8800 /* Chip reset on 5780 will reset MSI enable bit,
8801 * so need to restore it.
8802 */
63c3a66f 8803 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8804 u16 ctrl;
8805
8806 pci_read_config_word(tp->pdev,
8807 tp->msi_cap + PCI_MSI_FLAGS,
8808 &ctrl);
8809 pci_write_config_word(tp->pdev,
8810 tp->msi_cap + PCI_MSI_FLAGS,
8811 ctrl | PCI_MSI_FLAGS_ENABLE);
8812 val = tr32(MSGINT_MODE);
8813 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8814 }
8815 }
8816}
8817
1da177e4
LT
8818/* tp->lock is held. */
8819static int tg3_chip_reset(struct tg3 *tp)
8820{
8821 u32 val;
1ee582d8 8822 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8823 int i, err;
1da177e4 8824
f49639e6
DM
8825 tg3_nvram_lock(tp);
8826
77b483f1
MC
8827 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8828
f49639e6
DM
8829 /* No matching tg3_nvram_unlock() after this because
8830 * chip reset below will undo the nvram lock.
8831 */
8832 tp->nvram_lock_cnt = 0;
1da177e4 8833
ee6a99b5
MC
8834 /* GRC_MISC_CFG core clock reset will clear the memory
8835 * enable bit in PCI register 4 and the MSI enable bit
8836 * on some chips, so we save relevant registers here.
8837 */
8838 tg3_save_pci_state(tp);
8839
4153577a 8840 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8841 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8842 tw32(GRC_FASTBOOT_PC, 0);
8843
1da177e4
LT
8844 /*
8845 * We must avoid the readl() that normally takes place.
8846 * It locks machines, causes machine checks, and other
8847 * fun things. So, temporarily disable the 5701
8848 * hardware workaround, while we do the reset.
8849 */
1ee582d8
MC
8850 write_op = tp->write32;
8851 if (write_op == tg3_write_flush_reg32)
8852 tp->write32 = tg3_write32;
1da177e4 8853
d18edcb2
MC
8854 /* Prevent the irq handler from reading or writing PCI registers
8855 * during chip reset when the memory enable bit in the PCI command
8856 * register may be cleared. The chip does not generate interrupt
8857 * at this time, but the irq handler may still be called due to irq
8858 * sharing or irqpoll.
8859 */
63c3a66f 8860 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8861 for (i = 0; i < tp->irq_cnt; i++) {
8862 struct tg3_napi *tnapi = &tp->napi[i];
8863 if (tnapi->hw_status) {
8864 tnapi->hw_status->status = 0;
8865 tnapi->hw_status->status_tag = 0;
8866 }
8867 tnapi->last_tag = 0;
8868 tnapi->last_irq_tag = 0;
b8fa2f3a 8869 }
d18edcb2 8870 smp_mb();
4f125f42
MC
8871
8872 for (i = 0; i < tp->irq_cnt; i++)
8873 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8874
4153577a 8875 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8876 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8877 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8878 }
8879
1da177e4
LT
8880 /* do the reset */
8881 val = GRC_MISC_CFG_CORECLK_RESET;
8882
63c3a66f 8883 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8884 /* Force PCIe 1.0a mode */
4153577a 8885 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8886 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8887 tr32(TG3_PCIE_PHY_TSTCTL) ==
8888 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8889 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8890
4153577a 8891 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8892 tw32(GRC_MISC_CFG, (1 << 29));
8893 val |= (1 << 29);
8894 }
8895 }
8896
4153577a 8897 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8898 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8899 tw32(GRC_VCPU_EXT_CTRL,
8900 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8901 }
8902
f37500d3 8903 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8904 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8905 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8906
1da177e4
LT
8907 tw32(GRC_MISC_CFG, val);
8908
1ee582d8
MC
8909 /* restore 5701 hardware bug workaround write method */
8910 tp->write32 = write_op;
1da177e4
LT
8911
8912 /* Unfortunately, we have to delay before the PCI read back.
8913 * Some 575X chips even will not respond to a PCI cfg access
8914 * when the reset command is given to the chip.
8915 *
8916 * How do these hardware designers expect things to work
8917 * properly if the PCI write is posted for a long period
8918 * of time? It is always necessary to have some method by
8919 * which a register read back can occur to push the write
8920 * out which does the reset.
8921 *
8922 * For most tg3 variants the trick below was working.
8923 * Ho hum...
8924 */
8925 udelay(120);
8926
8927 /* Flush PCI posted writes. The normal MMIO registers
8928 * are inaccessible at this time so this is the only
8929 * way to make this reliably (actually, this is no longer
8930 * the case, see above). I tried to use indirect
8931 * register read/write but this upset some 5701 variants.
8932 */
8933 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8934
8935 udelay(120);
8936
0f49bfbd 8937 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8938 u16 val16;
8939
4153577a 8940 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8941 int j;
1da177e4
LT
8942 u32 cfg_val;
8943
8944 /* Wait for link training to complete. */
86449944 8945 for (j = 0; j < 5000; j++)
1da177e4
LT
8946 udelay(100);
8947
8948 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8949 pci_write_config_dword(tp->pdev, 0xc4,
8950 cfg_val | (1 << 15));
8951 }
5e7dfd0f 8952
e7126997 8953 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8954 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8955 /*
8956 * Older PCIe devices only support the 128 byte
8957 * MPS setting. Enforce the restriction.
5e7dfd0f 8958 */
63c3a66f 8959 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8960 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8961 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8962
5e7dfd0f 8963 /* Clear error status */
0f49bfbd 8964 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8965 PCI_EXP_DEVSTA_CED |
8966 PCI_EXP_DEVSTA_NFED |
8967 PCI_EXP_DEVSTA_FED |
8968 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8969 }
8970
ee6a99b5 8971 tg3_restore_pci_state(tp);
1da177e4 8972
63c3a66f
JP
8973 tg3_flag_clear(tp, CHIP_RESETTING);
8974 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8975
ee6a99b5 8976 val = 0;
63c3a66f 8977 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8978 val = tr32(MEMARB_MODE);
ee6a99b5 8979 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8980
4153577a 8981 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8982 tg3_stop_fw(tp);
8983 tw32(0x5000, 0x400);
8984 }
8985
7e6c63f0
HM
8986 if (tg3_flag(tp, IS_SSB_CORE)) {
8987 /*
8988 * BCM4785: In order to avoid repercussions from using
8989 * potentially defective internal ROM, stop the Rx RISC CPU,
8990 * which is not required.
8991 */
8992 tg3_stop_fw(tp);
8993 tg3_halt_cpu(tp, RX_CPU_BASE);
8994 }
8995
fb03a43f
NS
8996 err = tg3_poll_fw(tp);
8997 if (err)
8998 return err;
8999
1da177e4
LT
9000 tw32(GRC_MODE, tp->grc_mode);
9001
4153577a 9002 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 9003 val = tr32(0xc4);
1da177e4
LT
9004
9005 tw32(0xc4, val | (1 << 15));
9006 }
9007
9008 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 9009 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 9010 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 9011 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
9012 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
9013 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9014 }
9015
f07e9af3 9016 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 9017 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 9018 val = tp->mac_mode;
f07e9af3 9019 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 9020 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 9021 val = tp->mac_mode;
1da177e4 9022 } else
d2394e6b
MC
9023 val = 0;
9024
9025 tw32_f(MAC_MODE, val);
1da177e4
LT
9026 udelay(40);
9027
77b483f1
MC
9028 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9029
0a9140cf
MC
9030 tg3_mdio_start(tp);
9031
63c3a66f 9032 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
9033 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9034 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9035 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 9036 val = tr32(0x7c00);
1da177e4
LT
9037
9038 tw32(0x7c00, val | (1 << 25));
9039 }
9040
4153577a 9041 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
9042 val = tr32(TG3_CPMU_CLCK_ORIDE);
9043 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9044 }
9045
1da177e4 9046 /* Reprobe ASF enable state. */
63c3a66f 9047 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
9048 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9049 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9050
63c3a66f 9051 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
9052 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9053 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9054 u32 nic_cfg;
9055
9056 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9057 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 9058 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 9059 tp->last_event_jiffies = jiffies;
63c3a66f
JP
9060 if (tg3_flag(tp, 5750_PLUS))
9061 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
9062
9063 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9064 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9065 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9066 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9067 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
9068 }
9069 }
9070
9071 return 0;
9072}
9073
65ec698d
MC
9074static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9075static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 9076
1da177e4 9077/* tp->lock is held. */
953c96e0 9078static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9079{
9080 int err;
9081
9082 tg3_stop_fw(tp);
9083
944d980e 9084 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9085
b3b7d6be 9086 tg3_abort_hw(tp, silent);
1da177e4
LT
9087 err = tg3_chip_reset(tp);
9088
953c96e0 9089 __tg3_set_mac_addr(tp, false);
daba2a63 9090
944d980e
MC
9091 tg3_write_sig_legacy(tp, kind);
9092 tg3_write_sig_post_reset(tp, kind);
1da177e4 9093
92feeabf
MC
9094 if (tp->hw_stats) {
9095 /* Save the stats across chip resets... */
b4017c53 9096 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9097 tg3_get_estats(tp, &tp->estats_prev);
9098
9099 /* And make sure the next sample is new data */
9100 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9101 }
9102
1da177e4
LT
9103 if (err)
9104 return err;
9105
9106 return 0;
9107}
9108
1da177e4
LT
9109static int tg3_set_mac_addr(struct net_device *dev, void *p)
9110{
9111 struct tg3 *tp = netdev_priv(dev);
9112 struct sockaddr *addr = p;
953c96e0
JP
9113 int err = 0;
9114 bool skip_mac_1 = false;
1da177e4 9115
f9804ddb 9116 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9117 return -EADDRNOTAVAIL;
f9804ddb 9118
1da177e4
LT
9119 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9120
e75f7c90
MC
9121 if (!netif_running(dev))
9122 return 0;
9123
63c3a66f 9124 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9125 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9126
986e0aeb
MC
9127 addr0_high = tr32(MAC_ADDR_0_HIGH);
9128 addr0_low = tr32(MAC_ADDR_0_LOW);
9129 addr1_high = tr32(MAC_ADDR_1_HIGH);
9130 addr1_low = tr32(MAC_ADDR_1_LOW);
9131
9132 /* Skip MAC addr 1 if ASF is using it. */
9133 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9134 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9135 skip_mac_1 = true;
58712ef9 9136 }
986e0aeb
MC
9137 spin_lock_bh(&tp->lock);
9138 __tg3_set_mac_addr(tp, skip_mac_1);
9139 spin_unlock_bh(&tp->lock);
1da177e4 9140
b9ec6c1b 9141 return err;
1da177e4
LT
9142}
9143
9144/* tp->lock is held. */
9145static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9146 dma_addr_t mapping, u32 maxlen_flags,
9147 u32 nic_addr)
9148{
9149 tg3_write_mem(tp,
9150 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9151 ((u64) mapping >> 32));
9152 tg3_write_mem(tp,
9153 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9154 ((u64) mapping & 0xffffffff));
9155 tg3_write_mem(tp,
9156 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9157 maxlen_flags);
9158
63c3a66f 9159 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9160 tg3_write_mem(tp,
9161 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9162 nic_addr);
9163}
9164
a489b6d9
MC
9165
9166static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9167{
a489b6d9 9168 int i = 0;
b6080e12 9169
63c3a66f 9170 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9171 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9172 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9173 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9174 } else {
9175 tw32(HOSTCC_TXCOL_TICKS, 0);
9176 tw32(HOSTCC_TXMAX_FRAMES, 0);
9177 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9178
9179 for (; i < tp->txq_cnt; i++) {
9180 u32 reg;
9181
9182 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9183 tw32(reg, ec->tx_coalesce_usecs);
9184 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9185 tw32(reg, ec->tx_max_coalesced_frames);
9186 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9187 tw32(reg, ec->tx_max_coalesced_frames_irq);
9188 }
19cfaecc 9189 }
b6080e12 9190
a489b6d9
MC
9191 for (; i < tp->irq_max - 1; i++) {
9192 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9193 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9194 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9195 }
9196}
9197
9198static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9199{
9200 int i = 0;
9201 u32 limit = tp->rxq_cnt;
9202
63c3a66f 9203 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9204 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9205 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9206 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9207 limit--;
19cfaecc 9208 } else {
b6080e12
MC
9209 tw32(HOSTCC_RXCOL_TICKS, 0);
9210 tw32(HOSTCC_RXMAX_FRAMES, 0);
9211 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9212 }
b6080e12 9213
a489b6d9 9214 for (; i < limit; i++) {
b6080e12
MC
9215 u32 reg;
9216
9217 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9218 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9219 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9220 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9221 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9222 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9223 }
9224
9225 for (; i < tp->irq_max - 1; i++) {
9226 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9227 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9228 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9229 }
9230}
19cfaecc 9231
a489b6d9
MC
9232static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9233{
9234 tg3_coal_tx_init(tp, ec);
9235 tg3_coal_rx_init(tp, ec);
9236
9237 if (!tg3_flag(tp, 5705_PLUS)) {
9238 u32 val = ec->stats_block_coalesce_usecs;
9239
9240 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9241 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9242
f4a46d1f 9243 if (!tp->link_up)
a489b6d9
MC
9244 val = 0;
9245
9246 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9247 }
15f9850d 9248}
1da177e4 9249
2d31ecaf
MC
9250/* tp->lock is held. */
9251static void tg3_rings_reset(struct tg3 *tp)
9252{
9253 int i;
f77a6a8e 9254 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
9255 struct tg3_napi *tnapi = &tp->napi[0];
9256
9257 /* Disable all transmit rings but the first. */
63c3a66f 9258 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9259 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 9260 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 9261 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 9262 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 9263 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 9264 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
9265 else
9266 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9267
9268 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9269 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9270 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9271 BDINFO_FLAGS_DISABLED);
9272
9273
9274 /* Disable all receive return rings but the first. */
63c3a66f 9275 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 9276 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 9277 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9278 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
9279 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9280 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 9281 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
9282 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9283 else
9284 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9285
9286 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9287 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9288 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9289 BDINFO_FLAGS_DISABLED);
9290
9291 /* Disable interrupts */
9292 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9293 tp->napi[0].chk_msi_cnt = 0;
9294 tp->napi[0].last_rx_cons = 0;
9295 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9296
9297 /* Zero mailbox registers. */
63c3a66f 9298 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9299 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9300 tp->napi[i].tx_prod = 0;
9301 tp->napi[i].tx_cons = 0;
63c3a66f 9302 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9303 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9304 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9305 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9306 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9307 tp->napi[i].last_rx_cons = 0;
9308 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9309 }
63c3a66f 9310 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9311 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9312 } else {
9313 tp->napi[0].tx_prod = 0;
9314 tp->napi[0].tx_cons = 0;
9315 tw32_mailbox(tp->napi[0].prodmbox, 0);
9316 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9317 }
2d31ecaf
MC
9318
9319 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9320 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9321 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9322 for (i = 0; i < 16; i++)
9323 tw32_tx_mbox(mbox + i * 8, 0);
9324 }
9325
9326 txrcb = NIC_SRAM_SEND_RCB;
9327 rxrcb = NIC_SRAM_RCV_RET_RCB;
9328
9329 /* Clear status block in ram. */
9330 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9331
9332 /* Set status block DMA address */
9333 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9334 ((u64) tnapi->status_mapping >> 32));
9335 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9336 ((u64) tnapi->status_mapping & 0xffffffff));
9337
f77a6a8e
MC
9338 if (tnapi->tx_ring) {
9339 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9340 (TG3_TX_RING_SIZE <<
9341 BDINFO_FLAGS_MAXLEN_SHIFT),
9342 NIC_SRAM_TX_BUFFER_DESC);
9343 txrcb += TG3_BDINFO_SIZE;
9344 }
9345
9346 if (tnapi->rx_rcb) {
9347 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
9348 (tp->rx_ret_ring_mask + 1) <<
9349 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
9350 rxrcb += TG3_BDINFO_SIZE;
9351 }
9352
9353 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9354
f77a6a8e
MC
9355 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9356 u64 mapping = (u64)tnapi->status_mapping;
9357 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9358 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9359
9360 /* Clear status block in ram. */
9361 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9362
19cfaecc
MC
9363 if (tnapi->tx_ring) {
9364 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9365 (TG3_TX_RING_SIZE <<
9366 BDINFO_FLAGS_MAXLEN_SHIFT),
9367 NIC_SRAM_TX_BUFFER_DESC);
9368 txrcb += TG3_BDINFO_SIZE;
9369 }
f77a6a8e
MC
9370
9371 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 9372 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
9373 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
9374
9375 stblk += 8;
f77a6a8e
MC
9376 rxrcb += TG3_BDINFO_SIZE;
9377 }
2d31ecaf
MC
9378}
9379
eb07a940
MC
9380static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9381{
9382 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9383
63c3a66f
JP
9384 if (!tg3_flag(tp, 5750_PLUS) ||
9385 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9386 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9387 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9388 tg3_flag(tp, 57765_PLUS))
eb07a940 9389 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9390 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9391 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9392 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9393 else
9394 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9395
9396 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9397 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9398
9399 val = min(nic_rep_thresh, host_rep_thresh);
9400 tw32(RCVBDI_STD_THRESH, val);
9401
63c3a66f 9402 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9403 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9404
63c3a66f 9405 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9406 return;
9407
513aa6ea 9408 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9409
9410 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9411
9412 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9413 tw32(RCVBDI_JUMBO_THRESH, val);
9414
63c3a66f 9415 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9416 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9417}
9418
ccd5ba9d
MC
9419static inline u32 calc_crc(unsigned char *buf, int len)
9420{
9421 u32 reg;
9422 u32 tmp;
9423 int j, k;
9424
9425 reg = 0xffffffff;
9426
9427 for (j = 0; j < len; j++) {
9428 reg ^= buf[j];
9429
9430 for (k = 0; k < 8; k++) {
9431 tmp = reg & 0x01;
9432
9433 reg >>= 1;
9434
9435 if (tmp)
9436 reg ^= 0xedb88320;
9437 }
9438 }
9439
9440 return ~reg;
9441}
9442
9443static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9444{
9445 /* accept or reject all multicast frames */
9446 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9447 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9448 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9449 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9450}
9451
9452static void __tg3_set_rx_mode(struct net_device *dev)
9453{
9454 struct tg3 *tp = netdev_priv(dev);
9455 u32 rx_mode;
9456
9457 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9458 RX_MODE_KEEP_VLAN_TAG);
9459
9460#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9461 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9462 * flag clear.
9463 */
9464 if (!tg3_flag(tp, ENABLE_ASF))
9465 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9466#endif
9467
9468 if (dev->flags & IFF_PROMISC) {
9469 /* Promiscuous mode. */
9470 rx_mode |= RX_MODE_PROMISC;
9471 } else if (dev->flags & IFF_ALLMULTI) {
9472 /* Accept all multicast. */
9473 tg3_set_multi(tp, 1);
9474 } else if (netdev_mc_empty(dev)) {
9475 /* Reject all multicast. */
9476 tg3_set_multi(tp, 0);
9477 } else {
9478 /* Accept one or more multicast(s). */
9479 struct netdev_hw_addr *ha;
9480 u32 mc_filter[4] = { 0, };
9481 u32 regidx;
9482 u32 bit;
9483 u32 crc;
9484
9485 netdev_for_each_mc_addr(ha, dev) {
9486 crc = calc_crc(ha->addr, ETH_ALEN);
9487 bit = ~crc & 0x7f;
9488 regidx = (bit & 0x60) >> 5;
9489 bit &= 0x1f;
9490 mc_filter[regidx] |= (1 << bit);
9491 }
9492
9493 tw32(MAC_HASH_REG_0, mc_filter[0]);
9494 tw32(MAC_HASH_REG_1, mc_filter[1]);
9495 tw32(MAC_HASH_REG_2, mc_filter[2]);
9496 tw32(MAC_HASH_REG_3, mc_filter[3]);
9497 }
9498
9499 if (rx_mode != tp->rx_mode) {
9500 tp->rx_mode = rx_mode;
9501 tw32_f(MAC_RX_MODE, rx_mode);
9502 udelay(10);
9503 }
9504}
9505
9102426a 9506static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9507{
9508 int i;
9509
9510 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9511 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9512}
9513
9514static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9515{
9516 int i;
9517
9518 if (!tg3_flag(tp, SUPPORT_MSIX))
9519 return;
9520
0b3ba055 9521 if (tp->rxq_cnt == 1) {
bcebcc46 9522 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9523 return;
9524 }
9525
9526 /* Validate table against current IRQ count */
9527 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9528 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9529 break;
9530 }
9531
9532 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9533 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9534}
9535
90415477 9536static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9537{
9538 int i = 0;
9539 u32 reg = MAC_RSS_INDIR_TBL_0;
9540
9541 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9542 u32 val = tp->rss_ind_tbl[i];
9543 i++;
9544 for (; i % 8; i++) {
9545 val <<= 4;
9546 val |= tp->rss_ind_tbl[i];
9547 }
9548 tw32(reg, val);
9549 reg += 4;
9550 }
9551}
9552
1da177e4 9553/* tp->lock is held. */
953c96e0 9554static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9555{
9556 u32 val, rdmac_mode;
9557 int i, err, limit;
8fea32b9 9558 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9559
9560 tg3_disable_ints(tp);
9561
9562 tg3_stop_fw(tp);
9563
9564 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9565
63c3a66f 9566 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9567 tg3_abort_hw(tp, 1);
1da177e4 9568
fdad8de4
NS
9569 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9570 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9571 tg3_phy_pull_config(tp);
400dfbaa 9572 tg3_eee_pull_config(tp, NULL);
fdad8de4
NS
9573 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9574 }
9575
400dfbaa
NS
9576 /* Enable MAC control of LPI */
9577 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
9578 tg3_setup_eee(tp);
9579
603f1173 9580 if (reset_phy)
d4d2c558
MC
9581 tg3_phy_reset(tp);
9582
1da177e4
LT
9583 err = tg3_chip_reset(tp);
9584 if (err)
9585 return err;
9586
9587 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9588
4153577a 9589 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9590 val = tr32(TG3_CPMU_CTRL);
9591 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9592 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9593
9594 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9595 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9596 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9597 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9598
9599 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9600 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9601 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9602 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9603
9604 val = tr32(TG3_CPMU_HST_ACC);
9605 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9606 val |= CPMU_HST_ACC_MACCLK_6_25;
9607 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9608 }
9609
4153577a 9610 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9611 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9612 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9613 PCIE_PWR_MGMT_L1_THRESH_4MS;
9614 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9615
9616 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9617 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9618
9619 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9620
f40386c8
MC
9621 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9622 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9623 }
9624
63c3a66f 9625 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9626 u32 grc_mode = tr32(GRC_MODE);
9627
9628 /* Access the lower 1K of PL PCIE block registers. */
9629 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9630 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9631
9632 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9633 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9634 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9635
9636 tw32(GRC_MODE, grc_mode);
9637 }
9638
55086ad9 9639 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9640 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9641 u32 grc_mode = tr32(GRC_MODE);
cea46462 9642
5093eedc
MC
9643 /* Access the lower 1K of PL PCIE block registers. */
9644 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9645 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9646
5093eedc
MC
9647 val = tr32(TG3_PCIE_TLDLPL_PORT +
9648 TG3_PCIE_PL_LO_PHYCTL5);
9649 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9650 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9651
5093eedc
MC
9652 tw32(GRC_MODE, grc_mode);
9653 }
a977dbe8 9654
4153577a 9655 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9656 u32 grc_mode;
9657
9658 /* Fix transmit hangs */
9659 val = tr32(TG3_CPMU_PADRNG_CTL);
9660 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9661 tw32(TG3_CPMU_PADRNG_CTL, val);
9662
9663 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9664
9665 /* Access the lower 1K of DL PCIE block registers. */
9666 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9667 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9668
9669 val = tr32(TG3_PCIE_TLDLPL_PORT +
9670 TG3_PCIE_DL_LO_FTSMAX);
9671 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9672 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9673 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9674
9675 tw32(GRC_MODE, grc_mode);
9676 }
9677
a977dbe8
MC
9678 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9679 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9680 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9681 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9682 }
9683
1da177e4
LT
9684 /* This works around an issue with Athlon chipsets on
9685 * B3 tigon3 silicon. This bit has no effect on any
9686 * other revision. But do not set this on PCI Express
795d01c5 9687 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9688 */
63c3a66f
JP
9689 if (!tg3_flag(tp, CPMU_PRESENT)) {
9690 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9691 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9692 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9693 }
1da177e4 9694
4153577a 9695 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9696 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9697 val = tr32(TG3PCI_PCISTATE);
9698 val |= PCISTATE_RETRY_SAME_DMA;
9699 tw32(TG3PCI_PCISTATE, val);
9700 }
9701
63c3a66f 9702 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9703 /* Allow reads and writes to the
9704 * APE register and memory space.
9705 */
9706 val = tr32(TG3PCI_PCISTATE);
9707 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9708 PCISTATE_ALLOW_APE_SHMEM_WR |
9709 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9710 tw32(TG3PCI_PCISTATE, val);
9711 }
9712
4153577a 9713 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9714 /* Enable some hw fixes. */
9715 val = tr32(TG3PCI_MSI_DATA);
9716 val |= (1 << 26) | (1 << 28) | (1 << 29);
9717 tw32(TG3PCI_MSI_DATA, val);
9718 }
9719
9720 /* Descriptor ring init may make accesses to the
9721 * NIC SRAM area to setup the TX descriptors, so we
9722 * can only do this after the hardware has been
9723 * successfully reset.
9724 */
32d8c572
MC
9725 err = tg3_init_rings(tp);
9726 if (err)
9727 return err;
1da177e4 9728
63c3a66f 9729 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9730 val = tr32(TG3PCI_DMA_RW_CTRL) &
9731 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9732 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9733 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9734 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9735 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9736 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9737 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9738 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9739 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9740 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9741 /* This value is determined during the probe time DMA
9742 * engine test, tg3_test_dma.
9743 */
9744 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9745 }
1da177e4
LT
9746
9747 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9748 GRC_MODE_4X_NIC_SEND_RINGS |
9749 GRC_MODE_NO_TX_PHDR_CSUM |
9750 GRC_MODE_NO_RX_PHDR_CSUM);
9751 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9752
9753 /* Pseudo-header checksum is done by hardware logic and not
9754 * the offload processers, so make the chip do the pseudo-
9755 * header checksums on receive. For transmit it is more
9756 * convenient to do the pseudo-header checksum in software
9757 * as Linux does that on transmit for us in all cases.
9758 */
9759 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9760
fb4ce8ad
MC
9761 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9762 if (tp->rxptpctl)
9763 tw32(TG3_RX_PTP_CTL,
9764 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9765
9766 if (tg3_flag(tp, PTP_CAPABLE))
9767 val |= GRC_MODE_TIME_SYNC_ENABLE;
9768
9769 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9770
9771 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9772 val = tr32(GRC_MISC_CFG);
9773 val &= ~0xff;
9774 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9775 tw32(GRC_MISC_CFG, val);
9776
9777 /* Initialize MBUF/DESC pool. */
63c3a66f 9778 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9779 /* Do nothing. */
4153577a 9780 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9781 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9782 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9783 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9784 else
9785 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9786 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9787 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9788 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9789 int fw_len;
9790
077f849d 9791 fw_len = tp->fw_len;
1da177e4
LT
9792 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9793 tw32(BUFMGR_MB_POOL_ADDR,
9794 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9795 tw32(BUFMGR_MB_POOL_SIZE,
9796 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9797 }
1da177e4 9798
0f893dc6 9799 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9800 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9801 tp->bufmgr_config.mbuf_read_dma_low_water);
9802 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9803 tp->bufmgr_config.mbuf_mac_rx_low_water);
9804 tw32(BUFMGR_MB_HIGH_WATER,
9805 tp->bufmgr_config.mbuf_high_water);
9806 } else {
9807 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9808 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9809 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9810 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9811 tw32(BUFMGR_MB_HIGH_WATER,
9812 tp->bufmgr_config.mbuf_high_water_jumbo);
9813 }
9814 tw32(BUFMGR_DMA_LOW_WATER,
9815 tp->bufmgr_config.dma_low_water);
9816 tw32(BUFMGR_DMA_HIGH_WATER,
9817 tp->bufmgr_config.dma_high_water);
9818
d309a46e 9819 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9820 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9821 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9822 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9823 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9824 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9825 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9826 tw32(BUFMGR_MODE, val);
1da177e4
LT
9827 for (i = 0; i < 2000; i++) {
9828 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9829 break;
9830 udelay(10);
9831 }
9832 if (i >= 2000) {
05dbe005 9833 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9834 return -ENODEV;
9835 }
9836
4153577a 9837 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9838 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9839
eb07a940 9840 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9841
9842 /* Initialize TG3_BDINFO's at:
9843 * RCVDBDI_STD_BD: standard eth size rx ring
9844 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9845 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9846 *
9847 * like so:
9848 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9849 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9850 * ring attribute flags
9851 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9852 *
9853 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9854 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9855 *
9856 * The size of each ring is fixed in the firmware, but the location is
9857 * configurable.
9858 */
9859 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9860 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9861 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9862 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9863 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9864 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9865 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9866
fdb72b38 9867 /* Disable the mini ring */
63c3a66f 9868 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9869 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9870 BDINFO_FLAGS_DISABLED);
9871
fdb72b38
MC
9872 /* Program the jumbo buffer descriptor ring control
9873 * blocks on those devices that have them.
9874 */
4153577a 9875 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9876 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9877
63c3a66f 9878 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9879 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9880 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9881 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9882 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9883 val = TG3_RX_JMB_RING_SIZE(tp) <<
9884 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9885 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9886 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9887 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9888 tg3_flag(tp, 57765_CLASS) ||
4153577a 9889 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9890 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9891 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9892 } else {
9893 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9894 BDINFO_FLAGS_DISABLED);
9895 }
9896
63c3a66f 9897 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9898 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9899 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9900 val |= (TG3_RX_STD_DMA_SZ << 2);
9901 } else
04380d40 9902 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9903 } else
de9f5230 9904 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9905
9906 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9907
411da640 9908 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9909 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9910
63c3a66f
JP
9911 tpr->rx_jmb_prod_idx =
9912 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9913 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9914
2d31ecaf
MC
9915 tg3_rings_reset(tp);
9916
1da177e4 9917 /* Initialize MAC address and backoff seed. */
953c96e0 9918 __tg3_set_mac_addr(tp, false);
1da177e4
LT
9919
9920 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9921 tw32(MAC_RX_MTU_SIZE,
9922 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9923
9924 /* The slot time is changed by tg3_setup_phy if we
9925 * run at gigabit with half duplex.
9926 */
f2096f94
MC
9927 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9928 (6 << TX_LENGTHS_IPG_SHIFT) |
9929 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9930
4153577a
JP
9931 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9932 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9933 val |= tr32(MAC_TX_LENGTHS) &
9934 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9935 TX_LENGTHS_CNT_DWN_VAL_MSK);
9936
9937 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9938
9939 /* Receive rules. */
9940 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9941 tw32(RCVLPC_CONFIG, 0x0181);
9942
9943 /* Calculate RDMAC_MODE setting early, we need it to determine
9944 * the RCVLPC_STATE_ENABLE mask.
9945 */
9946 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9947 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9948 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9949 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9950 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9951
4153577a 9952 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9953 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9954
4153577a
JP
9955 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9956 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9957 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9958 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9959 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9960 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9961
4153577a
JP
9962 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9963 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9964 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9965 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9966 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9967 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9968 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9969 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9970 }
9971 }
9972
63c3a66f 9973 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9974 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9975
4153577a 9976 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9977 tp->dma_limit = 0;
9978 if (tp->dev->mtu <= ETH_DATA_LEN) {
9979 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9980 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9981 }
9982 }
9983
63c3a66f
JP
9984 if (tg3_flag(tp, HW_TSO_1) ||
9985 tg3_flag(tp, HW_TSO_2) ||
9986 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9987 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9988
108a6c16 9989 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9990 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9991 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 9992 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 9993
4153577a
JP
9994 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9995 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9996 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
9997
4153577a
JP
9998 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
9999 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10000 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10001 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 10002 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
10003 u32 tgtreg;
10004
4153577a 10005 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10006 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10007 else
10008 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10009
10010 val = tr32(tgtreg);
4153577a
JP
10011 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10012 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
10013 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10014 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10015 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10016 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10017 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10018 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 10019 }
c65a17f4 10020 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
10021 }
10022
4153577a
JP
10023 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10024 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10025 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
10026 u32 tgtreg;
10027
4153577a 10028 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10029 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10030 else
10031 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10032
10033 val = tr32(tgtreg);
10034 tw32(tgtreg, val |
d309a46e
MC
10035 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10036 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10037 }
10038
1da177e4 10039 /* Receive/send statistics. */
63c3a66f 10040 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
10041 val = tr32(RCVLPC_STATS_ENABLE);
10042 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10043 tw32(RCVLPC_STATS_ENABLE, val);
10044 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 10045 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10046 val = tr32(RCVLPC_STATS_ENABLE);
10047 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10048 tw32(RCVLPC_STATS_ENABLE, val);
10049 } else {
10050 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10051 }
10052 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10053 tw32(SNDDATAI_STATSENAB, 0xffffff);
10054 tw32(SNDDATAI_STATSCTRL,
10055 (SNDDATAI_SCTRL_ENABLE |
10056 SNDDATAI_SCTRL_FASTUPD));
10057
10058 /* Setup host coalescing engine. */
10059 tw32(HOSTCC_MODE, 0);
10060 for (i = 0; i < 2000; i++) {
10061 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10062 break;
10063 udelay(10);
10064 }
10065
d244c892 10066 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 10067
63c3a66f 10068 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10069 /* Status/statistics block address. See tg3_timer,
10070 * the tg3_periodic_fetch_stats call there, and
10071 * tg3_get_stats to see how this works for 5705/5750 chips.
10072 */
1da177e4
LT
10073 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10074 ((u64) tp->stats_mapping >> 32));
10075 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10076 ((u64) tp->stats_mapping & 0xffffffff));
10077 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10078
1da177e4 10079 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10080
10081 /* Clear statistics and status block memory areas */
10082 for (i = NIC_SRAM_STATS_BLK;
10083 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10084 i += sizeof(u32)) {
10085 tg3_write_mem(tp, i, 0);
10086 udelay(40);
10087 }
1da177e4
LT
10088 }
10089
10090 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10091
10092 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10093 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10094 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10095 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10096
f07e9af3
MC
10097 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10098 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10099 /* reset to prevent losing 1st rx packet intermittently */
10100 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10101 udelay(10);
10102 }
10103
3bda1258 10104 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10105 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10106 MAC_MODE_FHDE_ENABLE;
10107 if (tg3_flag(tp, ENABLE_APE))
10108 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10109 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10110 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10111 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10112 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10113 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10114 udelay(40);
10115
314fba34 10116 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10117 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10118 * register to preserve the GPIO settings for LOMs. The GPIOs,
10119 * whether used as inputs or outputs, are set by boot code after
10120 * reset.
10121 */
63c3a66f 10122 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10123 u32 gpio_mask;
10124
9d26e213
MC
10125 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10126 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10127 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10128
4153577a 10129 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10130 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10131 GRC_LCLCTRL_GPIO_OUTPUT3;
10132
4153577a 10133 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10134 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10135
aaf84465 10136 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10137 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10138
10139 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10140 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10141 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10142 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10143 }
1da177e4
LT
10144 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10145 udelay(100);
10146
c3b5003b 10147 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10148 val = tr32(MSGINT_MODE);
c3b5003b
MC
10149 val |= MSGINT_MODE_ENABLE;
10150 if (tp->irq_cnt > 1)
10151 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10152 if (!tg3_flag(tp, 1SHOT_MSI))
10153 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10154 tw32(MSGINT_MODE, val);
10155 }
10156
63c3a66f 10157 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10158 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10159 udelay(40);
10160 }
10161
10162 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10163 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10164 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10165 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10166 WDMAC_MODE_LNGREAD_ENAB);
10167
4153577a
JP
10168 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10169 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10170 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10171 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10172 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10173 /* nothing */
10174 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10175 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10176 val |= WDMAC_MODE_RX_ACCEL;
10177 }
10178 }
10179
d9ab5ad1 10180 /* Enable host coalescing bug fix */
63c3a66f 10181 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10182 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10183
4153577a 10184 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10185 val |= WDMAC_MODE_BURST_ALL_DATA;
10186
1da177e4
LT
10187 tw32_f(WDMAC_MODE, val);
10188 udelay(40);
10189
63c3a66f 10190 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10191 u16 pcix_cmd;
10192
10193 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10194 &pcix_cmd);
4153577a 10195 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10196 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10197 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10198 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10199 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10200 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10201 }
9974a356
MC
10202 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10203 pcix_cmd);
1da177e4
LT
10204 }
10205
10206 tw32_f(RDMAC_MODE, rdmac_mode);
10207 udelay(40);
10208
4153577a 10209 if (tg3_asic_rev(tp) == ASIC_REV_5719) {
091f0ea3
MC
10210 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10211 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10212 break;
10213 }
10214 if (i < TG3_NUM_RDMA_CHANNELS) {
10215 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10216 val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
10217 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10218 tg3_flag_set(tp, 5719_RDMA_BUG);
10219 }
10220 }
10221
1da177e4 10222 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10223 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10224 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10225
4153577a 10226 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10227 tw32(SNDDATAC_MODE,
10228 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10229 else
10230 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10231
1da177e4
LT
10232 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10233 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10234 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10235 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10236 val |= RCVDBDI_MODE_LRG_RING_SZ;
10237 tw32(RCVDBDI_MODE, val);
1da177e4 10238 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10239 if (tg3_flag(tp, HW_TSO_1) ||
10240 tg3_flag(tp, HW_TSO_2) ||
10241 tg3_flag(tp, HW_TSO_3))
1da177e4 10242 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10243 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10244 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10245 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10246 tw32(SNDBDI_MODE, val);
1da177e4
LT
10247 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10248
4153577a 10249 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10250 err = tg3_load_5701_a0_firmware_fix(tp);
10251 if (err)
10252 return err;
10253 }
10254
c4dab506
NS
10255 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10256 /* Ignore any errors for the firmware download. If download
10257 * fails, the device will operate with EEE disabled
10258 */
10259 tg3_load_57766_firmware(tp);
10260 }
10261
63c3a66f 10262 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10263 err = tg3_load_tso_firmware(tp);
10264 if (err)
10265 return err;
10266 }
1da177e4
LT
10267
10268 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10269
63c3a66f 10270 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10271 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10272 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10273
4153577a
JP
10274 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10275 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10276 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10277 tp->tx_mode &= ~val;
10278 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10279 }
10280
1da177e4
LT
10281 tw32_f(MAC_TX_MODE, tp->tx_mode);
10282 udelay(100);
10283
63c3a66f 10284 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10285 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10286
10287 /* Setup the "secret" hash key. */
10288 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10289 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10290 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10291 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10292 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10293 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10294 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10295 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10296 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10297 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10298 }
10299
1da177e4 10300 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10301 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10302 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10303
63c3a66f 10304 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10305 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10306 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10307 RX_MODE_RSS_IPV6_HASH_EN |
10308 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10309 RX_MODE_RSS_IPV4_HASH_EN |
10310 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10311
1da177e4
LT
10312 tw32_f(MAC_RX_MODE, tp->rx_mode);
10313 udelay(10);
10314
1da177e4
LT
10315 tw32(MAC_LED_CTRL, tp->led_ctrl);
10316
10317 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10318 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10319 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10320 udelay(10);
10321 }
10322 tw32_f(MAC_RX_MODE, tp->rx_mode);
10323 udelay(10);
10324
f07e9af3 10325 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10326 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10327 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10328 /* Set drive transmission level to 1.2V */
10329 /* only if the signal pre-emphasis bit is not set */
10330 val = tr32(MAC_SERDES_CFG);
10331 val &= 0xfffff000;
10332 val |= 0x880;
10333 tw32(MAC_SERDES_CFG, val);
10334 }
4153577a 10335 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10336 tw32(MAC_SERDES_CFG, 0x616000);
10337 }
10338
10339 /* Prevent chip from dropping frames when flow control
10340 * is enabled.
10341 */
55086ad9 10342 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10343 val = 1;
10344 else
10345 val = 2;
10346 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10347
4153577a 10348 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10349 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10350 /* Use hardware link auto-negotiation */
63c3a66f 10351 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10352 }
10353
f07e9af3 10354 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10355 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10356 u32 tmp;
10357
10358 tmp = tr32(SERDES_RX_CTRL);
10359 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10360 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10361 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10362 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10363 }
10364
63c3a66f 10365 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10366 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10367 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10368
953c96e0 10369 err = tg3_setup_phy(tp, false);
dd477003
MC
10370 if (err)
10371 return err;
1da177e4 10372
f07e9af3
MC
10373 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10374 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10375 u32 tmp;
10376
10377 /* Clear CRC stats. */
10378 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10379 tg3_writephy(tp, MII_TG3_TEST1,
10380 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10381 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10382 }
1da177e4
LT
10383 }
10384 }
10385
10386 __tg3_set_rx_mode(tp->dev);
10387
10388 /* Initialize receive rules. */
10389 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10390 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10391 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10392 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10393
63c3a66f 10394 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10395 limit = 8;
10396 else
10397 limit = 16;
63c3a66f 10398 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10399 limit -= 4;
10400 switch (limit) {
10401 case 16:
10402 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10403 case 15:
10404 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10405 case 14:
10406 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10407 case 13:
10408 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10409 case 12:
10410 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10411 case 11:
10412 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10413 case 10:
10414 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10415 case 9:
10416 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10417 case 8:
10418 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10419 case 7:
10420 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10421 case 6:
10422 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10423 case 5:
10424 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10425 case 4:
10426 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10427 case 3:
10428 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10429 case 2:
10430 case 1:
10431
10432 default:
10433 break;
855e1111 10434 }
1da177e4 10435
63c3a66f 10436 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10437 /* Write our heartbeat update interval to APE. */
10438 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10439 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10440
1da177e4
LT
10441 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10442
1da177e4
LT
10443 return 0;
10444}
10445
10446/* Called at device open time to get the chip ready for
10447 * packet processing. Invoked with tp->lock held.
10448 */
953c96e0 10449static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10450{
1da177e4
LT
10451 tg3_switch_clocks(tp);
10452
10453 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10454
2f751b67 10455 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10456}
10457
aed93e0b
MC
10458static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10459{
10460 int i;
10461
10462 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10463 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10464
10465 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10466 off += len;
10467
10468 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10469 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10470 memset(ocir, 0, TG3_OCIR_LEN);
10471 }
10472}
10473
10474/* sysfs attributes for hwmon */
10475static ssize_t tg3_show_temp(struct device *dev,
10476 struct device_attribute *devattr, char *buf)
10477{
10478 struct pci_dev *pdev = to_pci_dev(dev);
10479 struct net_device *netdev = pci_get_drvdata(pdev);
10480 struct tg3 *tp = netdev_priv(netdev);
10481 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10482 u32 temperature;
10483
10484 spin_lock_bh(&tp->lock);
10485 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10486 sizeof(temperature));
10487 spin_unlock_bh(&tp->lock);
10488 return sprintf(buf, "%u\n", temperature);
10489}
10490
10491
10492static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10493 TG3_TEMP_SENSOR_OFFSET);
10494static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10495 TG3_TEMP_CAUTION_OFFSET);
10496static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10497 TG3_TEMP_MAX_OFFSET);
10498
10499static struct attribute *tg3_attributes[] = {
10500 &sensor_dev_attr_temp1_input.dev_attr.attr,
10501 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10502 &sensor_dev_attr_temp1_max.dev_attr.attr,
10503 NULL
10504};
10505
10506static const struct attribute_group tg3_group = {
10507 .attrs = tg3_attributes,
10508};
10509
aed93e0b
MC
10510static void tg3_hwmon_close(struct tg3 *tp)
10511{
aed93e0b
MC
10512 if (tp->hwmon_dev) {
10513 hwmon_device_unregister(tp->hwmon_dev);
10514 tp->hwmon_dev = NULL;
10515 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10516 }
aed93e0b
MC
10517}
10518
10519static void tg3_hwmon_open(struct tg3 *tp)
10520{
aed93e0b
MC
10521 int i, err;
10522 u32 size = 0;
10523 struct pci_dev *pdev = tp->pdev;
10524 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10525
10526 tg3_sd_scan_scratchpad(tp, ocirs);
10527
10528 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10529 if (!ocirs[i].src_data_length)
10530 continue;
10531
10532 size += ocirs[i].src_hdr_length;
10533 size += ocirs[i].src_data_length;
10534 }
10535
10536 if (!size)
10537 return;
10538
10539 /* Register hwmon sysfs hooks */
10540 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10541 if (err) {
10542 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10543 return;
10544 }
10545
10546 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10547 if (IS_ERR(tp->hwmon_dev)) {
10548 tp->hwmon_dev = NULL;
10549 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10550 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10551 }
aed93e0b
MC
10552}
10553
10554
1da177e4
LT
10555#define TG3_STAT_ADD32(PSTAT, REG) \
10556do { u32 __val = tr32(REG); \
10557 (PSTAT)->low += __val; \
10558 if ((PSTAT)->low < __val) \
10559 (PSTAT)->high += 1; \
10560} while (0)
10561
10562static void tg3_periodic_fetch_stats(struct tg3 *tp)
10563{
10564 struct tg3_hw_stats *sp = tp->hw_stats;
10565
f4a46d1f 10566 if (!tp->link_up)
1da177e4
LT
10567 return;
10568
10569 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10570 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10571 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10572 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10573 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10574 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10575 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10576 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10577 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10578 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10579 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10580 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10581 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
091f0ea3
MC
10582 if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
10583 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10584 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10585 u32 val;
10586
10587 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
10588 val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
10589 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
10590 tg3_flag_clear(tp, 5719_RDMA_BUG);
10591 }
1da177e4
LT
10592
10593 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10594 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10595 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10596 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10597 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10598 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10599 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10600 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10601 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10602 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10603 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10604 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10605 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10606 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10607
10608 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10609 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10610 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10611 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10612 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10613 } else {
10614 u32 val = tr32(HOSTCC_FLOW_ATTN);
10615 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10616 if (val) {
10617 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10618 sp->rx_discards.low += val;
10619 if (sp->rx_discards.low < val)
10620 sp->rx_discards.high += 1;
10621 }
10622 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10623 }
463d305b 10624 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10625}
10626
0e6cf6a9
MC
10627static void tg3_chk_missed_msi(struct tg3 *tp)
10628{
10629 u32 i;
10630
10631 for (i = 0; i < tp->irq_cnt; i++) {
10632 struct tg3_napi *tnapi = &tp->napi[i];
10633
10634 if (tg3_has_work(tnapi)) {
10635 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10636 tnapi->last_tx_cons == tnapi->tx_cons) {
10637 if (tnapi->chk_msi_cnt < 1) {
10638 tnapi->chk_msi_cnt++;
10639 return;
10640 }
7f230735 10641 tg3_msi(0, tnapi);
0e6cf6a9
MC
10642 }
10643 }
10644 tnapi->chk_msi_cnt = 0;
10645 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10646 tnapi->last_tx_cons = tnapi->tx_cons;
10647 }
10648}
10649
1da177e4
LT
10650static void tg3_timer(unsigned long __opaque)
10651{
10652 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10653
5b190624 10654 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10655 goto restart_timer;
10656
f47c11ee 10657 spin_lock(&tp->lock);
1da177e4 10658
4153577a 10659 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10660 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10661 tg3_chk_missed_msi(tp);
10662
7e6c63f0
HM
10663 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10664 /* BCM4785: Flush posted writes from GbE to host memory. */
10665 tr32(HOSTCC_MODE);
10666 }
10667
63c3a66f 10668 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10669 /* All of this garbage is because when using non-tagged
10670 * IRQ status the mailbox/status_block protocol the chip
10671 * uses with the cpu is race prone.
10672 */
898a56f8 10673 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10674 tw32(GRC_LOCAL_CTRL,
10675 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10676 } else {
10677 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10678 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10679 }
1da177e4 10680
fac9b83e 10681 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10682 spin_unlock(&tp->lock);
db219973 10683 tg3_reset_task_schedule(tp);
5b190624 10684 goto restart_timer;
fac9b83e 10685 }
1da177e4
LT
10686 }
10687
1da177e4
LT
10688 /* This part only runs once per second. */
10689 if (!--tp->timer_counter) {
63c3a66f 10690 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10691 tg3_periodic_fetch_stats(tp);
10692
b0c5943f
MC
10693 if (tp->setlpicnt && !--tp->setlpicnt)
10694 tg3_phy_eee_enable(tp);
52b02d04 10695
63c3a66f 10696 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10697 u32 mac_stat;
10698 int phy_event;
10699
10700 mac_stat = tr32(MAC_STATUS);
10701
10702 phy_event = 0;
f07e9af3 10703 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10704 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10705 phy_event = 1;
10706 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10707 phy_event = 1;
10708
10709 if (phy_event)
953c96e0 10710 tg3_setup_phy(tp, false);
63c3a66f 10711 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10712 u32 mac_stat = tr32(MAC_STATUS);
10713 int need_setup = 0;
10714
f4a46d1f 10715 if (tp->link_up &&
1da177e4
LT
10716 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10717 need_setup = 1;
10718 }
f4a46d1f 10719 if (!tp->link_up &&
1da177e4
LT
10720 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10721 MAC_STATUS_SIGNAL_DET))) {
10722 need_setup = 1;
10723 }
10724 if (need_setup) {
3d3ebe74
MC
10725 if (!tp->serdes_counter) {
10726 tw32_f(MAC_MODE,
10727 (tp->mac_mode &
10728 ~MAC_MODE_PORT_MODE_MASK));
10729 udelay(40);
10730 tw32_f(MAC_MODE, tp->mac_mode);
10731 udelay(40);
10732 }
953c96e0 10733 tg3_setup_phy(tp, false);
1da177e4 10734 }
f07e9af3 10735 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10736 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10737 tg3_serdes_parallel_detect(tp);
57d8b880 10738 }
1da177e4
LT
10739
10740 tp->timer_counter = tp->timer_multiplier;
10741 }
10742
130b8e4d
MC
10743 /* Heartbeat is only sent once every 2 seconds.
10744 *
10745 * The heartbeat is to tell the ASF firmware that the host
10746 * driver is still alive. In the event that the OS crashes,
10747 * ASF needs to reset the hardware to free up the FIFO space
10748 * that may be filled with rx packets destined for the host.
10749 * If the FIFO is full, ASF will no longer function properly.
10750 *
10751 * Unintended resets have been reported on real time kernels
10752 * where the timer doesn't run on time. Netpoll will also have
10753 * same problem.
10754 *
10755 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10756 * to check the ring condition when the heartbeat is expiring
10757 * before doing the reset. This will prevent most unintended
10758 * resets.
10759 */
1da177e4 10760 if (!--tp->asf_counter) {
63c3a66f 10761 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10762 tg3_wait_for_event_ack(tp);
10763
bbadf503 10764 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10765 FWCMD_NICDRV_ALIVE3);
bbadf503 10766 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10767 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10768 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10769
10770 tg3_generate_fw_event(tp);
1da177e4
LT
10771 }
10772 tp->asf_counter = tp->asf_multiplier;
10773 }
10774
f47c11ee 10775 spin_unlock(&tp->lock);
1da177e4 10776
f475f163 10777restart_timer:
1da177e4
LT
10778 tp->timer.expires = jiffies + tp->timer_offset;
10779 add_timer(&tp->timer);
10780}
10781
229b1ad1 10782static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10783{
10784 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10785 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10786 !tg3_flag(tp, 57765_CLASS))
10787 tp->timer_offset = HZ;
10788 else
10789 tp->timer_offset = HZ / 10;
10790
10791 BUG_ON(tp->timer_offset > HZ);
10792
10793 tp->timer_multiplier = (HZ / tp->timer_offset);
10794 tp->asf_multiplier = (HZ / tp->timer_offset) *
10795 TG3_FW_UPDATE_FREQ_SEC;
10796
10797 init_timer(&tp->timer);
10798 tp->timer.data = (unsigned long) tp;
10799 tp->timer.function = tg3_timer;
10800}
10801
10802static void tg3_timer_start(struct tg3 *tp)
10803{
10804 tp->asf_counter = tp->asf_multiplier;
10805 tp->timer_counter = tp->timer_multiplier;
10806
10807 tp->timer.expires = jiffies + tp->timer_offset;
10808 add_timer(&tp->timer);
10809}
10810
10811static void tg3_timer_stop(struct tg3 *tp)
10812{
10813 del_timer_sync(&tp->timer);
10814}
10815
10816/* Restart hardware after configuration changes, self-test, etc.
10817 * Invoked with tp->lock held.
10818 */
953c96e0 10819static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
10820 __releases(tp->lock)
10821 __acquires(tp->lock)
10822{
10823 int err;
10824
10825 err = tg3_init_hw(tp, reset_phy);
10826 if (err) {
10827 netdev_err(tp->dev,
10828 "Failed to re-initialize device, aborting\n");
10829 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10830 tg3_full_unlock(tp);
10831 tg3_timer_stop(tp);
10832 tp->irq_sync = 0;
10833 tg3_napi_enable(tp);
10834 dev_close(tp->dev);
10835 tg3_full_lock(tp, 0);
10836 }
10837 return err;
10838}
10839
10840static void tg3_reset_task(struct work_struct *work)
10841{
10842 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10843 int err;
10844
10845 tg3_full_lock(tp, 0);
10846
10847 if (!netif_running(tp->dev)) {
10848 tg3_flag_clear(tp, RESET_TASK_PENDING);
10849 tg3_full_unlock(tp);
10850 return;
10851 }
10852
10853 tg3_full_unlock(tp);
10854
10855 tg3_phy_stop(tp);
10856
10857 tg3_netif_stop(tp);
10858
10859 tg3_full_lock(tp, 1);
10860
10861 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10862 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10863 tp->write32_rx_mbox = tg3_write_flush_reg32;
10864 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10865 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10866 }
10867
10868 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 10869 err = tg3_init_hw(tp, true);
21f7638e
MC
10870 if (err)
10871 goto out;
10872
10873 tg3_netif_start(tp);
10874
10875out:
10876 tg3_full_unlock(tp);
10877
10878 if (!err)
10879 tg3_phy_start(tp);
10880
10881 tg3_flag_clear(tp, RESET_TASK_PENDING);
10882}
10883
4f125f42 10884static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10885{
7d12e780 10886 irq_handler_t fn;
fcfa0a32 10887 unsigned long flags;
4f125f42
MC
10888 char *name;
10889 struct tg3_napi *tnapi = &tp->napi[irq_num];
10890
10891 if (tp->irq_cnt == 1)
10892 name = tp->dev->name;
10893 else {
10894 name = &tnapi->irq_lbl[0];
10895 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10896 name[IFNAMSIZ-1] = 0;
10897 }
fcfa0a32 10898
63c3a66f 10899 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10900 fn = tg3_msi;
63c3a66f 10901 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10902 fn = tg3_msi_1shot;
ab392d2d 10903 flags = 0;
fcfa0a32
MC
10904 } else {
10905 fn = tg3_interrupt;
63c3a66f 10906 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10907 fn = tg3_interrupt_tagged;
ab392d2d 10908 flags = IRQF_SHARED;
fcfa0a32 10909 }
4f125f42
MC
10910
10911 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10912}
10913
7938109f
MC
10914static int tg3_test_interrupt(struct tg3 *tp)
10915{
09943a18 10916 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10917 struct net_device *dev = tp->dev;
b16250e3 10918 int err, i, intr_ok = 0;
f6eb9b1f 10919 u32 val;
7938109f 10920
d4bc3927
MC
10921 if (!netif_running(dev))
10922 return -ENODEV;
10923
7938109f
MC
10924 tg3_disable_ints(tp);
10925
4f125f42 10926 free_irq(tnapi->irq_vec, tnapi);
7938109f 10927
f6eb9b1f
MC
10928 /*
10929 * Turn off MSI one shot mode. Otherwise this test has no
10930 * observable way to know whether the interrupt was delivered.
10931 */
3aa1cdf8 10932 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10933 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10934 tw32(MSGINT_MODE, val);
10935 }
10936
4f125f42 10937 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10938 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10939 if (err)
10940 return err;
10941
898a56f8 10942 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10943 tg3_enable_ints(tp);
10944
10945 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10946 tnapi->coal_now);
7938109f
MC
10947
10948 for (i = 0; i < 5; i++) {
b16250e3
MC
10949 u32 int_mbox, misc_host_ctrl;
10950
898a56f8 10951 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10952 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10953
10954 if ((int_mbox != 0) ||
10955 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10956 intr_ok = 1;
7938109f 10957 break;
b16250e3
MC
10958 }
10959
3aa1cdf8
MC
10960 if (tg3_flag(tp, 57765_PLUS) &&
10961 tnapi->hw_status->status_tag != tnapi->last_tag)
10962 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10963
7938109f
MC
10964 msleep(10);
10965 }
10966
10967 tg3_disable_ints(tp);
10968
4f125f42 10969 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10970
4f125f42 10971 err = tg3_request_irq(tp, 0);
7938109f
MC
10972
10973 if (err)
10974 return err;
10975
f6eb9b1f
MC
10976 if (intr_ok) {
10977 /* Reenable MSI one shot mode. */
5b39de91 10978 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10979 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10980 tw32(MSGINT_MODE, val);
10981 }
7938109f 10982 return 0;
f6eb9b1f 10983 }
7938109f
MC
10984
10985 return -EIO;
10986}
10987
10988/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
10989 * successfully restored
10990 */
10991static int tg3_test_msi(struct tg3 *tp)
10992{
7938109f
MC
10993 int err;
10994 u16 pci_cmd;
10995
63c3a66f 10996 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
10997 return 0;
10998
10999 /* Turn off SERR reporting in case MSI terminates with Master
11000 * Abort.
11001 */
11002 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11003 pci_write_config_word(tp->pdev, PCI_COMMAND,
11004 pci_cmd & ~PCI_COMMAND_SERR);
11005
11006 err = tg3_test_interrupt(tp);
11007
11008 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11009
11010 if (!err)
11011 return 0;
11012
11013 /* other failures */
11014 if (err != -EIO)
11015 return err;
11016
11017 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
11018 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11019 "to INTx mode. Please report this failure to the PCI "
11020 "maintainer and include system chipset information\n");
7938109f 11021
4f125f42 11022 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 11023
7938109f
MC
11024 pci_disable_msi(tp->pdev);
11025
63c3a66f 11026 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 11027 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 11028
4f125f42 11029 err = tg3_request_irq(tp, 0);
7938109f
MC
11030 if (err)
11031 return err;
11032
11033 /* Need to reset the chip because the MSI cycle may have terminated
11034 * with Master Abort.
11035 */
f47c11ee 11036 tg3_full_lock(tp, 1);
7938109f 11037
944d980e 11038 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11039 err = tg3_init_hw(tp, true);
7938109f 11040
f47c11ee 11041 tg3_full_unlock(tp);
7938109f
MC
11042
11043 if (err)
4f125f42 11044 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
11045
11046 return err;
11047}
11048
9e9fd12d
MC
11049static int tg3_request_firmware(struct tg3 *tp)
11050{
77997ea3 11051 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
11052
11053 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
11054 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11055 tp->fw_needed);
9e9fd12d
MC
11056 return -ENOENT;
11057 }
11058
77997ea3 11059 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
11060
11061 /* Firmware blob starts with version numbers, followed by
11062 * start address and _full_ length including BSS sections
11063 * (which must be longer than the actual data, of course
11064 */
11065
77997ea3
NS
11066 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11067 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
11068 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11069 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
11070 release_firmware(tp->fw);
11071 tp->fw = NULL;
11072 return -EINVAL;
11073 }
11074
11075 /* We no longer need firmware; we have it. */
11076 tp->fw_needed = NULL;
11077 return 0;
11078}
11079
9102426a 11080static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11081{
9102426a 11082 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11083
9102426a 11084 if (irq_cnt > 1) {
c3b5003b
MC
11085 /* We want as many rx rings enabled as there are cpus.
11086 * In multiqueue MSI-X mode, the first MSI-X vector
11087 * only deals with link interrupts, etc, so we add
11088 * one to the number of vectors we are requesting.
11089 */
9102426a 11090 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11091 }
679563f4 11092
9102426a
MC
11093 return irq_cnt;
11094}
11095
11096static bool tg3_enable_msix(struct tg3 *tp)
11097{
11098 int i, rc;
86449944 11099 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11100
0968169c
MC
11101 tp->txq_cnt = tp->txq_req;
11102 tp->rxq_cnt = tp->rxq_req;
11103 if (!tp->rxq_cnt)
11104 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11105 if (tp->rxq_cnt > tp->rxq_max)
11106 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11107
11108 /* Disable multiple TX rings by default. Simple round-robin hardware
11109 * scheduling of the TX rings can cause starvation of rings with
11110 * small packets when other rings have TSO or jumbo packets.
11111 */
11112 if (!tp->txq_req)
11113 tp->txq_cnt = 1;
9102426a
MC
11114
11115 tp->irq_cnt = tg3_irq_count(tp);
11116
679563f4
MC
11117 for (i = 0; i < tp->irq_max; i++) {
11118 msix_ent[i].entry = i;
11119 msix_ent[i].vector = 0;
11120 }
11121
11122 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11123 if (rc < 0) {
11124 return false;
11125 } else if (rc != 0) {
679563f4
MC
11126 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11127 return false;
05dbe005
JP
11128 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11129 tp->irq_cnt, rc);
679563f4 11130 tp->irq_cnt = rc;
49a359e3 11131 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11132 if (tp->txq_cnt)
11133 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11134 }
11135
11136 for (i = 0; i < tp->irq_max; i++)
11137 tp->napi[i].irq_vec = msix_ent[i].vector;
11138
49a359e3 11139 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11140 pci_disable_msix(tp->pdev);
11141 return false;
11142 }
b92b9040 11143
9102426a
MC
11144 if (tp->irq_cnt == 1)
11145 return true;
d78b59f5 11146
9102426a
MC
11147 tg3_flag_set(tp, ENABLE_RSS);
11148
11149 if (tp->txq_cnt > 1)
11150 tg3_flag_set(tp, ENABLE_TSS);
11151
11152 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11153
679563f4
MC
11154 return true;
11155}
11156
07b0173c
MC
11157static void tg3_ints_init(struct tg3 *tp)
11158{
63c3a66f
JP
11159 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11160 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11161 /* All MSI supporting chips should support tagged
11162 * status. Assert that this is the case.
11163 */
5129c3a3
MC
11164 netdev_warn(tp->dev,
11165 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11166 goto defcfg;
07b0173c 11167 }
4f125f42 11168
63c3a66f
JP
11169 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11170 tg3_flag_set(tp, USING_MSIX);
11171 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11172 tg3_flag_set(tp, USING_MSI);
679563f4 11173
63c3a66f 11174 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11175 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11176 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11177 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11178 if (!tg3_flag(tp, 1SHOT_MSI))
11179 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11180 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11181 }
11182defcfg:
63c3a66f 11183 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11184 tp->irq_cnt = 1;
11185 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11186 }
11187
11188 if (tp->irq_cnt == 1) {
11189 tp->txq_cnt = 1;
11190 tp->rxq_cnt = 1;
2ddaad39 11191 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11192 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11193 }
07b0173c
MC
11194}
11195
11196static void tg3_ints_fini(struct tg3 *tp)
11197{
63c3a66f 11198 if (tg3_flag(tp, USING_MSIX))
679563f4 11199 pci_disable_msix(tp->pdev);
63c3a66f 11200 else if (tg3_flag(tp, USING_MSI))
679563f4 11201 pci_disable_msi(tp->pdev);
63c3a66f
JP
11202 tg3_flag_clear(tp, USING_MSI);
11203 tg3_flag_clear(tp, USING_MSIX);
11204 tg3_flag_clear(tp, ENABLE_RSS);
11205 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11206}
11207
be947307
MC
11208static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11209 bool init)
1da177e4 11210{
d8f4cd38 11211 struct net_device *dev = tp->dev;
4f125f42 11212 int i, err;
1da177e4 11213
679563f4
MC
11214 /*
11215 * Setup interrupts first so we know how
11216 * many NAPI resources to allocate
11217 */
11218 tg3_ints_init(tp);
11219
90415477 11220 tg3_rss_check_indir_tbl(tp);
bcebcc46 11221
1da177e4
LT
11222 /* The placement of this call is tied
11223 * to the setup and use of Host TX descriptors.
11224 */
11225 err = tg3_alloc_consistent(tp);
11226 if (err)
679563f4 11227 goto err_out1;
88b06bc2 11228
66cfd1bd
MC
11229 tg3_napi_init(tp);
11230
fed97810 11231 tg3_napi_enable(tp);
1da177e4 11232
4f125f42
MC
11233 for (i = 0; i < tp->irq_cnt; i++) {
11234 struct tg3_napi *tnapi = &tp->napi[i];
11235 err = tg3_request_irq(tp, i);
11236 if (err) {
5bc09186
MC
11237 for (i--; i >= 0; i--) {
11238 tnapi = &tp->napi[i];
4f125f42 11239 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
11240 }
11241 goto err_out2;
4f125f42
MC
11242 }
11243 }
1da177e4 11244
f47c11ee 11245 tg3_full_lock(tp, 0);
1da177e4 11246
d8f4cd38 11247 err = tg3_init_hw(tp, reset_phy);
1da177e4 11248 if (err) {
944d980e 11249 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11250 tg3_free_rings(tp);
1da177e4
LT
11251 }
11252
f47c11ee 11253 tg3_full_unlock(tp);
1da177e4 11254
07b0173c 11255 if (err)
679563f4 11256 goto err_out3;
1da177e4 11257
d8f4cd38 11258 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11259 err = tg3_test_msi(tp);
fac9b83e 11260
7938109f 11261 if (err) {
f47c11ee 11262 tg3_full_lock(tp, 0);
944d980e 11263 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11264 tg3_free_rings(tp);
f47c11ee 11265 tg3_full_unlock(tp);
7938109f 11266
679563f4 11267 goto err_out2;
7938109f 11268 }
fcfa0a32 11269
63c3a66f 11270 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11271 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11272
f6eb9b1f
MC
11273 tw32(PCIE_TRANSACTION_CFG,
11274 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11275 }
7938109f
MC
11276 }
11277
b02fd9e3
MC
11278 tg3_phy_start(tp);
11279
aed93e0b
MC
11280 tg3_hwmon_open(tp);
11281
f47c11ee 11282 tg3_full_lock(tp, 0);
1da177e4 11283
21f7638e 11284 tg3_timer_start(tp);
63c3a66f 11285 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11286 tg3_enable_ints(tp);
11287
be947307
MC
11288 if (init)
11289 tg3_ptp_init(tp);
11290 else
11291 tg3_ptp_resume(tp);
11292
11293
f47c11ee 11294 tg3_full_unlock(tp);
1da177e4 11295
fe5f5787 11296 netif_tx_start_all_queues(dev);
1da177e4 11297
06c03c02
MB
11298 /*
11299 * Reset loopback feature if it was turned on while the device was down
11300 * make sure that it's installed properly now.
11301 */
11302 if (dev->features & NETIF_F_LOOPBACK)
11303 tg3_set_loopback(dev, dev->features);
11304
1da177e4 11305 return 0;
07b0173c 11306
679563f4 11307err_out3:
4f125f42
MC
11308 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11309 struct tg3_napi *tnapi = &tp->napi[i];
11310 free_irq(tnapi->irq_vec, tnapi);
11311 }
07b0173c 11312
679563f4 11313err_out2:
fed97810 11314 tg3_napi_disable(tp);
66cfd1bd 11315 tg3_napi_fini(tp);
07b0173c 11316 tg3_free_consistent(tp);
679563f4
MC
11317
11318err_out1:
11319 tg3_ints_fini(tp);
d8f4cd38 11320
07b0173c 11321 return err;
1da177e4
LT
11322}
11323
65138594 11324static void tg3_stop(struct tg3 *tp)
1da177e4 11325{
4f125f42 11326 int i;
1da177e4 11327
db219973 11328 tg3_reset_task_cancel(tp);
bd473da3 11329 tg3_netif_stop(tp);
1da177e4 11330
21f7638e 11331 tg3_timer_stop(tp);
1da177e4 11332
aed93e0b
MC
11333 tg3_hwmon_close(tp);
11334
24bb4fb6
MC
11335 tg3_phy_stop(tp);
11336
f47c11ee 11337 tg3_full_lock(tp, 1);
1da177e4
LT
11338
11339 tg3_disable_ints(tp);
11340
944d980e 11341 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11342 tg3_free_rings(tp);
63c3a66f 11343 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11344
f47c11ee 11345 tg3_full_unlock(tp);
1da177e4 11346
4f125f42
MC
11347 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11348 struct tg3_napi *tnapi = &tp->napi[i];
11349 free_irq(tnapi->irq_vec, tnapi);
11350 }
07b0173c
MC
11351
11352 tg3_ints_fini(tp);
1da177e4 11353
66cfd1bd
MC
11354 tg3_napi_fini(tp);
11355
1da177e4 11356 tg3_free_consistent(tp);
65138594
MC
11357}
11358
d8f4cd38
MC
11359static int tg3_open(struct net_device *dev)
11360{
11361 struct tg3 *tp = netdev_priv(dev);
11362 int err;
11363
11364 if (tp->fw_needed) {
11365 err = tg3_request_firmware(tp);
c4dab506
NS
11366 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11367 if (err) {
11368 netdev_warn(tp->dev, "EEE capability disabled\n");
11369 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11370 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11371 netdev_warn(tp->dev, "EEE capability restored\n");
11372 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11373 }
11374 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11375 if (err)
11376 return err;
11377 } else if (err) {
11378 netdev_warn(tp->dev, "TSO capability disabled\n");
11379 tg3_flag_clear(tp, TSO_CAPABLE);
11380 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11381 netdev_notice(tp->dev, "TSO capability restored\n");
11382 tg3_flag_set(tp, TSO_CAPABLE);
11383 }
11384 }
11385
f4a46d1f 11386 tg3_carrier_off(tp);
d8f4cd38
MC
11387
11388 err = tg3_power_up(tp);
11389 if (err)
11390 return err;
11391
11392 tg3_full_lock(tp, 0);
11393
11394 tg3_disable_ints(tp);
11395 tg3_flag_clear(tp, INIT_COMPLETE);
11396
11397 tg3_full_unlock(tp);
11398
942d1af0
NS
11399 err = tg3_start(tp,
11400 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11401 true, true);
d8f4cd38
MC
11402 if (err) {
11403 tg3_frob_aux_power(tp, false);
11404 pci_set_power_state(tp->pdev, PCI_D3hot);
11405 }
be947307 11406
7d41e49a
MC
11407 if (tg3_flag(tp, PTP_CAPABLE)) {
11408 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11409 &tp->pdev->dev);
11410 if (IS_ERR(tp->ptp_clock))
11411 tp->ptp_clock = NULL;
11412 }
11413
07b0173c 11414 return err;
1da177e4
LT
11415}
11416
1da177e4
LT
11417static int tg3_close(struct net_device *dev)
11418{
11419 struct tg3 *tp = netdev_priv(dev);
11420
be947307
MC
11421 tg3_ptp_fini(tp);
11422
65138594 11423 tg3_stop(tp);
1da177e4 11424
92feeabf
MC
11425 /* Clear stats across close / open calls */
11426 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11427 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11428
c866b7ea 11429 tg3_power_down(tp);
bc1c7567 11430
f4a46d1f 11431 tg3_carrier_off(tp);
bc1c7567 11432
1da177e4
LT
11433 return 0;
11434}
11435
511d2224 11436static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11437{
11438 return ((u64)val->high << 32) | ((u64)val->low);
11439}
11440
65ec698d 11441static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11442{
11443 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11444
f07e9af3 11445 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11446 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11447 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11448 u32 val;
11449
569a5df8
MC
11450 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11451 tg3_writephy(tp, MII_TG3_TEST1,
11452 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11453 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11454 } else
11455 val = 0;
1da177e4
LT
11456
11457 tp->phy_crc_errors += val;
11458
11459 return tp->phy_crc_errors;
11460 }
11461
11462 return get_stat64(&hw_stats->rx_fcs_errors);
11463}
11464
11465#define ESTAT_ADD(member) \
11466 estats->member = old_estats->member + \
511d2224 11467 get_stat64(&hw_stats->member)
1da177e4 11468
65ec698d 11469static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11470{
1da177e4
LT
11471 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11472 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11473
1da177e4
LT
11474 ESTAT_ADD(rx_octets);
11475 ESTAT_ADD(rx_fragments);
11476 ESTAT_ADD(rx_ucast_packets);
11477 ESTAT_ADD(rx_mcast_packets);
11478 ESTAT_ADD(rx_bcast_packets);
11479 ESTAT_ADD(rx_fcs_errors);
11480 ESTAT_ADD(rx_align_errors);
11481 ESTAT_ADD(rx_xon_pause_rcvd);
11482 ESTAT_ADD(rx_xoff_pause_rcvd);
11483 ESTAT_ADD(rx_mac_ctrl_rcvd);
11484 ESTAT_ADD(rx_xoff_entered);
11485 ESTAT_ADD(rx_frame_too_long_errors);
11486 ESTAT_ADD(rx_jabbers);
11487 ESTAT_ADD(rx_undersize_packets);
11488 ESTAT_ADD(rx_in_length_errors);
11489 ESTAT_ADD(rx_out_length_errors);
11490 ESTAT_ADD(rx_64_or_less_octet_packets);
11491 ESTAT_ADD(rx_65_to_127_octet_packets);
11492 ESTAT_ADD(rx_128_to_255_octet_packets);
11493 ESTAT_ADD(rx_256_to_511_octet_packets);
11494 ESTAT_ADD(rx_512_to_1023_octet_packets);
11495 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11496 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11497 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11498 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11499 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11500
11501 ESTAT_ADD(tx_octets);
11502 ESTAT_ADD(tx_collisions);
11503 ESTAT_ADD(tx_xon_sent);
11504 ESTAT_ADD(tx_xoff_sent);
11505 ESTAT_ADD(tx_flow_control);
11506 ESTAT_ADD(tx_mac_errors);
11507 ESTAT_ADD(tx_single_collisions);
11508 ESTAT_ADD(tx_mult_collisions);
11509 ESTAT_ADD(tx_deferred);
11510 ESTAT_ADD(tx_excessive_collisions);
11511 ESTAT_ADD(tx_late_collisions);
11512 ESTAT_ADD(tx_collide_2times);
11513 ESTAT_ADD(tx_collide_3times);
11514 ESTAT_ADD(tx_collide_4times);
11515 ESTAT_ADD(tx_collide_5times);
11516 ESTAT_ADD(tx_collide_6times);
11517 ESTAT_ADD(tx_collide_7times);
11518 ESTAT_ADD(tx_collide_8times);
11519 ESTAT_ADD(tx_collide_9times);
11520 ESTAT_ADD(tx_collide_10times);
11521 ESTAT_ADD(tx_collide_11times);
11522 ESTAT_ADD(tx_collide_12times);
11523 ESTAT_ADD(tx_collide_13times);
11524 ESTAT_ADD(tx_collide_14times);
11525 ESTAT_ADD(tx_collide_15times);
11526 ESTAT_ADD(tx_ucast_packets);
11527 ESTAT_ADD(tx_mcast_packets);
11528 ESTAT_ADD(tx_bcast_packets);
11529 ESTAT_ADD(tx_carrier_sense_errors);
11530 ESTAT_ADD(tx_discards);
11531 ESTAT_ADD(tx_errors);
11532
11533 ESTAT_ADD(dma_writeq_full);
11534 ESTAT_ADD(dma_write_prioq_full);
11535 ESTAT_ADD(rxbds_empty);
11536 ESTAT_ADD(rx_discards);
11537 ESTAT_ADD(rx_errors);
11538 ESTAT_ADD(rx_threshold_hit);
11539
11540 ESTAT_ADD(dma_readq_full);
11541 ESTAT_ADD(dma_read_prioq_full);
11542 ESTAT_ADD(tx_comp_queue_full);
11543
11544 ESTAT_ADD(ring_set_send_prod_index);
11545 ESTAT_ADD(ring_status_update);
11546 ESTAT_ADD(nic_irqs);
11547 ESTAT_ADD(nic_avoided_irqs);
11548 ESTAT_ADD(nic_tx_threshold_hit);
11549
4452d099 11550 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11551}
11552
65ec698d 11553static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11554{
511d2224 11555 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11556 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11557
1da177e4
LT
11558 stats->rx_packets = old_stats->rx_packets +
11559 get_stat64(&hw_stats->rx_ucast_packets) +
11560 get_stat64(&hw_stats->rx_mcast_packets) +
11561 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11562
1da177e4
LT
11563 stats->tx_packets = old_stats->tx_packets +
11564 get_stat64(&hw_stats->tx_ucast_packets) +
11565 get_stat64(&hw_stats->tx_mcast_packets) +
11566 get_stat64(&hw_stats->tx_bcast_packets);
11567
11568 stats->rx_bytes = old_stats->rx_bytes +
11569 get_stat64(&hw_stats->rx_octets);
11570 stats->tx_bytes = old_stats->tx_bytes +
11571 get_stat64(&hw_stats->tx_octets);
11572
11573 stats->rx_errors = old_stats->rx_errors +
4f63b877 11574 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11575 stats->tx_errors = old_stats->tx_errors +
11576 get_stat64(&hw_stats->tx_errors) +
11577 get_stat64(&hw_stats->tx_mac_errors) +
11578 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11579 get_stat64(&hw_stats->tx_discards);
11580
11581 stats->multicast = old_stats->multicast +
11582 get_stat64(&hw_stats->rx_mcast_packets);
11583 stats->collisions = old_stats->collisions +
11584 get_stat64(&hw_stats->tx_collisions);
11585
11586 stats->rx_length_errors = old_stats->rx_length_errors +
11587 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11588 get_stat64(&hw_stats->rx_undersize_packets);
11589
11590 stats->rx_over_errors = old_stats->rx_over_errors +
11591 get_stat64(&hw_stats->rxbds_empty);
11592 stats->rx_frame_errors = old_stats->rx_frame_errors +
11593 get_stat64(&hw_stats->rx_align_errors);
11594 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11595 get_stat64(&hw_stats->tx_discards);
11596 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11597 get_stat64(&hw_stats->tx_carrier_sense_errors);
11598
11599 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11600 tg3_calc_crc_errors(tp);
1da177e4 11601
4f63b877
JL
11602 stats->rx_missed_errors = old_stats->rx_missed_errors +
11603 get_stat64(&hw_stats->rx_discards);
11604
b0057c51 11605 stats->rx_dropped = tp->rx_dropped;
48855432 11606 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11607}
11608
1da177e4
LT
11609static int tg3_get_regs_len(struct net_device *dev)
11610{
97bd8e49 11611 return TG3_REG_BLK_SIZE;
1da177e4
LT
11612}
11613
11614static void tg3_get_regs(struct net_device *dev,
11615 struct ethtool_regs *regs, void *_p)
11616{
1da177e4 11617 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11618
11619 regs->version = 0;
11620
97bd8e49 11621 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11622
80096068 11623 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11624 return;
11625
f47c11ee 11626 tg3_full_lock(tp, 0);
1da177e4 11627
97bd8e49 11628 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11629
f47c11ee 11630 tg3_full_unlock(tp);
1da177e4
LT
11631}
11632
11633static int tg3_get_eeprom_len(struct net_device *dev)
11634{
11635 struct tg3 *tp = netdev_priv(dev);
11636
11637 return tp->nvram_size;
11638}
11639
1da177e4
LT
11640static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11641{
11642 struct tg3 *tp = netdev_priv(dev);
11643 int ret;
11644 u8 *pd;
b9fc7dc5 11645 u32 i, offset, len, b_offset, b_count;
a9dc529d 11646 __be32 val;
1da177e4 11647
63c3a66f 11648 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11649 return -EINVAL;
11650
80096068 11651 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11652 return -EAGAIN;
11653
1da177e4
LT
11654 offset = eeprom->offset;
11655 len = eeprom->len;
11656 eeprom->len = 0;
11657
11658 eeprom->magic = TG3_EEPROM_MAGIC;
11659
11660 if (offset & 3) {
11661 /* adjustments to start on required 4 byte boundary */
11662 b_offset = offset & 3;
11663 b_count = 4 - b_offset;
11664 if (b_count > len) {
11665 /* i.e. offset=1 len=2 */
11666 b_count = len;
11667 }
a9dc529d 11668 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11669 if (ret)
11670 return ret;
be98da6a 11671 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11672 len -= b_count;
11673 offset += b_count;
c6cdf436 11674 eeprom->len += b_count;
1da177e4
LT
11675 }
11676
25985edc 11677 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11678 pd = &data[eeprom->len];
11679 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11680 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11681 if (ret) {
11682 eeprom->len += i;
11683 return ret;
11684 }
1da177e4
LT
11685 memcpy(pd + i, &val, 4);
11686 }
11687 eeprom->len += i;
11688
11689 if (len & 3) {
11690 /* read last bytes not ending on 4 byte boundary */
11691 pd = &data[eeprom->len];
11692 b_count = len & 3;
11693 b_offset = offset + len - b_count;
a9dc529d 11694 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11695 if (ret)
11696 return ret;
b9fc7dc5 11697 memcpy(pd, &val, b_count);
1da177e4
LT
11698 eeprom->len += b_count;
11699 }
11700 return 0;
11701}
11702
1da177e4
LT
11703static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11704{
11705 struct tg3 *tp = netdev_priv(dev);
11706 int ret;
b9fc7dc5 11707 u32 offset, len, b_offset, odd_len;
1da177e4 11708 u8 *buf;
a9dc529d 11709 __be32 start, end;
1da177e4 11710
80096068 11711 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11712 return -EAGAIN;
11713
63c3a66f 11714 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11715 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11716 return -EINVAL;
11717
11718 offset = eeprom->offset;
11719 len = eeprom->len;
11720
11721 if ((b_offset = (offset & 3))) {
11722 /* adjustments to start on required 4 byte boundary */
a9dc529d 11723 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11724 if (ret)
11725 return ret;
1da177e4
LT
11726 len += b_offset;
11727 offset &= ~3;
1c8594b4
MC
11728 if (len < 4)
11729 len = 4;
1da177e4
LT
11730 }
11731
11732 odd_len = 0;
1c8594b4 11733 if (len & 3) {
1da177e4
LT
11734 /* adjustments to end on required 4 byte boundary */
11735 odd_len = 1;
11736 len = (len + 3) & ~3;
a9dc529d 11737 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11738 if (ret)
11739 return ret;
1da177e4
LT
11740 }
11741
11742 buf = data;
11743 if (b_offset || odd_len) {
11744 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11745 if (!buf)
1da177e4
LT
11746 return -ENOMEM;
11747 if (b_offset)
11748 memcpy(buf, &start, 4);
11749 if (odd_len)
11750 memcpy(buf+len-4, &end, 4);
11751 memcpy(buf + b_offset, data, eeprom->len);
11752 }
11753
11754 ret = tg3_nvram_write_block(tp, offset, len, buf);
11755
11756 if (buf != data)
11757 kfree(buf);
11758
11759 return ret;
11760}
11761
11762static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11763{
b02fd9e3
MC
11764 struct tg3 *tp = netdev_priv(dev);
11765
63c3a66f 11766 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11767 struct phy_device *phydev;
f07e9af3 11768 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11769 return -EAGAIN;
3f0e3ad7
MC
11770 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11771 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11772 }
6aa20a22 11773
1da177e4
LT
11774 cmd->supported = (SUPPORTED_Autoneg);
11775
f07e9af3 11776 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11777 cmd->supported |= (SUPPORTED_1000baseT_Half |
11778 SUPPORTED_1000baseT_Full);
11779
f07e9af3 11780 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11781 cmd->supported |= (SUPPORTED_100baseT_Half |
11782 SUPPORTED_100baseT_Full |
11783 SUPPORTED_10baseT_Half |
11784 SUPPORTED_10baseT_Full |
3bebab59 11785 SUPPORTED_TP);
ef348144
KK
11786 cmd->port = PORT_TP;
11787 } else {
1da177e4 11788 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11789 cmd->port = PORT_FIBRE;
11790 }
6aa20a22 11791
1da177e4 11792 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11793 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11794 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11795 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11796 cmd->advertising |= ADVERTISED_Pause;
11797 } else {
11798 cmd->advertising |= ADVERTISED_Pause |
11799 ADVERTISED_Asym_Pause;
11800 }
11801 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11802 cmd->advertising |= ADVERTISED_Asym_Pause;
11803 }
11804 }
f4a46d1f 11805 if (netif_running(dev) && tp->link_up) {
70739497 11806 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11807 cmd->duplex = tp->link_config.active_duplex;
859edb26 11808 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11809 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11810 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11811 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11812 else
11813 cmd->eth_tp_mdix = ETH_TP_MDI;
11814 }
64c22182 11815 } else {
e740522e
MC
11816 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11817 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11818 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11819 }
882e9793 11820 cmd->phy_address = tp->phy_addr;
7e5856bd 11821 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11822 cmd->autoneg = tp->link_config.autoneg;
11823 cmd->maxtxpkt = 0;
11824 cmd->maxrxpkt = 0;
11825 return 0;
11826}
6aa20a22 11827
1da177e4
LT
11828static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11829{
11830 struct tg3 *tp = netdev_priv(dev);
25db0338 11831 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11832
63c3a66f 11833 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11834 struct phy_device *phydev;
f07e9af3 11835 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11836 return -EAGAIN;
3f0e3ad7
MC
11837 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11838 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11839 }
11840
7e5856bd
MC
11841 if (cmd->autoneg != AUTONEG_ENABLE &&
11842 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11843 return -EINVAL;
7e5856bd
MC
11844
11845 if (cmd->autoneg == AUTONEG_DISABLE &&
11846 cmd->duplex != DUPLEX_FULL &&
11847 cmd->duplex != DUPLEX_HALF)
37ff238d 11848 return -EINVAL;
1da177e4 11849
7e5856bd
MC
11850 if (cmd->autoneg == AUTONEG_ENABLE) {
11851 u32 mask = ADVERTISED_Autoneg |
11852 ADVERTISED_Pause |
11853 ADVERTISED_Asym_Pause;
11854
f07e9af3 11855 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11856 mask |= ADVERTISED_1000baseT_Half |
11857 ADVERTISED_1000baseT_Full;
11858
f07e9af3 11859 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11860 mask |= ADVERTISED_100baseT_Half |
11861 ADVERTISED_100baseT_Full |
11862 ADVERTISED_10baseT_Half |
11863 ADVERTISED_10baseT_Full |
11864 ADVERTISED_TP;
11865 else
11866 mask |= ADVERTISED_FIBRE;
11867
11868 if (cmd->advertising & ~mask)
11869 return -EINVAL;
11870
11871 mask &= (ADVERTISED_1000baseT_Half |
11872 ADVERTISED_1000baseT_Full |
11873 ADVERTISED_100baseT_Half |
11874 ADVERTISED_100baseT_Full |
11875 ADVERTISED_10baseT_Half |
11876 ADVERTISED_10baseT_Full);
11877
11878 cmd->advertising &= mask;
11879 } else {
f07e9af3 11880 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11881 if (speed != SPEED_1000)
7e5856bd
MC
11882 return -EINVAL;
11883
11884 if (cmd->duplex != DUPLEX_FULL)
11885 return -EINVAL;
11886 } else {
25db0338
DD
11887 if (speed != SPEED_100 &&
11888 speed != SPEED_10)
7e5856bd
MC
11889 return -EINVAL;
11890 }
11891 }
11892
f47c11ee 11893 tg3_full_lock(tp, 0);
1da177e4
LT
11894
11895 tp->link_config.autoneg = cmd->autoneg;
11896 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11897 tp->link_config.advertising = (cmd->advertising |
11898 ADVERTISED_Autoneg);
e740522e
MC
11899 tp->link_config.speed = SPEED_UNKNOWN;
11900 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11901 } else {
11902 tp->link_config.advertising = 0;
25db0338 11903 tp->link_config.speed = speed;
1da177e4 11904 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11905 }
6aa20a22 11906
fdad8de4
NS
11907 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
11908
ce20f161
NS
11909 tg3_warn_mgmt_link_flap(tp);
11910
1da177e4 11911 if (netif_running(dev))
953c96e0 11912 tg3_setup_phy(tp, true);
1da177e4 11913
f47c11ee 11914 tg3_full_unlock(tp);
6aa20a22 11915
1da177e4
LT
11916 return 0;
11917}
6aa20a22 11918
1da177e4
LT
11919static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11920{
11921 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11922
68aad78c
RJ
11923 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11924 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11925 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11926 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11927}
6aa20a22 11928
1da177e4
LT
11929static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11930{
11931 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11932
63c3a66f 11933 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11934 wol->supported = WAKE_MAGIC;
11935 else
11936 wol->supported = 0;
1da177e4 11937 wol->wolopts = 0;
63c3a66f 11938 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11939 wol->wolopts = WAKE_MAGIC;
11940 memset(&wol->sopass, 0, sizeof(wol->sopass));
11941}
6aa20a22 11942
1da177e4
LT
11943static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11944{
11945 struct tg3 *tp = netdev_priv(dev);
12dac075 11946 struct device *dp = &tp->pdev->dev;
6aa20a22 11947
1da177e4
LT
11948 if (wol->wolopts & ~WAKE_MAGIC)
11949 return -EINVAL;
11950 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11951 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11952 return -EINVAL;
6aa20a22 11953
f2dc0d18
RW
11954 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11955
f47c11ee 11956 spin_lock_bh(&tp->lock);
f2dc0d18 11957 if (device_may_wakeup(dp))
63c3a66f 11958 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11959 else
63c3a66f 11960 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11961 spin_unlock_bh(&tp->lock);
6aa20a22 11962
1da177e4
LT
11963 return 0;
11964}
6aa20a22 11965
1da177e4
LT
11966static u32 tg3_get_msglevel(struct net_device *dev)
11967{
11968 struct tg3 *tp = netdev_priv(dev);
11969 return tp->msg_enable;
11970}
6aa20a22 11971
1da177e4
LT
11972static void tg3_set_msglevel(struct net_device *dev, u32 value)
11973{
11974 struct tg3 *tp = netdev_priv(dev);
11975 tp->msg_enable = value;
11976}
6aa20a22 11977
1da177e4
LT
11978static int tg3_nway_reset(struct net_device *dev)
11979{
11980 struct tg3 *tp = netdev_priv(dev);
1da177e4 11981 int r;
6aa20a22 11982
1da177e4
LT
11983 if (!netif_running(dev))
11984 return -EAGAIN;
11985
f07e9af3 11986 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
11987 return -EINVAL;
11988
ce20f161
NS
11989 tg3_warn_mgmt_link_flap(tp);
11990
63c3a66f 11991 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 11992 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11993 return -EAGAIN;
3f0e3ad7 11994 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
11995 } else {
11996 u32 bmcr;
11997
11998 spin_lock_bh(&tp->lock);
11999 r = -EINVAL;
12000 tg3_readphy(tp, MII_BMCR, &bmcr);
12001 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12002 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 12003 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
12004 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12005 BMCR_ANENABLE);
12006 r = 0;
12007 }
12008 spin_unlock_bh(&tp->lock);
1da177e4 12009 }
6aa20a22 12010
1da177e4
LT
12011 return r;
12012}
6aa20a22 12013
1da177e4
LT
12014static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12015{
12016 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12017
2c49a44d 12018 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 12019 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 12020 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
12021 else
12022 ering->rx_jumbo_max_pending = 0;
12023
12024 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
12025
12026 ering->rx_pending = tp->rx_pending;
63c3a66f 12027 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
12028 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12029 else
12030 ering->rx_jumbo_pending = 0;
12031
f3f3f27e 12032 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 12033}
6aa20a22 12034
1da177e4
LT
12035static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12036{
12037 struct tg3 *tp = netdev_priv(dev);
646c9edd 12038 int i, irq_sync = 0, err = 0;
6aa20a22 12039
2c49a44d
MC
12040 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12041 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
12042 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12043 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 12044 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 12045 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 12046 return -EINVAL;
6aa20a22 12047
bbe832c0 12048 if (netif_running(dev)) {
b02fd9e3 12049 tg3_phy_stop(tp);
1da177e4 12050 tg3_netif_stop(tp);
bbe832c0
MC
12051 irq_sync = 1;
12052 }
1da177e4 12053
bbe832c0 12054 tg3_full_lock(tp, irq_sync);
6aa20a22 12055
1da177e4
LT
12056 tp->rx_pending = ering->rx_pending;
12057
63c3a66f 12058 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
12059 tp->rx_pending > 63)
12060 tp->rx_pending = 63;
12061 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 12062
6fd45cb8 12063 for (i = 0; i < tp->irq_max; i++)
646c9edd 12064 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
12065
12066 if (netif_running(dev)) {
944d980e 12067 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12068 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
12069 if (!err)
12070 tg3_netif_start(tp);
1da177e4
LT
12071 }
12072
f47c11ee 12073 tg3_full_unlock(tp);
6aa20a22 12074
b02fd9e3
MC
12075 if (irq_sync && !err)
12076 tg3_phy_start(tp);
12077
b9ec6c1b 12078 return err;
1da177e4 12079}
6aa20a22 12080
1da177e4
LT
12081static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12082{
12083 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12084
63c3a66f 12085 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12086
4a2db503 12087 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12088 epause->rx_pause = 1;
12089 else
12090 epause->rx_pause = 0;
12091
4a2db503 12092 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12093 epause->tx_pause = 1;
12094 else
12095 epause->tx_pause = 0;
1da177e4 12096}
6aa20a22 12097
1da177e4
LT
12098static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12099{
12100 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12101 int err = 0;
6aa20a22 12102
ce20f161
NS
12103 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12104 tg3_warn_mgmt_link_flap(tp);
12105
63c3a66f 12106 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12107 u32 newadv;
12108 struct phy_device *phydev;
1da177e4 12109
2712168f 12110 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 12111
2712168f
MC
12112 if (!(phydev->supported & SUPPORTED_Pause) ||
12113 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12114 (epause->rx_pause != epause->tx_pause)))
2712168f 12115 return -EINVAL;
1da177e4 12116
2712168f
MC
12117 tp->link_config.flowctrl = 0;
12118 if (epause->rx_pause) {
12119 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12120
12121 if (epause->tx_pause) {
12122 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12123 newadv = ADVERTISED_Pause;
b02fd9e3 12124 } else
2712168f
MC
12125 newadv = ADVERTISED_Pause |
12126 ADVERTISED_Asym_Pause;
12127 } else if (epause->tx_pause) {
12128 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12129 newadv = ADVERTISED_Asym_Pause;
12130 } else
12131 newadv = 0;
12132
12133 if (epause->autoneg)
63c3a66f 12134 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12135 else
63c3a66f 12136 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12137
f07e9af3 12138 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12139 u32 oldadv = phydev->advertising &
12140 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12141 if (oldadv != newadv) {
12142 phydev->advertising &=
12143 ~(ADVERTISED_Pause |
12144 ADVERTISED_Asym_Pause);
12145 phydev->advertising |= newadv;
12146 if (phydev->autoneg) {
12147 /*
12148 * Always renegotiate the link to
12149 * inform our link partner of our
12150 * flow control settings, even if the
12151 * flow control is forced. Let
12152 * tg3_adjust_link() do the final
12153 * flow control setup.
12154 */
12155 return phy_start_aneg(phydev);
b02fd9e3 12156 }
b02fd9e3 12157 }
b02fd9e3 12158
2712168f 12159 if (!epause->autoneg)
b02fd9e3 12160 tg3_setup_flow_control(tp, 0, 0);
2712168f 12161 } else {
c6700ce2 12162 tp->link_config.advertising &=
2712168f
MC
12163 ~(ADVERTISED_Pause |
12164 ADVERTISED_Asym_Pause);
c6700ce2 12165 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12166 }
12167 } else {
12168 int irq_sync = 0;
12169
12170 if (netif_running(dev)) {
12171 tg3_netif_stop(tp);
12172 irq_sync = 1;
12173 }
12174
12175 tg3_full_lock(tp, irq_sync);
12176
12177 if (epause->autoneg)
63c3a66f 12178 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12179 else
63c3a66f 12180 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12181 if (epause->rx_pause)
e18ce346 12182 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12183 else
e18ce346 12184 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12185 if (epause->tx_pause)
e18ce346 12186 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12187 else
e18ce346 12188 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12189
12190 if (netif_running(dev)) {
12191 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12192 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12193 if (!err)
12194 tg3_netif_start(tp);
12195 }
12196
12197 tg3_full_unlock(tp);
12198 }
6aa20a22 12199
fdad8de4
NS
12200 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12201
b9ec6c1b 12202 return err;
1da177e4 12203}
6aa20a22 12204
de6f31eb 12205static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12206{
b9f2c044
JG
12207 switch (sset) {
12208 case ETH_SS_TEST:
12209 return TG3_NUM_TEST;
12210 case ETH_SS_STATS:
12211 return TG3_NUM_STATS;
12212 default:
12213 return -EOPNOTSUPP;
12214 }
4cafd3f5
MC
12215}
12216
90415477
MC
12217static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12218 u32 *rules __always_unused)
12219{
12220 struct tg3 *tp = netdev_priv(dev);
12221
12222 if (!tg3_flag(tp, SUPPORT_MSIX))
12223 return -EOPNOTSUPP;
12224
12225 switch (info->cmd) {
12226 case ETHTOOL_GRXRINGS:
12227 if (netif_running(tp->dev))
9102426a 12228 info->data = tp->rxq_cnt;
90415477
MC
12229 else {
12230 info->data = num_online_cpus();
9102426a
MC
12231 if (info->data > TG3_RSS_MAX_NUM_QS)
12232 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12233 }
12234
12235 /* The first interrupt vector only
12236 * handles link interrupts.
12237 */
12238 info->data -= 1;
12239 return 0;
12240
12241 default:
12242 return -EOPNOTSUPP;
12243 }
12244}
12245
12246static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12247{
12248 u32 size = 0;
12249 struct tg3 *tp = netdev_priv(dev);
12250
12251 if (tg3_flag(tp, SUPPORT_MSIX))
12252 size = TG3_RSS_INDIR_TBL_SIZE;
12253
12254 return size;
12255}
12256
12257static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12258{
12259 struct tg3 *tp = netdev_priv(dev);
12260 int i;
12261
12262 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12263 indir[i] = tp->rss_ind_tbl[i];
12264
12265 return 0;
12266}
12267
12268static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12269{
12270 struct tg3 *tp = netdev_priv(dev);
12271 size_t i;
12272
12273 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12274 tp->rss_ind_tbl[i] = indir[i];
12275
12276 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12277 return 0;
12278
12279 /* It is legal to write the indirection
12280 * table while the device is running.
12281 */
12282 tg3_full_lock(tp, 0);
12283 tg3_rss_write_indir_tbl(tp);
12284 tg3_full_unlock(tp);
12285
12286 return 0;
12287}
12288
0968169c
MC
12289static void tg3_get_channels(struct net_device *dev,
12290 struct ethtool_channels *channel)
12291{
12292 struct tg3 *tp = netdev_priv(dev);
12293 u32 deflt_qs = netif_get_num_default_rss_queues();
12294
12295 channel->max_rx = tp->rxq_max;
12296 channel->max_tx = tp->txq_max;
12297
12298 if (netif_running(dev)) {
12299 channel->rx_count = tp->rxq_cnt;
12300 channel->tx_count = tp->txq_cnt;
12301 } else {
12302 if (tp->rxq_req)
12303 channel->rx_count = tp->rxq_req;
12304 else
12305 channel->rx_count = min(deflt_qs, tp->rxq_max);
12306
12307 if (tp->txq_req)
12308 channel->tx_count = tp->txq_req;
12309 else
12310 channel->tx_count = min(deflt_qs, tp->txq_max);
12311 }
12312}
12313
12314static int tg3_set_channels(struct net_device *dev,
12315 struct ethtool_channels *channel)
12316{
12317 struct tg3 *tp = netdev_priv(dev);
12318
12319 if (!tg3_flag(tp, SUPPORT_MSIX))
12320 return -EOPNOTSUPP;
12321
12322 if (channel->rx_count > tp->rxq_max ||
12323 channel->tx_count > tp->txq_max)
12324 return -EINVAL;
12325
12326 tp->rxq_req = channel->rx_count;
12327 tp->txq_req = channel->tx_count;
12328
12329 if (!netif_running(dev))
12330 return 0;
12331
12332 tg3_stop(tp);
12333
f4a46d1f 12334 tg3_carrier_off(tp);
0968169c 12335
be947307 12336 tg3_start(tp, true, false, false);
0968169c
MC
12337
12338 return 0;
12339}
12340
de6f31eb 12341static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12342{
12343 switch (stringset) {
12344 case ETH_SS_STATS:
12345 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12346 break;
4cafd3f5
MC
12347 case ETH_SS_TEST:
12348 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12349 break;
1da177e4
LT
12350 default:
12351 WARN_ON(1); /* we need a WARN() */
12352 break;
12353 }
12354}
12355
81b8709c 12356static int tg3_set_phys_id(struct net_device *dev,
12357 enum ethtool_phys_id_state state)
4009a93d
MC
12358{
12359 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12360
12361 if (!netif_running(tp->dev))
12362 return -EAGAIN;
12363
81b8709c 12364 switch (state) {
12365 case ETHTOOL_ID_ACTIVE:
fce55922 12366 return 1; /* cycle on/off once per second */
4009a93d 12367
81b8709c 12368 case ETHTOOL_ID_ON:
12369 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12370 LED_CTRL_1000MBPS_ON |
12371 LED_CTRL_100MBPS_ON |
12372 LED_CTRL_10MBPS_ON |
12373 LED_CTRL_TRAFFIC_OVERRIDE |
12374 LED_CTRL_TRAFFIC_BLINK |
12375 LED_CTRL_TRAFFIC_LED);
12376 break;
6aa20a22 12377
81b8709c 12378 case ETHTOOL_ID_OFF:
12379 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12380 LED_CTRL_TRAFFIC_OVERRIDE);
12381 break;
4009a93d 12382
81b8709c 12383 case ETHTOOL_ID_INACTIVE:
12384 tw32(MAC_LED_CTRL, tp->led_ctrl);
12385 break;
4009a93d 12386 }
81b8709c 12387
4009a93d
MC
12388 return 0;
12389}
12390
de6f31eb 12391static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12392 struct ethtool_stats *estats, u64 *tmp_stats)
12393{
12394 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12395
b546e46f
MC
12396 if (tp->hw_stats)
12397 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12398 else
12399 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12400}
12401
535a490e 12402static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12403{
12404 int i;
12405 __be32 *buf;
12406 u32 offset = 0, len = 0;
12407 u32 magic, val;
12408
63c3a66f 12409 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12410 return NULL;
12411
12412 if (magic == TG3_EEPROM_MAGIC) {
12413 for (offset = TG3_NVM_DIR_START;
12414 offset < TG3_NVM_DIR_END;
12415 offset += TG3_NVM_DIRENT_SIZE) {
12416 if (tg3_nvram_read(tp, offset, &val))
12417 return NULL;
12418
12419 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12420 TG3_NVM_DIRTYPE_EXTVPD)
12421 break;
12422 }
12423
12424 if (offset != TG3_NVM_DIR_END) {
12425 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12426 if (tg3_nvram_read(tp, offset + 4, &offset))
12427 return NULL;
12428
12429 offset = tg3_nvram_logical_addr(tp, offset);
12430 }
12431 }
12432
12433 if (!offset || !len) {
12434 offset = TG3_NVM_VPD_OFF;
12435 len = TG3_NVM_VPD_LEN;
12436 }
12437
12438 buf = kmalloc(len, GFP_KERNEL);
12439 if (buf == NULL)
12440 return NULL;
12441
12442 if (magic == TG3_EEPROM_MAGIC) {
12443 for (i = 0; i < len; i += 4) {
12444 /* The data is in little-endian format in NVRAM.
12445 * Use the big-endian read routines to preserve
12446 * the byte order as it exists in NVRAM.
12447 */
12448 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12449 goto error;
12450 }
12451 } else {
12452 u8 *ptr;
12453 ssize_t cnt;
12454 unsigned int pos = 0;
12455
12456 ptr = (u8 *)&buf[0];
12457 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12458 cnt = pci_read_vpd(tp->pdev, pos,
12459 len - pos, ptr);
12460 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12461 cnt = 0;
12462 else if (cnt < 0)
12463 goto error;
12464 }
12465 if (pos != len)
12466 goto error;
12467 }
12468
535a490e
MC
12469 *vpdlen = len;
12470
c3e94500
MC
12471 return buf;
12472
12473error:
12474 kfree(buf);
12475 return NULL;
12476}
12477
566f86ad 12478#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12479#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12480#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12481#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12482#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12483#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12484#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12485#define NVRAM_SELFBOOT_HW_SIZE 0x20
12486#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12487
12488static int tg3_test_nvram(struct tg3 *tp)
12489{
535a490e 12490 u32 csum, magic, len;
a9dc529d 12491 __be32 *buf;
ab0049b4 12492 int i, j, k, err = 0, size;
566f86ad 12493
63c3a66f 12494 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12495 return 0;
12496
e4f34110 12497 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12498 return -EIO;
12499
1b27777a
MC
12500 if (magic == TG3_EEPROM_MAGIC)
12501 size = NVRAM_TEST_SIZE;
b16250e3 12502 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12503 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12504 TG3_EEPROM_SB_FORMAT_1) {
12505 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12506 case TG3_EEPROM_SB_REVISION_0:
12507 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12508 break;
12509 case TG3_EEPROM_SB_REVISION_2:
12510 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12511 break;
12512 case TG3_EEPROM_SB_REVISION_3:
12513 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12514 break;
727a6d9f
MC
12515 case TG3_EEPROM_SB_REVISION_4:
12516 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12517 break;
12518 case TG3_EEPROM_SB_REVISION_5:
12519 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12520 break;
12521 case TG3_EEPROM_SB_REVISION_6:
12522 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12523 break;
a5767dec 12524 default:
727a6d9f 12525 return -EIO;
a5767dec
MC
12526 }
12527 } else
1b27777a 12528 return 0;
b16250e3
MC
12529 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12530 size = NVRAM_SELFBOOT_HW_SIZE;
12531 else
1b27777a
MC
12532 return -EIO;
12533
12534 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12535 if (buf == NULL)
12536 return -ENOMEM;
12537
1b27777a
MC
12538 err = -EIO;
12539 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12540 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12541 if (err)
566f86ad 12542 break;
566f86ad 12543 }
1b27777a 12544 if (i < size)
566f86ad
MC
12545 goto out;
12546
1b27777a 12547 /* Selfboot format */
a9dc529d 12548 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12549 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12550 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12551 u8 *buf8 = (u8 *) buf, csum8 = 0;
12552
b9fc7dc5 12553 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12554 TG3_EEPROM_SB_REVISION_2) {
12555 /* For rev 2, the csum doesn't include the MBA. */
12556 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12557 csum8 += buf8[i];
12558 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12559 csum8 += buf8[i];
12560 } else {
12561 for (i = 0; i < size; i++)
12562 csum8 += buf8[i];
12563 }
1b27777a 12564
ad96b485
AB
12565 if (csum8 == 0) {
12566 err = 0;
12567 goto out;
12568 }
12569
12570 err = -EIO;
12571 goto out;
1b27777a 12572 }
566f86ad 12573
b9fc7dc5 12574 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12575 TG3_EEPROM_MAGIC_HW) {
12576 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12577 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12578 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12579
12580 /* Separate the parity bits and the data bytes. */
12581 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12582 if ((i == 0) || (i == 8)) {
12583 int l;
12584 u8 msk;
12585
12586 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12587 parity[k++] = buf8[i] & msk;
12588 i++;
859a5887 12589 } else if (i == 16) {
b16250e3
MC
12590 int l;
12591 u8 msk;
12592
12593 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12594 parity[k++] = buf8[i] & msk;
12595 i++;
12596
12597 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12598 parity[k++] = buf8[i] & msk;
12599 i++;
12600 }
12601 data[j++] = buf8[i];
12602 }
12603
12604 err = -EIO;
12605 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12606 u8 hw8 = hweight8(data[i]);
12607
12608 if ((hw8 & 0x1) && parity[i])
12609 goto out;
12610 else if (!(hw8 & 0x1) && !parity[i])
12611 goto out;
12612 }
12613 err = 0;
12614 goto out;
12615 }
12616
01c3a392
MC
12617 err = -EIO;
12618
566f86ad
MC
12619 /* Bootstrap checksum at offset 0x10 */
12620 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12621 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12622 goto out;
12623
12624 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12625 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12626 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12627 goto out;
566f86ad 12628
c3e94500
MC
12629 kfree(buf);
12630
535a490e 12631 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12632 if (!buf)
12633 return -ENOMEM;
d4894f3e 12634
535a490e 12635 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12636 if (i > 0) {
12637 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12638 if (j < 0)
12639 goto out;
12640
535a490e 12641 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12642 goto out;
12643
12644 i += PCI_VPD_LRDT_TAG_SIZE;
12645 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12646 PCI_VPD_RO_KEYWORD_CHKSUM);
12647 if (j > 0) {
12648 u8 csum8 = 0;
12649
12650 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12651
12652 for (i = 0; i <= j; i++)
12653 csum8 += ((u8 *)buf)[i];
12654
12655 if (csum8)
12656 goto out;
12657 }
12658 }
12659
566f86ad
MC
12660 err = 0;
12661
12662out:
12663 kfree(buf);
12664 return err;
12665}
12666
ca43007a
MC
12667#define TG3_SERDES_TIMEOUT_SEC 2
12668#define TG3_COPPER_TIMEOUT_SEC 6
12669
12670static int tg3_test_link(struct tg3 *tp)
12671{
12672 int i, max;
12673
12674 if (!netif_running(tp->dev))
12675 return -ENODEV;
12676
f07e9af3 12677 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12678 max = TG3_SERDES_TIMEOUT_SEC;
12679 else
12680 max = TG3_COPPER_TIMEOUT_SEC;
12681
12682 for (i = 0; i < max; i++) {
f4a46d1f 12683 if (tp->link_up)
ca43007a
MC
12684 return 0;
12685
12686 if (msleep_interruptible(1000))
12687 break;
12688 }
12689
12690 return -EIO;
12691}
12692
a71116d1 12693/* Only test the commonly used registers */
30ca3e37 12694static int tg3_test_registers(struct tg3 *tp)
a71116d1 12695{
b16250e3 12696 int i, is_5705, is_5750;
a71116d1
MC
12697 u32 offset, read_mask, write_mask, val, save_val, read_val;
12698 static struct {
12699 u16 offset;
12700 u16 flags;
12701#define TG3_FL_5705 0x1
12702#define TG3_FL_NOT_5705 0x2
12703#define TG3_FL_NOT_5788 0x4
b16250e3 12704#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12705 u32 read_mask;
12706 u32 write_mask;
12707 } reg_tbl[] = {
12708 /* MAC Control Registers */
12709 { MAC_MODE, TG3_FL_NOT_5705,
12710 0x00000000, 0x00ef6f8c },
12711 { MAC_MODE, TG3_FL_5705,
12712 0x00000000, 0x01ef6b8c },
12713 { MAC_STATUS, TG3_FL_NOT_5705,
12714 0x03800107, 0x00000000 },
12715 { MAC_STATUS, TG3_FL_5705,
12716 0x03800100, 0x00000000 },
12717 { MAC_ADDR_0_HIGH, 0x0000,
12718 0x00000000, 0x0000ffff },
12719 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12720 0x00000000, 0xffffffff },
a71116d1
MC
12721 { MAC_RX_MTU_SIZE, 0x0000,
12722 0x00000000, 0x0000ffff },
12723 { MAC_TX_MODE, 0x0000,
12724 0x00000000, 0x00000070 },
12725 { MAC_TX_LENGTHS, 0x0000,
12726 0x00000000, 0x00003fff },
12727 { MAC_RX_MODE, TG3_FL_NOT_5705,
12728 0x00000000, 0x000007fc },
12729 { MAC_RX_MODE, TG3_FL_5705,
12730 0x00000000, 0x000007dc },
12731 { MAC_HASH_REG_0, 0x0000,
12732 0x00000000, 0xffffffff },
12733 { MAC_HASH_REG_1, 0x0000,
12734 0x00000000, 0xffffffff },
12735 { MAC_HASH_REG_2, 0x0000,
12736 0x00000000, 0xffffffff },
12737 { MAC_HASH_REG_3, 0x0000,
12738 0x00000000, 0xffffffff },
12739
12740 /* Receive Data and Receive BD Initiator Control Registers. */
12741 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12742 0x00000000, 0xffffffff },
12743 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12744 0x00000000, 0xffffffff },
12745 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12746 0x00000000, 0x00000003 },
12747 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12748 0x00000000, 0xffffffff },
12749 { RCVDBDI_STD_BD+0, 0x0000,
12750 0x00000000, 0xffffffff },
12751 { RCVDBDI_STD_BD+4, 0x0000,
12752 0x00000000, 0xffffffff },
12753 { RCVDBDI_STD_BD+8, 0x0000,
12754 0x00000000, 0xffff0002 },
12755 { RCVDBDI_STD_BD+0xc, 0x0000,
12756 0x00000000, 0xffffffff },
6aa20a22 12757
a71116d1
MC
12758 /* Receive BD Initiator Control Registers. */
12759 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12760 0x00000000, 0xffffffff },
12761 { RCVBDI_STD_THRESH, TG3_FL_5705,
12762 0x00000000, 0x000003ff },
12763 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12764 0x00000000, 0xffffffff },
6aa20a22 12765
a71116d1
MC
12766 /* Host Coalescing Control Registers. */
12767 { HOSTCC_MODE, TG3_FL_NOT_5705,
12768 0x00000000, 0x00000004 },
12769 { HOSTCC_MODE, TG3_FL_5705,
12770 0x00000000, 0x000000f6 },
12771 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12772 0x00000000, 0xffffffff },
12773 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12774 0x00000000, 0x000003ff },
12775 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12776 0x00000000, 0xffffffff },
12777 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12778 0x00000000, 0x000003ff },
12779 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12780 0x00000000, 0xffffffff },
12781 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12782 0x00000000, 0x000000ff },
12783 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12784 0x00000000, 0xffffffff },
12785 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12786 0x00000000, 0x000000ff },
12787 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12788 0x00000000, 0xffffffff },
12789 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12790 0x00000000, 0xffffffff },
12791 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12792 0x00000000, 0xffffffff },
12793 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12794 0x00000000, 0x000000ff },
12795 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12796 0x00000000, 0xffffffff },
12797 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12798 0x00000000, 0x000000ff },
12799 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12800 0x00000000, 0xffffffff },
12801 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12802 0x00000000, 0xffffffff },
12803 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12804 0x00000000, 0xffffffff },
12805 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12806 0x00000000, 0xffffffff },
12807 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12808 0x00000000, 0xffffffff },
12809 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12810 0xffffffff, 0x00000000 },
12811 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12812 0xffffffff, 0x00000000 },
12813
12814 /* Buffer Manager Control Registers. */
b16250e3 12815 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12816 0x00000000, 0x007fff80 },
b16250e3 12817 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12818 0x00000000, 0x007fffff },
12819 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12820 0x00000000, 0x0000003f },
12821 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12822 0x00000000, 0x000001ff },
12823 { BUFMGR_MB_HIGH_WATER, 0x0000,
12824 0x00000000, 0x000001ff },
12825 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12826 0xffffffff, 0x00000000 },
12827 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12828 0xffffffff, 0x00000000 },
6aa20a22 12829
a71116d1
MC
12830 /* Mailbox Registers */
12831 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12832 0x00000000, 0x000001ff },
12833 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12834 0x00000000, 0x000001ff },
12835 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12836 0x00000000, 0x000007ff },
12837 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12838 0x00000000, 0x000001ff },
12839
12840 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12841 };
12842
b16250e3 12843 is_5705 = is_5750 = 0;
63c3a66f 12844 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12845 is_5705 = 1;
63c3a66f 12846 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12847 is_5750 = 1;
12848 }
a71116d1
MC
12849
12850 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12851 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12852 continue;
12853
12854 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12855 continue;
12856
63c3a66f 12857 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12858 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12859 continue;
12860
b16250e3
MC
12861 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12862 continue;
12863
a71116d1
MC
12864 offset = (u32) reg_tbl[i].offset;
12865 read_mask = reg_tbl[i].read_mask;
12866 write_mask = reg_tbl[i].write_mask;
12867
12868 /* Save the original register content */
12869 save_val = tr32(offset);
12870
12871 /* Determine the read-only value. */
12872 read_val = save_val & read_mask;
12873
12874 /* Write zero to the register, then make sure the read-only bits
12875 * are not changed and the read/write bits are all zeros.
12876 */
12877 tw32(offset, 0);
12878
12879 val = tr32(offset);
12880
12881 /* Test the read-only and read/write bits. */
12882 if (((val & read_mask) != read_val) || (val & write_mask))
12883 goto out;
12884
12885 /* Write ones to all the bits defined by RdMask and WrMask, then
12886 * make sure the read-only bits are not changed and the
12887 * read/write bits are all ones.
12888 */
12889 tw32(offset, read_mask | write_mask);
12890
12891 val = tr32(offset);
12892
12893 /* Test the read-only bits. */
12894 if ((val & read_mask) != read_val)
12895 goto out;
12896
12897 /* Test the read/write bits. */
12898 if ((val & write_mask) != write_mask)
12899 goto out;
12900
12901 tw32(offset, save_val);
12902 }
12903
12904 return 0;
12905
12906out:
9f88f29f 12907 if (netif_msg_hw(tp))
2445e461
MC
12908 netdev_err(tp->dev,
12909 "Register test failed at offset %x\n", offset);
a71116d1
MC
12910 tw32(offset, save_val);
12911 return -EIO;
12912}
12913
7942e1db
MC
12914static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12915{
f71e1309 12916 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12917 int i;
12918 u32 j;
12919
e9edda69 12920 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12921 for (j = 0; j < len; j += 4) {
12922 u32 val;
12923
12924 tg3_write_mem(tp, offset + j, test_pattern[i]);
12925 tg3_read_mem(tp, offset + j, &val);
12926 if (val != test_pattern[i])
12927 return -EIO;
12928 }
12929 }
12930 return 0;
12931}
12932
12933static int tg3_test_memory(struct tg3 *tp)
12934{
12935 static struct mem_entry {
12936 u32 offset;
12937 u32 len;
12938 } mem_tbl_570x[] = {
38690194 12939 { 0x00000000, 0x00b50},
7942e1db
MC
12940 { 0x00002000, 0x1c000},
12941 { 0xffffffff, 0x00000}
12942 }, mem_tbl_5705[] = {
12943 { 0x00000100, 0x0000c},
12944 { 0x00000200, 0x00008},
7942e1db
MC
12945 { 0x00004000, 0x00800},
12946 { 0x00006000, 0x01000},
12947 { 0x00008000, 0x02000},
12948 { 0x00010000, 0x0e000},
12949 { 0xffffffff, 0x00000}
79f4d13a
MC
12950 }, mem_tbl_5755[] = {
12951 { 0x00000200, 0x00008},
12952 { 0x00004000, 0x00800},
12953 { 0x00006000, 0x00800},
12954 { 0x00008000, 0x02000},
12955 { 0x00010000, 0x0c000},
12956 { 0xffffffff, 0x00000}
b16250e3
MC
12957 }, mem_tbl_5906[] = {
12958 { 0x00000200, 0x00008},
12959 { 0x00004000, 0x00400},
12960 { 0x00006000, 0x00400},
12961 { 0x00008000, 0x01000},
12962 { 0x00010000, 0x01000},
12963 { 0xffffffff, 0x00000}
8b5a6c42
MC
12964 }, mem_tbl_5717[] = {
12965 { 0x00000200, 0x00008},
12966 { 0x00010000, 0x0a000},
12967 { 0x00020000, 0x13c00},
12968 { 0xffffffff, 0x00000}
12969 }, mem_tbl_57765[] = {
12970 { 0x00000200, 0x00008},
12971 { 0x00004000, 0x00800},
12972 { 0x00006000, 0x09800},
12973 { 0x00010000, 0x0a000},
12974 { 0xffffffff, 0x00000}
7942e1db
MC
12975 };
12976 struct mem_entry *mem_tbl;
12977 int err = 0;
12978 int i;
12979
63c3a66f 12980 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12981 mem_tbl = mem_tbl_5717;
c65a17f4 12982 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12983 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 12984 mem_tbl = mem_tbl_57765;
63c3a66f 12985 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 12986 mem_tbl = mem_tbl_5755;
4153577a 12987 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 12988 mem_tbl = mem_tbl_5906;
63c3a66f 12989 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
12990 mem_tbl = mem_tbl_5705;
12991 else
7942e1db
MC
12992 mem_tbl = mem_tbl_570x;
12993
12994 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
12995 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
12996 if (err)
7942e1db
MC
12997 break;
12998 }
6aa20a22 12999
7942e1db
MC
13000 return err;
13001}
13002
bb158d69
MC
13003#define TG3_TSO_MSS 500
13004
13005#define TG3_TSO_IP_HDR_LEN 20
13006#define TG3_TSO_TCP_HDR_LEN 20
13007#define TG3_TSO_TCP_OPT_LEN 12
13008
13009static const u8 tg3_tso_header[] = {
130100x08, 0x00,
130110x45, 0x00, 0x00, 0x00,
130120x00, 0x00, 0x40, 0x00,
130130x40, 0x06, 0x00, 0x00,
130140x0a, 0x00, 0x00, 0x01,
130150x0a, 0x00, 0x00, 0x02,
130160x0d, 0x00, 0xe0, 0x00,
130170x00, 0x00, 0x01, 0x00,
130180x00, 0x00, 0x02, 0x00,
130190x80, 0x10, 0x10, 0x00,
130200x14, 0x09, 0x00, 0x00,
130210x01, 0x01, 0x08, 0x0a,
130220x11, 0x11, 0x11, 0x11,
130230x11, 0x11, 0x11, 0x11,
13024};
9f40dead 13025
28a45957 13026static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 13027{
5e5a7f37 13028 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 13029 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 13030 u32 budget;
9205fd9c
ED
13031 struct sk_buff *skb;
13032 u8 *tx_data, *rx_data;
c76949a6
MC
13033 dma_addr_t map;
13034 int num_pkts, tx_len, rx_len, i, err;
13035 struct tg3_rx_buffer_desc *desc;
898a56f8 13036 struct tg3_napi *tnapi, *rnapi;
8fea32b9 13037 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 13038
c8873405
MC
13039 tnapi = &tp->napi[0];
13040 rnapi = &tp->napi[0];
0c1d0e2b 13041 if (tp->irq_cnt > 1) {
63c3a66f 13042 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 13043 rnapi = &tp->napi[1];
63c3a66f 13044 if (tg3_flag(tp, ENABLE_TSS))
c8873405 13045 tnapi = &tp->napi[1];
0c1d0e2b 13046 }
fd2ce37f 13047 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 13048
c76949a6
MC
13049 err = -EIO;
13050
4852a861 13051 tx_len = pktsz;
a20e9c62 13052 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
13053 if (!skb)
13054 return -ENOMEM;
13055
c76949a6
MC
13056 tx_data = skb_put(skb, tx_len);
13057 memcpy(tx_data, tp->dev->dev_addr, 6);
13058 memset(tx_data + 6, 0x0, 8);
13059
4852a861 13060 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 13061
28a45957 13062 if (tso_loopback) {
bb158d69
MC
13063 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13064
13065 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13066 TG3_TSO_TCP_OPT_LEN;
13067
13068 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13069 sizeof(tg3_tso_header));
13070 mss = TG3_TSO_MSS;
13071
13072 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13073 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13074
13075 /* Set the total length field in the IP header */
13076 iph->tot_len = htons((u16)(mss + hdr_len));
13077
13078 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13079 TXD_FLAG_CPU_POST_DMA);
13080
63c3a66f
JP
13081 if (tg3_flag(tp, HW_TSO_1) ||
13082 tg3_flag(tp, HW_TSO_2) ||
13083 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13084 struct tcphdr *th;
13085 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13086 th = (struct tcphdr *)&tx_data[val];
13087 th->check = 0;
13088 } else
13089 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13090
63c3a66f 13091 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13092 mss |= (hdr_len & 0xc) << 12;
13093 if (hdr_len & 0x10)
13094 base_flags |= 0x00000010;
13095 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13096 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13097 mss |= hdr_len << 9;
63c3a66f 13098 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13099 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13100 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13101 } else {
13102 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13103 }
13104
13105 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13106 } else {
13107 num_pkts = 1;
13108 data_off = ETH_HLEN;
c441b456
MC
13109
13110 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13111 tx_len > VLAN_ETH_FRAME_LEN)
13112 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13113 }
13114
13115 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13116 tx_data[i] = (u8) (i & 0xff);
13117
f4188d8a
AD
13118 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13119 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13120 dev_kfree_skb(skb);
13121 return -EIO;
13122 }
c76949a6 13123
0d681b27
MC
13124 val = tnapi->tx_prod;
13125 tnapi->tx_buffers[val].skb = skb;
13126 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13127
c76949a6 13128 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13129 rnapi->coal_now);
c76949a6
MC
13130
13131 udelay(10);
13132
898a56f8 13133 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13134
84b67b27
MC
13135 budget = tg3_tx_avail(tnapi);
13136 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13137 base_flags | TXD_FLAG_END, mss, 0)) {
13138 tnapi->tx_buffers[val].skb = NULL;
13139 dev_kfree_skb(skb);
13140 return -EIO;
13141 }
c76949a6 13142
f3f3f27e 13143 tnapi->tx_prod++;
c76949a6 13144
6541b806
MC
13145 /* Sync BD data before updating mailbox */
13146 wmb();
13147
f3f3f27e
MC
13148 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13149 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13150
13151 udelay(10);
13152
303fc921
MC
13153 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13154 for (i = 0; i < 35; i++) {
c76949a6 13155 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13156 coal_now);
c76949a6
MC
13157
13158 udelay(10);
13159
898a56f8
MC
13160 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13161 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13162 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13163 (rx_idx == (rx_start_idx + num_pkts)))
13164 break;
13165 }
13166
ba1142e4 13167 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13168 dev_kfree_skb(skb);
13169
f3f3f27e 13170 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13171 goto out;
13172
13173 if (rx_idx != rx_start_idx + num_pkts)
13174 goto out;
13175
bb158d69
MC
13176 val = data_off;
13177 while (rx_idx != rx_start_idx) {
13178 desc = &rnapi->rx_rcb[rx_start_idx++];
13179 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13180 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13181
bb158d69
MC
13182 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13183 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13184 goto out;
c76949a6 13185
bb158d69
MC
13186 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13187 - ETH_FCS_LEN;
c76949a6 13188
28a45957 13189 if (!tso_loopback) {
bb158d69
MC
13190 if (rx_len != tx_len)
13191 goto out;
4852a861 13192
bb158d69
MC
13193 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13194 if (opaque_key != RXD_OPAQUE_RING_STD)
13195 goto out;
13196 } else {
13197 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13198 goto out;
13199 }
13200 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13201 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13202 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13203 goto out;
bb158d69 13204 }
4852a861 13205
bb158d69 13206 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13207 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13208 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13209 mapping);
13210 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13211 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13212 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13213 mapping);
13214 } else
13215 goto out;
c76949a6 13216
bb158d69
MC
13217 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13218 PCI_DMA_FROMDEVICE);
c76949a6 13219
9205fd9c 13220 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13221 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13222 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13223 goto out;
13224 }
c76949a6 13225 }
bb158d69 13226
c76949a6 13227 err = 0;
6aa20a22 13228
9205fd9c 13229 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13230out:
13231 return err;
13232}
13233
00c266b7
MC
13234#define TG3_STD_LOOPBACK_FAILED 1
13235#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13236#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13237#define TG3_LOOPBACK_FAILED \
13238 (TG3_STD_LOOPBACK_FAILED | \
13239 TG3_JMB_LOOPBACK_FAILED | \
13240 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13241
941ec90f 13242static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13243{
28a45957 13244 int err = -EIO;
2215e24c 13245 u32 eee_cap;
c441b456
MC
13246 u32 jmb_pkt_sz = 9000;
13247
13248 if (tp->dma_limit)
13249 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13250
ab789046
MC
13251 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13252 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13253
28a45957 13254 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13255 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13256 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13257 if (do_extlpbk)
93df8b8f 13258 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13259 goto done;
13260 }
13261
953c96e0 13262 err = tg3_reset_hw(tp, true);
ab789046 13263 if (err) {
93df8b8f
NNS
13264 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13265 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13266 if (do_extlpbk)
93df8b8f 13267 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13268 goto done;
13269 }
9f40dead 13270
63c3a66f 13271 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13272 int i;
13273
13274 /* Reroute all rx packets to the 1st queue */
13275 for (i = MAC_RSS_INDIR_TBL_0;
13276 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13277 tw32(i, 0x0);
13278 }
13279
6e01b20b
MC
13280 /* HW errata - mac loopback fails in some cases on 5780.
13281 * Normal traffic and PHY loopback are not affected by
13282 * errata. Also, the MAC loopback test is deprecated for
13283 * all newer ASIC revisions.
13284 */
4153577a 13285 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13286 !tg3_flag(tp, CPMU_PRESENT)) {
13287 tg3_mac_loopback(tp, true);
9936bcf6 13288
28a45957 13289 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13290 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13291
13292 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13293 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13294 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13295
13296 tg3_mac_loopback(tp, false);
13297 }
4852a861 13298
f07e9af3 13299 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13300 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13301 int i;
13302
941ec90f 13303 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13304
13305 /* Wait for link */
13306 for (i = 0; i < 100; i++) {
13307 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13308 break;
13309 mdelay(1);
13310 }
13311
28a45957 13312 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13313 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13314 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13315 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13316 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13317 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13318 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13319 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13320
941ec90f
MC
13321 if (do_extlpbk) {
13322 tg3_phy_lpbk_set(tp, 0, true);
13323
13324 /* All link indications report up, but the hardware
13325 * isn't really ready for about 20 msec. Double it
13326 * to be sure.
13327 */
13328 mdelay(40);
13329
13330 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13331 data[TG3_EXT_LOOPB_TEST] |=
13332 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13333 if (tg3_flag(tp, TSO_CAPABLE) &&
13334 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13335 data[TG3_EXT_LOOPB_TEST] |=
13336 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13337 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13338 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13339 data[TG3_EXT_LOOPB_TEST] |=
13340 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13341 }
13342
5e5a7f37
MC
13343 /* Re-enable gphy autopowerdown. */
13344 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13345 tg3_phy_toggle_apd(tp, true);
13346 }
6833c043 13347
93df8b8f
NNS
13348 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13349 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13350
ab789046
MC
13351done:
13352 tp->phy_flags |= eee_cap;
13353
9f40dead
MC
13354 return err;
13355}
13356
4cafd3f5
MC
13357static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13358 u64 *data)
13359{
566f86ad 13360 struct tg3 *tp = netdev_priv(dev);
941ec90f 13361 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13362
bed9829f
MC
13363 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
13364 tg3_power_up(tp)) {
13365 etest->flags |= ETH_TEST_FL_FAILED;
13366 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13367 return;
13368 }
bc1c7567 13369
566f86ad
MC
13370 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13371
13372 if (tg3_test_nvram(tp) != 0) {
13373 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13374 data[TG3_NVRAM_TEST] = 1;
566f86ad 13375 }
941ec90f 13376 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13377 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13378 data[TG3_LINK_TEST] = 1;
ca43007a 13379 }
a71116d1 13380 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13381 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13382
13383 if (netif_running(dev)) {
b02fd9e3 13384 tg3_phy_stop(tp);
a71116d1 13385 tg3_netif_stop(tp);
bbe832c0
MC
13386 irq_sync = 1;
13387 }
a71116d1 13388
bbe832c0 13389 tg3_full_lock(tp, irq_sync);
a71116d1 13390 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13391 err = tg3_nvram_lock(tp);
a71116d1 13392 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13393 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13394 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13395 if (!err)
13396 tg3_nvram_unlock(tp);
a71116d1 13397
f07e9af3 13398 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13399 tg3_phy_reset(tp);
13400
a71116d1
MC
13401 if (tg3_test_registers(tp) != 0) {
13402 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13403 data[TG3_REGISTER_TEST] = 1;
a71116d1 13404 }
28a45957 13405
7942e1db
MC
13406 if (tg3_test_memory(tp) != 0) {
13407 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13408 data[TG3_MEMORY_TEST] = 1;
7942e1db 13409 }
28a45957 13410
941ec90f
MC
13411 if (doextlpbk)
13412 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13413
93df8b8f 13414 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13415 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13416
f47c11ee
DM
13417 tg3_full_unlock(tp);
13418
d4bc3927
MC
13419 if (tg3_test_interrupt(tp) != 0) {
13420 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13421 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13422 }
f47c11ee
DM
13423
13424 tg3_full_lock(tp, 0);
d4bc3927 13425
a71116d1
MC
13426 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13427 if (netif_running(dev)) {
63c3a66f 13428 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13429 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13430 if (!err2)
b9ec6c1b 13431 tg3_netif_start(tp);
a71116d1 13432 }
f47c11ee
DM
13433
13434 tg3_full_unlock(tp);
b02fd9e3
MC
13435
13436 if (irq_sync && !err2)
13437 tg3_phy_start(tp);
a71116d1 13438 }
80096068 13439 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13440 tg3_power_down(tp);
bc1c7567 13441
4cafd3f5
MC
13442}
13443
0a633ac2
MC
13444static int tg3_hwtstamp_ioctl(struct net_device *dev,
13445 struct ifreq *ifr, int cmd)
13446{
13447 struct tg3 *tp = netdev_priv(dev);
13448 struct hwtstamp_config stmpconf;
13449
13450 if (!tg3_flag(tp, PTP_CAPABLE))
13451 return -EINVAL;
13452
13453 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13454 return -EFAULT;
13455
13456 if (stmpconf.flags)
13457 return -EINVAL;
13458
13459 switch (stmpconf.tx_type) {
13460 case HWTSTAMP_TX_ON:
13461 tg3_flag_set(tp, TX_TSTAMP_EN);
13462 break;
13463 case HWTSTAMP_TX_OFF:
13464 tg3_flag_clear(tp, TX_TSTAMP_EN);
13465 break;
13466 default:
13467 return -ERANGE;
13468 }
13469
13470 switch (stmpconf.rx_filter) {
13471 case HWTSTAMP_FILTER_NONE:
13472 tp->rxptpctl = 0;
13473 break;
13474 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13475 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13476 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13477 break;
13478 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13479 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13480 TG3_RX_PTP_CTL_SYNC_EVNT;
13481 break;
13482 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13483 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13484 TG3_RX_PTP_CTL_DELAY_REQ;
13485 break;
13486 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13487 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13488 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13489 break;
13490 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13491 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13492 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13493 break;
13494 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13495 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13496 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13497 break;
13498 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13499 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13500 TG3_RX_PTP_CTL_SYNC_EVNT;
13501 break;
13502 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13503 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13504 TG3_RX_PTP_CTL_SYNC_EVNT;
13505 break;
13506 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13507 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13508 TG3_RX_PTP_CTL_SYNC_EVNT;
13509 break;
13510 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13511 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13512 TG3_RX_PTP_CTL_DELAY_REQ;
13513 break;
13514 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13515 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13516 TG3_RX_PTP_CTL_DELAY_REQ;
13517 break;
13518 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13519 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13520 TG3_RX_PTP_CTL_DELAY_REQ;
13521 break;
13522 default:
13523 return -ERANGE;
13524 }
13525
13526 if (netif_running(dev) && tp->rxptpctl)
13527 tw32(TG3_RX_PTP_CTL,
13528 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13529
13530 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13531 -EFAULT : 0;
13532}
13533
1da177e4
LT
13534static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13535{
13536 struct mii_ioctl_data *data = if_mii(ifr);
13537 struct tg3 *tp = netdev_priv(dev);
13538 int err;
13539
63c3a66f 13540 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13541 struct phy_device *phydev;
f07e9af3 13542 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13543 return -EAGAIN;
3f0e3ad7 13544 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13545 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13546 }
13547
33f401ae 13548 switch (cmd) {
1da177e4 13549 case SIOCGMIIPHY:
882e9793 13550 data->phy_id = tp->phy_addr;
1da177e4
LT
13551
13552 /* fallthru */
13553 case SIOCGMIIREG: {
13554 u32 mii_regval;
13555
f07e9af3 13556 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13557 break; /* We have no PHY */
13558
34eea5ac 13559 if (!netif_running(dev))
bc1c7567
MC
13560 return -EAGAIN;
13561
f47c11ee 13562 spin_lock_bh(&tp->lock);
5c358045
HM
13563 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13564 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13565 spin_unlock_bh(&tp->lock);
1da177e4
LT
13566
13567 data->val_out = mii_regval;
13568
13569 return err;
13570 }
13571
13572 case SIOCSMIIREG:
f07e9af3 13573 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13574 break; /* We have no PHY */
13575
34eea5ac 13576 if (!netif_running(dev))
bc1c7567
MC
13577 return -EAGAIN;
13578
f47c11ee 13579 spin_lock_bh(&tp->lock);
5c358045
HM
13580 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13581 data->reg_num & 0x1f, data->val_in);
f47c11ee 13582 spin_unlock_bh(&tp->lock);
1da177e4
LT
13583
13584 return err;
13585
0a633ac2
MC
13586 case SIOCSHWTSTAMP:
13587 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13588
1da177e4
LT
13589 default:
13590 /* do nothing */
13591 break;
13592 }
13593 return -EOPNOTSUPP;
13594}
13595
15f9850d
DM
13596static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13597{
13598 struct tg3 *tp = netdev_priv(dev);
13599
13600 memcpy(ec, &tp->coal, sizeof(*ec));
13601 return 0;
13602}
13603
d244c892
MC
13604static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13605{
13606 struct tg3 *tp = netdev_priv(dev);
13607 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13608 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13609
63c3a66f 13610 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13611 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13612 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13613 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13614 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13615 }
13616
13617 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13618 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13619 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13620 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13621 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13622 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13623 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13624 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13625 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13626 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13627 return -EINVAL;
13628
13629 /* No rx interrupts will be generated if both are zero */
13630 if ((ec->rx_coalesce_usecs == 0) &&
13631 (ec->rx_max_coalesced_frames == 0))
13632 return -EINVAL;
13633
13634 /* No tx interrupts will be generated if both are zero */
13635 if ((ec->tx_coalesce_usecs == 0) &&
13636 (ec->tx_max_coalesced_frames == 0))
13637 return -EINVAL;
13638
13639 /* Only copy relevant parameters, ignore all others. */
13640 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13641 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13642 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13643 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13644 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13645 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13646 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13647 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13648 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13649
13650 if (netif_running(dev)) {
13651 tg3_full_lock(tp, 0);
13652 __tg3_set_coalesce(tp, &tp->coal);
13653 tg3_full_unlock(tp);
13654 }
13655 return 0;
13656}
13657
1cbf9eb8
NS
13658static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
13659{
13660 struct tg3 *tp = netdev_priv(dev);
13661
13662 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13663 netdev_warn(tp->dev, "Board does not support EEE!\n");
13664 return -EOPNOTSUPP;
13665 }
13666
13667 if (edata->advertised != tp->eee.advertised) {
13668 netdev_warn(tp->dev,
13669 "Direct manipulation of EEE advertisement is not supported\n");
13670 return -EINVAL;
13671 }
13672
13673 if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
13674 netdev_warn(tp->dev,
13675 "Maximal Tx Lpi timer supported is %#x(u)\n",
13676 TG3_CPMU_DBTMR1_LNKIDLE_MAX);
13677 return -EINVAL;
13678 }
13679
13680 tp->eee = *edata;
13681
13682 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
13683 tg3_warn_mgmt_link_flap(tp);
13684
13685 if (netif_running(tp->dev)) {
13686 tg3_full_lock(tp, 0);
13687 tg3_setup_eee(tp);
13688 tg3_phy_reset(tp);
13689 tg3_full_unlock(tp);
13690 }
13691
13692 return 0;
13693}
13694
13695static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
13696{
13697 struct tg3 *tp = netdev_priv(dev);
13698
13699 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
13700 netdev_warn(tp->dev,
13701 "Board does not support EEE!\n");
13702 return -EOPNOTSUPP;
13703 }
13704
13705 *edata = tp->eee;
13706 return 0;
13707}
13708
7282d491 13709static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13710 .get_settings = tg3_get_settings,
13711 .set_settings = tg3_set_settings,
13712 .get_drvinfo = tg3_get_drvinfo,
13713 .get_regs_len = tg3_get_regs_len,
13714 .get_regs = tg3_get_regs,
13715 .get_wol = tg3_get_wol,
13716 .set_wol = tg3_set_wol,
13717 .get_msglevel = tg3_get_msglevel,
13718 .set_msglevel = tg3_set_msglevel,
13719 .nway_reset = tg3_nway_reset,
13720 .get_link = ethtool_op_get_link,
13721 .get_eeprom_len = tg3_get_eeprom_len,
13722 .get_eeprom = tg3_get_eeprom,
13723 .set_eeprom = tg3_set_eeprom,
13724 .get_ringparam = tg3_get_ringparam,
13725 .set_ringparam = tg3_set_ringparam,
13726 .get_pauseparam = tg3_get_pauseparam,
13727 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13728 .self_test = tg3_self_test,
1da177e4 13729 .get_strings = tg3_get_strings,
81b8709c 13730 .set_phys_id = tg3_set_phys_id,
1da177e4 13731 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13732 .get_coalesce = tg3_get_coalesce,
d244c892 13733 .set_coalesce = tg3_set_coalesce,
b9f2c044 13734 .get_sset_count = tg3_get_sset_count,
90415477
MC
13735 .get_rxnfc = tg3_get_rxnfc,
13736 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13737 .get_rxfh_indir = tg3_get_rxfh_indir,
13738 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13739 .get_channels = tg3_get_channels,
13740 .set_channels = tg3_set_channels,
7d41e49a 13741 .get_ts_info = tg3_get_ts_info,
1cbf9eb8
NS
13742 .get_eee = tg3_get_eee,
13743 .set_eee = tg3_set_eee,
1da177e4
LT
13744};
13745
b4017c53
DM
13746static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13747 struct rtnl_link_stats64 *stats)
13748{
13749 struct tg3 *tp = netdev_priv(dev);
13750
0f566b20
MC
13751 spin_lock_bh(&tp->lock);
13752 if (!tp->hw_stats) {
13753 spin_unlock_bh(&tp->lock);
b4017c53 13754 return &tp->net_stats_prev;
0f566b20 13755 }
b4017c53 13756
b4017c53
DM
13757 tg3_get_nstats(tp, stats);
13758 spin_unlock_bh(&tp->lock);
13759
13760 return stats;
13761}
13762
ccd5ba9d
MC
13763static void tg3_set_rx_mode(struct net_device *dev)
13764{
13765 struct tg3 *tp = netdev_priv(dev);
13766
13767 if (!netif_running(dev))
13768 return;
13769
13770 tg3_full_lock(tp, 0);
13771 __tg3_set_rx_mode(dev);
13772 tg3_full_unlock(tp);
13773}
13774
faf1627a
MC
13775static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13776 int new_mtu)
13777{
13778 dev->mtu = new_mtu;
13779
13780 if (new_mtu > ETH_DATA_LEN) {
13781 if (tg3_flag(tp, 5780_CLASS)) {
13782 netdev_update_features(dev);
13783 tg3_flag_clear(tp, TSO_CAPABLE);
13784 } else {
13785 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13786 }
13787 } else {
13788 if (tg3_flag(tp, 5780_CLASS)) {
13789 tg3_flag_set(tp, TSO_CAPABLE);
13790 netdev_update_features(dev);
13791 }
13792 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13793 }
13794}
13795
13796static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13797{
13798 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
13799 int err;
13800 bool reset_phy = false;
faf1627a
MC
13801
13802 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13803 return -EINVAL;
13804
13805 if (!netif_running(dev)) {
13806 /* We'll just catch it later when the
13807 * device is up'd.
13808 */
13809 tg3_set_mtu(dev, tp, new_mtu);
13810 return 0;
13811 }
13812
13813 tg3_phy_stop(tp);
13814
13815 tg3_netif_stop(tp);
13816
13817 tg3_full_lock(tp, 1);
13818
13819 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13820
13821 tg3_set_mtu(dev, tp, new_mtu);
13822
2fae5e36
MC
13823 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13824 * breaks all requests to 256 bytes.
13825 */
4153577a 13826 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 13827 reset_phy = true;
2fae5e36
MC
13828
13829 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13830
13831 if (!err)
13832 tg3_netif_start(tp);
13833
13834 tg3_full_unlock(tp);
13835
13836 if (!err)
13837 tg3_phy_start(tp);
13838
13839 return err;
13840}
13841
13842static const struct net_device_ops tg3_netdev_ops = {
13843 .ndo_open = tg3_open,
13844 .ndo_stop = tg3_close,
13845 .ndo_start_xmit = tg3_start_xmit,
13846 .ndo_get_stats64 = tg3_get_stats64,
13847 .ndo_validate_addr = eth_validate_addr,
13848 .ndo_set_rx_mode = tg3_set_rx_mode,
13849 .ndo_set_mac_address = tg3_set_mac_addr,
13850 .ndo_do_ioctl = tg3_ioctl,
13851 .ndo_tx_timeout = tg3_tx_timeout,
13852 .ndo_change_mtu = tg3_change_mtu,
13853 .ndo_fix_features = tg3_fix_features,
13854 .ndo_set_features = tg3_set_features,
13855#ifdef CONFIG_NET_POLL_CONTROLLER
13856 .ndo_poll_controller = tg3_poll_controller,
13857#endif
13858};
13859
229b1ad1 13860static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13861{
1b27777a 13862 u32 cursize, val, magic;
1da177e4
LT
13863
13864 tp->nvram_size = EEPROM_CHIP_SIZE;
13865
e4f34110 13866 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13867 return;
13868
b16250e3
MC
13869 if ((magic != TG3_EEPROM_MAGIC) &&
13870 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13871 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13872 return;
13873
13874 /*
13875 * Size the chip by reading offsets at increasing powers of two.
13876 * When we encounter our validation signature, we know the addressing
13877 * has wrapped around, and thus have our chip size.
13878 */
1b27777a 13879 cursize = 0x10;
1da177e4
LT
13880
13881 while (cursize < tp->nvram_size) {
e4f34110 13882 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13883 return;
13884
1820180b 13885 if (val == magic)
1da177e4
LT
13886 break;
13887
13888 cursize <<= 1;
13889 }
13890
13891 tp->nvram_size = cursize;
13892}
6aa20a22 13893
229b1ad1 13894static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13895{
13896 u32 val;
13897
63c3a66f 13898 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13899 return;
13900
13901 /* Selfboot format */
1820180b 13902 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13903 tg3_get_eeprom_size(tp);
13904 return;
13905 }
13906
6d348f2c 13907 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13908 if (val != 0) {
6d348f2c
MC
13909 /* This is confusing. We want to operate on the
13910 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13911 * call will read from NVRAM and byteswap the data
13912 * according to the byteswapping settings for all
13913 * other register accesses. This ensures the data we
13914 * want will always reside in the lower 16-bits.
13915 * However, the data in NVRAM is in LE format, which
13916 * means the data from the NVRAM read will always be
13917 * opposite the endianness of the CPU. The 16-bit
13918 * byteswap then brings the data to CPU endianness.
13919 */
13920 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13921 return;
13922 }
13923 }
fd1122a2 13924 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13925}
13926
229b1ad1 13927static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13928{
13929 u32 nvcfg1;
13930
13931 nvcfg1 = tr32(NVRAM_CFG1);
13932 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13933 tg3_flag_set(tp, FLASH);
8590a603 13934 } else {
1da177e4
LT
13935 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13936 tw32(NVRAM_CFG1, nvcfg1);
13937 }
13938
4153577a 13939 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13940 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13941 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13942 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13943 tp->nvram_jedecnum = JEDEC_ATMEL;
13944 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13945 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13946 break;
13947 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13948 tp->nvram_jedecnum = JEDEC_ATMEL;
13949 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13950 break;
13951 case FLASH_VENDOR_ATMEL_EEPROM:
13952 tp->nvram_jedecnum = JEDEC_ATMEL;
13953 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13954 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13955 break;
13956 case FLASH_VENDOR_ST:
13957 tp->nvram_jedecnum = JEDEC_ST;
13958 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13959 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13960 break;
13961 case FLASH_VENDOR_SAIFUN:
13962 tp->nvram_jedecnum = JEDEC_SAIFUN;
13963 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13964 break;
13965 case FLASH_VENDOR_SST_SMALL:
13966 case FLASH_VENDOR_SST_LARGE:
13967 tp->nvram_jedecnum = JEDEC_SST;
13968 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13969 break;
1da177e4 13970 }
8590a603 13971 } else {
1da177e4
LT
13972 tp->nvram_jedecnum = JEDEC_ATMEL;
13973 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13974 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13975 }
13976}
13977
229b1ad1 13978static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13979{
13980 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13981 case FLASH_5752PAGE_SIZE_256:
13982 tp->nvram_pagesize = 256;
13983 break;
13984 case FLASH_5752PAGE_SIZE_512:
13985 tp->nvram_pagesize = 512;
13986 break;
13987 case FLASH_5752PAGE_SIZE_1K:
13988 tp->nvram_pagesize = 1024;
13989 break;
13990 case FLASH_5752PAGE_SIZE_2K:
13991 tp->nvram_pagesize = 2048;
13992 break;
13993 case FLASH_5752PAGE_SIZE_4K:
13994 tp->nvram_pagesize = 4096;
13995 break;
13996 case FLASH_5752PAGE_SIZE_264:
13997 tp->nvram_pagesize = 264;
13998 break;
13999 case FLASH_5752PAGE_SIZE_528:
14000 tp->nvram_pagesize = 528;
14001 break;
14002 }
14003}
14004
229b1ad1 14005static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
14006{
14007 u32 nvcfg1;
14008
14009 nvcfg1 = tr32(NVRAM_CFG1);
14010
e6af301b
MC
14011 /* NVRAM protection for TPM */
14012 if (nvcfg1 & (1 << 27))
63c3a66f 14013 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 14014
361b4ac2 14015 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14016 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
14017 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
14018 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14019 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
14020 break;
14021 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14022 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14023 tg3_flag_set(tp, NVRAM_BUFFERED);
14024 tg3_flag_set(tp, FLASH);
8590a603
MC
14025 break;
14026 case FLASH_5752VENDOR_ST_M45PE10:
14027 case FLASH_5752VENDOR_ST_M45PE20:
14028 case FLASH_5752VENDOR_ST_M45PE40:
14029 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14030 tg3_flag_set(tp, NVRAM_BUFFERED);
14031 tg3_flag_set(tp, FLASH);
8590a603 14032 break;
361b4ac2
MC
14033 }
14034
63c3a66f 14035 if (tg3_flag(tp, FLASH)) {
a1b950d5 14036 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 14037 } else {
361b4ac2
MC
14038 /* For eeprom, set pagesize to maximum eeprom size */
14039 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14040
14041 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14042 tw32(NVRAM_CFG1, nvcfg1);
14043 }
14044}
14045
229b1ad1 14046static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 14047{
989a9d23 14048 u32 nvcfg1, protect = 0;
d3c7b886
MC
14049
14050 nvcfg1 = tr32(NVRAM_CFG1);
14051
14052 /* NVRAM protection for TPM */
989a9d23 14053 if (nvcfg1 & (1 << 27)) {
63c3a66f 14054 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
14055 protect = 1;
14056 }
d3c7b886 14057
989a9d23
MC
14058 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14059 switch (nvcfg1) {
8590a603
MC
14060 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14061 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14062 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14063 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14064 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14065 tg3_flag_set(tp, NVRAM_BUFFERED);
14066 tg3_flag_set(tp, FLASH);
8590a603
MC
14067 tp->nvram_pagesize = 264;
14068 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14069 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14070 tp->nvram_size = (protect ? 0x3e200 :
14071 TG3_NVRAM_SIZE_512KB);
14072 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14073 tp->nvram_size = (protect ? 0x1f200 :
14074 TG3_NVRAM_SIZE_256KB);
14075 else
14076 tp->nvram_size = (protect ? 0x1f200 :
14077 TG3_NVRAM_SIZE_128KB);
14078 break;
14079 case FLASH_5752VENDOR_ST_M45PE10:
14080 case FLASH_5752VENDOR_ST_M45PE20:
14081 case FLASH_5752VENDOR_ST_M45PE40:
14082 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14083 tg3_flag_set(tp, NVRAM_BUFFERED);
14084 tg3_flag_set(tp, FLASH);
8590a603
MC
14085 tp->nvram_pagesize = 256;
14086 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14087 tp->nvram_size = (protect ?
14088 TG3_NVRAM_SIZE_64KB :
14089 TG3_NVRAM_SIZE_128KB);
14090 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14091 tp->nvram_size = (protect ?
14092 TG3_NVRAM_SIZE_64KB :
14093 TG3_NVRAM_SIZE_256KB);
14094 else
14095 tp->nvram_size = (protect ?
14096 TG3_NVRAM_SIZE_128KB :
14097 TG3_NVRAM_SIZE_512KB);
14098 break;
d3c7b886
MC
14099 }
14100}
14101
229b1ad1 14102static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
14103{
14104 u32 nvcfg1;
14105
14106 nvcfg1 = tr32(NVRAM_CFG1);
14107
14108 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14109 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14110 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14111 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14112 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14113 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14114 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 14115 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 14116
8590a603
MC
14117 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14118 tw32(NVRAM_CFG1, nvcfg1);
14119 break;
14120 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14121 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14122 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14123 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14124 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14125 tg3_flag_set(tp, NVRAM_BUFFERED);
14126 tg3_flag_set(tp, FLASH);
8590a603
MC
14127 tp->nvram_pagesize = 264;
14128 break;
14129 case FLASH_5752VENDOR_ST_M45PE10:
14130 case FLASH_5752VENDOR_ST_M45PE20:
14131 case FLASH_5752VENDOR_ST_M45PE40:
14132 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14133 tg3_flag_set(tp, NVRAM_BUFFERED);
14134 tg3_flag_set(tp, FLASH);
8590a603
MC
14135 tp->nvram_pagesize = 256;
14136 break;
1b27777a
MC
14137 }
14138}
14139
229b1ad1 14140static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14141{
14142 u32 nvcfg1, protect = 0;
14143
14144 nvcfg1 = tr32(NVRAM_CFG1);
14145
14146 /* NVRAM protection for TPM */
14147 if (nvcfg1 & (1 << 27)) {
63c3a66f 14148 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14149 protect = 1;
14150 }
14151
14152 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14153 switch (nvcfg1) {
8590a603
MC
14154 case FLASH_5761VENDOR_ATMEL_ADB021D:
14155 case FLASH_5761VENDOR_ATMEL_ADB041D:
14156 case FLASH_5761VENDOR_ATMEL_ADB081D:
14157 case FLASH_5761VENDOR_ATMEL_ADB161D:
14158 case FLASH_5761VENDOR_ATMEL_MDB021D:
14159 case FLASH_5761VENDOR_ATMEL_MDB041D:
14160 case FLASH_5761VENDOR_ATMEL_MDB081D:
14161 case FLASH_5761VENDOR_ATMEL_MDB161D:
14162 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14163 tg3_flag_set(tp, NVRAM_BUFFERED);
14164 tg3_flag_set(tp, FLASH);
14165 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14166 tp->nvram_pagesize = 256;
14167 break;
14168 case FLASH_5761VENDOR_ST_A_M45PE20:
14169 case FLASH_5761VENDOR_ST_A_M45PE40:
14170 case FLASH_5761VENDOR_ST_A_M45PE80:
14171 case FLASH_5761VENDOR_ST_A_M45PE16:
14172 case FLASH_5761VENDOR_ST_M_M45PE20:
14173 case FLASH_5761VENDOR_ST_M_M45PE40:
14174 case FLASH_5761VENDOR_ST_M_M45PE80:
14175 case FLASH_5761VENDOR_ST_M_M45PE16:
14176 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14177 tg3_flag_set(tp, NVRAM_BUFFERED);
14178 tg3_flag_set(tp, FLASH);
8590a603
MC
14179 tp->nvram_pagesize = 256;
14180 break;
6b91fa02
MC
14181 }
14182
14183 if (protect) {
14184 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14185 } else {
14186 switch (nvcfg1) {
8590a603
MC
14187 case FLASH_5761VENDOR_ATMEL_ADB161D:
14188 case FLASH_5761VENDOR_ATMEL_MDB161D:
14189 case FLASH_5761VENDOR_ST_A_M45PE16:
14190 case FLASH_5761VENDOR_ST_M_M45PE16:
14191 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14192 break;
14193 case FLASH_5761VENDOR_ATMEL_ADB081D:
14194 case FLASH_5761VENDOR_ATMEL_MDB081D:
14195 case FLASH_5761VENDOR_ST_A_M45PE80:
14196 case FLASH_5761VENDOR_ST_M_M45PE80:
14197 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14198 break;
14199 case FLASH_5761VENDOR_ATMEL_ADB041D:
14200 case FLASH_5761VENDOR_ATMEL_MDB041D:
14201 case FLASH_5761VENDOR_ST_A_M45PE40:
14202 case FLASH_5761VENDOR_ST_M_M45PE40:
14203 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14204 break;
14205 case FLASH_5761VENDOR_ATMEL_ADB021D:
14206 case FLASH_5761VENDOR_ATMEL_MDB021D:
14207 case FLASH_5761VENDOR_ST_A_M45PE20:
14208 case FLASH_5761VENDOR_ST_M_M45PE20:
14209 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14210 break;
6b91fa02
MC
14211 }
14212 }
14213}
14214
229b1ad1 14215static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14216{
14217 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14218 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14219 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14220}
14221
229b1ad1 14222static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14223{
14224 u32 nvcfg1;
14225
14226 nvcfg1 = tr32(NVRAM_CFG1);
14227
14228 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14229 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14230 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14231 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14232 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14233 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14234
14235 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14236 tw32(NVRAM_CFG1, nvcfg1);
14237 return;
14238 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14239 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14240 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14241 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14242 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14243 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14244 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14245 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14246 tg3_flag_set(tp, NVRAM_BUFFERED);
14247 tg3_flag_set(tp, FLASH);
321d32a0
MC
14248
14249 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14250 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14251 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14252 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14253 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14254 break;
14255 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14256 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14257 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14258 break;
14259 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14260 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14261 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14262 break;
14263 }
14264 break;
14265 case FLASH_5752VENDOR_ST_M45PE10:
14266 case FLASH_5752VENDOR_ST_M45PE20:
14267 case FLASH_5752VENDOR_ST_M45PE40:
14268 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14269 tg3_flag_set(tp, NVRAM_BUFFERED);
14270 tg3_flag_set(tp, FLASH);
321d32a0
MC
14271
14272 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14273 case FLASH_5752VENDOR_ST_M45PE10:
14274 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14275 break;
14276 case FLASH_5752VENDOR_ST_M45PE20:
14277 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14278 break;
14279 case FLASH_5752VENDOR_ST_M45PE40:
14280 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14281 break;
14282 }
14283 break;
14284 default:
63c3a66f 14285 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14286 return;
14287 }
14288
a1b950d5
MC
14289 tg3_nvram_get_pagesize(tp, nvcfg1);
14290 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14291 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14292}
14293
14294
229b1ad1 14295static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14296{
14297 u32 nvcfg1;
14298
14299 nvcfg1 = tr32(NVRAM_CFG1);
14300
14301 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14302 case FLASH_5717VENDOR_ATMEL_EEPROM:
14303 case FLASH_5717VENDOR_MICRO_EEPROM:
14304 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14305 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14306 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14307
14308 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14309 tw32(NVRAM_CFG1, nvcfg1);
14310 return;
14311 case FLASH_5717VENDOR_ATMEL_MDB011D:
14312 case FLASH_5717VENDOR_ATMEL_ADB011B:
14313 case FLASH_5717VENDOR_ATMEL_ADB011D:
14314 case FLASH_5717VENDOR_ATMEL_MDB021D:
14315 case FLASH_5717VENDOR_ATMEL_ADB021B:
14316 case FLASH_5717VENDOR_ATMEL_ADB021D:
14317 case FLASH_5717VENDOR_ATMEL_45USPT:
14318 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14319 tg3_flag_set(tp, NVRAM_BUFFERED);
14320 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14321
14322 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14323 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14324 /* Detect size with tg3_nvram_get_size() */
14325 break;
a1b950d5
MC
14326 case FLASH_5717VENDOR_ATMEL_ADB021B:
14327 case FLASH_5717VENDOR_ATMEL_ADB021D:
14328 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14329 break;
14330 default:
14331 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14332 break;
14333 }
321d32a0 14334 break;
a1b950d5
MC
14335 case FLASH_5717VENDOR_ST_M_M25PE10:
14336 case FLASH_5717VENDOR_ST_A_M25PE10:
14337 case FLASH_5717VENDOR_ST_M_M45PE10:
14338 case FLASH_5717VENDOR_ST_A_M45PE10:
14339 case FLASH_5717VENDOR_ST_M_M25PE20:
14340 case FLASH_5717VENDOR_ST_A_M25PE20:
14341 case FLASH_5717VENDOR_ST_M_M45PE20:
14342 case FLASH_5717VENDOR_ST_A_M45PE20:
14343 case FLASH_5717VENDOR_ST_25USPT:
14344 case FLASH_5717VENDOR_ST_45USPT:
14345 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14346 tg3_flag_set(tp, NVRAM_BUFFERED);
14347 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14348
14349 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14350 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14351 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14352 /* Detect size with tg3_nvram_get_size() */
14353 break;
14354 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14355 case FLASH_5717VENDOR_ST_A_M45PE20:
14356 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14357 break;
14358 default:
14359 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14360 break;
14361 }
321d32a0 14362 break;
a1b950d5 14363 default:
63c3a66f 14364 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14365 return;
321d32a0 14366 }
a1b950d5
MC
14367
14368 tg3_nvram_get_pagesize(tp, nvcfg1);
14369 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14370 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14371}
14372
229b1ad1 14373static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14374{
14375 u32 nvcfg1, nvmpinstrp;
14376
14377 nvcfg1 = tr32(NVRAM_CFG1);
14378 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14379
4153577a 14380 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14381 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14382 tg3_flag_set(tp, NO_NVRAM);
14383 return;
14384 }
14385
14386 switch (nvmpinstrp) {
14387 case FLASH_5762_EEPROM_HD:
14388 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14389 break;
c86a8560
MC
14390 case FLASH_5762_EEPROM_LD:
14391 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14392 break;
f6334bb8
MC
14393 case FLASH_5720VENDOR_M_ST_M45PE20:
14394 /* This pinstrap supports multiple sizes, so force it
14395 * to read the actual size from location 0xf0.
14396 */
14397 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14398 break;
c86a8560
MC
14399 }
14400 }
14401
9b91b5f1
MC
14402 switch (nvmpinstrp) {
14403 case FLASH_5720_EEPROM_HD:
14404 case FLASH_5720_EEPROM_LD:
14405 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14406 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14407
14408 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14409 tw32(NVRAM_CFG1, nvcfg1);
14410 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14411 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14412 else
14413 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14414 return;
14415 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14416 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14417 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14418 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14419 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14420 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14421 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14422 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14423 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14424 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14425 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14426 case FLASH_5720VENDOR_ATMEL_45USPT:
14427 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14428 tg3_flag_set(tp, NVRAM_BUFFERED);
14429 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14430
14431 switch (nvmpinstrp) {
14432 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14433 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14434 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14435 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14436 break;
14437 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14438 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14439 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14440 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14441 break;
14442 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14443 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14444 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14445 break;
14446 default:
4153577a 14447 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14448 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14449 break;
14450 }
14451 break;
14452 case FLASH_5720VENDOR_M_ST_M25PE10:
14453 case FLASH_5720VENDOR_M_ST_M45PE10:
14454 case FLASH_5720VENDOR_A_ST_M25PE10:
14455 case FLASH_5720VENDOR_A_ST_M45PE10:
14456 case FLASH_5720VENDOR_M_ST_M25PE20:
14457 case FLASH_5720VENDOR_M_ST_M45PE20:
14458 case FLASH_5720VENDOR_A_ST_M25PE20:
14459 case FLASH_5720VENDOR_A_ST_M45PE20:
14460 case FLASH_5720VENDOR_M_ST_M25PE40:
14461 case FLASH_5720VENDOR_M_ST_M45PE40:
14462 case FLASH_5720VENDOR_A_ST_M25PE40:
14463 case FLASH_5720VENDOR_A_ST_M45PE40:
14464 case FLASH_5720VENDOR_M_ST_M25PE80:
14465 case FLASH_5720VENDOR_M_ST_M45PE80:
14466 case FLASH_5720VENDOR_A_ST_M25PE80:
14467 case FLASH_5720VENDOR_A_ST_M45PE80:
14468 case FLASH_5720VENDOR_ST_25USPT:
14469 case FLASH_5720VENDOR_ST_45USPT:
14470 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14471 tg3_flag_set(tp, NVRAM_BUFFERED);
14472 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14473
14474 switch (nvmpinstrp) {
14475 case FLASH_5720VENDOR_M_ST_M25PE20:
14476 case FLASH_5720VENDOR_M_ST_M45PE20:
14477 case FLASH_5720VENDOR_A_ST_M25PE20:
14478 case FLASH_5720VENDOR_A_ST_M45PE20:
14479 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14480 break;
14481 case FLASH_5720VENDOR_M_ST_M25PE40:
14482 case FLASH_5720VENDOR_M_ST_M45PE40:
14483 case FLASH_5720VENDOR_A_ST_M25PE40:
14484 case FLASH_5720VENDOR_A_ST_M45PE40:
14485 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14486 break;
14487 case FLASH_5720VENDOR_M_ST_M25PE80:
14488 case FLASH_5720VENDOR_M_ST_M45PE80:
14489 case FLASH_5720VENDOR_A_ST_M25PE80:
14490 case FLASH_5720VENDOR_A_ST_M45PE80:
14491 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14492 break;
14493 default:
4153577a 14494 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14495 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14496 break;
14497 }
14498 break;
14499 default:
63c3a66f 14500 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14501 return;
14502 }
14503
14504 tg3_nvram_get_pagesize(tp, nvcfg1);
14505 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14506 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14507
4153577a 14508 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14509 u32 val;
14510
14511 if (tg3_nvram_read(tp, 0, &val))
14512 return;
14513
14514 if (val != TG3_EEPROM_MAGIC &&
14515 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14516 tg3_flag_set(tp, NO_NVRAM);
14517 }
9b91b5f1
MC
14518}
14519
1da177e4 14520/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14521static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14522{
7e6c63f0
HM
14523 if (tg3_flag(tp, IS_SSB_CORE)) {
14524 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14525 tg3_flag_clear(tp, NVRAM);
14526 tg3_flag_clear(tp, NVRAM_BUFFERED);
14527 tg3_flag_set(tp, NO_NVRAM);
14528 return;
14529 }
14530
1da177e4
LT
14531 tw32_f(GRC_EEPROM_ADDR,
14532 (EEPROM_ADDR_FSM_RESET |
14533 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14534 EEPROM_ADDR_CLKPERD_SHIFT)));
14535
9d57f01c 14536 msleep(1);
1da177e4
LT
14537
14538 /* Enable seeprom accesses. */
14539 tw32_f(GRC_LOCAL_CTRL,
14540 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14541 udelay(100);
14542
4153577a
JP
14543 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14544 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14545 tg3_flag_set(tp, NVRAM);
1da177e4 14546
ec41c7df 14547 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14548 netdev_warn(tp->dev,
14549 "Cannot get nvram lock, %s failed\n",
05dbe005 14550 __func__);
ec41c7df
MC
14551 return;
14552 }
e6af301b 14553 tg3_enable_nvram_access(tp);
1da177e4 14554
989a9d23
MC
14555 tp->nvram_size = 0;
14556
4153577a 14557 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14558 tg3_get_5752_nvram_info(tp);
4153577a 14559 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14560 tg3_get_5755_nvram_info(tp);
4153577a
JP
14561 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14562 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14563 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14564 tg3_get_5787_nvram_info(tp);
4153577a 14565 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14566 tg3_get_5761_nvram_info(tp);
4153577a 14567 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14568 tg3_get_5906_nvram_info(tp);
4153577a 14569 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14570 tg3_flag(tp, 57765_CLASS))
321d32a0 14571 tg3_get_57780_nvram_info(tp);
4153577a
JP
14572 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14573 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14574 tg3_get_5717_nvram_info(tp);
4153577a
JP
14575 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14576 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14577 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14578 else
14579 tg3_get_nvram_info(tp);
14580
989a9d23
MC
14581 if (tp->nvram_size == 0)
14582 tg3_get_nvram_size(tp);
1da177e4 14583
e6af301b 14584 tg3_disable_nvram_access(tp);
381291b7 14585 tg3_nvram_unlock(tp);
1da177e4
LT
14586
14587 } else {
63c3a66f
JP
14588 tg3_flag_clear(tp, NVRAM);
14589 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14590
14591 tg3_get_eeprom_size(tp);
14592 }
14593}
14594
1da177e4
LT
14595struct subsys_tbl_ent {
14596 u16 subsys_vendor, subsys_devid;
14597 u32 phy_id;
14598};
14599
229b1ad1 14600static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14601 /* Broadcom boards. */
24daf2b0 14602 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14603 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14604 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14605 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14606 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14607 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14608 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14609 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14610 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14611 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14612 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14613 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14614 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14615 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14616 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14617 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14618 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14619 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14620 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14621 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14622 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14623 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14624
14625 /* 3com boards. */
24daf2b0 14626 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14627 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14628 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14629 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14630 { TG3PCI_SUBVENDOR_ID_3COM,
14631 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14632 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14633 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14634 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14635 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14636
14637 /* DELL boards. */
24daf2b0 14638 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14639 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14640 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14641 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14642 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14643 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14644 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14645 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14646
14647 /* Compaq boards. */
24daf2b0 14648 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14649 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14650 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14651 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14652 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14653 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14654 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14655 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14656 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14657 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14658
14659 /* IBM boards. */
24daf2b0
MC
14660 { TG3PCI_SUBVENDOR_ID_IBM,
14661 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14662};
14663
229b1ad1 14664static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14665{
14666 int i;
14667
14668 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14669 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14670 tp->pdev->subsystem_vendor) &&
14671 (subsys_id_to_phy_id[i].subsys_devid ==
14672 tp->pdev->subsystem_device))
14673 return &subsys_id_to_phy_id[i];
14674 }
14675 return NULL;
14676}
14677
229b1ad1 14678static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14679{
1da177e4 14680 u32 val;
f49639e6 14681
79eb6904 14682 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14683 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14684
a85feb8c 14685 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14686 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14687 tg3_flag_set(tp, WOL_CAP);
72b845e0 14688
4153577a 14689 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14690 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14691 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14692 tg3_flag_set(tp, IS_NIC);
9d26e213 14693 }
0527ba35
MC
14694 val = tr32(VCPU_CFGSHDW);
14695 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14696 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14697 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14698 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14699 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14700 device_set_wakeup_enable(&tp->pdev->dev, true);
14701 }
05ac4cb7 14702 goto done;
b5d3772c
MC
14703 }
14704
1da177e4
LT
14705 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14706 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14707 u32 nic_cfg, led_cfg;
a9daf367 14708 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14709 int eeprom_phy_serdes = 0;
1da177e4
LT
14710
14711 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14712 tp->nic_sram_data_cfg = nic_cfg;
14713
14714 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14715 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14716 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14717 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14718 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14719 (ver > 0) && (ver < 0x100))
14720 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14721
4153577a 14722 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14723 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14724
1da177e4
LT
14725 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14726 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14727 eeprom_phy_serdes = 1;
14728
14729 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14730 if (nic_phy_id != 0) {
14731 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14732 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14733
14734 eeprom_phy_id = (id1 >> 16) << 10;
14735 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14736 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14737 } else
14738 eeprom_phy_id = 0;
14739
7d0c41ef 14740 tp->phy_id = eeprom_phy_id;
747e8f8b 14741 if (eeprom_phy_serdes) {
63c3a66f 14742 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14743 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14744 else
f07e9af3 14745 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14746 }
7d0c41ef 14747
63c3a66f 14748 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14749 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14750 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14751 else
1da177e4
LT
14752 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14753
14754 switch (led_cfg) {
14755 default:
14756 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14757 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14758 break;
14759
14760 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14761 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14762 break;
14763
14764 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14765 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14766
14767 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14768 * read on some older 5700/5701 bootcode.
14769 */
4153577a
JP
14770 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14771 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14772 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14773
1da177e4
LT
14774 break;
14775
14776 case SHASTA_EXT_LED_SHARED:
14777 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14778 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14779 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14780 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14781 LED_CTRL_MODE_PHY_2);
14782 break;
14783
14784 case SHASTA_EXT_LED_MAC:
14785 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14786 break;
14787
14788 case SHASTA_EXT_LED_COMBO:
14789 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14790 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14791 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14792 LED_CTRL_MODE_PHY_2);
14793 break;
14794
855e1111 14795 }
1da177e4 14796
4153577a
JP
14797 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14798 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14799 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14800 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14801
4153577a 14802 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14803 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14804
9d26e213 14805 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14806 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14807 if ((tp->pdev->subsystem_vendor ==
14808 PCI_VENDOR_ID_ARIMA) &&
14809 (tp->pdev->subsystem_device == 0x205a ||
14810 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14811 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14812 } else {
63c3a66f
JP
14813 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14814 tg3_flag_set(tp, IS_NIC);
9d26e213 14815 }
1da177e4
LT
14816
14817 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14818 tg3_flag_set(tp, ENABLE_ASF);
14819 if (tg3_flag(tp, 5750_PLUS))
14820 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14821 }
b2b98d4a
MC
14822
14823 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14824 tg3_flag(tp, 5750_PLUS))
14825 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14826
f07e9af3 14827 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14828 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14829 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14830
63c3a66f 14831 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14832 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14833 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14834 device_set_wakeup_enable(&tp->pdev->dev, true);
14835 }
0527ba35 14836
1da177e4 14837 if (cfg2 & (1 << 17))
f07e9af3 14838 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14839
14840 /* serdes signal pre-emphasis in register 0x590 set by */
14841 /* bootcode if bit 18 is set */
14842 if (cfg2 & (1 << 18))
f07e9af3 14843 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14844
63c3a66f 14845 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14846 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14847 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14848 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14849 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14850
942d1af0 14851 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
14852 u32 cfg3;
14853
14854 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
14855 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
14856 !tg3_flag(tp, 57765_PLUS) &&
14857 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 14858 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
14859 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
14860 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
14861 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
14862 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 14863 }
a9daf367 14864
14417063 14865 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14866 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14867 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14868 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14869 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14870 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14871 }
05ac4cb7 14872done:
63c3a66f 14873 if (tg3_flag(tp, WOL_CAP))
43067ed8 14874 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14875 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14876 else
14877 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14878}
14879
c86a8560
MC
14880static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14881{
14882 int i, err;
14883 u32 val2, off = offset * 8;
14884
14885 err = tg3_nvram_lock(tp);
14886 if (err)
14887 return err;
14888
14889 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14890 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14891 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14892 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14893 udelay(10);
14894
14895 for (i = 0; i < 100; i++) {
14896 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14897 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14898 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14899 break;
14900 }
14901 udelay(10);
14902 }
14903
14904 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14905
14906 tg3_nvram_unlock(tp);
14907 if (val2 & APE_OTP_STATUS_CMD_DONE)
14908 return 0;
14909
14910 return -EBUSY;
14911}
14912
229b1ad1 14913static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14914{
14915 int i;
14916 u32 val;
14917
14918 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14919 tw32(OTP_CTRL, cmd);
14920
14921 /* Wait for up to 1 ms for command to execute. */
14922 for (i = 0; i < 100; i++) {
14923 val = tr32(OTP_STATUS);
14924 if (val & OTP_STATUS_CMD_DONE)
14925 break;
14926 udelay(10);
14927 }
14928
14929 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14930}
14931
14932/* Read the gphy configuration from the OTP region of the chip. The gphy
14933 * configuration is a 32-bit value that straddles the alignment boundary.
14934 * We do two 32-bit reads and then shift and merge the results.
14935 */
229b1ad1 14936static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14937{
14938 u32 bhalf_otp, thalf_otp;
14939
14940 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14941
14942 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14943 return 0;
14944
14945 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14946
14947 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14948 return 0;
14949
14950 thalf_otp = tr32(OTP_READ_DATA);
14951
14952 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14953
14954 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14955 return 0;
14956
14957 bhalf_otp = tr32(OTP_READ_DATA);
14958
14959 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14960}
14961
229b1ad1 14962static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14963{
202ff1c2 14964 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14965
14966 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14967 adv |= ADVERTISED_1000baseT_Half |
14968 ADVERTISED_1000baseT_Full;
14969
14970 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14971 adv |= ADVERTISED_100baseT_Half |
14972 ADVERTISED_100baseT_Full |
14973 ADVERTISED_10baseT_Half |
14974 ADVERTISED_10baseT_Full |
14975 ADVERTISED_TP;
14976 else
14977 adv |= ADVERTISED_FIBRE;
14978
14979 tp->link_config.advertising = adv;
e740522e
MC
14980 tp->link_config.speed = SPEED_UNKNOWN;
14981 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14982 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14983 tp->link_config.active_speed = SPEED_UNKNOWN;
14984 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14985
14986 tp->old_link = -1;
e256f8a3
MC
14987}
14988
229b1ad1 14989static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14990{
14991 u32 hw_phy_id_1, hw_phy_id_2;
14992 u32 hw_phy_id, hw_phy_id_masked;
14993 int err;
1da177e4 14994
e256f8a3 14995 /* flow control autonegotiation is default behavior */
63c3a66f 14996 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14997 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14998
8151ad57
MC
14999 if (tg3_flag(tp, ENABLE_APE)) {
15000 switch (tp->pci_fn) {
15001 case 0:
15002 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
15003 break;
15004 case 1:
15005 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
15006 break;
15007 case 2:
15008 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
15009 break;
15010 case 3:
15011 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
15012 break;
15013 }
15014 }
15015
942d1af0
NS
15016 if (!tg3_flag(tp, ENABLE_ASF) &&
15017 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
15018 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
15019 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
15020 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
15021
63c3a66f 15022 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
15023 return tg3_phy_init(tp);
15024
1da177e4 15025 /* Reading the PHY ID register can conflict with ASF
877d0310 15026 * firmware access to the PHY hardware.
1da177e4
LT
15027 */
15028 err = 0;
63c3a66f 15029 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 15030 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
15031 } else {
15032 /* Now read the physical PHY_ID from the chip and verify
15033 * that it is sane. If it doesn't look good, we fall back
15034 * to either the hard-coded table based PHY_ID and failing
15035 * that the value found in the eeprom area.
15036 */
15037 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15038 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15039
15040 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15041 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15042 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15043
79eb6904 15044 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
15045 }
15046
79eb6904 15047 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 15048 tp->phy_id = hw_phy_id;
79eb6904 15049 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 15050 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 15051 else
f07e9af3 15052 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 15053 } else {
79eb6904 15054 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
15055 /* Do nothing, phy ID already set up in
15056 * tg3_get_eeprom_hw_cfg().
15057 */
1da177e4
LT
15058 } else {
15059 struct subsys_tbl_ent *p;
15060
15061 /* No eeprom signature? Try the hardcoded
15062 * subsys device table.
15063 */
24daf2b0 15064 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
15065 if (p) {
15066 tp->phy_id = p->phy_id;
15067 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15068 /* For now we saw the IDs 0xbc050cd0,
15069 * 0xbc050f80 and 0xbc050c30 on devices
15070 * connected to an BCM4785 and there are
15071 * probably more. Just assume that the phy is
15072 * supported when it is connected to a SSB core
15073 * for now.
15074 */
1da177e4 15075 return -ENODEV;
7e6c63f0 15076 }
1da177e4 15077
1da177e4 15078 if (!tp->phy_id ||
79eb6904 15079 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 15080 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
15081 }
15082 }
15083
a6b68dab 15084 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
15085 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15086 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 15087 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
15088 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15089 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15090 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15091 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
9e2ecbeb 15092 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
52b02d04
MC
15093 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15094
9e2ecbeb
NS
15095 tp->eee.supported = SUPPORTED_100baseT_Full |
15096 SUPPORTED_1000baseT_Full;
15097 tp->eee.advertised = ADVERTISED_100baseT_Full |
15098 ADVERTISED_1000baseT_Full;
15099 tp->eee.eee_enabled = 1;
15100 tp->eee.tx_lpi_enabled = 1;
15101 tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
15102 }
15103
e256f8a3
MC
15104 tg3_phy_init_link_config(tp);
15105
942d1af0
NS
15106 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15107 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
15108 !tg3_flag(tp, ENABLE_APE) &&
15109 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 15110 u32 bmsr, dummy;
1da177e4
LT
15111
15112 tg3_readphy(tp, MII_BMSR, &bmsr);
15113 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15114 (bmsr & BMSR_LSTATUS))
15115 goto skip_phy_reset;
6aa20a22 15116
1da177e4
LT
15117 err = tg3_phy_reset(tp);
15118 if (err)
15119 return err;
15120
42b64a45 15121 tg3_phy_set_wirespeed(tp);
1da177e4 15122
e2bf73e7 15123 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
15124 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15125 tp->link_config.flowctrl);
1da177e4
LT
15126
15127 tg3_writephy(tp, MII_BMCR,
15128 BMCR_ANENABLE | BMCR_ANRESTART);
15129 }
1da177e4
LT
15130 }
15131
15132skip_phy_reset:
79eb6904 15133 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15134 err = tg3_init_5401phy_dsp(tp);
15135 if (err)
15136 return err;
1da177e4 15137
1da177e4
LT
15138 err = tg3_init_5401phy_dsp(tp);
15139 }
15140
1da177e4
LT
15141 return err;
15142}
15143
229b1ad1 15144static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15145{
a4a8bb15 15146 u8 *vpd_data;
4181b2c8 15147 unsigned int block_end, rosize, len;
535a490e 15148 u32 vpdlen;
184b8904 15149 int j, i = 0;
a4a8bb15 15150
535a490e 15151 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15152 if (!vpd_data)
15153 goto out_no_vpd;
1da177e4 15154
535a490e 15155 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15156 if (i < 0)
15157 goto out_not_found;
1da177e4 15158
4181b2c8
MC
15159 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15160 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15161 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15162
535a490e 15163 if (block_end > vpdlen)
4181b2c8 15164 goto out_not_found;
af2c6a4a 15165
184b8904
MC
15166 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15167 PCI_VPD_RO_KEYWORD_MFR_ID);
15168 if (j > 0) {
15169 len = pci_vpd_info_field_size(&vpd_data[j]);
15170
15171 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15172 if (j + len > block_end || len != 4 ||
15173 memcmp(&vpd_data[j], "1028", 4))
15174 goto partno;
15175
15176 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15177 PCI_VPD_RO_KEYWORD_VENDOR0);
15178 if (j < 0)
15179 goto partno;
15180
15181 len = pci_vpd_info_field_size(&vpd_data[j]);
15182
15183 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15184 if (j + len > block_end)
15185 goto partno;
15186
715230a4
KC
15187 if (len >= sizeof(tp->fw_ver))
15188 len = sizeof(tp->fw_ver) - 1;
15189 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15190 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15191 &vpd_data[j]);
184b8904
MC
15192 }
15193
15194partno:
4181b2c8
MC
15195 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15196 PCI_VPD_RO_KEYWORD_PARTNO);
15197 if (i < 0)
15198 goto out_not_found;
af2c6a4a 15199
4181b2c8 15200 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15201
4181b2c8
MC
15202 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15203 if (len > TG3_BPN_SIZE ||
535a490e 15204 (len + i) > vpdlen)
4181b2c8 15205 goto out_not_found;
1da177e4 15206
4181b2c8 15207 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15208
1da177e4 15209out_not_found:
a4a8bb15 15210 kfree(vpd_data);
37a949c5 15211 if (tp->board_part_number[0])
a4a8bb15
MC
15212 return;
15213
15214out_no_vpd:
4153577a 15215 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15216 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15217 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15218 strcpy(tp->board_part_number, "BCM5717");
15219 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15220 strcpy(tp->board_part_number, "BCM5718");
15221 else
15222 goto nomatch;
4153577a 15223 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15224 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15225 strcpy(tp->board_part_number, "BCM57780");
15226 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15227 strcpy(tp->board_part_number, "BCM57760");
15228 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15229 strcpy(tp->board_part_number, "BCM57790");
15230 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15231 strcpy(tp->board_part_number, "BCM57788");
15232 else
15233 goto nomatch;
4153577a 15234 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15235 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15236 strcpy(tp->board_part_number, "BCM57761");
15237 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15238 strcpy(tp->board_part_number, "BCM57765");
15239 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15240 strcpy(tp->board_part_number, "BCM57781");
15241 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15242 strcpy(tp->board_part_number, "BCM57785");
15243 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15244 strcpy(tp->board_part_number, "BCM57791");
15245 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15246 strcpy(tp->board_part_number, "BCM57795");
15247 else
15248 goto nomatch;
4153577a 15249 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15250 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15251 strcpy(tp->board_part_number, "BCM57762");
15252 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15253 strcpy(tp->board_part_number, "BCM57766");
15254 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15255 strcpy(tp->board_part_number, "BCM57782");
15256 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15257 strcpy(tp->board_part_number, "BCM57786");
15258 else
15259 goto nomatch;
4153577a 15260 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15261 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15262 } else {
15263nomatch:
b5d3772c 15264 strcpy(tp->board_part_number, "none");
37a949c5 15265 }
1da177e4
LT
15266}
15267
229b1ad1 15268static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15269{
15270 u32 val;
15271
e4f34110 15272 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15273 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15274 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15275 val != 0)
15276 return 0;
15277
15278 return 1;
15279}
15280
229b1ad1 15281static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15282{
ff3a7cb2 15283 u32 val, offset, start, ver_offset;
75f9936e 15284 int i, dst_off;
ff3a7cb2 15285 bool newver = false;
acd9c119
MC
15286
15287 if (tg3_nvram_read(tp, 0xc, &offset) ||
15288 tg3_nvram_read(tp, 0x4, &start))
15289 return;
15290
15291 offset = tg3_nvram_logical_addr(tp, offset);
15292
ff3a7cb2 15293 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15294 return;
15295
ff3a7cb2
MC
15296 if ((val & 0xfc000000) == 0x0c000000) {
15297 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15298 return;
15299
ff3a7cb2
MC
15300 if (val == 0)
15301 newver = true;
15302 }
15303
75f9936e
MC
15304 dst_off = strlen(tp->fw_ver);
15305
ff3a7cb2 15306 if (newver) {
75f9936e
MC
15307 if (TG3_VER_SIZE - dst_off < 16 ||
15308 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15309 return;
15310
15311 offset = offset + ver_offset - start;
15312 for (i = 0; i < 16; i += 4) {
15313 __be32 v;
15314 if (tg3_nvram_read_be32(tp, offset + i, &v))
15315 return;
15316
75f9936e 15317 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15318 }
15319 } else {
15320 u32 major, minor;
15321
15322 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15323 return;
15324
15325 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15326 TG3_NVM_BCVER_MAJSFT;
15327 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15328 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15329 "v%d.%02d", major, minor);
acd9c119
MC
15330 }
15331}
15332
229b1ad1 15333static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15334{
15335 u32 val, major, minor;
15336
15337 /* Use native endian representation */
15338 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15339 return;
15340
15341 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15342 TG3_NVM_HWSB_CFG1_MAJSFT;
15343 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15344 TG3_NVM_HWSB_CFG1_MINSFT;
15345
15346 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15347}
15348
229b1ad1 15349static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15350{
15351 u32 offset, major, minor, build;
15352
75f9936e 15353 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15354
15355 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15356 return;
15357
15358 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15359 case TG3_EEPROM_SB_REVISION_0:
15360 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15361 break;
15362 case TG3_EEPROM_SB_REVISION_2:
15363 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15364 break;
15365 case TG3_EEPROM_SB_REVISION_3:
15366 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15367 break;
a4153d40
MC
15368 case TG3_EEPROM_SB_REVISION_4:
15369 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15370 break;
15371 case TG3_EEPROM_SB_REVISION_5:
15372 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15373 break;
bba226ac
MC
15374 case TG3_EEPROM_SB_REVISION_6:
15375 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15376 break;
dfe00d7d
MC
15377 default:
15378 return;
15379 }
15380
e4f34110 15381 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15382 return;
15383
15384 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15385 TG3_EEPROM_SB_EDH_BLD_SHFT;
15386 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15387 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15388 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15389
15390 if (minor > 99 || build > 26)
15391 return;
15392
75f9936e
MC
15393 offset = strlen(tp->fw_ver);
15394 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15395 " v%d.%02d", major, minor);
dfe00d7d
MC
15396
15397 if (build > 0) {
75f9936e
MC
15398 offset = strlen(tp->fw_ver);
15399 if (offset < TG3_VER_SIZE - 1)
15400 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15401 }
15402}
15403
229b1ad1 15404static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15405{
15406 u32 val, offset, start;
acd9c119 15407 int i, vlen;
9c8a620e
MC
15408
15409 for (offset = TG3_NVM_DIR_START;
15410 offset < TG3_NVM_DIR_END;
15411 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15412 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15413 return;
15414
9c8a620e
MC
15415 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15416 break;
15417 }
15418
15419 if (offset == TG3_NVM_DIR_END)
15420 return;
15421
63c3a66f 15422 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15423 start = 0x08000000;
e4f34110 15424 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15425 return;
15426
e4f34110 15427 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15428 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15429 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15430 return;
15431
15432 offset += val - start;
15433
acd9c119 15434 vlen = strlen(tp->fw_ver);
9c8a620e 15435
acd9c119
MC
15436 tp->fw_ver[vlen++] = ',';
15437 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15438
15439 for (i = 0; i < 4; i++) {
a9dc529d
MC
15440 __be32 v;
15441 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15442 return;
15443
b9fc7dc5 15444 offset += sizeof(v);
c4e6575c 15445
acd9c119
MC
15446 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15447 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15448 break;
c4e6575c 15449 }
9c8a620e 15450
acd9c119
MC
15451 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15452 vlen += sizeof(v);
c4e6575c 15453 }
acd9c119
MC
15454}
15455
229b1ad1 15456static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15457{
7fd76445 15458 u32 apedata;
7fd76445
MC
15459
15460 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15461 if (apedata != APE_SEG_SIG_MAGIC)
15462 return;
15463
15464 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15465 if (!(apedata & APE_FW_STATUS_READY))
15466 return;
15467
165f4d1c
MC
15468 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15469 tg3_flag_set(tp, APE_HAS_NCSI);
15470}
15471
229b1ad1 15472static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15473{
15474 int vlen;
15475 u32 apedata;
15476 char *fwtype;
15477
7fd76445
MC
15478 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15479
165f4d1c 15480 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15481 fwtype = "NCSI";
c86a8560
MC
15482 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15483 fwtype = "SMASH";
165f4d1c 15484 else
ecc79648
MC
15485 fwtype = "DASH";
15486
7fd76445
MC
15487 vlen = strlen(tp->fw_ver);
15488
ecc79648
MC
15489 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15490 fwtype,
7fd76445
MC
15491 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15492 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15493 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15494 (apedata & APE_FW_VERSION_BLDMSK));
15495}
15496
c86a8560
MC
15497static void tg3_read_otp_ver(struct tg3 *tp)
15498{
15499 u32 val, val2;
15500
4153577a 15501 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15502 return;
15503
15504 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15505 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15506 TG3_OTP_MAGIC0_VALID(val)) {
15507 u64 val64 = (u64) val << 32 | val2;
15508 u32 ver = 0;
15509 int i, vlen;
15510
15511 for (i = 0; i < 7; i++) {
15512 if ((val64 & 0xff) == 0)
15513 break;
15514 ver = val64 & 0xff;
15515 val64 >>= 8;
15516 }
15517 vlen = strlen(tp->fw_ver);
15518 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15519 }
15520}
15521
229b1ad1 15522static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15523{
15524 u32 val;
75f9936e 15525 bool vpd_vers = false;
acd9c119 15526
75f9936e
MC
15527 if (tp->fw_ver[0] != 0)
15528 vpd_vers = true;
df259d8c 15529
63c3a66f 15530 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15531 strcat(tp->fw_ver, "sb");
c86a8560 15532 tg3_read_otp_ver(tp);
df259d8c
MC
15533 return;
15534 }
15535
acd9c119
MC
15536 if (tg3_nvram_read(tp, 0, &val))
15537 return;
15538
15539 if (val == TG3_EEPROM_MAGIC)
15540 tg3_read_bc_ver(tp);
15541 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15542 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15543 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15544 tg3_read_hwsb_ver(tp);
acd9c119 15545
165f4d1c
MC
15546 if (tg3_flag(tp, ENABLE_ASF)) {
15547 if (tg3_flag(tp, ENABLE_APE)) {
15548 tg3_probe_ncsi(tp);
15549 if (!vpd_vers)
15550 tg3_read_dash_ver(tp);
15551 } else if (!vpd_vers) {
15552 tg3_read_mgmtfw_ver(tp);
15553 }
c9cab24e 15554 }
9c8a620e
MC
15555
15556 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15557}
15558
7cb32cf2
MC
15559static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15560{
63c3a66f 15561 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15562 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15563 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15564 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15565 else
de9f5230 15566 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15567}
15568
4143470c 15569static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15570 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15571 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15572 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15573 { },
15574};
15575
229b1ad1 15576static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15577{
15578 struct pci_dev *peer;
15579 unsigned int func, devnr = tp->pdev->devfn & ~7;
15580
15581 for (func = 0; func < 8; func++) {
15582 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15583 if (peer && peer != tp->pdev)
15584 break;
15585 pci_dev_put(peer);
15586 }
15587 /* 5704 can be configured in single-port mode, set peer to
15588 * tp->pdev in that case.
15589 */
15590 if (!peer) {
15591 peer = tp->pdev;
15592 return peer;
15593 }
15594
15595 /*
15596 * We don't need to keep the refcount elevated; there's no way
15597 * to remove one half of this device without removing the other
15598 */
15599 pci_dev_put(peer);
15600
15601 return peer;
15602}
15603
229b1ad1 15604static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15605{
15606 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15607 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15608 u32 reg;
15609
15610 /* All devices that use the alternate
15611 * ASIC REV location have a CPMU.
15612 */
15613 tg3_flag_set(tp, CPMU_PRESENT);
15614
15615 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15616 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15617 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15618 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15619 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15620 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15621 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15622 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15623 reg = TG3PCI_GEN2_PRODID_ASICREV;
15624 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15626 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15627 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15628 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15629 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15630 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15631 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15632 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15633 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15634 reg = TG3PCI_GEN15_PRODID_ASICREV;
15635 else
15636 reg = TG3PCI_PRODID_ASICREV;
15637
15638 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15639 }
15640
15641 /* Wrong chip ID in 5752 A0. This code can be removed later
15642 * as A0 is not in production.
15643 */
4153577a 15644 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15645 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15646
4153577a 15647 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15648 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15649
4153577a
JP
15650 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15651 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15652 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15653 tg3_flag_set(tp, 5717_PLUS);
15654
4153577a
JP
15655 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15656 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15657 tg3_flag_set(tp, 57765_CLASS);
15658
c65a17f4 15659 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15660 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15661 tg3_flag_set(tp, 57765_PLUS);
15662
15663 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15664 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15665 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15666 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15667 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15668 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15669 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15670 tg3_flag(tp, 57765_PLUS))
15671 tg3_flag_set(tp, 5755_PLUS);
15672
4153577a
JP
15673 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15674 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15675 tg3_flag_set(tp, 5780_CLASS);
15676
4153577a
JP
15677 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15678 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15679 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15680 tg3_flag(tp, 5755_PLUS) ||
15681 tg3_flag(tp, 5780_CLASS))
15682 tg3_flag_set(tp, 5750_PLUS);
15683
4153577a 15684 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15685 tg3_flag(tp, 5750_PLUS))
15686 tg3_flag_set(tp, 5705_PLUS);
15687}
15688
3d567e0e
NNS
15689static bool tg3_10_100_only_device(struct tg3 *tp,
15690 const struct pci_device_id *ent)
15691{
15692 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15693
4153577a
JP
15694 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15695 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15696 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15697 return true;
15698
15699 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15700 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15701 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15702 return true;
15703 } else {
15704 return true;
15705 }
15706 }
15707
15708 return false;
15709}
15710
1dd06ae8 15711static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15712{
1da177e4 15713 u32 misc_ctrl_reg;
1da177e4
LT
15714 u32 pci_state_reg, grc_misc_cfg;
15715 u32 val;
15716 u16 pci_cmd;
5e7dfd0f 15717 int err;
1da177e4 15718
1da177e4
LT
15719 /* Force memory write invalidate off. If we leave it on,
15720 * then on 5700_BX chips we have to enable a workaround.
15721 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15722 * to match the cacheline size. The Broadcom driver have this
15723 * workaround but turns MWI off all the times so never uses
15724 * it. This seems to suggest that the workaround is insufficient.
15725 */
15726 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15727 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15728 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15729
16821285
MC
15730 /* Important! -- Make sure register accesses are byteswapped
15731 * correctly. Also, for those chips that require it, make
15732 * sure that indirect register accesses are enabled before
15733 * the first operation.
1da177e4
LT
15734 */
15735 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15736 &misc_ctrl_reg);
16821285
MC
15737 tp->misc_host_ctrl |= (misc_ctrl_reg &
15738 MISC_HOST_CTRL_CHIPREV);
15739 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15740 tp->misc_host_ctrl);
1da177e4 15741
42b123b1 15742 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15743
6892914f
MC
15744 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15745 * we need to disable memory and use config. cycles
15746 * only to access all registers. The 5702/03 chips
15747 * can mistakenly decode the special cycles from the
15748 * ICH chipsets as memory write cycles, causing corruption
15749 * of register and memory space. Only certain ICH bridges
15750 * will drive special cycles with non-zero data during the
15751 * address phase which can fall within the 5703's address
15752 * range. This is not an ICH bug as the PCI spec allows
15753 * non-zero address during special cycles. However, only
15754 * these ICH bridges are known to drive non-zero addresses
15755 * during special cycles.
15756 *
15757 * Since special cycles do not cross PCI bridges, we only
15758 * enable this workaround if the 5703 is on the secondary
15759 * bus of these ICH bridges.
15760 */
4153577a
JP
15761 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15762 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15763 static struct tg3_dev_id {
15764 u32 vendor;
15765 u32 device;
15766 u32 rev;
15767 } ich_chipsets[] = {
15768 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15769 PCI_ANY_ID },
15770 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15771 PCI_ANY_ID },
15772 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15773 0xa },
15774 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15775 PCI_ANY_ID },
15776 { },
15777 };
15778 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15779 struct pci_dev *bridge = NULL;
15780
15781 while (pci_id->vendor != 0) {
15782 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15783 bridge);
15784 if (!bridge) {
15785 pci_id++;
15786 continue;
15787 }
15788 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15789 if (bridge->revision > pci_id->rev)
6892914f
MC
15790 continue;
15791 }
15792 if (bridge->subordinate &&
15793 (bridge->subordinate->number ==
15794 tp->pdev->bus->number)) {
63c3a66f 15795 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15796 pci_dev_put(bridge);
15797 break;
15798 }
15799 }
15800 }
15801
4153577a 15802 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15803 static struct tg3_dev_id {
15804 u32 vendor;
15805 u32 device;
15806 } bridge_chipsets[] = {
15807 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15808 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15809 { },
15810 };
15811 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15812 struct pci_dev *bridge = NULL;
15813
15814 while (pci_id->vendor != 0) {
15815 bridge = pci_get_device(pci_id->vendor,
15816 pci_id->device,
15817 bridge);
15818 if (!bridge) {
15819 pci_id++;
15820 continue;
15821 }
15822 if (bridge->subordinate &&
15823 (bridge->subordinate->number <=
15824 tp->pdev->bus->number) &&
b918c62e 15825 (bridge->subordinate->busn_res.end >=
41588ba1 15826 tp->pdev->bus->number)) {
63c3a66f 15827 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15828 pci_dev_put(bridge);
15829 break;
15830 }
15831 }
15832 }
15833
4a29cc2e
MC
15834 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15835 * DMA addresses > 40-bit. This bridge may have other additional
15836 * 57xx devices behind it in some 4-port NIC designs for example.
15837 * Any tg3 device found behind the bridge will also need the 40-bit
15838 * DMA workaround.
15839 */
42b123b1 15840 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15841 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15842 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15843 } else {
4a29cc2e
MC
15844 struct pci_dev *bridge = NULL;
15845
15846 do {
15847 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15848 PCI_DEVICE_ID_SERVERWORKS_EPB,
15849 bridge);
15850 if (bridge && bridge->subordinate &&
15851 (bridge->subordinate->number <=
15852 tp->pdev->bus->number) &&
b918c62e 15853 (bridge->subordinate->busn_res.end >=
4a29cc2e 15854 tp->pdev->bus->number)) {
63c3a66f 15855 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15856 pci_dev_put(bridge);
15857 break;
15858 }
15859 } while (bridge);
15860 }
4cf78e4f 15861
4153577a
JP
15862 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15863 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15864 tp->pdev_peer = tg3_find_peer(tp);
15865
507399f1 15866 /* Determine TSO capabilities */
4153577a 15867 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15868 ; /* Do nothing. HW bug. */
63c3a66f
JP
15869 else if (tg3_flag(tp, 57765_PLUS))
15870 tg3_flag_set(tp, HW_TSO_3);
15871 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15872 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15873 tg3_flag_set(tp, HW_TSO_2);
15874 else if (tg3_flag(tp, 5750_PLUS)) {
15875 tg3_flag_set(tp, HW_TSO_1);
15876 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15877 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15878 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15879 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15880 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15881 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15882 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15883 tg3_flag_set(tp, FW_TSO);
15884 tg3_flag_set(tp, TSO_BUG);
4153577a 15885 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15886 tp->fw_needed = FIRMWARE_TG3TSO5;
15887 else
15888 tp->fw_needed = FIRMWARE_TG3TSO;
15889 }
15890
dabc5c67 15891 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15892 if (tg3_flag(tp, HW_TSO_1) ||
15893 tg3_flag(tp, HW_TSO_2) ||
15894 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15895 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15896 /* For firmware TSO, assume ASF is disabled.
15897 * We'll disable TSO later if we discover ASF
15898 * is enabled in tg3_get_eeprom_hw_cfg().
15899 */
dabc5c67 15900 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15901 } else {
dabc5c67
MC
15902 tg3_flag_clear(tp, TSO_CAPABLE);
15903 tg3_flag_clear(tp, TSO_BUG);
15904 tp->fw_needed = NULL;
15905 }
15906
4153577a 15907 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15908 tp->fw_needed = FIRMWARE_TG3;
15909
c4dab506
NS
15910 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15911 tp->fw_needed = FIRMWARE_TG357766;
15912
507399f1
MC
15913 tp->irq_max = 1;
15914
63c3a66f
JP
15915 if (tg3_flag(tp, 5750_PLUS)) {
15916 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15917 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15918 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15919 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15920 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15921 tp->pdev_peer == tp->pdev))
63c3a66f 15922 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15923
63c3a66f 15924 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15925 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15926 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15927 }
4f125f42 15928
63c3a66f
JP
15929 if (tg3_flag(tp, 57765_PLUS)) {
15930 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15931 tp->irq_max = TG3_IRQ_MAX_VECS;
15932 }
f6eb9b1f 15933 }
0e1406dd 15934
9102426a
MC
15935 tp->txq_max = 1;
15936 tp->rxq_max = 1;
15937 if (tp->irq_max > 1) {
15938 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15939 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15940
4153577a
JP
15941 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15942 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15943 tp->txq_max = tp->irq_max - 1;
15944 }
15945
b7abee6e 15946 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15947 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15948 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15949
4153577a 15950 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15951 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15952
4153577a
JP
15953 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15954 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15955 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15956 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15957 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15958
63c3a66f 15959 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15960 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15961 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15962
63c3a66f
JP
15963 if (!tg3_flag(tp, 5705_PLUS) ||
15964 tg3_flag(tp, 5780_CLASS) ||
15965 tg3_flag(tp, USE_JUMBO_BDFLAG))
15966 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15967
52f4490c
MC
15968 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15969 &pci_state_reg);
15970
708ebb3a 15971 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15972 u16 lnkctl;
15973
63c3a66f 15974 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15975
0f49bfbd 15976 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15977 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15978 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15979 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15980 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15981 }
4153577a
JP
15982 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15983 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15984 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15985 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15986 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15987 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15988 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15989 }
4153577a 15990 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15991 /* BCM5785 devices are effectively PCIe devices, and should
15992 * follow PCIe codepaths, but do not have a PCIe capabilities
15993 * section.
93a700a9 15994 */
63c3a66f
JP
15995 tg3_flag_set(tp, PCI_EXPRESS);
15996 } else if (!tg3_flag(tp, 5705_PLUS) ||
15997 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15998 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15999 if (!tp->pcix_cap) {
2445e461
MC
16000 dev_err(&tp->pdev->dev,
16001 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
16002 return -EIO;
16003 }
16004
16005 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 16006 tg3_flag_set(tp, PCIX_MODE);
52f4490c 16007 }
1da177e4 16008
399de50b
MC
16009 /* If we have an AMD 762 or VIA K8T800 chipset, write
16010 * reordering to the mailbox registers done by the host
16011 * controller can cause major troubles. We read back from
16012 * every mailbox register write to force the writes to be
16013 * posted to the chip in order.
16014 */
4143470c 16015 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
16016 !tg3_flag(tp, PCI_EXPRESS))
16017 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 16018
69fc4053
MC
16019 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
16020 &tp->pci_cacheline_sz);
16021 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16022 &tp->pci_lat_timer);
4153577a 16023 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
16024 tp->pci_lat_timer < 64) {
16025 tp->pci_lat_timer = 64;
69fc4053
MC
16026 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
16027 tp->pci_lat_timer);
1da177e4
LT
16028 }
16029
16821285
MC
16030 /* Important! -- It is critical that the PCI-X hw workaround
16031 * situation is decided before the first MMIO register access.
16032 */
4153577a 16033 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
16034 /* 5700 BX chips need to have their TX producer index
16035 * mailboxes written twice to workaround a bug.
16036 */
63c3a66f 16037 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 16038
52f4490c 16039 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
16040 *
16041 * The workaround is to use indirect register accesses
16042 * for all chip writes not to mailbox registers.
16043 */
63c3a66f 16044 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 16045 u32 pm_reg;
1da177e4 16046
63c3a66f 16047 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16048
16049 /* The chip can have it's power management PCI config
16050 * space registers clobbered due to this bug.
16051 * So explicitly force the chip into D0 here.
16052 */
9974a356
MC
16053 pci_read_config_dword(tp->pdev,
16054 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16055 &pm_reg);
16056 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16057 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
16058 pci_write_config_dword(tp->pdev,
16059 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16060 pm_reg);
16061
16062 /* Also, force SERR#/PERR# in PCI command. */
16063 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16064 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16065 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16066 }
16067 }
16068
1da177e4 16069 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 16070 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 16071 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 16072 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
16073
16074 /* Chip-specific fixup from Broadcom driver */
4153577a 16075 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
16076 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16077 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16078 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16079 }
16080
1ee582d8 16081 /* Default fast path register access methods */
20094930 16082 tp->read32 = tg3_read32;
1ee582d8 16083 tp->write32 = tg3_write32;
09ee929c 16084 tp->read32_mbox = tg3_read32;
20094930 16085 tp->write32_mbox = tg3_write32;
1ee582d8
MC
16086 tp->write32_tx_mbox = tg3_write32;
16087 tp->write32_rx_mbox = tg3_write32;
16088
16089 /* Various workaround register access methods */
63c3a66f 16090 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 16091 tp->write32 = tg3_write_indirect_reg32;
4153577a 16092 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 16093 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 16094 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
16095 /*
16096 * Back to back register writes can cause problems on these
16097 * chips, the workaround is to read back all reg writes
16098 * except those to mailbox regs.
16099 *
16100 * See tg3_write_indirect_reg32().
16101 */
1ee582d8 16102 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
16103 }
16104
63c3a66f 16105 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 16106 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 16107 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
16108 tp->write32_rx_mbox = tg3_write_flush_reg32;
16109 }
20094930 16110
63c3a66f 16111 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
16112 tp->read32 = tg3_read_indirect_reg32;
16113 tp->write32 = tg3_write_indirect_reg32;
16114 tp->read32_mbox = tg3_read_indirect_mbox;
16115 tp->write32_mbox = tg3_write_indirect_mbox;
16116 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16117 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16118
16119 iounmap(tp->regs);
22abe310 16120 tp->regs = NULL;
6892914f
MC
16121
16122 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16123 pci_cmd &= ~PCI_COMMAND_MEMORY;
16124 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16125 }
4153577a 16126 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16127 tp->read32_mbox = tg3_read32_mbox_5906;
16128 tp->write32_mbox = tg3_write32_mbox_5906;
16129 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16130 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16131 }
6892914f 16132
bbadf503 16133 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16134 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16135 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16136 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16137 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16138
16821285
MC
16139 /* The memory arbiter has to be enabled in order for SRAM accesses
16140 * to succeed. Normally on powerup the tg3 chip firmware will make
16141 * sure it is enabled, but other entities such as system netboot
16142 * code might disable it.
16143 */
16144 val = tr32(MEMARB_MODE);
16145 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16146
9dc5e342 16147 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16148 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16149 tg3_flag(tp, 5780_CLASS)) {
16150 if (tg3_flag(tp, PCIX_MODE)) {
16151 pci_read_config_dword(tp->pdev,
16152 tp->pcix_cap + PCI_X_STATUS,
16153 &val);
16154 tp->pci_fn = val & 0x7;
16155 }
4153577a
JP
16156 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16157 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16158 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16159 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16160 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16161 val = tr32(TG3_CPMU_STATUS);
16162
4153577a 16163 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16164 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16165 else
9dc5e342
MC
16166 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16167 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16168 }
16169
7e6c63f0
HM
16170 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16171 tp->write32_tx_mbox = tg3_write_flush_reg32;
16172 tp->write32_rx_mbox = tg3_write_flush_reg32;
16173 }
16174
7d0c41ef 16175 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16176 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16177 * determined before calling tg3_set_power_state() so that
16178 * we know whether or not to switch out of Vaux power.
16179 * When the flag is set, it means that GPIO1 is used for eeprom
16180 * write protect and also implies that it is a LOM where GPIOs
16181 * are not used to switch power.
6aa20a22 16182 */
7d0c41ef
MC
16183 tg3_get_eeprom_hw_cfg(tp);
16184
1caf13eb 16185 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16186 tg3_flag_clear(tp, TSO_CAPABLE);
16187 tg3_flag_clear(tp, TSO_BUG);
16188 tp->fw_needed = NULL;
16189 }
16190
63c3a66f 16191 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16192 /* Allow reads and writes to the
16193 * APE register and memory space.
16194 */
16195 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16196 PCISTATE_ALLOW_APE_SHMEM_WR |
16197 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16198 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16199 pci_state_reg);
c9cab24e
MC
16200
16201 tg3_ape_lock_init(tp);
0d3031d9
MC
16202 }
16203
16821285
MC
16204 /* Set up tp->grc_local_ctrl before calling
16205 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16206 * will bring 5700's external PHY out of reset.
314fba34
MC
16207 * It is also used as eeprom write protect on LOMs.
16208 */
16209 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16210 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16211 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16212 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16213 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16214 /* Unused GPIO3 must be driven as output on 5752 because there
16215 * are no pull-up resistors on unused GPIO pins.
16216 */
4153577a 16217 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16218 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16219
4153577a
JP
16220 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16221 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16222 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16223 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16224
8d519ab2
MC
16225 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16226 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16227 /* Turn off the debug UART. */
16228 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16229 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16230 /* Keep VMain power. */
16231 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16232 GRC_LCLCTRL_GPIO_OUTPUT0;
16233 }
16234
4153577a 16235 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16236 tp->grc_local_ctrl |=
16237 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16238
16821285
MC
16239 /* Switch out of Vaux if it is a NIC */
16240 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16241
1da177e4
LT
16242 /* Derive initial jumbo mode from MTU assigned in
16243 * ether_setup() via the alloc_etherdev() call
16244 */
63c3a66f
JP
16245 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16246 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16247
16248 /* Determine WakeOnLan speed to use. */
4153577a
JP
16249 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16250 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16251 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16252 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16253 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16254 } else {
63c3a66f 16255 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16256 }
16257
4153577a 16258 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16259 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16260
1da177e4 16261 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16262 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16263 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16264 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16265 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16266 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16267 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16268 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16269
4153577a
JP
16270 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16271 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16272 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16273 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16274 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16275
63c3a66f 16276 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16277 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16278 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16279 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16280 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16281 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16282 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16283 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16284 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16285 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16286 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16287 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16288 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16289 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16290 } else
f07e9af3 16291 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16292 }
1da177e4 16293
4153577a
JP
16294 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16295 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16296 tp->phy_otp = tg3_read_otp_phycfg(tp);
16297 if (tp->phy_otp == 0)
16298 tp->phy_otp = TG3_OTP_DEFAULT;
16299 }
16300
63c3a66f 16301 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16302 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16303 else
16304 tp->mi_mode = MAC_MI_MODE_BASE;
16305
1da177e4 16306 tp->coalesce_mode = 0;
4153577a
JP
16307 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16308 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16309 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16310
4d958473 16311 /* Set these bits to enable statistics workaround. */
4153577a
JP
16312 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16313 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16314 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16315 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16316 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16317 }
16318
4153577a
JP
16319 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16320 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16321 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16322
158d7abd
MC
16323 err = tg3_mdio_init(tp);
16324 if (err)
16325 return err;
1da177e4
LT
16326
16327 /* Initialize data/descriptor byte/word swapping. */
16328 val = tr32(GRC_MODE);
4153577a
JP
16329 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16330 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16331 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16332 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16333 GRC_MODE_B2HRX_ENABLE |
16334 GRC_MODE_HTX2B_ENABLE |
16335 GRC_MODE_HOST_STACKUP);
16336 else
16337 val &= GRC_MODE_HOST_STACKUP;
16338
1da177e4
LT
16339 tw32(GRC_MODE, val | tp->grc_mode);
16340
16341 tg3_switch_clocks(tp);
16342
16343 /* Clear this out for sanity. */
16344 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16345
16346 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16347 &pci_state_reg);
16348 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16349 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16350 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16351 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16352 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16353 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16354 void __iomem *sram_base;
16355
16356 /* Write some dummy words into the SRAM status block
16357 * area, see if it reads back correctly. If the return
16358 * value is bad, force enable the PCIX workaround.
16359 */
16360 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16361
16362 writel(0x00000000, sram_base);
16363 writel(0x00000000, sram_base + 4);
16364 writel(0xffffffff, sram_base + 4);
16365 if (readl(sram_base) != 0x00000000)
63c3a66f 16366 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16367 }
16368 }
16369
16370 udelay(50);
16371 tg3_nvram_init(tp);
16372
c4dab506
NS
16373 /* If the device has an NVRAM, no need to load patch firmware */
16374 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16375 !tg3_flag(tp, NO_NVRAM))
16376 tp->fw_needed = NULL;
16377
1da177e4
LT
16378 grc_misc_cfg = tr32(GRC_MISC_CFG);
16379 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16380
4153577a 16381 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16382 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16383 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16384 tg3_flag_set(tp, IS_5788);
1da177e4 16385
63c3a66f 16386 if (!tg3_flag(tp, IS_5788) &&
4153577a 16387 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16388 tg3_flag_set(tp, TAGGED_STATUS);
16389 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16390 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16391 HOSTCC_MODE_CLRTICK_TXBD);
16392
16393 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16394 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16395 tp->misc_host_ctrl);
16396 }
16397
3bda1258 16398 /* Preserve the APE MAC_MODE bits */
63c3a66f 16399 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16400 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16401 else
6e01b20b 16402 tp->mac_mode = 0;
3bda1258 16403
3d567e0e 16404 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16405 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16406
16407 err = tg3_phy_probe(tp);
16408 if (err) {
2445e461 16409 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16410 /* ... but do not return immediately ... */
b02fd9e3 16411 tg3_mdio_fini(tp);
1da177e4
LT
16412 }
16413
184b8904 16414 tg3_read_vpd(tp);
c4e6575c 16415 tg3_read_fw_ver(tp);
1da177e4 16416
f07e9af3
MC
16417 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16418 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16419 } else {
4153577a 16420 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16421 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16422 else
f07e9af3 16423 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16424 }
16425
16426 /* 5700 {AX,BX} chips have a broken status block link
16427 * change bit implementation, so we must use the
16428 * status register in those cases.
16429 */
4153577a 16430 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16431 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16432 else
63c3a66f 16433 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16434
16435 /* The led_ctrl is set during tg3_phy_probe, here we might
16436 * have to force the link status polling mechanism based
16437 * upon subsystem IDs.
16438 */
16439 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16440 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16441 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16442 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16443 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16444 }
16445
16446 /* For all SERDES we poll the MAC status register. */
f07e9af3 16447 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16448 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16449 else
63c3a66f 16450 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16451
9205fd9c 16452 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16453 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16454 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16455 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16456 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16457#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16458 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16459#endif
16460 }
1da177e4 16461
2c49a44d
MC
16462 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16463 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16464 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16465
2c49a44d 16466 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16467
16468 /* Increment the rx prod index on the rx std ring by at most
16469 * 8 for these chips to workaround hw errata.
16470 */
4153577a
JP
16471 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16472 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16473 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16474 tp->rx_std_max_post = 8;
16475
63c3a66f 16476 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16477 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16478 PCIE_PWR_MGMT_L1_THRESH_MSK;
16479
1da177e4
LT
16480 return err;
16481}
16482
49b6e95f 16483#ifdef CONFIG_SPARC
229b1ad1 16484static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16485{
16486 struct net_device *dev = tp->dev;
16487 struct pci_dev *pdev = tp->pdev;
49b6e95f 16488 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16489 const unsigned char *addr;
49b6e95f
DM
16490 int len;
16491
16492 addr = of_get_property(dp, "local-mac-address", &len);
16493 if (addr && len == 6) {
16494 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16495 return 0;
1da177e4
LT
16496 }
16497 return -ENODEV;
16498}
16499
229b1ad1 16500static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16501{
16502 struct net_device *dev = tp->dev;
16503
16504 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16505 return 0;
16506}
16507#endif
16508
229b1ad1 16509static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16510{
16511 struct net_device *dev = tp->dev;
16512 u32 hi, lo, mac_offset;
008652b3 16513 int addr_ok = 0;
7e6c63f0 16514 int err;
1da177e4 16515
49b6e95f 16516#ifdef CONFIG_SPARC
1da177e4
LT
16517 if (!tg3_get_macaddr_sparc(tp))
16518 return 0;
16519#endif
16520
7e6c63f0
HM
16521 if (tg3_flag(tp, IS_SSB_CORE)) {
16522 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16523 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16524 return 0;
16525 }
16526
1da177e4 16527 mac_offset = 0x7c;
4153577a 16528 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16529 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16530 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16531 mac_offset = 0xcc;
16532 if (tg3_nvram_lock(tp))
16533 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16534 else
16535 tg3_nvram_unlock(tp);
63c3a66f 16536 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16537 if (tp->pci_fn & 1)
a1b950d5 16538 mac_offset = 0xcc;
69f11c99 16539 if (tp->pci_fn > 1)
a50d0796 16540 mac_offset += 0x18c;
4153577a 16541 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16542 mac_offset = 0x10;
1da177e4
LT
16543
16544 /* First try to get it from MAC address mailbox. */
16545 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16546 if ((hi >> 16) == 0x484b) {
16547 dev->dev_addr[0] = (hi >> 8) & 0xff;
16548 dev->dev_addr[1] = (hi >> 0) & 0xff;
16549
16550 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16551 dev->dev_addr[2] = (lo >> 24) & 0xff;
16552 dev->dev_addr[3] = (lo >> 16) & 0xff;
16553 dev->dev_addr[4] = (lo >> 8) & 0xff;
16554 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16555
008652b3
MC
16556 /* Some old bootcode may report a 0 MAC address in SRAM */
16557 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16558 }
16559 if (!addr_ok) {
16560 /* Next, try NVRAM. */
63c3a66f 16561 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16562 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16563 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16564 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16565 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16566 }
16567 /* Finally just fetch it out of the MAC control regs. */
16568 else {
16569 hi = tr32(MAC_ADDR_0_HIGH);
16570 lo = tr32(MAC_ADDR_0_LOW);
16571
16572 dev->dev_addr[5] = lo & 0xff;
16573 dev->dev_addr[4] = (lo >> 8) & 0xff;
16574 dev->dev_addr[3] = (lo >> 16) & 0xff;
16575 dev->dev_addr[2] = (lo >> 24) & 0xff;
16576 dev->dev_addr[1] = hi & 0xff;
16577 dev->dev_addr[0] = (hi >> 8) & 0xff;
16578 }
1da177e4
LT
16579 }
16580
16581 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16582#ifdef CONFIG_SPARC
1da177e4
LT
16583 if (!tg3_get_default_macaddr_sparc(tp))
16584 return 0;
16585#endif
16586 return -EINVAL;
16587 }
16588 return 0;
16589}
16590
59e6b434
DM
16591#define BOUNDARY_SINGLE_CACHELINE 1
16592#define BOUNDARY_MULTI_CACHELINE 2
16593
229b1ad1 16594static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16595{
16596 int cacheline_size;
16597 u8 byte;
16598 int goal;
16599
16600 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16601 if (byte == 0)
16602 cacheline_size = 1024;
16603 else
16604 cacheline_size = (int) byte * 4;
16605
16606 /* On 5703 and later chips, the boundary bits have no
16607 * effect.
16608 */
4153577a
JP
16609 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16610 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16611 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16612 goto out;
16613
16614#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16615 goal = BOUNDARY_MULTI_CACHELINE;
16616#else
16617#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16618 goal = BOUNDARY_SINGLE_CACHELINE;
16619#else
16620 goal = 0;
16621#endif
16622#endif
16623
63c3a66f 16624 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16625 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16626 goto out;
16627 }
16628
59e6b434
DM
16629 if (!goal)
16630 goto out;
16631
16632 /* PCI controllers on most RISC systems tend to disconnect
16633 * when a device tries to burst across a cache-line boundary.
16634 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16635 *
16636 * Unfortunately, for PCI-E there are only limited
16637 * write-side controls for this, and thus for reads
16638 * we will still get the disconnects. We'll also waste
16639 * these PCI cycles for both read and write for chips
16640 * other than 5700 and 5701 which do not implement the
16641 * boundary bits.
16642 */
63c3a66f 16643 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16644 switch (cacheline_size) {
16645 case 16:
16646 case 32:
16647 case 64:
16648 case 128:
16649 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16650 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16651 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16652 } else {
16653 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16654 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16655 }
16656 break;
16657
16658 case 256:
16659 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16660 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16661 break;
16662
16663 default:
16664 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16665 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16666 break;
855e1111 16667 }
63c3a66f 16668 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16669 switch (cacheline_size) {
16670 case 16:
16671 case 32:
16672 case 64:
16673 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16674 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16675 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16676 break;
16677 }
16678 /* fallthrough */
16679 case 128:
16680 default:
16681 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16682 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16683 break;
855e1111 16684 }
59e6b434
DM
16685 } else {
16686 switch (cacheline_size) {
16687 case 16:
16688 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16689 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16690 DMA_RWCTRL_WRITE_BNDRY_16);
16691 break;
16692 }
16693 /* fallthrough */
16694 case 32:
16695 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16696 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16697 DMA_RWCTRL_WRITE_BNDRY_32);
16698 break;
16699 }
16700 /* fallthrough */
16701 case 64:
16702 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16703 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16704 DMA_RWCTRL_WRITE_BNDRY_64);
16705 break;
16706 }
16707 /* fallthrough */
16708 case 128:
16709 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16710 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16711 DMA_RWCTRL_WRITE_BNDRY_128);
16712 break;
16713 }
16714 /* fallthrough */
16715 case 256:
16716 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16717 DMA_RWCTRL_WRITE_BNDRY_256);
16718 break;
16719 case 512:
16720 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16721 DMA_RWCTRL_WRITE_BNDRY_512);
16722 break;
16723 case 1024:
16724 default:
16725 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16726 DMA_RWCTRL_WRITE_BNDRY_1024);
16727 break;
855e1111 16728 }
59e6b434
DM
16729 }
16730
16731out:
16732 return val;
16733}
16734
229b1ad1 16735static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 16736 int size, bool to_device)
1da177e4
LT
16737{
16738 struct tg3_internal_buffer_desc test_desc;
16739 u32 sram_dma_descs;
16740 int i, ret;
16741
16742 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16743
16744 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16745 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16746 tw32(RDMAC_STATUS, 0);
16747 tw32(WDMAC_STATUS, 0);
16748
16749 tw32(BUFMGR_MODE, 0);
16750 tw32(FTQ_RESET, 0);
16751
16752 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16753 test_desc.addr_lo = buf_dma & 0xffffffff;
16754 test_desc.nic_mbuf = 0x00002100;
16755 test_desc.len = size;
16756
16757 /*
16758 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16759 * the *second* time the tg3 driver was getting loaded after an
16760 * initial scan.
16761 *
16762 * Broadcom tells me:
16763 * ...the DMA engine is connected to the GRC block and a DMA
16764 * reset may affect the GRC block in some unpredictable way...
16765 * The behavior of resets to individual blocks has not been tested.
16766 *
16767 * Broadcom noted the GRC reset will also reset all sub-components.
16768 */
16769 if (to_device) {
16770 test_desc.cqid_sqid = (13 << 8) | 2;
16771
16772 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16773 udelay(40);
16774 } else {
16775 test_desc.cqid_sqid = (16 << 8) | 7;
16776
16777 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16778 udelay(40);
16779 }
16780 test_desc.flags = 0x00000005;
16781
16782 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16783 u32 val;
16784
16785 val = *(((u32 *)&test_desc) + i);
16786 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16787 sram_dma_descs + (i * sizeof(u32)));
16788 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16789 }
16790 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16791
859a5887 16792 if (to_device)
1da177e4 16793 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16794 else
1da177e4 16795 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16796
16797 ret = -ENODEV;
16798 for (i = 0; i < 40; i++) {
16799 u32 val;
16800
16801 if (to_device)
16802 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16803 else
16804 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16805 if ((val & 0xffff) == sram_dma_descs) {
16806 ret = 0;
16807 break;
16808 }
16809
16810 udelay(100);
16811 }
16812
16813 return ret;
16814}
16815
ded7340d 16816#define TEST_BUFFER_SIZE 0x2000
1da177e4 16817
4143470c 16818static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16819 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16820 { },
16821};
16822
229b1ad1 16823static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16824{
16825 dma_addr_t buf_dma;
59e6b434 16826 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16827 int ret = 0;
1da177e4 16828
4bae65c8
MC
16829 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16830 &buf_dma, GFP_KERNEL);
1da177e4
LT
16831 if (!buf) {
16832 ret = -ENOMEM;
16833 goto out_nofree;
16834 }
16835
16836 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16837 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16838
59e6b434 16839 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16840
63c3a66f 16841 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16842 goto out;
16843
63c3a66f 16844 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16845 /* DMA read watermark not used on PCIE */
16846 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16847 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16848 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16849 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16850 tp->dma_rwctrl |= 0x003f0000;
16851 else
16852 tp->dma_rwctrl |= 0x003f000f;
16853 } else {
4153577a
JP
16854 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16855 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16856 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16857 u32 read_water = 0x7;
1da177e4 16858
4a29cc2e
MC
16859 /* If the 5704 is behind the EPB bridge, we can
16860 * do the less restrictive ONE_DMA workaround for
16861 * better performance.
16862 */
63c3a66f 16863 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16864 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16865 tp->dma_rwctrl |= 0x8000;
16866 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16867 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16868
4153577a 16869 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16870 read_water = 4;
59e6b434 16871 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16872 tp->dma_rwctrl |=
16873 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16874 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16875 (1 << 23);
4153577a 16876 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16877 /* 5780 always in PCIX mode */
16878 tp->dma_rwctrl |= 0x00144000;
4153577a 16879 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16880 /* 5714 always in PCIX mode */
16881 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16882 } else {
16883 tp->dma_rwctrl |= 0x001b000f;
16884 }
16885 }
7e6c63f0
HM
16886 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16887 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16888
4153577a
JP
16889 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16890 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16891 tp->dma_rwctrl &= 0xfffffff0;
16892
4153577a
JP
16893 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16894 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16895 /* Remove this if it causes problems for some boards. */
16896 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16897
16898 /* On 5700/5701 chips, we need to set this bit.
16899 * Otherwise the chip will issue cacheline transactions
16900 * to streamable DMA memory with not all the byte
16901 * enables turned on. This is an error on several
16902 * RISC PCI controllers, in particular sparc64.
16903 *
16904 * On 5703/5704 chips, this bit has been reassigned
16905 * a different meaning. In particular, it is used
16906 * on those chips to enable a PCI-X workaround.
16907 */
16908 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16909 }
16910
16911 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16912
16913#if 0
16914 /* Unneeded, already done by tg3_get_invariants. */
16915 tg3_switch_clocks(tp);
16916#endif
16917
4153577a
JP
16918 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16919 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16920 goto out;
16921
59e6b434
DM
16922 /* It is best to perform DMA test with maximum write burst size
16923 * to expose the 5700/5701 write DMA bug.
16924 */
16925 saved_dma_rwctrl = tp->dma_rwctrl;
16926 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16927 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16928
1da177e4
LT
16929 while (1) {
16930 u32 *p = buf, i;
16931
16932 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16933 p[i] = i;
16934
16935 /* Send the buffer to the chip. */
953c96e0 16936 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 16937 if (ret) {
2445e461
MC
16938 dev_err(&tp->pdev->dev,
16939 "%s: Buffer write failed. err = %d\n",
16940 __func__, ret);
1da177e4
LT
16941 break;
16942 }
16943
16944#if 0
16945 /* validate data reached card RAM correctly. */
16946 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16947 u32 val;
16948 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16949 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16950 dev_err(&tp->pdev->dev,
16951 "%s: Buffer corrupted on device! "
16952 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16953 /* ret = -ENODEV here? */
16954 }
16955 p[i] = 0;
16956 }
16957#endif
16958 /* Now read it back. */
953c96e0 16959 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 16960 if (ret) {
5129c3a3
MC
16961 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16962 "err = %d\n", __func__, ret);
1da177e4
LT
16963 break;
16964 }
16965
16966 /* Verify it. */
16967 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16968 if (p[i] == i)
16969 continue;
16970
59e6b434
DM
16971 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16972 DMA_RWCTRL_WRITE_BNDRY_16) {
16973 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16974 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16975 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16976 break;
16977 } else {
2445e461
MC
16978 dev_err(&tp->pdev->dev,
16979 "%s: Buffer corrupted on read back! "
16980 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16981 ret = -ENODEV;
16982 goto out;
16983 }
16984 }
16985
16986 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16987 /* Success. */
16988 ret = 0;
16989 break;
16990 }
16991 }
59e6b434
DM
16992 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16993 DMA_RWCTRL_WRITE_BNDRY_16) {
16994 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16995 * now look for chipsets that are known to expose the
16996 * DMA bug without failing the test.
59e6b434 16997 */
4143470c 16998 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16999 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
17000 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 17001 } else {
6d1cfbab
MC
17002 /* Safe to use the calculated DMA boundary. */
17003 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 17004 }
6d1cfbab 17005
59e6b434
DM
17006 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
17007 }
1da177e4
LT
17008
17009out:
4bae65c8 17010 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
17011out_nofree:
17012 return ret;
17013}
17014
229b1ad1 17015static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 17016{
63c3a66f 17017 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
17018 tp->bufmgr_config.mbuf_read_dma_low_water =
17019 DEFAULT_MB_RDMA_LOW_WATER_5705;
17020 tp->bufmgr_config.mbuf_mac_rx_low_water =
17021 DEFAULT_MB_MACRX_LOW_WATER_57765;
17022 tp->bufmgr_config.mbuf_high_water =
17023 DEFAULT_MB_HIGH_WATER_57765;
17024
17025 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17026 DEFAULT_MB_RDMA_LOW_WATER_5705;
17027 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17028 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
17029 tp->bufmgr_config.mbuf_high_water_jumbo =
17030 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 17031 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
17032 tp->bufmgr_config.mbuf_read_dma_low_water =
17033 DEFAULT_MB_RDMA_LOW_WATER_5705;
17034 tp->bufmgr_config.mbuf_mac_rx_low_water =
17035 DEFAULT_MB_MACRX_LOW_WATER_5705;
17036 tp->bufmgr_config.mbuf_high_water =
17037 DEFAULT_MB_HIGH_WATER_5705;
4153577a 17038 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
17039 tp->bufmgr_config.mbuf_mac_rx_low_water =
17040 DEFAULT_MB_MACRX_LOW_WATER_5906;
17041 tp->bufmgr_config.mbuf_high_water =
17042 DEFAULT_MB_HIGH_WATER_5906;
17043 }
fdfec172
MC
17044
17045 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17046 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17047 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17048 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17049 tp->bufmgr_config.mbuf_high_water_jumbo =
17050 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17051 } else {
17052 tp->bufmgr_config.mbuf_read_dma_low_water =
17053 DEFAULT_MB_RDMA_LOW_WATER;
17054 tp->bufmgr_config.mbuf_mac_rx_low_water =
17055 DEFAULT_MB_MACRX_LOW_WATER;
17056 tp->bufmgr_config.mbuf_high_water =
17057 DEFAULT_MB_HIGH_WATER;
17058
17059 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17060 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17061 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17062 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17063 tp->bufmgr_config.mbuf_high_water_jumbo =
17064 DEFAULT_MB_HIGH_WATER_JUMBO;
17065 }
1da177e4
LT
17066
17067 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17068 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17069}
17070
229b1ad1 17071static char *tg3_phy_string(struct tg3 *tp)
1da177e4 17072{
79eb6904
MC
17073 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17074 case TG3_PHY_ID_BCM5400: return "5400";
17075 case TG3_PHY_ID_BCM5401: return "5401";
17076 case TG3_PHY_ID_BCM5411: return "5411";
17077 case TG3_PHY_ID_BCM5701: return "5701";
17078 case TG3_PHY_ID_BCM5703: return "5703";
17079 case TG3_PHY_ID_BCM5704: return "5704";
17080 case TG3_PHY_ID_BCM5705: return "5705";
17081 case TG3_PHY_ID_BCM5750: return "5750";
17082 case TG3_PHY_ID_BCM5752: return "5752";
17083 case TG3_PHY_ID_BCM5714: return "5714";
17084 case TG3_PHY_ID_BCM5780: return "5780";
17085 case TG3_PHY_ID_BCM5755: return "5755";
17086 case TG3_PHY_ID_BCM5787: return "5787";
17087 case TG3_PHY_ID_BCM5784: return "5784";
17088 case TG3_PHY_ID_BCM5756: return "5722/5756";
17089 case TG3_PHY_ID_BCM5906: return "5906";
17090 case TG3_PHY_ID_BCM5761: return "5761";
17091 case TG3_PHY_ID_BCM5718C: return "5718C";
17092 case TG3_PHY_ID_BCM5718S: return "5718S";
17093 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 17094 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 17095 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 17096 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 17097 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
17098 case 0: return "serdes";
17099 default: return "unknown";
855e1111 17100 }
1da177e4
LT
17101}
17102
229b1ad1 17103static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 17104{
63c3a66f 17105 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
17106 strcpy(str, "PCI Express");
17107 return str;
63c3a66f 17108 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
17109 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17110
17111 strcpy(str, "PCIX:");
17112
17113 if ((clock_ctrl == 7) ||
17114 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17115 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17116 strcat(str, "133MHz");
17117 else if (clock_ctrl == 0)
17118 strcat(str, "33MHz");
17119 else if (clock_ctrl == 2)
17120 strcat(str, "50MHz");
17121 else if (clock_ctrl == 4)
17122 strcat(str, "66MHz");
17123 else if (clock_ctrl == 6)
17124 strcat(str, "100MHz");
f9804ddb
MC
17125 } else {
17126 strcpy(str, "PCI:");
63c3a66f 17127 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17128 strcat(str, "66MHz");
17129 else
17130 strcat(str, "33MHz");
17131 }
63c3a66f 17132 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17133 strcat(str, ":32-bit");
17134 else
17135 strcat(str, ":64-bit");
17136 return str;
17137}
17138
229b1ad1 17139static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17140{
17141 struct ethtool_coalesce *ec = &tp->coal;
17142
17143 memset(ec, 0, sizeof(*ec));
17144 ec->cmd = ETHTOOL_GCOALESCE;
17145 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17146 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17147 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17148 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17149 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17150 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17151 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17152 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17153 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17154
17155 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17156 HOSTCC_MODE_CLRTICK_TXBD)) {
17157 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17158 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17159 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17160 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17161 }
d244c892 17162
63c3a66f 17163 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17164 ec->rx_coalesce_usecs_irq = 0;
17165 ec->tx_coalesce_usecs_irq = 0;
17166 ec->stats_block_coalesce_usecs = 0;
17167 }
15f9850d
DM
17168}
17169
229b1ad1 17170static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17171 const struct pci_device_id *ent)
17172{
1da177e4
LT
17173 struct net_device *dev;
17174 struct tg3 *tp;
646c9edd
MC
17175 int i, err, pm_cap;
17176 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17177 char str[40];
72f2afb8 17178 u64 dma_mask, persist_dma_mask;
c8f44aff 17179 netdev_features_t features = 0;
1da177e4 17180
05dbe005 17181 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17182
17183 err = pci_enable_device(pdev);
17184 if (err) {
2445e461 17185 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17186 return err;
17187 }
17188
1da177e4
LT
17189 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17190 if (err) {
2445e461 17191 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17192 goto err_out_disable_pdev;
17193 }
17194
17195 pci_set_master(pdev);
17196
17197 /* Find power-management capability. */
17198 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
17199 if (pm_cap == 0) {
2445e461
MC
17200 dev_err(&pdev->dev,
17201 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
17202 err = -EIO;
17203 goto err_out_free_res;
17204 }
17205
16821285
MC
17206 err = pci_set_power_state(pdev, PCI_D0);
17207 if (err) {
17208 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
17209 goto err_out_free_res;
17210 }
17211
fe5f5787 17212 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17213 if (!dev) {
1da177e4 17214 err = -ENOMEM;
16821285 17215 goto err_out_power_down;
1da177e4
LT
17216 }
17217
1da177e4
LT
17218 SET_NETDEV_DEV(dev, &pdev->dev);
17219
1da177e4
LT
17220 tp = netdev_priv(dev);
17221 tp->pdev = pdev;
17222 tp->dev = dev;
17223 tp->pm_cap = pm_cap;
1da177e4
LT
17224 tp->rx_mode = TG3_DEF_RX_MODE;
17225 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17226 tp->irq_sync = 1;
8ef21428 17227
1da177e4
LT
17228 if (tg3_debug > 0)
17229 tp->msg_enable = tg3_debug;
17230 else
17231 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17232
7e6c63f0
HM
17233 if (pdev_is_ssb_gige_core(pdev)) {
17234 tg3_flag_set(tp, IS_SSB_CORE);
17235 if (ssb_gige_must_flush_posted_writes(pdev))
17236 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17237 if (ssb_gige_one_dma_at_once(pdev))
17238 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17239 if (ssb_gige_have_roboswitch(pdev))
17240 tg3_flag_set(tp, ROBOSWITCH);
17241 if (ssb_gige_is_rgmii(pdev))
17242 tg3_flag_set(tp, RGMII_MODE);
17243 }
17244
1da177e4
LT
17245 /* The word/byte swap controls here control register access byte
17246 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17247 * setting below.
17248 */
17249 tp->misc_host_ctrl =
17250 MISC_HOST_CTRL_MASK_PCI_INT |
17251 MISC_HOST_CTRL_WORD_SWAP |
17252 MISC_HOST_CTRL_INDIR_ACCESS |
17253 MISC_HOST_CTRL_PCISTATE_RW;
17254
17255 /* The NONFRM (non-frame) byte/word swap controls take effect
17256 * on descriptor entries, anything which isn't packet data.
17257 *
17258 * The StrongARM chips on the board (one for tx, one for rx)
17259 * are running in big-endian mode.
17260 */
17261 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17262 GRC_MODE_WSWAP_NONFRM_DATA);
17263#ifdef __BIG_ENDIAN
17264 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17265#endif
17266 spin_lock_init(&tp->lock);
1da177e4 17267 spin_lock_init(&tp->indirect_lock);
c4028958 17268 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17269
d5fe488a 17270 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17271 if (!tp->regs) {
ab96b241 17272 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17273 err = -ENOMEM;
17274 goto err_out_free_dev;
17275 }
17276
c9cab24e
MC
17277 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17278 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17279 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17280 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17281 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17282 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17283 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17284 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
17285 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17286 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17287 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17288 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
17289 tg3_flag_set(tp, ENABLE_APE);
17290 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17291 if (!tp->aperegs) {
17292 dev_err(&pdev->dev,
17293 "Cannot map APE registers, aborting\n");
17294 err = -ENOMEM;
17295 goto err_out_iounmap;
17296 }
17297 }
17298
1da177e4
LT
17299 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17300 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17301
1da177e4 17302 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17303 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17304 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17305 dev->irq = pdev->irq;
1da177e4 17306
3d567e0e 17307 err = tg3_get_invariants(tp, ent);
1da177e4 17308 if (err) {
ab96b241
MC
17309 dev_err(&pdev->dev,
17310 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17311 goto err_out_apeunmap;
1da177e4
LT
17312 }
17313
4a29cc2e
MC
17314 /* The EPB bridge inside 5714, 5715, and 5780 and any
17315 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17316 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17317 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17318 * do DMA address check in tg3_start_xmit().
17319 */
63c3a66f 17320 if (tg3_flag(tp, IS_5788))
284901a9 17321 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17322 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17323 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17324#ifdef CONFIG_HIGHMEM
6a35528a 17325 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17326#endif
4a29cc2e 17327 } else
6a35528a 17328 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17329
17330 /* Configure DMA attributes. */
284901a9 17331 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17332 err = pci_set_dma_mask(pdev, dma_mask);
17333 if (!err) {
0da0606f 17334 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17335 err = pci_set_consistent_dma_mask(pdev,
17336 persist_dma_mask);
17337 if (err < 0) {
ab96b241
MC
17338 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17339 "DMA for consistent allocations\n");
c9cab24e 17340 goto err_out_apeunmap;
72f2afb8
MC
17341 }
17342 }
17343 }
284901a9
YH
17344 if (err || dma_mask == DMA_BIT_MASK(32)) {
17345 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17346 if (err) {
ab96b241
MC
17347 dev_err(&pdev->dev,
17348 "No usable DMA configuration, aborting\n");
c9cab24e 17349 goto err_out_apeunmap;
72f2afb8
MC
17350 }
17351 }
17352
fdfec172 17353 tg3_init_bufmgr_config(tp);
1da177e4 17354
f646968f 17355 features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
0da0606f
MC
17356
17357 /* 5700 B0 chips do not support checksumming correctly due
17358 * to hardware bugs.
17359 */
4153577a 17360 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17361 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17362
17363 if (tg3_flag(tp, 5755_PLUS))
17364 features |= NETIF_F_IPV6_CSUM;
17365 }
17366
4e3a7aaa
MC
17367 /* TSO is on by default on chips that support hardware TSO.
17368 * Firmware TSO on older chips gives lower performance, so it
17369 * is off by default, but can be enabled using ethtool.
17370 */
63c3a66f
JP
17371 if ((tg3_flag(tp, HW_TSO_1) ||
17372 tg3_flag(tp, HW_TSO_2) ||
17373 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17374 (features & NETIF_F_IP_CSUM))
17375 features |= NETIF_F_TSO;
63c3a66f 17376 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17377 if (features & NETIF_F_IPV6_CSUM)
17378 features |= NETIF_F_TSO6;
63c3a66f 17379 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17380 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17381 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17382 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17383 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17384 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17385 features |= NETIF_F_TSO_ECN;
b0026624 17386 }
1da177e4 17387
d542fe27
MC
17388 dev->features |= features;
17389 dev->vlan_features |= features;
17390
06c03c02
MB
17391 /*
17392 * Add loopback capability only for a subset of devices that support
17393 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17394 * loopback for the remaining devices.
17395 */
4153577a 17396 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17397 !tg3_flag(tp, CPMU_PRESENT))
17398 /* Add the loopback capability */
0da0606f
MC
17399 features |= NETIF_F_LOOPBACK;
17400
0da0606f 17401 dev->hw_features |= features;
06c03c02 17402
4153577a 17403 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17404 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17405 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17406 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17407 tp->rx_pending = 63;
17408 }
17409
1da177e4
LT
17410 err = tg3_get_device_address(tp);
17411 if (err) {
ab96b241
MC
17412 dev_err(&pdev->dev,
17413 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17414 goto err_out_apeunmap;
c88864df
MC
17415 }
17416
1da177e4
LT
17417 /*
17418 * Reset chip in case UNDI or EFI driver did not shutdown
17419 * DMA self test will enable WDMAC and we'll see (spurious)
17420 * pending DMA on the PCI bus at that point.
17421 */
17422 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17423 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17424 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17425 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17426 }
17427
17428 err = tg3_test_dma(tp);
17429 if (err) {
ab96b241 17430 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17431 goto err_out_apeunmap;
1da177e4
LT
17432 }
17433
78f90dcf
MC
17434 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17435 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17436 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17437 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17438 struct tg3_napi *tnapi = &tp->napi[i];
17439
17440 tnapi->tp = tp;
17441 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17442
17443 tnapi->int_mbox = intmbx;
93a700a9 17444 if (i <= 4)
78f90dcf
MC
17445 intmbx += 0x8;
17446 else
17447 intmbx += 0x4;
17448
17449 tnapi->consmbox = rcvmbx;
17450 tnapi->prodmbox = sndmbx;
17451
66cfd1bd 17452 if (i)
78f90dcf 17453 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17454 else
78f90dcf 17455 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17456
63c3a66f 17457 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17458 break;
17459
17460 /*
17461 * If we support MSIX, we'll be using RSS. If we're using
17462 * RSS, the first vector only handles link interrupts and the
17463 * remaining vectors handle rx and tx interrupts. Reuse the
17464 * mailbox values for the next iteration. The values we setup
17465 * above are still useful for the single vectored mode.
17466 */
17467 if (!i)
17468 continue;
17469
17470 rcvmbx += 0x8;
17471
17472 if (sndmbx & 0x4)
17473 sndmbx -= 0x4;
17474 else
17475 sndmbx += 0xc;
17476 }
17477
15f9850d
DM
17478 tg3_init_coal(tp);
17479
c49a1561
MC
17480 pci_set_drvdata(pdev, dev);
17481
4153577a
JP
17482 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17483 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17484 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17485 tg3_flag_set(tp, PTP_CAPABLE);
17486
cd0d7228
MC
17487 if (tg3_flag(tp, 5717_PLUS)) {
17488 /* Resume a low-power mode */
17489 tg3_frob_aux_power(tp, false);
17490 }
17491
21f7638e
MC
17492 tg3_timer_init(tp);
17493
402e1398
MC
17494 tg3_carrier_off(tp);
17495
1da177e4
LT
17496 err = register_netdev(dev);
17497 if (err) {
ab96b241 17498 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17499 goto err_out_apeunmap;
1da177e4
LT
17500 }
17501
05dbe005
JP
17502 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17503 tp->board_part_number,
4153577a 17504 tg3_chip_rev_id(tp),
05dbe005
JP
17505 tg3_bus_string(tp, str),
17506 dev->dev_addr);
1da177e4 17507
f07e9af3 17508 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17509 struct phy_device *phydev;
17510 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17511 netdev_info(dev,
17512 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17513 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17514 } else {
17515 char *ethtype;
17516
17517 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17518 ethtype = "10/100Base-TX";
17519 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17520 ethtype = "1000Base-SX";
17521 else
17522 ethtype = "10/100/1000Base-T";
17523
5129c3a3 17524 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17525 "(WireSpeed[%d], EEE[%d])\n",
17526 tg3_phy_string(tp), ethtype,
17527 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17528 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17529 }
05dbe005
JP
17530
17531 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17532 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17533 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17534 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17535 tg3_flag(tp, ENABLE_ASF) != 0,
17536 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17537 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17538 tp->dma_rwctrl,
17539 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17540 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17541
b45aa2f6
MC
17542 pci_save_state(pdev);
17543
1da177e4
LT
17544 return 0;
17545
0d3031d9
MC
17546err_out_apeunmap:
17547 if (tp->aperegs) {
17548 iounmap(tp->aperegs);
17549 tp->aperegs = NULL;
17550 }
17551
1da177e4 17552err_out_iounmap:
6892914f
MC
17553 if (tp->regs) {
17554 iounmap(tp->regs);
22abe310 17555 tp->regs = NULL;
6892914f 17556 }
1da177e4
LT
17557
17558err_out_free_dev:
17559 free_netdev(dev);
17560
16821285
MC
17561err_out_power_down:
17562 pci_set_power_state(pdev, PCI_D3hot);
17563
1da177e4
LT
17564err_out_free_res:
17565 pci_release_regions(pdev);
17566
17567err_out_disable_pdev:
17568 pci_disable_device(pdev);
17569 pci_set_drvdata(pdev, NULL);
17570 return err;
17571}
17572
229b1ad1 17573static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17574{
17575 struct net_device *dev = pci_get_drvdata(pdev);
17576
17577 if (dev) {
17578 struct tg3 *tp = netdev_priv(dev);
17579
e3c5530b 17580 release_firmware(tp->fw);
077f849d 17581
db219973 17582 tg3_reset_task_cancel(tp);
158d7abd 17583
e730c823 17584 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17585 tg3_phy_fini(tp);
158d7abd 17586 tg3_mdio_fini(tp);
b02fd9e3 17587 }
158d7abd 17588
1da177e4 17589 unregister_netdev(dev);
0d3031d9
MC
17590 if (tp->aperegs) {
17591 iounmap(tp->aperegs);
17592 tp->aperegs = NULL;
17593 }
6892914f
MC
17594 if (tp->regs) {
17595 iounmap(tp->regs);
22abe310 17596 tp->regs = NULL;
6892914f 17597 }
1da177e4
LT
17598 free_netdev(dev);
17599 pci_release_regions(pdev);
17600 pci_disable_device(pdev);
17601 pci_set_drvdata(pdev, NULL);
17602 }
17603}
17604
aa6027ca 17605#ifdef CONFIG_PM_SLEEP
c866b7ea 17606static int tg3_suspend(struct device *device)
1da177e4 17607{
c866b7ea 17608 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17609 struct net_device *dev = pci_get_drvdata(pdev);
17610 struct tg3 *tp = netdev_priv(dev);
17611 int err;
17612
17613 if (!netif_running(dev))
17614 return 0;
17615
db219973 17616 tg3_reset_task_cancel(tp);
b02fd9e3 17617 tg3_phy_stop(tp);
1da177e4
LT
17618 tg3_netif_stop(tp);
17619
21f7638e 17620 tg3_timer_stop(tp);
1da177e4 17621
f47c11ee 17622 tg3_full_lock(tp, 1);
1da177e4 17623 tg3_disable_ints(tp);
f47c11ee 17624 tg3_full_unlock(tp);
1da177e4
LT
17625
17626 netif_device_detach(dev);
17627
f47c11ee 17628 tg3_full_lock(tp, 0);
944d980e 17629 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17630 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17631 tg3_full_unlock(tp);
1da177e4 17632
c866b7ea 17633 err = tg3_power_down_prepare(tp);
1da177e4 17634 if (err) {
b02fd9e3
MC
17635 int err2;
17636
f47c11ee 17637 tg3_full_lock(tp, 0);
1da177e4 17638
63c3a66f 17639 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17640 err2 = tg3_restart_hw(tp, true);
b02fd9e3 17641 if (err2)
b9ec6c1b 17642 goto out;
1da177e4 17643
21f7638e 17644 tg3_timer_start(tp);
1da177e4
LT
17645
17646 netif_device_attach(dev);
17647 tg3_netif_start(tp);
17648
b9ec6c1b 17649out:
f47c11ee 17650 tg3_full_unlock(tp);
b02fd9e3
MC
17651
17652 if (!err2)
17653 tg3_phy_start(tp);
1da177e4
LT
17654 }
17655
17656 return err;
17657}
17658
c866b7ea 17659static int tg3_resume(struct device *device)
1da177e4 17660{
c866b7ea 17661 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17662 struct net_device *dev = pci_get_drvdata(pdev);
17663 struct tg3 *tp = netdev_priv(dev);
17664 int err;
17665
17666 if (!netif_running(dev))
17667 return 0;
17668
1da177e4
LT
17669 netif_device_attach(dev);
17670
f47c11ee 17671 tg3_full_lock(tp, 0);
1da177e4 17672
63c3a66f 17673 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17674 err = tg3_restart_hw(tp,
17675 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17676 if (err)
17677 goto out;
1da177e4 17678
21f7638e 17679 tg3_timer_start(tp);
1da177e4 17680
1da177e4
LT
17681 tg3_netif_start(tp);
17682
b9ec6c1b 17683out:
f47c11ee 17684 tg3_full_unlock(tp);
1da177e4 17685
b02fd9e3
MC
17686 if (!err)
17687 tg3_phy_start(tp);
17688
b9ec6c1b 17689 return err;
1da177e4 17690}
42df36a6 17691#endif /* CONFIG_PM_SLEEP */
1da177e4 17692
c866b7ea
RW
17693static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
17694
b45aa2f6
MC
17695/**
17696 * tg3_io_error_detected - called when PCI error is detected
17697 * @pdev: Pointer to PCI device
17698 * @state: The current pci connection state
17699 *
17700 * This function is called after a PCI bus error affecting
17701 * this device has been detected.
17702 */
17703static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17704 pci_channel_state_t state)
17705{
17706 struct net_device *netdev = pci_get_drvdata(pdev);
17707 struct tg3 *tp = netdev_priv(netdev);
17708 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17709
17710 netdev_info(netdev, "PCI I/O error detected\n");
17711
17712 rtnl_lock();
17713
17714 if (!netif_running(netdev))
17715 goto done;
17716
17717 tg3_phy_stop(tp);
17718
17719 tg3_netif_stop(tp);
17720
21f7638e 17721 tg3_timer_stop(tp);
b45aa2f6
MC
17722
17723 /* Want to make sure that the reset task doesn't run */
db219973 17724 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17725
17726 netif_device_detach(netdev);
17727
17728 /* Clean up software state, even if MMIO is blocked */
17729 tg3_full_lock(tp, 0);
17730 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17731 tg3_full_unlock(tp);
17732
17733done:
17734 if (state == pci_channel_io_perm_failure)
17735 err = PCI_ERS_RESULT_DISCONNECT;
17736 else
17737 pci_disable_device(pdev);
17738
17739 rtnl_unlock();
17740
17741 return err;
17742}
17743
17744/**
17745 * tg3_io_slot_reset - called after the pci bus has been reset.
17746 * @pdev: Pointer to PCI device
17747 *
17748 * Restart the card from scratch, as if from a cold-boot.
17749 * At this point, the card has exprienced a hard reset,
17750 * followed by fixups by BIOS, and has its config space
17751 * set up identically to what it was at cold boot.
17752 */
17753static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17754{
17755 struct net_device *netdev = pci_get_drvdata(pdev);
17756 struct tg3 *tp = netdev_priv(netdev);
17757 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17758 int err;
17759
17760 rtnl_lock();
17761
17762 if (pci_enable_device(pdev)) {
17763 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17764 goto done;
17765 }
17766
17767 pci_set_master(pdev);
17768 pci_restore_state(pdev);
17769 pci_save_state(pdev);
17770
17771 if (!netif_running(netdev)) {
17772 rc = PCI_ERS_RESULT_RECOVERED;
17773 goto done;
17774 }
17775
17776 err = tg3_power_up(tp);
bed9829f 17777 if (err)
b45aa2f6 17778 goto done;
b45aa2f6
MC
17779
17780 rc = PCI_ERS_RESULT_RECOVERED;
17781
17782done:
17783 rtnl_unlock();
17784
17785 return rc;
17786}
17787
17788/**
17789 * tg3_io_resume - called when traffic can start flowing again.
17790 * @pdev: Pointer to PCI device
17791 *
17792 * This callback is called when the error recovery driver tells
17793 * us that its OK to resume normal operation.
17794 */
17795static void tg3_io_resume(struct pci_dev *pdev)
17796{
17797 struct net_device *netdev = pci_get_drvdata(pdev);
17798 struct tg3 *tp = netdev_priv(netdev);
17799 int err;
17800
17801 rtnl_lock();
17802
17803 if (!netif_running(netdev))
17804 goto done;
17805
17806 tg3_full_lock(tp, 0);
63c3a66f 17807 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17808 err = tg3_restart_hw(tp, true);
b45aa2f6 17809 if (err) {
35763066 17810 tg3_full_unlock(tp);
b45aa2f6
MC
17811 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17812 goto done;
17813 }
17814
17815 netif_device_attach(netdev);
17816
21f7638e 17817 tg3_timer_start(tp);
b45aa2f6
MC
17818
17819 tg3_netif_start(tp);
17820
35763066
NNS
17821 tg3_full_unlock(tp);
17822
b45aa2f6
MC
17823 tg3_phy_start(tp);
17824
17825done:
17826 rtnl_unlock();
17827}
17828
3646f0e5 17829static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17830 .error_detected = tg3_io_error_detected,
17831 .slot_reset = tg3_io_slot_reset,
17832 .resume = tg3_io_resume
17833};
17834
1da177e4
LT
17835static struct pci_driver tg3_driver = {
17836 .name = DRV_MODULE_NAME,
17837 .id_table = tg3_pci_tbl,
17838 .probe = tg3_init_one,
229b1ad1 17839 .remove = tg3_remove_one,
b45aa2f6 17840 .err_handler = &tg3_err_handler,
42df36a6 17841 .driver.pm = &tg3_pm_ops,
1da177e4
LT
17842};
17843
8dbb0dc2 17844module_pci_driver(tg3_driver);