]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/net/ethernet/cadence/macb.h
net: macb: Added some queue statistics
[mirror_ubuntu-focal-kernel.git] / drivers / net / ethernet / cadence / macb.h
CommitLineData
89e5785f
HS
1/*
2 * Atmel MACB Ethernet Controller driver
3 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef _MACB_H
11#define _MACB_H
12
fc182b85 13#include <linux/phy.h>
ab91f0a9
RO
14#include <linux/ptp_clock_kernel.h>
15#include <linux/net_tstamp.h>
fc182b85 16
7b429614
RO
17#if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
18#define MACB_EXT_DESC
19#endif
20
d1d1b53d 21#define MACB_GREGS_NBR 16
7c39994f 22#define MACB_GREGS_VERSION 2
02c958dd 23#define MACB_MAX_QUEUES 8
d1d1b53d 24
89e5785f 25/* MACB register offsets */
6f79eed8
XH
26#define MACB_NCR 0x0000 /* Network Control */
27#define MACB_NCFGR 0x0004 /* Network Config */
28#define MACB_NSR 0x0008 /* Network Status */
29#define MACB_TAR 0x000c /* AT91RM9200 only */
30#define MACB_TCR 0x0010 /* AT91RM9200 only */
31#define MACB_TSR 0x0014 /* Transmit Status */
32#define MACB_RBQP 0x0018 /* RX Q Base Address */
33#define MACB_TBQP 0x001c /* TX Q Base Address */
34#define MACB_RSR 0x0020 /* Receive Status */
35#define MACB_ISR 0x0024 /* Interrupt Status */
36#define MACB_IER 0x0028 /* Interrupt Enable */
37#define MACB_IDR 0x002c /* Interrupt Disable */
38#define MACB_IMR 0x0030 /* Interrupt Mask */
39#define MACB_MAN 0x0034 /* PHY Maintenance */
40#define MACB_PTR 0x0038
41#define MACB_PFR 0x003c
42#define MACB_FTO 0x0040
43#define MACB_SCF 0x0044
44#define MACB_MCF 0x0048
45#define MACB_FRO 0x004c
46#define MACB_FCSE 0x0050
47#define MACB_ALE 0x0054
48#define MACB_DTF 0x0058
49#define MACB_LCOL 0x005c
50#define MACB_EXCOL 0x0060
51#define MACB_TUND 0x0064
52#define MACB_CSE 0x0068
53#define MACB_RRE 0x006c
54#define MACB_ROVR 0x0070
55#define MACB_RSE 0x0074
56#define MACB_ELE 0x0078
57#define MACB_RJA 0x007c
58#define MACB_USF 0x0080
59#define MACB_STE 0x0084
60#define MACB_RLE 0x0088
61#define MACB_TPF 0x008c
62#define MACB_HRB 0x0090
63#define MACB_HRT 0x0094
64#define MACB_SA1B 0x0098
65#define MACB_SA1T 0x009c
66#define MACB_SA2B 0x00a0
67#define MACB_SA2T 0x00a4
68#define MACB_SA3B 0x00a8
69#define MACB_SA3T 0x00ac
70#define MACB_SA4B 0x00b0
71#define MACB_SA4T 0x00b4
72#define MACB_TID 0x00b8
73#define MACB_TPQ 0x00bc
74#define MACB_USRIO 0x00c0
75#define MACB_WOL 0x00c4
76#define MACB_MID 0x00fc
fff8019a
HK
77#define MACB_TBQPH 0x04C8
78#define MACB_RBQPH 0x04D4
f75ba50b
JI
79
80/* GEM register offsets. */
6f79eed8
XH
81#define GEM_NCFGR 0x0004 /* Network Config */
82#define GEM_USRIO 0x000c /* User IO */
83#define GEM_DMACFG 0x0010 /* DMA Configuration */
98b5a0f4 84#define GEM_JML 0x0048 /* Jumbo Max Length */
6f79eed8
XH
85#define GEM_HRB 0x0080 /* Hash Bottom */
86#define GEM_HRT 0x0084 /* Hash Top */
87#define GEM_SA1B 0x0088 /* Specific1 Bottom */
88#define GEM_SA1T 0x008C /* Specific1 Top */
89#define GEM_SA2B 0x0090 /* Specific2 Bottom */
90#define GEM_SA2T 0x0094 /* Specific2 Top */
91#define GEM_SA3B 0x0098 /* Specific3 Bottom */
92#define GEM_SA3T 0x009C /* Specific3 Top */
93#define GEM_SA4B 0x00A0 /* Specific4 Bottom */
94#define GEM_SA4T 0x00A4 /* Specific4 Top */
ab91f0a9
RO
95#define GEM_EFTSH 0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */
96#define GEM_EFRSH 0x00ec /* PTP Event Frame Received Seconds Register 47:32 */
97#define GEM_PEFTSH 0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */
98#define GEM_PEFRSH 0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */
6f79eed8
XH
99#define GEM_OTX 0x0100 /* Octets transmitted */
100#define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
101#define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
102#define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
103#define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
104#define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
105#define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
106#define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
107#define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
108#define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
109#define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
110#define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
111#define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
112#define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
113#define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
114#define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
115#define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
116#define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
117#define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
118#define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
119#define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
120#define GEM_ORX 0x0150 /* Octets received */
121#define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
122#define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
123#define GEM_RXCNT 0x0158 /* Frames Received Counter */
124#define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
125#define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
126#define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
127#define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
128#define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
129#define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
130#define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
131#define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
132#define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
133#define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
134#define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
135#define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
136#define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
137#define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
138#define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
139#define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
140#define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
141#define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
142#define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
143#define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
144#define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
145#define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
c2594d80
AP
146#define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */
147#define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */
148#define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */
149#define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */
150#define GEM_TA 0x01d8 /* 1588 Timer Adjust */
151#define GEM_TI 0x01dc /* 1588 Timer Increment */
152#define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */
153#define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */
154#define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */
155#define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */
156#define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */
157#define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */
158#define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */
159#define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */
6f79eed8
XH
160#define GEM_DCFG1 0x0280 /* Design Config 1 */
161#define GEM_DCFG2 0x0284 /* Design Config 2 */
162#define GEM_DCFG3 0x0288 /* Design Config 3 */
163#define GEM_DCFG4 0x028c /* Design Config 4 */
164#define GEM_DCFG5 0x0290 /* Design Config 5 */
165#define GEM_DCFG6 0x0294 /* Design Config 6 */
166#define GEM_DCFG7 0x0298 /* Design Config 7 */
167
ab91f0a9
RO
168#define GEM_TXBDCTRL 0x04cc /* TX Buffer Descriptor control register */
169#define GEM_RXBDCTRL 0x04d0 /* RX Buffer Descriptor control register */
170
6f79eed8
XH
171#define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
172#define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
fff8019a 173#define GEM_TBQPH(hw_q) (0x04C8)
6f79eed8 174#define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
ae1f2a56
RO
175#define GEM_RBQS(hw_q) (0x04A0 + ((hw_q) << 2))
176#define GEM_RBQPH(hw_q) (0x04D4)
6f79eed8
XH
177#define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
178#define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
179#define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
02c958dd 180
89e5785f 181/* Bitfields in NCR */
6f79eed8
XH
182#define MACB_LB_OFFSET 0 /* reserved */
183#define MACB_LB_SIZE 1
184#define MACB_LLB_OFFSET 1 /* Loop back local */
185#define MACB_LLB_SIZE 1
186#define MACB_RE_OFFSET 2 /* Receive enable */
187#define MACB_RE_SIZE 1
188#define MACB_TE_OFFSET 3 /* Transmit enable */
189#define MACB_TE_SIZE 1
190#define MACB_MPE_OFFSET 4 /* Management port enable */
191#define MACB_MPE_SIZE 1
192#define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
193#define MACB_CLRSTAT_SIZE 1
194#define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
195#define MACB_INCSTAT_SIZE 1
196#define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
197#define MACB_WESTAT_SIZE 1
198#define MACB_BP_OFFSET 8 /* Back pressure */
199#define MACB_BP_SIZE 1
200#define MACB_TSTART_OFFSET 9 /* Start transmission */
201#define MACB_TSTART_SIZE 1
202#define MACB_THALT_OFFSET 10 /* Transmit halt */
203#define MACB_THALT_SIZE 1
204#define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
205#define MACB_NCR_TPF_SIZE 1
206#define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
207#define MACB_TZQ_SIZE 1
c2594d80 208#define MACB_SRTSM_OFFSET 15
ab91f0a9
RO
209#define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */
210#define MACB_OSSMODE_SIZE 1
89e5785f
HS
211
212/* Bitfields in NCFGR */
6f79eed8
XH
213#define MACB_SPD_OFFSET 0 /* Speed */
214#define MACB_SPD_SIZE 1
215#define MACB_FD_OFFSET 1 /* Full duplex */
216#define MACB_FD_SIZE 1
217#define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
218#define MACB_BIT_RATE_SIZE 1
219#define MACB_JFRAME_OFFSET 3 /* reserved */
220#define MACB_JFRAME_SIZE 1
221#define MACB_CAF_OFFSET 4 /* Copy all frames */
222#define MACB_CAF_SIZE 1
223#define MACB_NBC_OFFSET 5 /* No broadcast */
224#define MACB_NBC_SIZE 1
225#define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
226#define MACB_NCFGR_MTI_SIZE 1
227#define MACB_UNI_OFFSET 7 /* Unicast hash enable */
228#define MACB_UNI_SIZE 1
229#define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
230#define MACB_BIG_SIZE 1
231#define MACB_EAE_OFFSET 9 /* External address match enable */
232#define MACB_EAE_SIZE 1
233#define MACB_CLK_OFFSET 10
234#define MACB_CLK_SIZE 2
235#define MACB_RTY_OFFSET 12 /* Retry test */
236#define MACB_RTY_SIZE 1
237#define MACB_PAE_OFFSET 13 /* Pause enable */
238#define MACB_PAE_SIZE 1
239#define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
240#define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
241#define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
242#define MACB_RBOF_SIZE 2
243#define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
244#define MACB_RLCE_SIZE 1
245#define MACB_DRFCS_OFFSET 17 /* FCS remove */
246#define MACB_DRFCS_SIZE 1
247#define MACB_EFRHD_OFFSET 18
248#define MACB_EFRHD_SIZE 1
249#define MACB_IRXFCS_OFFSET 19
250#define MACB_IRXFCS_SIZE 1
89e5785f 251
70c9f3d4 252/* GEM specific NCFGR bitfields. */
6f79eed8
XH
253#define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
254#define GEM_GBE_SIZE 1
022be25c
PCK
255#define GEM_PCSSEL_OFFSET 11
256#define GEM_PCSSEL_SIZE 1
6f79eed8
XH
257#define GEM_CLK_OFFSET 18 /* MDC clock division */
258#define GEM_CLK_SIZE 3
259#define GEM_DBW_OFFSET 21 /* Data bus width */
260#define GEM_DBW_SIZE 2
261#define GEM_RXCOEN_OFFSET 24
262#define GEM_RXCOEN_SIZE 1
022be25c
PCK
263#define GEM_SGMIIEN_OFFSET 27
264#define GEM_SGMIIEN_SIZE 1
265
757a03c6
JI
266
267/* Constants for data bus width. */
6f79eed8
XH
268#define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
269#define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
270#define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
757a03c6 271
0116da4f 272/* Bitfields in DMACFG. */
6f79eed8
XH
273#define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
274#define GEM_FBLDO_SIZE 5
a50dad35 275#define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
ea373041 276#define GEM_ENDIA_DESC_SIZE 1
a50dad35 277#define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
ea373041 278#define GEM_ENDIA_PKT_SIZE 1
6f79eed8
XH
279#define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
280#define GEM_RXBMS_SIZE 2
281#define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
282#define GEM_TXPBMS_SIZE 1
283#define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
284#define GEM_TXCOEN_SIZE 1
285#define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
286#define GEM_RXBS_SIZE 8
287#define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
288#define GEM_DDRP_SIZE 1
7b429614
RO
289#define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */
290#define GEM_RXEXT_SIZE 1
291#define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */
292#define GEM_TXEXT_SIZE 1
fff8019a
HK
293#define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
294#define GEM_ADDR64_SIZE 1
b3e3bd71 295
0116da4f 296
89e5785f 297/* Bitfields in NSR */
6f79eed8
XH
298#define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
299#define MACB_NSR_LINK_SIZE 1
300#define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
301#define MACB_MDIO_SIZE 1
302#define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
303#define MACB_IDLE_SIZE 1
89e5785f
HS
304
305/* Bitfields in TSR */
6f79eed8
XH
306#define MACB_UBR_OFFSET 0 /* Used bit read */
307#define MACB_UBR_SIZE 1
308#define MACB_COL_OFFSET 1 /* Collision occurred */
309#define MACB_COL_SIZE 1
310#define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
311#define MACB_TSR_RLE_SIZE 1
312#define MACB_TGO_OFFSET 3 /* Transmit go */
313#define MACB_TGO_SIZE 1
314#define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
315#define MACB_BEX_SIZE 1
316#define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
317#define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
318#define MACB_COMP_OFFSET 5 /* Trnasmit complete */
319#define MACB_COMP_SIZE 1
320#define MACB_UND_OFFSET 6 /* Trnasmit under run */
321#define MACB_UND_SIZE 1
89e5785f
HS
322
323/* Bitfields in RSR */
6f79eed8
XH
324#define MACB_BNA_OFFSET 0 /* Buffer not available */
325#define MACB_BNA_SIZE 1
326#define MACB_REC_OFFSET 1 /* Frame received */
327#define MACB_REC_SIZE 1
328#define MACB_OVR_OFFSET 2 /* Receive overrun */
329#define MACB_OVR_SIZE 1
89e5785f
HS
330
331/* Bitfields in ISR/IER/IDR/IMR */
6f79eed8
XH
332#define MACB_MFD_OFFSET 0 /* Management frame sent */
333#define MACB_MFD_SIZE 1
334#define MACB_RCOMP_OFFSET 1 /* Receive complete */
335#define MACB_RCOMP_SIZE 1
336#define MACB_RXUBR_OFFSET 2 /* RX used bit read */
337#define MACB_RXUBR_SIZE 1
338#define MACB_TXUBR_OFFSET 3 /* TX used bit read */
339#define MACB_TXUBR_SIZE 1
340#define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
341#define MACB_ISR_TUND_SIZE 1
342#define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
343#define MACB_ISR_RLE_SIZE 1
344#define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
345#define MACB_TXERR_SIZE 1
346#define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
347#define MACB_TCOMP_SIZE 1
348#define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
349#define MACB_ISR_LINK_SIZE 1
350#define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
351#define MACB_ISR_ROVR_SIZE 1
352#define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
353#define MACB_HRESP_SIZE 1
354#define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
355#define MACB_PFR_SIZE 1
356#define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
357#define MACB_PTZ_SIZE 1
3e2a5e15
SP
358#define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
359#define MACB_WOL_SIZE 1
c2594d80
AP
360#define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */
361#define MACB_DRQFR_SIZE 1
362#define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */
363#define MACB_SFR_SIZE 1
364#define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */
365#define MACB_DRQFT_SIZE 1
366#define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */
367#define MACB_SFT_SIZE 1
368#define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */
369#define MACB_PDRQFR_SIZE 1
370#define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */
371#define MACB_PDRSFR_SIZE 1
372#define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */
373#define MACB_PDRQFT_SIZE 1
374#define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */
375#define MACB_PDRSFT_SIZE 1
376#define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */
377#define MACB_SRI_SIZE 1
378
379/* Timer increment fields */
380#define MACB_TI_CNS_OFFSET 0
381#define MACB_TI_CNS_SIZE 8
382#define MACB_TI_ACNS_OFFSET 8
383#define MACB_TI_ACNS_SIZE 8
384#define MACB_TI_NIT_OFFSET 16
385#define MACB_TI_NIT_SIZE 8
89e5785f
HS
386
387/* Bitfields in MAN */
6f79eed8
XH
388#define MACB_DATA_OFFSET 0 /* data */
389#define MACB_DATA_SIZE 16
390#define MACB_CODE_OFFSET 16 /* Must be written to 10 */
391#define MACB_CODE_SIZE 2
392#define MACB_REGA_OFFSET 18 /* Register address */
393#define MACB_REGA_SIZE 5
394#define MACB_PHYA_OFFSET 23 /* PHY address */
395#define MACB_PHYA_SIZE 5
396#define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
397#define MACB_RW_SIZE 2
398#define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
399#define MACB_SOF_SIZE 2
89e5785f 400
0cc8674f 401/* Bitfields in USRIO (AVR32) */
89e5785f
HS
402#define MACB_MII_OFFSET 0
403#define MACB_MII_SIZE 1
404#define MACB_EAM_OFFSET 1
405#define MACB_EAM_SIZE 1
406#define MACB_TX_PAUSE_OFFSET 2
407#define MACB_TX_PAUSE_SIZE 1
408#define MACB_TX_PAUSE_ZERO_OFFSET 3
409#define MACB_TX_PAUSE_ZERO_SIZE 1
410
0cc8674f
AV
411/* Bitfields in USRIO (AT91) */
412#define MACB_RMII_OFFSET 0
413#define MACB_RMII_SIZE 1
5c2fa0f6 414#define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
140b7552 415#define GEM_RGMII_SIZE 1
0cc8674f
AV
416#define MACB_CLKEN_OFFSET 1
417#define MACB_CLKEN_SIZE 1
418
89e5785f
HS
419/* Bitfields in WOL */
420#define MACB_IP_OFFSET 0
421#define MACB_IP_SIZE 16
422#define MACB_MAG_OFFSET 16
423#define MACB_MAG_SIZE 1
424#define MACB_ARP_OFFSET 17
425#define MACB_ARP_SIZE 1
426#define MACB_SA1_OFFSET 18
427#define MACB_SA1_SIZE 1
428#define MACB_WOL_MTI_OFFSET 19
429#define MACB_WOL_MTI_SIZE 1
430
f75ba50b
JI
431/* Bitfields in MID */
432#define MACB_IDNUM_OFFSET 16
d941bebf 433#define MACB_IDNUM_SIZE 12
f75ba50b
JI
434#define MACB_REV_OFFSET 0
435#define MACB_REV_SIZE 16
436
757a03c6 437/* Bitfields in DCFG1. */
581df9e1
NF
438#define GEM_IRQCOR_OFFSET 23
439#define GEM_IRQCOR_SIZE 1
757a03c6
JI
440#define GEM_DBWDEF_OFFSET 25
441#define GEM_DBWDEF_SIZE 3
442
e175587f
NF
443/* Bitfields in DCFG2. */
444#define GEM_RX_PKT_BUFF_OFFSET 20
445#define GEM_RX_PKT_BUFF_SIZE 1
446#define GEM_TX_PKT_BUFF_OFFSET 21
447#define GEM_TX_PKT_BUFF_SIZE 1
448
7b429614
RO
449
450/* Bitfields in DCFG5. */
451#define GEM_TSU_OFFSET 8
452#define GEM_TSU_SIZE 1
453
1629dd4f
RO
454/* Bitfields in DCFG6. */
455#define GEM_PBUF_LSO_OFFSET 27
456#define GEM_PBUF_LSO_SIZE 1
dc97a89e
RO
457#define GEM_DAW64_OFFSET 23
458#define GEM_DAW64_SIZE 1
1629dd4f 459
c2594d80
AP
460/* Bitfields in TISUBN */
461#define GEM_SUBNSINCR_OFFSET 0
462#define GEM_SUBNSINCR_SIZE 16
463
464/* Bitfields in TI */
465#define GEM_NSINCR_OFFSET 0
466#define GEM_NSINCR_SIZE 8
467
ab91f0a9
RO
468/* Bitfields in TSH */
469#define GEM_TSH_OFFSET 0 /* TSU timer value (s). MSB [47:32] of seconds timer count */
470#define GEM_TSH_SIZE 16
471
472/* Bitfields in TSL */
473#define GEM_TSL_OFFSET 0 /* TSU timer value (s). LSB [31:0] of seconds timer count */
474#define GEM_TSL_SIZE 32
475
476/* Bitfields in TN */
477#define GEM_TN_OFFSET 0 /* TSU timer value (ns) */
478#define GEM_TN_SIZE 30
479
480/* Bitfields in TXBDCTRL */
481#define GEM_TXTSMODE_OFFSET 4 /* TX Descriptor Timestamp Insertion mode */
482#define GEM_TXTSMODE_SIZE 2
483
484/* Bitfields in RXBDCTRL */
485#define GEM_RXTSMODE_OFFSET 4 /* RX Descriptor Timestamp Insertion mode */
486#define GEM_RXTSMODE_SIZE 2
487
488/* Transmit DMA buffer descriptor Word 1 */
489#define GEM_DMA_TXVALID_OFFSET 23 /* timestamp has been captured in the Buffer Descriptor */
490#define GEM_DMA_TXVALID_SIZE 1
491
492/* Receive DMA buffer descriptor Word 0 */
493#define GEM_DMA_RXVALID_OFFSET 2 /* indicates a valid timestamp in the Buffer Descriptor */
494#define GEM_DMA_RXVALID_SIZE 1
495
496/* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */
497#define GEM_DMA_SECL_OFFSET 30 /* Timestamp seconds[1:0] */
498#define GEM_DMA_SECL_SIZE 2
499#define GEM_DMA_NSEC_OFFSET 0 /* Timestamp nanosecs [29:0] */
500#define GEM_DMA_NSEC_SIZE 30
501
502/* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */
503
504/* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor.
505 * Old hardware supports only 6 bit precision but it is enough for PTP.
506 * Less accuracy is used always instead of checking hardware version.
507 */
508#define GEM_DMA_SECH_OFFSET 0 /* Timestamp seconds[5:2] */
509#define GEM_DMA_SECH_SIZE 4
510#define GEM_DMA_SEC_WIDTH (GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE)
511#define GEM_DMA_SEC_TOP (1 << GEM_DMA_SEC_WIDTH)
512#define GEM_DMA_SEC_MASK (GEM_DMA_SEC_TOP - 1)
513
c2594d80
AP
514/* Bitfields in ADJ */
515#define GEM_ADDSUB_OFFSET 31
516#define GEM_ADDSUB_SIZE 1
89e5785f
HS
517/* Constants for CLK */
518#define MACB_CLK_DIV8 0
519#define MACB_CLK_DIV16 1
520#define MACB_CLK_DIV32 2
521#define MACB_CLK_DIV64 3
522
70c9f3d4
JI
523/* GEM specific constants for CLK. */
524#define GEM_CLK_DIV8 0
525#define GEM_CLK_DIV16 1
526#define GEM_CLK_DIV32 2
527#define GEM_CLK_DIV48 3
528#define GEM_CLK_DIV64 4
529#define GEM_CLK_DIV96 5
530
89e5785f
HS
531/* Constants for MAN register */
532#define MACB_MAN_SOF 1
533#define MACB_MAN_WRITE 1
534#define MACB_MAN_READ 2
535#define MACB_MAN_CODE 2
536
581df9e1 537/* Capability mask bits */
e175587f 538#define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
a8487489 539#define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
6bdaa5e9 540#define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
222ca8e0 541#define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
ce721a70 542#define MACB_CAPS_USRIO_DISABLED 0x00000010
c5181895 543#define MACB_CAPS_JUMBO 0x00000020
c2594d80 544#define MACB_CAPS_GEM_HAS_PTP 0x00000040
e175587f
NF
545#define MACB_CAPS_FIFO_MODE 0x10000000
546#define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
a4c35ed3 547#define MACB_CAPS_SG_DISABLED 0x40000000
e175587f 548#define MACB_CAPS_MACB_IS_GEM 0x80000000
581df9e1 549
1629dd4f
RO
550/* LSO settings */
551#define MACB_LSO_UFO_ENABLE 0x01
552#define MACB_LSO_TSO_ENABLE 0x02
553
89e5785f
HS
554/* Bit manipulation macros */
555#define MACB_BIT(name) \
556 (1 << MACB_##name##_OFFSET)
557#define MACB_BF(name,value) \
558 (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
559 << MACB_##name##_OFFSET)
560#define MACB_BFEXT(name,value)\
561 (((value) >> MACB_##name##_OFFSET) \
562 & ((1 << MACB_##name##_SIZE) - 1))
563#define MACB_BFINS(name,value,old) \
564 (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
565 << MACB_##name##_OFFSET)) \
566 | MACB_BF(name,value))
567
f75ba50b
JI
568#define GEM_BIT(name) \
569 (1 << GEM_##name##_OFFSET)
570#define GEM_BF(name, value) \
571 (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
572 << GEM_##name##_OFFSET)
573#define GEM_BFEXT(name, value)\
574 (((value) >> GEM_##name##_OFFSET) \
575 & ((1 << GEM_##name##_SIZE) - 1))
576#define GEM_BFINS(name, value, old) \
577 (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
578 << GEM_##name##_OFFSET)) \
579 | GEM_BF(name, value))
580
89e5785f 581/* Register access macros */
7a6e0706
DM
582#define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
583#define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
584#define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
585#define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
586#define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
587#define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
f75ba50b 588
ab91f0a9
RO
589#define PTP_TS_BUFFER_SIZE 128 /* must be power of 2 */
590
6f79eed8 591/* Conditional GEM/MACB macros. These perform the operation to the correct
f75ba50b
JI
592 * register dependent on whether the device is a GEM or a MACB. For registers
593 * and bitfields that are common across both devices, use macb_{read,write}l
594 * to avoid the cost of the conditional.
595 */
596#define macb_or_gem_writel(__bp, __reg, __value) \
597 ({ \
598 if (macb_is_gem((__bp))) \
599 gem_writel((__bp), __reg, __value); \
600 else \
601 macb_writel((__bp), __reg, __value); \
602 })
603
604#define macb_or_gem_readl(__bp, __reg) \
605 ({ \
606 u32 __v; \
607 if (macb_is_gem((__bp))) \
608 __v = gem_readl((__bp), __reg); \
609 else \
610 __v = macb_readl((__bp), __reg); \
611 __v; \
612 })
89e5785f 613
6f79eed8 614/* struct macb_dma_desc - Hardware DMA descriptor
55054a16
HS
615 * @addr: DMA address of data buffer
616 * @ctrl: Control and status bits
617 */
618struct macb_dma_desc {
89e5785f
HS
619 u32 addr;
620 u32 ctrl;
dc97a89e
RO
621};
622
7b429614
RO
623#ifdef MACB_EXT_DESC
624#define HW_DMA_CAP_32B 0
625#define HW_DMA_CAP_64B (1 << 0)
626#define HW_DMA_CAP_PTP (1 << 1)
627#define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
89e5785f 628
dc97a89e
RO
629struct macb_dma_desc_64 {
630 u32 addrh;
631 u32 resvd;
89e5785f 632};
7b429614
RO
633
634struct macb_dma_desc_ptp {
635 u32 ts_1;
636 u32 ts_2;
637};
ab91f0a9
RO
638
639struct gem_tx_ts {
640 struct sk_buff *skb;
641 struct macb_dma_desc_ptp desc_ptp;
642};
dc97a89e 643#endif
89e5785f
HS
644
645/* DMA descriptor bitfields */
646#define MACB_RX_USED_OFFSET 0
647#define MACB_RX_USED_SIZE 1
648#define MACB_RX_WRAP_OFFSET 1
649#define MACB_RX_WRAP_SIZE 1
650#define MACB_RX_WADDR_OFFSET 2
651#define MACB_RX_WADDR_SIZE 30
652
653#define MACB_RX_FRMLEN_OFFSET 0
654#define MACB_RX_FRMLEN_SIZE 12
655#define MACB_RX_OFFSET_OFFSET 12
656#define MACB_RX_OFFSET_SIZE 2
657#define MACB_RX_SOF_OFFSET 14
658#define MACB_RX_SOF_SIZE 1
659#define MACB_RX_EOF_OFFSET 15
660#define MACB_RX_EOF_SIZE 1
661#define MACB_RX_CFI_OFFSET 16
662#define MACB_RX_CFI_SIZE 1
663#define MACB_RX_VLAN_PRI_OFFSET 17
664#define MACB_RX_VLAN_PRI_SIZE 3
665#define MACB_RX_PRI_TAG_OFFSET 20
666#define MACB_RX_PRI_TAG_SIZE 1
667#define MACB_RX_VLAN_TAG_OFFSET 21
668#define MACB_RX_VLAN_TAG_SIZE 1
669#define MACB_RX_TYPEID_MATCH_OFFSET 22
670#define MACB_RX_TYPEID_MATCH_SIZE 1
671#define MACB_RX_SA4_MATCH_OFFSET 23
672#define MACB_RX_SA4_MATCH_SIZE 1
673#define MACB_RX_SA3_MATCH_OFFSET 24
674#define MACB_RX_SA3_MATCH_SIZE 1
675#define MACB_RX_SA2_MATCH_OFFSET 25
676#define MACB_RX_SA2_MATCH_SIZE 1
677#define MACB_RX_SA1_MATCH_OFFSET 26
678#define MACB_RX_SA1_MATCH_SIZE 1
679#define MACB_RX_EXT_MATCH_OFFSET 28
680#define MACB_RX_EXT_MATCH_SIZE 1
681#define MACB_RX_UHASH_MATCH_OFFSET 29
682#define MACB_RX_UHASH_MATCH_SIZE 1
683#define MACB_RX_MHASH_MATCH_OFFSET 30
684#define MACB_RX_MHASH_MATCH_SIZE 1
685#define MACB_RX_BROADCAST_OFFSET 31
686#define MACB_RX_BROADCAST_SIZE 1
687
98b5a0f4
HK
688#define MACB_RX_FRMLEN_MASK 0xFFF
689#define MACB_RX_JFRMLEN_MASK 0x3FFF
690
924ec53c
CP
691/* RX checksum offload disabled: bit 24 clear in NCFGR */
692#define GEM_RX_TYPEID_MATCH_OFFSET 22
693#define GEM_RX_TYPEID_MATCH_SIZE 2
694
695/* RX checksum offload enabled: bit 24 set in NCFGR */
696#define GEM_RX_CSUM_OFFSET 22
697#define GEM_RX_CSUM_SIZE 2
698
89e5785f
HS
699#define MACB_TX_FRMLEN_OFFSET 0
700#define MACB_TX_FRMLEN_SIZE 11
701#define MACB_TX_LAST_OFFSET 15
702#define MACB_TX_LAST_SIZE 1
703#define MACB_TX_NOCRC_OFFSET 16
704#define MACB_TX_NOCRC_SIZE 1
1629dd4f
RO
705#define MACB_MSS_MFS_OFFSET 16
706#define MACB_MSS_MFS_SIZE 14
707#define MACB_TX_LSO_OFFSET 17
708#define MACB_TX_LSO_SIZE 2
709#define MACB_TX_TCP_SEQ_SRC_OFFSET 19
710#define MACB_TX_TCP_SEQ_SRC_SIZE 1
89e5785f
HS
711#define MACB_TX_BUF_EXHAUSTED_OFFSET 27
712#define MACB_TX_BUF_EXHAUSTED_SIZE 1
713#define MACB_TX_UNDERRUN_OFFSET 28
714#define MACB_TX_UNDERRUN_SIZE 1
715#define MACB_TX_ERROR_OFFSET 29
716#define MACB_TX_ERROR_SIZE 1
717#define MACB_TX_WRAP_OFFSET 30
718#define MACB_TX_WRAP_SIZE 1
719#define MACB_TX_USED_OFFSET 31
720#define MACB_TX_USED_SIZE 1
721
a4c35ed3
CP
722#define GEM_TX_FRMLEN_OFFSET 0
723#define GEM_TX_FRMLEN_SIZE 14
724
924ec53c
CP
725/* Buffer descriptor constants */
726#define GEM_RX_CSUM_NONE 0
727#define GEM_RX_CSUM_IP_ONLY 1
728#define GEM_RX_CSUM_IP_TCP 2
729#define GEM_RX_CSUM_IP_UDP 3
730
731/* limit RX checksum offload to TCP and UDP packets */
732#define GEM_RX_CSUM_CHECKED_MASK 2
733
6f79eed8 734/* struct macb_tx_skb - data about an skb which is being transmitted
a4c35ed3
CP
735 * @skb: skb currently being transmitted, only set for the last buffer
736 * of the frame
737 * @mapping: DMA address of the skb's fragment buffer
738 * @size: size of the DMA mapped buffer
739 * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
740 * false when buffer was mapped with dma_map_single()
55054a16
HS
741 */
742struct macb_tx_skb {
89e5785f
HS
743 struct sk_buff *skb;
744 dma_addr_t mapping;
a4c35ed3
CP
745 size_t size;
746 bool mapped_as_page;
89e5785f
HS
747};
748
6f79eed8 749/* Hardware-collected statistics. Used when updating the network
89e5785f
HS
750 * device stats by a periodic timer.
751 */
752struct macb_stats {
753 u32 rx_pause_frames;
754 u32 tx_ok;
755 u32 tx_single_cols;
756 u32 tx_multiple_cols;
757 u32 rx_ok;
758 u32 rx_fcs_errors;
759 u32 rx_align_errors;
760 u32 tx_deferred;
761 u32 tx_late_cols;
762 u32 tx_excessive_cols;
763 u32 tx_underruns;
764 u32 tx_carrier_errors;
765 u32 rx_resource_errors;
766 u32 rx_overruns;
767 u32 rx_symbol_errors;
768 u32 rx_oversize_pkts;
769 u32 rx_jabbers;
770 u32 rx_undersize_pkts;
771 u32 sqe_test_errors;
772 u32 rx_length_mismatch;
773 u32 tx_pause_frames;
774};
775
a494ed8e
JI
776struct gem_stats {
777 u32 tx_octets_31_0;
778 u32 tx_octets_47_32;
779 u32 tx_frames;
780 u32 tx_broadcast_frames;
781 u32 tx_multicast_frames;
782 u32 tx_pause_frames;
783 u32 tx_64_byte_frames;
784 u32 tx_65_127_byte_frames;
785 u32 tx_128_255_byte_frames;
786 u32 tx_256_511_byte_frames;
787 u32 tx_512_1023_byte_frames;
788 u32 tx_1024_1518_byte_frames;
789 u32 tx_greater_than_1518_byte_frames;
790 u32 tx_underrun;
791 u32 tx_single_collision_frames;
792 u32 tx_multiple_collision_frames;
793 u32 tx_excessive_collisions;
794 u32 tx_late_collisions;
795 u32 tx_deferred_frames;
796 u32 tx_carrier_sense_errors;
797 u32 rx_octets_31_0;
798 u32 rx_octets_47_32;
799 u32 rx_frames;
800 u32 rx_broadcast_frames;
801 u32 rx_multicast_frames;
802 u32 rx_pause_frames;
803 u32 rx_64_byte_frames;
804 u32 rx_65_127_byte_frames;
805 u32 rx_128_255_byte_frames;
806 u32 rx_256_511_byte_frames;
807 u32 rx_512_1023_byte_frames;
808 u32 rx_1024_1518_byte_frames;
809 u32 rx_greater_than_1518_byte_frames;
810 u32 rx_undersized_frames;
811 u32 rx_oversize_frames;
812 u32 rx_jabbers;
813 u32 rx_frame_check_sequence_errors;
814 u32 rx_length_field_frame_errors;
815 u32 rx_symbol_errors;
816 u32 rx_alignment_errors;
817 u32 rx_resource_errors;
818 u32 rx_overruns;
819 u32 rx_ip_header_checksum_errors;
820 u32 rx_tcp_checksum_errors;
821 u32 rx_udp_checksum_errors;
822};
823
3ff13f1c
XH
824/* Describes the name and offset of an individual statistic register, as
825 * returned by `ethtool -S`. Also describes which net_device_stats statistics
826 * this register should contribute to.
827 */
828struct gem_statistic {
829 char stat_string[ETH_GSTRING_LEN];
830 int offset;
831 u32 stat_bits;
832};
833
834/* Bitfield defs for net_device_stat statistics */
835#define GEM_NDS_RXERR_OFFSET 0
836#define GEM_NDS_RXLENERR_OFFSET 1
837#define GEM_NDS_RXOVERERR_OFFSET 2
838#define GEM_NDS_RXCRCERR_OFFSET 3
839#define GEM_NDS_RXFRAMEERR_OFFSET 4
840#define GEM_NDS_RXFIFOERR_OFFSET 5
841#define GEM_NDS_TXERR_OFFSET 6
842#define GEM_NDS_TXABORTEDERR_OFFSET 7
843#define GEM_NDS_TXCARRIERERR_OFFSET 8
844#define GEM_NDS_TXFIFOERR_OFFSET 9
845#define GEM_NDS_COLLISIONS_OFFSET 10
846
847#define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
848#define GEM_STAT_TITLE_BITS(name, title, bits) { \
849 .stat_string = title, \
850 .offset = GEM_##name, \
851 .stat_bits = bits \
852}
853
854/* list of gem statistic registers. The names MUST match the
855 * corresponding GEM_* definitions.
856 */
857static const struct gem_statistic gem_statistics[] = {
858 GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
859 GEM_STAT_TITLE(TXCNT, "tx_frames"),
860 GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
861 GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
862 GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
863 GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
864 GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
865 GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
866 GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
867 GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
868 GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
869 GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
870 GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
871 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
872 GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
873 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
874 GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
875 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
876 GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
877 GEM_BIT(NDS_TXERR)|
878 GEM_BIT(NDS_TXABORTEDERR)|
879 GEM_BIT(NDS_COLLISIONS)),
880 GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
881 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
882 GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
883 GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
884 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
885 GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
886 GEM_STAT_TITLE(RXCNT, "rx_frames"),
887 GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
888 GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
889 GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
890 GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
891 GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
892 GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
893 GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
894 GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
895 GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
896 GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
897 GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
898 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
899 GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
900 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
901 GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
902 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
903 GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
904 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
905 GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
906 GEM_BIT(NDS_RXERR)),
907 GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
908 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
909 GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
910 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
911 GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
912 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
913 GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
914 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
915 GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
916 GEM_BIT(NDS_RXERR)),
917 GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
918 GEM_BIT(NDS_RXERR)),
919 GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
920 GEM_BIT(NDS_RXERR)),
921};
922
923#define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
924
512286bb
RO
925#define QUEUE_STAT_TITLE(title) { \
926 .stat_string = title, \
927}
928
929/* per queue statistics, each should be unsigned long type */
930struct queue_stats {
931 union {
932 unsigned long first;
933 unsigned long rx_packets;
934 };
935 unsigned long rx_bytes;
936 unsigned long rx_dropped;
937 unsigned long tx_packets;
938 unsigned long tx_bytes;
939 unsigned long tx_dropped;
940};
941
942static const struct gem_statistic queue_statistics[] = {
943 QUEUE_STAT_TITLE("rx_packets"),
944 QUEUE_STAT_TITLE("rx_bytes"),
945 QUEUE_STAT_TITLE("rx_dropped"),
946 QUEUE_STAT_TITLE("tx_packets"),
947 QUEUE_STAT_TITLE("tx_bytes"),
948 QUEUE_STAT_TITLE("tx_dropped"),
949};
950
951#define QUEUE_STATS_LEN ARRAY_SIZE(queue_statistics)
952
4df95131 953struct macb;
ae1f2a56 954struct macb_queue;
4df95131
NF
955
956struct macb_or_gem_ops {
957 int (*mog_alloc_rx_buffers)(struct macb *bp);
958 void (*mog_free_rx_buffers)(struct macb *bp);
959 void (*mog_init_rings)(struct macb *bp);
ae1f2a56 960 int (*mog_rx)(struct macb_queue *queue, int budget);
4df95131
NF
961};
962
c2594d80
AP
963/* MACB-PTP interface: adapt to platform needs. */
964struct macb_ptp_info {
965 void (*ptp_init)(struct net_device *ndev);
966 void (*ptp_remove)(struct net_device *ndev);
967 s32 (*get_ptp_max_adj)(void);
968 unsigned int (*get_tsu_rate)(struct macb *bp);
969 int (*get_ts_info)(struct net_device *dev,
970 struct ethtool_ts_info *info);
971 int (*get_hwtst)(struct net_device *netdev,
972 struct ifreq *ifr);
973 int (*set_hwtst)(struct net_device *netdev,
974 struct ifreq *ifr, int cmd);
975};
976
e175587f
NF
977struct macb_config {
978 u32 caps;
979 unsigned int dma_burst_length;
c69618b3 980 int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
aead88bd 981 struct clk **hclk, struct clk **tx_clk,
982 struct clk **rx_clk);
421d9df0 983 int (*init)(struct platform_device *pdev);
98b5a0f4 984 int jumbo_max_len;
e175587f
NF
985};
986
ab91f0a9
RO
987struct tsu_incr {
988 u32 sub_ns;
989 u32 ns;
990};
991
02c958dd
CP
992struct macb_queue {
993 struct macb *bp;
994 int irq;
995
996 unsigned int ISR;
997 unsigned int IER;
998 unsigned int IDR;
999 unsigned int IMR;
1000 unsigned int TBQP;
fff8019a 1001 unsigned int TBQPH;
ae1f2a56
RO
1002 unsigned int RBQS;
1003 unsigned int RBQP;
1004 unsigned int RBQPH;
02c958dd
CP
1005
1006 unsigned int tx_head, tx_tail;
1007 struct macb_dma_desc *tx_ring;
1008 struct macb_tx_skb *tx_skb;
1009 dma_addr_t tx_ring_dma;
1010 struct work_struct tx_error_task;
ab91f0a9 1011
ae1f2a56
RO
1012 dma_addr_t rx_ring_dma;
1013 dma_addr_t rx_buffers_dma;
1014 unsigned int rx_tail;
1015 unsigned int rx_prepared_head;
1016 struct macb_dma_desc *rx_ring;
1017 struct sk_buff **rx_skbuff;
1018 void *rx_buffers;
1019 struct napi_struct napi;
512286bb 1020 struct queue_stats stats;
ae1f2a56 1021
ab91f0a9
RO
1022#ifdef CONFIG_MACB_USE_HWSTAMP
1023 struct work_struct tx_ts_task;
1024 unsigned int tx_ts_head, tx_ts_tail;
1025 struct gem_tx_ts tx_timestamps[PTP_TS_BUFFER_SIZE];
1026#endif
02c958dd
CP
1027};
1028
89e5785f
HS
1029struct macb {
1030 void __iomem *regs;
f2ce8a9e
AS
1031 bool native_io;
1032
1033 /* hardware IO accessors */
7a6e0706
DM
1034 u32 (*macb_reg_readl)(struct macb *bp, int offset);
1035 void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
89e5785f 1036
1b44791a 1037 size_t rx_buffer_size;
89e5785f 1038
b410d13e
ZB
1039 unsigned int rx_ring_size;
1040 unsigned int tx_ring_size;
1041
02c958dd 1042 unsigned int num_queues;
bfa0914a 1043 unsigned int queue_mask;
02c958dd 1044 struct macb_queue queues[MACB_MAX_QUEUES];
89e5785f
HS
1045
1046 spinlock_t lock;
1047 struct platform_device *pdev;
1048 struct clk *pclk;
1049 struct clk *hclk;
e1824dfe 1050 struct clk *tx_clk;
aead88bd 1051 struct clk *rx_clk;
89e5785f 1052 struct net_device *dev;
a494ed8e
JI
1053 union {
1054 struct macb_stats macb;
1055 struct gem_stats gem;
1056 } hw_stats;
89e5785f 1057
4df95131
NF
1058 struct macb_or_gem_ops macbgem_ops;
1059
298cf9be 1060 struct mii_bus *mii_bus;
dacdbb4d 1061 struct device_node *phy_node;
8bcbf82f
AS
1062 int link;
1063 int speed;
1064 int duplex;
fb97a846 1065
581df9e1 1066 u32 caps;
e175587f 1067 unsigned int dma_burst_length;
581df9e1 1068
fb97a846 1069 phy_interface_t phy_interface;
5833e052 1070 struct gpio_desc *reset_gpio;
b85008b7 1071
4dda6f6d 1072 /* AT91RM9200 transmit */
b85008b7
JE
1073 struct sk_buff *skb; /* holds skb until xmit interrupt completes */
1074 dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
1075 int skb_length; /* saved skb length for pci_unmap_single */
a4c35ed3 1076 unsigned int max_tx_length;
3ff13f1c 1077
512286bb 1078 u64 ethtool_stats[GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES];
98b5a0f4
HK
1079
1080 unsigned int rx_frm_len_mask;
1081 unsigned int jumbo_max_len;
3e2a5e15
SP
1082
1083 u32 wol;
c2594d80
AP
1084
1085 struct macb_ptp_info *ptp_info; /* macb-ptp interface */
7b429614
RO
1086#ifdef MACB_EXT_DESC
1087 uint8_t hw_dma_cap;
dc97a89e 1088#endif
ab91f0a9
RO
1089 spinlock_t tsu_clk_lock; /* gem tsu clock locking */
1090 unsigned int tsu_rate;
1091 struct ptp_clock *ptp_clock;
1092 struct ptp_clock_info ptp_clock_info;
1093 struct tsu_incr tsu_incr;
1094 struct hwtstamp_config tstamp_config;
89e5785f
HS
1095};
1096
ab91f0a9
RO
1097#ifdef CONFIG_MACB_USE_HWSTAMP
1098#define GEM_TSEC_SIZE (GEM_TSH_SIZE + GEM_TSL_SIZE)
1099#define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1)
1100#define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1)
1101
1102enum macb_bd_control {
1103 TSTAMP_DISABLED,
1104 TSTAMP_FRAME_PTP_EVENT_ONLY,
1105 TSTAMP_ALL_PTP_FRAMES,
1106 TSTAMP_ALL_FRAMES,
1107};
1108
1109void gem_ptp_init(struct net_device *ndev);
1110void gem_ptp_remove(struct net_device *ndev);
1111int gem_ptp_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *des);
1112void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc);
1113static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
1114{
1115 if (queue->bp->tstamp_config.tx_type == TSTAMP_DISABLED)
1116 return -ENOTSUPP;
1117
1118 return gem_ptp_txstamp(queue, skb, desc);
1119}
1120
1121static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc)
1122{
1123 if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED)
1124 return;
1125
1126 gem_ptp_rxstamp(bp, skb, desc);
1127}
1128int gem_get_hwtst(struct net_device *dev, struct ifreq *rq);
1129int gem_set_hwtst(struct net_device *dev, struct ifreq *ifr, int cmd);
1130#else
1131static inline void gem_ptp_init(struct net_device *ndev) { }
1132static inline void gem_ptp_remove(struct net_device *ndev) { }
1133
1134static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
1135{
1136 return -1;
1137}
1138
1139static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { }
1140#endif
1141
f75ba50b
JI
1142static inline bool macb_is_gem(struct macb *bp)
1143{
e175587f 1144 return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
f75ba50b
JI
1145}
1146
c2594d80
AP
1147static inline bool gem_has_ptp(struct macb *bp)
1148{
1149 return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
1150}
1151
89e5785f 1152#endif /* _MACB_H */