]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/dnet.c
phy: Centralise print about attached phy
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / dnet.c
CommitLineData
47964174
IY
1/*
2 * Dave DNET Ethernet Controller driver
3 *
4 * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
5 * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
142071b8 11#include <linux/io.h>
47964174
IY
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/slab.h>
17#include <linux/delay.h>
a6b7a407 18#include <linux/interrupt.h>
47964174
IY
19#include <linux/netdevice.h>
20#include <linux/etherdevice.h>
21#include <linux/dma-mapping.h>
22#include <linux/platform_device.h>
23#include <linux/phy.h>
47964174
IY
24
25#include "dnet.h"
26
27#undef DEBUG
28
29/* function for reading internal MAC register */
35f2516f 30static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
47964174
IY
31{
32 u16 data_read;
33
34 /* issue a read */
35 dnet_writel(bp, reg, MACREG_ADDR);
36
37 /* since a read/write op to the MAC is very slow,
38 * we must wait before reading the data */
39 ndelay(500);
40
41 /* read data read from the MAC register */
42 data_read = dnet_readl(bp, MACREG_DATA);
43
44 /* all done */
45 return data_read;
46}
47
48/* function for writing internal MAC register */
35f2516f 49static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
47964174
IY
50{
51 /* load data to write */
52 dnet_writel(bp, val, MACREG_DATA);
53
54 /* issue a write */
55 dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
56
57 /* since a read/write op to the MAC is very slow,
58 * we must wait before exiting */
59 ndelay(500);
60}
61
62static void __dnet_set_hwaddr(struct dnet *bp)
63{
64 u16 tmp;
65
35f2516f 66 tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
47964174 67 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
35f2516f 68 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
47964174 69 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
35f2516f 70 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
47964174
IY
71 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
72}
73
a0a4efed 74static void dnet_get_hwaddr(struct dnet *bp)
47964174
IY
75{
76 u16 tmp;
77 u8 addr[6];
78
79 /*
80 * from MAC docs:
81 * "Note that the MAC address is stored in the registers in Hexadecimal
82 * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
83 * would require writing 0xAC (octet 0) to address 0x0B (high byte of
84 * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
85 * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
86 * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
87 * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
88 * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
89 * Mac_addr[15:0]).
90 */
91 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
35f2516f 92 *((__be16 *)addr) = cpu_to_be16(tmp);
47964174 93 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
35f2516f 94 *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
47964174 95 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
35f2516f 96 *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
47964174
IY
97
98 if (is_valid_ether_addr(addr))
99 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
100}
101
102static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
103{
104 struct dnet *bp = bus->priv;
105 u16 value;
106
107 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
108 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
109 cpu_relax();
110
111 /* only 5 bits allowed for phy-addr and reg_offset */
112 mii_id &= 0x1f;
113 regnum &= 0x1f;
114
115 /* prepare reg_value for a read */
116 value = (mii_id << 8);
117 value |= regnum;
118
119 /* write control word */
120 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
121
122 /* wait for end of transfer */
123 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
124 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
125 cpu_relax();
126
127 value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
128
129 pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
130
131 return value;
132}
133
134static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
135 u16 value)
136{
137 struct dnet *bp = bus->priv;
138 u16 tmp;
139
140 pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
141
142 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
143 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
144 cpu_relax();
145
146 /* prepare for a write operation */
147 tmp = (1 << 13);
148
149 /* only 5 bits allowed for phy-addr and reg_offset */
150 mii_id &= 0x1f;
151 regnum &= 0x1f;
152
153 /* only 16 bits on data */
154 value &= 0xffff;
155
156 /* prepare reg_value for a write */
157 tmp |= (mii_id << 8);
158 tmp |= regnum;
159
160 /* write data to write first */
161 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
162
163 /* write control word */
164 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
165
166 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
167 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
168 cpu_relax();
169
170 return 0;
171}
172
47964174
IY
173static void dnet_handle_link_change(struct net_device *dev)
174{
175 struct dnet *bp = netdev_priv(dev);
176 struct phy_device *phydev = bp->phy_dev;
177 unsigned long flags;
178 u32 mode_reg, ctl_reg;
179
180 int status_change = 0;
181
182 spin_lock_irqsave(&bp->lock, flags);
183
184 mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
185 ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
186
187 if (phydev->link) {
188 if (bp->duplex != phydev->duplex) {
189 if (phydev->duplex)
190 ctl_reg &=
191 ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
192 else
193 ctl_reg |=
194 DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
195
196 bp->duplex = phydev->duplex;
197 status_change = 1;
198 }
199
200 if (bp->speed != phydev->speed) {
201 status_change = 1;
202 switch (phydev->speed) {
203 case 1000:
204 mode_reg |= DNET_INTERNAL_MODE_GBITEN;
205 break;
206 case 100:
207 case 10:
208 mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
209 break;
210 default:
211 printk(KERN_WARNING
212 "%s: Ack! Speed (%d) is not "
213 "10/100/1000!\n", dev->name,
214 phydev->speed);
215 break;
216 }
217 bp->speed = phydev->speed;
218 }
219 }
220
221 if (phydev->link != bp->link) {
222 if (phydev->link) {
223 mode_reg |=
224 (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
225 } else {
226 mode_reg &=
227 ~(DNET_INTERNAL_MODE_RXEN |
228 DNET_INTERNAL_MODE_TXEN);
229 bp->speed = 0;
230 bp->duplex = -1;
231 }
232 bp->link = phydev->link;
233
234 status_change = 1;
235 }
236
237 if (status_change) {
238 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
239 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
240 }
241
242 spin_unlock_irqrestore(&bp->lock, flags);
243
244 if (status_change) {
245 if (phydev->link)
246 printk(KERN_INFO "%s: link up (%d/%s)\n",
247 dev->name, phydev->speed,
248 DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
249 else
250 printk(KERN_INFO "%s: link down\n", dev->name);
251 }
252}
253
254static int dnet_mii_probe(struct net_device *dev)
255{
256 struct dnet *bp = netdev_priv(dev);
257 struct phy_device *phydev = NULL;
47964174
IY
258
259 /* find the first phy */
04521bf8 260 phydev = phy_find_first(bp->mii_bus);
47964174
IY
261
262 if (!phydev) {
263 printk(KERN_ERR "%s: no PHY found\n", dev->name);
264 return -ENODEV;
265 }
266
267 /* TODO : add pin_irq */
268
269 /* attach the mac to the phy */
270 if (bp->capabilities & DNET_HAS_RMII) {
84eff6d1 271 phydev = phy_connect(dev, phydev_name(phydev),
f9a8f83b 272 &dnet_handle_link_change,
47964174
IY
273 PHY_INTERFACE_MODE_RMII);
274 } else {
84eff6d1 275 phydev = phy_connect(dev, phydev_name(phydev),
f9a8f83b 276 &dnet_handle_link_change,
47964174
IY
277 PHY_INTERFACE_MODE_MII);
278 }
279
280 if (IS_ERR(phydev)) {
281 printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
282 return PTR_ERR(phydev);
283 }
284
285 /* mask with MAC supported features */
286 if (bp->capabilities & DNET_HAS_GIGABIT)
287 phydev->supported &= PHY_GBIT_FEATURES;
288 else
289 phydev->supported &= PHY_BASIC_FEATURES;
290
291 phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
292
293 phydev->advertising = phydev->supported;
294
295 bp->link = 0;
296 bp->speed = 0;
297 bp->duplex = -1;
298 bp->phy_dev = phydev;
299
300 return 0;
301}
302
303static int dnet_mii_init(struct dnet *bp)
304{
305 int err, i;
306
307 bp->mii_bus = mdiobus_alloc();
308 if (bp->mii_bus == NULL)
309 return -ENOMEM;
310
311 bp->mii_bus->name = "dnet_mii_bus";
312 bp->mii_bus->read = &dnet_mdio_read;
313 bp->mii_bus->write = &dnet_mdio_write;
47964174 314
63f67830
FF
315 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
316 bp->pdev->name, bp->pdev->id);
47964174
IY
317
318 bp->mii_bus->priv = bp;
319
ae29223e
HS
320 bp->mii_bus->irq = devm_kmalloc(&bp->pdev->dev,
321 sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
47964174
IY
322 if (!bp->mii_bus->irq) {
323 err = -ENOMEM;
324 goto err_out;
325 }
326
327 for (i = 0; i < PHY_MAX_ADDR; i++)
328 bp->mii_bus->irq[i] = PHY_POLL;
329
47964174
IY
330 if (mdiobus_register(bp->mii_bus)) {
331 err = -ENXIO;
ae29223e 332 goto err_out;
47964174
IY
333 }
334
335 if (dnet_mii_probe(bp->dev) != 0) {
336 err = -ENXIO;
337 goto err_out_unregister_bus;
338 }
339
340 return 0;
341
342err_out_unregister_bus:
343 mdiobus_unregister(bp->mii_bus);
47964174
IY
344err_out:
345 mdiobus_free(bp->mii_bus);
346 return err;
347}
348
349/* For Neptune board: LINK1000 as Link LED and TX as activity LED */
35f2516f 350static int dnet_phy_marvell_fixup(struct phy_device *phydev)
47964174
IY
351{
352 return phy_write(phydev, 0x18, 0x4148);
353}
354
355static void dnet_update_stats(struct dnet *bp)
356{
357 u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
358 u32 *p = &bp->hw_stats.rx_pkt_ignr;
359 u32 *end = &bp->hw_stats.rx_byte + 1;
360
361 WARN_ON((unsigned long)(end - p - 1) !=
362 (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
363
364 for (; p < end; p++, reg++)
365 *p += readl(reg);
366
367 reg = bp->regs + DNET_TX_UNICAST_CNT;
368 p = &bp->hw_stats.tx_unicast;
369 end = &bp->hw_stats.tx_byte + 1;
370
371 WARN_ON((unsigned long)(end - p - 1) !=
372 (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
373
374 for (; p < end; p++, reg++)
375 *p += readl(reg);
376}
377
378static int dnet_poll(struct napi_struct *napi, int budget)
379{
380 struct dnet *bp = container_of(napi, struct dnet, napi);
381 struct net_device *dev = bp->dev;
382 int npackets = 0;
383 unsigned int pkt_len;
384 struct sk_buff *skb;
385 unsigned int *data_ptr;
386 u32 int_enable;
387 u32 cmd_word;
388 int i;
389
390 while (npackets < budget) {
391 /*
392 * break out of while loop if there are no more
393 * packets waiting
394 */
12d80ac4
ED
395 if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16))
396 break;
47964174
IY
397
398 cmd_word = dnet_readl(bp, RX_LEN_FIFO);
399 pkt_len = cmd_word & 0xFFFF;
400
401 if (cmd_word & 0xDF180000)
402 printk(KERN_ERR "%s packet receive error %x\n",
403 __func__, cmd_word);
404
21a4e469 405 skb = netdev_alloc_skb(dev, pkt_len + 5);
47964174
IY
406 if (skb != NULL) {
407 /* Align IP on 16 byte boundaries */
408 skb_reserve(skb, 2);
409 /*
410 * 'skb_put()' points to the start of sk_buff
411 * data area.
412 */
413 data_ptr = (unsigned int *)skb_put(skb, pkt_len);
414 for (i = 0; i < (pkt_len + 3) >> 2; i++)
415 *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
416 skb->protocol = eth_type_trans(skb, dev);
417 netif_receive_skb(skb);
418 npackets++;
419 } else
420 printk(KERN_NOTICE
421 "%s: No memory to allocate a sk_buff of "
422 "size %u.\n", dev->name, pkt_len);
423 }
424
47964174
IY
425 if (npackets < budget) {
426 /* We processed all packets available. Tell NAPI it can
12d80ac4
ED
427 * stop polling then re-enable rx interrupts.
428 */
9fae6c3f 429 napi_complete(napi);
47964174
IY
430 int_enable = dnet_readl(bp, INTR_ENB);
431 int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
432 dnet_writel(bp, int_enable, INTR_ENB);
47964174
IY
433 }
434
12d80ac4 435 return npackets;
47964174
IY
436}
437
438static irqreturn_t dnet_interrupt(int irq, void *dev_id)
439{
440 struct net_device *dev = dev_id;
441 struct dnet *bp = netdev_priv(dev);
442 u32 int_src, int_enable, int_current;
443 unsigned long flags;
444 unsigned int handled = 0;
445
446 spin_lock_irqsave(&bp->lock, flags);
447
448 /* read and clear the DNET irq (clear on read) */
449 int_src = dnet_readl(bp, INTR_SRC);
450 int_enable = dnet_readl(bp, INTR_ENB);
451 int_current = int_src & int_enable;
452
453 /* restart the queue if we had stopped it for TX fifo almost full */
454 if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
455 int_enable = dnet_readl(bp, INTR_ENB);
456 int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
457 dnet_writel(bp, int_enable, INTR_ENB);
458 netif_wake_queue(dev);
459 handled = 1;
460 }
461
462 /* RX FIFO error checking */
463 if (int_current &
464 (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
465 printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
466 dnet_readl(bp, RX_STATUS), int_current);
467 /* we can only flush the RX FIFOs */
468 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
469 ndelay(500);
470 dnet_writel(bp, 0, SYS_CTL);
471 handled = 1;
472 }
473
474 /* TX FIFO error checking */
475 if (int_current &
476 (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
477 printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
478 dnet_readl(bp, TX_STATUS), int_current);
479 /* we can only flush the TX FIFOs */
480 dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
481 ndelay(500);
482 dnet_writel(bp, 0, SYS_CTL);
483 handled = 1;
484 }
485
486 if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
9fae6c3f 487 if (napi_schedule_prep(&bp->napi)) {
47964174
IY
488 /*
489 * There's no point taking any more interrupts
490 * until we have processed the buffers
491 */
492 /* Disable Rx interrupts and schedule NAPI poll */
493 int_enable = dnet_readl(bp, INTR_ENB);
494 int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
495 dnet_writel(bp, int_enable, INTR_ENB);
9fae6c3f 496 __napi_schedule(&bp->napi);
47964174
IY
497 }
498 handled = 1;
499 }
500
501 if (!handled)
502 pr_debug("%s: irq %x remains\n", __func__, int_current);
503
504 spin_unlock_irqrestore(&bp->lock, flags);
505
506 return IRQ_RETVAL(handled);
507}
508
509#ifdef DEBUG
510static inline void dnet_print_skb(struct sk_buff *skb)
511{
512 int k;
513 printk(KERN_DEBUG PFX "data:");
514 for (k = 0; k < skb->len; k++)
515 printk(" %02x", (unsigned int)skb->data[k]);
516 printk("\n");
517}
518#else
519#define dnet_print_skb(skb) do {} while (0)
520#endif
521
61357325 522static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
47964174
IY
523{
524
525 struct dnet *bp = netdev_priv(dev);
526 u32 tx_status, irq_enable;
527 unsigned int len, i, tx_cmd, wrsz;
528 unsigned long flags;
529 unsigned int *bufp;
530
531 tx_status = dnet_readl(bp, TX_STATUS);
532
2c5849ea
DM
533 pr_debug("start_xmit: len %u head %p data %p\n",
534 skb->len, skb->head, skb->data);
47964174
IY
535 dnet_print_skb(skb);
536
537 /* frame size (words) */
538 len = (skb->len + 3) >> 2;
539
540 spin_lock_irqsave(&bp->lock, flags);
541
542 tx_status = dnet_readl(bp, TX_STATUS);
543
2c5849ea 544 bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
47964174 545 wrsz = (u32) skb->len + 3;
2c5849ea 546 wrsz += ((unsigned long) skb->data) & 0x3;
47964174 547 wrsz >>= 2;
2c5849ea 548 tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
47964174
IY
549
550 /* check if there is enough room for the current frame */
551 if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
552 for (i = 0; i < wrsz; i++)
553 dnet_writel(bp, *bufp++, TX_DATA_FIFO);
554
555 /*
556 * inform MAC that a packet's written and ready to be
557 * shipped out
558 */
559 dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
560 }
561
562 if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
563 netif_stop_queue(dev);
564 tx_status = dnet_readl(bp, INTR_SRC);
565 irq_enable = dnet_readl(bp, INTR_ENB);
566 irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
567 dnet_writel(bp, irq_enable, INTR_ENB);
568 }
569
ff9b3078
RC
570 skb_tx_timestamp(skb);
571
47964174
IY
572 /* free the buffer */
573 dev_kfree_skb(skb);
574
575 spin_unlock_irqrestore(&bp->lock, flags);
576
6ed10654 577 return NETDEV_TX_OK;
47964174
IY
578}
579
580static void dnet_reset_hw(struct dnet *bp)
581{
582 /* put ts_mac in IDLE state i.e. disable rx/tx */
583 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
584
585 /*
586 * RX FIFO almost full threshold: only cmd FIFO almost full is
587 * implemented for RX side
588 */
589 dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
590 /*
591 * TX FIFO almost empty threshold: only data FIFO almost empty
592 * is implemented for TX side
593 */
594 dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
595
596 /* flush rx/tx fifos */
597 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
598 SYS_CTL);
599 msleep(1);
600 dnet_writel(bp, 0, SYS_CTL);
601}
602
603static void dnet_init_hw(struct dnet *bp)
604{
605 u32 config;
606
607 dnet_reset_hw(bp);
608 __dnet_set_hwaddr(bp);
609
610 config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
611
612 if (bp->dev->flags & IFF_PROMISC)
613 /* Copy All Frames */
614 config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
615 if (!(bp->dev->flags & IFF_BROADCAST))
616 /* No BroadCast */
617 config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
618
619 config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
620 DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
621 DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
622 DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
623
624 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
625
626 /* clear irq before enabling them */
627 config = dnet_readl(bp, INTR_SRC);
628
629 /* enable RX/TX interrupt, recv packet ready interrupt */
630 dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
631 DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
632 DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
633 DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
634 DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
635}
636
637static int dnet_open(struct net_device *dev)
638{
639 struct dnet *bp = netdev_priv(dev);
640
641 /* if the phy is not yet register, retry later */
642 if (!bp->phy_dev)
643 return -EAGAIN;
644
47964174
IY
645 napi_enable(&bp->napi);
646 dnet_init_hw(bp);
647
648 phy_start_aneg(bp->phy_dev);
649
650 /* schedule a link state check */
651 phy_start(bp->phy_dev);
652
653 netif_start_queue(dev);
654
655 return 0;
656}
657
658static int dnet_close(struct net_device *dev)
659{
660 struct dnet *bp = netdev_priv(dev);
661
662 netif_stop_queue(dev);
663 napi_disable(&bp->napi);
664
665 if (bp->phy_dev)
666 phy_stop(bp->phy_dev);
667
668 dnet_reset_hw(bp);
669 netif_carrier_off(dev);
670
671 return 0;
672}
673
674static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
675{
676 pr_debug("%s\n", __func__);
677 pr_debug("----------------------------- RX statistics "
678 "-------------------------------\n");
679 pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
680 pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
681 pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
682 pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
683 pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
684 pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
685 pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
686 pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
687 pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
688 pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
689 pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
690 pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
691 pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
692 pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
693 pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
694 pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
695 pr_debug("----------------------------- TX statistics "
696 "-------------------------------\n");
697 pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
698 pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
699 pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
700 pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
701 pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
702 pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
703 pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
704 pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
705}
706
707static struct net_device_stats *dnet_get_stats(struct net_device *dev)
708{
709
710 struct dnet *bp = netdev_priv(dev);
711 struct net_device_stats *nstat = &dev->stats;
712 struct dnet_stats *hwstat = &bp->hw_stats;
713
714 /* read stats from hardware */
715 dnet_update_stats(bp);
716
717 /* Convert HW stats into netdevice stats */
718 nstat->rx_errors = (hwstat->rx_len_chk_err +
719 hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
720 /* ignore IGP violation error
721 hwstat->rx_ipg_viol + */
722 hwstat->rx_crc_err +
723 hwstat->rx_pre_shrink +
724 hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
725 nstat->tx_errors = hwstat->tx_bad_fcs;
726 nstat->rx_length_errors = (hwstat->rx_len_chk_err +
727 hwstat->rx_lng_frm +
728 hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
729 nstat->rx_crc_errors = hwstat->rx_crc_err;
730 nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
731 nstat->rx_packets = hwstat->rx_ok_pkt;
732 nstat->tx_packets = (hwstat->tx_unicast +
733 hwstat->tx_multicast + hwstat->tx_brdcast);
734 nstat->rx_bytes = hwstat->rx_byte;
735 nstat->tx_bytes = hwstat->tx_byte;
736 nstat->multicast = hwstat->rx_multicast;
737 nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
738
739 dnet_print_pretty_hwstats(hwstat);
740
741 return nstat;
742}
743
744static int dnet_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
745{
746 struct dnet *bp = netdev_priv(dev);
747 struct phy_device *phydev = bp->phy_dev;
748
749 if (!phydev)
750 return -ENODEV;
751
752 return phy_ethtool_gset(phydev, cmd);
753}
754
755static int dnet_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
756{
757 struct dnet *bp = netdev_priv(dev);
758 struct phy_device *phydev = bp->phy_dev;
759
760 if (!phydev)
761 return -ENODEV;
762
763 return phy_ethtool_sset(phydev, cmd);
764}
765
766static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
767{
768 struct dnet *bp = netdev_priv(dev);
769 struct phy_device *phydev = bp->phy_dev;
770
771 if (!netif_running(dev))
772 return -EINVAL;
773
774 if (!phydev)
775 return -ENODEV;
776
28b04113 777 return phy_mii_ioctl(phydev, rq, cmd);
47964174
IY
778}
779
780static void dnet_get_drvinfo(struct net_device *dev,
781 struct ethtool_drvinfo *info)
782{
68aad78c
RJ
783 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
784 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
785 strlcpy(info->bus_info, "0", sizeof(info->bus_info));
47964174
IY
786}
787
788static const struct ethtool_ops dnet_ethtool_ops = {
789 .get_settings = dnet_get_settings,
790 .set_settings = dnet_set_settings,
791 .get_drvinfo = dnet_get_drvinfo,
792 .get_link = ethtool_op_get_link,
eb774cbe 793 .get_ts_info = ethtool_op_get_ts_info,
47964174
IY
794};
795
796static const struct net_device_ops dnet_netdev_ops = {
797 .ndo_open = dnet_open,
798 .ndo_stop = dnet_close,
799 .ndo_get_stats = dnet_get_stats,
800 .ndo_start_xmit = dnet_start_xmit,
801 .ndo_do_ioctl = dnet_ioctl,
802 .ndo_set_mac_address = eth_mac_addr,
803 .ndo_validate_addr = eth_validate_addr,
804 .ndo_change_mtu = eth_change_mtu,
805};
806
a0a4efed 807static int dnet_probe(struct platform_device *pdev)
47964174
IY
808{
809 struct resource *res;
810 struct net_device *dev;
811 struct dnet *bp;
812 struct phy_device *phydev;
ae29223e
HS
813 int err;
814 unsigned int irq;
47964174 815
47964174
IY
816 irq = platform_get_irq(pdev, 0);
817
47964174 818 dev = alloc_etherdev(sizeof(*bp));
41de8d4c 819 if (!dev)
ae29223e 820 return -ENOMEM;
47964174
IY
821
822 /* TODO: Actually, we have some interesting features... */
823 dev->features |= 0;
824
825 bp = netdev_priv(dev);
826 bp->dev = dev;
827
b093dd96 828 platform_set_drvdata(pdev, dev);
47964174
IY
829 SET_NETDEV_DEV(dev, &pdev->dev);
830
831 spin_lock_init(&bp->lock);
832
ae29223e
HS
833 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
834 bp->regs = devm_ioremap_resource(&pdev->dev, res);
835 if (IS_ERR(bp->regs)) {
836 err = PTR_ERR(bp->regs);
47964174
IY
837 goto err_out_free_dev;
838 }
839
840 dev->irq = irq;
841 err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
842 if (err) {
843 dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
844 irq, err);
ae29223e 845 goto err_out_free_dev;
47964174
IY
846 }
847
848 dev->netdev_ops = &dnet_netdev_ops;
849 netif_napi_add(dev, &bp->napi, dnet_poll, 64);
850 dev->ethtool_ops = &dnet_ethtool_ops;
851
852 dev->base_addr = (unsigned long)bp->regs;
853
854 bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
855
856 dnet_get_hwaddr(bp);
857
858 if (!is_valid_ether_addr(dev->dev_addr)) {
859 /* choose a random ethernet address */
f2cedb63 860 eth_hw_addr_random(dev);
47964174
IY
861 __dnet_set_hwaddr(bp);
862 }
863
864 err = register_netdev(dev);
865 if (err) {
866 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
867 goto err_out_free_irq;
868 }
869
870 /* register the PHY board fixup (for Marvell 88E1111) */
871 err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
872 dnet_phy_marvell_fixup);
873 /* we can live without it, so just issue a warning */
874 if (err)
875 dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
876
de140b0d
DC
877 err = dnet_mii_init(bp);
878 if (err)
47964174
IY
879 goto err_out_unregister_netdev;
880
881 dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
ae29223e 882 bp->regs, (unsigned int)res->start, dev->irq, dev->dev_addr);
2381a55c 883 dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
47964174
IY
884 (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
885 (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
886 (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
887 (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
888 phydev = bp->phy_dev;
2220943a 889 phy_attached_info(phydev);
47964174
IY
890
891 return 0;
892
893err_out_unregister_netdev:
894 unregister_netdev(dev);
895err_out_free_irq:
896 free_irq(dev->irq, dev);
47964174
IY
897err_out_free_dev:
898 free_netdev(dev);
47964174
IY
899 return err;
900}
901
a0a4efed 902static int dnet_remove(struct platform_device *pdev)
47964174
IY
903{
904
905 struct net_device *dev;
906 struct dnet *bp;
907
908 dev = platform_get_drvdata(pdev);
909
910 if (dev) {
911 bp = netdev_priv(dev);
912 if (bp->phy_dev)
913 phy_disconnect(bp->phy_dev);
914 mdiobus_unregister(bp->mii_bus);
47964174
IY
915 mdiobus_free(bp->mii_bus);
916 unregister_netdev(dev);
917 free_irq(dev->irq, dev);
47964174
IY
918 free_netdev(dev);
919 }
920
921 return 0;
922}
923
924static struct platform_driver dnet_driver = {
925 .probe = dnet_probe,
a0a4efed 926 .remove = dnet_remove,
47964174
IY
927 .driver = {
928 .name = "dnet",
929 },
930};
931
db62f684 932module_platform_driver(dnet_driver);
47964174
IY
933
934MODULE_LICENSE("GPL");
935MODULE_DESCRIPTION("Dave DNET Ethernet driver");
936MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
937 "Matteo Vit <matteo.vit@dave.eu>");