]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/ethernet/emulex/benet/be_cmds.c
be2net: Fix endian issue in RX filter command
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / ethernet / emulex / benet / be_cmds.c
CommitLineData
6b7c5b94 1/*
d2145cde 2 * Copyright (C) 2005 - 2011 Emulex
6b7c5b94
SP
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
d2145cde 11 * linux-drivers@emulex.com
6b7c5b94 12 *
d2145cde
AK
13 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
6b7c5b94
SP
16 */
17
18#include "be.h"
8788fdc2 19#include "be_cmds.h"
6b7c5b94 20
609ff3bb 21/* Must be a power of 2 or else MODULO will BUG_ON */
3de09455
SK
22static int be_get_temp_freq = 64;
23
24static inline void *embedded_payload(struct be_mcc_wrb *wrb)
25{
26 return wrb->payload.embedded_payload;
27}
609ff3bb 28
8788fdc2 29static void be_mcc_notify(struct be_adapter *adapter)
5fb379ee 30{
8788fdc2 31 struct be_queue_info *mccq = &adapter->mcc_obj.q;
5fb379ee
SP
32 u32 val = 0;
33
7acc2087
AK
34 if (adapter->eeh_err) {
35 dev_info(&adapter->pdev->dev,
36 "Error in Card Detected! Cannot issue commands\n");
37 return;
38 }
39
5fb379ee
SP
40 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
41 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
f3eb62d2
SP
42
43 wmb();
8788fdc2 44 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
5fb379ee
SP
45}
46
47/* To check if valid bit is set, check the entire word as we don't know
48 * the endianness of the data (old entry is host endian while a new entry is
49 * little endian) */
efd2e40a 50static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
5fb379ee
SP
51{
52 if (compl->flags != 0) {
53 compl->flags = le32_to_cpu(compl->flags);
54 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
55 return true;
56 } else {
57 return false;
58 }
59}
60
61/* Need to reset the entire word that houses the valid bit */
efd2e40a 62static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
5fb379ee
SP
63{
64 compl->flags = 0;
65}
66
8788fdc2 67static int be_mcc_compl_process(struct be_adapter *adapter,
efd2e40a 68 struct be_mcc_compl *compl)
5fb379ee
SP
69{
70 u16 compl_status, extd_status;
71
72 /* Just swap the status to host endian; mcc tag is opaquely copied
73 * from mcc_wrb */
74 be_dws_le_to_cpu(compl, 4);
75
76 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
77 CQE_STATUS_COMPL_MASK;
dd131e76 78
485bf569
SN
79 if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
80 (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
dd131e76
SB
81 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
82 adapter->flash_status = compl_status;
83 complete(&adapter->flash_compl);
84 }
85
b31c50a7 86 if (compl_status == MCC_STATUS_SUCCESS) {
005d5696
SX
87 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
88 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
6349935b 89 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
89a88ab8 90 be_parse_stats(adapter);
b2aebe6d 91 adapter->stats_cmd_sent = false;
b31c50a7 92 }
3de09455
SK
93 if (compl->tag0 ==
94 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
95 struct be_mcc_wrb *mcc_wrb =
96 queue_index_node(&adapter->mcc_obj.q,
97 compl->tag1);
98 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
99 embedded_payload(mcc_wrb);
100 adapter->drv_stats.be_on_die_temperature =
101 resp->on_die_temperature;
102 }
2b3f291b 103 } else {
3de09455
SK
104 if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
105 be_get_temp_freq = 0;
106
2b3f291b
SP
107 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
108 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
109 goto done;
110
111 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
112 dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
113 "permitted to execute this cmd (opcode %d)\n",
114 compl->tag0);
115 } else {
116 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
117 CQE_STATUS_EXTD_MASK;
118 dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
119 "status %d, extd-status %d\n",
120 compl->tag0, compl_status, extd_status);
121 }
5fb379ee 122 }
2b3f291b 123done:
b31c50a7 124 return compl_status;
5fb379ee
SP
125}
126
a8f447bd 127/* Link state evt is a string of bytes; no need for endian swapping */
8788fdc2 128static void be_async_link_state_process(struct be_adapter *adapter,
a8f447bd
SP
129 struct be_async_event_link_state *evt)
130{
ea172a01 131 be_link_status_update(adapter, evt->port_link_status);
a8f447bd
SP
132}
133
cc4ce020
SK
134/* Grp5 CoS Priority evt */
135static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
136 struct be_async_event_grp5_cos_priority *evt)
137{
138 if (evt->valid) {
139 adapter->vlan_prio_bmap = evt->available_priority_bmap;
60964dd7 140 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
cc4ce020
SK
141 adapter->recommended_prio =
142 evt->reco_default_priority << VLAN_PRIO_SHIFT;
143 }
144}
145
146/* Grp5 QOS Speed evt */
147static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
148 struct be_async_event_grp5_qos_link_speed *evt)
149{
150 if (evt->physical_port == adapter->port_num) {
151 /* qos_link_speed is in units of 10 Mbps */
152 adapter->link_speed = evt->qos_link_speed * 10;
153 }
154}
155
3968fa1e
AK
156/*Grp5 PVID evt*/
157static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
158 struct be_async_event_grp5_pvid_state *evt)
159{
160 if (evt->enabled)
939cf306 161 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
3968fa1e
AK
162 else
163 adapter->pvid = 0;
164}
165
cc4ce020
SK
166static void be_async_grp5_evt_process(struct be_adapter *adapter,
167 u32 trailer, struct be_mcc_compl *evt)
168{
169 u8 event_type = 0;
170
171 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
172 ASYNC_TRAILER_EVENT_TYPE_MASK;
173
174 switch (event_type) {
175 case ASYNC_EVENT_COS_PRIORITY:
176 be_async_grp5_cos_priority_process(adapter,
177 (struct be_async_event_grp5_cos_priority *)evt);
178 break;
179 case ASYNC_EVENT_QOS_SPEED:
180 be_async_grp5_qos_speed_process(adapter,
181 (struct be_async_event_grp5_qos_link_speed *)evt);
182 break;
3968fa1e
AK
183 case ASYNC_EVENT_PVID_STATE:
184 be_async_grp5_pvid_state_process(adapter,
185 (struct be_async_event_grp5_pvid_state *)evt);
186 break;
cc4ce020
SK
187 default:
188 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
189 break;
190 }
191}
192
a8f447bd
SP
193static inline bool is_link_state_evt(u32 trailer)
194{
807540ba 195 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
a8f447bd 196 ASYNC_TRAILER_EVENT_CODE_MASK) ==
807540ba 197 ASYNC_EVENT_CODE_LINK_STATE;
a8f447bd 198}
5fb379ee 199
cc4ce020
SK
200static inline bool is_grp5_evt(u32 trailer)
201{
202 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
203 ASYNC_TRAILER_EVENT_CODE_MASK) ==
204 ASYNC_EVENT_CODE_GRP_5);
205}
206
efd2e40a 207static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
5fb379ee 208{
8788fdc2 209 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
efd2e40a 210 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
5fb379ee
SP
211
212 if (be_mcc_compl_is_new(compl)) {
213 queue_tail_inc(mcc_cq);
214 return compl;
215 }
216 return NULL;
217}
218
7a1e9b20
SP
219void be_async_mcc_enable(struct be_adapter *adapter)
220{
221 spin_lock_bh(&adapter->mcc_cq_lock);
222
223 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
224 adapter->mcc_obj.rearm_cq = true;
225
226 spin_unlock_bh(&adapter->mcc_cq_lock);
227}
228
229void be_async_mcc_disable(struct be_adapter *adapter)
230{
231 adapter->mcc_obj.rearm_cq = false;
232}
233
f31e50a8 234int be_process_mcc(struct be_adapter *adapter, int *status)
5fb379ee 235{
efd2e40a 236 struct be_mcc_compl *compl;
f31e50a8 237 int num = 0;
7a1e9b20 238 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
5fb379ee 239
8788fdc2
SP
240 spin_lock_bh(&adapter->mcc_cq_lock);
241 while ((compl = be_mcc_compl_get(adapter))) {
a8f447bd
SP
242 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
243 /* Interpret flags as an async trailer */
323f30b3
AK
244 if (is_link_state_evt(compl->flags))
245 be_async_link_state_process(adapter,
a8f447bd 246 (struct be_async_event_link_state *) compl);
cc4ce020
SK
247 else if (is_grp5_evt(compl->flags))
248 be_async_grp5_evt_process(adapter,
249 compl->flags, compl);
b31c50a7 250 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
f31e50a8 251 *status = be_mcc_compl_process(adapter, compl);
7a1e9b20 252 atomic_dec(&mcc_obj->q.used);
5fb379ee
SP
253 }
254 be_mcc_compl_use(compl);
255 num++;
256 }
b31c50a7 257
8788fdc2 258 spin_unlock_bh(&adapter->mcc_cq_lock);
f31e50a8 259 return num;
5fb379ee
SP
260}
261
6ac7b687 262/* Wait till no more pending mcc requests are present */
b31c50a7 263static int be_mcc_wait_compl(struct be_adapter *adapter)
6ac7b687 264{
b31c50a7 265#define mcc_timeout 120000 /* 12s timeout */
f31e50a8
SP
266 int i, num, status = 0;
267 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
268
7acc2087
AK
269 if (adapter->eeh_err)
270 return -EIO;
271
6ac7b687 272 for (i = 0; i < mcc_timeout; i++) {
f31e50a8
SP
273 num = be_process_mcc(adapter, &status);
274 if (num)
275 be_cq_notify(adapter, mcc_obj->cq.id,
276 mcc_obj->rearm_cq, num);
b31c50a7 277
f31e50a8 278 if (atomic_read(&mcc_obj->q.used) == 0)
6ac7b687
SP
279 break;
280 udelay(100);
281 }
b31c50a7 282 if (i == mcc_timeout) {
5f0b849e 283 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
b31c50a7
SP
284 return -1;
285 }
f31e50a8 286 return status;
6ac7b687
SP
287}
288
289/* Notify MCC requests and wait for completion */
b31c50a7 290static int be_mcc_notify_wait(struct be_adapter *adapter)
6ac7b687 291{
8788fdc2 292 be_mcc_notify(adapter);
b31c50a7 293 return be_mcc_wait_compl(adapter);
6ac7b687
SP
294}
295
5f0b849e 296static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
6b7c5b94 297{
f25b03a7 298 int msecs = 0;
6b7c5b94
SP
299 u32 ready;
300
7acc2087
AK
301 if (adapter->eeh_err) {
302 dev_err(&adapter->pdev->dev,
303 "Error detected in card.Cannot issue commands\n");
304 return -EIO;
305 }
306
6b7c5b94 307 do {
cf588477
SP
308 ready = ioread32(db);
309 if (ready == 0xffffffff) {
310 dev_err(&adapter->pdev->dev,
311 "pci slot disconnected\n");
312 return -1;
313 }
314
315 ready &= MPU_MAILBOX_DB_RDY_MASK;
6b7c5b94
SP
316 if (ready)
317 break;
318
f25b03a7 319 if (msecs > 4000) {
5f0b849e 320 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
18a91e60
PR
321 if (!lancer_chip(adapter))
322 be_detect_dump_ue(adapter);
6b7c5b94
SP
323 return -1;
324 }
325
1dbf53a2 326 msleep(1);
f25b03a7 327 msecs++;
6b7c5b94
SP
328 } while (true);
329
330 return 0;
331}
332
333/*
334 * Insert the mailbox address into the doorbell in two steps
5fb379ee 335 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
6b7c5b94 336 */
b31c50a7 337static int be_mbox_notify_wait(struct be_adapter *adapter)
6b7c5b94
SP
338{
339 int status;
6b7c5b94 340 u32 val = 0;
8788fdc2
SP
341 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
342 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
6b7c5b94 343 struct be_mcc_mailbox *mbox = mbox_mem->va;
efd2e40a 344 struct be_mcc_compl *compl = &mbox->compl;
6b7c5b94 345
cf588477
SP
346 /* wait for ready to be set */
347 status = be_mbox_db_ready_wait(adapter, db);
348 if (status != 0)
349 return status;
350
6b7c5b94
SP
351 val |= MPU_MAILBOX_DB_HI_MASK;
352 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
353 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
354 iowrite32(val, db);
355
356 /* wait for ready to be set */
5f0b849e 357 status = be_mbox_db_ready_wait(adapter, db);
6b7c5b94
SP
358 if (status != 0)
359 return status;
360
361 val = 0;
6b7c5b94
SP
362 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
363 val |= (u32)(mbox_mem->dma >> 4) << 2;
364 iowrite32(val, db);
365
5f0b849e 366 status = be_mbox_db_ready_wait(adapter, db);
6b7c5b94
SP
367 if (status != 0)
368 return status;
369
5fb379ee 370 /* A cq entry has been made now */
efd2e40a
SP
371 if (be_mcc_compl_is_new(compl)) {
372 status = be_mcc_compl_process(adapter, &mbox->compl);
373 be_mcc_compl_use(compl);
5fb379ee
SP
374 if (status)
375 return status;
376 } else {
5f0b849e 377 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
6b7c5b94
SP
378 return -1;
379 }
5fb379ee 380 return 0;
6b7c5b94
SP
381}
382
8788fdc2 383static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
6b7c5b94 384{
fe6d2a38
SP
385 u32 sem;
386
387 if (lancer_chip(adapter))
388 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
389 else
390 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
6b7c5b94
SP
391
392 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
393 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
394 return -1;
395 else
396 return 0;
397}
398
8788fdc2 399int be_cmd_POST(struct be_adapter *adapter)
6b7c5b94 400{
43a04fdc
SP
401 u16 stage;
402 int status, timeout = 0;
6ed35eea 403 struct device *dev = &adapter->pdev->dev;
6b7c5b94 404
43a04fdc
SP
405 do {
406 status = be_POST_stage_get(adapter, &stage);
407 if (status) {
6ed35eea 408 dev_err(dev, "POST error; stage=0x%x\n", stage);
43a04fdc
SP
409 return -1;
410 } else if (stage != POST_STAGE_ARMFW_RDY) {
6ed35eea
SP
411 if (msleep_interruptible(2000)) {
412 dev_err(dev, "Waiting for POST aborted\n");
413 return -EINTR;
414 }
43a04fdc
SP
415 timeout += 2;
416 } else {
417 return 0;
418 }
3ab81b5f 419 } while (timeout < 60);
6b7c5b94 420
6ed35eea 421 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
43a04fdc 422 return -1;
6b7c5b94
SP
423}
424
6b7c5b94
SP
425
426static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
427{
428 return &wrb->payload.sgl[0];
429}
430
6b7c5b94
SP
431
432/* Don't touch the hdr after it's prepared */
106df1e3
SK
433/* mem will be NULL for embedded commands */
434static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
435 u8 subsystem, u8 opcode, int cmd_len,
436 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
6b7c5b94 437{
106df1e3
SK
438 struct be_sge *sge;
439
6b7c5b94
SP
440 req_hdr->opcode = opcode;
441 req_hdr->subsystem = subsystem;
442 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
07793d33 443 req_hdr->version = 0;
106df1e3
SK
444
445 wrb->tag0 = opcode;
446 wrb->tag1 = subsystem;
447 wrb->payload_length = cmd_len;
448 if (mem) {
449 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
450 MCC_WRB_SGE_CNT_SHIFT;
451 sge = nonembedded_sgl(wrb);
452 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
453 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
454 sge->len = cpu_to_le32(mem->size);
455 } else
456 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
457 be_dws_cpu_to_le(wrb, 8);
6b7c5b94
SP
458}
459
460static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
461 struct be_dma_mem *mem)
462{
463 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
464 u64 dma = (u64)mem->dma;
465
466 for (i = 0; i < buf_pages; i++) {
467 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
468 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
469 dma += PAGE_SIZE_4K;
470 }
471}
472
473/* Converts interrupt delay in microseconds to multiplier value */
474static u32 eq_delay_to_mult(u32 usec_delay)
475{
476#define MAX_INTR_RATE 651042
477 const u32 round = 10;
478 u32 multiplier;
479
480 if (usec_delay == 0)
481 multiplier = 0;
482 else {
483 u32 interrupt_rate = 1000000 / usec_delay;
484 /* Max delay, corresponding to the lowest interrupt rate */
485 if (interrupt_rate == 0)
486 multiplier = 1023;
487 else {
488 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
489 multiplier /= interrupt_rate;
490 /* Round the multiplier to the closest value.*/
491 multiplier = (multiplier + round/2) / round;
492 multiplier = min(multiplier, (u32)1023);
493 }
494 }
495 return multiplier;
496}
497
b31c50a7 498static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
6b7c5b94 499{
b31c50a7
SP
500 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
501 struct be_mcc_wrb *wrb
502 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
503 memset(wrb, 0, sizeof(*wrb));
504 return wrb;
6b7c5b94
SP
505}
506
b31c50a7 507static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
5fb379ee 508{
b31c50a7
SP
509 struct be_queue_info *mccq = &adapter->mcc_obj.q;
510 struct be_mcc_wrb *wrb;
511
713d0394
SP
512 if (atomic_read(&mccq->used) >= mccq->len) {
513 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
514 return NULL;
515 }
516
b31c50a7
SP
517 wrb = queue_head_node(mccq);
518 queue_head_inc(mccq);
519 atomic_inc(&mccq->used);
520 memset(wrb, 0, sizeof(*wrb));
5fb379ee
SP
521 return wrb;
522}
523
2243e2e9
SP
524/* Tell fw we're about to start firing cmds by writing a
525 * special pattern across the wrb hdr; uses mbox
526 */
527int be_cmd_fw_init(struct be_adapter *adapter)
528{
529 u8 *wrb;
530 int status;
531
2984961c
IV
532 if (mutex_lock_interruptible(&adapter->mbox_lock))
533 return -1;
2243e2e9
SP
534
535 wrb = (u8 *)wrb_from_mbox(adapter);
359a972f
SP
536 *wrb++ = 0xFF;
537 *wrb++ = 0x12;
538 *wrb++ = 0x34;
539 *wrb++ = 0xFF;
540 *wrb++ = 0xFF;
541 *wrb++ = 0x56;
542 *wrb++ = 0x78;
543 *wrb = 0xFF;
2243e2e9
SP
544
545 status = be_mbox_notify_wait(adapter);
546
2984961c 547 mutex_unlock(&adapter->mbox_lock);
2243e2e9
SP
548 return status;
549}
550
551/* Tell fw we're done with firing cmds by writing a
552 * special pattern across the wrb hdr; uses mbox
553 */
554int be_cmd_fw_clean(struct be_adapter *adapter)
555{
556 u8 *wrb;
557 int status;
558
cf588477
SP
559 if (adapter->eeh_err)
560 return -EIO;
561
2984961c
IV
562 if (mutex_lock_interruptible(&adapter->mbox_lock))
563 return -1;
2243e2e9
SP
564
565 wrb = (u8 *)wrb_from_mbox(adapter);
566 *wrb++ = 0xFF;
567 *wrb++ = 0xAA;
568 *wrb++ = 0xBB;
569 *wrb++ = 0xFF;
570 *wrb++ = 0xFF;
571 *wrb++ = 0xCC;
572 *wrb++ = 0xDD;
573 *wrb = 0xFF;
574
575 status = be_mbox_notify_wait(adapter);
576
2984961c 577 mutex_unlock(&adapter->mbox_lock);
2243e2e9
SP
578 return status;
579}
8788fdc2 580int be_cmd_eq_create(struct be_adapter *adapter,
6b7c5b94
SP
581 struct be_queue_info *eq, int eq_delay)
582{
b31c50a7
SP
583 struct be_mcc_wrb *wrb;
584 struct be_cmd_req_eq_create *req;
6b7c5b94
SP
585 struct be_dma_mem *q_mem = &eq->dma_mem;
586 int status;
587
2984961c
IV
588 if (mutex_lock_interruptible(&adapter->mbox_lock))
589 return -1;
b31c50a7
SP
590
591 wrb = wrb_from_mbox(adapter);
592 req = embedded_payload(wrb);
6b7c5b94 593
106df1e3
SK
594 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
595 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
6b7c5b94
SP
596
597 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
598
6b7c5b94
SP
599 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
600 /* 4byte eqe*/
601 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
602 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
603 __ilog2_u32(eq->len/256));
604 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
605 eq_delay_to_mult(eq_delay));
606 be_dws_cpu_to_le(req->context, sizeof(req->context));
607
608 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
609
b31c50a7 610 status = be_mbox_notify_wait(adapter);
6b7c5b94 611 if (!status) {
b31c50a7 612 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
6b7c5b94
SP
613 eq->id = le16_to_cpu(resp->eq_id);
614 eq->created = true;
615 }
b31c50a7 616
2984961c 617 mutex_unlock(&adapter->mbox_lock);
6b7c5b94
SP
618 return status;
619}
620
f9449ab7 621/* Use MCC */
8788fdc2 622int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
6b7c5b94
SP
623 u8 type, bool permanent, u32 if_handle)
624{
b31c50a7
SP
625 struct be_mcc_wrb *wrb;
626 struct be_cmd_req_mac_query *req;
6b7c5b94
SP
627 int status;
628
f9449ab7 629 spin_lock_bh(&adapter->mcc_lock);
b31c50a7 630
f9449ab7
SP
631 wrb = wrb_from_mccq(adapter);
632 if (!wrb) {
633 status = -EBUSY;
634 goto err;
635 }
b31c50a7 636 req = embedded_payload(wrb);
6b7c5b94 637
106df1e3
SK
638 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
639 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
6b7c5b94
SP
640 req->type = type;
641 if (permanent) {
642 req->permanent = 1;
643 } else {
b31c50a7 644 req->if_id = cpu_to_le16((u16) if_handle);
6b7c5b94
SP
645 req->permanent = 0;
646 }
647
f9449ab7 648 status = be_mcc_notify_wait(adapter);
b31c50a7
SP
649 if (!status) {
650 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
6b7c5b94 651 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
b31c50a7 652 }
6b7c5b94 653
f9449ab7
SP
654err:
655 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
656 return status;
657}
658
b31c50a7 659/* Uses synchronous MCCQ */
8788fdc2 660int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
f8617e08 661 u32 if_id, u32 *pmac_id, u32 domain)
6b7c5b94 662{
b31c50a7
SP
663 struct be_mcc_wrb *wrb;
664 struct be_cmd_req_pmac_add *req;
6b7c5b94
SP
665 int status;
666
b31c50a7
SP
667 spin_lock_bh(&adapter->mcc_lock);
668
669 wrb = wrb_from_mccq(adapter);
713d0394
SP
670 if (!wrb) {
671 status = -EBUSY;
672 goto err;
673 }
b31c50a7 674 req = embedded_payload(wrb);
6b7c5b94 675
106df1e3
SK
676 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
677 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
6b7c5b94 678
f8617e08 679 req->hdr.domain = domain;
6b7c5b94
SP
680 req->if_id = cpu_to_le32(if_id);
681 memcpy(req->mac_address, mac_addr, ETH_ALEN);
682
b31c50a7 683 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
684 if (!status) {
685 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
686 *pmac_id = le32_to_cpu(resp->pmac_id);
687 }
688
713d0394 689err:
b31c50a7 690 spin_unlock_bh(&adapter->mcc_lock);
e3a7ae2c
SK
691
692 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
693 status = -EPERM;
694
6b7c5b94
SP
695 return status;
696}
697
b31c50a7 698/* Uses synchronous MCCQ */
f8617e08 699int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
6b7c5b94 700{
b31c50a7
SP
701 struct be_mcc_wrb *wrb;
702 struct be_cmd_req_pmac_del *req;
6b7c5b94
SP
703 int status;
704
b31c50a7
SP
705 spin_lock_bh(&adapter->mcc_lock);
706
707 wrb = wrb_from_mccq(adapter);
713d0394
SP
708 if (!wrb) {
709 status = -EBUSY;
710 goto err;
711 }
b31c50a7 712 req = embedded_payload(wrb);
6b7c5b94 713
106df1e3
SK
714 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
715 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
6b7c5b94 716
f8617e08 717 req->hdr.domain = dom;
6b7c5b94
SP
718 req->if_id = cpu_to_le32(if_id);
719 req->pmac_id = cpu_to_le32(pmac_id);
720
b31c50a7
SP
721 status = be_mcc_notify_wait(adapter);
722
713d0394 723err:
b31c50a7 724 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
725 return status;
726}
727
b31c50a7 728/* Uses Mbox */
8788fdc2 729int be_cmd_cq_create(struct be_adapter *adapter,
6b7c5b94
SP
730 struct be_queue_info *cq, struct be_queue_info *eq,
731 bool sol_evts, bool no_delay, int coalesce_wm)
732{
b31c50a7
SP
733 struct be_mcc_wrb *wrb;
734 struct be_cmd_req_cq_create *req;
6b7c5b94 735 struct be_dma_mem *q_mem = &cq->dma_mem;
b31c50a7 736 void *ctxt;
6b7c5b94
SP
737 int status;
738
2984961c
IV
739 if (mutex_lock_interruptible(&adapter->mbox_lock))
740 return -1;
b31c50a7
SP
741
742 wrb = wrb_from_mbox(adapter);
743 req = embedded_payload(wrb);
744 ctxt = &req->context;
6b7c5b94 745
106df1e3
SK
746 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
747 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
6b7c5b94
SP
748
749 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
fe6d2a38 750 if (lancer_chip(adapter)) {
8b7756ca 751 req->hdr.version = 2;
fe6d2a38 752 req->page_size = 1; /* 1 for 4K */
fe6d2a38
SP
753 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
754 no_delay);
755 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
756 __ilog2_u32(cq->len/256));
757 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
758 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
759 ctxt, 1);
760 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
761 ctxt, eq->id);
762 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
763 } else {
764 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
765 coalesce_wm);
766 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
767 ctxt, no_delay);
768 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
769 __ilog2_u32(cq->len/256));
770 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
771 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
772 ctxt, sol_evts);
773 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
774 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
775 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
776 }
6b7c5b94 777
6b7c5b94
SP
778 be_dws_cpu_to_le(ctxt, sizeof(req->context));
779
780 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
781
b31c50a7 782 status = be_mbox_notify_wait(adapter);
6b7c5b94 783 if (!status) {
b31c50a7 784 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
6b7c5b94
SP
785 cq->id = le16_to_cpu(resp->cq_id);
786 cq->created = true;
787 }
b31c50a7 788
2984961c 789 mutex_unlock(&adapter->mbox_lock);
5fb379ee
SP
790
791 return status;
792}
793
794static u32 be_encoded_q_len(int q_len)
795{
796 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
797 if (len_encoded == 16)
798 len_encoded = 0;
799 return len_encoded;
800}
801
34b1ef04 802int be_cmd_mccq_ext_create(struct be_adapter *adapter,
5fb379ee
SP
803 struct be_queue_info *mccq,
804 struct be_queue_info *cq)
805{
b31c50a7 806 struct be_mcc_wrb *wrb;
34b1ef04 807 struct be_cmd_req_mcc_ext_create *req;
5fb379ee 808 struct be_dma_mem *q_mem = &mccq->dma_mem;
b31c50a7 809 void *ctxt;
5fb379ee
SP
810 int status;
811
2984961c
IV
812 if (mutex_lock_interruptible(&adapter->mbox_lock))
813 return -1;
b31c50a7
SP
814
815 wrb = wrb_from_mbox(adapter);
816 req = embedded_payload(wrb);
817 ctxt = &req->context;
5fb379ee 818
106df1e3
SK
819 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
820 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
5fb379ee 821
d4a2ac3e 822 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
fe6d2a38
SP
823 if (lancer_chip(adapter)) {
824 req->hdr.version = 1;
825 req->cq_id = cpu_to_le16(cq->id);
826
827 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
828 be_encoded_q_len(mccq->len));
829 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
830 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
831 ctxt, cq->id);
832 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
833 ctxt, 1);
834
835 } else {
836 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
837 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
838 be_encoded_q_len(mccq->len));
839 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
840 }
5fb379ee 841
cc4ce020 842 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
fe6d2a38 843 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
5fb379ee
SP
844 be_dws_cpu_to_le(ctxt, sizeof(req->context));
845
846 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
847
b31c50a7 848 status = be_mbox_notify_wait(adapter);
5fb379ee
SP
849 if (!status) {
850 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
851 mccq->id = le16_to_cpu(resp->id);
852 mccq->created = true;
853 }
2984961c 854 mutex_unlock(&adapter->mbox_lock);
6b7c5b94
SP
855
856 return status;
857}
858
34b1ef04
SK
859int be_cmd_mccq_org_create(struct be_adapter *adapter,
860 struct be_queue_info *mccq,
861 struct be_queue_info *cq)
862{
863 struct be_mcc_wrb *wrb;
864 struct be_cmd_req_mcc_create *req;
865 struct be_dma_mem *q_mem = &mccq->dma_mem;
866 void *ctxt;
867 int status;
868
869 if (mutex_lock_interruptible(&adapter->mbox_lock))
870 return -1;
871
872 wrb = wrb_from_mbox(adapter);
873 req = embedded_payload(wrb);
874 ctxt = &req->context;
875
106df1e3
SK
876 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
877 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
34b1ef04
SK
878
879 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
880
881 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
882 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
883 be_encoded_q_len(mccq->len));
884 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
885
886 be_dws_cpu_to_le(ctxt, sizeof(req->context));
887
888 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
889
890 status = be_mbox_notify_wait(adapter);
891 if (!status) {
892 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
893 mccq->id = le16_to_cpu(resp->id);
894 mccq->created = true;
895 }
896
897 mutex_unlock(&adapter->mbox_lock);
898 return status;
899}
900
901int be_cmd_mccq_create(struct be_adapter *adapter,
902 struct be_queue_info *mccq,
903 struct be_queue_info *cq)
904{
905 int status;
906
907 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
908 if (status && !lancer_chip(adapter)) {
909 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
910 "or newer to avoid conflicting priorities between NIC "
911 "and FCoE traffic");
912 status = be_cmd_mccq_org_create(adapter, mccq, cq);
913 }
914 return status;
915}
916
8788fdc2 917int be_cmd_txq_create(struct be_adapter *adapter,
6b7c5b94
SP
918 struct be_queue_info *txq,
919 struct be_queue_info *cq)
920{
b31c50a7
SP
921 struct be_mcc_wrb *wrb;
922 struct be_cmd_req_eth_tx_create *req;
6b7c5b94 923 struct be_dma_mem *q_mem = &txq->dma_mem;
b31c50a7 924 void *ctxt;
6b7c5b94 925 int status;
6b7c5b94 926
2984961c
IV
927 if (mutex_lock_interruptible(&adapter->mbox_lock))
928 return -1;
b31c50a7
SP
929
930 wrb = wrb_from_mbox(adapter);
931 req = embedded_payload(wrb);
932 ctxt = &req->context;
6b7c5b94 933
106df1e3
SK
934 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
935 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
6b7c5b94 936
8b7756ca
PR
937 if (lancer_chip(adapter)) {
938 req->hdr.version = 1;
939 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
940 adapter->if_handle);
941 }
942
6b7c5b94
SP
943 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
944 req->ulp_num = BE_ULP1_NUM;
945 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
946
b31c50a7
SP
947 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
948 be_encoded_q_len(txq->len));
6b7c5b94
SP
949 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
950 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
951
952 be_dws_cpu_to_le(ctxt, sizeof(req->context));
953
954 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
955
b31c50a7 956 status = be_mbox_notify_wait(adapter);
6b7c5b94
SP
957 if (!status) {
958 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
959 txq->id = le16_to_cpu(resp->cid);
960 txq->created = true;
961 }
b31c50a7 962
2984961c 963 mutex_unlock(&adapter->mbox_lock);
6b7c5b94
SP
964
965 return status;
966}
967
482c9e79 968/* Uses MCC */
8788fdc2 969int be_cmd_rxq_create(struct be_adapter *adapter,
6b7c5b94 970 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
3abcdeda 971 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
6b7c5b94 972{
b31c50a7
SP
973 struct be_mcc_wrb *wrb;
974 struct be_cmd_req_eth_rx_create *req;
6b7c5b94
SP
975 struct be_dma_mem *q_mem = &rxq->dma_mem;
976 int status;
977
482c9e79 978 spin_lock_bh(&adapter->mcc_lock);
b31c50a7 979
482c9e79
SP
980 wrb = wrb_from_mccq(adapter);
981 if (!wrb) {
982 status = -EBUSY;
983 goto err;
984 }
b31c50a7 985 req = embedded_payload(wrb);
6b7c5b94 986
106df1e3
SK
987 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
988 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
6b7c5b94
SP
989
990 req->cq_id = cpu_to_le16(cq_id);
991 req->frag_size = fls(frag_size) - 1;
992 req->num_pages = 2;
993 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
994 req->interface_id = cpu_to_le32(if_id);
995 req->max_frame_size = cpu_to_le16(max_frame_size);
996 req->rss_queue = cpu_to_le32(rss);
997
482c9e79 998 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
999 if (!status) {
1000 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1001 rxq->id = le16_to_cpu(resp->id);
1002 rxq->created = true;
3abcdeda 1003 *rss_id = resp->rss_id;
6b7c5b94 1004 }
b31c50a7 1005
482c9e79
SP
1006err:
1007 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1008 return status;
1009}
1010
b31c50a7
SP
1011/* Generic destroyer function for all types of queues
1012 * Uses Mbox
1013 */
8788fdc2 1014int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
6b7c5b94
SP
1015 int queue_type)
1016{
b31c50a7
SP
1017 struct be_mcc_wrb *wrb;
1018 struct be_cmd_req_q_destroy *req;
6b7c5b94
SP
1019 u8 subsys = 0, opcode = 0;
1020 int status;
1021
cf588477
SP
1022 if (adapter->eeh_err)
1023 return -EIO;
1024
2984961c
IV
1025 if (mutex_lock_interruptible(&adapter->mbox_lock))
1026 return -1;
6b7c5b94 1027
b31c50a7
SP
1028 wrb = wrb_from_mbox(adapter);
1029 req = embedded_payload(wrb);
1030
6b7c5b94
SP
1031 switch (queue_type) {
1032 case QTYPE_EQ:
1033 subsys = CMD_SUBSYSTEM_COMMON;
1034 opcode = OPCODE_COMMON_EQ_DESTROY;
1035 break;
1036 case QTYPE_CQ:
1037 subsys = CMD_SUBSYSTEM_COMMON;
1038 opcode = OPCODE_COMMON_CQ_DESTROY;
1039 break;
1040 case QTYPE_TXQ:
1041 subsys = CMD_SUBSYSTEM_ETH;
1042 opcode = OPCODE_ETH_TX_DESTROY;
1043 break;
1044 case QTYPE_RXQ:
1045 subsys = CMD_SUBSYSTEM_ETH;
1046 opcode = OPCODE_ETH_RX_DESTROY;
1047 break;
5fb379ee
SP
1048 case QTYPE_MCCQ:
1049 subsys = CMD_SUBSYSTEM_COMMON;
1050 opcode = OPCODE_COMMON_MCC_DESTROY;
1051 break;
6b7c5b94 1052 default:
5f0b849e 1053 BUG();
6b7c5b94 1054 }
d744b44e 1055
106df1e3
SK
1056 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1057 NULL);
6b7c5b94
SP
1058 req->id = cpu_to_le16(q->id);
1059
b31c50a7 1060 status = be_mbox_notify_wait(adapter);
482c9e79
SP
1061 if (!status)
1062 q->created = false;
5f0b849e 1063
2984961c 1064 mutex_unlock(&adapter->mbox_lock);
482c9e79
SP
1065 return status;
1066}
6b7c5b94 1067
482c9e79
SP
1068/* Uses MCC */
1069int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1070{
1071 struct be_mcc_wrb *wrb;
1072 struct be_cmd_req_q_destroy *req;
1073 int status;
1074
1075 spin_lock_bh(&adapter->mcc_lock);
1076
1077 wrb = wrb_from_mccq(adapter);
1078 if (!wrb) {
1079 status = -EBUSY;
1080 goto err;
1081 }
1082 req = embedded_payload(wrb);
1083
106df1e3
SK
1084 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1085 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
482c9e79
SP
1086 req->id = cpu_to_le16(q->id);
1087
1088 status = be_mcc_notify_wait(adapter);
1089 if (!status)
1090 q->created = false;
1091
1092err:
1093 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1094 return status;
1095}
1096
b31c50a7 1097/* Create an rx filtering policy configuration on an i/f
f9449ab7 1098 * Uses MCCQ
b31c50a7 1099 */
73d540f2 1100int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
f9449ab7 1101 u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
6b7c5b94 1102{
b31c50a7
SP
1103 struct be_mcc_wrb *wrb;
1104 struct be_cmd_req_if_create *req;
6b7c5b94
SP
1105 int status;
1106
f9449ab7 1107 spin_lock_bh(&adapter->mcc_lock);
b31c50a7 1108
f9449ab7
SP
1109 wrb = wrb_from_mccq(adapter);
1110 if (!wrb) {
1111 status = -EBUSY;
1112 goto err;
1113 }
b31c50a7 1114 req = embedded_payload(wrb);
6b7c5b94 1115
106df1e3
SK
1116 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1117 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
ba343c77 1118 req->hdr.domain = domain;
73d540f2
SP
1119 req->capability_flags = cpu_to_le32(cap_flags);
1120 req->enable_flags = cpu_to_le32(en_flags);
f9449ab7 1121 if (mac)
6b7c5b94 1122 memcpy(req->mac_addr, mac, ETH_ALEN);
f9449ab7
SP
1123 else
1124 req->pmac_invalid = true;
6b7c5b94 1125
f9449ab7 1126 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
1127 if (!status) {
1128 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1129 *if_handle = le32_to_cpu(resp->interface_id);
f9449ab7 1130 if (mac)
6b7c5b94
SP
1131 *pmac_id = le32_to_cpu(resp->pmac_id);
1132 }
1133
f9449ab7
SP
1134err:
1135 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1136 return status;
1137}
1138
f9449ab7 1139/* Uses MCCQ */
658681f7 1140int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
6b7c5b94 1141{
b31c50a7
SP
1142 struct be_mcc_wrb *wrb;
1143 struct be_cmd_req_if_destroy *req;
6b7c5b94
SP
1144 int status;
1145
cf588477
SP
1146 if (adapter->eeh_err)
1147 return -EIO;
1148
f9449ab7
SP
1149 if (!interface_id)
1150 return 0;
b31c50a7 1151
f9449ab7
SP
1152 spin_lock_bh(&adapter->mcc_lock);
1153
1154 wrb = wrb_from_mccq(adapter);
1155 if (!wrb) {
1156 status = -EBUSY;
1157 goto err;
1158 }
b31c50a7 1159 req = embedded_payload(wrb);
6b7c5b94 1160
106df1e3
SK
1161 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1162 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
658681f7 1163 req->hdr.domain = domain;
6b7c5b94 1164 req->interface_id = cpu_to_le32(interface_id);
b31c50a7 1165
f9449ab7
SP
1166 status = be_mcc_notify_wait(adapter);
1167err:
1168 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1169 return status;
1170}
1171
1172/* Get stats is a non embedded command: the request is not embedded inside
1173 * WRB but is a separate dma memory block
b31c50a7 1174 * Uses asynchronous MCC
6b7c5b94 1175 */
8788fdc2 1176int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
6b7c5b94 1177{
b31c50a7 1178 struct be_mcc_wrb *wrb;
89a88ab8 1179 struct be_cmd_req_hdr *hdr;
713d0394 1180 int status = 0;
6b7c5b94 1181
609ff3bb
AK
1182 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1183 be_cmd_get_die_temperature(adapter);
1184
b31c50a7 1185 spin_lock_bh(&adapter->mcc_lock);
6b7c5b94 1186
b31c50a7 1187 wrb = wrb_from_mccq(adapter);
713d0394
SP
1188 if (!wrb) {
1189 status = -EBUSY;
1190 goto err;
1191 }
89a88ab8 1192 hdr = nonemb_cmd->va;
6b7c5b94 1193
106df1e3
SK
1194 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1195 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
89a88ab8
AK
1196
1197 if (adapter->generation == BE_GEN3)
1198 hdr->version = 1;
1199
b31c50a7 1200 be_mcc_notify(adapter);
b2aebe6d 1201 adapter->stats_cmd_sent = true;
6b7c5b94 1202
713d0394 1203err:
b31c50a7 1204 spin_unlock_bh(&adapter->mcc_lock);
713d0394 1205 return status;
6b7c5b94
SP
1206}
1207
005d5696
SX
1208/* Lancer Stats */
1209int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1210 struct be_dma_mem *nonemb_cmd)
1211{
1212
1213 struct be_mcc_wrb *wrb;
1214 struct lancer_cmd_req_pport_stats *req;
005d5696
SX
1215 int status = 0;
1216
1217 spin_lock_bh(&adapter->mcc_lock);
1218
1219 wrb = wrb_from_mccq(adapter);
1220 if (!wrb) {
1221 status = -EBUSY;
1222 goto err;
1223 }
1224 req = nonemb_cmd->va;
005d5696 1225
106df1e3
SK
1226 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1227 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1228 nonemb_cmd);
005d5696
SX
1229
1230 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1231 req->cmd_params.params.reset_stats = 0;
1232
005d5696
SX
1233 be_mcc_notify(adapter);
1234 adapter->stats_cmd_sent = true;
1235
1236err:
1237 spin_unlock_bh(&adapter->mcc_lock);
1238 return status;
1239}
1240
b31c50a7 1241/* Uses synchronous mcc */
ea172a01
SP
1242int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
1243 u16 *link_speed, u32 dom)
6b7c5b94 1244{
b31c50a7
SP
1245 struct be_mcc_wrb *wrb;
1246 struct be_cmd_req_link_status *req;
6b7c5b94
SP
1247 int status;
1248
b31c50a7
SP
1249 spin_lock_bh(&adapter->mcc_lock);
1250
1251 wrb = wrb_from_mccq(adapter);
713d0394
SP
1252 if (!wrb) {
1253 status = -EBUSY;
1254 goto err;
1255 }
b31c50a7 1256 req = embedded_payload(wrb);
a8f447bd 1257
106df1e3
SK
1258 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1259 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
6b7c5b94 1260
b31c50a7 1261 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
1262 if (!status) {
1263 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
0388f251 1264 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
0388f251 1265 *link_speed = le16_to_cpu(resp->link_speed);
f9449ab7
SP
1266 if (mac_speed)
1267 *mac_speed = resp->mac_speed;
0388f251 1268 }
6b7c5b94
SP
1269 }
1270
713d0394 1271err:
b31c50a7 1272 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1273 return status;
1274}
1275
609ff3bb
AK
1276/* Uses synchronous mcc */
1277int be_cmd_get_die_temperature(struct be_adapter *adapter)
1278{
1279 struct be_mcc_wrb *wrb;
1280 struct be_cmd_req_get_cntl_addnl_attribs *req;
3de09455 1281 u16 mccq_index;
609ff3bb
AK
1282 int status;
1283
1284 spin_lock_bh(&adapter->mcc_lock);
1285
3de09455
SK
1286 mccq_index = adapter->mcc_obj.q.head;
1287
609ff3bb
AK
1288 wrb = wrb_from_mccq(adapter);
1289 if (!wrb) {
1290 status = -EBUSY;
1291 goto err;
1292 }
1293 req = embedded_payload(wrb);
1294
106df1e3
SK
1295 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1296 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1297 wrb, NULL);
609ff3bb 1298
3de09455
SK
1299 wrb->tag1 = mccq_index;
1300
1301 be_mcc_notify(adapter);
609ff3bb
AK
1302
1303err:
1304 spin_unlock_bh(&adapter->mcc_lock);
1305 return status;
1306}
1307
311fddc7
SK
1308/* Uses synchronous mcc */
1309int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1310{
1311 struct be_mcc_wrb *wrb;
1312 struct be_cmd_req_get_fat *req;
1313 int status;
1314
1315 spin_lock_bh(&adapter->mcc_lock);
1316
1317 wrb = wrb_from_mccq(adapter);
1318 if (!wrb) {
1319 status = -EBUSY;
1320 goto err;
1321 }
1322 req = embedded_payload(wrb);
1323
106df1e3
SK
1324 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1325 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
311fddc7
SK
1326 req->fat_operation = cpu_to_le32(QUERY_FAT);
1327 status = be_mcc_notify_wait(adapter);
1328 if (!status) {
1329 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1330 if (log_size && resp->log_size)
fe2a70ee
SK
1331 *log_size = le32_to_cpu(resp->log_size) -
1332 sizeof(u32);
311fddc7
SK
1333 }
1334err:
1335 spin_unlock_bh(&adapter->mcc_lock);
1336 return status;
1337}
1338
1339void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1340{
1341 struct be_dma_mem get_fat_cmd;
1342 struct be_mcc_wrb *wrb;
1343 struct be_cmd_req_get_fat *req;
fe2a70ee
SK
1344 u32 offset = 0, total_size, buf_size,
1345 log_offset = sizeof(u32), payload_len;
311fddc7
SK
1346 int status;
1347
1348 if (buf_len == 0)
1349 return;
1350
1351 total_size = buf_len;
1352
fe2a70ee
SK
1353 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1354 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1355 get_fat_cmd.size,
1356 &get_fat_cmd.dma);
1357 if (!get_fat_cmd.va) {
1358 status = -ENOMEM;
1359 dev_err(&adapter->pdev->dev,
1360 "Memory allocation failure while retrieving FAT data\n");
1361 return;
1362 }
1363
311fddc7
SK
1364 spin_lock_bh(&adapter->mcc_lock);
1365
311fddc7
SK
1366 while (total_size) {
1367 buf_size = min(total_size, (u32)60*1024);
1368 total_size -= buf_size;
1369
fe2a70ee
SK
1370 wrb = wrb_from_mccq(adapter);
1371 if (!wrb) {
1372 status = -EBUSY;
311fddc7
SK
1373 goto err;
1374 }
1375 req = get_fat_cmd.va;
311fddc7 1376
fe2a70ee 1377 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
106df1e3
SK
1378 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1379 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1380 &get_fat_cmd);
311fddc7
SK
1381
1382 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1383 req->read_log_offset = cpu_to_le32(log_offset);
1384 req->read_log_length = cpu_to_le32(buf_size);
1385 req->data_buffer_size = cpu_to_le32(buf_size);
1386
1387 status = be_mcc_notify_wait(adapter);
1388 if (!status) {
1389 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1390 memcpy(buf + offset,
1391 resp->data_buffer,
92aa9214 1392 le32_to_cpu(resp->read_log_length));
fe2a70ee 1393 } else {
311fddc7 1394 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
fe2a70ee
SK
1395 goto err;
1396 }
311fddc7
SK
1397 offset += buf_size;
1398 log_offset += buf_size;
1399 }
1400err:
fe2a70ee
SK
1401 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1402 get_fat_cmd.va,
1403 get_fat_cmd.dma);
311fddc7
SK
1404 spin_unlock_bh(&adapter->mcc_lock);
1405}
1406
04b71175
SP
1407/* Uses synchronous mcc */
1408int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1409 char *fw_on_flash)
6b7c5b94 1410{
b31c50a7
SP
1411 struct be_mcc_wrb *wrb;
1412 struct be_cmd_req_get_fw_version *req;
6b7c5b94
SP
1413 int status;
1414
04b71175 1415 spin_lock_bh(&adapter->mcc_lock);
b31c50a7 1416
04b71175
SP
1417 wrb = wrb_from_mccq(adapter);
1418 if (!wrb) {
1419 status = -EBUSY;
1420 goto err;
1421 }
6b7c5b94 1422
04b71175 1423 req = embedded_payload(wrb);
6b7c5b94 1424
106df1e3
SK
1425 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1426 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
04b71175 1427 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
1428 if (!status) {
1429 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
04b71175
SP
1430 strcpy(fw_ver, resp->firmware_version_string);
1431 if (fw_on_flash)
1432 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
6b7c5b94 1433 }
04b71175
SP
1434err:
1435 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1436 return status;
1437}
1438
b31c50a7
SP
1439/* set the EQ delay interval of an EQ to specified value
1440 * Uses async mcc
1441 */
8788fdc2 1442int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
6b7c5b94 1443{
b31c50a7
SP
1444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_modify_eq_delay *req;
713d0394 1446 int status = 0;
6b7c5b94 1447
b31c50a7
SP
1448 spin_lock_bh(&adapter->mcc_lock);
1449
1450 wrb = wrb_from_mccq(adapter);
713d0394
SP
1451 if (!wrb) {
1452 status = -EBUSY;
1453 goto err;
1454 }
b31c50a7 1455 req = embedded_payload(wrb);
6b7c5b94 1456
106df1e3
SK
1457 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1458 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
6b7c5b94
SP
1459
1460 req->num_eq = cpu_to_le32(1);
1461 req->delay[0].eq_id = cpu_to_le32(eq_id);
1462 req->delay[0].phase = 0;
1463 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1464
b31c50a7 1465 be_mcc_notify(adapter);
6b7c5b94 1466
713d0394 1467err:
b31c50a7 1468 spin_unlock_bh(&adapter->mcc_lock);
713d0394 1469 return status;
6b7c5b94
SP
1470}
1471
b31c50a7 1472/* Uses sycnhronous mcc */
8788fdc2 1473int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
6b7c5b94
SP
1474 u32 num, bool untagged, bool promiscuous)
1475{
b31c50a7
SP
1476 struct be_mcc_wrb *wrb;
1477 struct be_cmd_req_vlan_config *req;
6b7c5b94
SP
1478 int status;
1479
b31c50a7
SP
1480 spin_lock_bh(&adapter->mcc_lock);
1481
1482 wrb = wrb_from_mccq(adapter);
713d0394
SP
1483 if (!wrb) {
1484 status = -EBUSY;
1485 goto err;
1486 }
b31c50a7 1487 req = embedded_payload(wrb);
6b7c5b94 1488
106df1e3
SK
1489 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1490 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
6b7c5b94
SP
1491
1492 req->interface_id = if_id;
1493 req->promiscuous = promiscuous;
1494 req->untagged = untagged;
1495 req->num_vlan = num;
1496 if (!promiscuous) {
1497 memcpy(req->normal_vlan, vtag_array,
1498 req->num_vlan * sizeof(vtag_array[0]));
1499 }
1500
b31c50a7 1501 status = be_mcc_notify_wait(adapter);
6b7c5b94 1502
713d0394 1503err:
b31c50a7 1504 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1505 return status;
1506}
1507
5b8821b7 1508int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
6b7c5b94 1509{
6ac7b687 1510 struct be_mcc_wrb *wrb;
5b8821b7
SP
1511 struct be_dma_mem *mem = &adapter->rx_filter;
1512 struct be_cmd_req_rx_filter *req = mem->va;
e7b909a6 1513 int status;
6b7c5b94 1514
8788fdc2 1515 spin_lock_bh(&adapter->mcc_lock);
6ac7b687 1516
b31c50a7 1517 wrb = wrb_from_mccq(adapter);
713d0394
SP
1518 if (!wrb) {
1519 status = -EBUSY;
1520 goto err;
1521 }
5b8821b7 1522 memset(req, 0, sizeof(*req));
106df1e3
SK
1523 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1524 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1525 wrb, mem);
6b7c5b94 1526
5b8821b7
SP
1527 req->if_id = cpu_to_le32(adapter->if_handle);
1528 if (flags & IFF_PROMISC) {
1529 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1530 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1531 if (value == ON)
1532 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
8e7d3f68 1533 BE_IF_FLAGS_VLAN_PROMISCUOUS);
5b8821b7
SP
1534 } else if (flags & IFF_ALLMULTI) {
1535 req->if_flags_mask = req->if_flags =
8e7d3f68 1536 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
5b8821b7 1537 } else {
22bedad3 1538 struct netdev_hw_addr *ha;
5b8821b7 1539 int i = 0;
24307eef 1540
8e7d3f68
SP
1541 req->if_flags_mask = req->if_flags =
1542 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
016f97b1 1543 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
5b8821b7
SP
1544 netdev_for_each_mc_addr(ha, adapter->netdev)
1545 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
6b7c5b94
SP
1546 }
1547
0d1d5875 1548 status = be_mcc_notify_wait(adapter);
713d0394 1549err:
8788fdc2 1550 spin_unlock_bh(&adapter->mcc_lock);
e7b909a6 1551 return status;
6b7c5b94
SP
1552}
1553
b31c50a7 1554/* Uses synchrounous mcc */
8788fdc2 1555int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
6b7c5b94 1556{
b31c50a7
SP
1557 struct be_mcc_wrb *wrb;
1558 struct be_cmd_req_set_flow_control *req;
6b7c5b94
SP
1559 int status;
1560
b31c50a7 1561 spin_lock_bh(&adapter->mcc_lock);
6b7c5b94 1562
b31c50a7 1563 wrb = wrb_from_mccq(adapter);
713d0394
SP
1564 if (!wrb) {
1565 status = -EBUSY;
1566 goto err;
1567 }
b31c50a7 1568 req = embedded_payload(wrb);
6b7c5b94 1569
106df1e3
SK
1570 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1571 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
6b7c5b94
SP
1572
1573 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1574 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1575
b31c50a7 1576 status = be_mcc_notify_wait(adapter);
6b7c5b94 1577
713d0394 1578err:
b31c50a7 1579 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1580 return status;
1581}
1582
b31c50a7 1583/* Uses sycn mcc */
8788fdc2 1584int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
6b7c5b94 1585{
b31c50a7
SP
1586 struct be_mcc_wrb *wrb;
1587 struct be_cmd_req_get_flow_control *req;
6b7c5b94
SP
1588 int status;
1589
b31c50a7 1590 spin_lock_bh(&adapter->mcc_lock);
6b7c5b94 1591
b31c50a7 1592 wrb = wrb_from_mccq(adapter);
713d0394
SP
1593 if (!wrb) {
1594 status = -EBUSY;
1595 goto err;
1596 }
b31c50a7 1597 req = embedded_payload(wrb);
6b7c5b94 1598
106df1e3
SK
1599 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1600 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
6b7c5b94 1601
b31c50a7 1602 status = be_mcc_notify_wait(adapter);
6b7c5b94
SP
1603 if (!status) {
1604 struct be_cmd_resp_get_flow_control *resp =
1605 embedded_payload(wrb);
1606 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1607 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1608 }
1609
713d0394 1610err:
b31c50a7 1611 spin_unlock_bh(&adapter->mcc_lock);
6b7c5b94
SP
1612 return status;
1613}
1614
b31c50a7 1615/* Uses mbox */
3abcdeda
SP
1616int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1617 u32 *mode, u32 *caps)
6b7c5b94 1618{
b31c50a7
SP
1619 struct be_mcc_wrb *wrb;
1620 struct be_cmd_req_query_fw_cfg *req;
6b7c5b94
SP
1621 int status;
1622
2984961c
IV
1623 if (mutex_lock_interruptible(&adapter->mbox_lock))
1624 return -1;
6b7c5b94 1625
b31c50a7
SP
1626 wrb = wrb_from_mbox(adapter);
1627 req = embedded_payload(wrb);
6b7c5b94 1628
106df1e3
SK
1629 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1630 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
6b7c5b94 1631
b31c50a7 1632 status = be_mbox_notify_wait(adapter);
6b7c5b94
SP
1633 if (!status) {
1634 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1635 *port_num = le32_to_cpu(resp->phys_port);
3486be29 1636 *mode = le32_to_cpu(resp->function_mode);
3abcdeda 1637 *caps = le32_to_cpu(resp->function_caps);
6b7c5b94
SP
1638 }
1639
2984961c 1640 mutex_unlock(&adapter->mbox_lock);
6b7c5b94
SP
1641 return status;
1642}
14074eab 1643
b31c50a7 1644/* Uses mbox */
14074eab 1645int be_cmd_reset_function(struct be_adapter *adapter)
1646{
b31c50a7
SP
1647 struct be_mcc_wrb *wrb;
1648 struct be_cmd_req_hdr *req;
14074eab 1649 int status;
1650
2984961c
IV
1651 if (mutex_lock_interruptible(&adapter->mbox_lock))
1652 return -1;
14074eab 1653
b31c50a7
SP
1654 wrb = wrb_from_mbox(adapter);
1655 req = embedded_payload(wrb);
14074eab 1656
106df1e3
SK
1657 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1658 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
14074eab 1659
b31c50a7 1660 status = be_mbox_notify_wait(adapter);
14074eab 1661
2984961c 1662 mutex_unlock(&adapter->mbox_lock);
14074eab 1663 return status;
1664}
84517482 1665
3abcdeda
SP
1666int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1667{
1668 struct be_mcc_wrb *wrb;
1669 struct be_cmd_req_rss_config *req;
5d8bee67
SP
1670 u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
1671 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
3abcdeda
SP
1672 int status;
1673
2984961c
IV
1674 if (mutex_lock_interruptible(&adapter->mbox_lock))
1675 return -1;
3abcdeda
SP
1676
1677 wrb = wrb_from_mbox(adapter);
1678 req = embedded_payload(wrb);
1679
106df1e3
SK
1680 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1681 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
3abcdeda
SP
1682
1683 req->if_id = cpu_to_le32(adapter->if_handle);
1684 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1685 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1686 memcpy(req->cpu_table, rsstable, table_size);
1687 memcpy(req->hash, myhash, sizeof(myhash));
1688 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1689
1690 status = be_mbox_notify_wait(adapter);
1691
2984961c 1692 mutex_unlock(&adapter->mbox_lock);
3abcdeda
SP
1693 return status;
1694}
1695
fad9ab2c
SB
1696/* Uses sync mcc */
1697int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1698 u8 bcn, u8 sts, u8 state)
1699{
1700 struct be_mcc_wrb *wrb;
1701 struct be_cmd_req_enable_disable_beacon *req;
1702 int status;
1703
1704 spin_lock_bh(&adapter->mcc_lock);
1705
1706 wrb = wrb_from_mccq(adapter);
713d0394
SP
1707 if (!wrb) {
1708 status = -EBUSY;
1709 goto err;
1710 }
fad9ab2c
SB
1711 req = embedded_payload(wrb);
1712
106df1e3
SK
1713 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1714 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
fad9ab2c
SB
1715
1716 req->port_num = port_num;
1717 req->beacon_state = state;
1718 req->beacon_duration = bcn;
1719 req->status_duration = sts;
1720
1721 status = be_mcc_notify_wait(adapter);
1722
713d0394 1723err:
fad9ab2c
SB
1724 spin_unlock_bh(&adapter->mcc_lock);
1725 return status;
1726}
1727
1728/* Uses sync mcc */
1729int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1730{
1731 struct be_mcc_wrb *wrb;
1732 struct be_cmd_req_get_beacon_state *req;
1733 int status;
1734
1735 spin_lock_bh(&adapter->mcc_lock);
1736
1737 wrb = wrb_from_mccq(adapter);
713d0394
SP
1738 if (!wrb) {
1739 status = -EBUSY;
1740 goto err;
1741 }
fad9ab2c
SB
1742 req = embedded_payload(wrb);
1743
106df1e3
SK
1744 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1745 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
fad9ab2c
SB
1746
1747 req->port_num = port_num;
1748
1749 status = be_mcc_notify_wait(adapter);
1750 if (!status) {
1751 struct be_cmd_resp_get_beacon_state *resp =
1752 embedded_payload(wrb);
1753 *state = resp->beacon_state;
1754 }
1755
713d0394 1756err:
fad9ab2c
SB
1757 spin_unlock_bh(&adapter->mcc_lock);
1758 return status;
1759}
1760
485bf569
SN
1761int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1762 u32 data_size, u32 data_offset, const char *obj_name,
1763 u32 *data_written, u8 *addn_status)
1764{
1765 struct be_mcc_wrb *wrb;
1766 struct lancer_cmd_req_write_object *req;
1767 struct lancer_cmd_resp_write_object *resp;
1768 void *ctxt = NULL;
1769 int status;
1770
1771 spin_lock_bh(&adapter->mcc_lock);
1772 adapter->flash_status = 0;
1773
1774 wrb = wrb_from_mccq(adapter);
1775 if (!wrb) {
1776 status = -EBUSY;
1777 goto err_unlock;
1778 }
1779
1780 req = embedded_payload(wrb);
1781
106df1e3 1782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
485bf569 1783 OPCODE_COMMON_WRITE_OBJECT,
106df1e3
SK
1784 sizeof(struct lancer_cmd_req_write_object), wrb,
1785 NULL);
485bf569
SN
1786
1787 ctxt = &req->context;
1788 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1789 write_length, ctxt, data_size);
1790
1791 if (data_size == 0)
1792 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1793 eof, ctxt, 1);
1794 else
1795 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1796 eof, ctxt, 0);
1797
1798 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1799 req->write_offset = cpu_to_le32(data_offset);
1800 strcpy(req->object_name, obj_name);
1801 req->descriptor_count = cpu_to_le32(1);
1802 req->buf_len = cpu_to_le32(data_size);
1803 req->addr_low = cpu_to_le32((cmd->dma +
1804 sizeof(struct lancer_cmd_req_write_object))
1805 & 0xFFFFFFFF);
1806 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1807 sizeof(struct lancer_cmd_req_write_object)));
1808
1809 be_mcc_notify(adapter);
1810 spin_unlock_bh(&adapter->mcc_lock);
1811
1812 if (!wait_for_completion_timeout(&adapter->flash_compl,
1813 msecs_to_jiffies(12000)))
1814 status = -1;
1815 else
1816 status = adapter->flash_status;
1817
1818 resp = embedded_payload(wrb);
1819 if (!status) {
1820 *data_written = le32_to_cpu(resp->actual_write_len);
1821 } else {
1822 *addn_status = resp->additional_status;
1823 status = resp->status;
1824 }
1825
1826 return status;
1827
1828err_unlock:
1829 spin_unlock_bh(&adapter->mcc_lock);
1830 return status;
1831}
1832
84517482
AK
1833int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1834 u32 flash_type, u32 flash_opcode, u32 buf_size)
1835{
b31c50a7 1836 struct be_mcc_wrb *wrb;
3f0d4560 1837 struct be_cmd_write_flashrom *req;
84517482
AK
1838 int status;
1839
b31c50a7 1840 spin_lock_bh(&adapter->mcc_lock);
dd131e76 1841 adapter->flash_status = 0;
b31c50a7
SP
1842
1843 wrb = wrb_from_mccq(adapter);
713d0394
SP
1844 if (!wrb) {
1845 status = -EBUSY;
2892d9c2 1846 goto err_unlock;
713d0394
SP
1847 }
1848 req = cmd->va;
84517482 1849
106df1e3
SK
1850 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1851 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
84517482
AK
1852
1853 req->params.op_type = cpu_to_le32(flash_type);
1854 req->params.op_code = cpu_to_le32(flash_opcode);
1855 req->params.data_buf_size = cpu_to_le32(buf_size);
1856
dd131e76
SB
1857 be_mcc_notify(adapter);
1858 spin_unlock_bh(&adapter->mcc_lock);
1859
1860 if (!wait_for_completion_timeout(&adapter->flash_compl,
e2edb7d5 1861 msecs_to_jiffies(40000)))
dd131e76
SB
1862 status = -1;
1863 else
1864 status = adapter->flash_status;
84517482 1865
2892d9c2
DC
1866 return status;
1867
1868err_unlock:
1869 spin_unlock_bh(&adapter->mcc_lock);
84517482
AK
1870 return status;
1871}
fa9a6fed 1872
3f0d4560
AK
1873int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1874 int offset)
fa9a6fed
SB
1875{
1876 struct be_mcc_wrb *wrb;
1877 struct be_cmd_write_flashrom *req;
1878 int status;
1879
1880 spin_lock_bh(&adapter->mcc_lock);
1881
1882 wrb = wrb_from_mccq(adapter);
713d0394
SP
1883 if (!wrb) {
1884 status = -EBUSY;
1885 goto err;
1886 }
fa9a6fed
SB
1887 req = embedded_payload(wrb);
1888
106df1e3
SK
1889 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1890 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
fa9a6fed 1891
3f0d4560 1892 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
fa9a6fed 1893 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
8b93b710
AK
1894 req->params.offset = cpu_to_le32(offset);
1895 req->params.data_buf_size = cpu_to_le32(0x4);
fa9a6fed
SB
1896
1897 status = be_mcc_notify_wait(adapter);
1898 if (!status)
1899 memcpy(flashed_crc, req->params.data_buf, 4);
1900
713d0394 1901err:
fa9a6fed
SB
1902 spin_unlock_bh(&adapter->mcc_lock);
1903 return status;
1904}
71d8d1b5 1905
c196b02c 1906int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
71d8d1b5
AK
1907 struct be_dma_mem *nonemb_cmd)
1908{
1909 struct be_mcc_wrb *wrb;
1910 struct be_cmd_req_acpi_wol_magic_config *req;
71d8d1b5
AK
1911 int status;
1912
1913 spin_lock_bh(&adapter->mcc_lock);
1914
1915 wrb = wrb_from_mccq(adapter);
1916 if (!wrb) {
1917 status = -EBUSY;
1918 goto err;
1919 }
1920 req = nonemb_cmd->va;
71d8d1b5 1921
106df1e3
SK
1922 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1923 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
1924 nonemb_cmd);
71d8d1b5
AK
1925 memcpy(req->magic_mac, mac, ETH_ALEN);
1926
71d8d1b5
AK
1927 status = be_mcc_notify_wait(adapter);
1928
1929err:
1930 spin_unlock_bh(&adapter->mcc_lock);
1931 return status;
1932}
ff33a6e2 1933
fced9999
SB
1934int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1935 u8 loopback_type, u8 enable)
1936{
1937 struct be_mcc_wrb *wrb;
1938 struct be_cmd_req_set_lmode *req;
1939 int status;
1940
1941 spin_lock_bh(&adapter->mcc_lock);
1942
1943 wrb = wrb_from_mccq(adapter);
1944 if (!wrb) {
1945 status = -EBUSY;
1946 goto err;
1947 }
1948
1949 req = embedded_payload(wrb);
1950
106df1e3
SK
1951 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1952 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
1953 NULL);
fced9999
SB
1954
1955 req->src_port = port_num;
1956 req->dest_port = port_num;
1957 req->loopback_type = loopback_type;
1958 req->loopback_state = enable;
1959
1960 status = be_mcc_notify_wait(adapter);
1961err:
1962 spin_unlock_bh(&adapter->mcc_lock);
1963 return status;
1964}
1965
ff33a6e2
S
1966int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1967 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1968{
1969 struct be_mcc_wrb *wrb;
1970 struct be_cmd_req_loopback_test *req;
1971 int status;
1972
1973 spin_lock_bh(&adapter->mcc_lock);
1974
1975 wrb = wrb_from_mccq(adapter);
1976 if (!wrb) {
1977 status = -EBUSY;
1978 goto err;
1979 }
1980
1981 req = embedded_payload(wrb);
1982
106df1e3
SK
1983 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1984 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
3ffd0515 1985 req->hdr.timeout = cpu_to_le32(4);
ff33a6e2
S
1986
1987 req->pattern = cpu_to_le64(pattern);
1988 req->src_port = cpu_to_le32(port_num);
1989 req->dest_port = cpu_to_le32(port_num);
1990 req->pkt_size = cpu_to_le32(pkt_size);
1991 req->num_pkts = cpu_to_le32(num_pkts);
1992 req->loopback_type = cpu_to_le32(loopback_type);
1993
1994 status = be_mcc_notify_wait(adapter);
1995 if (!status) {
1996 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1997 status = le32_to_cpu(resp->status);
1998 }
1999
2000err:
2001 spin_unlock_bh(&adapter->mcc_lock);
2002 return status;
2003}
2004
2005int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2006 u32 byte_cnt, struct be_dma_mem *cmd)
2007{
2008 struct be_mcc_wrb *wrb;
2009 struct be_cmd_req_ddrdma_test *req;
ff33a6e2
S
2010 int status;
2011 int i, j = 0;
2012
2013 spin_lock_bh(&adapter->mcc_lock);
2014
2015 wrb = wrb_from_mccq(adapter);
2016 if (!wrb) {
2017 status = -EBUSY;
2018 goto err;
2019 }
2020 req = cmd->va;
106df1e3
SK
2021 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2022 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
ff33a6e2
S
2023
2024 req->pattern = cpu_to_le64(pattern);
2025 req->byte_count = cpu_to_le32(byte_cnt);
2026 for (i = 0; i < byte_cnt; i++) {
2027 req->snd_buff[i] = (u8)(pattern >> (j*8));
2028 j++;
2029 if (j > 7)
2030 j = 0;
2031 }
2032
2033 status = be_mcc_notify_wait(adapter);
2034
2035 if (!status) {
2036 struct be_cmd_resp_ddrdma_test *resp;
2037 resp = cmd->va;
2038 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2039 resp->snd_err) {
2040 status = -1;
2041 }
2042 }
2043
2044err:
2045 spin_unlock_bh(&adapter->mcc_lock);
2046 return status;
2047}
368c0ca2 2048
c196b02c 2049int be_cmd_get_seeprom_data(struct be_adapter *adapter,
368c0ca2
SB
2050 struct be_dma_mem *nonemb_cmd)
2051{
2052 struct be_mcc_wrb *wrb;
2053 struct be_cmd_req_seeprom_read *req;
2054 struct be_sge *sge;
2055 int status;
2056
2057 spin_lock_bh(&adapter->mcc_lock);
2058
2059 wrb = wrb_from_mccq(adapter);
e45ff01d
AK
2060 if (!wrb) {
2061 status = -EBUSY;
2062 goto err;
2063 }
368c0ca2
SB
2064 req = nonemb_cmd->va;
2065 sge = nonembedded_sgl(wrb);
2066
106df1e3
SK
2067 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2068 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2069 nonemb_cmd);
368c0ca2
SB
2070
2071 status = be_mcc_notify_wait(adapter);
2072
e45ff01d 2073err:
368c0ca2
SB
2074 spin_unlock_bh(&adapter->mcc_lock);
2075 return status;
2076}
ee3cb629 2077
306f1348
SP
2078int be_cmd_get_phy_info(struct be_adapter *adapter,
2079 struct be_phy_info *phy_info)
ee3cb629
AK
2080{
2081 struct be_mcc_wrb *wrb;
2082 struct be_cmd_req_get_phy_info *req;
306f1348 2083 struct be_dma_mem cmd;
ee3cb629
AK
2084 int status;
2085
2086 spin_lock_bh(&adapter->mcc_lock);
2087
2088 wrb = wrb_from_mccq(adapter);
2089 if (!wrb) {
2090 status = -EBUSY;
2091 goto err;
2092 }
306f1348
SP
2093 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2094 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2095 &cmd.dma);
2096 if (!cmd.va) {
2097 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2098 status = -ENOMEM;
2099 goto err;
2100 }
ee3cb629 2101
306f1348 2102 req = cmd.va;
ee3cb629 2103
106df1e3
SK
2104 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2105 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2106 wrb, &cmd);
ee3cb629
AK
2107
2108 status = be_mcc_notify_wait(adapter);
306f1348
SP
2109 if (!status) {
2110 struct be_phy_info *resp_phy_info =
2111 cmd.va + sizeof(struct be_cmd_req_hdr);
2112 phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
2113 phy_info->interface_type =
2114 le16_to_cpu(resp_phy_info->interface_type);
2115 }
2116 pci_free_consistent(adapter->pdev, cmd.size,
2117 cmd.va, cmd.dma);
ee3cb629
AK
2118err:
2119 spin_unlock_bh(&adapter->mcc_lock);
2120 return status;
2121}
e1d18735
AK
2122
2123int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2124{
2125 struct be_mcc_wrb *wrb;
2126 struct be_cmd_req_set_qos *req;
2127 int status;
2128
2129 spin_lock_bh(&adapter->mcc_lock);
2130
2131 wrb = wrb_from_mccq(adapter);
2132 if (!wrb) {
2133 status = -EBUSY;
2134 goto err;
2135 }
2136
2137 req = embedded_payload(wrb);
2138
106df1e3
SK
2139 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2140 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
e1d18735
AK
2141
2142 req->hdr.domain = domain;
6bff57a7
AK
2143 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2144 req->max_bps_nic = cpu_to_le32(bps);
e1d18735
AK
2145
2146 status = be_mcc_notify_wait(adapter);
2147
2148err:
2149 spin_unlock_bh(&adapter->mcc_lock);
2150 return status;
2151}
9e1453c5
AK
2152
2153int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2154{
2155 struct be_mcc_wrb *wrb;
2156 struct be_cmd_req_cntl_attribs *req;
2157 struct be_cmd_resp_cntl_attribs *resp;
9e1453c5
AK
2158 int status;
2159 int payload_len = max(sizeof(*req), sizeof(*resp));
2160 struct mgmt_controller_attrib *attribs;
2161 struct be_dma_mem attribs_cmd;
2162
2163 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2164 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2165 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2166 &attribs_cmd.dma);
2167 if (!attribs_cmd.va) {
2168 dev_err(&adapter->pdev->dev,
2169 "Memory allocation failure\n");
2170 return -ENOMEM;
2171 }
2172
2173 if (mutex_lock_interruptible(&adapter->mbox_lock))
2174 return -1;
2175
2176 wrb = wrb_from_mbox(adapter);
2177 if (!wrb) {
2178 status = -EBUSY;
2179 goto err;
2180 }
2181 req = attribs_cmd.va;
9e1453c5 2182
106df1e3
SK
2183 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2184 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2185 &attribs_cmd);
9e1453c5
AK
2186
2187 status = be_mbox_notify_wait(adapter);
2188 if (!status) {
43d620c8 2189 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
9e1453c5
AK
2190 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2191 }
2192
2193err:
2194 mutex_unlock(&adapter->mbox_lock);
2195 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2196 attribs_cmd.dma);
2197 return status;
2198}
2e588f84
SP
2199
2200/* Uses mbox */
2dc1deb6 2201int be_cmd_req_native_mode(struct be_adapter *adapter)
2e588f84
SP
2202{
2203 struct be_mcc_wrb *wrb;
2204 struct be_cmd_req_set_func_cap *req;
2205 int status;
2206
2207 if (mutex_lock_interruptible(&adapter->mbox_lock))
2208 return -1;
2209
2210 wrb = wrb_from_mbox(adapter);
2211 if (!wrb) {
2212 status = -EBUSY;
2213 goto err;
2214 }
2215
2216 req = embedded_payload(wrb);
2217
106df1e3
SK
2218 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2219 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
2e588f84
SP
2220
2221 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2222 CAPABILITY_BE3_NATIVE_ERX_API);
2223 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2224
2225 status = be_mbox_notify_wait(adapter);
2226 if (!status) {
2227 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2228 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2229 CAPABILITY_BE3_NATIVE_ERX_API;
2230 }
2231err:
2232 mutex_unlock(&adapter->mbox_lock);
2233 return status;
2234}