]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/freescale/gianfar.c
gianfar: Fix RXICr/TXICr programming for multi-queue mode
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / freescale / gianfar.c
CommitLineData
0bbaf069 1/*
3396c782 2 * drivers/net/ethernet/freescale/gianfar.c
1da177e4
LT
3 *
4 * Gianfar Ethernet Driver
7f7f5316
AF
5 * This driver is designed for the non-CPM ethernet controllers
6 * on the 85xx and 83xx family of integrated processors
1da177e4
LT
7 * Based on 8260_io/fcc_enet.c
8 *
9 * Author: Andy Fleming
4c8d3d99 10 * Maintainer: Kumar Gala
a12f801d 11 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
1da177e4 12 *
6c43e046 13 * Copyright 2002-2009, 2011 Freescale Semiconductor, Inc.
a12f801d 14 * Copyright 2007 MontaVista Software, Inc.
1da177e4
LT
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * Gianfar: AKA Lambda Draconis, "Dragon"
22 * RA 11 31 24.2
23 * Dec +69 19 52
24 * V 3.84
25 * B-V +1.62
26 *
27 * Theory of operation
0bbaf069 28 *
b31a1d8b
AF
29 * The driver is initialized through of_device. Configuration information
30 * is therefore conveyed through an OF-style device tree.
1da177e4
LT
31 *
32 * The Gianfar Ethernet Controller uses a ring of buffer
33 * descriptors. The beginning is indicated by a register
0bbaf069
KG
34 * pointing to the physical address of the start of the ring.
35 * The end is determined by a "wrap" bit being set in the
1da177e4
LT
36 * last descriptor of the ring.
37 *
38 * When a packet is received, the RXF bit in the
0bbaf069 39 * IEVENT register is set, triggering an interrupt when the
1da177e4
LT
40 * corresponding bit in the IMASK register is also set (if
41 * interrupt coalescing is active, then the interrupt may not
42 * happen immediately, but will wait until either a set number
bb40dcbb 43 * of frames or amount of time have passed). In NAPI, the
1da177e4 44 * interrupt handler will signal there is work to be done, and
0aa1538f 45 * exit. This method will start at the last known empty
0bbaf069 46 * descriptor, and process every subsequent descriptor until there
1da177e4
LT
47 * are none left with data (NAPI will stop after a set number of
48 * packets to give time to other tasks, but will eventually
49 * process all the packets). The data arrives inside a
50 * pre-allocated skb, and so after the skb is passed up to the
51 * stack, a new skb must be allocated, and the address field in
52 * the buffer descriptor must be updated to indicate this new
53 * skb.
54 *
55 * When the kernel requests that a packet be transmitted, the
56 * driver starts where it left off last time, and points the
57 * descriptor at the buffer which was passed in. The driver
58 * then informs the DMA engine that there are packets ready to
59 * be transmitted. Once the controller is finished transmitting
60 * the packet, an interrupt may be triggered (under the same
61 * conditions as for reception, but depending on the TXF bit).
62 * The driver then cleans up the buffer.
63 */
64
59deab26
JP
65#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
66#define DEBUG
67
1da177e4 68#include <linux/kernel.h>
1da177e4
LT
69#include <linux/string.h>
70#include <linux/errno.h>
bb40dcbb 71#include <linux/unistd.h>
1da177e4
LT
72#include <linux/slab.h>
73#include <linux/interrupt.h>
74#include <linux/init.h>
75#include <linux/delay.h>
76#include <linux/netdevice.h>
77#include <linux/etherdevice.h>
78#include <linux/skbuff.h>
0bbaf069 79#include <linux/if_vlan.h>
1da177e4
LT
80#include <linux/spinlock.h>
81#include <linux/mm.h>
fe192a49 82#include <linux/of_mdio.h>
b31a1d8b 83#include <linux/of_platform.h>
0bbaf069
KG
84#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
9c07b884 87#include <linux/in.h>
cc772ab7 88#include <linux/net_tstamp.h>
1da177e4
LT
89
90#include <asm/io.h>
7d350977 91#include <asm/reg.h>
1da177e4
LT
92#include <asm/irq.h>
93#include <asm/uaccess.h>
94#include <linux/module.h>
1da177e4
LT
95#include <linux/dma-mapping.h>
96#include <linux/crc32.h>
bb40dcbb
AF
97#include <linux/mii.h>
98#include <linux/phy.h>
b31a1d8b
AF
99#include <linux/phy_fixed.h>
100#include <linux/of.h>
4b6ba8aa 101#include <linux/of_net.h>
1da177e4
LT
102
103#include "gianfar.h"
1577ecef 104#include "fsl_pq_mdio.h"
1da177e4
LT
105
106#define TX_TIMEOUT (1*HZ)
1da177e4 107
7f7f5316 108const char gfar_driver_version[] = "1.3";
1da177e4 109
1da177e4
LT
110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
ab939905 112static void gfar_reset_task(struct work_struct *work);
1da177e4
LT
113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
815b97c6 115struct sk_buff *gfar_new_skb(struct net_device *dev);
a12f801d 116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6 117 struct sk_buff *skb);
1da177e4
LT
118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
7d12e780
DH
120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
1da177e4
LT
123static void adjust_link(struct net_device *dev);
124static void init_registers(struct net_device *dev);
125static int init_phy(struct net_device *dev);
74888760 126static int gfar_probe(struct platform_device *ofdev);
2dc11581 127static int gfar_remove(struct platform_device *ofdev);
bb40dcbb 128static void free_skb_resources(struct gfar_private *priv);
1da177e4
LT
129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
d3c12873 131static void gfar_configure_serdes(struct net_device *dev);
bea3348e 132static int gfar_poll(struct napi_struct *napi, int budget);
f2d71c2d
VW
133#ifdef CONFIG_NET_POLL_CONTROLLER
134static void gfar_netpoll(struct net_device *dev);
135#endif
a12f801d
SG
136int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
137static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
2c2db48a 138static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
cd754a57 139 int amount_pull, struct napi_struct *napi);
7f7f5316 140void gfar_halt(struct net_device *dev);
d87eb127 141static void gfar_halt_nodisable(struct net_device *dev);
7f7f5316
AF
142void gfar_start(struct net_device *dev);
143static void gfar_clear_exact_match(struct net_device *dev);
b6bc7650
JP
144static void gfar_set_mac_for_addr(struct net_device *dev, int num,
145 const u8 *addr);
26ccfc37 146static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
1da177e4 147
1da177e4
LT
148MODULE_AUTHOR("Freescale Semiconductor, Inc");
149MODULE_DESCRIPTION("Gianfar Ethernet Driver");
150MODULE_LICENSE("GPL");
151
a12f801d 152static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
8a102fe0
AV
153 dma_addr_t buf)
154{
8a102fe0
AV
155 u32 lstatus;
156
157 bdp->bufPtr = buf;
158
159 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
a12f801d 160 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
8a102fe0
AV
161 lstatus |= BD_LFLAG(RXBD_WRAP);
162
163 eieio();
164
165 bdp->lstatus = lstatus;
166}
167
8728327e 168static int gfar_init_bds(struct net_device *ndev)
826aa4a0 169{
8728327e 170 struct gfar_private *priv = netdev_priv(ndev);
a12f801d
SG
171 struct gfar_priv_tx_q *tx_queue = NULL;
172 struct gfar_priv_rx_q *rx_queue = NULL;
826aa4a0
AV
173 struct txbd8 *txbdp;
174 struct rxbd8 *rxbdp;
fba4ed03 175 int i, j;
a12f801d 176
fba4ed03
SG
177 for (i = 0; i < priv->num_tx_queues; i++) {
178 tx_queue = priv->tx_queue[i];
179 /* Initialize some variables in our dev structure */
180 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
181 tx_queue->dirty_tx = tx_queue->tx_bd_base;
182 tx_queue->cur_tx = tx_queue->tx_bd_base;
183 tx_queue->skb_curtx = 0;
184 tx_queue->skb_dirtytx = 0;
185
186 /* Initialize Transmit Descriptor Ring */
187 txbdp = tx_queue->tx_bd_base;
188 for (j = 0; j < tx_queue->tx_ring_size; j++) {
189 txbdp->lstatus = 0;
190 txbdp->bufPtr = 0;
191 txbdp++;
192 }
8728327e 193
fba4ed03
SG
194 /* Set the last descriptor in the ring to indicate wrap */
195 txbdp--;
196 txbdp->status |= TXBD_WRAP;
8728327e
AV
197 }
198
fba4ed03
SG
199 for (i = 0; i < priv->num_rx_queues; i++) {
200 rx_queue = priv->rx_queue[i];
201 rx_queue->cur_rx = rx_queue->rx_bd_base;
202 rx_queue->skb_currx = 0;
203 rxbdp = rx_queue->rx_bd_base;
8728327e 204
fba4ed03
SG
205 for (j = 0; j < rx_queue->rx_ring_size; j++) {
206 struct sk_buff *skb = rx_queue->rx_skbuff[j];
8728327e 207
fba4ed03
SG
208 if (skb) {
209 gfar_init_rxbdp(rx_queue, rxbdp,
210 rxbdp->bufPtr);
211 } else {
212 skb = gfar_new_skb(ndev);
213 if (!skb) {
59deab26 214 netdev_err(ndev, "Can't allocate RX buffers\n");
fba4ed03
SG
215 goto err_rxalloc_fail;
216 }
217 rx_queue->rx_skbuff[j] = skb;
218
219 gfar_new_rxbdp(rx_queue, rxbdp, skb);
8728327e 220 }
8728327e 221
fba4ed03 222 rxbdp++;
8728327e
AV
223 }
224
8728327e
AV
225 }
226
227 return 0;
fba4ed03
SG
228
229err_rxalloc_fail:
230 free_skb_resources(priv);
231 return -ENOMEM;
8728327e
AV
232}
233
234static int gfar_alloc_skb_resources(struct net_device *ndev)
235{
826aa4a0 236 void *vaddr;
fba4ed03
SG
237 dma_addr_t addr;
238 int i, j, k;
826aa4a0
AV
239 struct gfar_private *priv = netdev_priv(ndev);
240 struct device *dev = &priv->ofdev->dev;
a12f801d
SG
241 struct gfar_priv_tx_q *tx_queue = NULL;
242 struct gfar_priv_rx_q *rx_queue = NULL;
243
fba4ed03
SG
244 priv->total_tx_ring_size = 0;
245 for (i = 0; i < priv->num_tx_queues; i++)
246 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
247
248 priv->total_rx_ring_size = 0;
249 for (i = 0; i < priv->num_rx_queues; i++)
250 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
826aa4a0
AV
251
252 /* Allocate memory for the buffer descriptors */
8728327e 253 vaddr = dma_alloc_coherent(dev,
fba4ed03
SG
254 sizeof(struct txbd8) * priv->total_tx_ring_size +
255 sizeof(struct rxbd8) * priv->total_rx_ring_size,
256 &addr, GFP_KERNEL);
826aa4a0 257 if (!vaddr) {
59deab26
JP
258 netif_err(priv, ifup, ndev,
259 "Could not allocate buffer descriptors!\n");
826aa4a0
AV
260 return -ENOMEM;
261 }
262
fba4ed03
SG
263 for (i = 0; i < priv->num_tx_queues; i++) {
264 tx_queue = priv->tx_queue[i];
43d620c8 265 tx_queue->tx_bd_base = vaddr;
fba4ed03
SG
266 tx_queue->tx_bd_dma_base = addr;
267 tx_queue->dev = ndev;
268 /* enet DMA only understands physical addresses */
269 addr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
270 vaddr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
271 }
826aa4a0 272
826aa4a0 273 /* Start the rx descriptor ring where the tx ring leaves off */
fba4ed03
SG
274 for (i = 0; i < priv->num_rx_queues; i++) {
275 rx_queue = priv->rx_queue[i];
43d620c8 276 rx_queue->rx_bd_base = vaddr;
fba4ed03
SG
277 rx_queue->rx_bd_dma_base = addr;
278 rx_queue->dev = ndev;
279 addr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
280 vaddr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
281 }
826aa4a0
AV
282
283 /* Setup the skbuff rings */
fba4ed03
SG
284 for (i = 0; i < priv->num_tx_queues; i++) {
285 tx_queue = priv->tx_queue[i];
286 tx_queue->tx_skbuff = kmalloc(sizeof(*tx_queue->tx_skbuff) *
a12f801d 287 tx_queue->tx_ring_size, GFP_KERNEL);
fba4ed03 288 if (!tx_queue->tx_skbuff) {
59deab26
JP
289 netif_err(priv, ifup, ndev,
290 "Could not allocate tx_skbuff\n");
fba4ed03
SG
291 goto cleanup;
292 }
826aa4a0 293
fba4ed03
SG
294 for (k = 0; k < tx_queue->tx_ring_size; k++)
295 tx_queue->tx_skbuff[k] = NULL;
296 }
826aa4a0 297
fba4ed03
SG
298 for (i = 0; i < priv->num_rx_queues; i++) {
299 rx_queue = priv->rx_queue[i];
300 rx_queue->rx_skbuff = kmalloc(sizeof(*rx_queue->rx_skbuff) *
a12f801d 301 rx_queue->rx_ring_size, GFP_KERNEL);
826aa4a0 302
fba4ed03 303 if (!rx_queue->rx_skbuff) {
59deab26
JP
304 netif_err(priv, ifup, ndev,
305 "Could not allocate rx_skbuff\n");
fba4ed03
SG
306 goto cleanup;
307 }
308
309 for (j = 0; j < rx_queue->rx_ring_size; j++)
310 rx_queue->rx_skbuff[j] = NULL;
311 }
826aa4a0 312
8728327e
AV
313 if (gfar_init_bds(ndev))
314 goto cleanup;
826aa4a0
AV
315
316 return 0;
317
318cleanup:
319 free_skb_resources(priv);
320 return -ENOMEM;
321}
322
fba4ed03
SG
323static void gfar_init_tx_rx_base(struct gfar_private *priv)
324{
46ceb60c 325 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 326 u32 __iomem *baddr;
fba4ed03
SG
327 int i;
328
329 baddr = &regs->tbase0;
330 for(i = 0; i < priv->num_tx_queues; i++) {
331 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
332 baddr += 2;
333 }
334
335 baddr = &regs->rbase0;
336 for(i = 0; i < priv->num_rx_queues; i++) {
337 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
338 baddr += 2;
339 }
340}
341
826aa4a0
AV
342static void gfar_init_mac(struct net_device *ndev)
343{
344 struct gfar_private *priv = netdev_priv(ndev);
46ceb60c 345 struct gfar __iomem *regs = priv->gfargrp[0].regs;
826aa4a0
AV
346 u32 rctrl = 0;
347 u32 tctrl = 0;
348 u32 attrs = 0;
349
fba4ed03
SG
350 /* write the tx/rx base registers */
351 gfar_init_tx_rx_base(priv);
32c513bc 352
826aa4a0 353 /* Configure the coalescing support */
46ceb60c 354 gfar_configure_coalescing(priv, 0xFF, 0xFF);
fba4ed03 355
1ccb8389 356 if (priv->rx_filer_enable) {
fba4ed03 357 rctrl |= RCTRL_FILREN;
1ccb8389
SG
358 /* Program the RIR0 reg with the required distribution */
359 gfar_write(&regs->rir0, DEFAULT_RIR0);
360 }
826aa4a0 361
8b3afe95 362 if (ndev->features & NETIF_F_RXCSUM)
826aa4a0
AV
363 rctrl |= RCTRL_CHECKSUMMING;
364
365 if (priv->extended_hash) {
366 rctrl |= RCTRL_EXTHASH;
367
368 gfar_clear_exact_match(ndev);
369 rctrl |= RCTRL_EMEN;
370 }
371
372 if (priv->padding) {
373 rctrl &= ~RCTRL_PAL_MASK;
374 rctrl |= RCTRL_PADDING(priv->padding);
375 }
376
cc772ab7
MR
377 /* Insert receive time stamps into padding alignment bytes */
378 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
379 rctrl &= ~RCTRL_PAL_MASK;
97553f7f 380 rctrl |= RCTRL_PADDING(8);
cc772ab7
MR
381 priv->padding = 8;
382 }
383
97553f7f
MR
384 /* Enable HW time stamping if requested from user space */
385 if (priv->hwts_rx_en)
386 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
387
87c288c6 388 if (ndev->features & NETIF_F_HW_VLAN_RX)
b852b720 389 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
826aa4a0
AV
390
391 /* Init rctrl based on our settings */
392 gfar_write(&regs->rctrl, rctrl);
393
394 if (ndev->features & NETIF_F_IP_CSUM)
395 tctrl |= TCTRL_INIT_CSUM;
396
fba4ed03
SG
397 tctrl |= TCTRL_TXSCHED_PRIO;
398
826aa4a0
AV
399 gfar_write(&regs->tctrl, tctrl);
400
401 /* Set the extraction length and index */
402 attrs = ATTRELI_EL(priv->rx_stash_size) |
403 ATTRELI_EI(priv->rx_stash_index);
404
405 gfar_write(&regs->attreli, attrs);
406
407 /* Start with defaults, and add stashing or locking
408 * depending on the approprate variables */
409 attrs = ATTR_INIT_SETTINGS;
410
411 if (priv->bd_stash_en)
412 attrs |= ATTR_BDSTASH;
413
414 if (priv->rx_stash_size != 0)
415 attrs |= ATTR_BUFSTASH;
416
417 gfar_write(&regs->attr, attrs);
418
419 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
420 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
421 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
422}
423
a7f38041
SG
424static struct net_device_stats *gfar_get_stats(struct net_device *dev)
425{
426 struct gfar_private *priv = netdev_priv(dev);
a7f38041
SG
427 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
428 unsigned long tx_packets = 0, tx_bytes = 0;
429 int i = 0;
430
431 for (i = 0; i < priv->num_rx_queues; i++) {
432 rx_packets += priv->rx_queue[i]->stats.rx_packets;
433 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
434 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
435 }
436
437 dev->stats.rx_packets = rx_packets;
438 dev->stats.rx_bytes = rx_bytes;
439 dev->stats.rx_dropped = rx_dropped;
440
441 for (i = 0; i < priv->num_tx_queues; i++) {
1ac9ad13
ED
442 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
443 tx_packets += priv->tx_queue[i]->stats.tx_packets;
a7f38041
SG
444 }
445
446 dev->stats.tx_bytes = tx_bytes;
447 dev->stats.tx_packets = tx_packets;
448
449 return &dev->stats;
450}
451
26ccfc37
AF
452static const struct net_device_ops gfar_netdev_ops = {
453 .ndo_open = gfar_enet_open,
454 .ndo_start_xmit = gfar_start_xmit,
455 .ndo_stop = gfar_close,
456 .ndo_change_mtu = gfar_change_mtu,
8b3afe95 457 .ndo_set_features = gfar_set_features,
afc4b13d 458 .ndo_set_rx_mode = gfar_set_multi,
26ccfc37
AF
459 .ndo_tx_timeout = gfar_timeout,
460 .ndo_do_ioctl = gfar_ioctl,
a7f38041 461 .ndo_get_stats = gfar_get_stats,
240c102d
BH
462 .ndo_set_mac_address = eth_mac_addr,
463 .ndo_validate_addr = eth_validate_addr,
26ccfc37
AF
464#ifdef CONFIG_NET_POLL_CONTROLLER
465 .ndo_poll_controller = gfar_netpoll,
466#endif
467};
468
fba4ed03
SG
469void lock_rx_qs(struct gfar_private *priv)
470{
471 int i = 0x0;
472
473 for (i = 0; i < priv->num_rx_queues; i++)
474 spin_lock(&priv->rx_queue[i]->rxlock);
475}
476
477void lock_tx_qs(struct gfar_private *priv)
478{
479 int i = 0x0;
480
481 for (i = 0; i < priv->num_tx_queues; i++)
482 spin_lock(&priv->tx_queue[i]->txlock);
483}
484
485void unlock_rx_qs(struct gfar_private *priv)
486{
487 int i = 0x0;
488
489 for (i = 0; i < priv->num_rx_queues; i++)
490 spin_unlock(&priv->rx_queue[i]->rxlock);
491}
492
493void unlock_tx_qs(struct gfar_private *priv)
494{
495 int i = 0x0;
496
497 for (i = 0; i < priv->num_tx_queues; i++)
498 spin_unlock(&priv->tx_queue[i]->txlock);
499}
500
87c288c6
JP
501static bool gfar_is_vlan_on(struct gfar_private *priv)
502{
503 return (priv->ndev->features & NETIF_F_HW_VLAN_RX) ||
504 (priv->ndev->features & NETIF_F_HW_VLAN_TX);
505}
506
7f7f5316
AF
507/* Returns 1 if incoming frames use an FCB */
508static inline int gfar_uses_fcb(struct gfar_private *priv)
0bbaf069 509{
87c288c6
JP
510 return gfar_is_vlan_on(priv) ||
511 (priv->ndev->features & NETIF_F_RXCSUM) ||
cc772ab7 512 (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER);
0bbaf069 513}
bb40dcbb 514
fba4ed03
SG
515static void free_tx_pointers(struct gfar_private *priv)
516{
517 int i = 0;
518
519 for (i = 0; i < priv->num_tx_queues; i++)
520 kfree(priv->tx_queue[i]);
521}
522
523static void free_rx_pointers(struct gfar_private *priv)
524{
525 int i = 0;
526
527 for (i = 0; i < priv->num_rx_queues; i++)
528 kfree(priv->rx_queue[i]);
529}
530
46ceb60c
SG
531static void unmap_group_regs(struct gfar_private *priv)
532{
533 int i = 0;
534
535 for (i = 0; i < MAXGROUPS; i++)
536 if (priv->gfargrp[i].regs)
537 iounmap(priv->gfargrp[i].regs);
538}
539
540static void disable_napi(struct gfar_private *priv)
541{
542 int i = 0;
543
544 for (i = 0; i < priv->num_grps; i++)
545 napi_disable(&priv->gfargrp[i].napi);
546}
547
548static void enable_napi(struct gfar_private *priv)
549{
550 int i = 0;
551
552 for (i = 0; i < priv->num_grps; i++)
553 napi_enable(&priv->gfargrp[i].napi);
554}
555
556static int gfar_parse_group(struct device_node *np,
557 struct gfar_private *priv, const char *model)
558{
559 u32 *queue_mask;
46ceb60c 560
7ce97d4f 561 priv->gfargrp[priv->num_grps].regs = of_iomap(np, 0);
46ceb60c
SG
562 if (!priv->gfargrp[priv->num_grps].regs)
563 return -ENOMEM;
564
565 priv->gfargrp[priv->num_grps].interruptTransmit =
566 irq_of_parse_and_map(np, 0);
567
568 /* If we aren't the FEC we have multiple interrupts */
569 if (model && strcasecmp(model, "FEC")) {
570 priv->gfargrp[priv->num_grps].interruptReceive =
571 irq_of_parse_and_map(np, 1);
572 priv->gfargrp[priv->num_grps].interruptError =
573 irq_of_parse_and_map(np,2);
28cb6ccd
NK
574 if (priv->gfargrp[priv->num_grps].interruptTransmit == NO_IRQ ||
575 priv->gfargrp[priv->num_grps].interruptReceive == NO_IRQ ||
576 priv->gfargrp[priv->num_grps].interruptError == NO_IRQ)
46ceb60c 577 return -EINVAL;
46ceb60c
SG
578 }
579
580 priv->gfargrp[priv->num_grps].grp_id = priv->num_grps;
581 priv->gfargrp[priv->num_grps].priv = priv;
582 spin_lock_init(&priv->gfargrp[priv->num_grps].grplock);
583 if(priv->mode == MQ_MG_MODE) {
584 queue_mask = (u32 *)of_get_property(np,
585 "fsl,rx-bit-map", NULL);
586 priv->gfargrp[priv->num_grps].rx_bit_map =
587 queue_mask ? *queue_mask :(DEFAULT_MAPPING >> priv->num_grps);
588 queue_mask = (u32 *)of_get_property(np,
589 "fsl,tx-bit-map", NULL);
590 priv->gfargrp[priv->num_grps].tx_bit_map =
591 queue_mask ? *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
592 } else {
593 priv->gfargrp[priv->num_grps].rx_bit_map = 0xFF;
594 priv->gfargrp[priv->num_grps].tx_bit_map = 0xFF;
595 }
596 priv->num_grps++;
597
598 return 0;
599}
600
2dc11581 601static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
b31a1d8b 602{
b31a1d8b
AF
603 const char *model;
604 const char *ctype;
605 const void *mac_addr;
fba4ed03
SG
606 int err = 0, i;
607 struct net_device *dev = NULL;
608 struct gfar_private *priv = NULL;
61c7a080 609 struct device_node *np = ofdev->dev.of_node;
46ceb60c 610 struct device_node *child = NULL;
4d7902f2
AF
611 const u32 *stash;
612 const u32 *stash_len;
613 const u32 *stash_idx;
fba4ed03
SG
614 unsigned int num_tx_qs, num_rx_qs;
615 u32 *tx_queues, *rx_queues;
b31a1d8b
AF
616
617 if (!np || !of_device_is_available(np))
618 return -ENODEV;
619
fba4ed03
SG
620 /* parse the num of tx and rx queues */
621 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
622 num_tx_qs = tx_queues ? *tx_queues : 1;
623
624 if (num_tx_qs > MAX_TX_QS) {
59deab26
JP
625 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
626 num_tx_qs, MAX_TX_QS);
627 pr_err("Cannot do alloc_etherdev, aborting\n");
fba4ed03
SG
628 return -EINVAL;
629 }
630
631 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
632 num_rx_qs = rx_queues ? *rx_queues : 1;
633
634 if (num_rx_qs > MAX_RX_QS) {
59deab26
JP
635 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
636 num_rx_qs, MAX_RX_QS);
637 pr_err("Cannot do alloc_etherdev, aborting\n");
fba4ed03
SG
638 return -EINVAL;
639 }
640
641 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
642 dev = *pdev;
643 if (NULL == dev)
644 return -ENOMEM;
645
646 priv = netdev_priv(dev);
61c7a080 647 priv->node = ofdev->dev.of_node;
fba4ed03
SG
648 priv->ndev = dev;
649
fba4ed03 650 priv->num_tx_queues = num_tx_qs;
fe069123 651 netif_set_real_num_rx_queues(dev, num_rx_qs);
fba4ed03 652 priv->num_rx_queues = num_rx_qs;
46ceb60c 653 priv->num_grps = 0x0;
b31a1d8b 654
4aa3a715
SP
655 /* Init Rx queue filer rule set linked list*/
656 INIT_LIST_HEAD(&priv->rx_list.list);
657 priv->rx_list.count = 0;
658 mutex_init(&priv->rx_queue_access);
659
b31a1d8b
AF
660 model = of_get_property(np, "model", NULL);
661
46ceb60c
SG
662 for (i = 0; i < MAXGROUPS; i++)
663 priv->gfargrp[i].regs = NULL;
b31a1d8b 664
46ceb60c
SG
665 /* Parse and initialize group specific information */
666 if (of_device_is_compatible(np, "fsl,etsec2")) {
667 priv->mode = MQ_MG_MODE;
668 for_each_child_of_node(np, child) {
669 err = gfar_parse_group(child, priv, model);
670 if (err)
671 goto err_grp_init;
b31a1d8b 672 }
46ceb60c
SG
673 } else {
674 priv->mode = SQ_SG_MODE;
675 err = gfar_parse_group(np, priv, model);
676 if(err)
677 goto err_grp_init;
b31a1d8b
AF
678 }
679
fba4ed03
SG
680 for (i = 0; i < priv->num_tx_queues; i++)
681 priv->tx_queue[i] = NULL;
682 for (i = 0; i < priv->num_rx_queues; i++)
683 priv->rx_queue[i] = NULL;
684
685 for (i = 0; i < priv->num_tx_queues; i++) {
de47f072
JP
686 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
687 GFP_KERNEL);
fba4ed03
SG
688 if (!priv->tx_queue[i]) {
689 err = -ENOMEM;
690 goto tx_alloc_failed;
691 }
692 priv->tx_queue[i]->tx_skbuff = NULL;
693 priv->tx_queue[i]->qindex = i;
694 priv->tx_queue[i]->dev = dev;
695 spin_lock_init(&(priv->tx_queue[i]->txlock));
696 }
697
698 for (i = 0; i < priv->num_rx_queues; i++) {
de47f072
JP
699 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
700 GFP_KERNEL);
fba4ed03
SG
701 if (!priv->rx_queue[i]) {
702 err = -ENOMEM;
703 goto rx_alloc_failed;
704 }
705 priv->rx_queue[i]->rx_skbuff = NULL;
706 priv->rx_queue[i]->qindex = i;
707 priv->rx_queue[i]->dev = dev;
708 spin_lock_init(&(priv->rx_queue[i]->rxlock));
709 }
710
711
4d7902f2
AF
712 stash = of_get_property(np, "bd-stash", NULL);
713
a12f801d 714 if (stash) {
4d7902f2
AF
715 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
716 priv->bd_stash_en = 1;
717 }
718
719 stash_len = of_get_property(np, "rx-stash-len", NULL);
720
721 if (stash_len)
722 priv->rx_stash_size = *stash_len;
723
724 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
725
726 if (stash_idx)
727 priv->rx_stash_index = *stash_idx;
728
729 if (stash_len || stash_idx)
730 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
731
b31a1d8b
AF
732 mac_addr = of_get_mac_address(np);
733 if (mac_addr)
6a3c910c 734 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
b31a1d8b
AF
735
736 if (model && !strcasecmp(model, "TSEC"))
737 priv->device_flags =
738 FSL_GIANFAR_DEV_HAS_GIGABIT |
739 FSL_GIANFAR_DEV_HAS_COALESCE |
740 FSL_GIANFAR_DEV_HAS_RMON |
741 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
742 if (model && !strcasecmp(model, "eTSEC"))
743 priv->device_flags =
744 FSL_GIANFAR_DEV_HAS_GIGABIT |
745 FSL_GIANFAR_DEV_HAS_COALESCE |
746 FSL_GIANFAR_DEV_HAS_RMON |
747 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
2c2db48a 748 FSL_GIANFAR_DEV_HAS_PADDING |
b31a1d8b
AF
749 FSL_GIANFAR_DEV_HAS_CSUM |
750 FSL_GIANFAR_DEV_HAS_VLAN |
751 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
97553f7f
MR
752 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
753 FSL_GIANFAR_DEV_HAS_TIMER;
b31a1d8b
AF
754
755 ctype = of_get_property(np, "phy-connection-type", NULL);
756
757 /* We only care about rgmii-id. The rest are autodetected */
758 if (ctype && !strcmp(ctype, "rgmii-id"))
759 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
760 else
761 priv->interface = PHY_INTERFACE_MODE_MII;
762
763 if (of_get_property(np, "fsl,magic-packet", NULL))
764 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
765
fe192a49 766 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
b31a1d8b
AF
767
768 /* Find the TBI PHY. If it's not there, we don't support SGMII */
fe192a49 769 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
b31a1d8b
AF
770
771 return 0;
772
fba4ed03
SG
773rx_alloc_failed:
774 free_rx_pointers(priv);
775tx_alloc_failed:
776 free_tx_pointers(priv);
46ceb60c
SG
777err_grp_init:
778 unmap_group_regs(priv);
fba4ed03 779 free_netdev(dev);
b31a1d8b
AF
780 return err;
781}
782
cc772ab7
MR
783static int gfar_hwtstamp_ioctl(struct net_device *netdev,
784 struct ifreq *ifr, int cmd)
785{
786 struct hwtstamp_config config;
787 struct gfar_private *priv = netdev_priv(netdev);
788
789 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
790 return -EFAULT;
791
792 /* reserved for future extensions */
793 if (config.flags)
794 return -EINVAL;
795
f0ee7acf
MR
796 switch (config.tx_type) {
797 case HWTSTAMP_TX_OFF:
798 priv->hwts_tx_en = 0;
799 break;
800 case HWTSTAMP_TX_ON:
801 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
802 return -ERANGE;
803 priv->hwts_tx_en = 1;
804 break;
805 default:
cc772ab7 806 return -ERANGE;
f0ee7acf 807 }
cc772ab7
MR
808
809 switch (config.rx_filter) {
810 case HWTSTAMP_FILTER_NONE:
97553f7f
MR
811 if (priv->hwts_rx_en) {
812 stop_gfar(netdev);
813 priv->hwts_rx_en = 0;
814 startup_gfar(netdev);
815 }
cc772ab7
MR
816 break;
817 default:
818 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
819 return -ERANGE;
97553f7f
MR
820 if (!priv->hwts_rx_en) {
821 stop_gfar(netdev);
822 priv->hwts_rx_en = 1;
823 startup_gfar(netdev);
824 }
cc772ab7
MR
825 config.rx_filter = HWTSTAMP_FILTER_ALL;
826 break;
827 }
828
829 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
830 -EFAULT : 0;
831}
832
0faac9f7
CW
833/* Ioctl MII Interface */
834static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
835{
836 struct gfar_private *priv = netdev_priv(dev);
837
838 if (!netif_running(dev))
839 return -EINVAL;
840
cc772ab7
MR
841 if (cmd == SIOCSHWTSTAMP)
842 return gfar_hwtstamp_ioctl(dev, rq, cmd);
843
0faac9f7
CW
844 if (!priv->phydev)
845 return -ENODEV;
846
28b04113 847 return phy_mii_ioctl(priv->phydev, rq, cmd);
0faac9f7
CW
848}
849
fba4ed03
SG
850static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
851{
852 unsigned int new_bit_map = 0x0;
853 int mask = 0x1 << (max_qs - 1), i;
854 for (i = 0; i < max_qs; i++) {
855 if (bit_map & mask)
856 new_bit_map = new_bit_map + (1 << i);
857 mask = mask >> 0x1;
858 }
859 return new_bit_map;
860}
7a8b3372 861
18294ad1
AV
862static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
863 u32 class)
7a8b3372
SG
864{
865 u32 rqfpr = FPR_FILER_MASK;
866 u32 rqfcr = 0x0;
867
868 rqfar--;
869 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
6c43e046
WJB
870 priv->ftp_rqfpr[rqfar] = rqfpr;
871 priv->ftp_rqfcr[rqfar] = rqfcr;
7a8b3372
SG
872 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
873
874 rqfar--;
875 rqfcr = RQFCR_CMP_NOMATCH;
6c43e046
WJB
876 priv->ftp_rqfpr[rqfar] = rqfpr;
877 priv->ftp_rqfcr[rqfar] = rqfcr;
7a8b3372
SG
878 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
879
880 rqfar--;
881 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
882 rqfpr = class;
6c43e046
WJB
883 priv->ftp_rqfcr[rqfar] = rqfcr;
884 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
885 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
886
887 rqfar--;
888 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
889 rqfpr = class;
6c43e046
WJB
890 priv->ftp_rqfcr[rqfar] = rqfcr;
891 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
892 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
893
894 return rqfar;
895}
896
897static void gfar_init_filer_table(struct gfar_private *priv)
898{
899 int i = 0x0;
900 u32 rqfar = MAX_FILER_IDX;
901 u32 rqfcr = 0x0;
902 u32 rqfpr = FPR_FILER_MASK;
903
904 /* Default rule */
905 rqfcr = RQFCR_CMP_MATCH;
6c43e046
WJB
906 priv->ftp_rqfcr[rqfar] = rqfcr;
907 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
908 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
909
910 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
911 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
912 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
913 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
914 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
915 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
916
85dd08eb 917 /* cur_filer_idx indicated the first non-masked rule */
7a8b3372
SG
918 priv->cur_filer_idx = rqfar;
919
920 /* Rest are masked rules */
921 rqfcr = RQFCR_CMP_NOMATCH;
922 for (i = 0; i < rqfar; i++) {
6c43e046
WJB
923 priv->ftp_rqfcr[i] = rqfcr;
924 priv->ftp_rqfpr[i] = rqfpr;
7a8b3372
SG
925 gfar_write_filer(priv, i, rqfcr, rqfpr);
926 }
927}
928
7d350977
AV
929static void gfar_detect_errata(struct gfar_private *priv)
930{
931 struct device *dev = &priv->ofdev->dev;
932 unsigned int pvr = mfspr(SPRN_PVR);
933 unsigned int svr = mfspr(SPRN_SVR);
934 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
935 unsigned int rev = svr & 0xffff;
936
937 /* MPC8313 Rev 2.0 and higher; All MPC837x */
938 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
939 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
940 priv->errata |= GFAR_ERRATA_74;
941
deb90eac
AV
942 /* MPC8313 and MPC837x all rev */
943 if ((pvr == 0x80850010 && mod == 0x80b0) ||
944 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
945 priv->errata |= GFAR_ERRATA_76;
946
511d934f
AV
947 /* MPC8313 and MPC837x all rev */
948 if ((pvr == 0x80850010 && mod == 0x80b0) ||
949 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
950 priv->errata |= GFAR_ERRATA_A002;
951
4363c2fd
AD
952 /* MPC8313 Rev < 2.0, MPC8548 rev 2.0 */
953 if ((pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) ||
954 (pvr == 0x80210020 && mod == 0x8030 && rev == 0x0020))
955 priv->errata |= GFAR_ERRATA_12;
956
7d350977
AV
957 if (priv->errata)
958 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
959 priv->errata);
960}
961
bb40dcbb
AF
962/* Set up the ethernet device structure, private data,
963 * and anything else we need before we start */
74888760 964static int gfar_probe(struct platform_device *ofdev)
1da177e4
LT
965{
966 u32 tempval;
967 struct net_device *dev = NULL;
968 struct gfar_private *priv = NULL;
f4983704 969 struct gfar __iomem *regs = NULL;
46ceb60c 970 int err = 0, i, grp_idx = 0;
fba4ed03 971 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
46ceb60c 972 u32 isrg = 0;
18294ad1 973 u32 __iomem *baddr;
1da177e4 974
fba4ed03 975 err = gfar_of_init(ofdev, &dev);
1da177e4 976
fba4ed03
SG
977 if (err)
978 return err;
1da177e4
LT
979
980 priv = netdev_priv(dev);
4826857f
KG
981 priv->ndev = dev;
982 priv->ofdev = ofdev;
61c7a080 983 priv->node = ofdev->dev.of_node;
4826857f 984 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4 985
d87eb127 986 spin_lock_init(&priv->bflock);
ab939905 987 INIT_WORK(&priv->reset_task, gfar_reset_task);
1da177e4 988
b31a1d8b 989 dev_set_drvdata(&ofdev->dev, priv);
46ceb60c 990 regs = priv->gfargrp[0].regs;
1da177e4 991
7d350977
AV
992 gfar_detect_errata(priv);
993
1da177e4
LT
994 /* Stop the DMA engine now, in case it was running before */
995 /* (The firmware could have used it, and left it running). */
257d938a 996 gfar_halt(dev);
1da177e4
LT
997
998 /* Reset MAC layer */
f4983704 999 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1da177e4 1000
b98ac702
AF
1001 /* We need to delay at least 3 TX clocks */
1002 udelay(2);
1003
1da177e4 1004 tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
f4983704 1005 gfar_write(&regs->maccfg1, tempval);
1da177e4
LT
1006
1007 /* Initialize MACCFG2. */
7d350977
AV
1008 tempval = MACCFG2_INIT_SETTINGS;
1009 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1010 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1011 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
1012
1013 /* Initialize ECNTRL */
f4983704 1014 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1da177e4 1015
1da177e4 1016 /* Set the dev->base_addr to the gfar reg region */
f4983704 1017 dev->base_addr = (unsigned long) regs;
1da177e4 1018
b31a1d8b 1019 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4
LT
1020
1021 /* Fill in the dev structure */
1da177e4 1022 dev->watchdog_timeo = TX_TIMEOUT;
1da177e4 1023 dev->mtu = 1500;
26ccfc37 1024 dev->netdev_ops = &gfar_netdev_ops;
0bbaf069
KG
1025 dev->ethtool_ops = &gfar_ethtool_ops;
1026
fba4ed03 1027 /* Register for napi ...We are registering NAPI for each grp */
46ceb60c
SG
1028 for (i = 0; i < priv->num_grps; i++)
1029 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll, GFAR_DEV_WEIGHT);
a12f801d 1030
b31a1d8b 1031 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
8b3afe95
MM
1032 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1033 NETIF_F_RXCSUM;
1034 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1035 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1036 }
0bbaf069 1037
87c288c6
JP
1038 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1039 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
0bbaf069 1040 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
87c288c6 1041 }
0bbaf069 1042
b31a1d8b 1043 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
0bbaf069
KG
1044 priv->extended_hash = 1;
1045 priv->hash_width = 9;
1046
f4983704
SG
1047 priv->hash_regs[0] = &regs->igaddr0;
1048 priv->hash_regs[1] = &regs->igaddr1;
1049 priv->hash_regs[2] = &regs->igaddr2;
1050 priv->hash_regs[3] = &regs->igaddr3;
1051 priv->hash_regs[4] = &regs->igaddr4;
1052 priv->hash_regs[5] = &regs->igaddr5;
1053 priv->hash_regs[6] = &regs->igaddr6;
1054 priv->hash_regs[7] = &regs->igaddr7;
1055 priv->hash_regs[8] = &regs->gaddr0;
1056 priv->hash_regs[9] = &regs->gaddr1;
1057 priv->hash_regs[10] = &regs->gaddr2;
1058 priv->hash_regs[11] = &regs->gaddr3;
1059 priv->hash_regs[12] = &regs->gaddr4;
1060 priv->hash_regs[13] = &regs->gaddr5;
1061 priv->hash_regs[14] = &regs->gaddr6;
1062 priv->hash_regs[15] = &regs->gaddr7;
0bbaf069
KG
1063
1064 } else {
1065 priv->extended_hash = 0;
1066 priv->hash_width = 8;
1067
f4983704
SG
1068 priv->hash_regs[0] = &regs->gaddr0;
1069 priv->hash_regs[1] = &regs->gaddr1;
1070 priv->hash_regs[2] = &regs->gaddr2;
1071 priv->hash_regs[3] = &regs->gaddr3;
1072 priv->hash_regs[4] = &regs->gaddr4;
1073 priv->hash_regs[5] = &regs->gaddr5;
1074 priv->hash_regs[6] = &regs->gaddr6;
1075 priv->hash_regs[7] = &regs->gaddr7;
0bbaf069
KG
1076 }
1077
b31a1d8b 1078 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
0bbaf069
KG
1079 priv->padding = DEFAULT_PADDING;
1080 else
1081 priv->padding = 0;
1082
cc772ab7
MR
1083 if (dev->features & NETIF_F_IP_CSUM ||
1084 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
bee9e58c 1085 dev->needed_headroom = GMAC_FCB_LEN;
1da177e4 1086
46ceb60c
SG
1087 /* Program the isrg regs only if number of grps > 1 */
1088 if (priv->num_grps > 1) {
1089 baddr = &regs->isrg0;
1090 for (i = 0; i < priv->num_grps; i++) {
1091 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1092 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1093 gfar_write(baddr, isrg);
1094 baddr++;
1095 isrg = 0x0;
1096 }
1097 }
1098
fba4ed03 1099 /* Need to reverse the bit maps as bit_map's MSB is q0
984b3f57 1100 * but, for_each_set_bit parses from right to left, which
fba4ed03 1101 * basically reverses the queue numbers */
46ceb60c
SG
1102 for (i = 0; i< priv->num_grps; i++) {
1103 priv->gfargrp[i].tx_bit_map = reverse_bitmap(
1104 priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1105 priv->gfargrp[i].rx_bit_map = reverse_bitmap(
1106 priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
1107 }
1108
1109 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
1110 * also assign queues to groups */
1111 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1112 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
984b3f57 1113 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
46ceb60c
SG
1114 priv->num_rx_queues) {
1115 priv->gfargrp[grp_idx].num_rx_queues++;
1116 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1117 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1118 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1119 }
1120 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
984b3f57 1121 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
46ceb60c
SG
1122 priv->num_tx_queues) {
1123 priv->gfargrp[grp_idx].num_tx_queues++;
1124 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1125 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1126 tqueue = tqueue | (TQUEUE_EN0 >> i);
1127 }
1128 priv->gfargrp[grp_idx].rstat = rstat;
1129 priv->gfargrp[grp_idx].tstat = tstat;
1130 rstat = tstat =0;
fba4ed03 1131 }
fba4ed03
SG
1132
1133 gfar_write(&regs->rqueue, rqueue);
1134 gfar_write(&regs->tqueue, tqueue);
1135
1da177e4 1136 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1da177e4 1137
a12f801d 1138 /* Initializing some of the rx/tx queue level parameters */
fba4ed03
SG
1139 for (i = 0; i < priv->num_tx_queues; i++) {
1140 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1141 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1142 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1143 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1144 }
a12f801d 1145
fba4ed03
SG
1146 for (i = 0; i < priv->num_rx_queues; i++) {
1147 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1148 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1149 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1150 }
1da177e4 1151
4aa3a715
SP
1152 /* always enable rx filer*/
1153 priv->rx_filer_enable = 1;
0bbaf069
KG
1154 /* Enable most messages by default */
1155 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1156
d3eab82b
TP
1157 /* Carrier starts down, phylib will bring it up */
1158 netif_carrier_off(dev);
1159
1da177e4
LT
1160 err = register_netdev(dev);
1161
1162 if (err) {
59deab26 1163 pr_err("%s: Cannot register net device, aborting\n", dev->name);
1da177e4
LT
1164 goto register_fail;
1165 }
1166
2884e5cc
AV
1167 device_init_wakeup(&dev->dev,
1168 priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1169
c50a5d9a 1170 /* fill out IRQ number and name fields */
46ceb60c 1171 for (i = 0; i < priv->num_grps; i++) {
46ceb60c 1172 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0015e551
JP
1173 sprintf(priv->gfargrp[i].int_name_tx, "%s%s%c%s",
1174 dev->name, "_g", '0' + i, "_tx");
1175 sprintf(priv->gfargrp[i].int_name_rx, "%s%s%c%s",
1176 dev->name, "_g", '0' + i, "_rx");
1177 sprintf(priv->gfargrp[i].int_name_er, "%s%s%c%s",
1178 dev->name, "_g", '0' + i, "_er");
46ceb60c 1179 } else
0015e551 1180 strcpy(priv->gfargrp[i].int_name_tx, dev->name);
46ceb60c 1181 }
c50a5d9a 1182
7a8b3372
SG
1183 /* Initialize the filer table */
1184 gfar_init_filer_table(priv);
1185
7f7f5316
AF
1186 /* Create all the sysfs files */
1187 gfar_init_sysfs(dev);
1188
1da177e4 1189 /* Print out the device info */
59deab26 1190 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1da177e4
LT
1191
1192 /* Even more device info helps when determining which kernel */
7f7f5316 1193 /* provided which set of benchmarks. */
59deab26 1194 netdev_info(dev, "Running with NAPI enabled\n");
fba4ed03 1195 for (i = 0; i < priv->num_rx_queues; i++)
59deab26
JP
1196 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1197 i, priv->rx_queue[i]->rx_ring_size);
fba4ed03 1198 for(i = 0; i < priv->num_tx_queues; i++)
59deab26
JP
1199 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1200 i, priv->tx_queue[i]->tx_ring_size);
1da177e4
LT
1201
1202 return 0;
1203
1204register_fail:
46ceb60c 1205 unmap_group_regs(priv);
fba4ed03
SG
1206 free_tx_pointers(priv);
1207 free_rx_pointers(priv);
fe192a49
GL
1208 if (priv->phy_node)
1209 of_node_put(priv->phy_node);
1210 if (priv->tbi_node)
1211 of_node_put(priv->tbi_node);
1da177e4 1212 free_netdev(dev);
bb40dcbb 1213 return err;
1da177e4
LT
1214}
1215
2dc11581 1216static int gfar_remove(struct platform_device *ofdev)
1da177e4 1217{
b31a1d8b 1218 struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
1da177e4 1219
fe192a49
GL
1220 if (priv->phy_node)
1221 of_node_put(priv->phy_node);
1222 if (priv->tbi_node)
1223 of_node_put(priv->tbi_node);
1224
b31a1d8b 1225 dev_set_drvdata(&ofdev->dev, NULL);
1da177e4 1226
d9d8e041 1227 unregister_netdev(priv->ndev);
46ceb60c 1228 unmap_group_regs(priv);
4826857f 1229 free_netdev(priv->ndev);
1da177e4
LT
1230
1231 return 0;
1232}
1233
d87eb127 1234#ifdef CONFIG_PM
be926fc4
AV
1235
1236static int gfar_suspend(struct device *dev)
d87eb127 1237{
be926fc4
AV
1238 struct gfar_private *priv = dev_get_drvdata(dev);
1239 struct net_device *ndev = priv->ndev;
46ceb60c 1240 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1241 unsigned long flags;
1242 u32 tempval;
1243
1244 int magic_packet = priv->wol_en &&
b31a1d8b 1245 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1246
be926fc4 1247 netif_device_detach(ndev);
d87eb127 1248
be926fc4 1249 if (netif_running(ndev)) {
fba4ed03
SG
1250
1251 local_irq_save(flags);
1252 lock_tx_qs(priv);
1253 lock_rx_qs(priv);
d87eb127 1254
be926fc4 1255 gfar_halt_nodisable(ndev);
d87eb127
SW
1256
1257 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
f4983704 1258 tempval = gfar_read(&regs->maccfg1);
d87eb127
SW
1259
1260 tempval &= ~MACCFG1_TX_EN;
1261
1262 if (!magic_packet)
1263 tempval &= ~MACCFG1_RX_EN;
1264
f4983704 1265 gfar_write(&regs->maccfg1, tempval);
d87eb127 1266
fba4ed03
SG
1267 unlock_rx_qs(priv);
1268 unlock_tx_qs(priv);
1269 local_irq_restore(flags);
d87eb127 1270
46ceb60c 1271 disable_napi(priv);
d87eb127
SW
1272
1273 if (magic_packet) {
1274 /* Enable interrupt on Magic Packet */
f4983704 1275 gfar_write(&regs->imask, IMASK_MAG);
d87eb127
SW
1276
1277 /* Enable Magic Packet mode */
f4983704 1278 tempval = gfar_read(&regs->maccfg2);
d87eb127 1279 tempval |= MACCFG2_MPEN;
f4983704 1280 gfar_write(&regs->maccfg2, tempval);
d87eb127
SW
1281 } else {
1282 phy_stop(priv->phydev);
1283 }
1284 }
1285
1286 return 0;
1287}
1288
be926fc4 1289static int gfar_resume(struct device *dev)
d87eb127 1290{
be926fc4
AV
1291 struct gfar_private *priv = dev_get_drvdata(dev);
1292 struct net_device *ndev = priv->ndev;
46ceb60c 1293 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1294 unsigned long flags;
1295 u32 tempval;
1296 int magic_packet = priv->wol_en &&
b31a1d8b 1297 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1298
be926fc4
AV
1299 if (!netif_running(ndev)) {
1300 netif_device_attach(ndev);
d87eb127
SW
1301 return 0;
1302 }
1303
1304 if (!magic_packet && priv->phydev)
1305 phy_start(priv->phydev);
1306
1307 /* Disable Magic Packet mode, in case something
1308 * else woke us up.
1309 */
fba4ed03
SG
1310 local_irq_save(flags);
1311 lock_tx_qs(priv);
1312 lock_rx_qs(priv);
d87eb127 1313
f4983704 1314 tempval = gfar_read(&regs->maccfg2);
d87eb127 1315 tempval &= ~MACCFG2_MPEN;
f4983704 1316 gfar_write(&regs->maccfg2, tempval);
d87eb127 1317
be926fc4 1318 gfar_start(ndev);
d87eb127 1319
fba4ed03
SG
1320 unlock_rx_qs(priv);
1321 unlock_tx_qs(priv);
1322 local_irq_restore(flags);
d87eb127 1323
be926fc4
AV
1324 netif_device_attach(ndev);
1325
46ceb60c 1326 enable_napi(priv);
be926fc4
AV
1327
1328 return 0;
1329}
1330
1331static int gfar_restore(struct device *dev)
1332{
1333 struct gfar_private *priv = dev_get_drvdata(dev);
1334 struct net_device *ndev = priv->ndev;
1335
1336 if (!netif_running(ndev))
1337 return 0;
1338
1339 gfar_init_bds(ndev);
1340 init_registers(ndev);
1341 gfar_set_mac_address(ndev);
1342 gfar_init_mac(ndev);
1343 gfar_start(ndev);
1344
1345 priv->oldlink = 0;
1346 priv->oldspeed = 0;
1347 priv->oldduplex = -1;
1348
1349 if (priv->phydev)
1350 phy_start(priv->phydev);
d87eb127 1351
be926fc4 1352 netif_device_attach(ndev);
5ea681d4 1353 enable_napi(priv);
d87eb127
SW
1354
1355 return 0;
1356}
be926fc4
AV
1357
1358static struct dev_pm_ops gfar_pm_ops = {
1359 .suspend = gfar_suspend,
1360 .resume = gfar_resume,
1361 .freeze = gfar_suspend,
1362 .thaw = gfar_resume,
1363 .restore = gfar_restore,
1364};
1365
1366#define GFAR_PM_OPS (&gfar_pm_ops)
1367
d87eb127 1368#else
be926fc4
AV
1369
1370#define GFAR_PM_OPS NULL
be926fc4 1371
d87eb127 1372#endif
1da177e4 1373
e8a2b6a4
AF
1374/* Reads the controller's registers to determine what interface
1375 * connects it to the PHY.
1376 */
1377static phy_interface_t gfar_get_interface(struct net_device *dev)
1378{
1379 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1380 struct gfar __iomem *regs = priv->gfargrp[0].regs;
f4983704
SG
1381 u32 ecntrl;
1382
f4983704 1383 ecntrl = gfar_read(&regs->ecntrl);
e8a2b6a4
AF
1384
1385 if (ecntrl & ECNTRL_SGMII_MODE)
1386 return PHY_INTERFACE_MODE_SGMII;
1387
1388 if (ecntrl & ECNTRL_TBI_MODE) {
1389 if (ecntrl & ECNTRL_REDUCED_MODE)
1390 return PHY_INTERFACE_MODE_RTBI;
1391 else
1392 return PHY_INTERFACE_MODE_TBI;
1393 }
1394
1395 if (ecntrl & ECNTRL_REDUCED_MODE) {
1396 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
1397 return PHY_INTERFACE_MODE_RMII;
7132ab7f 1398 else {
b31a1d8b 1399 phy_interface_t interface = priv->interface;
7132ab7f
AF
1400
1401 /*
1402 * This isn't autodetected right now, so it must
1403 * be set by the device tree or platform code.
1404 */
1405 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1406 return PHY_INTERFACE_MODE_RGMII_ID;
1407
e8a2b6a4 1408 return PHY_INTERFACE_MODE_RGMII;
7132ab7f 1409 }
e8a2b6a4
AF
1410 }
1411
b31a1d8b 1412 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
e8a2b6a4
AF
1413 return PHY_INTERFACE_MODE_GMII;
1414
1415 return PHY_INTERFACE_MODE_MII;
1416}
1417
1418
bb40dcbb
AF
1419/* Initializes driver's PHY state, and attaches to the PHY.
1420 * Returns 0 on success.
1da177e4
LT
1421 */
1422static int init_phy(struct net_device *dev)
1423{
1424 struct gfar_private *priv = netdev_priv(dev);
bb40dcbb 1425 uint gigabit_support =
b31a1d8b 1426 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
bb40dcbb 1427 SUPPORTED_1000baseT_Full : 0;
e8a2b6a4 1428 phy_interface_t interface;
1da177e4
LT
1429
1430 priv->oldlink = 0;
1431 priv->oldspeed = 0;
1432 priv->oldduplex = -1;
1433
e8a2b6a4
AF
1434 interface = gfar_get_interface(dev);
1435
1db780f8
AV
1436 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1437 interface);
1438 if (!priv->phydev)
1439 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1440 interface);
1441 if (!priv->phydev) {
1442 dev_err(&dev->dev, "could not attach to PHY\n");
1443 return -ENODEV;
fe192a49 1444 }
1da177e4 1445
d3c12873
KJ
1446 if (interface == PHY_INTERFACE_MODE_SGMII)
1447 gfar_configure_serdes(dev);
1448
bb40dcbb 1449 /* Remove any features not supported by the controller */
fe192a49
GL
1450 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1451 priv->phydev->advertising = priv->phydev->supported;
1da177e4
LT
1452
1453 return 0;
1da177e4
LT
1454}
1455
d0313587
PG
1456/*
1457 * Initialize TBI PHY interface for communicating with the
1458 * SERDES lynx PHY on the chip. We communicate with this PHY
1459 * through the MDIO bus on each controller, treating it as a
1460 * "normal" PHY at the address found in the TBIPA register. We assume
1461 * that the TBIPA register is valid. Either the MDIO bus code will set
1462 * it to a value that doesn't conflict with other PHYs on the bus, or the
1463 * value doesn't matter, as there are no other PHYs on the bus.
1464 */
d3c12873
KJ
1465static void gfar_configure_serdes(struct net_device *dev)
1466{
1467 struct gfar_private *priv = netdev_priv(dev);
fe192a49
GL
1468 struct phy_device *tbiphy;
1469
1470 if (!priv->tbi_node) {
1471 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1472 "device tree specify a tbi-handle\n");
1473 return;
1474 }
c132419e 1475
fe192a49
GL
1476 tbiphy = of_phy_find_device(priv->tbi_node);
1477 if (!tbiphy) {
1478 dev_err(&dev->dev, "error: Could not get TBI device\n");
b31a1d8b
AF
1479 return;
1480 }
d3c12873 1481
b31a1d8b
AF
1482 /*
1483 * If the link is already up, we must already be ok, and don't need to
bdb59f94
TP
1484 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1485 * everything for us? Resetting it takes the link down and requires
1486 * several seconds for it to come back.
1487 */
fe192a49 1488 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
b31a1d8b 1489 return;
d3c12873 1490
d0313587 1491 /* Single clk mode, mii mode off(for serdes communication) */
fe192a49 1492 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
d3c12873 1493
fe192a49 1494 phy_write(tbiphy, MII_ADVERTISE,
d3c12873
KJ
1495 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1496 ADVERTISE_1000XPSE_ASYM);
1497
fe192a49 1498 phy_write(tbiphy, MII_BMCR, BMCR_ANENABLE |
d3c12873
KJ
1499 BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
1500}
1501
1da177e4
LT
1502static void init_registers(struct net_device *dev)
1503{
1504 struct gfar_private *priv = netdev_priv(dev);
f4983704 1505 struct gfar __iomem *regs = NULL;
46ceb60c 1506 int i = 0;
1da177e4 1507
46ceb60c
SG
1508 for (i = 0; i < priv->num_grps; i++) {
1509 regs = priv->gfargrp[i].regs;
1510 /* Clear IEVENT */
1511 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1da177e4 1512
46ceb60c
SG
1513 /* Initialize IMASK */
1514 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1515 }
1da177e4 1516
46ceb60c 1517 regs = priv->gfargrp[0].regs;
1da177e4 1518 /* Init hash registers to zero */
f4983704
SG
1519 gfar_write(&regs->igaddr0, 0);
1520 gfar_write(&regs->igaddr1, 0);
1521 gfar_write(&regs->igaddr2, 0);
1522 gfar_write(&regs->igaddr3, 0);
1523 gfar_write(&regs->igaddr4, 0);
1524 gfar_write(&regs->igaddr5, 0);
1525 gfar_write(&regs->igaddr6, 0);
1526 gfar_write(&regs->igaddr7, 0);
1527
1528 gfar_write(&regs->gaddr0, 0);
1529 gfar_write(&regs->gaddr1, 0);
1530 gfar_write(&regs->gaddr2, 0);
1531 gfar_write(&regs->gaddr3, 0);
1532 gfar_write(&regs->gaddr4, 0);
1533 gfar_write(&regs->gaddr5, 0);
1534 gfar_write(&regs->gaddr6, 0);
1535 gfar_write(&regs->gaddr7, 0);
1da177e4 1536
1da177e4 1537 /* Zero out the rmon mib registers if it has them */
b31a1d8b 1538 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
f4983704 1539 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
1da177e4
LT
1540
1541 /* Mask off the CAM interrupts */
f4983704
SG
1542 gfar_write(&regs->rmon.cam1, 0xffffffff);
1543 gfar_write(&regs->rmon.cam2, 0xffffffff);
1da177e4
LT
1544 }
1545
1546 /* Initialize the max receive buffer length */
f4983704 1547 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1da177e4 1548
1da177e4 1549 /* Initialize the Minimum Frame Length Register */
f4983704 1550 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1da177e4
LT
1551}
1552
511d934f
AV
1553static int __gfar_is_rx_idle(struct gfar_private *priv)
1554{
1555 u32 res;
1556
1557 /*
1558 * Normaly TSEC should not hang on GRS commands, so we should
1559 * actually wait for IEVENT_GRSC flag.
1560 */
1561 if (likely(!gfar_has_errata(priv, GFAR_ERRATA_A002)))
1562 return 0;
1563
1564 /*
1565 * Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1566 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1567 * and the Rx can be safely reset.
1568 */
1569 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1570 res &= 0x7f807f80;
1571 if ((res & 0xffff) == (res >> 16))
1572 return 1;
1573
1574 return 0;
1575}
0bbaf069
KG
1576
1577/* Halt the receive and transmit queues */
d87eb127 1578static void gfar_halt_nodisable(struct net_device *dev)
1da177e4
LT
1579{
1580 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1581 struct gfar __iomem *regs = NULL;
1da177e4 1582 u32 tempval;
46ceb60c 1583 int i = 0;
1da177e4 1584
46ceb60c
SG
1585 for (i = 0; i < priv->num_grps; i++) {
1586 regs = priv->gfargrp[i].regs;
1587 /* Mask all interrupts */
1588 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1da177e4 1589
46ceb60c
SG
1590 /* Clear all interrupts */
1591 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1592 }
1da177e4 1593
46ceb60c 1594 regs = priv->gfargrp[0].regs;
1da177e4 1595 /* Stop the DMA, and wait for it to stop */
f4983704 1596 tempval = gfar_read(&regs->dmactrl);
1da177e4
LT
1597 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
1598 != (DMACTRL_GRS | DMACTRL_GTS)) {
511d934f
AV
1599 int ret;
1600
1da177e4 1601 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
f4983704 1602 gfar_write(&regs->dmactrl, tempval);
1da177e4 1603
511d934f
AV
1604 do {
1605 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1606 (IEVENT_GRSC | IEVENT_GTSC)) ==
1607 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1608 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1609 ret = __gfar_is_rx_idle(priv);
1610 } while (!ret);
1da177e4 1611 }
d87eb127 1612}
d87eb127
SW
1613
1614/* Halt the receive and transmit queues */
1615void gfar_halt(struct net_device *dev)
1616{
1617 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1618 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127 1619 u32 tempval;
1da177e4 1620
2a54adc3
SW
1621 gfar_halt_nodisable(dev);
1622
1da177e4
LT
1623 /* Disable Rx and Tx */
1624 tempval = gfar_read(&regs->maccfg1);
1625 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1626 gfar_write(&regs->maccfg1, tempval);
0bbaf069
KG
1627}
1628
46ceb60c
SG
1629static void free_grp_irqs(struct gfar_priv_grp *grp)
1630{
1631 free_irq(grp->interruptError, grp);
1632 free_irq(grp->interruptTransmit, grp);
1633 free_irq(grp->interruptReceive, grp);
1634}
1635
0bbaf069
KG
1636void stop_gfar(struct net_device *dev)
1637{
1638 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1639 unsigned long flags;
46ceb60c 1640 int i;
0bbaf069 1641
bb40dcbb
AF
1642 phy_stop(priv->phydev);
1643
a12f801d 1644
0bbaf069 1645 /* Lock it down */
fba4ed03
SG
1646 local_irq_save(flags);
1647 lock_tx_qs(priv);
1648 lock_rx_qs(priv);
0bbaf069 1649
0bbaf069 1650 gfar_halt(dev);
1da177e4 1651
fba4ed03
SG
1652 unlock_rx_qs(priv);
1653 unlock_tx_qs(priv);
1654 local_irq_restore(flags);
1da177e4
LT
1655
1656 /* Free the IRQs */
b31a1d8b 1657 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
1658 for (i = 0; i < priv->num_grps; i++)
1659 free_grp_irqs(&priv->gfargrp[i]);
1da177e4 1660 } else {
46ceb60c
SG
1661 for (i = 0; i < priv->num_grps; i++)
1662 free_irq(priv->gfargrp[i].interruptTransmit,
1663 &priv->gfargrp[i]);
1da177e4
LT
1664 }
1665
1666 free_skb_resources(priv);
1da177e4
LT
1667}
1668
fba4ed03 1669static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1da177e4 1670{
1da177e4 1671 struct txbd8 *txbdp;
fba4ed03 1672 struct gfar_private *priv = netdev_priv(tx_queue->dev);
4669bc90 1673 int i, j;
1da177e4 1674
a12f801d 1675 txbdp = tx_queue->tx_bd_base;
1da177e4 1676
a12f801d
SG
1677 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1678 if (!tx_queue->tx_skbuff[i])
4669bc90 1679 continue;
1da177e4 1680
4826857f 1681 dma_unmap_single(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90
DH
1682 txbdp->length, DMA_TO_DEVICE);
1683 txbdp->lstatus = 0;
fba4ed03
SG
1684 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1685 j++) {
4669bc90 1686 txbdp++;
4826857f 1687 dma_unmap_page(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90 1688 txbdp->length, DMA_TO_DEVICE);
1da177e4 1689 }
ad5da7ab 1690 txbdp++;
a12f801d
SG
1691 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1692 tx_queue->tx_skbuff[i] = NULL;
1da177e4 1693 }
a12f801d 1694 kfree(tx_queue->tx_skbuff);
fba4ed03 1695}
1da177e4 1696
fba4ed03
SG
1697static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1698{
1699 struct rxbd8 *rxbdp;
1700 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1701 int i;
1da177e4 1702
fba4ed03 1703 rxbdp = rx_queue->rx_bd_base;
1da177e4 1704
a12f801d
SG
1705 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1706 if (rx_queue->rx_skbuff[i]) {
fba4ed03
SG
1707 dma_unmap_single(&priv->ofdev->dev,
1708 rxbdp->bufPtr, priv->rx_buffer_size,
e69edd21 1709 DMA_FROM_DEVICE);
a12f801d
SG
1710 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1711 rx_queue->rx_skbuff[i] = NULL;
1da177e4 1712 }
e69edd21
AV
1713 rxbdp->lstatus = 0;
1714 rxbdp->bufPtr = 0;
1715 rxbdp++;
1da177e4 1716 }
a12f801d 1717 kfree(rx_queue->rx_skbuff);
fba4ed03 1718}
e69edd21 1719
fba4ed03
SG
1720/* If there are any tx skbs or rx skbs still around, free them.
1721 * Then free tx_skbuff and rx_skbuff */
1722static void free_skb_resources(struct gfar_private *priv)
1723{
1724 struct gfar_priv_tx_q *tx_queue = NULL;
1725 struct gfar_priv_rx_q *rx_queue = NULL;
1726 int i;
1727
1728 /* Go through all the buffer descriptors and free their data buffers */
1729 for (i = 0; i < priv->num_tx_queues; i++) {
d8a0f1b0 1730 struct netdev_queue *txq;
fba4ed03 1731 tx_queue = priv->tx_queue[i];
d8a0f1b0 1732 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
7c0d10d3 1733 if(tx_queue->tx_skbuff)
fba4ed03 1734 free_skb_tx_queue(tx_queue);
d8a0f1b0 1735 netdev_tx_reset_queue(txq);
fba4ed03
SG
1736 }
1737
1738 for (i = 0; i < priv->num_rx_queues; i++) {
1739 rx_queue = priv->rx_queue[i];
7c0d10d3 1740 if(rx_queue->rx_skbuff)
fba4ed03
SG
1741 free_skb_rx_queue(rx_queue);
1742 }
1743
1744 dma_free_coherent(&priv->ofdev->dev,
1745 sizeof(struct txbd8) * priv->total_tx_ring_size +
1746 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1747 priv->tx_queue[0]->tx_bd_base,
1748 priv->tx_queue[0]->tx_bd_dma_base);
7df9c43f 1749 skb_queue_purge(&priv->rx_recycle);
1da177e4
LT
1750}
1751
0bbaf069
KG
1752void gfar_start(struct net_device *dev)
1753{
1754 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1755 struct gfar __iomem *regs = priv->gfargrp[0].regs;
0bbaf069 1756 u32 tempval;
46ceb60c 1757 int i = 0;
0bbaf069
KG
1758
1759 /* Enable Rx and Tx in MACCFG1 */
1760 tempval = gfar_read(&regs->maccfg1);
1761 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1762 gfar_write(&regs->maccfg1, tempval);
1763
1764 /* Initialize DMACTRL to have WWR and WOP */
f4983704 1765 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1766 tempval |= DMACTRL_INIT_SETTINGS;
f4983704 1767 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1768
0bbaf069 1769 /* Make sure we aren't stopped */
f4983704 1770 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1771 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
f4983704 1772 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1773
46ceb60c
SG
1774 for (i = 0; i < priv->num_grps; i++) {
1775 regs = priv->gfargrp[i].regs;
1776 /* Clear THLT/RHLT, so that the DMA starts polling now */
1777 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1778 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1779 /* Unmask the interrupts we look for */
1780 gfar_write(&regs->imask, IMASK_DEFAULT);
1781 }
12dea57b 1782
1ae5dc34 1783 dev->trans_start = jiffies; /* prevent tx timeout */
0bbaf069
KG
1784}
1785
46ceb60c 1786void gfar_configure_coalescing(struct gfar_private *priv,
18294ad1 1787 unsigned long tx_mask, unsigned long rx_mask)
1da177e4 1788{
46ceb60c 1789 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 1790 u32 __iomem *baddr;
46ceb60c 1791 int i = 0;
1da177e4 1792
46ceb60c
SG
1793 /* Backward compatible case ---- even if we enable
1794 * multiple queues, there's only single reg to program
1795 */
1796 gfar_write(&regs->txic, 0);
1797 if(likely(priv->tx_queue[0]->txcoalescing))
1798 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1da177e4 1799
46ceb60c
SG
1800 gfar_write(&regs->rxic, 0);
1801 if(unlikely(priv->rx_queue[0]->rxcoalescing))
1802 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
815b97c6 1803
46ceb60c
SG
1804 if (priv->mode == MQ_MG_MODE) {
1805 baddr = &regs->txic0;
984b3f57 1806 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
9740e001
CM
1807 gfar_write(baddr + i, 0);
1808 if (likely(priv->tx_queue[i]->txcoalescing))
46ceb60c 1809 gfar_write(baddr + i, priv->tx_queue[i]->txic);
46ceb60c
SG
1810 }
1811
1812 baddr = &regs->rxic0;
984b3f57 1813 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
9740e001
CM
1814 gfar_write(baddr + i, 0);
1815 if (likely(priv->rx_queue[i]->rxcoalescing))
46ceb60c 1816 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
46ceb60c
SG
1817 }
1818 }
1819}
1820
1821static int register_grp_irqs(struct gfar_priv_grp *grp)
1822{
1823 struct gfar_private *priv = grp->priv;
1824 struct net_device *dev = priv->ndev;
1825 int err;
1da177e4 1826
1da177e4
LT
1827 /* If the device has multiple interrupts, register for
1828 * them. Otherwise, only register for the one */
b31a1d8b 1829 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0bbaf069 1830 /* Install our interrupt handlers for Error,
1da177e4 1831 * Transmit, and Receive */
46ceb60c
SG
1832 if ((err = request_irq(grp->interruptError, gfar_error, 0,
1833 grp->int_name_er,grp)) < 0) {
59deab26
JP
1834 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1835 grp->interruptError);
46ceb60c 1836
2145f1af 1837 goto err_irq_fail;
1da177e4
LT
1838 }
1839
46ceb60c
SG
1840 if ((err = request_irq(grp->interruptTransmit, gfar_transmit,
1841 0, grp->int_name_tx, grp)) < 0) {
59deab26
JP
1842 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1843 grp->interruptTransmit);
1da177e4
LT
1844 goto tx_irq_fail;
1845 }
1846
46ceb60c
SG
1847 if ((err = request_irq(grp->interruptReceive, gfar_receive, 0,
1848 grp->int_name_rx, grp)) < 0) {
59deab26
JP
1849 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1850 grp->interruptReceive);
1da177e4
LT
1851 goto rx_irq_fail;
1852 }
1853 } else {
46ceb60c
SG
1854 if ((err = request_irq(grp->interruptTransmit, gfar_interrupt, 0,
1855 grp->int_name_tx, grp)) < 0) {
59deab26
JP
1856 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1857 grp->interruptTransmit);
1da177e4
LT
1858 goto err_irq_fail;
1859 }
1860 }
1861
46ceb60c
SG
1862 return 0;
1863
1864rx_irq_fail:
1865 free_irq(grp->interruptTransmit, grp);
1866tx_irq_fail:
1867 free_irq(grp->interruptError, grp);
1868err_irq_fail:
1869 return err;
1870
1871}
1872
1873/* Bring the controller up and running */
1874int startup_gfar(struct net_device *ndev)
1875{
1876 struct gfar_private *priv = netdev_priv(ndev);
1877 struct gfar __iomem *regs = NULL;
1878 int err, i, j;
1879
1880 for (i = 0; i < priv->num_grps; i++) {
1881 regs= priv->gfargrp[i].regs;
1882 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1883 }
1884
1885 regs= priv->gfargrp[0].regs;
1886 err = gfar_alloc_skb_resources(ndev);
1887 if (err)
1888 return err;
1889
1890 gfar_init_mac(ndev);
1891
1892 for (i = 0; i < priv->num_grps; i++) {
1893 err = register_grp_irqs(&priv->gfargrp[i]);
1894 if (err) {
1895 for (j = 0; j < i; j++)
1896 free_grp_irqs(&priv->gfargrp[j]);
ff76015f 1897 goto irq_fail;
46ceb60c
SG
1898 }
1899 }
1900
7f7f5316 1901 /* Start the controller */
ccc05c6e 1902 gfar_start(ndev);
1da177e4 1903
826aa4a0
AV
1904 phy_start(priv->phydev);
1905
46ceb60c
SG
1906 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1907
1da177e4
LT
1908 return 0;
1909
46ceb60c 1910irq_fail:
e69edd21 1911 free_skb_resources(priv);
1da177e4
LT
1912 return err;
1913}
1914
1915/* Called when something needs to use the ethernet device */
1916/* Returns 0 for success. */
1917static int gfar_enet_open(struct net_device *dev)
1918{
94e8cc35 1919 struct gfar_private *priv = netdev_priv(dev);
1da177e4
LT
1920 int err;
1921
46ceb60c 1922 enable_napi(priv);
bea3348e 1923
0fd56bb5
AF
1924 skb_queue_head_init(&priv->rx_recycle);
1925
1da177e4
LT
1926 /* Initialize a bunch of registers */
1927 init_registers(dev);
1928
1929 gfar_set_mac_address(dev);
1930
1931 err = init_phy(dev);
1932
a12f801d 1933 if (err) {
46ceb60c 1934 disable_napi(priv);
1da177e4 1935 return err;
bea3348e 1936 }
1da177e4
LT
1937
1938 err = startup_gfar(dev);
db0e8e3f 1939 if (err) {
46ceb60c 1940 disable_napi(priv);
db0e8e3f
AV
1941 return err;
1942 }
1da177e4 1943
fba4ed03 1944 netif_tx_start_all_queues(dev);
1da177e4 1945
2884e5cc
AV
1946 device_set_wakeup_enable(&dev->dev, priv->wol_en);
1947
1da177e4
LT
1948 return err;
1949}
1950
54dc79fe 1951static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
0bbaf069 1952{
54dc79fe 1953 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
6c31d55f
KG
1954
1955 memset(fcb, 0, GMAC_FCB_LEN);
0bbaf069 1956
0bbaf069
KG
1957 return fcb;
1958}
1959
9c4886e5
MR
1960static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
1961 int fcb_length)
0bbaf069 1962{
7f7f5316 1963 u8 flags = 0;
0bbaf069
KG
1964
1965 /* If we're here, it's a IP packet with a TCP or UDP
1966 * payload. We set it to checksum, using a pseudo-header
1967 * we provide
1968 */
7f7f5316 1969 flags = TXFCB_DEFAULT;
0bbaf069 1970
7f7f5316
AF
1971 /* Tell the controller what the protocol is */
1972 /* And provide the already calculated phcs */
eddc9ec5 1973 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
7f7f5316 1974 flags |= TXFCB_UDP;
4bedb452 1975 fcb->phcs = udp_hdr(skb)->check;
7f7f5316 1976 } else
8da32de5 1977 fcb->phcs = tcp_hdr(skb)->check;
0bbaf069
KG
1978
1979 /* l3os is the distance between the start of the
1980 * frame (skb->data) and the start of the IP hdr.
1981 * l4os is the distance between the start of the
1982 * l3 hdr and the l4 hdr */
9c4886e5 1983 fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
cfe1fc77 1984 fcb->l4os = skb_network_header_len(skb);
0bbaf069 1985
7f7f5316 1986 fcb->flags = flags;
0bbaf069
KG
1987}
1988
7f7f5316 1989void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
0bbaf069 1990{
7f7f5316 1991 fcb->flags |= TXFCB_VLN;
0bbaf069
KG
1992 fcb->vlctl = vlan_tx_tag_get(skb);
1993}
1994
4669bc90
DH
1995static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
1996 struct txbd8 *base, int ring_size)
1997{
1998 struct txbd8 *new_bd = bdp + stride;
1999
2000 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2001}
2002
2003static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2004 int ring_size)
2005{
2006 return skip_txbd(bdp, 1, base, ring_size);
2007}
2008
1da177e4
LT
2009/* This is called by the kernel when a frame is ready for transmission. */
2010/* It is pointed to by the dev->hard_start_xmit function pointer */
2011static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2012{
2013 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2014 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03 2015 struct netdev_queue *txq;
f4983704 2016 struct gfar __iomem *regs = NULL;
0bbaf069 2017 struct txfcb *fcb = NULL;
f0ee7acf 2018 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
5a5efed4 2019 u32 lstatus;
f0ee7acf 2020 int i, rq = 0, do_tstamp = 0;
4669bc90 2021 u32 bufaddr;
fef6108d 2022 unsigned long flags;
9c4886e5 2023 unsigned int nr_frags, nr_txbds, length, fcb_length = GMAC_FCB_LEN;
fba4ed03 2024
deb90eac
AV
2025 /*
2026 * TOE=1 frames larger than 2500 bytes may see excess delays
2027 * before start of transmission.
2028 */
2029 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_76) &&
2030 skb->ip_summed == CHECKSUM_PARTIAL &&
2031 skb->len > 2500)) {
2032 int ret;
2033
2034 ret = skb_checksum_help(skb);
2035 if (ret)
2036 return ret;
2037 }
2038
fba4ed03
SG
2039 rq = skb->queue_mapping;
2040 tx_queue = priv->tx_queue[rq];
2041 txq = netdev_get_tx_queue(dev, rq);
a12f801d 2042 base = tx_queue->tx_bd_base;
46ceb60c 2043 regs = tx_queue->grp->regs;
f0ee7acf
MR
2044
2045 /* check if time stamp should be generated */
2244d07b 2046 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
9c4886e5 2047 priv->hwts_tx_en)) {
f0ee7acf 2048 do_tstamp = 1;
9c4886e5
MR
2049 fcb_length = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
2050 }
4669bc90 2051
5b28beaf
LY
2052 /* make space for additional header when fcb is needed */
2053 if (((skb->ip_summed == CHECKSUM_PARTIAL) ||
eab6d18d 2054 vlan_tx_tag_present(skb) ||
f0ee7acf 2055 unlikely(do_tstamp)) &&
9c4886e5 2056 (skb_headroom(skb) < fcb_length)) {
54dc79fe
SH
2057 struct sk_buff *skb_new;
2058
9c4886e5 2059 skb_new = skb_realloc_headroom(skb, fcb_length);
54dc79fe
SH
2060 if (!skb_new) {
2061 dev->stats.tx_errors++;
bd14ba84 2062 kfree_skb(skb);
54dc79fe
SH
2063 return NETDEV_TX_OK;
2064 }
db83d136
MR
2065
2066 /* Steal sock reference for processing TX time stamps */
2067 swap(skb_new->sk, skb->sk);
2068 swap(skb_new->destructor, skb->destructor);
54dc79fe
SH
2069 kfree_skb(skb);
2070 skb = skb_new;
2071 }
2072
4669bc90
DH
2073 /* total number of fragments in the SKB */
2074 nr_frags = skb_shinfo(skb)->nr_frags;
2075
f0ee7acf
MR
2076 /* calculate the required number of TxBDs for this skb */
2077 if (unlikely(do_tstamp))
2078 nr_txbds = nr_frags + 2;
2079 else
2080 nr_txbds = nr_frags + 1;
2081
4669bc90 2082 /* check if there is space to queue this packet */
f0ee7acf 2083 if (nr_txbds > tx_queue->num_txbdfree) {
4669bc90 2084 /* no space, stop the queue */
fba4ed03 2085 netif_tx_stop_queue(txq);
4669bc90 2086 dev->stats.tx_fifo_errors++;
4669bc90
DH
2087 return NETDEV_TX_BUSY;
2088 }
1da177e4
LT
2089
2090 /* Update transmit stats */
1ac9ad13
ED
2091 tx_queue->stats.tx_bytes += skb->len;
2092 tx_queue->stats.tx_packets++;
1da177e4 2093
a12f801d 2094 txbdp = txbdp_start = tx_queue->cur_tx;
f0ee7acf
MR
2095 lstatus = txbdp->lstatus;
2096
2097 /* Time stamp insertion requires one additional TxBD */
2098 if (unlikely(do_tstamp))
2099 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2100 tx_queue->tx_ring_size);
1da177e4 2101
4669bc90 2102 if (nr_frags == 0) {
f0ee7acf
MR
2103 if (unlikely(do_tstamp))
2104 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2105 TXBD_INTERRUPT);
2106 else
2107 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
4669bc90
DH
2108 } else {
2109 /* Place the fragment addresses and lengths into the TxBDs */
2110 for (i = 0; i < nr_frags; i++) {
2111 /* Point at the next BD, wrapping as needed */
a12f801d 2112 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2113
2114 length = skb_shinfo(skb)->frags[i].size;
2115
2116 lstatus = txbdp->lstatus | length |
2117 BD_LFLAG(TXBD_READY);
2118
2119 /* Handle the last BD specially */
2120 if (i == nr_frags - 1)
2121 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1da177e4 2122
2234a722
IC
2123 bufaddr = skb_frag_dma_map(&priv->ofdev->dev,
2124 &skb_shinfo(skb)->frags[i],
2125 0,
2126 length,
2127 DMA_TO_DEVICE);
4669bc90
DH
2128
2129 /* set the TxBD length and buffer pointer */
2130 txbdp->bufPtr = bufaddr;
2131 txbdp->lstatus = lstatus;
2132 }
2133
2134 lstatus = txbdp_start->lstatus;
2135 }
1da177e4 2136
9c4886e5
MR
2137 /* Add TxPAL between FCB and frame if required */
2138 if (unlikely(do_tstamp)) {
2139 skb_push(skb, GMAC_TXPAL_LEN);
2140 memset(skb->data, 0, GMAC_TXPAL_LEN);
2141 }
2142
0bbaf069 2143 /* Set up checksumming */
12dea57b 2144 if (CHECKSUM_PARTIAL == skb->ip_summed) {
54dc79fe 2145 fcb = gfar_add_fcb(skb);
4363c2fd
AD
2146 /* as specified by errata */
2147 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_12)
2148 && ((unsigned long)fcb % 0x20) > 0x18)) {
2149 __skb_pull(skb, GMAC_FCB_LEN);
2150 skb_checksum_help(skb);
2151 } else {
2152 lstatus |= BD_LFLAG(TXBD_TOE);
9c4886e5 2153 gfar_tx_checksum(skb, fcb, fcb_length);
4363c2fd 2154 }
0bbaf069
KG
2155 }
2156
eab6d18d 2157 if (vlan_tx_tag_present(skb)) {
54dc79fe
SH
2158 if (unlikely(NULL == fcb)) {
2159 fcb = gfar_add_fcb(skb);
5a5efed4 2160 lstatus |= BD_LFLAG(TXBD_TOE);
7f7f5316 2161 }
54dc79fe
SH
2162
2163 gfar_tx_vlan(skb, fcb);
0bbaf069
KG
2164 }
2165
f0ee7acf
MR
2166 /* Setup tx hardware time stamping if requested */
2167 if (unlikely(do_tstamp)) {
2244d07b 2168 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
f0ee7acf
MR
2169 if (fcb == NULL)
2170 fcb = gfar_add_fcb(skb);
2171 fcb->ptp = 1;
2172 lstatus |= BD_LFLAG(TXBD_TOE);
2173 }
2174
4826857f 2175 txbdp_start->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
4669bc90 2176 skb_headlen(skb), DMA_TO_DEVICE);
1da177e4 2177
f0ee7acf
MR
2178 /*
2179 * If time stamping is requested one additional TxBD must be set up. The
2180 * first TxBD points to the FCB and must have a data length of
2181 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2182 * the full frame length.
2183 */
2184 if (unlikely(do_tstamp)) {
9c4886e5 2185 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_length;
f0ee7acf 2186 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
9c4886e5 2187 (skb_headlen(skb) - fcb_length);
f0ee7acf
MR
2188 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2189 } else {
2190 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2191 }
1da177e4 2192
d8a0f1b0
PG
2193 netdev_tx_sent_queue(txq, skb->len);
2194
a3bc1f11
AV
2195 /*
2196 * We can work in parallel with gfar_clean_tx_ring(), except
2197 * when modifying num_txbdfree. Note that we didn't grab the lock
2198 * when we were reading the num_txbdfree and checking for available
2199 * space, that's because outside of this function it can only grow,
2200 * and once we've got needed space, it cannot suddenly disappear.
2201 *
2202 * The lock also protects us from gfar_error(), which can modify
2203 * regs->tstat and thus retrigger the transfers, which is why we
2204 * also must grab the lock before setting ready bit for the first
2205 * to be transmitted BD.
2206 */
2207 spin_lock_irqsave(&tx_queue->txlock, flags);
2208
4669bc90
DH
2209 /*
2210 * The powerpc-specific eieio() is used, as wmb() has too strong
3b6330ce
SW
2211 * semantics (it requires synchronization between cacheable and
2212 * uncacheable mappings, which eieio doesn't provide and which we
2213 * don't need), thus requiring a more expensive sync instruction. At
2214 * some point, the set of architecture-independent barrier functions
2215 * should be expanded to include weaker barriers.
2216 */
3b6330ce 2217 eieio();
7f7f5316 2218
4669bc90
DH
2219 txbdp_start->lstatus = lstatus;
2220
0eddba52
AV
2221 eieio(); /* force lstatus write before tx_skbuff */
2222
2223 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2224
4669bc90
DH
2225 /* Update the current skb pointer to the next entry we will use
2226 * (wrapping if necessary) */
a12f801d
SG
2227 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2228 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
4669bc90 2229
a12f801d 2230 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2231
2232 /* reduce TxBD free count */
f0ee7acf 2233 tx_queue->num_txbdfree -= (nr_txbds);
1da177e4
LT
2234
2235 /* If the next BD still needs to be cleaned up, then the bds
2236 are full. We need to tell the kernel to stop sending us stuff. */
a12f801d 2237 if (!tx_queue->num_txbdfree) {
fba4ed03 2238 netif_tx_stop_queue(txq);
1da177e4 2239
09f75cd7 2240 dev->stats.tx_fifo_errors++;
1da177e4
LT
2241 }
2242
1da177e4 2243 /* Tell the DMA to go go go */
fba4ed03 2244 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
1da177e4
LT
2245
2246 /* Unlock priv */
a12f801d 2247 spin_unlock_irqrestore(&tx_queue->txlock, flags);
1da177e4 2248
54dc79fe 2249 return NETDEV_TX_OK;
1da177e4
LT
2250}
2251
2252/* Stops the kernel queue, and halts the controller */
2253static int gfar_close(struct net_device *dev)
2254{
2255 struct gfar_private *priv = netdev_priv(dev);
bea3348e 2256
46ceb60c 2257 disable_napi(priv);
bea3348e 2258
ab939905 2259 cancel_work_sync(&priv->reset_task);
1da177e4
LT
2260 stop_gfar(dev);
2261
bb40dcbb
AF
2262 /* Disconnect from the PHY */
2263 phy_disconnect(priv->phydev);
2264 priv->phydev = NULL;
1da177e4 2265
fba4ed03 2266 netif_tx_stop_all_queues(dev);
1da177e4
LT
2267
2268 return 0;
2269}
2270
1da177e4 2271/* Changes the mac address if the controller is not running. */
f162b9d5 2272static int gfar_set_mac_address(struct net_device *dev)
1da177e4 2273{
7f7f5316 2274 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
1da177e4
LT
2275
2276 return 0;
2277}
2278
f3dc1586
SP
2279/* Check if rx parser should be activated */
2280void gfar_check_rx_parser_mode(struct gfar_private *priv)
2281{
2282 struct gfar __iomem *regs;
2283 u32 tempval;
2284
2285 regs = priv->gfargrp[0].regs;
2286
2287 tempval = gfar_read(&regs->rctrl);
2288 /* If parse is no longer required, then disable parser */
2289 if (tempval & RCTRL_REQ_PARSER)
2290 tempval |= RCTRL_PRSDEP_INIT;
2291 else
2292 tempval &= ~RCTRL_PRSDEP_INIT;
2293 gfar_write(&regs->rctrl, tempval);
2294}
2295
0bbaf069 2296/* Enables and disables VLAN insertion/extraction */
c8f44aff 2297void gfar_vlan_mode(struct net_device *dev, netdev_features_t features)
0bbaf069
KG
2298{
2299 struct gfar_private *priv = netdev_priv(dev);
f4983704 2300 struct gfar __iomem *regs = NULL;
0bbaf069
KG
2301 unsigned long flags;
2302 u32 tempval;
2303
46ceb60c 2304 regs = priv->gfargrp[0].regs;
fba4ed03
SG
2305 local_irq_save(flags);
2306 lock_rx_qs(priv);
0bbaf069 2307
87c288c6 2308 if (features & NETIF_F_HW_VLAN_TX) {
0bbaf069 2309 /* Enable VLAN tag insertion */
f4983704 2310 tempval = gfar_read(&regs->tctrl);
0bbaf069 2311 tempval |= TCTRL_VLINS;
f4983704 2312 gfar_write(&regs->tctrl, tempval);
0bbaf069
KG
2313 } else {
2314 /* Disable VLAN tag insertion */
f4983704 2315 tempval = gfar_read(&regs->tctrl);
0bbaf069 2316 tempval &= ~TCTRL_VLINS;
f4983704 2317 gfar_write(&regs->tctrl, tempval);
87c288c6 2318 }
0bbaf069 2319
87c288c6
JP
2320 if (features & NETIF_F_HW_VLAN_RX) {
2321 /* Enable VLAN tag extraction */
2322 tempval = gfar_read(&regs->rctrl);
2323 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
2324 gfar_write(&regs->rctrl, tempval);
2325 } else {
0bbaf069 2326 /* Disable VLAN tag extraction */
f4983704 2327 tempval = gfar_read(&regs->rctrl);
0bbaf069 2328 tempval &= ~RCTRL_VLEX;
f4983704 2329 gfar_write(&regs->rctrl, tempval);
f3dc1586
SP
2330
2331 gfar_check_rx_parser_mode(priv);
0bbaf069
KG
2332 }
2333
77ecaf2d
DH
2334 gfar_change_mtu(dev, dev->mtu);
2335
fba4ed03
SG
2336 unlock_rx_qs(priv);
2337 local_irq_restore(flags);
0bbaf069
KG
2338}
2339
1da177e4
LT
2340static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2341{
2342 int tempsize, tempval;
2343 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2344 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4 2345 int oldsize = priv->rx_buffer_size;
0bbaf069
KG
2346 int frame_size = new_mtu + ETH_HLEN;
2347
87c288c6 2348 if (gfar_is_vlan_on(priv))
faa89577 2349 frame_size += VLAN_HLEN;
0bbaf069 2350
1da177e4 2351 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
59deab26 2352 netif_err(priv, drv, dev, "Invalid MTU setting\n");
1da177e4
LT
2353 return -EINVAL;
2354 }
2355
77ecaf2d
DH
2356 if (gfar_uses_fcb(priv))
2357 frame_size += GMAC_FCB_LEN;
2358
2359 frame_size += priv->padding;
2360
1da177e4
LT
2361 tempsize =
2362 (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2363 INCREMENTAL_BUFFER_SIZE;
2364
2365 /* Only stop and start the controller if it isn't already
7f7f5316 2366 * stopped, and we changed something */
1da177e4
LT
2367 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2368 stop_gfar(dev);
2369
2370 priv->rx_buffer_size = tempsize;
2371
2372 dev->mtu = new_mtu;
2373
f4983704
SG
2374 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2375 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1da177e4
LT
2376
2377 /* If the mtu is larger than the max size for standard
2378 * ethernet frames (ie, a jumbo frame), then set maccfg2
2379 * to allow huge frames, and to check the length */
f4983704 2380 tempval = gfar_read(&regs->maccfg2);
1da177e4 2381
7d350977
AV
2382 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
2383 gfar_has_errata(priv, GFAR_ERRATA_74))
1da177e4
LT
2384 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2385 else
2386 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2387
f4983704 2388 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
2389
2390 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2391 startup_gfar(dev);
2392
2393 return 0;
2394}
2395
ab939905 2396/* gfar_reset_task gets scheduled when a packet has not been
1da177e4
LT
2397 * transmitted after a set amount of time.
2398 * For now, assume that clearing out all the structures, and
ab939905
SS
2399 * starting over will fix the problem.
2400 */
2401static void gfar_reset_task(struct work_struct *work)
1da177e4 2402{
ab939905
SS
2403 struct gfar_private *priv = container_of(work, struct gfar_private,
2404 reset_task);
4826857f 2405 struct net_device *dev = priv->ndev;
1da177e4
LT
2406
2407 if (dev->flags & IFF_UP) {
fba4ed03 2408 netif_tx_stop_all_queues(dev);
1da177e4
LT
2409 stop_gfar(dev);
2410 startup_gfar(dev);
fba4ed03 2411 netif_tx_start_all_queues(dev);
1da177e4
LT
2412 }
2413
263ba320 2414 netif_tx_schedule_all(dev);
1da177e4
LT
2415}
2416
ab939905
SS
2417static void gfar_timeout(struct net_device *dev)
2418{
2419 struct gfar_private *priv = netdev_priv(dev);
2420
2421 dev->stats.tx_errors++;
2422 schedule_work(&priv->reset_task);
2423}
2424
acbc0f03
EL
2425static void gfar_align_skb(struct sk_buff *skb)
2426{
2427 /* We need the data buffer to be aligned properly. We will reserve
2428 * as many bytes as needed to align the data properly
2429 */
2430 skb_reserve(skb, RXBUF_ALIGNMENT -
2431 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2432}
2433
1da177e4 2434/* Interrupt Handler for Transmit complete */
a12f801d 2435static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
1da177e4 2436{
a12f801d 2437 struct net_device *dev = tx_queue->dev;
d8a0f1b0 2438 struct netdev_queue *txq;
d080cd63 2439 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2440 struct gfar_priv_rx_q *rx_queue = NULL;
f0ee7acf 2441 struct txbd8 *bdp, *next = NULL;
4669bc90 2442 struct txbd8 *lbdp = NULL;
a12f801d 2443 struct txbd8 *base = tx_queue->tx_bd_base;
4669bc90
DH
2444 struct sk_buff *skb;
2445 int skb_dirtytx;
a12f801d 2446 int tx_ring_size = tx_queue->tx_ring_size;
f0ee7acf 2447 int frags = 0, nr_txbds = 0;
4669bc90 2448 int i;
d080cd63 2449 int howmany = 0;
d8a0f1b0
PG
2450 int tqi = tx_queue->qindex;
2451 unsigned int bytes_sent = 0;
4669bc90 2452 u32 lstatus;
f0ee7acf 2453 size_t buflen;
1da177e4 2454
d8a0f1b0
PG
2455 rx_queue = priv->rx_queue[tqi];
2456 txq = netdev_get_tx_queue(dev, tqi);
a12f801d
SG
2457 bdp = tx_queue->dirty_tx;
2458 skb_dirtytx = tx_queue->skb_dirtytx;
1da177e4 2459
a12f801d 2460 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
a3bc1f11
AV
2461 unsigned long flags;
2462
4669bc90 2463 frags = skb_shinfo(skb)->nr_frags;
f0ee7acf
MR
2464
2465 /*
2466 * When time stamping, one additional TxBD must be freed.
2467 * Also, we need to dma_unmap_single() the TxPAL.
2468 */
2244d07b 2469 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
f0ee7acf
MR
2470 nr_txbds = frags + 2;
2471 else
2472 nr_txbds = frags + 1;
2473
2474 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
1da177e4 2475
4669bc90 2476 lstatus = lbdp->lstatus;
1da177e4 2477
4669bc90
DH
2478 /* Only clean completed frames */
2479 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2480 (lstatus & BD_LENGTH_MASK))
2481 break;
2482
2244d07b 2483 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf 2484 next = next_txbd(bdp, base, tx_ring_size);
9c4886e5 2485 buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
f0ee7acf
MR
2486 } else
2487 buflen = bdp->length;
2488
2489 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
2490 buflen, DMA_TO_DEVICE);
2491
2244d07b 2492 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2493 struct skb_shared_hwtstamps shhwtstamps;
2494 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2495 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2496 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
9c4886e5 2497 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
f0ee7acf
MR
2498 skb_tstamp_tx(skb, &shhwtstamps);
2499 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2500 bdp = next;
2501 }
81183059 2502
4669bc90
DH
2503 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2504 bdp = next_txbd(bdp, base, tx_ring_size);
d080cd63 2505
4669bc90 2506 for (i = 0; i < frags; i++) {
4826857f 2507 dma_unmap_page(&priv->ofdev->dev,
4669bc90
DH
2508 bdp->bufPtr,
2509 bdp->length,
2510 DMA_TO_DEVICE);
2511 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2512 bdp = next_txbd(bdp, base, tx_ring_size);
2513 }
1da177e4 2514
d8a0f1b0
PG
2515 bytes_sent += skb->len;
2516
0fd56bb5
AF
2517 /*
2518 * If there's room in the queue (limit it to rx_buffer_size)
2519 * we add this skb back into the pool, if it's the right size
2520 */
a12f801d 2521 if (skb_queue_len(&priv->rx_recycle) < rx_queue->rx_ring_size &&
0fd56bb5 2522 skb_recycle_check(skb, priv->rx_buffer_size +
acbc0f03
EL
2523 RXBUF_ALIGNMENT)) {
2524 gfar_align_skb(skb);
cd0ea241 2525 skb_queue_head(&priv->rx_recycle, skb);
acbc0f03 2526 } else
0fd56bb5
AF
2527 dev_kfree_skb_any(skb);
2528
a12f801d 2529 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
d080cd63 2530
4669bc90
DH
2531 skb_dirtytx = (skb_dirtytx + 1) &
2532 TX_RING_MOD_MASK(tx_ring_size);
2533
2534 howmany++;
a3bc1f11 2535 spin_lock_irqsave(&tx_queue->txlock, flags);
f0ee7acf 2536 tx_queue->num_txbdfree += nr_txbds;
a3bc1f11 2537 spin_unlock_irqrestore(&tx_queue->txlock, flags);
4669bc90 2538 }
1da177e4 2539
4669bc90 2540 /* If we freed a buffer, we can restart transmission, if necessary */
5407b14c 2541 if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree)
d8a0f1b0 2542 netif_wake_subqueue(dev, tqi);
1da177e4 2543
4669bc90 2544 /* Update dirty indicators */
a12f801d
SG
2545 tx_queue->skb_dirtytx = skb_dirtytx;
2546 tx_queue->dirty_tx = bdp;
1da177e4 2547
d8a0f1b0
PG
2548 netdev_tx_completed_queue(txq, howmany, bytes_sent);
2549
d080cd63
DH
2550 return howmany;
2551}
2552
f4983704 2553static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
d080cd63 2554{
a6d0b91a
AV
2555 unsigned long flags;
2556
fba4ed03
SG
2557 spin_lock_irqsave(&gfargrp->grplock, flags);
2558 if (napi_schedule_prep(&gfargrp->napi)) {
f4983704 2559 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
fba4ed03 2560 __napi_schedule(&gfargrp->napi);
8707bdd4
JP
2561 } else {
2562 /*
2563 * Clear IEVENT, so interrupts aren't called again
2564 * because of the packets that have already arrived.
2565 */
f4983704 2566 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
2f448911 2567 }
fba4ed03 2568 spin_unlock_irqrestore(&gfargrp->grplock, flags);
a6d0b91a 2569
8c7396ae 2570}
1da177e4 2571
8c7396ae 2572/* Interrupt Handler for Transmit complete */
f4983704 2573static irqreturn_t gfar_transmit(int irq, void *grp_id)
8c7396ae 2574{
f4983704 2575 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2576 return IRQ_HANDLED;
2577}
2578
a12f801d 2579static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6
AF
2580 struct sk_buff *skb)
2581{
a12f801d 2582 struct net_device *dev = rx_queue->dev;
815b97c6 2583 struct gfar_private *priv = netdev_priv(dev);
8a102fe0 2584 dma_addr_t buf;
815b97c6 2585
8a102fe0
AV
2586 buf = dma_map_single(&priv->ofdev->dev, skb->data,
2587 priv->rx_buffer_size, DMA_FROM_DEVICE);
a12f801d 2588 gfar_init_rxbdp(rx_queue, bdp, buf);
815b97c6
AF
2589}
2590
acbc0f03 2591static struct sk_buff * gfar_alloc_skb(struct net_device *dev)
1da177e4
LT
2592{
2593 struct gfar_private *priv = netdev_priv(dev);
2594 struct sk_buff *skb = NULL;
1da177e4 2595
acbc0f03 2596 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
815b97c6 2597 if (!skb)
1da177e4
LT
2598 return NULL;
2599
acbc0f03 2600 gfar_align_skb(skb);
7f7f5316 2601
acbc0f03
EL
2602 return skb;
2603}
2604
2605struct sk_buff * gfar_new_skb(struct net_device *dev)
2606{
2607 struct gfar_private *priv = netdev_priv(dev);
2608 struct sk_buff *skb = NULL;
2609
cd0ea241 2610 skb = skb_dequeue(&priv->rx_recycle);
acbc0f03
EL
2611 if (!skb)
2612 skb = gfar_alloc_skb(dev);
1da177e4 2613
1da177e4
LT
2614 return skb;
2615}
2616
298e1a9e 2617static inline void count_errors(unsigned short status, struct net_device *dev)
1da177e4 2618{
298e1a9e 2619 struct gfar_private *priv = netdev_priv(dev);
09f75cd7 2620 struct net_device_stats *stats = &dev->stats;
1da177e4
LT
2621 struct gfar_extra_stats *estats = &priv->extra_stats;
2622
2623 /* If the packet was truncated, none of the other errors
2624 * matter */
2625 if (status & RXBD_TRUNCATED) {
2626 stats->rx_length_errors++;
2627
2628 estats->rx_trunc++;
2629
2630 return;
2631 }
2632 /* Count the errors, if there were any */
2633 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2634 stats->rx_length_errors++;
2635
2636 if (status & RXBD_LARGE)
2637 estats->rx_large++;
2638 else
2639 estats->rx_short++;
2640 }
2641 if (status & RXBD_NONOCTET) {
2642 stats->rx_frame_errors++;
2643 estats->rx_nonoctet++;
2644 }
2645 if (status & RXBD_CRCERR) {
2646 estats->rx_crcerr++;
2647 stats->rx_crc_errors++;
2648 }
2649 if (status & RXBD_OVERRUN) {
2650 estats->rx_overrun++;
2651 stats->rx_crc_errors++;
2652 }
2653}
2654
f4983704 2655irqreturn_t gfar_receive(int irq, void *grp_id)
1da177e4 2656{
f4983704 2657 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2658 return IRQ_HANDLED;
2659}
2660
0bbaf069
KG
2661static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2662{
2663 /* If valid headers were found, and valid sums
2664 * were verified, then we tell the kernel that no
2665 * checksumming is necessary. Otherwise, it is */
7f7f5316 2666 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
0bbaf069
KG
2667 skb->ip_summed = CHECKSUM_UNNECESSARY;
2668 else
bc8acf2c 2669 skb_checksum_none_assert(skb);
0bbaf069
KG
2670}
2671
2672
1da177e4
LT
2673/* gfar_process_frame() -- handle one incoming packet if skb
2674 * isn't NULL. */
2675static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
cd754a57 2676 int amount_pull, struct napi_struct *napi)
1da177e4
LT
2677{
2678 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 2679 struct rxfcb *fcb = NULL;
1da177e4 2680
cd754a57 2681 gro_result_t ret;
1da177e4 2682
2c2db48a
DH
2683 /* fcb is at the beginning if exists */
2684 fcb = (struct rxfcb *)skb->data;
0bbaf069 2685
2c2db48a
DH
2686 /* Remove the FCB from the skb */
2687 /* Remove the padded bytes, if there are any */
f74dac08
SG
2688 if (amount_pull) {
2689 skb_record_rx_queue(skb, fcb->rq);
2c2db48a 2690 skb_pull(skb, amount_pull);
f74dac08 2691 }
0bbaf069 2692
cc772ab7
MR
2693 /* Get receive timestamp from the skb */
2694 if (priv->hwts_rx_en) {
2695 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2696 u64 *ns = (u64 *) skb->data;
2697 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2698 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2699 }
2700
2701 if (priv->padding)
2702 skb_pull(skb, priv->padding);
2703
8b3afe95 2704 if (dev->features & NETIF_F_RXCSUM)
2c2db48a 2705 gfar_rx_checksum(skb, fcb);
0bbaf069 2706
2c2db48a
DH
2707 /* Tell the skb what kind of packet this is */
2708 skb->protocol = eth_type_trans(skb, dev);
1da177e4 2709
32f7fd44
JP
2710 /*
2711 * There's need to check for NETIF_F_HW_VLAN_RX here.
2712 * Even if vlan rx accel is disabled, on some chips
2713 * RXFCB_VLN is pseudo randomly set.
2714 */
2715 if (dev->features & NETIF_F_HW_VLAN_RX &&
2716 fcb->flags & RXFCB_VLN)
87c288c6
JP
2717 __vlan_hwaccel_put_tag(skb, fcb->vlctl);
2718
2c2db48a 2719 /* Send the packet up the stack */
cd754a57 2720 ret = napi_gro_receive(napi, skb);
0bbaf069 2721
cd754a57 2722 if (GRO_DROP == ret)
2c2db48a 2723 priv->extra_stats.kernel_dropped++;
1da177e4
LT
2724
2725 return 0;
2726}
2727
2728/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
0bbaf069 2729 * until the budget/quota has been reached. Returns the number
1da177e4
LT
2730 * of frames handled
2731 */
a12f801d 2732int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
1da177e4 2733{
a12f801d 2734 struct net_device *dev = rx_queue->dev;
31de198b 2735 struct rxbd8 *bdp, *base;
1da177e4 2736 struct sk_buff *skb;
2c2db48a
DH
2737 int pkt_len;
2738 int amount_pull;
1da177e4
LT
2739 int howmany = 0;
2740 struct gfar_private *priv = netdev_priv(dev);
2741
2742 /* Get the first full descriptor */
a12f801d
SG
2743 bdp = rx_queue->cur_rx;
2744 base = rx_queue->rx_bd_base;
1da177e4 2745
cc772ab7 2746 amount_pull = (gfar_uses_fcb(priv) ? GMAC_FCB_LEN : 0);
2c2db48a 2747
1da177e4 2748 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
815b97c6 2749 struct sk_buff *newskb;
3b6330ce 2750 rmb();
815b97c6
AF
2751
2752 /* Add another skb for the future */
2753 newskb = gfar_new_skb(dev);
2754
a12f801d 2755 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
1da177e4 2756
4826857f 2757 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
81183059
AF
2758 priv->rx_buffer_size, DMA_FROM_DEVICE);
2759
63b88b90
AV
2760 if (unlikely(!(bdp->status & RXBD_ERR) &&
2761 bdp->length > priv->rx_buffer_size))
2762 bdp->status = RXBD_LARGE;
2763
815b97c6
AF
2764 /* We drop the frame if we failed to allocate a new buffer */
2765 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2766 bdp->status & RXBD_ERR)) {
2767 count_errors(bdp->status, dev);
2768
2769 if (unlikely(!newskb))
2770 newskb = skb;
acbc0f03 2771 else if (skb)
cd0ea241 2772 skb_queue_head(&priv->rx_recycle, skb);
815b97c6 2773 } else {
1da177e4 2774 /* Increment the number of packets */
a7f38041 2775 rx_queue->stats.rx_packets++;
1da177e4
LT
2776 howmany++;
2777
2c2db48a
DH
2778 if (likely(skb)) {
2779 pkt_len = bdp->length - ETH_FCS_LEN;
2780 /* Remove the FCS from the packet length */
2781 skb_put(skb, pkt_len);
a7f38041 2782 rx_queue->stats.rx_bytes += pkt_len;
f74dac08 2783 skb_record_rx_queue(skb, rx_queue->qindex);
cd754a57
WJB
2784 gfar_process_frame(dev, skb, amount_pull,
2785 &rx_queue->grp->napi);
2c2db48a
DH
2786
2787 } else {
59deab26 2788 netif_warn(priv, rx_err, dev, "Missing skb!\n");
a7f38041 2789 rx_queue->stats.rx_dropped++;
2c2db48a
DH
2790 priv->extra_stats.rx_skbmissing++;
2791 }
1da177e4 2792
1da177e4
LT
2793 }
2794
a12f801d 2795 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
1da177e4 2796
815b97c6 2797 /* Setup the new bdp */
a12f801d 2798 gfar_new_rxbdp(rx_queue, bdp, newskb);
1da177e4
LT
2799
2800 /* Update to the next pointer */
a12f801d 2801 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
1da177e4
LT
2802
2803 /* update to point at the next skb */
a12f801d
SG
2804 rx_queue->skb_currx =
2805 (rx_queue->skb_currx + 1) &
2806 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
1da177e4
LT
2807 }
2808
2809 /* Update the current rxbd pointer to be the next one */
a12f801d 2810 rx_queue->cur_rx = bdp;
1da177e4 2811
1da177e4
LT
2812 return howmany;
2813}
2814
bea3348e 2815static int gfar_poll(struct napi_struct *napi, int budget)
1da177e4 2816{
fba4ed03
SG
2817 struct gfar_priv_grp *gfargrp = container_of(napi,
2818 struct gfar_priv_grp, napi);
2819 struct gfar_private *priv = gfargrp->priv;
46ceb60c 2820 struct gfar __iomem *regs = gfargrp->regs;
a12f801d 2821 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03
SG
2822 struct gfar_priv_rx_q *rx_queue = NULL;
2823 int rx_cleaned = 0, budget_per_queue = 0, rx_cleaned_per_queue = 0;
18294ad1
AV
2824 int tx_cleaned = 0, i, left_over_budget = budget;
2825 unsigned long serviced_queues = 0;
fba4ed03 2826 int num_queues = 0;
d080cd63 2827
fba4ed03
SG
2828 num_queues = gfargrp->num_rx_queues;
2829 budget_per_queue = budget/num_queues;
2830
8c7396ae
DH
2831 /* Clear IEVENT, so interrupts aren't called again
2832 * because of the packets that have already arrived */
f4983704 2833 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
8c7396ae 2834
fba4ed03 2835 while (num_queues && left_over_budget) {
1da177e4 2836
fba4ed03
SG
2837 budget_per_queue = left_over_budget/num_queues;
2838 left_over_budget = 0;
2839
984b3f57 2840 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
fba4ed03
SG
2841 if (test_bit(i, &serviced_queues))
2842 continue;
2843 rx_queue = priv->rx_queue[i];
2844 tx_queue = priv->tx_queue[rx_queue->qindex];
2845
a3bc1f11 2846 tx_cleaned += gfar_clean_tx_ring(tx_queue);
fba4ed03
SG
2847 rx_cleaned_per_queue = gfar_clean_rx_ring(rx_queue,
2848 budget_per_queue);
2849 rx_cleaned += rx_cleaned_per_queue;
2850 if(rx_cleaned_per_queue < budget_per_queue) {
2851 left_over_budget = left_over_budget +
2852 (budget_per_queue - rx_cleaned_per_queue);
2853 set_bit(i, &serviced_queues);
2854 num_queues--;
2855 }
2856 }
2857 }
1da177e4 2858
42199884
AF
2859 if (tx_cleaned)
2860 return budget;
2861
2862 if (rx_cleaned < budget) {
288379f0 2863 napi_complete(napi);
1da177e4
LT
2864
2865 /* Clear the halt bit in RSTAT */
fba4ed03 2866 gfar_write(&regs->rstat, gfargrp->rstat);
1da177e4 2867
f4983704 2868 gfar_write(&regs->imask, IMASK_DEFAULT);
1da177e4
LT
2869
2870 /* If we are coalescing interrupts, update the timer */
2871 /* Otherwise, clear it */
46ceb60c
SG
2872 gfar_configure_coalescing(priv,
2873 gfargrp->rx_bit_map, gfargrp->tx_bit_map);
1da177e4
LT
2874 }
2875
42199884 2876 return rx_cleaned;
1da177e4 2877}
1da177e4 2878
f2d71c2d
VW
2879#ifdef CONFIG_NET_POLL_CONTROLLER
2880/*
2881 * Polling 'interrupt' - used by things like netconsole to send skbs
2882 * without having to re-enable interrupts. It's not called while
2883 * the interrupt routine is executing.
2884 */
2885static void gfar_netpoll(struct net_device *dev)
2886{
2887 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2888 int i = 0;
f2d71c2d
VW
2889
2890 /* If the device has multiple interrupts, run tx/rx */
b31a1d8b 2891 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
2892 for (i = 0; i < priv->num_grps; i++) {
2893 disable_irq(priv->gfargrp[i].interruptTransmit);
2894 disable_irq(priv->gfargrp[i].interruptReceive);
2895 disable_irq(priv->gfargrp[i].interruptError);
2896 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2897 &priv->gfargrp[i]);
2898 enable_irq(priv->gfargrp[i].interruptError);
2899 enable_irq(priv->gfargrp[i].interruptReceive);
2900 enable_irq(priv->gfargrp[i].interruptTransmit);
2901 }
f2d71c2d 2902 } else {
46ceb60c
SG
2903 for (i = 0; i < priv->num_grps; i++) {
2904 disable_irq(priv->gfargrp[i].interruptTransmit);
2905 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2906 &priv->gfargrp[i]);
2907 enable_irq(priv->gfargrp[i].interruptTransmit);
43de004b 2908 }
f2d71c2d
VW
2909 }
2910}
2911#endif
2912
1da177e4 2913/* The interrupt handler for devices with one interrupt */
f4983704 2914static irqreturn_t gfar_interrupt(int irq, void *grp_id)
1da177e4 2915{
f4983704 2916 struct gfar_priv_grp *gfargrp = grp_id;
1da177e4
LT
2917
2918 /* Save ievent for future reference */
f4983704 2919 u32 events = gfar_read(&gfargrp->regs->ievent);
1da177e4 2920
1da177e4 2921 /* Check for reception */
538cc7ee 2922 if (events & IEVENT_RX_MASK)
f4983704 2923 gfar_receive(irq, grp_id);
1da177e4
LT
2924
2925 /* Check for transmit completion */
538cc7ee 2926 if (events & IEVENT_TX_MASK)
f4983704 2927 gfar_transmit(irq, grp_id);
1da177e4 2928
538cc7ee
SS
2929 /* Check for errors */
2930 if (events & IEVENT_ERR_MASK)
f4983704 2931 gfar_error(irq, grp_id);
1da177e4
LT
2932
2933 return IRQ_HANDLED;
2934}
2935
1da177e4
LT
2936/* Called every time the controller might need to be made
2937 * aware of new link state. The PHY code conveys this
bb40dcbb 2938 * information through variables in the phydev structure, and this
1da177e4
LT
2939 * function converts those variables into the appropriate
2940 * register values, and can bring down the device if needed.
2941 */
2942static void adjust_link(struct net_device *dev)
2943{
2944 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2945 struct gfar __iomem *regs = priv->gfargrp[0].regs;
bb40dcbb
AF
2946 unsigned long flags;
2947 struct phy_device *phydev = priv->phydev;
2948 int new_state = 0;
2949
fba4ed03
SG
2950 local_irq_save(flags);
2951 lock_tx_qs(priv);
2952
bb40dcbb
AF
2953 if (phydev->link) {
2954 u32 tempval = gfar_read(&regs->maccfg2);
7f7f5316 2955 u32 ecntrl = gfar_read(&regs->ecntrl);
1da177e4 2956
1da177e4
LT
2957 /* Now we make sure that we can be in full duplex mode.
2958 * If not, we operate in half-duplex mode. */
bb40dcbb
AF
2959 if (phydev->duplex != priv->oldduplex) {
2960 new_state = 1;
2961 if (!(phydev->duplex))
1da177e4 2962 tempval &= ~(MACCFG2_FULL_DUPLEX);
bb40dcbb 2963 else
1da177e4 2964 tempval |= MACCFG2_FULL_DUPLEX;
1da177e4 2965
bb40dcbb 2966 priv->oldduplex = phydev->duplex;
1da177e4
LT
2967 }
2968
bb40dcbb
AF
2969 if (phydev->speed != priv->oldspeed) {
2970 new_state = 1;
2971 switch (phydev->speed) {
1da177e4 2972 case 1000:
1da177e4
LT
2973 tempval =
2974 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
f430e49e
LY
2975
2976 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2977 break;
2978 case 100:
2979 case 10:
1da177e4
LT
2980 tempval =
2981 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
7f7f5316
AF
2982
2983 /* Reduced mode distinguishes
2984 * between 10 and 100 */
2985 if (phydev->speed == SPEED_100)
2986 ecntrl |= ECNTRL_R100;
2987 else
2988 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2989 break;
2990 default:
59deab26
JP
2991 netif_warn(priv, link, dev,
2992 "Ack! Speed (%d) is not 10/100/1000!\n",
2993 phydev->speed);
1da177e4
LT
2994 break;
2995 }
2996
bb40dcbb 2997 priv->oldspeed = phydev->speed;
1da177e4
LT
2998 }
2999
bb40dcbb 3000 gfar_write(&regs->maccfg2, tempval);
7f7f5316 3001 gfar_write(&regs->ecntrl, ecntrl);
bb40dcbb 3002
1da177e4 3003 if (!priv->oldlink) {
bb40dcbb 3004 new_state = 1;
1da177e4 3005 priv->oldlink = 1;
1da177e4 3006 }
bb40dcbb
AF
3007 } else if (priv->oldlink) {
3008 new_state = 1;
3009 priv->oldlink = 0;
3010 priv->oldspeed = 0;
3011 priv->oldduplex = -1;
1da177e4 3012 }
1da177e4 3013
bb40dcbb
AF
3014 if (new_state && netif_msg_link(priv))
3015 phy_print_status(phydev);
fba4ed03
SG
3016 unlock_tx_qs(priv);
3017 local_irq_restore(flags);
bb40dcbb 3018}
1da177e4
LT
3019
3020/* Update the hash table based on the current list of multicast
3021 * addresses we subscribe to. Also, change the promiscuity of
3022 * the device based on the flags (this function is called
3023 * whenever dev->flags is changed */
3024static void gfar_set_multi(struct net_device *dev)
3025{
22bedad3 3026 struct netdev_hw_addr *ha;
1da177e4 3027 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3028 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4
LT
3029 u32 tempval;
3030
a12f801d 3031 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
3032 /* Set RCTRL to PROM */
3033 tempval = gfar_read(&regs->rctrl);
3034 tempval |= RCTRL_PROM;
3035 gfar_write(&regs->rctrl, tempval);
3036 } else {
3037 /* Set RCTRL to not PROM */
3038 tempval = gfar_read(&regs->rctrl);
3039 tempval &= ~(RCTRL_PROM);
3040 gfar_write(&regs->rctrl, tempval);
3041 }
6aa20a22 3042
a12f801d 3043 if (dev->flags & IFF_ALLMULTI) {
1da177e4 3044 /* Set the hash to rx all multicast frames */
0bbaf069
KG
3045 gfar_write(&regs->igaddr0, 0xffffffff);
3046 gfar_write(&regs->igaddr1, 0xffffffff);
3047 gfar_write(&regs->igaddr2, 0xffffffff);
3048 gfar_write(&regs->igaddr3, 0xffffffff);
3049 gfar_write(&regs->igaddr4, 0xffffffff);
3050 gfar_write(&regs->igaddr5, 0xffffffff);
3051 gfar_write(&regs->igaddr6, 0xffffffff);
3052 gfar_write(&regs->igaddr7, 0xffffffff);
1da177e4
LT
3053 gfar_write(&regs->gaddr0, 0xffffffff);
3054 gfar_write(&regs->gaddr1, 0xffffffff);
3055 gfar_write(&regs->gaddr2, 0xffffffff);
3056 gfar_write(&regs->gaddr3, 0xffffffff);
3057 gfar_write(&regs->gaddr4, 0xffffffff);
3058 gfar_write(&regs->gaddr5, 0xffffffff);
3059 gfar_write(&regs->gaddr6, 0xffffffff);
3060 gfar_write(&regs->gaddr7, 0xffffffff);
3061 } else {
7f7f5316
AF
3062 int em_num;
3063 int idx;
3064
1da177e4 3065 /* zero out the hash */
0bbaf069
KG
3066 gfar_write(&regs->igaddr0, 0x0);
3067 gfar_write(&regs->igaddr1, 0x0);
3068 gfar_write(&regs->igaddr2, 0x0);
3069 gfar_write(&regs->igaddr3, 0x0);
3070 gfar_write(&regs->igaddr4, 0x0);
3071 gfar_write(&regs->igaddr5, 0x0);
3072 gfar_write(&regs->igaddr6, 0x0);
3073 gfar_write(&regs->igaddr7, 0x0);
1da177e4
LT
3074 gfar_write(&regs->gaddr0, 0x0);
3075 gfar_write(&regs->gaddr1, 0x0);
3076 gfar_write(&regs->gaddr2, 0x0);
3077 gfar_write(&regs->gaddr3, 0x0);
3078 gfar_write(&regs->gaddr4, 0x0);
3079 gfar_write(&regs->gaddr5, 0x0);
3080 gfar_write(&regs->gaddr6, 0x0);
3081 gfar_write(&regs->gaddr7, 0x0);
3082
7f7f5316
AF
3083 /* If we have extended hash tables, we need to
3084 * clear the exact match registers to prepare for
3085 * setting them */
3086 if (priv->extended_hash) {
3087 em_num = GFAR_EM_NUM + 1;
3088 gfar_clear_exact_match(dev);
3089 idx = 1;
3090 } else {
3091 idx = 0;
3092 em_num = 0;
3093 }
3094
4cd24eaf 3095 if (netdev_mc_empty(dev))
1da177e4
LT
3096 return;
3097
3098 /* Parse the list, and set the appropriate bits */
22bedad3 3099 netdev_for_each_mc_addr(ha, dev) {
7f7f5316 3100 if (idx < em_num) {
22bedad3 3101 gfar_set_mac_for_addr(dev, idx, ha->addr);
7f7f5316
AF
3102 idx++;
3103 } else
22bedad3 3104 gfar_set_hash_for_addr(dev, ha->addr);
1da177e4
LT
3105 }
3106 }
1da177e4
LT
3107}
3108
7f7f5316
AF
3109
3110/* Clears each of the exact match registers to zero, so they
3111 * don't interfere with normal reception */
3112static void gfar_clear_exact_match(struct net_device *dev)
3113{
3114 int idx;
6a3c910c 3115 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
7f7f5316
AF
3116
3117 for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
b6bc7650 3118 gfar_set_mac_for_addr(dev, idx, zero_arr);
7f7f5316
AF
3119}
3120
1da177e4
LT
3121/* Set the appropriate hash bit for the given addr */
3122/* The algorithm works like so:
3123 * 1) Take the Destination Address (ie the multicast address), and
3124 * do a CRC on it (little endian), and reverse the bits of the
3125 * result.
3126 * 2) Use the 8 most significant bits as a hash into a 256-entry
3127 * table. The table is controlled through 8 32-bit registers:
3128 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3129 * gaddr7. This means that the 3 most significant bits in the
3130 * hash index which gaddr register to use, and the 5 other bits
3131 * indicate which bit (assuming an IBM numbering scheme, which
3132 * for PowerPC (tm) is usually the case) in the register holds
3133 * the entry. */
3134static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3135{
3136 u32 tempval;
3137 struct gfar_private *priv = netdev_priv(dev);
6a3c910c 3138 u32 result = ether_crc(ETH_ALEN, addr);
0bbaf069
KG
3139 int width = priv->hash_width;
3140 u8 whichbit = (result >> (32 - width)) & 0x1f;
3141 u8 whichreg = result >> (32 - width + 5);
1da177e4
LT
3142 u32 value = (1 << (31-whichbit));
3143
0bbaf069 3144 tempval = gfar_read(priv->hash_regs[whichreg]);
1da177e4 3145 tempval |= value;
0bbaf069 3146 gfar_write(priv->hash_regs[whichreg], tempval);
1da177e4
LT
3147}
3148
7f7f5316
AF
3149
3150/* There are multiple MAC Address register pairs on some controllers
3151 * This function sets the numth pair to a given address
3152 */
b6bc7650
JP
3153static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3154 const u8 *addr)
7f7f5316
AF
3155{
3156 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3157 struct gfar __iomem *regs = priv->gfargrp[0].regs;
7f7f5316 3158 int idx;
6a3c910c 3159 char tmpbuf[ETH_ALEN];
7f7f5316 3160 u32 tempval;
f4983704 3161 u32 __iomem *macptr = &regs->macstnaddr1;
7f7f5316
AF
3162
3163 macptr += num*2;
3164
3165 /* Now copy it into the mac registers backwards, cuz */
3166 /* little endian is silly */
6a3c910c
JP
3167 for (idx = 0; idx < ETH_ALEN; idx++)
3168 tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
7f7f5316
AF
3169
3170 gfar_write(macptr, *((u32 *) (tmpbuf)));
3171
3172 tempval = *((u32 *) (tmpbuf + 4));
3173
3174 gfar_write(macptr+1, tempval);
3175}
3176
1da177e4 3177/* GFAR error interrupt handler */
f4983704 3178static irqreturn_t gfar_error(int irq, void *grp_id)
1da177e4 3179{
f4983704
SG
3180 struct gfar_priv_grp *gfargrp = grp_id;
3181 struct gfar __iomem *regs = gfargrp->regs;
3182 struct gfar_private *priv= gfargrp->priv;
3183 struct net_device *dev = priv->ndev;
1da177e4
LT
3184
3185 /* Save ievent for future reference */
f4983704 3186 u32 events = gfar_read(&regs->ievent);
1da177e4
LT
3187
3188 /* Clear IEVENT */
f4983704 3189 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
d87eb127
SW
3190
3191 /* Magic Packet is not an error. */
b31a1d8b 3192 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
d87eb127
SW
3193 (events & IEVENT_MAG))
3194 events &= ~IEVENT_MAG;
1da177e4
LT
3195
3196 /* Hmm... */
0bbaf069 3197 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
59deab26
JP
3198 netdev_dbg(dev, "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3199 events, gfar_read(&regs->imask));
1da177e4
LT
3200
3201 /* Update the error counters */
3202 if (events & IEVENT_TXE) {
09f75cd7 3203 dev->stats.tx_errors++;
1da177e4
LT
3204
3205 if (events & IEVENT_LC)
09f75cd7 3206 dev->stats.tx_window_errors++;
1da177e4 3207 if (events & IEVENT_CRL)
09f75cd7 3208 dev->stats.tx_aborted_errors++;
1da177e4 3209 if (events & IEVENT_XFUN) {
836cf7fa
AV
3210 unsigned long flags;
3211
59deab26
JP
3212 netif_dbg(priv, tx_err, dev,
3213 "TX FIFO underrun, packet dropped\n");
09f75cd7 3214 dev->stats.tx_dropped++;
1da177e4
LT
3215 priv->extra_stats.tx_underrun++;
3216
836cf7fa
AV
3217 local_irq_save(flags);
3218 lock_tx_qs(priv);
3219
1da177e4 3220 /* Reactivate the Tx Queues */
fba4ed03 3221 gfar_write(&regs->tstat, gfargrp->tstat);
836cf7fa
AV
3222
3223 unlock_tx_qs(priv);
3224 local_irq_restore(flags);
1da177e4 3225 }
59deab26 3226 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
1da177e4
LT
3227 }
3228 if (events & IEVENT_BSY) {
09f75cd7 3229 dev->stats.rx_errors++;
1da177e4
LT
3230 priv->extra_stats.rx_bsy++;
3231
f4983704 3232 gfar_receive(irq, grp_id);
1da177e4 3233
59deab26
JP
3234 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3235 gfar_read(&regs->rstat));
1da177e4
LT
3236 }
3237 if (events & IEVENT_BABR) {
09f75cd7 3238 dev->stats.rx_errors++;
1da177e4
LT
3239 priv->extra_stats.rx_babr++;
3240
59deab26 3241 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
1da177e4
LT
3242 }
3243 if (events & IEVENT_EBERR) {
3244 priv->extra_stats.eberr++;
59deab26 3245 netif_dbg(priv, rx_err, dev, "bus error\n");
1da177e4 3246 }
59deab26
JP
3247 if (events & IEVENT_RXC)
3248 netif_dbg(priv, rx_status, dev, "control frame\n");
1da177e4
LT
3249
3250 if (events & IEVENT_BABT) {
3251 priv->extra_stats.tx_babt++;
59deab26 3252 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
1da177e4
LT
3253 }
3254 return IRQ_HANDLED;
3255}
3256
b31a1d8b
AF
3257static struct of_device_id gfar_match[] =
3258{
3259 {
3260 .type = "network",
3261 .compatible = "gianfar",
3262 },
46ceb60c
SG
3263 {
3264 .compatible = "fsl,etsec2",
3265 },
b31a1d8b
AF
3266 {},
3267};
e72701ac 3268MODULE_DEVICE_TABLE(of, gfar_match);
b31a1d8b 3269
1da177e4 3270/* Structure for a device driver */
74888760 3271static struct platform_driver gfar_driver = {
4018294b
GL
3272 .driver = {
3273 .name = "fsl-gianfar",
3274 .owner = THIS_MODULE,
3275 .pm = GFAR_PM_OPS,
3276 .of_match_table = gfar_match,
3277 },
1da177e4
LT
3278 .probe = gfar_probe,
3279 .remove = gfar_remove,
3280};
3281
db62f684 3282module_platform_driver(gfar_driver);