]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/freescale/gianfar.h
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / freescale / gianfar.h
CommitLineData
0bbaf069 1/*
3396c782 2 * drivers/net/ethernet/freescale/gianfar.h
1da177e4
LT
3 *
4 * Gianfar Ethernet Driver
5 * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
6 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
4c8d3d99 9 * Maintainer: Kumar Gala
a12f801d 10 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
1da177e4 11 *
20862788 12 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
1da177e4
LT
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License as published by the
16 * Free Software Foundation; either version 2 of the License, or (at your
17 * option) any later version.
18 *
19 * Still left to do:
20 * -Add support for module parameters
1da177e4
LT
21 * -Add patch for ethtool phys id
22 */
23#ifndef __GIANFAR_H
24#define __GIANFAR_H
25
1da177e4
LT
26#include <linux/kernel.h>
27#include <linux/sched.h>
28#include <linux/string.h>
29#include <linux/errno.h>
30#include <linux/slab.h>
31#include <linux/interrupt.h>
1da177e4
LT
32#include <linux/delay.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/skbuff.h>
36#include <linux/spinlock.h>
37#include <linux/mm.h>
bb40dcbb
AF
38#include <linux/mii.h>
39#include <linux/phy.h>
1da177e4
LT
40
41#include <asm/io.h>
42#include <asm/irq.h>
43#include <asm/uaccess.h>
44#include <linux/module.h>
1da177e4
LT
45#include <linux/crc32.h>
46#include <linux/workqueue.h>
47#include <linux/ethtool.h>
1da177e4 48
4aa3a715
SP
49struct ethtool_flow_spec_container {
50 struct ethtool_rx_flow_spec fs;
51 struct list_head list;
52};
53
54struct ethtool_rx_list {
55 struct list_head list;
56 unsigned int count;
57};
58
1da177e4
LT
59/* The maximum number of packets to be handled in one call of gfar_poll */
60#define GFAR_DEV_WEIGHT 64
61
0bbaf069
KG
62/* Length for FCB */
63#define GMAC_FCB_LEN 8
64
9c4886e5
MR
65/* Length for TxPAL */
66#define GMAC_TXPAL_LEN 16
67
0bbaf069
KG
68/* Default padding amount */
69#define DEFAULT_PADDING 2
70
1da177e4
LT
71/* Number of bytes to align the rx bufs to */
72#define RXBUF_ALIGNMENT 64
73
1da177e4 74#define PHY_INIT_TIMEOUT 100000
1da177e4 75
1da177e4 76#define DRV_NAME "gfar-enet"
1da177e4
LT
77extern const char gfar_driver_version[];
78
fba4ed03
SG
79/* MAXIMUM NUMBER OF QUEUES SUPPORTED */
80#define MAX_TX_QS 0x8
81#define MAX_RX_QS 0x8
82
46ceb60c
SG
83/* MAXIMUM NUMBER OF GROUPS SUPPORTED */
84#define MAXGROUPS 0x2
85
1da177e4 86/* These need to be powers of 2 for this driver */
1da177e4
LT
87#define DEFAULT_TX_RING_SIZE 256
88#define DEFAULT_RX_RING_SIZE 256
1da177e4 89
76f31e8b
CM
90#define GFAR_RX_BUFF_ALLOC 16
91
1da177e4
LT
92#define GFAR_RX_MAX_RING_SIZE 256
93#define GFAR_TX_MAX_RING_SIZE 256
94
7f7f5316
AF
95#define GFAR_MAX_FIFO_THRESHOLD 511
96#define GFAR_MAX_FIFO_STARVE 511
97#define GFAR_MAX_FIFO_STARVE_OFF 511
98
45b679c9
MP
99#define FBTHR_SHIFT 24
100#define DEFAULT_RX_LFC_THR 16
101#define DEFAULT_LFC_PTVVAL 4
102
b323431b
ZK
103/* prevent fragmenation by HW in DSA environments */
104#define GFAR_RXB_SIZE roundup(1536 + 8, 64)
75354148
CM
105#define GFAR_SKBFRAG_SIZE (RXBUF_ALIGNMENT + GFAR_RXB_SIZE \
106 + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
107#define GFAR_RXB_TRUESIZE 2048
108
1da177e4
LT
109#define TX_RING_MOD_MASK(size) (size-1)
110#define RX_RING_MOD_MASK(size) (size-1)
75354148 111#define GFAR_JUMBO_FRAME_SIZE 9600
1da177e4 112
7f7f5316
AF
113#define DEFAULT_FIFO_TX_THR 0x100
114#define DEFAULT_FIFO_TX_STARVE 0x40
115#define DEFAULT_FIFO_TX_STARVE_OFF 0x80
116#define DEFAULT_BD_STASH 1
a3cb96a1 117#define DEFAULT_STASH_LENGTH 96
7f7f5316
AF
118#define DEFAULT_STASH_INDEX 0
119
120/* The number of Exact Match registers */
121#define GFAR_EM_NUM 15
122
1da177e4 123/* Latency of interface clock in nanoseconds */
0bbaf069 124/* Interface clock latency , in this case, means the
1da177e4
LT
125 * time described by a value of 1 in the interrupt
126 * coalescing registers' time fields. Since those fields
127 * refer to the time it takes for 64 clocks to pass, the
128 * latencies are as such:
129 * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
130 * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
131 * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
132 */
133#define GFAR_GBIT_TIME 512
134#define GFAR_100_TIME 2560
135#define GFAR_10_TIME 25600
136
137#define DEFAULT_TX_COALESCE 1
138#define DEFAULT_TXCOUNT 16
2f448911 139#define DEFAULT_TXTIME 21
1da177e4 140
d080cd63
DH
141#define DEFAULT_RXTIME 21
142
d080cd63
DH
143#define DEFAULT_RX_COALESCE 0
144#define DEFAULT_RXCOUNT 0
1da177e4 145
1577ecef
AF
146#define GFAR_SUPPORTED (SUPPORTED_10baseT_Half \
147 | SUPPORTED_10baseT_Full \
148 | SUPPORTED_100baseT_Half \
149 | SUPPORTED_100baseT_Full \
150 | SUPPORTED_Autoneg \
151 | SUPPORTED_MII)
1da177e4 152
cf987afc 153#define GFAR_SUPPORTED_GBIT SUPPORTED_1000baseT_Full
23402bdd 154
d3c12873
KJ
155/* TBI register addresses */
156#define MII_TBICON 0x11
157
158/* TBICON register bit fields */
159#define TBICON_CLK_SELECT 0x0020
160
1da177e4
LT
161/* MAC register bits */
162#define MACCFG1_SOFT_RESET 0x80000000
163#define MACCFG1_RESET_RX_MC 0x00080000
164#define MACCFG1_RESET_TX_MC 0x00040000
165#define MACCFG1_RESET_RX_FUN 0x00020000
166#define MACCFG1_RESET_TX_FUN 0x00010000
167#define MACCFG1_LOOPBACK 0x00000100
168#define MACCFG1_RX_FLOW 0x00000020
169#define MACCFG1_TX_FLOW 0x00000010
170#define MACCFG1_SYNCD_RX_EN 0x00000008
171#define MACCFG1_RX_EN 0x00000004
172#define MACCFG1_SYNCD_TX_EN 0x00000002
173#define MACCFG1_TX_EN 0x00000001
174
175#define MACCFG2_INIT_SETTINGS 0x00007205
176#define MACCFG2_FULL_DUPLEX 0x00000001
177#define MACCFG2_IF 0x00000300
178#define MACCFG2_MII 0x00000100
179#define MACCFG2_GMII 0x00000200
180#define MACCFG2_HUGEFRAME 0x00000020
181#define MACCFG2_LENGTHCHECK 0x00000010
d87eb127 182#define MACCFG2_MPEN 0x00000008
1da177e4 183
4aa3a715 184#define ECNTRL_FIFM 0x00008000
1da177e4
LT
185#define ECNTRL_INIT_SETTINGS 0x00001000
186#define ECNTRL_TBI_MODE 0x00000020
e8a2b6a4 187#define ECNTRL_REDUCED_MODE 0x00000010
7f7f5316 188#define ECNTRL_R100 0x00000008
e8a2b6a4
AF
189#define ECNTRL_REDUCED_MII_MODE 0x00000004
190#define ECNTRL_SGMII_MODE 0x00000002
1da177e4
LT
191
192#define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
193
194#define MINFLR_INIT_SETTINGS 0x00000040
195
fba4ed03
SG
196/* Tqueue control */
197#define TQUEUE_EN0 0x00008000
198#define TQUEUE_EN1 0x00004000
199#define TQUEUE_EN2 0x00002000
200#define TQUEUE_EN3 0x00001000
201#define TQUEUE_EN4 0x00000800
202#define TQUEUE_EN5 0x00000400
203#define TQUEUE_EN6 0x00000200
204#define TQUEUE_EN7 0x00000100
205#define TQUEUE_EN_ALL 0x0000FF00
206
207#define TR03WT_WT0_MASK 0xFF000000
208#define TR03WT_WT1_MASK 0x00FF0000
209#define TR03WT_WT2_MASK 0x0000FF00
210#define TR03WT_WT3_MASK 0x000000FF
211
212#define TR47WT_WT4_MASK 0xFF000000
213#define TR47WT_WT5_MASK 0x00FF0000
214#define TR47WT_WT6_MASK 0x0000FF00
215#define TR47WT_WT7_MASK 0x000000FF
216
217/* Rqueue control */
218#define RQUEUE_EX0 0x00800000
219#define RQUEUE_EX1 0x00400000
220#define RQUEUE_EX2 0x00200000
221#define RQUEUE_EX3 0x00100000
222#define RQUEUE_EX4 0x00080000
223#define RQUEUE_EX5 0x00040000
224#define RQUEUE_EX6 0x00020000
225#define RQUEUE_EX7 0x00010000
226#define RQUEUE_EX_ALL 0x00FF0000
227
228#define RQUEUE_EN0 0x00000080
229#define RQUEUE_EN1 0x00000040
230#define RQUEUE_EN2 0x00000020
231#define RQUEUE_EN3 0x00000010
232#define RQUEUE_EN4 0x00000008
233#define RQUEUE_EN5 0x00000004
234#define RQUEUE_EN6 0x00000002
235#define RQUEUE_EN7 0x00000001
236#define RQUEUE_EN_ALL 0x000000FF
237
1da177e4
LT
238/* Init to do tx snooping for buffers and descriptors */
239#define DMACTRL_INIT_SETTINGS 0x000000c3
240#define DMACTRL_GRS 0x00000010
241#define DMACTRL_GTS 0x00000008
242
fba4ed03
SG
243#define TSTAT_CLEAR_THALT_ALL 0xFF000000
244#define TSTAT_CLEAR_THALT 0x80000000
245#define TSTAT_CLEAR_THALT0 0x80000000
246#define TSTAT_CLEAR_THALT1 0x40000000
247#define TSTAT_CLEAR_THALT2 0x20000000
248#define TSTAT_CLEAR_THALT3 0x10000000
249#define TSTAT_CLEAR_THALT4 0x08000000
250#define TSTAT_CLEAR_THALT5 0x04000000
251#define TSTAT_CLEAR_THALT6 0x02000000
252#define TSTAT_CLEAR_THALT7 0x01000000
1da177e4
LT
253
254/* Interrupt coalescing macros */
255#define IC_ICEN 0x80000000
256#define IC_ICFT_MASK 0x1fe00000
257#define IC_ICFT_SHIFT 21
258#define mk_ic_icft(x) \
259 (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
260#define IC_ICTT_MASK 0x0000ffff
261#define mk_ic_ictt(x) (x&IC_ICTT_MASK)
262
263#define mk_ic_value(count, time) (IC_ICEN | \
264 mk_ic_icft(count) | \
265 mk_ic_ictt(time))
b46a8454
DH
266#define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
267 IC_ICFT_SHIFT)
268#define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
269
270#define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
271#define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
1da177e4 272
31de198b
AF
273#define skip_bd(bdp, stride, base, ring_size) ({ \
274 typeof(bdp) new_bd = (bdp) + (stride); \
275 (new_bd >= (base) + (ring_size)) ? (new_bd - (ring_size)) : new_bd; })
276
277#define next_bd(bdp, base, ring_size) skip_bd(bdp, 1, base, ring_size)
278
cc772ab7 279#define RCTRL_TS_ENABLE 0x01000000
0bbaf069 280#define RCTRL_PAL_MASK 0x001f0000
45b679c9 281#define RCTRL_LFC 0x00004000
0bbaf069
KG
282#define RCTRL_VLEX 0x00002000
283#define RCTRL_FILREN 0x00001000
284#define RCTRL_GHTX 0x00000400
285#define RCTRL_IPCSEN 0x00000200
286#define RCTRL_TUCSEN 0x00000100
287#define RCTRL_PRSDEP_MASK 0x000000c0
288#define RCTRL_PRSDEP_INIT 0x000000c0
4aa3a715 289#define RCTRL_PRSFM 0x00000020
1da177e4 290#define RCTRL_PROM 0x00000008
7f7f5316 291#define RCTRL_EMEN 0x00000002
77ecaf2d 292#define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
f3dc1586 293 RCTRL_TUCSEN | RCTRL_FILREN)
77ecaf2d
DH
294#define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
295 RCTRL_PRSDEP_INIT)
0bbaf069
KG
296#define RCTRL_EXTHASH (RCTRL_GHTX)
297#define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
7f7f5316 298#define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
0bbaf069
KG
299
300
6be5ed3f
CM
301#define RSTAT_CLEAR_RHALT 0x00800000
302#define RSTAT_CLEAR_RXF0 0x00000080
303#define RSTAT_RXF_MASK 0x000000ff
1da177e4 304
0bbaf069
KG
305#define TCTRL_IPCSEN 0x00004000
306#define TCTRL_TUCSEN 0x00002000
307#define TCTRL_VLINS 0x00001000
fba4ed03
SG
308#define TCTRL_THDF 0x00000800
309#define TCTRL_RFCPAUSE 0x00000010
310#define TCTRL_TFCPAUSE 0x00000008
311#define TCTRL_TXSCHED_MASK 0x00000006
312#define TCTRL_TXSCHED_INIT 0x00000000
b98b8bab 313/* priority scheduling */
fba4ed03 314#define TCTRL_TXSCHED_PRIO 0x00000002
b98b8bab 315/* weighted round-robin scheduling (WRRS) */
fba4ed03 316#define TCTRL_TXSCHED_WRRS 0x00000004
b98b8bab
CM
317/* default WRRS weight and policy setting,
318 * tailored to the tr03wt and tr47wt registers:
319 * equal weight for all Tx Qs, measured in 64byte units
320 */
321#define DEFAULT_WRRS_WEIGHT 0x18181818
322
0bbaf069
KG
323#define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
324
1da177e4
LT
325#define IEVENT_INIT_CLEAR 0xffffffff
326#define IEVENT_BABR 0x80000000
327#define IEVENT_RXC 0x40000000
328#define IEVENT_BSY 0x20000000
329#define IEVENT_EBERR 0x10000000
330#define IEVENT_MSRO 0x04000000
331#define IEVENT_GTSC 0x02000000
332#define IEVENT_BABT 0x01000000
333#define IEVENT_TXC 0x00800000
334#define IEVENT_TXE 0x00400000
335#define IEVENT_TXB 0x00200000
336#define IEVENT_TXF 0x00100000
337#define IEVENT_LC 0x00040000
338#define IEVENT_CRL 0x00020000
339#define IEVENT_XFUN 0x00010000
340#define IEVENT_RXB0 0x00008000
d87eb127 341#define IEVENT_MAG 0x00000800
1da177e4
LT
342#define IEVENT_GRSC 0x00000100
343#define IEVENT_RXF0 0x00000080
3e905b80 344#define IEVENT_FGPI 0x00000010
0bbaf069
KG
345#define IEVENT_FIR 0x00000008
346#define IEVENT_FIQ 0x00000004
347#define IEVENT_DPE 0x00000002
348#define IEVENT_PERR 0x00000001
8c7396ae 349#define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
1da177e4 350#define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
d080cd63 351#define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
1da177e4
LT
352#define IEVENT_ERR_MASK \
353(IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
354 IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
d87eb127 355 | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
18a36c1a 356 | IEVENT_MAG | IEVENT_BABR)
1da177e4
LT
357
358#define IMASK_INIT_CLEAR 0x00000000
359#define IMASK_BABR 0x80000000
360#define IMASK_RXC 0x40000000
361#define IMASK_BSY 0x20000000
362#define IMASK_EBERR 0x10000000
363#define IMASK_MSRO 0x04000000
7c65ec79 364#define IMASK_GTSC 0x02000000
1da177e4
LT
365#define IMASK_BABT 0x01000000
366#define IMASK_TXC 0x00800000
367#define IMASK_TXEEN 0x00400000
368#define IMASK_TXBEN 0x00200000
369#define IMASK_TXFEN 0x00100000
370#define IMASK_LC 0x00040000
371#define IMASK_CRL 0x00020000
372#define IMASK_XFUN 0x00010000
373#define IMASK_RXB0 0x00008000
d87eb127 374#define IMASK_MAG 0x00000800
7c65ec79 375#define IMASK_GRSC 0x00000100
1da177e4 376#define IMASK_RXFEN0 0x00000080
3e905b80 377#define IMASK_FGPI 0x00000010
0bbaf069
KG
378#define IMASK_FIR 0x00000008
379#define IMASK_FIQ 0x00000004
380#define IMASK_DPE 0x00000002
381#define IMASK_PERR 0x00000001
1da177e4
LT
382#define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
383 IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
0bbaf069
KG
384 IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
385 | IMASK_PERR)
aeb12c5e
CM
386#define IMASK_RX_DEFAULT (IMASK_RXFEN0 | IMASK_BSY)
387#define IMASK_TX_DEFAULT (IMASK_TXFEN | IMASK_TXBEN)
388
389#define IMASK_RX_DISABLED ((~(IMASK_RX_DEFAULT)) & IMASK_DEFAULT)
390#define IMASK_TX_DISABLED ((~(IMASK_TX_DEFAULT)) & IMASK_DEFAULT)
1da177e4 391
7f7f5316
AF
392/* Fifo management */
393#define FIFO_TX_THR_MASK 0x01ff
394#define FIFO_TX_STARVE_MASK 0x01ff
395#define FIFO_TX_STARVE_OFF_MASK 0x01ff
1da177e4
LT
396
397/* Attribute fields */
398
399/* This enables rx snooping for buffers and descriptors */
1da177e4 400#define ATTR_BDSTASH 0x00000800
1da177e4 401
1da177e4 402#define ATTR_BUFSTASH 0x00004000
1da177e4
LT
403
404#define ATTR_SNOOPING 0x000000c0
7f7f5316 405#define ATTR_INIT_SETTINGS ATTR_SNOOPING
1da177e4
LT
406
407#define ATTRELI_INIT_SETTINGS 0x0
7f7f5316
AF
408#define ATTRELI_EL_MASK 0x3fff0000
409#define ATTRELI_EL(x) (x << 16)
410#define ATTRELI_EI_MASK 0x00003fff
411#define ATTRELI_EI(x) (x)
1da177e4 412
5a5efed4 413#define BD_LFLAG(flags) ((flags) << 16)
1fbe4932 414#define BD_LENGTH_MASK 0x0000ffff
1da177e4 415
7a8b3372
SG
416#define FPR_FILER_MASK 0xFFFFFFFF
417#define MAX_FILER_IDX 0xFF
418
1ccb8389
SG
419/* This default RIR value directly corresponds
420 * to the 3-bit hash value generated */
71ff9e3d
CM
421#define DEFAULT_8RXQ_RIR0 0x05397700
422/* Map even hash values to Q0, and odd ones to Q1 */
423#define DEFAULT_2RXQ_RIR0 0x04104100
1ccb8389 424
7a8b3372
SG
425/* RQFCR register bits */
426#define RQFCR_GPI 0x80000000
427#define RQFCR_HASHTBL_Q 0x00000000
428#define RQFCR_HASHTBL_0 0x00020000
429#define RQFCR_HASHTBL_1 0x00040000
430#define RQFCR_HASHTBL_2 0x00060000
431#define RQFCR_HASHTBL_3 0x00080000
432#define RQFCR_HASH 0x00010000
380b153c 433#define RQFCR_QUEUE 0x0000FC00
7a8b3372
SG
434#define RQFCR_CLE 0x00000200
435#define RQFCR_RJE 0x00000100
436#define RQFCR_AND 0x00000080
437#define RQFCR_CMP_EXACT 0x00000000
438#define RQFCR_CMP_MATCH 0x00000020
439#define RQFCR_CMP_NOEXACT 0x00000040
440#define RQFCR_CMP_NOMATCH 0x00000060
441
442/* RQFCR PID values */
443#define RQFCR_PID_MASK 0x00000000
444#define RQFCR_PID_PARSE 0x00000001
445#define RQFCR_PID_ARB 0x00000002
446#define RQFCR_PID_DAH 0x00000003
447#define RQFCR_PID_DAL 0x00000004
448#define RQFCR_PID_SAH 0x00000005
449#define RQFCR_PID_SAL 0x00000006
450#define RQFCR_PID_ETY 0x00000007
451#define RQFCR_PID_VID 0x00000008
452#define RQFCR_PID_PRI 0x00000009
453#define RQFCR_PID_TOS 0x0000000A
454#define RQFCR_PID_L4P 0x0000000B
455#define RQFCR_PID_DIA 0x0000000C
456#define RQFCR_PID_SIA 0x0000000D
457#define RQFCR_PID_DPT 0x0000000E
458#define RQFCR_PID_SPT 0x0000000F
459
460/* RQFPR when PID is 0x0001 */
461#define RQFPR_HDR_GE_512 0x00200000
462#define RQFPR_LERR 0x00100000
463#define RQFPR_RAR 0x00080000
464#define RQFPR_RARQ 0x00040000
465#define RQFPR_AR 0x00020000
466#define RQFPR_ARQ 0x00010000
467#define RQFPR_EBC 0x00008000
468#define RQFPR_VLN 0x00004000
469#define RQFPR_CFI 0x00002000
470#define RQFPR_JUM 0x00001000
471#define RQFPR_IPF 0x00000800
472#define RQFPR_FIF 0x00000400
473#define RQFPR_IPV4 0x00000200
474#define RQFPR_IPV6 0x00000100
475#define RQFPR_ICC 0x00000080
476#define RQFPR_ICV 0x00000040
477#define RQFPR_TCP 0x00000020
478#define RQFPR_UDP 0x00000010
479#define RQFPR_TUC 0x00000008
480#define RQFPR_TUV 0x00000004
481#define RQFPR_PER 0x00000002
482#define RQFPR_EER 0x00000001
483
1da177e4
LT
484/* TxBD status field bits */
485#define TXBD_READY 0x8000
486#define TXBD_PADCRC 0x4000
487#define TXBD_WRAP 0x2000
488#define TXBD_INTERRUPT 0x1000
489#define TXBD_LAST 0x0800
490#define TXBD_CRC 0x0400
491#define TXBD_DEF 0x0200
492#define TXBD_HUGEFRAME 0x0080
493#define TXBD_LATECOLLISION 0x0080
494#define TXBD_RETRYLIMIT 0x0040
495#define TXBD_RETRYCOUNTMASK 0x003c
496#define TXBD_UNDERRUN 0x0002
0bbaf069
KG
497#define TXBD_TOE 0x0002
498
499/* Tx FCB param bits */
500#define TXFCB_VLN 0x80
501#define TXFCB_IP 0x40
502#define TXFCB_IP6 0x20
503#define TXFCB_TUP 0x10
504#define TXFCB_UDP 0x08
505#define TXFCB_CIP 0x04
506#define TXFCB_CTU 0x02
507#define TXFCB_NPH 0x01
508#define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
1da177e4
LT
509
510/* RxBD status field bits */
511#define RXBD_EMPTY 0x8000
512#define RXBD_RO1 0x4000
513#define RXBD_WRAP 0x2000
514#define RXBD_INTERRUPT 0x1000
515#define RXBD_LAST 0x0800
516#define RXBD_FIRST 0x0400
517#define RXBD_MISS 0x0100
518#define RXBD_BROADCAST 0x0080
519#define RXBD_MULTICAST 0x0040
520#define RXBD_LARGE 0x0020
521#define RXBD_NONOCTET 0x0010
522#define RXBD_SHORT 0x0008
523#define RXBD_CRCERR 0x0004
524#define RXBD_OVERRUN 0x0002
525#define RXBD_TRUNCATED 0x0001
526#define RXBD_STATS 0x01ff
99da5003
AF
527#define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
528 | RXBD_CRCERR | RXBD_OVERRUN \
529 | RXBD_TRUNCATED)
1da177e4 530
0bbaf069
KG
531/* Rx FCB status field bits */
532#define RXFCB_VLN 0x8000
533#define RXFCB_IP 0x4000
534#define RXFCB_IP6 0x2000
535#define RXFCB_TUP 0x1000
536#define RXFCB_CIP 0x0800
537#define RXFCB_CTU 0x0400
538#define RXFCB_EIP 0x0200
539#define RXFCB_ETU 0x0100
7f7f5316 540#define RXFCB_CSUM_MASK 0x0f00
0bbaf069
KG
541#define RXFCB_PERR_MASK 0x000c
542#define RXFCB_PERR_BADL3 0x0008
543
0015e551 544#define GFAR_INT_NAME_MAX (IFNAMSIZ + 6) /* '_g#_xx' */
c50a5d9a 545
3e905b80
CM
546#define GFAR_WOL_MAGIC 0x00000001
547#define GFAR_WOL_FILER_UCAST 0x00000002
548
1da177e4
LT
549struct txbd8
550{
5a5efed4
DH
551 union {
552 struct {
a7312d58
CM
553 __be16 status; /* Status Fields */
554 __be16 length; /* Buffer length */
5a5efed4 555 };
a7312d58 556 __be32 lstatus;
5a5efed4 557 };
a7312d58 558 __be32 bufPtr; /* Buffer Pointer */
1da177e4
LT
559};
560
0bbaf069 561struct txfcb {
7f7f5316 562 u8 flags;
f0ee7acf 563 u8 ptp; /* Flag to enable tx timestamping */
0bbaf069
KG
564 u8 l4os; /* Level 4 Header Offset */
565 u8 l3os; /* Level 3 Header Offset */
26eb9374
CM
566 __be16 phcs; /* Pseudo-header Checksum */
567 __be16 vlctl; /* VLAN control word */
0bbaf069
KG
568};
569
1da177e4
LT
570struct rxbd8
571{
5a5efed4
DH
572 union {
573 struct {
a7312d58
CM
574 __be16 status; /* Status Fields */
575 __be16 length; /* Buffer Length */
5a5efed4 576 };
a7312d58 577 __be32 lstatus;
5a5efed4 578 };
a7312d58 579 __be32 bufPtr; /* Buffer Pointer */
1da177e4
LT
580};
581
0bbaf069 582struct rxfcb {
26eb9374 583 __be16 flags;
0bbaf069
KG
584 u8 rq; /* Receive Queue index */
585 u8 pro; /* Layer 4 Protocol */
586 u16 reserved;
26eb9374 587 __be16 vlctl; /* VLAN control word */
0bbaf069
KG
588};
589
a6d36d56 590struct gianfar_skb_cb {
50ad076b 591 unsigned int bytes_sent; /* bytes-on-wire (i.e. no FCB) */
a6d36d56
BM
592};
593
594#define GFAR_CB(skb) ((struct gianfar_skb_cb *)((skb)->cb))
595
1da177e4
LT
596struct rmon_mib
597{
598 u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
599 u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
600 u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
601 u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
602 u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
603 u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
604 u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
605 u32 rbyt; /* 0x.69c - Receive Byte Counter */
606 u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
607 u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
608 u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
609 u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
610 u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
611 u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
612 u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
613 u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
614 u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
615 u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
616 u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
617 u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
618 u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
619 u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
620 u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
621 u32 rdrp; /* 0x.6dc - Receive Drop Counter */
622 u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
623 u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
624 u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
625 u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
626 u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
627 u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
628 u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
629 u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
630 u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
631 u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
632 u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
633 u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
634 u8 res1[4];
635 u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
636 u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
637 u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
638 u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
639 u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
640 u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
641 u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
642 u32 car1; /* 0x.730 - Carry Register One */
643 u32 car2; /* 0x.734 - Carry Register Two */
644 u32 cam1; /* 0x.738 - Carry Mask Register One */
645 u32 cam2; /* 0x.73c - Carry Mask Register Two */
646};
647
648struct gfar_extra_stats {
76f31e8b 649 atomic64_t rx_alloc_err;
212079df
PG
650 atomic64_t rx_large;
651 atomic64_t rx_short;
652 atomic64_t rx_nonoctet;
653 atomic64_t rx_crcerr;
654 atomic64_t rx_overrun;
655 atomic64_t rx_bsy;
656 atomic64_t rx_babr;
657 atomic64_t rx_trunc;
658 atomic64_t eberr;
659 atomic64_t tx_babt;
660 atomic64_t tx_underrun;
212079df 661 atomic64_t tx_timeout;
1da177e4
LT
662};
663
664#define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
212079df
PG
665#define GFAR_EXTRA_STATS_LEN \
666 (sizeof(struct gfar_extra_stats)/sizeof(atomic64_t))
1da177e4 667
68719786 668/* Number of stats exported via ethtool */
1da177e4
LT
669#define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
670
1da177e4 671struct gfar {
0bbaf069 672 u32 tsec_id; /* 0x.000 - Controller ID register */
2e0246c7
SG
673 u32 tsec_id2; /* 0x.004 - Controller ID2 register */
674 u8 res1[8];
0bbaf069
KG
675 u32 ievent; /* 0x.010 - Interrupt Event Register */
676 u32 imask; /* 0x.014 - Interrupt Mask Register */
677 u32 edis; /* 0x.018 - Error Disabled Register */
2e0246c7 678 u32 emapg; /* 0x.01c - Group Error mapping register */
0bbaf069
KG
679 u32 ecntrl; /* 0x.020 - Ethernet Control Register */
680 u32 minflr; /* 0x.024 - Minimum Frame Length Register */
681 u32 ptv; /* 0x.028 - Pause Time Value Register */
682 u32 dmactrl; /* 0x.02c - DMA Control Register */
683 u32 tbipa; /* 0x.030 - TBI PHY Address Register */
2e0246c7
SG
684 u8 res2[28];
685 u32 fifo_rx_pause; /* 0x.050 - FIFO receive pause start threshold
686 register */
687 u32 fifo_rx_pause_shutoff; /* x.054 - FIFO receive starve shutoff
688 register */
689 u32 fifo_rx_alarm; /* 0x.058 - FIFO receive alarm start threshold
690 register */
691 u32 fifo_rx_alarm_shutoff; /*0x.05c - FIFO receive alarm starve
692 shutoff register */
693 u8 res3[44];
0bbaf069 694 u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
1da177e4 695 u8 res4[8];
0bbaf069 696 u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
1da177e4 697 u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
2e0246c7 698 u8 res5[96];
0bbaf069
KG
699 u32 tctrl; /* 0x.100 - Transmit Control Register */
700 u32 tstat; /* 0x.104 - Transmit Status Register */
701 u32 dfvlan; /* 0x.108 - Default VLAN Control word */
702 u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
703 u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
704 u32 tqueue; /* 0x.114 - Transmit queue control register */
705 u8 res7[40];
706 u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
707 u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
708 u8 res8[52];
709 u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
710 u8 res9a[4];
711 u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
712 u8 res9b[4];
713 u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
714 u8 res9c[4];
715 u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
716 u8 res9d[4];
717 u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
718 u8 res9e[4];
719 u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
720 u8 res9f[4];
721 u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
722 u8 res9g[4];
723 u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
724 u8 res9h[4];
725 u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
726 u8 res9[64];
727 u32 tbaseh; /* 0x.200 - TxBD base address high */
728 u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
729 u8 res10a[4];
730 u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
731 u8 res10b[4];
732 u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
733 u8 res10c[4];
734 u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
735 u8 res10d[4];
736 u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
737 u8 res10e[4];
738 u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
739 u8 res10f[4];
740 u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
741 u8 res10g[4];
742 u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
743 u8 res10[192];
744 u32 rctrl; /* 0x.300 - Receive Control Register */
745 u32 rstat; /* 0x.304 - Receive Status Register */
746 u8 res12[8];
747 u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
748 u32 rqueue; /* 0x.314 - Receive queue control register */
2e0246c7
SG
749 u32 rir0; /* 0x.318 - Ring mapping register 0 */
750 u32 rir1; /* 0x.31c - Ring mapping register 1 */
751 u32 rir2; /* 0x.320 - Ring mapping register 2 */
752 u32 rir3; /* 0x.324 - Ring mapping register 3 */
753 u8 res13[8];
0bbaf069
KG
754 u32 rbifx; /* 0x.330 - Receive bit field extract control register */
755 u32 rqfar; /* 0x.334 - Receive queue filing table address register */
756 u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
757 u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
758 u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
759 u8 res14[56];
760 u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
761 u8 res15a[4];
762 u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
763 u8 res15b[4];
764 u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
765 u8 res15c[4];
766 u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
767 u8 res15d[4];
768 u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
769 u8 res15e[4];
770 u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
771 u8 res15f[4];
772 u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
773 u8 res15g[4];
774 u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
775 u8 res15h[4];
776 u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
777 u8 res16[64];
778 u32 rbaseh; /* 0x.400 - RxBD base address high */
779 u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
780 u8 res17a[4];
781 u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
782 u8 res17b[4];
783 u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
784 u8 res17c[4];
785 u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
786 u8 res17d[4];
787 u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
788 u8 res17e[4];
789 u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
790 u8 res17f[4];
791 u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
792 u8 res17g[4];
793 u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
794 u8 res17[192];
795 u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
796 u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
797 u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
798 u32 hafdup; /* 0x.50c - Half Duplex Register */
799 u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
1da177e4 800 u8 res18[12];
bb40dcbb 801 u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
2e0246c7 802 u32 ifctrl; /* 0x.538 - Interface control register */
0bbaf069
KG
803 u32 ifstat; /* 0x.53c - Interface Status Register */
804 u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
805 u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
806 u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
807 u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
808 u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
809 u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
810 u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
811 u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
812 u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
813 u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
814 u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
815 u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
816 u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
817 u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
818 u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
819 u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
820 u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
821 u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
822 u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
823 u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
824 u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
825 u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
826 u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
827 u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
828 u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
829 u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
830 u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
831 u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
832 u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
833 u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
834 u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
835 u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
836 u8 res20[192];
837 struct rmon_mib rmon; /* 0x.680-0x.73c */
838 u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
839 u8 res21[188];
840 u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
841 u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
842 u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
843 u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
844 u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
845 u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
846 u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
847 u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
1da177e4 848 u8 res22[96];
0bbaf069
KG
849 u32 gaddr0; /* 0x.880 - Group address register 0 */
850 u32 gaddr1; /* 0x.884 - Group address register 1 */
851 u32 gaddr2; /* 0x.888 - Group address register 2 */
852 u32 gaddr3; /* 0x.88c - Group address register 3 */
853 u32 gaddr4; /* 0x.890 - Group address register 4 */
854 u32 gaddr5; /* 0x.894 - Group address register 5 */
855 u32 gaddr6; /* 0x.898 - Group address register 6 */
856 u32 gaddr7; /* 0x.89c - Group address register 7 */
857 u8 res23a[352];
858 u32 fifocfg; /* 0x.a00 - FIFO interface config register */
859 u8 res23b[252];
860 u8 res23c[248];
861 u32 attr; /* 0x.bf8 - Attributes Register */
862 u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
45b679c9
MP
863 u32 rqprm0; /* 0x.c00 - Receive queue parameters register 0 */
864 u32 rqprm1; /* 0x.c04 - Receive queue parameters register 1 */
865 u32 rqprm2; /* 0x.c08 - Receive queue parameters register 2 */
866 u32 rqprm3; /* 0x.c0c - Receive queue parameters register 3 */
867 u32 rqprm4; /* 0x.c10 - Receive queue parameters register 4 */
868 u32 rqprm5; /* 0x.c14 - Receive queue parameters register 5 */
869 u32 rqprm6; /* 0x.c18 - Receive queue parameters register 6 */
870 u32 rqprm7; /* 0x.c1c - Receive queue parameters register 7 */
871 u8 res24[36];
872 u32 rfbptr0; /* 0x.c44 - Last free RxBD pointer for ring 0 */
873 u8 res24a[4];
874 u32 rfbptr1; /* 0x.c4c - Last free RxBD pointer for ring 1 */
875 u8 res24b[4];
876 u32 rfbptr2; /* 0x.c54 - Last free RxBD pointer for ring 2 */
877 u8 res24c[4];
878 u32 rfbptr3; /* 0x.c5c - Last free RxBD pointer for ring 3 */
879 u8 res24d[4];
880 u32 rfbptr4; /* 0x.c64 - Last free RxBD pointer for ring 4 */
881 u8 res24e[4];
882 u32 rfbptr5; /* 0x.c6c - Last free RxBD pointer for ring 5 */
883 u8 res24f[4];
884 u32 rfbptr6; /* 0x.c74 - Last free RxBD pointer for ring 6 */
885 u8 res24g[4];
886 u32 rfbptr7; /* 0x.c7c - Last free RxBD pointer for ring 7 */
887 u8 res24h[4];
888 u8 res24x[556];
2e0246c7
SG
889 u32 isrg0; /* 0x.eb0 - Interrupt steering group 0 register */
890 u32 isrg1; /* 0x.eb4 - Interrupt steering group 1 register */
891 u32 isrg2; /* 0x.eb8 - Interrupt steering group 2 register */
892 u32 isrg3; /* 0x.ebc - Interrupt steering group 3 register */
893 u8 res25[16];
894 u32 rxic0; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
895 u32 rxic1; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
896 u32 rxic2; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
897 u32 rxic3; /* 0x.edc - Ring 3 Rx interrupt coalescing */
898 u32 rxic4; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
899 u32 rxic5; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
900 u32 rxic6; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
901 u32 rxic7; /* 0x.eec - Ring 7 Rx interrupt coalescing */
902 u8 res26[32];
903 u32 txic0; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
904 u32 txic1; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
905 u32 txic2; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
906 u32 txic3; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
907 u32 txic4; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
908 u32 txic5; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
909 u32 txic6; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
910 u32 txic7; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
911 u8 res27[208];
1da177e4
LT
912};
913
b31a1d8b
AF
914/* Flags related to gianfar device features */
915#define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
916#define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
917#define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
918#define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
919#define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
920#define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
921#define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
b31a1d8b
AF
922#define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
923#define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
924#define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
cc772ab7 925#define FSL_GIANFAR_DEV_HAS_TIMER 0x00000800
3e905b80 926#define FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER 0x00001000
7bff47da 927#define FSL_GIANFAR_DEV_HAS_RX_FILER 0x00002000
b31a1d8b 928
46ceb60c
SG
929#if (MAXGROUPS == 2)
930#define DEFAULT_MAPPING 0xAA
931#else
fba4ed03 932#define DEFAULT_MAPPING 0xFF
46ceb60c
SG
933#endif
934
20862788
CM
935#define ISRG_RR0 0x80000000
936#define ISRG_TR0 0x00800000
46ceb60c
SG
937
938/* The same driver can operate in two modes */
939/* SQ_SG_MODE: Single Queue Single Group Mode
940 * (Backward compatible mode)
941 * MQ_MG_MODE: Multi Queue Multi Group mode
942 */
943enum {
944 SQ_SG_MODE = 0,
945 MQ_MG_MODE
946};
fba4ed03 947
71ff9e3d
CM
948/* GFAR_SQ_POLLING: Single Queue NAPI polling mode
949 * The driver supports a single pair of RX/Tx queues
950 * per interrupt group (Rx/Tx int line). MQ_MG mode
951 * devices have 2 interrupt groups, so the device will
952 * have a total of 2 Tx and 2 Rx queues in this case.
953 * GFAR_MQ_POLLING: Multi Queue NAPI polling mode
954 * The driver supports all the 8 Rx and Tx HW queues
955 * each queue mapped by the Device Tree to one of
956 * the 2 interrupt groups. This mode implies significant
957 * processing overhead (CPU and controller level).
958 */
959enum gfar_poll_mode {
960 GFAR_SQ_POLLING = 0,
961 GFAR_MQ_POLLING
962};
963
1ac9ad13
ED
964/*
965 * Per TX queue stats
966 */
967struct tx_q_stats {
968 unsigned long tx_packets;
969 unsigned long tx_bytes;
970};
971
a12f801d
SG
972/**
973 * struct gfar_priv_tx_q - per tx queue structure
974 * @txlock: per queue tx spin lock
975 * @tx_skbuff:skb pointers
976 * @skb_curtx: to be used skb pointer
977 * @skb_dirtytx:the last used skb pointer
1ac9ad13 978 * @stats: bytes/packets stats
a12f801d
SG
979 * @qindex: index of this queue
980 * @dev: back pointer to the dev structure
981 * @grp: back pointer to the group to which this queue belongs
982 * @tx_bd_base: First tx buffer descriptor
983 * @cur_tx: Next free ring entry
984 * @dirty_tx: First buffer in line to be transmitted
985 * @tx_ring_size: Tx ring size
986 * @num_txbdfree: number of free TxBds
987 * @txcoalescing: enable/disable tx coalescing
988 * @txic: transmit interrupt coalescing value
989 * @txcount: coalescing value if based on tx frame count
990 * @txtime: coalescing value if based on time
991 */
992struct gfar_priv_tx_q {
0cd3fdea 993 /* cacheline 1 */
a12f801d 994 spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
a12f801d
SG
995 struct txbd8 *tx_bd_base;
996 struct txbd8 *cur_tx;
0cd3fdea
CM
997 unsigned int num_txbdfree;
998 unsigned short skb_curtx;
999 unsigned short tx_ring_size;
1ac9ad13 1000 struct tx_q_stats stats;
46ceb60c 1001 struct gfar_priv_grp *grp;
0cd3fdea
CM
1002 /* cacheline 2 */
1003 struct net_device *dev;
1004 struct sk_buff **tx_skbuff;
1005 struct txbd8 *dirty_tx;
1006 unsigned short skb_dirtytx;
1007 unsigned short qindex;
a12f801d 1008 /* Configuration info for the coalescing features */
0cd3fdea 1009 unsigned int txcoalescing;
a12f801d 1010 unsigned long txic;
0cd3fdea 1011 dma_addr_t tx_bd_dma_base;
a12f801d
SG
1012};
1013
a7f38041
SG
1014/*
1015 * Per RX queue stats
1016 */
1017struct rx_q_stats {
1018 unsigned long rx_packets;
1019 unsigned long rx_bytes;
1020 unsigned long rx_dropped;
1021};
1022
75354148
CM
1023struct gfar_rx_buff {
1024 dma_addr_t dma;
1025 struct page *page;
1026 unsigned int page_offset;
1027};
1028
a12f801d
SG
1029/**
1030 * struct gfar_priv_rx_q - per rx queue structure
75354148 1031 * @rx_buff: Array of buffer info metadata structs
a12f801d 1032 * @rx_bd_base: First rx buffer descriptor
76f31e8b
CM
1033 * @next_to_use: index of the next buffer to be alloc'd
1034 * @next_to_clean: index of the next buffer to be cleaned
a12f801d 1035 * @qindex: index of this queue
f23223f1 1036 * @ndev: back pointer to net_device
a12f801d
SG
1037 * @rx_ring_size: Rx ring size
1038 * @rxcoalescing: enable/disable rx-coalescing
1039 * @rxic: receive interrupt coalescing vlaue
1040 */
1041
1042struct gfar_priv_rx_q {
75354148 1043 struct gfar_rx_buff *rx_buff __aligned(SMP_CACHE_BYTES);
a12f801d 1044 struct rxbd8 *rx_bd_base;
f23223f1 1045 struct net_device *ndev;
75354148 1046 struct device *dev;
76f31e8b
CM
1047 u16 rx_ring_size;
1048 u16 qindex;
75354148 1049 struct gfar_priv_grp *grp;
76f31e8b
CM
1050 u16 next_to_clean;
1051 u16 next_to_use;
75354148
CM
1052 u16 next_to_alloc;
1053 struct sk_buff *skb;
a7f38041 1054 struct rx_q_stats stats;
76f31e8b 1055 u32 __iomem *rfbptr;
a12f801d
SG
1056 unsigned char rxcoalescing;
1057 unsigned long rxic;
76f31e8b 1058 dma_addr_t rx_bd_dma_base;
a12f801d
SG
1059};
1060
ee873fda
CM
1061enum gfar_irqinfo_id {
1062 GFAR_TX = 0,
1063 GFAR_RX = 1,
1064 GFAR_ER = 2,
1065 GFAR_NUM_IRQS = 3
1066};
1067
1068struct gfar_irqinfo {
1069 unsigned int irq;
1070 char name[GFAR_INT_NAME_MAX];
1071};
1072
f4983704
SG
1073/**
1074 * struct gfar_priv_grp - per group structure
fba4ed03 1075 * @napi: the napi poll function
f4983704
SG
1076 * @priv: back pointer to the priv structure
1077 * @regs: the ioremapped register space for this group
ee873fda 1078 * @irqinfo: TX/RX/ER irq data for this group
f4983704
SG
1079 */
1080
1081struct gfar_priv_grp {
71ff9e3d 1082 spinlock_t grplock __aligned(SMP_CACHE_BYTES);
aeb12c5e
CM
1083 struct napi_struct napi_rx;
1084 struct napi_struct napi_tx;
f4983704 1085 struct gfar __iomem *regs;
71ff9e3d
CM
1086 struct gfar_priv_tx_q *tx_queue;
1087 struct gfar_priv_rx_q *rx_queue;
fba4ed03 1088 unsigned int tstat;
71ff9e3d
CM
1089 unsigned int rstat;
1090
1091 struct gfar_private *priv;
ee873fda
CM
1092 unsigned long num_tx_queues;
1093 unsigned long tx_bit_map;
71ff9e3d
CM
1094 unsigned long num_rx_queues;
1095 unsigned long rx_bit_map;
ee873fda
CM
1096
1097 struct gfar_irqinfo *irqinfo[GFAR_NUM_IRQS];
f4983704
SG
1098};
1099
ee873fda
CM
1100#define gfar_irq(grp, ID) \
1101 ((grp)->irqinfo[GFAR_##ID])
1102
7d350977
AV
1103enum gfar_errata {
1104 GFAR_ERRATA_74 = 0x01,
deb90eac 1105 GFAR_ERRATA_76 = 0x02,
511d934f 1106 GFAR_ERRATA_A002 = 0x04,
4363c2fd 1107 GFAR_ERRATA_12 = 0x08, /* a.k.a errata eTSEC49 */
7d350977
AV
1108};
1109
0851133b
CM
1110enum gfar_dev_state {
1111 GFAR_DOWN = 1,
1112 GFAR_RESETTING
1113};
1114
1da177e4 1115/* Struct stolen almost completely (and shamelessly) from the FCC enet source
25985edc 1116 * (Ok, that's not so true anymore, but there is a family resemblance)
1da177e4
LT
1117 * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
1118 * and tx_bd_base always point to the currently available buffer.
1119 * The dirty_tx tracks the current buffer that is being sent by the
1120 * controller. The cur_tx and dirty_tx are equal under both completely
1121 * empty and completely full conditions. The empty/ready indicator in
1122 * the buffer descriptor determines the actual condition.
1123 */
1124struct gfar_private {
369ec162 1125 struct device *dev;
4826857f 1126 struct net_device *ndev;
7d350977 1127 enum gfar_errata errata;
b597d20d 1128
ba779711 1129 u16 uses_rxfcb;
b597d20d 1130 u16 padding;
71ff9e3d 1131 u32 device_flags;
b597d20d
CM
1132
1133 /* HW time stamping enabled flag */
1134 int hwts_rx_en;
1135 int hwts_tx_en;
1da177e4 1136
fba4ed03
SG
1137 struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
1138 struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
b597d20d
CM
1139 struct gfar_priv_grp gfargrp[MAXGROUPS];
1140
0851133b 1141 unsigned long state;
b597d20d 1142
71ff9e3d
CM
1143 unsigned short mode;
1144 unsigned short poll_mode;
b597d20d 1145 unsigned int num_tx_queues;
71ff9e3d 1146 unsigned int num_rx_queues;
b597d20d 1147 unsigned int num_grps;
45b679c9 1148 int tx_actual_en;
b597d20d
CM
1149
1150 /* Network Statistics */
1151 struct gfar_extra_stats extra_stats;
1152
1153 /* PHY stuff */
1154 phy_interface_t interface;
1155 struct device_node *phy_node;
1156 struct device_node *tbi_node;
b597d20d
CM
1157 struct mii_bus *mii_bus;
1158 int oldspeed;
1159 int oldduplex;
1160 int oldlink;
1161
b597d20d
CM
1162 uint32_t msg_enable;
1163
1164 struct work_struct reset_task;
1165
1166 struct platform_device *ofdev;
1167 unsigned char
1168 extended_hash:1,
1169 bd_stash_en:1,
1170 rx_filer_enable:1,
b597d20d 1171 /* Enable priorty based Tx scheduling in Hw */
23402bdd
CM
1172 prio_sched_en:1,
1173 /* Flow control flags */
1174 pause_aneg_en:1,
1175 tx_pause_en:1,
1176 rx_pause_en:1;
b597d20d
CM
1177
1178 /* The total tx and rx ring size for the enabled queues */
1179 unsigned int total_tx_ring_size;
1180 unsigned int total_rx_ring_size;
fef6108d 1181
20862788
CM
1182 u32 rqueue;
1183 u32 tqueue;
1184
a12f801d 1185 /* RX per device parameters */
1da177e4 1186 unsigned int rx_stash_size;
7f7f5316 1187 unsigned int rx_stash_index;
fef6108d 1188
7a8b3372
SG
1189 u32 cur_filer_idx;
1190
4aa3a715
SP
1191 /* RX queue filer rule set*/
1192 struct ethtool_rx_list rx_list;
1193 struct mutex rx_queue_access;
fef6108d
AF
1194
1195 /* Hash registers and their width */
1196 u32 __iomem *hash_regs[16];
1197 int hash_width;
1198
3e905b80
CM
1199 /* wake-on-lan settings */
1200 u16 wol_opts;
1201 u16 wol_supported;
1202
6c43e046
WJB
1203 /*Filer table*/
1204 unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
1205 unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
1da177e4
LT
1206};
1207
7a8b3372 1208
7d350977
AV
1209static inline int gfar_has_errata(struct gfar_private *priv,
1210 enum gfar_errata err)
1211{
1212 return priv->errata & err;
1213}
1214
fb017472 1215static inline u32 gfar_read(unsigned __iomem *addr)
1da177e4
LT
1216{
1217 u32 val;
fb017472 1218 val = ioread32be(addr);
1da177e4
LT
1219 return val;
1220}
1221
fb017472 1222static inline void gfar_write(unsigned __iomem *addr, u32 val)
1da177e4 1223{
fb017472 1224 iowrite32be(val, addr);
1da177e4
LT
1225}
1226
7a8b3372
SG
1227static inline void gfar_write_filer(struct gfar_private *priv,
1228 unsigned int far, unsigned int fcr, unsigned int fpr)
1229{
1230 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1231
1232 gfar_write(&regs->rqfar, far);
1233 gfar_write(&regs->rqfcr, fcr);
1234 gfar_write(&regs->rqfpr, fpr);
1235}
1236
4aa3a715
SP
1237static inline void gfar_read_filer(struct gfar_private *priv,
1238 unsigned int far, unsigned int *fcr, unsigned int *fpr)
1239{
1240 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1241
1242 gfar_write(&regs->rqfar, far);
1243 *fcr = gfar_read(&regs->rqfcr);
1244 *fpr = gfar_read(&regs->rqfpr);
1245}
1246
20862788
CM
1247static inline void gfar_write_isrg(struct gfar_private *priv)
1248{
1249 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1250 u32 __iomem *baddr = &regs->isrg0;
1251 u32 isrg = 0;
1252 int grp_idx, i;
1253
1254 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1255 struct gfar_priv_grp *grp = &priv->gfargrp[grp_idx];
1256
1257 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
1258 isrg |= (ISRG_RR0 >> i);
1259 }
1260
1261 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
1262 isrg |= (ISRG_TR0 >> i);
1263 }
1264
1265 gfar_write(baddr, isrg);
1266
1267 baddr++;
1268 isrg = 0;
1269 }
1270}
1271
a4feee89
CM
1272static inline int gfar_is_dma_stopped(struct gfar_private *priv)
1273{
1274 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1275
1276 return ((gfar_read(&regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) ==
1277 (IEVENT_GRSC | IEVENT_GTSC));
1278}
1279
1280static inline int gfar_is_rx_dma_stopped(struct gfar_private *priv)
1281{
1282 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1283
1284 return gfar_read(&regs->ievent) & IEVENT_GRSC;
1285}
1286
d55398ba
CM
1287static inline void gfar_wmb(void)
1288{
1289#if defined(CONFIG_PPC)
1290 /* The powerpc-specific eieio() is used, as wmb() has too strong
1291 * semantics (it requires synchronization between cacheable and
1292 * uncacheable mappings, which eieio() doesn't provide and which we
1293 * don't need), thus requiring a more expensive sync instruction. At
1294 * some point, the set of architecture-independent barrier functions
1295 * should be expanded to include weaker barriers.
1296 */
1297 eieio();
1298#else
1299 wmb(); /* order write acesses for BD (or FCB) fields */
1300#endif
1301}
1302
a7312d58
CM
1303static inline void gfar_clear_txbd_status(struct txbd8 *bdp)
1304{
1305 u32 lstatus = be32_to_cpu(bdp->lstatus);
1306
1307 lstatus &= BD_LFLAG(TXBD_WRAP);
1308 bdp->lstatus = cpu_to_be32(lstatus);
1309}
1310
76f31e8b
CM
1311static inline int gfar_rxbd_unused(struct gfar_priv_rx_q *rxq)
1312{
1313 if (rxq->next_to_clean > rxq->next_to_use)
1314 return rxq->next_to_clean - rxq->next_to_use - 1;
1315
1316 return rxq->rx_ring_size + rxq->next_to_clean - rxq->next_to_use - 1;
1317}
1318
b4b67f26 1319static inline u32 gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q *rxq)
76f31e8b 1320{
b4b67f26
SW
1321 struct rxbd8 *bdp;
1322 u32 bdp_dma;
76f31e8b
CM
1323 int i;
1324
1325 i = rxq->next_to_use ? rxq->next_to_use - 1 : rxq->rx_ring_size - 1;
b4b67f26
SW
1326 bdp = &rxq->rx_bd_base[i];
1327 bdp_dma = lower_32_bits(rxq->rx_bd_dma_base);
1328 bdp_dma += (uintptr_t)bdp - (uintptr_t)rxq->rx_bd_base;
76f31e8b 1329
b4b67f26 1330 return bdp_dma;
76f31e8b
CM
1331}
1332
bddb2d9a
JP
1333irqreturn_t gfar_receive(int irq, void *dev_id);
1334int startup_gfar(struct net_device *dev);
1335void stop_gfar(struct net_device *dev);
0851133b
CM
1336void reset_gfar(struct net_device *dev);
1337void gfar_mac_reset(struct gfar_private *priv);
c10650b6
CM
1338void gfar_halt(struct gfar_private *priv);
1339void gfar_start(struct gfar_private *priv);
bddb2d9a
JP
1340void gfar_phy_test(struct mii_bus *bus, struct phy_device *phydev, int enable,
1341 u32 regnum, u32 read);
1342void gfar_configure_coalescing_all(struct gfar_private *priv);
c8f44aff 1343int gfar_set_features(struct net_device *dev, netdev_features_t features);
bb40dcbb 1344
b2f66d18
AV
1345extern const struct ethtool_ops gfar_ethtool_ops;
1346
4aa3a715
SP
1347#define MAX_FILER_CACHE_IDX (2*(MAX_FILER_IDX))
1348
1349#define RQFCR_PID_PRI_MASK 0xFFFFFFF8
1350#define RQFCR_PID_L4P_MASK 0xFFFFFF00
1351#define RQFCR_PID_VID_MASK 0xFFFFF000
1352#define RQFCR_PID_PORT_MASK 0xFFFF0000
1353#define RQFCR_PID_MAC_MASK 0xFF000000
1354
1355struct gfar_mask_entry {
1356 unsigned int mask; /* The mask value which is valid form start to end */
1357 unsigned int start;
1358 unsigned int end;
1359 unsigned int block; /* Same block values indicate depended entries */
1360};
1361
1362/* Represents a receive filer table entry */
1363struct gfar_filer_entry {
1364 u32 ctrl;
1365 u32 prop;
1366};
1367
1368
1369/* The 20 additional entries are a shadow for one extra element */
1370struct filer_table {
1371 u32 index;
1372 struct gfar_filer_entry fe[MAX_FILER_CACHE_IDX + 20];
1373};
1374
66636287
RC
1375/* The gianfar_ptp module will set this variable */
1376extern int gfar_phc_index;
1377
1da177e4 1378#endif /* __GIANFAR_H */