]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_cmd.h
net: hns3: add handling of RDMA RAS errors
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / hisilicon / hns3 / hns3pf / hclge_cmd.h
CommitLineData
ef57c40f
JS
1// SPDX-License-Identifier: GPL-2.0+
2// Copyright (c) 2016-2017 Hisilicon Limited.
68c0a5c7
S
3
4#ifndef __HCLGE_CMD_H
5#define __HCLGE_CMD_H
6#include <linux/types.h>
7#include <linux/io.h>
8
ff824288 9#define HCLGE_CMDQ_TX_TIMEOUT 30000
68c0a5c7
S
10
11struct hclge_dev;
12struct hclge_desc {
13 __le16 opcode;
14
15#define HCLGE_CMDQ_RX_INVLD_B 0
16#define HCLGE_CMDQ_RX_OUTVLD_B 1
17
18 __le16 flag;
19 __le16 retval;
20 __le16 rsv;
21 __le32 data[6];
22};
23
68c0a5c7
S
24struct hclge_cmq_ring {
25 dma_addr_t desc_dma_addr;
26 struct hclge_desc *desc;
2bf8098b 27 struct hclge_dev *dev;
68c0a5c7
S
28 u32 head;
29 u32 tail;
30
31 u16 buf_size;
32 u16 desc_num;
33 int next_to_use;
34 int next_to_clean;
5a8b1a40 35 u8 ring_type; /* cmq ring type */
68c0a5c7
S
36 spinlock_t lock; /* Command queue lock */
37};
38
39enum hclge_cmd_return_status {
40 HCLGE_CMD_EXEC_SUCCESS = 0,
41 HCLGE_CMD_NO_AUTH = 1,
42 HCLGE_CMD_NOT_EXEC = 2,
43 HCLGE_CMD_QUEUE_FULL = 3,
44};
45
46enum hclge_cmd_status {
47 HCLGE_STATUS_SUCCESS = 0,
48 HCLGE_ERR_CSQ_FULL = -1,
49 HCLGE_ERR_CSQ_TIMEOUT = -2,
50 HCLGE_ERR_CSQ_ERROR = -3,
51};
52
466b0c00
L
53struct hclge_misc_vector {
54 u8 __iomem *addr;
55 int vector_irq;
56};
57
68c0a5c7
S
58struct hclge_cmq {
59 struct hclge_cmq_ring csq;
60 struct hclge_cmq_ring crq;
f73c9107 61 u16 tx_timeout;
68c0a5c7
S
62 enum hclge_cmd_status last_status;
63};
64
e23e21ea
JS
65#define HCLGE_CMD_FLAG_IN BIT(0)
66#define HCLGE_CMD_FLAG_OUT BIT(1)
67#define HCLGE_CMD_FLAG_NEXT BIT(2)
68#define HCLGE_CMD_FLAG_WR BIT(3)
69#define HCLGE_CMD_FLAG_NO_INTR BIT(4)
70#define HCLGE_CMD_FLAG_ERR_INTR BIT(5)
68c0a5c7
S
71
72enum hclge_opcode_type {
f73c9107 73 /* Generic commands */
68c0a5c7
S
74 HCLGE_OPC_QUERY_FW_VER = 0x0001,
75 HCLGE_OPC_CFG_RST_TRIGGER = 0x0020,
76 HCLGE_OPC_GBL_RST_STATUS = 0x0021,
77 HCLGE_OPC_QUERY_FUNC_STATUS = 0x0022,
78 HCLGE_OPC_QUERY_PF_RSRC = 0x0023,
79 HCLGE_OPC_QUERY_VF_RSRC = 0x0024,
80 HCLGE_OPC_GET_CFG_PARAM = 0x0025,
81
82 HCLGE_OPC_STATS_64_BIT = 0x0030,
83 HCLGE_OPC_STATS_32_BIT = 0x0031,
84 HCLGE_OPC_STATS_MAC = 0x0032,
db2a3e43
FL
85
86 HCLGE_OPC_QUERY_REG_NUM = 0x0040,
87 HCLGE_OPC_QUERY_32_BIT_REG = 0x0041,
88 HCLGE_OPC_QUERY_64_BIT_REG = 0x0042,
68c0a5c7 89
f73c9107 90 /* MAC command */
68c0a5c7
S
91 HCLGE_OPC_CONFIG_MAC_MODE = 0x0301,
92 HCLGE_OPC_CONFIG_AN_MODE = 0x0304,
93 HCLGE_OPC_QUERY_AN_RESULT = 0x0306,
94 HCLGE_OPC_QUERY_LINK_STATUS = 0x0307,
95 HCLGE_OPC_CONFIG_MAX_FRM_SIZE = 0x0308,
96 HCLGE_OPC_CONFIG_SPEED_DUP = 0x0309,
e006bb00 97 HCLGE_OPC_SERDES_LOOPBACK = 0x0315,
68c0a5c7 98
f73c9107 99 /* PFC/Pause commands */
68c0a5c7
S
100 HCLGE_OPC_CFG_MAC_PAUSE_EN = 0x0701,
101 HCLGE_OPC_CFG_PFC_PAUSE_EN = 0x0702,
102 HCLGE_OPC_CFG_MAC_PARA = 0x0703,
103 HCLGE_OPC_CFG_PFC_PARA = 0x0704,
104 HCLGE_OPC_QUERY_MAC_TX_PKT_CNT = 0x0705,
105 HCLGE_OPC_QUERY_MAC_RX_PKT_CNT = 0x0706,
106 HCLGE_OPC_QUERY_PFC_TX_PKT_CNT = 0x0707,
107 HCLGE_OPC_QUERY_PFC_RX_PKT_CNT = 0x0708,
108 HCLGE_OPC_PRI_TO_TC_MAPPING = 0x0709,
109 HCLGE_OPC_QOS_MAP = 0x070A,
110
111 /* ETS/scheduler commands */
112 HCLGE_OPC_TM_PG_TO_PRI_LINK = 0x0804,
113 HCLGE_OPC_TM_QS_TO_PRI_LINK = 0x0805,
114 HCLGE_OPC_TM_NQ_TO_QS_LINK = 0x0806,
115 HCLGE_OPC_TM_RQ_TO_QS_LINK = 0x0807,
116 HCLGE_OPC_TM_PORT_WEIGHT = 0x0808,
117 HCLGE_OPC_TM_PG_WEIGHT = 0x0809,
118 HCLGE_OPC_TM_QS_WEIGHT = 0x080A,
119 HCLGE_OPC_TM_PRI_WEIGHT = 0x080B,
120 HCLGE_OPC_TM_PRI_C_SHAPPING = 0x080C,
121 HCLGE_OPC_TM_PRI_P_SHAPPING = 0x080D,
122 HCLGE_OPC_TM_PG_C_SHAPPING = 0x080E,
123 HCLGE_OPC_TM_PG_P_SHAPPING = 0x080F,
124 HCLGE_OPC_TM_PORT_SHAPPING = 0x0810,
125 HCLGE_OPC_TM_PG_SCH_MODE_CFG = 0x0812,
126 HCLGE_OPC_TM_PRI_SCH_MODE_CFG = 0x0813,
127 HCLGE_OPC_TM_QS_SCH_MODE_CFG = 0x0814,
128 HCLGE_OPC_TM_BP_TO_QSET_MAPPING = 0x0815,
960a99e9 129 HCLGE_OPC_ETS_TC_WEIGHT = 0x0843,
68c0a5c7 130
f73c9107 131 /* Packet buffer allocate commands */
68c0a5c7
S
132 HCLGE_OPC_TX_BUFF_ALLOC = 0x0901,
133 HCLGE_OPC_RX_PRIV_BUFF_ALLOC = 0x0902,
134 HCLGE_OPC_RX_PRIV_WL_ALLOC = 0x0903,
135 HCLGE_OPC_RX_COM_THRD_ALLOC = 0x0904,
136 HCLGE_OPC_RX_COM_WL_ALLOC = 0x0905,
137 HCLGE_OPC_RX_GBL_PKT_CNT = 0x0906,
138
68c0a5c7
S
139 /* TQP management command */
140 HCLGE_OPC_SET_TQP_MAP = 0x0A01,
141
f73c9107 142 /* TQP commands */
68c0a5c7
S
143 HCLGE_OPC_CFG_TX_QUEUE = 0x0B01,
144 HCLGE_OPC_QUERY_TX_POINTER = 0x0B02,
145 HCLGE_OPC_QUERY_TX_STATUS = 0x0B03,
146 HCLGE_OPC_CFG_RX_QUEUE = 0x0B11,
147 HCLGE_OPC_QUERY_RX_POINTER = 0x0B12,
148 HCLGE_OPC_QUERY_RX_STATUS = 0x0B13,
149 HCLGE_OPC_STASH_RX_QUEUE_LRO = 0x0B16,
150 HCLGE_OPC_CFG_RX_QUEUE_LRO = 0x0B17,
151 HCLGE_OPC_CFG_COM_TQP_QUEUE = 0x0B20,
152 HCLGE_OPC_RESET_TQP_QUEUE = 0x0B22,
153
f73c9107 154 /* TSO command */
68c0a5c7 155 HCLGE_OPC_TSO_GENERIC_CONFIG = 0x0C01,
73f88b00 156 HCLGE_OPC_GRO_GENERIC_CONFIG = 0x0C10,
68c0a5c7 157
f73c9107 158 /* RSS commands */
68c0a5c7
S
159 HCLGE_OPC_RSS_GENERIC_CONFIG = 0x0D01,
160 HCLGE_OPC_RSS_INDIR_TABLE = 0x0D07,
161 HCLGE_OPC_RSS_TC_MODE = 0x0D08,
162 HCLGE_OPC_RSS_INPUT_TUPLE = 0x0D02,
163
164 /* Promisuous mode command */
165 HCLGE_OPC_CFG_PROMISC_MODE = 0x0E01,
166
f73c9107 167 /* Vlan offload commands */
e62f2a6b
PL
168 HCLGE_OPC_VLAN_PORT_TX_CFG = 0x0F01,
169 HCLGE_OPC_VLAN_PORT_RX_CFG = 0x0F02,
170
f73c9107 171 /* Interrupts commands */
68c0a5c7
S
172 HCLGE_OPC_ADD_RING_TO_VECTOR = 0x1503,
173 HCLGE_OPC_DEL_RING_TO_VECTOR = 0x1504,
174
f73c9107 175 /* MAC commands */
68c0a5c7
S
176 HCLGE_OPC_MAC_VLAN_ADD = 0x1000,
177 HCLGE_OPC_MAC_VLAN_REMOVE = 0x1001,
178 HCLGE_OPC_MAC_VLAN_TYPE_ID = 0x1002,
179 HCLGE_OPC_MAC_VLAN_INSERT = 0x1003,
2da5ec58 180 HCLGE_OPC_MAC_VLAN_ALLOCATE = 0x1004,
68c0a5c7
S
181 HCLGE_OPC_MAC_ETHTYPE_ADD = 0x1010,
182 HCLGE_OPC_MAC_ETHTYPE_REMOVE = 0x1011,
183
f73c9107 184 /* VLAN commands */
68c0a5c7
S
185 HCLGE_OPC_VLAN_FILTER_CTRL = 0x1100,
186 HCLGE_OPC_VLAN_FILTER_PF_CFG = 0x1101,
187 HCLGE_OPC_VLAN_FILTER_VF_CFG = 0x1102,
188
10a954bc
JS
189 /* Flow Director commands */
190 HCLGE_OPC_FD_MODE_CTRL = 0x1200,
191 HCLGE_OPC_FD_GET_ALLOCATION = 0x1201,
192 HCLGE_OPC_FD_KEY_CONFIG = 0x1202,
7b829126
JS
193 HCLGE_OPC_FD_TCAM_OP = 0x1203,
194 HCLGE_OPC_FD_AD_OP = 0x1204,
10a954bc 195
68c0a5c7
S
196 /* MDIO command */
197 HCLGE_OPC_MDIO_CONFIG = 0x1900,
198
f73c9107 199 /* QCN commands */
68c0a5c7
S
200 HCLGE_OPC_QCN_MOD_CFG = 0x1A01,
201 HCLGE_OPC_QCN_GRP_TMPLT_CFG = 0x1A02,
202 HCLGE_OPC_QCN_SHAPPING_IR_CFG = 0x1A03,
203 HCLGE_OPC_QCN_SHAPPING_BS_CFG = 0x1A04,
204 HCLGE_OPC_QCN_QSET_LINK_CFG = 0x1A05,
205 HCLGE_OPC_QCN_RP_STATUS_GET = 0x1A06,
206 HCLGE_OPC_QCN_AJUST_INIT = 0x1A07,
207 HCLGE_OPC_QCN_DFX_CNT_STATUS = 0x1A08,
208
f73c9107 209 /* Mailbox command */
68c0a5c7 210 HCLGEVF_OPC_MBX_PF_TO_VF = 0x2000,
d9a0884e
JS
211
212 /* Led command */
213 HCLGE_OPC_LED_STATUS_CFG = 0xB000,
8b684fc7
SJ
214
215 /* Error INT commands */
a3e78d8d 216 HCLGE_MAC_COMMON_INT_EN = 0x030E,
78807a3d 217 HCLGE_TM_SCH_ECC_INT_EN = 0x0829,
db07cedf
SJ
218 HCLGE_SSU_ECC_INT_CMD = 0x0989,
219 HCLGE_SSU_COMMON_INT_CMD = 0x098C,
1df865ea
SJ
220 HCLGE_PPU_MPF_ECC_INT_CMD = 0x0B40,
221 HCLGE_PPU_MPF_OTHER_INT_CMD = 0x0B41,
222 HCLGE_PPU_PF_OTHER_INT_CMD = 0x0B42,
8b684fc7 223 HCLGE_COMMON_ECC_INT_CFG = 0x1505,
4a76aabc
SJ
224 HCLGE_QUERY_RAS_INT_STS_BD_NUM = 0x1510,
225 HCLGE_QUERY_CLEAR_MPF_RAS_INT = 0x1511,
226 HCLGE_QUERY_CLEAR_PF_RAS_INT = 0x1512,
00029070
SM
227 HCLGE_QUERY_MSIX_INT_STS_BD_NUM = 0x1513,
228 HCLGE_QUERY_CLEAR_ALL_MPF_MSIX_INT = 0x1514,
229 HCLGE_QUERY_CLEAR_ALL_PF_MSIX_INT = 0x1515,
126ddab1
SJ
230 HCLGE_CONFIG_ROCEE_RAS_INT_EN = 0x1580,
231 HCLGE_QUERY_CLEAR_ROCEE_RAS_INT = 0x1581,
232 HCLGE_ROCEE_PF_RAS_INT_CMD = 0x1584,
d5a2e3fc 233 HCLGE_IGU_EGU_TNL_INT_EN = 0x1803,
d5a2e3fc 234 HCLGE_IGU_COMMON_INT_EN = 0x1806,
78807a3d 235 HCLGE_TM_QCN_MEM_INT_CFG = 0x1A14,
d1cc1b84
SJ
236 HCLGE_PPP_CMD0_INT_CMD = 0x2100,
237 HCLGE_PPP_CMD1_INT_CMD = 0x2101,
d5a2e3fc 238 HCLGE_NCSI_INT_EN = 0x2401,
68c0a5c7
S
239};
240
241#define HCLGE_TQP_REG_OFFSET 0x80000
242#define HCLGE_TQP_REG_SIZE 0x200
243
244#define HCLGE_RCB_INIT_QUERY_TIMEOUT 10
245#define HCLGE_RCB_INIT_FLAG_EN_B 0
246#define HCLGE_RCB_INIT_FLAG_FINI_B 8
d44f9b63 247struct hclge_config_rcb_init_cmd {
68c0a5c7
S
248 __le16 rcb_init_flag;
249 u8 rsv[22];
250};
251
d44f9b63 252struct hclge_tqp_map_cmd {
68c0a5c7
S
253 __le16 tqp_id; /* Absolute tqp id for in this pf */
254 u8 tqp_vf; /* VF id */
255#define HCLGE_TQP_MAP_TYPE_PF 0
256#define HCLGE_TQP_MAP_TYPE_VF 1
257#define HCLGE_TQP_MAP_TYPE_B 0
258#define HCLGE_TQP_MAP_EN_B 1
259 u8 tqp_flag; /* Indicate it's pf or vf tqp */
260 __le16 tqp_vid; /* Virtual id in this pf/vf */
261 u8 rsv[18];
262};
263
0305b443 264#define HCLGE_VECTOR_ELEMENTS_PER_CMD 10
68c0a5c7
S
265
266enum hclge_int_type {
267 HCLGE_INT_TX,
268 HCLGE_INT_RX,
269 HCLGE_INT_EVENT,
270};
271
d44f9b63 272struct hclge_ctrl_vector_chain_cmd {
68c0a5c7
S
273 u8 int_vector_id;
274 u8 int_cause_num;
275#define HCLGE_INT_TYPE_S 0
5392902d 276#define HCLGE_INT_TYPE_M GENMASK(1, 0)
68c0a5c7 277#define HCLGE_TQP_ID_S 2
5392902d 278#define HCLGE_TQP_ID_M GENMASK(12, 2)
0305b443 279#define HCLGE_INT_GL_IDX_S 13
5392902d 280#define HCLGE_INT_GL_IDX_M GENMASK(14, 13)
68c0a5c7 281 __le16 tqp_type_and_id[HCLGE_VECTOR_ELEMENTS_PER_CMD];
0305b443
L
282 u8 vfid;
283 u8 rsv;
68c0a5c7
S
284};
285
286#define HCLGE_TC_NUM 8
287#define HCLGE_TC0_PRI_BUF_EN_B 15 /* Bit 15 indicate enable or not */
288#define HCLGE_BUF_UNIT_S 7 /* Buf size is united by 128 bytes */
d44f9b63 289struct hclge_tx_buff_alloc_cmd {
68c0a5c7
S
290 __le16 tx_pkt_buff[HCLGE_TC_NUM];
291 u8 tx_buff_rsv[8];
292};
293
d44f9b63 294struct hclge_rx_priv_buff_cmd {
68c0a5c7 295 __le16 buf_num[HCLGE_TC_NUM];
b8c8bf47
YL
296 __le16 shared_buf;
297 u8 rsv[6];
68c0a5c7
S
298};
299
d44f9b63 300struct hclge_query_version_cmd {
68c0a5c7
S
301 __le32 firmware;
302 __le32 firmware_rsv[5];
303};
304
305#define HCLGE_RX_PRIV_EN_B 15
306#define HCLGE_TC_NUM_ONE_DESC 4
307struct hclge_priv_wl {
308 __le16 high;
309 __le16 low;
310};
311
312struct hclge_rx_priv_wl_buf {
313 struct hclge_priv_wl tc_wl[HCLGE_TC_NUM_ONE_DESC];
314};
315
316struct hclge_rx_com_thrd {
317 struct hclge_priv_wl com_thrd[HCLGE_TC_NUM_ONE_DESC];
318};
319
320struct hclge_rx_com_wl {
321 struct hclge_priv_wl com_wl;
322};
323
324struct hclge_waterline {
325 u32 low;
326 u32 high;
327};
328
329struct hclge_tc_thrd {
330 u32 low;
331 u32 high;
332};
333
334struct hclge_priv_buf {
335 struct hclge_waterline wl; /* Waterline for low and high*/
336 u32 buf_size; /* TC private buffer size */
9ffe79a9 337 u32 tx_buf_size;
68c0a5c7
S
338 u32 enable; /* Enable TC private buffer or not */
339};
340
341#define HCLGE_MAX_TC_NUM 8
342struct hclge_shared_buf {
343 struct hclge_waterline self;
344 struct hclge_tc_thrd tc_thrd[HCLGE_MAX_TC_NUM];
345 u32 buf_size;
346};
347
acf61ecd
YL
348struct hclge_pkt_buf_alloc {
349 struct hclge_priv_buf priv_buf[HCLGE_MAX_TC_NUM];
350 struct hclge_shared_buf s_buf;
351};
352
68c0a5c7 353#define HCLGE_RX_COM_WL_EN_B 15
d44f9b63 354struct hclge_rx_com_wl_buf_cmd {
68c0a5c7
S
355 __le16 high_wl;
356 __le16 low_wl;
357 u8 rsv[20];
358};
359
360#define HCLGE_RX_PKT_EN_B 15
d44f9b63 361struct hclge_rx_pkt_buf_cmd {
68c0a5c7
S
362 __le16 high_pkt;
363 __le16 low_pkt;
364 u8 rsv[20];
365};
366
367#define HCLGE_PF_STATE_DONE_B 0
368#define HCLGE_PF_STATE_MAIN_B 1
369#define HCLGE_PF_STATE_BOND_B 2
370#define HCLGE_PF_STATE_MAC_N_B 6
371#define HCLGE_PF_MAC_NUM_MASK 0x3
372#define HCLGE_PF_STATE_MAIN BIT(HCLGE_PF_STATE_MAIN_B)
373#define HCLGE_PF_STATE_DONE BIT(HCLGE_PF_STATE_DONE_B)
d44f9b63 374struct hclge_func_status_cmd {
68c0a5c7
S
375 __le32 vf_rst_state[4];
376 u8 pf_state;
377 u8 mac_id;
378 u8 rsv1;
379 u8 pf_cnt_in_mac;
380 u8 pf_num;
381 u8 vf_num;
382 u8 rsv[2];
383};
384
d44f9b63 385struct hclge_pf_res_cmd {
68c0a5c7
S
386 __le16 tqp_num;
387 __le16 buf_size;
388 __le16 msixcap_localid_ba_nic;
389 __le16 msixcap_localid_ba_rocee;
5355e6d3
JS
390#define HCLGE_MSIX_OFT_ROCEE_S 0
391#define HCLGE_MSIX_OFT_ROCEE_M GENMASK(15, 0)
68c0a5c7 392#define HCLGE_PF_VEC_NUM_S 0
e23e21ea 393#define HCLGE_PF_VEC_NUM_M GENMASK(7, 0)
68c0a5c7
S
394 __le16 pf_intr_vector_number;
395 __le16 pf_own_fun_number;
396 __le32 rsv[3];
397};
398
399#define HCLGE_CFG_OFFSET_S 0
5392902d 400#define HCLGE_CFG_OFFSET_M GENMASK(19, 0)
68c0a5c7 401#define HCLGE_CFG_RD_LEN_S 24
5392902d 402#define HCLGE_CFG_RD_LEN_M GENMASK(27, 24)
68c0a5c7
S
403#define HCLGE_CFG_RD_LEN_BYTES 16
404#define HCLGE_CFG_RD_LEN_UNIT 4
405
406#define HCLGE_CFG_VMDQ_S 0
5392902d 407#define HCLGE_CFG_VMDQ_M GENMASK(7, 0)
68c0a5c7 408#define HCLGE_CFG_TC_NUM_S 8
5392902d 409#define HCLGE_CFG_TC_NUM_M GENMASK(15, 8)
68c0a5c7 410#define HCLGE_CFG_TQP_DESC_N_S 16
5392902d 411#define HCLGE_CFG_TQP_DESC_N_M GENMASK(31, 16)
68c0a5c7 412#define HCLGE_CFG_PHY_ADDR_S 0
39e2151f 413#define HCLGE_CFG_PHY_ADDR_M GENMASK(7, 0)
68c0a5c7 414#define HCLGE_CFG_MEDIA_TP_S 8
5392902d 415#define HCLGE_CFG_MEDIA_TP_M GENMASK(15, 8)
68c0a5c7 416#define HCLGE_CFG_RX_BUF_LEN_S 16
5392902d 417#define HCLGE_CFG_RX_BUF_LEN_M GENMASK(31, 16)
68c0a5c7 418#define HCLGE_CFG_MAC_ADDR_H_S 0
5392902d 419#define HCLGE_CFG_MAC_ADDR_H_M GENMASK(15, 0)
68c0a5c7 420#define HCLGE_CFG_DEFAULT_SPEED_S 16
5392902d 421#define HCLGE_CFG_DEFAULT_SPEED_M GENMASK(23, 16)
c408e202
PL
422#define HCLGE_CFG_RSS_SIZE_S 24
423#define HCLGE_CFG_RSS_SIZE_M GENMASK(31, 24)
d92ceae9
FL
424#define HCLGE_CFG_SPEED_ABILITY_S 0
425#define HCLGE_CFG_SPEED_ABILITY_M GENMASK(7, 0)
2da5ec58
JS
426#define HCLGE_CFG_UMV_TBL_SPACE_S 16
427#define HCLGE_CFG_UMV_TBL_SPACE_M GENMASK(31, 16)
68c0a5c7 428
d44f9b63 429struct hclge_cfg_param_cmd {
68c0a5c7
S
430 __le32 offset;
431 __le32 rsv;
432 __le32 param[4];
433};
434
435#define HCLGE_MAC_MODE 0x0
436#define HCLGE_DESC_NUM 0x40
437
438#define HCLGE_ALLOC_VALID_B 0
d44f9b63 439struct hclge_vf_num_cmd {
68c0a5c7
S
440 u8 alloc_valid;
441 u8 rsv[23];
442};
443
444#define HCLGE_RSS_DEFAULT_OUTPORT_B 4
445#define HCLGE_RSS_HASH_KEY_OFFSET_B 4
446#define HCLGE_RSS_HASH_KEY_NUM 16
d44f9b63 447struct hclge_rss_config_cmd {
68c0a5c7
S
448 u8 hash_config;
449 u8 rsv[7];
450 u8 hash_key[HCLGE_RSS_HASH_KEY_NUM];
451};
452
d44f9b63 453struct hclge_rss_input_tuple_cmd {
68c0a5c7
S
454 u8 ipv4_tcp_en;
455 u8 ipv4_udp_en;
456 u8 ipv4_sctp_en;
457 u8 ipv4_fragment_en;
458 u8 ipv6_tcp_en;
459 u8 ipv6_udp_en;
460 u8 ipv6_sctp_en;
461 u8 ipv6_fragment_en;
462 u8 rsv[16];
463};
464
465#define HCLGE_RSS_CFG_TBL_SIZE 16
466
d44f9b63 467struct hclge_rss_indirection_table_cmd {
a90bb9a5
YL
468 __le16 start_table_index;
469 __le16 rss_set_bitmap;
68c0a5c7
S
470 u8 rsv[4];
471 u8 rss_result[HCLGE_RSS_CFG_TBL_SIZE];
472};
473
474#define HCLGE_RSS_TC_OFFSET_S 0
5392902d 475#define HCLGE_RSS_TC_OFFSET_M GENMASK(9, 0)
68c0a5c7 476#define HCLGE_RSS_TC_SIZE_S 12
5392902d 477#define HCLGE_RSS_TC_SIZE_M GENMASK(14, 12)
68c0a5c7 478#define HCLGE_RSS_TC_VALID_B 15
d44f9b63 479struct hclge_rss_tc_mode_cmd {
a90bb9a5 480 __le16 rss_tc_mode[HCLGE_MAX_TC_NUM];
68c0a5c7
S
481 u8 rsv[8];
482};
483
e23e21ea
JS
484#define HCLGE_LINK_STATUS_UP_B 0
485#define HCLGE_LINK_STATUS_UP_M BIT(HCLGE_LINK_STATUS_UP_B)
d44f9b63 486struct hclge_link_status_cmd {
68c0a5c7
S
487 u8 status;
488 u8 rsv[23];
489};
490
491struct hclge_promisc_param {
492 u8 vf_id;
493 u8 enable;
494};
495
4771e104
PL
496#define HCLGE_PROMISC_TX_EN_B BIT(4)
497#define HCLGE_PROMISC_RX_EN_B BIT(5)
68c0a5c7
S
498#define HCLGE_PROMISC_EN_B 1
499#define HCLGE_PROMISC_EN_ALL 0x7
500#define HCLGE_PROMISC_EN_UC 0x1
501#define HCLGE_PROMISC_EN_MC 0x2
502#define HCLGE_PROMISC_EN_BC 0x4
d44f9b63 503struct hclge_promisc_cfg_cmd {
68c0a5c7
S
504 u8 flag;
505 u8 vf_id;
506 __le16 rsv0;
507 u8 rsv1[20];
508};
509
510enum hclge_promisc_type {
511 HCLGE_UNICAST = 1,
512 HCLGE_MULTICAST = 2,
513 HCLGE_BROADCAST = 3,
514};
515
516#define HCLGE_MAC_TX_EN_B 6
517#define HCLGE_MAC_RX_EN_B 7
518#define HCLGE_MAC_PAD_TX_B 11
519#define HCLGE_MAC_PAD_RX_B 12
520#define HCLGE_MAC_1588_TX_B 13
521#define HCLGE_MAC_1588_RX_B 14
522#define HCLGE_MAC_APP_LP_B 15
523#define HCLGE_MAC_LINE_LP_B 16
524#define HCLGE_MAC_FCS_TX_B 17
525#define HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B 18
526#define HCLGE_MAC_RX_FCS_STRIP_B 19
527#define HCLGE_MAC_RX_FCS_B 20
528#define HCLGE_MAC_TX_UNDER_MIN_ERR_B 21
529#define HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B 22
530
d44f9b63 531struct hclge_config_mac_mode_cmd {
68c0a5c7
S
532 __le32 txrx_pad_fcs_loop_en;
533 u8 rsv[20];
534};
535
536#define HCLGE_CFG_SPEED_S 0
5392902d 537#define HCLGE_CFG_SPEED_M GENMASK(5, 0)
68c0a5c7
S
538
539#define HCLGE_CFG_DUPLEX_B 7
540#define HCLGE_CFG_DUPLEX_M BIT(HCLGE_CFG_DUPLEX_B)
541
d44f9b63 542struct hclge_config_mac_speed_dup_cmd {
68c0a5c7
S
543 u8 speed_dup;
544
545#define HCLGE_CFG_MAC_SPEED_CHANGE_EN_B 0
546 u8 mac_change_fec_en;
547 u8 rsv[22];
548};
549
550#define HCLGE_QUERY_SPEED_S 3
551#define HCLGE_QUERY_AN_B 0
552#define HCLGE_QUERY_DUPLEX_B 2
553
5392902d 554#define HCLGE_QUERY_SPEED_M GENMASK(4, 0)
68c0a5c7
S
555#define HCLGE_QUERY_AN_M BIT(HCLGE_QUERY_AN_B)
556#define HCLGE_QUERY_DUPLEX_M BIT(HCLGE_QUERY_DUPLEX_B)
557
d44f9b63 558struct hclge_query_an_speed_dup_cmd {
68c0a5c7
S
559 u8 an_syn_dup_speed;
560 u8 pause;
561 u8 rsv[23];
562};
563
5392902d 564#define HCLGE_RING_ID_MASK GENMASK(9, 0)
68c0a5c7
S
565#define HCLGE_TQP_ENABLE_B 0
566
567#define HCLGE_MAC_CFG_AN_EN_B 0
568#define HCLGE_MAC_CFG_AN_INT_EN_B 1
569#define HCLGE_MAC_CFG_AN_INT_MSK_B 2
570#define HCLGE_MAC_CFG_AN_INT_CLR_B 3
571#define HCLGE_MAC_CFG_AN_RST_B 4
572
573#define HCLGE_MAC_CFG_AN_EN BIT(HCLGE_MAC_CFG_AN_EN_B)
574
d44f9b63 575struct hclge_config_auto_neg_cmd {
68c0a5c7
S
576 __le32 cfg_an_cmd_flag;
577 u8 rsv[20];
578};
579
68c0a5c7
S
580#define HCLGE_MAC_UPLINK_PORT 0x100
581
d44f9b63 582struct hclge_config_max_frm_size_cmd {
68c0a5c7 583 __le16 max_frm_size;
b86fdbf3
JS
584 u8 min_frm_size;
585 u8 rsv[21];
68c0a5c7
S
586};
587
588enum hclge_mac_vlan_tbl_opcode {
589 HCLGE_MAC_VLAN_ADD, /* Add new or modify mac_vlan */
590 HCLGE_MAC_VLAN_UPDATE, /* Modify other fields of this table */
591 HCLGE_MAC_VLAN_REMOVE, /* Remove a entry through mac_vlan key */
592 HCLGE_MAC_VLAN_LKUP, /* Lookup a entry through mac_vlan key */
593};
594
ada89276
JS
595#define HCLGE_MAC_VLAN_BIT0_EN_B 0
596#define HCLGE_MAC_VLAN_BIT1_EN_B 1
597#define HCLGE_MAC_EPORT_SW_EN_B 12
598#define HCLGE_MAC_EPORT_TYPE_B 11
599#define HCLGE_MAC_EPORT_VFID_S 3
5392902d 600#define HCLGE_MAC_EPORT_VFID_M GENMASK(10, 3)
ada89276 601#define HCLGE_MAC_EPORT_PFID_S 0
5392902d 602#define HCLGE_MAC_EPORT_PFID_M GENMASK(2, 0)
d44f9b63 603struct hclge_mac_vlan_tbl_entry_cmd {
68c0a5c7
S
604 u8 flags;
605 u8 resp_code;
606 __le16 vlan_tag;
607 __le32 mac_addr_hi32;
608 __le16 mac_addr_lo16;
609 __le16 rsv1;
610 u8 entry_type;
611 u8 mc_mac_en;
612 __le16 egress_port;
613 __le16 egress_queue;
614 u8 rsv2[6];
615};
616
2da5ec58
JS
617#define HCLGE_UMV_SPC_ALC_B 0
618struct hclge_umv_spc_alc_cmd {
619 u8 allocate;
620 u8 rsv1[3];
621 __le32 space_size;
622 u8 rsv2[16];
623};
624
635bfb58
FL
625#define HCLGE_MAC_MGR_MASK_VLAN_B BIT(0)
626#define HCLGE_MAC_MGR_MASK_MAC_B BIT(1)
627#define HCLGE_MAC_MGR_MASK_ETHERTYPE_B BIT(2)
628#define HCLGE_MAC_ETHERTYPE_LLDP 0x88cc
629
630struct hclge_mac_mgr_tbl_entry_cmd {
631 u8 flags;
632 u8 resp_code;
633 __le16 vlan_tag;
634 __le32 mac_addr_hi32;
635 __le16 mac_addr_lo16;
636 __le16 rsv1;
637 __le16 ethter_type;
638 __le16 egress_port;
639 __le16 egress_queue;
640 u8 sw_port_id_aware;
641 u8 rsv2;
642 u8 i_port_bitmap;
643 u8 i_port_direction;
644 u8 rsv3[2];
645};
646
d44f9b63 647struct hclge_mac_vlan_add_cmd {
68c0a5c7
S
648 __le16 flags;
649 __le16 mac_addr_hi16;
650 __le32 mac_addr_lo32;
651 __le32 mac_addr_msk_hi32;
652 __le16 mac_addr_msk_lo16;
653 __le16 vlan_tag;
654 __le16 ingress_port;
655 __le16 egress_port;
656 u8 rsv[4];
657};
658
659#define HNS3_MAC_VLAN_CFG_FLAG_BIT 0
d44f9b63 660struct hclge_mac_vlan_remove_cmd {
68c0a5c7
S
661 __le16 flags;
662 __le16 mac_addr_hi16;
663 __le32 mac_addr_lo32;
664 __le32 mac_addr_msk_hi32;
665 __le16 mac_addr_msk_lo16;
666 __le16 vlan_tag;
667 __le16 ingress_port;
668 __le16 egress_port;
669 u8 rsv[4];
670};
671
d44f9b63 672struct hclge_vlan_filter_ctrl_cmd {
68c0a5c7
S
673 u8 vlan_type;
674 u8 vlan_fe;
675 u8 rsv[22];
676};
677
d44f9b63 678struct hclge_vlan_filter_pf_cfg_cmd {
68c0a5c7
S
679 u8 vlan_offset;
680 u8 vlan_cfg;
681 u8 rsv[2];
682 u8 vlan_offset_bitmap[20];
683};
684
d44f9b63 685struct hclge_vlan_filter_vf_cfg_cmd {
a90bb9a5 686 __le16 vlan_id;
68c0a5c7
S
687 u8 resp_code;
688 u8 rsv;
689 u8 vlan_cfg;
690 u8 rsv1[3];
691 u8 vf_bitmap[16];
692};
693
b75b1a56
PL
694#define HCLGE_ACCEPT_TAG1_B 0
695#define HCLGE_ACCEPT_UNTAG1_B 1
e62f2a6b
PL
696#define HCLGE_PORT_INS_TAG1_EN_B 2
697#define HCLGE_PORT_INS_TAG2_EN_B 3
698#define HCLGE_CFG_NIC_ROCE_SEL_B 4
b75b1a56
PL
699#define HCLGE_ACCEPT_TAG2_B 5
700#define HCLGE_ACCEPT_UNTAG2_B 6
701
e62f2a6b
PL
702struct hclge_vport_vtag_tx_cfg_cmd {
703 u8 vport_vlan_cfg;
704 u8 vf_offset;
705 u8 rsv1[2];
706 __le16 def_vlan_tag1;
707 __le16 def_vlan_tag2;
708 u8 vf_bitmap[8];
709 u8 rsv2[8];
710};
711
712#define HCLGE_REM_TAG1_EN_B 0
713#define HCLGE_REM_TAG2_EN_B 1
714#define HCLGE_SHOW_TAG1_EN_B 2
715#define HCLGE_SHOW_TAG2_EN_B 3
716struct hclge_vport_vtag_rx_cfg_cmd {
717 u8 vport_vlan_cfg;
718 u8 vf_offset;
719 u8 rsv1[6];
720 u8 vf_bitmap[8];
721 u8 rsv2[8];
722};
723
724struct hclge_tx_vlan_type_cfg_cmd {
725 __le16 ot_vlan_type;
726 __le16 in_vlan_type;
727 u8 rsv[20];
728};
729
730struct hclge_rx_vlan_type_cfg_cmd {
731 __le16 ot_fst_vlan_type;
732 __le16 ot_sec_vlan_type;
733 __le16 in_fst_vlan_type;
734 __le16 in_sec_vlan_type;
735 u8 rsv[16];
736};
737
d44f9b63 738struct hclge_cfg_com_tqp_queue_cmd {
68c0a5c7
S
739 __le16 tqp_id;
740 __le16 stream_id;
741 u8 enable;
742 u8 rsv[19];
743};
744
d44f9b63 745struct hclge_cfg_tx_queue_pointer_cmd {
68c0a5c7
S
746 __le16 tqp_id;
747 __le16 tx_tail;
748 __le16 tx_head;
749 __le16 fbd_num;
750 __le16 ring_offset;
751 u8 rsv[14];
752};
753
754#define HCLGE_TSO_MSS_MIN_S 0
5392902d 755#define HCLGE_TSO_MSS_MIN_M GENMASK(13, 0)
68c0a5c7
S
756
757#define HCLGE_TSO_MSS_MAX_S 16
5392902d 758#define HCLGE_TSO_MSS_MAX_M GENMASK(29, 16)
68c0a5c7 759
d44f9b63 760struct hclge_cfg_tso_status_cmd {
68c0a5c7
S
761 __le16 tso_mss_min;
762 __le16 tso_mss_max;
763 u8 rsv[20];
764};
765
73f88b00
PL
766#define HCLGE_GRO_EN_B 0
767struct hclge_cfg_gro_status_cmd {
768 __le16 gro_en;
769 u8 rsv[22];
770};
771
68c0a5c7
S
772#define HCLGE_TSO_MSS_MIN 256
773#define HCLGE_TSO_MSS_MAX 9668
774
775#define HCLGE_TQP_RESET_B 0
d44f9b63 776struct hclge_reset_tqp_queue_cmd {
68c0a5c7
S
777 __le16 tqp_id;
778 u8 reset_req;
779 u8 ready_to_reset;
780 u8 rsv[20];
781};
782
4ed340ab
L
783#define HCLGE_CFG_RESET_MAC_B 3
784#define HCLGE_CFG_RESET_FUNC_B 7
785struct hclge_reset_cmd {
786 u8 mac_func_reset;
787 u8 fun_reset_vfid;
788 u8 rsv[22];
789};
e006bb00
PL
790
791#define HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B BIT(0)
86957272 792#define HCLGE_CMD_SERDES_PARALLEL_INNER_LOOP_B BIT(2)
e006bb00
PL
793#define HCLGE_CMD_SERDES_DONE_B BIT(0)
794#define HCLGE_CMD_SERDES_SUCCESS_B BIT(1)
795struct hclge_serdes_lb_cmd {
796 u8 mask;
797 u8 enable;
798 u8 result;
799 u8 rsv[21];
800};
801
68c0a5c7
S
802#define HCLGE_DEFAULT_TX_BUF 0x4000 /* 16k bytes */
803#define HCLGE_TOTAL_PKT_BUF 0x108000 /* 1.03125M bytes */
804#define HCLGE_DEFAULT_DV 0xA000 /* 40k byte */
d221df4e 805#define HCLGE_DEFAULT_NON_DCB_DV 0x7800 /* 30K byte */
68c0a5c7
S
806
807#define HCLGE_TYPE_CRQ 0
808#define HCLGE_TYPE_CSQ 1
809#define HCLGE_NIC_CSQ_BASEADDR_L_REG 0x27000
810#define HCLGE_NIC_CSQ_BASEADDR_H_REG 0x27004
811#define HCLGE_NIC_CSQ_DEPTH_REG 0x27008
812#define HCLGE_NIC_CSQ_TAIL_REG 0x27010
813#define HCLGE_NIC_CSQ_HEAD_REG 0x27014
814#define HCLGE_NIC_CRQ_BASEADDR_L_REG 0x27018
815#define HCLGE_NIC_CRQ_BASEADDR_H_REG 0x2701c
816#define HCLGE_NIC_CRQ_DEPTH_REG 0x27020
817#define HCLGE_NIC_CRQ_TAIL_REG 0x27024
818#define HCLGE_NIC_CRQ_HEAD_REG 0x27028
819#define HCLGE_NIC_CMQ_EN_B 16
820#define HCLGE_NIC_CMQ_ENABLE BIT(HCLGE_NIC_CMQ_EN_B)
821#define HCLGE_NIC_CMQ_DESC_NUM 1024
822#define HCLGE_NIC_CMQ_DESC_NUM_S 3
823
d9a0884e
JS
824#define HCLGE_LED_LOCATE_STATE_S 0
825#define HCLGE_LED_LOCATE_STATE_M GENMASK(1, 0)
826
827struct hclge_set_led_state_cmd {
fe3a3e15 828 u8 rsv1[3];
d9a0884e 829 u8 locate_led_config;
fe3a3e15 830 u8 rsv2[20];
d9a0884e
JS
831};
832
10a954bc
JS
833struct hclge_get_fd_mode_cmd {
834 u8 mode;
835 u8 enable;
836 u8 rsv[22];
837};
838
839struct hclge_get_fd_allocation_cmd {
840 __le32 stage1_entry_num;
841 __le32 stage2_entry_num;
842 __le16 stage1_counter_num;
843 __le16 stage2_counter_num;
844 u8 rsv[12];
845};
846
847struct hclge_set_fd_key_config_cmd {
848 u8 stage;
849 u8 key_select;
850 u8 inner_sipv6_word_en;
851 u8 inner_dipv6_word_en;
852 u8 outer_sipv6_word_en;
853 u8 outer_dipv6_word_en;
854 u8 rsv1[2];
855 __le32 tuple_mask;
856 __le32 meta_data_mask;
857 u8 rsv2[8];
858};
859
7b829126
JS
860#define HCLGE_FD_EPORT_SW_EN_B 0
861struct hclge_fd_tcam_config_1_cmd {
862 u8 stage;
863 u8 xy_sel;
864 u8 port_info;
865 u8 rsv1[1];
866 __le32 index;
867 u8 entry_vld;
868 u8 rsv2[7];
869 u8 tcam_data[8];
870};
871
872struct hclge_fd_tcam_config_2_cmd {
873 u8 tcam_data[24];
874};
875
876struct hclge_fd_tcam_config_3_cmd {
877 u8 tcam_data[20];
878 u8 rsv[4];
879};
880
881#define HCLGE_FD_AD_DROP_B 0
882#define HCLGE_FD_AD_DIRECT_QID_B 1
883#define HCLGE_FD_AD_QID_S 2
884#define HCLGE_FD_AD_QID_M GENMASK(12, 2)
885#define HCLGE_FD_AD_USE_COUNTER_B 12
886#define HCLGE_FD_AD_COUNTER_NUM_S 13
887#define HCLGE_FD_AD_COUNTER_NUM_M GENMASK(20, 13)
888#define HCLGE_FD_AD_NXT_STEP_B 20
889#define HCLGE_FD_AD_NXT_KEY_S 21
890#define HCLGE_FD_AD_NXT_KEY_M GENMASK(26, 21)
891#define HCLGE_FD_AD_WR_RULE_ID_B 0
892#define HCLGE_FD_AD_RULE_ID_S 1
893#define HCLGE_FD_AD_RULE_ID_M GENMASK(13, 1)
894
895struct hclge_fd_ad_config_cmd {
896 u8 stage;
897 u8 rsv1[3];
898 __le32 index;
899 __le64 ad_data;
900 u8 rsv2[8];
901};
902
68c0a5c7
S
903int hclge_cmd_init(struct hclge_dev *hdev);
904static inline void hclge_write_reg(void __iomem *base, u32 reg, u32 value)
905{
906 writel(value, base + reg);
907}
908
909#define hclge_write_dev(a, reg, value) \
910 hclge_write_reg((a)->io_base, (reg), (value))
911#define hclge_read_dev(a, reg) \
912 hclge_read_reg((a)->io_base, (reg))
913
914static inline u32 hclge_read_reg(u8 __iomem *base, u32 reg)
915{
916 u8 __iomem *reg_addr = READ_ONCE(base);
917
918 return readl(reg_addr + reg);
919}
920
921#define HCLGE_SEND_SYNC(flag) \
922 ((flag) & HCLGE_CMD_FLAG_NO_INTR)
923
924struct hclge_hw;
925int hclge_cmd_send(struct hclge_hw *hw, struct hclge_desc *desc, int num);
926void hclge_cmd_setup_basic_desc(struct hclge_desc *desc,
927 enum hclge_opcode_type opcode, bool is_read);
f7db940a 928void hclge_cmd_reuse_desc(struct hclge_desc *desc, bool is_read);
68c0a5c7
S
929
930int hclge_cmd_set_promisc_mode(struct hclge_dev *hdev,
931 struct hclge_promisc_param *param);
932
933enum hclge_cmd_status hclge_cmd_mdio_write(struct hclge_hw *hw,
934 struct hclge_desc *desc);
935enum hclge_cmd_status hclge_cmd_mdio_read(struct hclge_hw *hw,
936 struct hclge_desc *desc);
937
938void hclge_destroy_cmd_queue(struct hclge_hw *hw);
3efb960f 939int hclge_cmd_queue_init(struct hclge_dev *hdev);
68c0a5c7 940#endif