]>
Commit | Line | Data |
---|---|---|
ef57c40f JS |
1 | // SPDX-License-Identifier: GPL-2.0+ |
2 | // Copyright (c) 2016-2017 Hisilicon Limited. | |
68c0a5c7 S |
3 | |
4 | #ifndef __HCLGE_CMD_H | |
5 | #define __HCLGE_CMD_H | |
6 | #include <linux/types.h> | |
7 | #include <linux/io.h> | |
8 | ||
ff824288 | 9 | #define HCLGE_CMDQ_TX_TIMEOUT 30000 |
68c0a5c7 S |
10 | |
11 | struct hclge_dev; | |
12 | struct hclge_desc { | |
13 | __le16 opcode; | |
14 | ||
15 | #define HCLGE_CMDQ_RX_INVLD_B 0 | |
16 | #define HCLGE_CMDQ_RX_OUTVLD_B 1 | |
17 | ||
18 | __le16 flag; | |
19 | __le16 retval; | |
20 | __le16 rsv; | |
21 | __le32 data[6]; | |
22 | }; | |
23 | ||
68c0a5c7 S |
24 | struct hclge_cmq_ring { |
25 | dma_addr_t desc_dma_addr; | |
26 | struct hclge_desc *desc; | |
2bf8098b | 27 | struct hclge_dev *dev; |
68c0a5c7 S |
28 | u32 head; |
29 | u32 tail; | |
30 | ||
31 | u16 buf_size; | |
32 | u16 desc_num; | |
33 | int next_to_use; | |
34 | int next_to_clean; | |
5a8b1a40 | 35 | u8 ring_type; /* cmq ring type */ |
68c0a5c7 S |
36 | spinlock_t lock; /* Command queue lock */ |
37 | }; | |
38 | ||
39 | enum hclge_cmd_return_status { | |
40 | HCLGE_CMD_EXEC_SUCCESS = 0, | |
41 | HCLGE_CMD_NO_AUTH = 1, | |
42 | HCLGE_CMD_NOT_EXEC = 2, | |
43 | HCLGE_CMD_QUEUE_FULL = 3, | |
44 | }; | |
45 | ||
46 | enum hclge_cmd_status { | |
47 | HCLGE_STATUS_SUCCESS = 0, | |
48 | HCLGE_ERR_CSQ_FULL = -1, | |
49 | HCLGE_ERR_CSQ_TIMEOUT = -2, | |
50 | HCLGE_ERR_CSQ_ERROR = -3, | |
51 | }; | |
52 | ||
466b0c00 L |
53 | struct hclge_misc_vector { |
54 | u8 __iomem *addr; | |
55 | int vector_irq; | |
56 | }; | |
57 | ||
68c0a5c7 S |
58 | struct hclge_cmq { |
59 | struct hclge_cmq_ring csq; | |
60 | struct hclge_cmq_ring crq; | |
f73c9107 | 61 | u16 tx_timeout; |
68c0a5c7 S |
62 | enum hclge_cmd_status last_status; |
63 | }; | |
64 | ||
e23e21ea JS |
65 | #define HCLGE_CMD_FLAG_IN BIT(0) |
66 | #define HCLGE_CMD_FLAG_OUT BIT(1) | |
67 | #define HCLGE_CMD_FLAG_NEXT BIT(2) | |
68 | #define HCLGE_CMD_FLAG_WR BIT(3) | |
69 | #define HCLGE_CMD_FLAG_NO_INTR BIT(4) | |
70 | #define HCLGE_CMD_FLAG_ERR_INTR BIT(5) | |
68c0a5c7 S |
71 | |
72 | enum hclge_opcode_type { | |
f73c9107 | 73 | /* Generic commands */ |
68c0a5c7 S |
74 | HCLGE_OPC_QUERY_FW_VER = 0x0001, |
75 | HCLGE_OPC_CFG_RST_TRIGGER = 0x0020, | |
76 | HCLGE_OPC_GBL_RST_STATUS = 0x0021, | |
77 | HCLGE_OPC_QUERY_FUNC_STATUS = 0x0022, | |
78 | HCLGE_OPC_QUERY_PF_RSRC = 0x0023, | |
79 | HCLGE_OPC_QUERY_VF_RSRC = 0x0024, | |
80 | HCLGE_OPC_GET_CFG_PARAM = 0x0025, | |
81 | ||
82 | HCLGE_OPC_STATS_64_BIT = 0x0030, | |
83 | HCLGE_OPC_STATS_32_BIT = 0x0031, | |
84 | HCLGE_OPC_STATS_MAC = 0x0032, | |
db2a3e43 FL |
85 | |
86 | HCLGE_OPC_QUERY_REG_NUM = 0x0040, | |
87 | HCLGE_OPC_QUERY_32_BIT_REG = 0x0041, | |
88 | HCLGE_OPC_QUERY_64_BIT_REG = 0x0042, | |
fe84b06d | 89 | HCLGE_OPC_DFX_BD_NUM = 0x0043, |
90 | HCLGE_OPC_DFX_BIOS_COMMON_REG = 0x0044, | |
91 | HCLGE_OPC_DFX_SSU_REG_0 = 0x0045, | |
92 | HCLGE_OPC_DFX_SSU_REG_1 = 0x0046, | |
93 | HCLGE_OPC_DFX_IGU_EGU_REG = 0x0047, | |
94 | HCLGE_OPC_DFX_RPU_REG_0 = 0x0048, | |
95 | HCLGE_OPC_DFX_RPU_REG_1 = 0x0049, | |
96 | HCLGE_OPC_DFX_NCSI_REG = 0x004A, | |
97 | HCLGE_OPC_DFX_RTC_REG = 0x004B, | |
98 | HCLGE_OPC_DFX_PPP_REG = 0x004C, | |
99 | HCLGE_OPC_DFX_RCB_REG = 0x004D, | |
100 | HCLGE_OPC_DFX_TQP_REG = 0x004E, | |
101 | HCLGE_OPC_DFX_SSU_REG_2 = 0x004F, | |
102 | HCLGE_OPC_DFX_QUERY_CHIP_CAP = 0x0050, | |
68c0a5c7 | 103 | |
f73c9107 | 104 | /* MAC command */ |
68c0a5c7 S |
105 | HCLGE_OPC_CONFIG_MAC_MODE = 0x0301, |
106 | HCLGE_OPC_CONFIG_AN_MODE = 0x0304, | |
107 | HCLGE_OPC_QUERY_AN_RESULT = 0x0306, | |
108 | HCLGE_OPC_QUERY_LINK_STATUS = 0x0307, | |
109 | HCLGE_OPC_CONFIG_MAX_FRM_SIZE = 0x0308, | |
110 | HCLGE_OPC_CONFIG_SPEED_DUP = 0x0309, | |
e006bb00 | 111 | HCLGE_OPC_SERDES_LOOPBACK = 0x0315, |
68c0a5c7 | 112 | |
f73c9107 | 113 | /* PFC/Pause commands */ |
68c0a5c7 S |
114 | HCLGE_OPC_CFG_MAC_PAUSE_EN = 0x0701, |
115 | HCLGE_OPC_CFG_PFC_PAUSE_EN = 0x0702, | |
116 | HCLGE_OPC_CFG_MAC_PARA = 0x0703, | |
117 | HCLGE_OPC_CFG_PFC_PARA = 0x0704, | |
118 | HCLGE_OPC_QUERY_MAC_TX_PKT_CNT = 0x0705, | |
119 | HCLGE_OPC_QUERY_MAC_RX_PKT_CNT = 0x0706, | |
120 | HCLGE_OPC_QUERY_PFC_TX_PKT_CNT = 0x0707, | |
121 | HCLGE_OPC_QUERY_PFC_RX_PKT_CNT = 0x0708, | |
122 | HCLGE_OPC_PRI_TO_TC_MAPPING = 0x0709, | |
123 | HCLGE_OPC_QOS_MAP = 0x070A, | |
124 | ||
125 | /* ETS/scheduler commands */ | |
126 | HCLGE_OPC_TM_PG_TO_PRI_LINK = 0x0804, | |
127 | HCLGE_OPC_TM_QS_TO_PRI_LINK = 0x0805, | |
128 | HCLGE_OPC_TM_NQ_TO_QS_LINK = 0x0806, | |
129 | HCLGE_OPC_TM_RQ_TO_QS_LINK = 0x0807, | |
130 | HCLGE_OPC_TM_PORT_WEIGHT = 0x0808, | |
131 | HCLGE_OPC_TM_PG_WEIGHT = 0x0809, | |
132 | HCLGE_OPC_TM_QS_WEIGHT = 0x080A, | |
133 | HCLGE_OPC_TM_PRI_WEIGHT = 0x080B, | |
134 | HCLGE_OPC_TM_PRI_C_SHAPPING = 0x080C, | |
135 | HCLGE_OPC_TM_PRI_P_SHAPPING = 0x080D, | |
136 | HCLGE_OPC_TM_PG_C_SHAPPING = 0x080E, | |
137 | HCLGE_OPC_TM_PG_P_SHAPPING = 0x080F, | |
138 | HCLGE_OPC_TM_PORT_SHAPPING = 0x0810, | |
139 | HCLGE_OPC_TM_PG_SCH_MODE_CFG = 0x0812, | |
140 | HCLGE_OPC_TM_PRI_SCH_MODE_CFG = 0x0813, | |
141 | HCLGE_OPC_TM_QS_SCH_MODE_CFG = 0x0814, | |
142 | HCLGE_OPC_TM_BP_TO_QSET_MAPPING = 0x0815, | |
960a99e9 | 143 | HCLGE_OPC_ETS_TC_WEIGHT = 0x0843, |
12ef3c6b | 144 | HCLGE_OPC_QSET_DFX_STS = 0x0844, |
145 | HCLGE_OPC_PRI_DFX_STS = 0x0845, | |
146 | HCLGE_OPC_PG_DFX_STS = 0x0846, | |
147 | HCLGE_OPC_PORT_DFX_STS = 0x0847, | |
148 | HCLGE_OPC_SCH_NQ_CNT = 0x0848, | |
149 | HCLGE_OPC_SCH_RQ_CNT = 0x0849, | |
150 | HCLGE_OPC_TM_INTERNAL_STS = 0x0850, | |
151 | HCLGE_OPC_TM_INTERNAL_CNT = 0x0851, | |
152 | HCLGE_OPC_TM_INTERNAL_STS_1 = 0x0852, | |
68c0a5c7 | 153 | |
f73c9107 | 154 | /* Packet buffer allocate commands */ |
68c0a5c7 S |
155 | HCLGE_OPC_TX_BUFF_ALLOC = 0x0901, |
156 | HCLGE_OPC_RX_PRIV_BUFF_ALLOC = 0x0902, | |
157 | HCLGE_OPC_RX_PRIV_WL_ALLOC = 0x0903, | |
158 | HCLGE_OPC_RX_COM_THRD_ALLOC = 0x0904, | |
159 | HCLGE_OPC_RX_COM_WL_ALLOC = 0x0905, | |
160 | HCLGE_OPC_RX_GBL_PKT_CNT = 0x0906, | |
161 | ||
68c0a5c7 S |
162 | /* TQP management command */ |
163 | HCLGE_OPC_SET_TQP_MAP = 0x0A01, | |
164 | ||
f73c9107 | 165 | /* TQP commands */ |
68c0a5c7 S |
166 | HCLGE_OPC_CFG_TX_QUEUE = 0x0B01, |
167 | HCLGE_OPC_QUERY_TX_POINTER = 0x0B02, | |
168 | HCLGE_OPC_QUERY_TX_STATUS = 0x0B03, | |
169 | HCLGE_OPC_CFG_RX_QUEUE = 0x0B11, | |
170 | HCLGE_OPC_QUERY_RX_POINTER = 0x0B12, | |
171 | HCLGE_OPC_QUERY_RX_STATUS = 0x0B13, | |
172 | HCLGE_OPC_STASH_RX_QUEUE_LRO = 0x0B16, | |
173 | HCLGE_OPC_CFG_RX_QUEUE_LRO = 0x0B17, | |
174 | HCLGE_OPC_CFG_COM_TQP_QUEUE = 0x0B20, | |
175 | HCLGE_OPC_RESET_TQP_QUEUE = 0x0B22, | |
176 | ||
f73c9107 | 177 | /* TSO command */ |
68c0a5c7 | 178 | HCLGE_OPC_TSO_GENERIC_CONFIG = 0x0C01, |
73f88b00 | 179 | HCLGE_OPC_GRO_GENERIC_CONFIG = 0x0C10, |
68c0a5c7 | 180 | |
f73c9107 | 181 | /* RSS commands */ |
68c0a5c7 S |
182 | HCLGE_OPC_RSS_GENERIC_CONFIG = 0x0D01, |
183 | HCLGE_OPC_RSS_INDIR_TABLE = 0x0D07, | |
184 | HCLGE_OPC_RSS_TC_MODE = 0x0D08, | |
185 | HCLGE_OPC_RSS_INPUT_TUPLE = 0x0D02, | |
186 | ||
187 | /* Promisuous mode command */ | |
188 | HCLGE_OPC_CFG_PROMISC_MODE = 0x0E01, | |
189 | ||
f73c9107 | 190 | /* Vlan offload commands */ |
e62f2a6b PL |
191 | HCLGE_OPC_VLAN_PORT_TX_CFG = 0x0F01, |
192 | HCLGE_OPC_VLAN_PORT_RX_CFG = 0x0F02, | |
193 | ||
f73c9107 | 194 | /* Interrupts commands */ |
68c0a5c7 S |
195 | HCLGE_OPC_ADD_RING_TO_VECTOR = 0x1503, |
196 | HCLGE_OPC_DEL_RING_TO_VECTOR = 0x1504, | |
197 | ||
f73c9107 | 198 | /* MAC commands */ |
68c0a5c7 S |
199 | HCLGE_OPC_MAC_VLAN_ADD = 0x1000, |
200 | HCLGE_OPC_MAC_VLAN_REMOVE = 0x1001, | |
201 | HCLGE_OPC_MAC_VLAN_TYPE_ID = 0x1002, | |
202 | HCLGE_OPC_MAC_VLAN_INSERT = 0x1003, | |
2da5ec58 | 203 | HCLGE_OPC_MAC_VLAN_ALLOCATE = 0x1004, |
68c0a5c7 S |
204 | HCLGE_OPC_MAC_ETHTYPE_ADD = 0x1010, |
205 | HCLGE_OPC_MAC_ETHTYPE_REMOVE = 0x1011, | |
206 | ||
f73c9107 | 207 | /* VLAN commands */ |
68c0a5c7 S |
208 | HCLGE_OPC_VLAN_FILTER_CTRL = 0x1100, |
209 | HCLGE_OPC_VLAN_FILTER_PF_CFG = 0x1101, | |
210 | HCLGE_OPC_VLAN_FILTER_VF_CFG = 0x1102, | |
211 | ||
10a954bc JS |
212 | /* Flow Director commands */ |
213 | HCLGE_OPC_FD_MODE_CTRL = 0x1200, | |
214 | HCLGE_OPC_FD_GET_ALLOCATION = 0x1201, | |
215 | HCLGE_OPC_FD_KEY_CONFIG = 0x1202, | |
7b829126 JS |
216 | HCLGE_OPC_FD_TCAM_OP = 0x1203, |
217 | HCLGE_OPC_FD_AD_OP = 0x1204, | |
10a954bc | 218 | |
68c0a5c7 S |
219 | /* MDIO command */ |
220 | HCLGE_OPC_MDIO_CONFIG = 0x1900, | |
221 | ||
f73c9107 | 222 | /* QCN commands */ |
68c0a5c7 S |
223 | HCLGE_OPC_QCN_MOD_CFG = 0x1A01, |
224 | HCLGE_OPC_QCN_GRP_TMPLT_CFG = 0x1A02, | |
225 | HCLGE_OPC_QCN_SHAPPING_IR_CFG = 0x1A03, | |
226 | HCLGE_OPC_QCN_SHAPPING_BS_CFG = 0x1A04, | |
227 | HCLGE_OPC_QCN_QSET_LINK_CFG = 0x1A05, | |
228 | HCLGE_OPC_QCN_RP_STATUS_GET = 0x1A06, | |
229 | HCLGE_OPC_QCN_AJUST_INIT = 0x1A07, | |
230 | HCLGE_OPC_QCN_DFX_CNT_STATUS = 0x1A08, | |
231 | ||
f73c9107 | 232 | /* Mailbox command */ |
68c0a5c7 | 233 | HCLGEVF_OPC_MBX_PF_TO_VF = 0x2000, |
d9a0884e JS |
234 | |
235 | /* Led command */ | |
236 | HCLGE_OPC_LED_STATUS_CFG = 0xB000, | |
8b684fc7 SJ |
237 | |
238 | /* Error INT commands */ | |
a3e78d8d | 239 | HCLGE_MAC_COMMON_INT_EN = 0x030E, |
78807a3d | 240 | HCLGE_TM_SCH_ECC_INT_EN = 0x0829, |
db07cedf SJ |
241 | HCLGE_SSU_ECC_INT_CMD = 0x0989, |
242 | HCLGE_SSU_COMMON_INT_CMD = 0x098C, | |
1df865ea SJ |
243 | HCLGE_PPU_MPF_ECC_INT_CMD = 0x0B40, |
244 | HCLGE_PPU_MPF_OTHER_INT_CMD = 0x0B41, | |
245 | HCLGE_PPU_PF_OTHER_INT_CMD = 0x0B42, | |
8b684fc7 | 246 | HCLGE_COMMON_ECC_INT_CFG = 0x1505, |
4a76aabc SJ |
247 | HCLGE_QUERY_RAS_INT_STS_BD_NUM = 0x1510, |
248 | HCLGE_QUERY_CLEAR_MPF_RAS_INT = 0x1511, | |
249 | HCLGE_QUERY_CLEAR_PF_RAS_INT = 0x1512, | |
00029070 SM |
250 | HCLGE_QUERY_MSIX_INT_STS_BD_NUM = 0x1513, |
251 | HCLGE_QUERY_CLEAR_ALL_MPF_MSIX_INT = 0x1514, | |
252 | HCLGE_QUERY_CLEAR_ALL_PF_MSIX_INT = 0x1515, | |
126ddab1 SJ |
253 | HCLGE_CONFIG_ROCEE_RAS_INT_EN = 0x1580, |
254 | HCLGE_QUERY_CLEAR_ROCEE_RAS_INT = 0x1581, | |
255 | HCLGE_ROCEE_PF_RAS_INT_CMD = 0x1584, | |
d5a2e3fc | 256 | HCLGE_IGU_EGU_TNL_INT_EN = 0x1803, |
d5a2e3fc | 257 | HCLGE_IGU_COMMON_INT_EN = 0x1806, |
78807a3d | 258 | HCLGE_TM_QCN_MEM_INT_CFG = 0x1A14, |
d1cc1b84 SJ |
259 | HCLGE_PPP_CMD0_INT_CMD = 0x2100, |
260 | HCLGE_PPP_CMD1_INT_CMD = 0x2101, | |
6e87b62b | 261 | HCLGE_MAC_ETHERTYPE_IDX_RD = 0x2105, |
d5a2e3fc | 262 | HCLGE_NCSI_INT_EN = 0x2401, |
68c0a5c7 S |
263 | }; |
264 | ||
265 | #define HCLGE_TQP_REG_OFFSET 0x80000 | |
266 | #define HCLGE_TQP_REG_SIZE 0x200 | |
267 | ||
268 | #define HCLGE_RCB_INIT_QUERY_TIMEOUT 10 | |
269 | #define HCLGE_RCB_INIT_FLAG_EN_B 0 | |
270 | #define HCLGE_RCB_INIT_FLAG_FINI_B 8 | |
d44f9b63 | 271 | struct hclge_config_rcb_init_cmd { |
68c0a5c7 S |
272 | __le16 rcb_init_flag; |
273 | u8 rsv[22]; | |
274 | }; | |
275 | ||
d44f9b63 | 276 | struct hclge_tqp_map_cmd { |
68c0a5c7 S |
277 | __le16 tqp_id; /* Absolute tqp id for in this pf */ |
278 | u8 tqp_vf; /* VF id */ | |
279 | #define HCLGE_TQP_MAP_TYPE_PF 0 | |
280 | #define HCLGE_TQP_MAP_TYPE_VF 1 | |
281 | #define HCLGE_TQP_MAP_TYPE_B 0 | |
282 | #define HCLGE_TQP_MAP_EN_B 1 | |
283 | u8 tqp_flag; /* Indicate it's pf or vf tqp */ | |
284 | __le16 tqp_vid; /* Virtual id in this pf/vf */ | |
285 | u8 rsv[18]; | |
286 | }; | |
287 | ||
0305b443 | 288 | #define HCLGE_VECTOR_ELEMENTS_PER_CMD 10 |
68c0a5c7 S |
289 | |
290 | enum hclge_int_type { | |
291 | HCLGE_INT_TX, | |
292 | HCLGE_INT_RX, | |
293 | HCLGE_INT_EVENT, | |
294 | }; | |
295 | ||
d44f9b63 | 296 | struct hclge_ctrl_vector_chain_cmd { |
68c0a5c7 S |
297 | u8 int_vector_id; |
298 | u8 int_cause_num; | |
299 | #define HCLGE_INT_TYPE_S 0 | |
5392902d | 300 | #define HCLGE_INT_TYPE_M GENMASK(1, 0) |
68c0a5c7 | 301 | #define HCLGE_TQP_ID_S 2 |
5392902d | 302 | #define HCLGE_TQP_ID_M GENMASK(12, 2) |
0305b443 | 303 | #define HCLGE_INT_GL_IDX_S 13 |
5392902d | 304 | #define HCLGE_INT_GL_IDX_M GENMASK(14, 13) |
68c0a5c7 | 305 | __le16 tqp_type_and_id[HCLGE_VECTOR_ELEMENTS_PER_CMD]; |
0305b443 L |
306 | u8 vfid; |
307 | u8 rsv; | |
68c0a5c7 S |
308 | }; |
309 | ||
310 | #define HCLGE_TC_NUM 8 | |
311 | #define HCLGE_TC0_PRI_BUF_EN_B 15 /* Bit 15 indicate enable or not */ | |
312 | #define HCLGE_BUF_UNIT_S 7 /* Buf size is united by 128 bytes */ | |
d44f9b63 | 313 | struct hclge_tx_buff_alloc_cmd { |
68c0a5c7 S |
314 | __le16 tx_pkt_buff[HCLGE_TC_NUM]; |
315 | u8 tx_buff_rsv[8]; | |
316 | }; | |
317 | ||
d44f9b63 | 318 | struct hclge_rx_priv_buff_cmd { |
68c0a5c7 | 319 | __le16 buf_num[HCLGE_TC_NUM]; |
b8c8bf47 YL |
320 | __le16 shared_buf; |
321 | u8 rsv[6]; | |
68c0a5c7 S |
322 | }; |
323 | ||
d44f9b63 | 324 | struct hclge_query_version_cmd { |
68c0a5c7 S |
325 | __le32 firmware; |
326 | __le32 firmware_rsv[5]; | |
327 | }; | |
328 | ||
329 | #define HCLGE_RX_PRIV_EN_B 15 | |
330 | #define HCLGE_TC_NUM_ONE_DESC 4 | |
331 | struct hclge_priv_wl { | |
332 | __le16 high; | |
333 | __le16 low; | |
334 | }; | |
335 | ||
336 | struct hclge_rx_priv_wl_buf { | |
337 | struct hclge_priv_wl tc_wl[HCLGE_TC_NUM_ONE_DESC]; | |
338 | }; | |
339 | ||
340 | struct hclge_rx_com_thrd { | |
341 | struct hclge_priv_wl com_thrd[HCLGE_TC_NUM_ONE_DESC]; | |
342 | }; | |
343 | ||
344 | struct hclge_rx_com_wl { | |
345 | struct hclge_priv_wl com_wl; | |
346 | }; | |
347 | ||
348 | struct hclge_waterline { | |
349 | u32 low; | |
350 | u32 high; | |
351 | }; | |
352 | ||
353 | struct hclge_tc_thrd { | |
354 | u32 low; | |
355 | u32 high; | |
356 | }; | |
357 | ||
358 | struct hclge_priv_buf { | |
359 | struct hclge_waterline wl; /* Waterline for low and high*/ | |
360 | u32 buf_size; /* TC private buffer size */ | |
9ffe79a9 | 361 | u32 tx_buf_size; |
68c0a5c7 S |
362 | u32 enable; /* Enable TC private buffer or not */ |
363 | }; | |
364 | ||
365 | #define HCLGE_MAX_TC_NUM 8 | |
366 | struct hclge_shared_buf { | |
367 | struct hclge_waterline self; | |
368 | struct hclge_tc_thrd tc_thrd[HCLGE_MAX_TC_NUM]; | |
369 | u32 buf_size; | |
370 | }; | |
371 | ||
acf61ecd YL |
372 | struct hclge_pkt_buf_alloc { |
373 | struct hclge_priv_buf priv_buf[HCLGE_MAX_TC_NUM]; | |
374 | struct hclge_shared_buf s_buf; | |
375 | }; | |
376 | ||
68c0a5c7 | 377 | #define HCLGE_RX_COM_WL_EN_B 15 |
d44f9b63 | 378 | struct hclge_rx_com_wl_buf_cmd { |
68c0a5c7 S |
379 | __le16 high_wl; |
380 | __le16 low_wl; | |
381 | u8 rsv[20]; | |
382 | }; | |
383 | ||
384 | #define HCLGE_RX_PKT_EN_B 15 | |
d44f9b63 | 385 | struct hclge_rx_pkt_buf_cmd { |
68c0a5c7 S |
386 | __le16 high_pkt; |
387 | __le16 low_pkt; | |
388 | u8 rsv[20]; | |
389 | }; | |
390 | ||
391 | #define HCLGE_PF_STATE_DONE_B 0 | |
392 | #define HCLGE_PF_STATE_MAIN_B 1 | |
393 | #define HCLGE_PF_STATE_BOND_B 2 | |
394 | #define HCLGE_PF_STATE_MAC_N_B 6 | |
395 | #define HCLGE_PF_MAC_NUM_MASK 0x3 | |
396 | #define HCLGE_PF_STATE_MAIN BIT(HCLGE_PF_STATE_MAIN_B) | |
397 | #define HCLGE_PF_STATE_DONE BIT(HCLGE_PF_STATE_DONE_B) | |
d44f9b63 | 398 | struct hclge_func_status_cmd { |
68c0a5c7 S |
399 | __le32 vf_rst_state[4]; |
400 | u8 pf_state; | |
401 | u8 mac_id; | |
402 | u8 rsv1; | |
403 | u8 pf_cnt_in_mac; | |
404 | u8 pf_num; | |
405 | u8 vf_num; | |
406 | u8 rsv[2]; | |
407 | }; | |
408 | ||
d44f9b63 | 409 | struct hclge_pf_res_cmd { |
68c0a5c7 S |
410 | __le16 tqp_num; |
411 | __le16 buf_size; | |
412 | __le16 msixcap_localid_ba_nic; | |
413 | __le16 msixcap_localid_ba_rocee; | |
5355e6d3 JS |
414 | #define HCLGE_MSIX_OFT_ROCEE_S 0 |
415 | #define HCLGE_MSIX_OFT_ROCEE_M GENMASK(15, 0) | |
68c0a5c7 | 416 | #define HCLGE_PF_VEC_NUM_S 0 |
e23e21ea | 417 | #define HCLGE_PF_VEC_NUM_M GENMASK(7, 0) |
68c0a5c7 S |
418 | __le16 pf_intr_vector_number; |
419 | __le16 pf_own_fun_number; | |
420 | __le32 rsv[3]; | |
421 | }; | |
422 | ||
423 | #define HCLGE_CFG_OFFSET_S 0 | |
5392902d | 424 | #define HCLGE_CFG_OFFSET_M GENMASK(19, 0) |
68c0a5c7 | 425 | #define HCLGE_CFG_RD_LEN_S 24 |
5392902d | 426 | #define HCLGE_CFG_RD_LEN_M GENMASK(27, 24) |
68c0a5c7 S |
427 | #define HCLGE_CFG_RD_LEN_BYTES 16 |
428 | #define HCLGE_CFG_RD_LEN_UNIT 4 | |
429 | ||
430 | #define HCLGE_CFG_VMDQ_S 0 | |
5392902d | 431 | #define HCLGE_CFG_VMDQ_M GENMASK(7, 0) |
68c0a5c7 | 432 | #define HCLGE_CFG_TC_NUM_S 8 |
5392902d | 433 | #define HCLGE_CFG_TC_NUM_M GENMASK(15, 8) |
68c0a5c7 | 434 | #define HCLGE_CFG_TQP_DESC_N_S 16 |
5392902d | 435 | #define HCLGE_CFG_TQP_DESC_N_M GENMASK(31, 16) |
68c0a5c7 | 436 | #define HCLGE_CFG_PHY_ADDR_S 0 |
39e2151f | 437 | #define HCLGE_CFG_PHY_ADDR_M GENMASK(7, 0) |
68c0a5c7 | 438 | #define HCLGE_CFG_MEDIA_TP_S 8 |
5392902d | 439 | #define HCLGE_CFG_MEDIA_TP_M GENMASK(15, 8) |
68c0a5c7 | 440 | #define HCLGE_CFG_RX_BUF_LEN_S 16 |
5392902d | 441 | #define HCLGE_CFG_RX_BUF_LEN_M GENMASK(31, 16) |
68c0a5c7 | 442 | #define HCLGE_CFG_MAC_ADDR_H_S 0 |
5392902d | 443 | #define HCLGE_CFG_MAC_ADDR_H_M GENMASK(15, 0) |
68c0a5c7 | 444 | #define HCLGE_CFG_DEFAULT_SPEED_S 16 |
5392902d | 445 | #define HCLGE_CFG_DEFAULT_SPEED_M GENMASK(23, 16) |
c408e202 PL |
446 | #define HCLGE_CFG_RSS_SIZE_S 24 |
447 | #define HCLGE_CFG_RSS_SIZE_M GENMASK(31, 24) | |
d92ceae9 FL |
448 | #define HCLGE_CFG_SPEED_ABILITY_S 0 |
449 | #define HCLGE_CFG_SPEED_ABILITY_M GENMASK(7, 0) | |
2da5ec58 JS |
450 | #define HCLGE_CFG_UMV_TBL_SPACE_S 16 |
451 | #define HCLGE_CFG_UMV_TBL_SPACE_M GENMASK(31, 16) | |
68c0a5c7 | 452 | |
d44f9b63 | 453 | struct hclge_cfg_param_cmd { |
68c0a5c7 S |
454 | __le32 offset; |
455 | __le32 rsv; | |
456 | __le32 param[4]; | |
457 | }; | |
458 | ||
459 | #define HCLGE_MAC_MODE 0x0 | |
460 | #define HCLGE_DESC_NUM 0x40 | |
461 | ||
462 | #define HCLGE_ALLOC_VALID_B 0 | |
d44f9b63 | 463 | struct hclge_vf_num_cmd { |
68c0a5c7 S |
464 | u8 alloc_valid; |
465 | u8 rsv[23]; | |
466 | }; | |
467 | ||
468 | #define HCLGE_RSS_DEFAULT_OUTPORT_B 4 | |
469 | #define HCLGE_RSS_HASH_KEY_OFFSET_B 4 | |
470 | #define HCLGE_RSS_HASH_KEY_NUM 16 | |
d44f9b63 | 471 | struct hclge_rss_config_cmd { |
68c0a5c7 S |
472 | u8 hash_config; |
473 | u8 rsv[7]; | |
474 | u8 hash_key[HCLGE_RSS_HASH_KEY_NUM]; | |
475 | }; | |
476 | ||
d44f9b63 | 477 | struct hclge_rss_input_tuple_cmd { |
68c0a5c7 S |
478 | u8 ipv4_tcp_en; |
479 | u8 ipv4_udp_en; | |
480 | u8 ipv4_sctp_en; | |
481 | u8 ipv4_fragment_en; | |
482 | u8 ipv6_tcp_en; | |
483 | u8 ipv6_udp_en; | |
484 | u8 ipv6_sctp_en; | |
485 | u8 ipv6_fragment_en; | |
486 | u8 rsv[16]; | |
487 | }; | |
488 | ||
489 | #define HCLGE_RSS_CFG_TBL_SIZE 16 | |
490 | ||
d44f9b63 | 491 | struct hclge_rss_indirection_table_cmd { |
a90bb9a5 YL |
492 | __le16 start_table_index; |
493 | __le16 rss_set_bitmap; | |
68c0a5c7 S |
494 | u8 rsv[4]; |
495 | u8 rss_result[HCLGE_RSS_CFG_TBL_SIZE]; | |
496 | }; | |
497 | ||
498 | #define HCLGE_RSS_TC_OFFSET_S 0 | |
5392902d | 499 | #define HCLGE_RSS_TC_OFFSET_M GENMASK(9, 0) |
68c0a5c7 | 500 | #define HCLGE_RSS_TC_SIZE_S 12 |
5392902d | 501 | #define HCLGE_RSS_TC_SIZE_M GENMASK(14, 12) |
68c0a5c7 | 502 | #define HCLGE_RSS_TC_VALID_B 15 |
d44f9b63 | 503 | struct hclge_rss_tc_mode_cmd { |
a90bb9a5 | 504 | __le16 rss_tc_mode[HCLGE_MAX_TC_NUM]; |
68c0a5c7 S |
505 | u8 rsv[8]; |
506 | }; | |
507 | ||
e23e21ea JS |
508 | #define HCLGE_LINK_STATUS_UP_B 0 |
509 | #define HCLGE_LINK_STATUS_UP_M BIT(HCLGE_LINK_STATUS_UP_B) | |
d44f9b63 | 510 | struct hclge_link_status_cmd { |
68c0a5c7 S |
511 | u8 status; |
512 | u8 rsv[23]; | |
513 | }; | |
514 | ||
515 | struct hclge_promisc_param { | |
516 | u8 vf_id; | |
517 | u8 enable; | |
518 | }; | |
519 | ||
4771e104 PL |
520 | #define HCLGE_PROMISC_TX_EN_B BIT(4) |
521 | #define HCLGE_PROMISC_RX_EN_B BIT(5) | |
68c0a5c7 S |
522 | #define HCLGE_PROMISC_EN_B 1 |
523 | #define HCLGE_PROMISC_EN_ALL 0x7 | |
524 | #define HCLGE_PROMISC_EN_UC 0x1 | |
525 | #define HCLGE_PROMISC_EN_MC 0x2 | |
526 | #define HCLGE_PROMISC_EN_BC 0x4 | |
d44f9b63 | 527 | struct hclge_promisc_cfg_cmd { |
68c0a5c7 S |
528 | u8 flag; |
529 | u8 vf_id; | |
530 | __le16 rsv0; | |
531 | u8 rsv1[20]; | |
532 | }; | |
533 | ||
534 | enum hclge_promisc_type { | |
535 | HCLGE_UNICAST = 1, | |
536 | HCLGE_MULTICAST = 2, | |
537 | HCLGE_BROADCAST = 3, | |
538 | }; | |
539 | ||
540 | #define HCLGE_MAC_TX_EN_B 6 | |
541 | #define HCLGE_MAC_RX_EN_B 7 | |
542 | #define HCLGE_MAC_PAD_TX_B 11 | |
543 | #define HCLGE_MAC_PAD_RX_B 12 | |
544 | #define HCLGE_MAC_1588_TX_B 13 | |
545 | #define HCLGE_MAC_1588_RX_B 14 | |
546 | #define HCLGE_MAC_APP_LP_B 15 | |
547 | #define HCLGE_MAC_LINE_LP_B 16 | |
548 | #define HCLGE_MAC_FCS_TX_B 17 | |
549 | #define HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B 18 | |
550 | #define HCLGE_MAC_RX_FCS_STRIP_B 19 | |
551 | #define HCLGE_MAC_RX_FCS_B 20 | |
552 | #define HCLGE_MAC_TX_UNDER_MIN_ERR_B 21 | |
553 | #define HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B 22 | |
554 | ||
d44f9b63 | 555 | struct hclge_config_mac_mode_cmd { |
68c0a5c7 S |
556 | __le32 txrx_pad_fcs_loop_en; |
557 | u8 rsv[20]; | |
558 | }; | |
559 | ||
560 | #define HCLGE_CFG_SPEED_S 0 | |
5392902d | 561 | #define HCLGE_CFG_SPEED_M GENMASK(5, 0) |
68c0a5c7 S |
562 | |
563 | #define HCLGE_CFG_DUPLEX_B 7 | |
564 | #define HCLGE_CFG_DUPLEX_M BIT(HCLGE_CFG_DUPLEX_B) | |
565 | ||
d44f9b63 | 566 | struct hclge_config_mac_speed_dup_cmd { |
68c0a5c7 S |
567 | u8 speed_dup; |
568 | ||
569 | #define HCLGE_CFG_MAC_SPEED_CHANGE_EN_B 0 | |
570 | u8 mac_change_fec_en; | |
571 | u8 rsv[22]; | |
572 | }; | |
573 | ||
574 | #define HCLGE_QUERY_SPEED_S 3 | |
575 | #define HCLGE_QUERY_AN_B 0 | |
576 | #define HCLGE_QUERY_DUPLEX_B 2 | |
577 | ||
5392902d | 578 | #define HCLGE_QUERY_SPEED_M GENMASK(4, 0) |
68c0a5c7 S |
579 | #define HCLGE_QUERY_AN_M BIT(HCLGE_QUERY_AN_B) |
580 | #define HCLGE_QUERY_DUPLEX_M BIT(HCLGE_QUERY_DUPLEX_B) | |
581 | ||
d44f9b63 | 582 | struct hclge_query_an_speed_dup_cmd { |
68c0a5c7 S |
583 | u8 an_syn_dup_speed; |
584 | u8 pause; | |
585 | u8 rsv[23]; | |
586 | }; | |
587 | ||
5392902d | 588 | #define HCLGE_RING_ID_MASK GENMASK(9, 0) |
68c0a5c7 S |
589 | #define HCLGE_TQP_ENABLE_B 0 |
590 | ||
591 | #define HCLGE_MAC_CFG_AN_EN_B 0 | |
592 | #define HCLGE_MAC_CFG_AN_INT_EN_B 1 | |
593 | #define HCLGE_MAC_CFG_AN_INT_MSK_B 2 | |
594 | #define HCLGE_MAC_CFG_AN_INT_CLR_B 3 | |
595 | #define HCLGE_MAC_CFG_AN_RST_B 4 | |
596 | ||
597 | #define HCLGE_MAC_CFG_AN_EN BIT(HCLGE_MAC_CFG_AN_EN_B) | |
598 | ||
d44f9b63 | 599 | struct hclge_config_auto_neg_cmd { |
68c0a5c7 S |
600 | __le32 cfg_an_cmd_flag; |
601 | u8 rsv[20]; | |
602 | }; | |
603 | ||
68c0a5c7 S |
604 | #define HCLGE_MAC_UPLINK_PORT 0x100 |
605 | ||
d44f9b63 | 606 | struct hclge_config_max_frm_size_cmd { |
68c0a5c7 | 607 | __le16 max_frm_size; |
b86fdbf3 JS |
608 | u8 min_frm_size; |
609 | u8 rsv[21]; | |
68c0a5c7 S |
610 | }; |
611 | ||
612 | enum hclge_mac_vlan_tbl_opcode { | |
613 | HCLGE_MAC_VLAN_ADD, /* Add new or modify mac_vlan */ | |
614 | HCLGE_MAC_VLAN_UPDATE, /* Modify other fields of this table */ | |
615 | HCLGE_MAC_VLAN_REMOVE, /* Remove a entry through mac_vlan key */ | |
616 | HCLGE_MAC_VLAN_LKUP, /* Lookup a entry through mac_vlan key */ | |
617 | }; | |
618 | ||
ada89276 JS |
619 | #define HCLGE_MAC_VLAN_BIT0_EN_B 0 |
620 | #define HCLGE_MAC_VLAN_BIT1_EN_B 1 | |
621 | #define HCLGE_MAC_EPORT_SW_EN_B 12 | |
622 | #define HCLGE_MAC_EPORT_TYPE_B 11 | |
623 | #define HCLGE_MAC_EPORT_VFID_S 3 | |
5392902d | 624 | #define HCLGE_MAC_EPORT_VFID_M GENMASK(10, 3) |
ada89276 | 625 | #define HCLGE_MAC_EPORT_PFID_S 0 |
5392902d | 626 | #define HCLGE_MAC_EPORT_PFID_M GENMASK(2, 0) |
d44f9b63 | 627 | struct hclge_mac_vlan_tbl_entry_cmd { |
68c0a5c7 S |
628 | u8 flags; |
629 | u8 resp_code; | |
630 | __le16 vlan_tag; | |
631 | __le32 mac_addr_hi32; | |
632 | __le16 mac_addr_lo16; | |
633 | __le16 rsv1; | |
634 | u8 entry_type; | |
635 | u8 mc_mac_en; | |
636 | __le16 egress_port; | |
637 | __le16 egress_queue; | |
638 | u8 rsv2[6]; | |
639 | }; | |
640 | ||
2da5ec58 JS |
641 | #define HCLGE_UMV_SPC_ALC_B 0 |
642 | struct hclge_umv_spc_alc_cmd { | |
643 | u8 allocate; | |
644 | u8 rsv1[3]; | |
645 | __le32 space_size; | |
646 | u8 rsv2[16]; | |
647 | }; | |
648 | ||
635bfb58 FL |
649 | #define HCLGE_MAC_MGR_MASK_VLAN_B BIT(0) |
650 | #define HCLGE_MAC_MGR_MASK_MAC_B BIT(1) | |
651 | #define HCLGE_MAC_MGR_MASK_ETHERTYPE_B BIT(2) | |
652 | #define HCLGE_MAC_ETHERTYPE_LLDP 0x88cc | |
653 | ||
654 | struct hclge_mac_mgr_tbl_entry_cmd { | |
655 | u8 flags; | |
656 | u8 resp_code; | |
657 | __le16 vlan_tag; | |
658 | __le32 mac_addr_hi32; | |
659 | __le16 mac_addr_lo16; | |
660 | __le16 rsv1; | |
661 | __le16 ethter_type; | |
662 | __le16 egress_port; | |
663 | __le16 egress_queue; | |
664 | u8 sw_port_id_aware; | |
665 | u8 rsv2; | |
666 | u8 i_port_bitmap; | |
667 | u8 i_port_direction; | |
668 | u8 rsv3[2]; | |
669 | }; | |
670 | ||
d44f9b63 | 671 | struct hclge_mac_vlan_add_cmd { |
68c0a5c7 S |
672 | __le16 flags; |
673 | __le16 mac_addr_hi16; | |
674 | __le32 mac_addr_lo32; | |
675 | __le32 mac_addr_msk_hi32; | |
676 | __le16 mac_addr_msk_lo16; | |
677 | __le16 vlan_tag; | |
678 | __le16 ingress_port; | |
679 | __le16 egress_port; | |
680 | u8 rsv[4]; | |
681 | }; | |
682 | ||
683 | #define HNS3_MAC_VLAN_CFG_FLAG_BIT 0 | |
d44f9b63 | 684 | struct hclge_mac_vlan_remove_cmd { |
68c0a5c7 S |
685 | __le16 flags; |
686 | __le16 mac_addr_hi16; | |
687 | __le32 mac_addr_lo32; | |
688 | __le32 mac_addr_msk_hi32; | |
689 | __le16 mac_addr_msk_lo16; | |
690 | __le16 vlan_tag; | |
691 | __le16 ingress_port; | |
692 | __le16 egress_port; | |
693 | u8 rsv[4]; | |
694 | }; | |
695 | ||
d44f9b63 | 696 | struct hclge_vlan_filter_ctrl_cmd { |
68c0a5c7 S |
697 | u8 vlan_type; |
698 | u8 vlan_fe; | |
699 | u8 rsv[22]; | |
700 | }; | |
701 | ||
d44f9b63 | 702 | struct hclge_vlan_filter_pf_cfg_cmd { |
68c0a5c7 S |
703 | u8 vlan_offset; |
704 | u8 vlan_cfg; | |
705 | u8 rsv[2]; | |
706 | u8 vlan_offset_bitmap[20]; | |
707 | }; | |
708 | ||
d44f9b63 | 709 | struct hclge_vlan_filter_vf_cfg_cmd { |
a90bb9a5 | 710 | __le16 vlan_id; |
68c0a5c7 S |
711 | u8 resp_code; |
712 | u8 rsv; | |
713 | u8 vlan_cfg; | |
714 | u8 rsv1[3]; | |
715 | u8 vf_bitmap[16]; | |
716 | }; | |
717 | ||
b75b1a56 PL |
718 | #define HCLGE_ACCEPT_TAG1_B 0 |
719 | #define HCLGE_ACCEPT_UNTAG1_B 1 | |
e62f2a6b PL |
720 | #define HCLGE_PORT_INS_TAG1_EN_B 2 |
721 | #define HCLGE_PORT_INS_TAG2_EN_B 3 | |
722 | #define HCLGE_CFG_NIC_ROCE_SEL_B 4 | |
b75b1a56 PL |
723 | #define HCLGE_ACCEPT_TAG2_B 5 |
724 | #define HCLGE_ACCEPT_UNTAG2_B 6 | |
725 | ||
e62f2a6b PL |
726 | struct hclge_vport_vtag_tx_cfg_cmd { |
727 | u8 vport_vlan_cfg; | |
728 | u8 vf_offset; | |
729 | u8 rsv1[2]; | |
730 | __le16 def_vlan_tag1; | |
731 | __le16 def_vlan_tag2; | |
732 | u8 vf_bitmap[8]; | |
733 | u8 rsv2[8]; | |
734 | }; | |
735 | ||
736 | #define HCLGE_REM_TAG1_EN_B 0 | |
737 | #define HCLGE_REM_TAG2_EN_B 1 | |
738 | #define HCLGE_SHOW_TAG1_EN_B 2 | |
739 | #define HCLGE_SHOW_TAG2_EN_B 3 | |
740 | struct hclge_vport_vtag_rx_cfg_cmd { | |
741 | u8 vport_vlan_cfg; | |
742 | u8 vf_offset; | |
743 | u8 rsv1[6]; | |
744 | u8 vf_bitmap[8]; | |
745 | u8 rsv2[8]; | |
746 | }; | |
747 | ||
748 | struct hclge_tx_vlan_type_cfg_cmd { | |
749 | __le16 ot_vlan_type; | |
750 | __le16 in_vlan_type; | |
751 | u8 rsv[20]; | |
752 | }; | |
753 | ||
754 | struct hclge_rx_vlan_type_cfg_cmd { | |
755 | __le16 ot_fst_vlan_type; | |
756 | __le16 ot_sec_vlan_type; | |
757 | __le16 in_fst_vlan_type; | |
758 | __le16 in_sec_vlan_type; | |
759 | u8 rsv[16]; | |
760 | }; | |
761 | ||
d44f9b63 | 762 | struct hclge_cfg_com_tqp_queue_cmd { |
68c0a5c7 S |
763 | __le16 tqp_id; |
764 | __le16 stream_id; | |
765 | u8 enable; | |
766 | u8 rsv[19]; | |
767 | }; | |
768 | ||
d44f9b63 | 769 | struct hclge_cfg_tx_queue_pointer_cmd { |
68c0a5c7 S |
770 | __le16 tqp_id; |
771 | __le16 tx_tail; | |
772 | __le16 tx_head; | |
773 | __le16 fbd_num; | |
774 | __le16 ring_offset; | |
775 | u8 rsv[14]; | |
776 | }; | |
777 | ||
6e87b62b | 778 | #pragma pack(1) |
779 | struct hclge_mac_ethertype_idx_rd_cmd { | |
780 | u8 flags; | |
781 | u8 resp_code; | |
782 | __le16 vlan_tag; | |
783 | u8 mac_add[6]; | |
784 | __le16 index; | |
785 | __le16 ethter_type; | |
786 | __le16 egress_port; | |
787 | __le16 egress_queue; | |
788 | __le16 rev0; | |
789 | u8 i_port_bitmap; | |
790 | u8 i_port_direction; | |
791 | u8 rev1[2]; | |
792 | }; | |
793 | ||
794 | #pragma pack() | |
795 | ||
68c0a5c7 | 796 | #define HCLGE_TSO_MSS_MIN_S 0 |
5392902d | 797 | #define HCLGE_TSO_MSS_MIN_M GENMASK(13, 0) |
68c0a5c7 S |
798 | |
799 | #define HCLGE_TSO_MSS_MAX_S 16 | |
5392902d | 800 | #define HCLGE_TSO_MSS_MAX_M GENMASK(29, 16) |
68c0a5c7 | 801 | |
d44f9b63 | 802 | struct hclge_cfg_tso_status_cmd { |
68c0a5c7 S |
803 | __le16 tso_mss_min; |
804 | __le16 tso_mss_max; | |
805 | u8 rsv[20]; | |
806 | }; | |
807 | ||
73f88b00 PL |
808 | #define HCLGE_GRO_EN_B 0 |
809 | struct hclge_cfg_gro_status_cmd { | |
810 | __le16 gro_en; | |
811 | u8 rsv[22]; | |
812 | }; | |
813 | ||
68c0a5c7 S |
814 | #define HCLGE_TSO_MSS_MIN 256 |
815 | #define HCLGE_TSO_MSS_MAX 9668 | |
816 | ||
817 | #define HCLGE_TQP_RESET_B 0 | |
d44f9b63 | 818 | struct hclge_reset_tqp_queue_cmd { |
68c0a5c7 S |
819 | __le16 tqp_id; |
820 | u8 reset_req; | |
821 | u8 ready_to_reset; | |
822 | u8 rsv[20]; | |
823 | }; | |
824 | ||
4ed340ab L |
825 | #define HCLGE_CFG_RESET_MAC_B 3 |
826 | #define HCLGE_CFG_RESET_FUNC_B 7 | |
827 | struct hclge_reset_cmd { | |
828 | u8 mac_func_reset; | |
829 | u8 fun_reset_vfid; | |
830 | u8 rsv[22]; | |
831 | }; | |
e006bb00 PL |
832 | |
833 | #define HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B BIT(0) | |
86957272 | 834 | #define HCLGE_CMD_SERDES_PARALLEL_INNER_LOOP_B BIT(2) |
e006bb00 PL |
835 | #define HCLGE_CMD_SERDES_DONE_B BIT(0) |
836 | #define HCLGE_CMD_SERDES_SUCCESS_B BIT(1) | |
837 | struct hclge_serdes_lb_cmd { | |
838 | u8 mask; | |
839 | u8 enable; | |
840 | u8 result; | |
841 | u8 rsv[21]; | |
842 | }; | |
843 | ||
68c0a5c7 S |
844 | #define HCLGE_DEFAULT_TX_BUF 0x4000 /* 16k bytes */ |
845 | #define HCLGE_TOTAL_PKT_BUF 0x108000 /* 1.03125M bytes */ | |
846 | #define HCLGE_DEFAULT_DV 0xA000 /* 40k byte */ | |
d221df4e | 847 | #define HCLGE_DEFAULT_NON_DCB_DV 0x7800 /* 30K byte */ |
68c0a5c7 S |
848 | |
849 | #define HCLGE_TYPE_CRQ 0 | |
850 | #define HCLGE_TYPE_CSQ 1 | |
851 | #define HCLGE_NIC_CSQ_BASEADDR_L_REG 0x27000 | |
852 | #define HCLGE_NIC_CSQ_BASEADDR_H_REG 0x27004 | |
853 | #define HCLGE_NIC_CSQ_DEPTH_REG 0x27008 | |
854 | #define HCLGE_NIC_CSQ_TAIL_REG 0x27010 | |
855 | #define HCLGE_NIC_CSQ_HEAD_REG 0x27014 | |
856 | #define HCLGE_NIC_CRQ_BASEADDR_L_REG 0x27018 | |
857 | #define HCLGE_NIC_CRQ_BASEADDR_H_REG 0x2701c | |
858 | #define HCLGE_NIC_CRQ_DEPTH_REG 0x27020 | |
859 | #define HCLGE_NIC_CRQ_TAIL_REG 0x27024 | |
860 | #define HCLGE_NIC_CRQ_HEAD_REG 0x27028 | |
861 | #define HCLGE_NIC_CMQ_EN_B 16 | |
862 | #define HCLGE_NIC_CMQ_ENABLE BIT(HCLGE_NIC_CMQ_EN_B) | |
863 | #define HCLGE_NIC_CMQ_DESC_NUM 1024 | |
864 | #define HCLGE_NIC_CMQ_DESC_NUM_S 3 | |
865 | ||
d9a0884e JS |
866 | #define HCLGE_LED_LOCATE_STATE_S 0 |
867 | #define HCLGE_LED_LOCATE_STATE_M GENMASK(1, 0) | |
868 | ||
869 | struct hclge_set_led_state_cmd { | |
fe3a3e15 | 870 | u8 rsv1[3]; |
d9a0884e | 871 | u8 locate_led_config; |
fe3a3e15 | 872 | u8 rsv2[20]; |
d9a0884e JS |
873 | }; |
874 | ||
10a954bc JS |
875 | struct hclge_get_fd_mode_cmd { |
876 | u8 mode; | |
877 | u8 enable; | |
878 | u8 rsv[22]; | |
879 | }; | |
880 | ||
881 | struct hclge_get_fd_allocation_cmd { | |
882 | __le32 stage1_entry_num; | |
883 | __le32 stage2_entry_num; | |
884 | __le16 stage1_counter_num; | |
885 | __le16 stage2_counter_num; | |
886 | u8 rsv[12]; | |
887 | }; | |
888 | ||
889 | struct hclge_set_fd_key_config_cmd { | |
890 | u8 stage; | |
891 | u8 key_select; | |
892 | u8 inner_sipv6_word_en; | |
893 | u8 inner_dipv6_word_en; | |
894 | u8 outer_sipv6_word_en; | |
895 | u8 outer_dipv6_word_en; | |
896 | u8 rsv1[2]; | |
897 | __le32 tuple_mask; | |
898 | __le32 meta_data_mask; | |
899 | u8 rsv2[8]; | |
900 | }; | |
901 | ||
7b829126 JS |
902 | #define HCLGE_FD_EPORT_SW_EN_B 0 |
903 | struct hclge_fd_tcam_config_1_cmd { | |
904 | u8 stage; | |
905 | u8 xy_sel; | |
906 | u8 port_info; | |
907 | u8 rsv1[1]; | |
908 | __le32 index; | |
909 | u8 entry_vld; | |
910 | u8 rsv2[7]; | |
911 | u8 tcam_data[8]; | |
912 | }; | |
913 | ||
914 | struct hclge_fd_tcam_config_2_cmd { | |
915 | u8 tcam_data[24]; | |
916 | }; | |
917 | ||
918 | struct hclge_fd_tcam_config_3_cmd { | |
919 | u8 tcam_data[20]; | |
920 | u8 rsv[4]; | |
921 | }; | |
922 | ||
923 | #define HCLGE_FD_AD_DROP_B 0 | |
924 | #define HCLGE_FD_AD_DIRECT_QID_B 1 | |
925 | #define HCLGE_FD_AD_QID_S 2 | |
926 | #define HCLGE_FD_AD_QID_M GENMASK(12, 2) | |
927 | #define HCLGE_FD_AD_USE_COUNTER_B 12 | |
928 | #define HCLGE_FD_AD_COUNTER_NUM_S 13 | |
929 | #define HCLGE_FD_AD_COUNTER_NUM_M GENMASK(20, 13) | |
930 | #define HCLGE_FD_AD_NXT_STEP_B 20 | |
931 | #define HCLGE_FD_AD_NXT_KEY_S 21 | |
932 | #define HCLGE_FD_AD_NXT_KEY_M GENMASK(26, 21) | |
933 | #define HCLGE_FD_AD_WR_RULE_ID_B 0 | |
934 | #define HCLGE_FD_AD_RULE_ID_S 1 | |
935 | #define HCLGE_FD_AD_RULE_ID_M GENMASK(13, 1) | |
936 | ||
937 | struct hclge_fd_ad_config_cmd { | |
938 | u8 stage; | |
939 | u8 rsv1[3]; | |
940 | __le32 index; | |
941 | __le64 ad_data; | |
942 | u8 rsv2[8]; | |
943 | }; | |
944 | ||
68c0a5c7 S |
945 | int hclge_cmd_init(struct hclge_dev *hdev); |
946 | static inline void hclge_write_reg(void __iomem *base, u32 reg, u32 value) | |
947 | { | |
948 | writel(value, base + reg); | |
949 | } | |
950 | ||
951 | #define hclge_write_dev(a, reg, value) \ | |
952 | hclge_write_reg((a)->io_base, (reg), (value)) | |
953 | #define hclge_read_dev(a, reg) \ | |
954 | hclge_read_reg((a)->io_base, (reg)) | |
955 | ||
956 | static inline u32 hclge_read_reg(u8 __iomem *base, u32 reg) | |
957 | { | |
958 | u8 __iomem *reg_addr = READ_ONCE(base); | |
959 | ||
960 | return readl(reg_addr + reg); | |
961 | } | |
962 | ||
963 | #define HCLGE_SEND_SYNC(flag) \ | |
964 | ((flag) & HCLGE_CMD_FLAG_NO_INTR) | |
965 | ||
966 | struct hclge_hw; | |
967 | int hclge_cmd_send(struct hclge_hw *hw, struct hclge_desc *desc, int num); | |
968 | void hclge_cmd_setup_basic_desc(struct hclge_desc *desc, | |
969 | enum hclge_opcode_type opcode, bool is_read); | |
f7db940a | 970 | void hclge_cmd_reuse_desc(struct hclge_desc *desc, bool is_read); |
68c0a5c7 S |
971 | |
972 | int hclge_cmd_set_promisc_mode(struct hclge_dev *hdev, | |
973 | struct hclge_promisc_param *param); | |
974 | ||
975 | enum hclge_cmd_status hclge_cmd_mdio_write(struct hclge_hw *hw, | |
976 | struct hclge_desc *desc); | |
977 | enum hclge_cmd_status hclge_cmd_mdio_read(struct hclge_hw *hw, | |
978 | struct hclge_desc *desc); | |
979 | ||
980 | void hclge_destroy_cmd_queue(struct hclge_hw *hw); | |
3efb960f | 981 | int hclge_cmd_queue_init(struct hclge_dev *hdev); |
68c0a5c7 | 982 | #endif |