]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_cmd.h
net: hns3: add a mask initialization for mac_vlan table
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / hisilicon / hns3 / hns3pf / hclge_cmd.h
CommitLineData
68c0a5c7
S
1/*
2 * Copyright (c) 2016~2017 Hisilicon Limited.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
10#ifndef __HCLGE_CMD_H
11#define __HCLGE_CMD_H
12#include <linux/types.h>
13#include <linux/io.h>
14
15#define HCLGE_CMDQ_TX_TIMEOUT 1000
16
17struct hclge_dev;
18struct hclge_desc {
19 __le16 opcode;
20
21#define HCLGE_CMDQ_RX_INVLD_B 0
22#define HCLGE_CMDQ_RX_OUTVLD_B 1
23
24 __le16 flag;
25 __le16 retval;
26 __le16 rsv;
27 __le32 data[6];
28};
29
30struct hclge_desc_cb {
31 dma_addr_t dma;
32 void *va;
33 u32 length;
34};
35
36struct hclge_cmq_ring {
37 dma_addr_t desc_dma_addr;
38 struct hclge_desc *desc;
39 struct hclge_desc_cb *desc_cb;
40 struct hclge_dev *dev;
41 u32 head;
42 u32 tail;
43
44 u16 buf_size;
45 u16 desc_num;
46 int next_to_use;
47 int next_to_clean;
48 u8 flag;
49 spinlock_t lock; /* Command queue lock */
50};
51
52enum hclge_cmd_return_status {
53 HCLGE_CMD_EXEC_SUCCESS = 0,
54 HCLGE_CMD_NO_AUTH = 1,
55 HCLGE_CMD_NOT_EXEC = 2,
56 HCLGE_CMD_QUEUE_FULL = 3,
57};
58
59enum hclge_cmd_status {
60 HCLGE_STATUS_SUCCESS = 0,
61 HCLGE_ERR_CSQ_FULL = -1,
62 HCLGE_ERR_CSQ_TIMEOUT = -2,
63 HCLGE_ERR_CSQ_ERROR = -3,
64};
65
466b0c00
L
66struct hclge_misc_vector {
67 u8 __iomem *addr;
68 int vector_irq;
69};
70
68c0a5c7
S
71struct hclge_cmq {
72 struct hclge_cmq_ring csq;
73 struct hclge_cmq_ring crq;
74 u16 tx_timeout; /* Tx timeout */
75 enum hclge_cmd_status last_status;
76};
77
78#define HCLGE_CMD_FLAG_IN_VALID_SHIFT 0
79#define HCLGE_CMD_FLAG_OUT_VALID_SHIFT 1
80#define HCLGE_CMD_FLAG_NEXT_SHIFT 2
81#define HCLGE_CMD_FLAG_WR_OR_RD_SHIFT 3
82#define HCLGE_CMD_FLAG_NO_INTR_SHIFT 4
83#define HCLGE_CMD_FLAG_ERR_INTR_SHIFT 5
84
85#define HCLGE_CMD_FLAG_IN BIT(HCLGE_CMD_FLAG_IN_VALID_SHIFT)
86#define HCLGE_CMD_FLAG_OUT BIT(HCLGE_CMD_FLAG_OUT_VALID_SHIFT)
87#define HCLGE_CMD_FLAG_NEXT BIT(HCLGE_CMD_FLAG_NEXT_SHIFT)
88#define HCLGE_CMD_FLAG_WR BIT(HCLGE_CMD_FLAG_WR_OR_RD_SHIFT)
89#define HCLGE_CMD_FLAG_NO_INTR BIT(HCLGE_CMD_FLAG_NO_INTR_SHIFT)
90#define HCLGE_CMD_FLAG_ERR_INTR BIT(HCLGE_CMD_FLAG_ERR_INTR_SHIFT)
91
92enum hclge_opcode_type {
93 /* Generic command */
94 HCLGE_OPC_QUERY_FW_VER = 0x0001,
95 HCLGE_OPC_CFG_RST_TRIGGER = 0x0020,
96 HCLGE_OPC_GBL_RST_STATUS = 0x0021,
97 HCLGE_OPC_QUERY_FUNC_STATUS = 0x0022,
98 HCLGE_OPC_QUERY_PF_RSRC = 0x0023,
99 HCLGE_OPC_QUERY_VF_RSRC = 0x0024,
100 HCLGE_OPC_GET_CFG_PARAM = 0x0025,
101
102 HCLGE_OPC_STATS_64_BIT = 0x0030,
103 HCLGE_OPC_STATS_32_BIT = 0x0031,
104 HCLGE_OPC_STATS_MAC = 0x0032,
105 /* Device management command */
106
107 /* MAC commond */
108 HCLGE_OPC_CONFIG_MAC_MODE = 0x0301,
109 HCLGE_OPC_CONFIG_AN_MODE = 0x0304,
110 HCLGE_OPC_QUERY_AN_RESULT = 0x0306,
111 HCLGE_OPC_QUERY_LINK_STATUS = 0x0307,
112 HCLGE_OPC_CONFIG_MAX_FRM_SIZE = 0x0308,
113 HCLGE_OPC_CONFIG_SPEED_DUP = 0x0309,
114 /* MACSEC command */
115
116 /* PFC/Pause CMD*/
117 HCLGE_OPC_CFG_MAC_PAUSE_EN = 0x0701,
118 HCLGE_OPC_CFG_PFC_PAUSE_EN = 0x0702,
119 HCLGE_OPC_CFG_MAC_PARA = 0x0703,
120 HCLGE_OPC_CFG_PFC_PARA = 0x0704,
121 HCLGE_OPC_QUERY_MAC_TX_PKT_CNT = 0x0705,
122 HCLGE_OPC_QUERY_MAC_RX_PKT_CNT = 0x0706,
123 HCLGE_OPC_QUERY_PFC_TX_PKT_CNT = 0x0707,
124 HCLGE_OPC_QUERY_PFC_RX_PKT_CNT = 0x0708,
125 HCLGE_OPC_PRI_TO_TC_MAPPING = 0x0709,
126 HCLGE_OPC_QOS_MAP = 0x070A,
127
128 /* ETS/scheduler commands */
129 HCLGE_OPC_TM_PG_TO_PRI_LINK = 0x0804,
130 HCLGE_OPC_TM_QS_TO_PRI_LINK = 0x0805,
131 HCLGE_OPC_TM_NQ_TO_QS_LINK = 0x0806,
132 HCLGE_OPC_TM_RQ_TO_QS_LINK = 0x0807,
133 HCLGE_OPC_TM_PORT_WEIGHT = 0x0808,
134 HCLGE_OPC_TM_PG_WEIGHT = 0x0809,
135 HCLGE_OPC_TM_QS_WEIGHT = 0x080A,
136 HCLGE_OPC_TM_PRI_WEIGHT = 0x080B,
137 HCLGE_OPC_TM_PRI_C_SHAPPING = 0x080C,
138 HCLGE_OPC_TM_PRI_P_SHAPPING = 0x080D,
139 HCLGE_OPC_TM_PG_C_SHAPPING = 0x080E,
140 HCLGE_OPC_TM_PG_P_SHAPPING = 0x080F,
141 HCLGE_OPC_TM_PORT_SHAPPING = 0x0810,
142 HCLGE_OPC_TM_PG_SCH_MODE_CFG = 0x0812,
143 HCLGE_OPC_TM_PRI_SCH_MODE_CFG = 0x0813,
144 HCLGE_OPC_TM_QS_SCH_MODE_CFG = 0x0814,
145 HCLGE_OPC_TM_BP_TO_QSET_MAPPING = 0x0815,
146
147 /* Packet buffer allocate command */
148 HCLGE_OPC_TX_BUFF_ALLOC = 0x0901,
149 HCLGE_OPC_RX_PRIV_BUFF_ALLOC = 0x0902,
150 HCLGE_OPC_RX_PRIV_WL_ALLOC = 0x0903,
151 HCLGE_OPC_RX_COM_THRD_ALLOC = 0x0904,
152 HCLGE_OPC_RX_COM_WL_ALLOC = 0x0905,
153 HCLGE_OPC_RX_GBL_PKT_CNT = 0x0906,
154
155 /* PTP command */
156 /* TQP management command */
157 HCLGE_OPC_SET_TQP_MAP = 0x0A01,
158
159 /* TQP command */
160 HCLGE_OPC_CFG_TX_QUEUE = 0x0B01,
161 HCLGE_OPC_QUERY_TX_POINTER = 0x0B02,
162 HCLGE_OPC_QUERY_TX_STATUS = 0x0B03,
163 HCLGE_OPC_CFG_RX_QUEUE = 0x0B11,
164 HCLGE_OPC_QUERY_RX_POINTER = 0x0B12,
165 HCLGE_OPC_QUERY_RX_STATUS = 0x0B13,
166 HCLGE_OPC_STASH_RX_QUEUE_LRO = 0x0B16,
167 HCLGE_OPC_CFG_RX_QUEUE_LRO = 0x0B17,
168 HCLGE_OPC_CFG_COM_TQP_QUEUE = 0x0B20,
169 HCLGE_OPC_RESET_TQP_QUEUE = 0x0B22,
170
171 /* TSO cmd */
172 HCLGE_OPC_TSO_GENERIC_CONFIG = 0x0C01,
173
174 /* RSS cmd */
175 HCLGE_OPC_RSS_GENERIC_CONFIG = 0x0D01,
176 HCLGE_OPC_RSS_INDIR_TABLE = 0x0D07,
177 HCLGE_OPC_RSS_TC_MODE = 0x0D08,
178 HCLGE_OPC_RSS_INPUT_TUPLE = 0x0D02,
179
180 /* Promisuous mode command */
181 HCLGE_OPC_CFG_PROMISC_MODE = 0x0E01,
182
183 /* Interrupts cmd */
184 HCLGE_OPC_ADD_RING_TO_VECTOR = 0x1503,
185 HCLGE_OPC_DEL_RING_TO_VECTOR = 0x1504,
186
187 /* MAC command */
188 HCLGE_OPC_MAC_VLAN_ADD = 0x1000,
189 HCLGE_OPC_MAC_VLAN_REMOVE = 0x1001,
190 HCLGE_OPC_MAC_VLAN_TYPE_ID = 0x1002,
191 HCLGE_OPC_MAC_VLAN_INSERT = 0x1003,
192 HCLGE_OPC_MAC_ETHTYPE_ADD = 0x1010,
193 HCLGE_OPC_MAC_ETHTYPE_REMOVE = 0x1011,
6f712727 194 HCLGE_OPC_MAC_VLAN_MASK_SET = 0x1012,
68c0a5c7
S
195
196 /* Multicast linear table cmd */
197 HCLGE_OPC_MTA_MAC_MODE_CFG = 0x1020,
198 HCLGE_OPC_MTA_MAC_FUNC_CFG = 0x1021,
199 HCLGE_OPC_MTA_TBL_ITEM_CFG = 0x1022,
200 HCLGE_OPC_MTA_TBL_ITEM_QUERY = 0x1023,
201
202 /* VLAN command */
203 HCLGE_OPC_VLAN_FILTER_CTRL = 0x1100,
204 HCLGE_OPC_VLAN_FILTER_PF_CFG = 0x1101,
205 HCLGE_OPC_VLAN_FILTER_VF_CFG = 0x1102,
206
207 /* MDIO command */
208 HCLGE_OPC_MDIO_CONFIG = 0x1900,
209
210 /* QCN command */
211 HCLGE_OPC_QCN_MOD_CFG = 0x1A01,
212 HCLGE_OPC_QCN_GRP_TMPLT_CFG = 0x1A02,
213 HCLGE_OPC_QCN_SHAPPING_IR_CFG = 0x1A03,
214 HCLGE_OPC_QCN_SHAPPING_BS_CFG = 0x1A04,
215 HCLGE_OPC_QCN_QSET_LINK_CFG = 0x1A05,
216 HCLGE_OPC_QCN_RP_STATUS_GET = 0x1A06,
217 HCLGE_OPC_QCN_AJUST_INIT = 0x1A07,
218 HCLGE_OPC_QCN_DFX_CNT_STATUS = 0x1A08,
219
220 /* Mailbox cmd */
221 HCLGEVF_OPC_MBX_PF_TO_VF = 0x2000,
222};
223
224#define HCLGE_TQP_REG_OFFSET 0x80000
225#define HCLGE_TQP_REG_SIZE 0x200
226
227#define HCLGE_RCB_INIT_QUERY_TIMEOUT 10
228#define HCLGE_RCB_INIT_FLAG_EN_B 0
229#define HCLGE_RCB_INIT_FLAG_FINI_B 8
d44f9b63 230struct hclge_config_rcb_init_cmd {
68c0a5c7
S
231 __le16 rcb_init_flag;
232 u8 rsv[22];
233};
234
d44f9b63 235struct hclge_tqp_map_cmd {
68c0a5c7
S
236 __le16 tqp_id; /* Absolute tqp id for in this pf */
237 u8 tqp_vf; /* VF id */
238#define HCLGE_TQP_MAP_TYPE_PF 0
239#define HCLGE_TQP_MAP_TYPE_VF 1
240#define HCLGE_TQP_MAP_TYPE_B 0
241#define HCLGE_TQP_MAP_EN_B 1
242 u8 tqp_flag; /* Indicate it's pf or vf tqp */
243 __le16 tqp_vid; /* Virtual id in this pf/vf */
244 u8 rsv[18];
245};
246
0305b443 247#define HCLGE_VECTOR_ELEMENTS_PER_CMD 10
68c0a5c7
S
248
249enum hclge_int_type {
250 HCLGE_INT_TX,
251 HCLGE_INT_RX,
252 HCLGE_INT_EVENT,
253};
254
d44f9b63 255struct hclge_ctrl_vector_chain_cmd {
68c0a5c7
S
256 u8 int_vector_id;
257 u8 int_cause_num;
258#define HCLGE_INT_TYPE_S 0
5392902d 259#define HCLGE_INT_TYPE_M GENMASK(1, 0)
68c0a5c7 260#define HCLGE_TQP_ID_S 2
5392902d 261#define HCLGE_TQP_ID_M GENMASK(12, 2)
0305b443 262#define HCLGE_INT_GL_IDX_S 13
5392902d 263#define HCLGE_INT_GL_IDX_M GENMASK(14, 13)
68c0a5c7 264 __le16 tqp_type_and_id[HCLGE_VECTOR_ELEMENTS_PER_CMD];
0305b443
L
265 u8 vfid;
266 u8 rsv;
68c0a5c7
S
267};
268
269#define HCLGE_TC_NUM 8
270#define HCLGE_TC0_PRI_BUF_EN_B 15 /* Bit 15 indicate enable or not */
271#define HCLGE_BUF_UNIT_S 7 /* Buf size is united by 128 bytes */
d44f9b63 272struct hclge_tx_buff_alloc_cmd {
68c0a5c7
S
273 __le16 tx_pkt_buff[HCLGE_TC_NUM];
274 u8 tx_buff_rsv[8];
275};
276
d44f9b63 277struct hclge_rx_priv_buff_cmd {
68c0a5c7 278 __le16 buf_num[HCLGE_TC_NUM];
b8c8bf47
YL
279 __le16 shared_buf;
280 u8 rsv[6];
68c0a5c7
S
281};
282
d44f9b63 283struct hclge_query_version_cmd {
68c0a5c7
S
284 __le32 firmware;
285 __le32 firmware_rsv[5];
286};
287
288#define HCLGE_RX_PRIV_EN_B 15
289#define HCLGE_TC_NUM_ONE_DESC 4
290struct hclge_priv_wl {
291 __le16 high;
292 __le16 low;
293};
294
295struct hclge_rx_priv_wl_buf {
296 struct hclge_priv_wl tc_wl[HCLGE_TC_NUM_ONE_DESC];
297};
298
299struct hclge_rx_com_thrd {
300 struct hclge_priv_wl com_thrd[HCLGE_TC_NUM_ONE_DESC];
301};
302
303struct hclge_rx_com_wl {
304 struct hclge_priv_wl com_wl;
305};
306
307struct hclge_waterline {
308 u32 low;
309 u32 high;
310};
311
312struct hclge_tc_thrd {
313 u32 low;
314 u32 high;
315};
316
317struct hclge_priv_buf {
318 struct hclge_waterline wl; /* Waterline for low and high*/
319 u32 buf_size; /* TC private buffer size */
9ffe79a9 320 u32 tx_buf_size;
68c0a5c7
S
321 u32 enable; /* Enable TC private buffer or not */
322};
323
324#define HCLGE_MAX_TC_NUM 8
325struct hclge_shared_buf {
326 struct hclge_waterline self;
327 struct hclge_tc_thrd tc_thrd[HCLGE_MAX_TC_NUM];
328 u32 buf_size;
329};
330
acf61ecd
YL
331struct hclge_pkt_buf_alloc {
332 struct hclge_priv_buf priv_buf[HCLGE_MAX_TC_NUM];
333 struct hclge_shared_buf s_buf;
334};
335
68c0a5c7 336#define HCLGE_RX_COM_WL_EN_B 15
d44f9b63 337struct hclge_rx_com_wl_buf_cmd {
68c0a5c7
S
338 __le16 high_wl;
339 __le16 low_wl;
340 u8 rsv[20];
341};
342
343#define HCLGE_RX_PKT_EN_B 15
d44f9b63 344struct hclge_rx_pkt_buf_cmd {
68c0a5c7
S
345 __le16 high_pkt;
346 __le16 low_pkt;
347 u8 rsv[20];
348};
349
350#define HCLGE_PF_STATE_DONE_B 0
351#define HCLGE_PF_STATE_MAIN_B 1
352#define HCLGE_PF_STATE_BOND_B 2
353#define HCLGE_PF_STATE_MAC_N_B 6
354#define HCLGE_PF_MAC_NUM_MASK 0x3
355#define HCLGE_PF_STATE_MAIN BIT(HCLGE_PF_STATE_MAIN_B)
356#define HCLGE_PF_STATE_DONE BIT(HCLGE_PF_STATE_DONE_B)
d44f9b63 357struct hclge_func_status_cmd {
68c0a5c7
S
358 __le32 vf_rst_state[4];
359 u8 pf_state;
360 u8 mac_id;
361 u8 rsv1;
362 u8 pf_cnt_in_mac;
363 u8 pf_num;
364 u8 vf_num;
365 u8 rsv[2];
366};
367
d44f9b63 368struct hclge_pf_res_cmd {
68c0a5c7
S
369 __le16 tqp_num;
370 __le16 buf_size;
371 __le16 msixcap_localid_ba_nic;
372 __le16 msixcap_localid_ba_rocee;
373#define HCLGE_PF_VEC_NUM_S 0
374#define HCLGE_PF_VEC_NUM_M (0xff << HCLGE_PF_VEC_NUM_S)
375 __le16 pf_intr_vector_number;
376 __le16 pf_own_fun_number;
377 __le32 rsv[3];
378};
379
380#define HCLGE_CFG_OFFSET_S 0
5392902d 381#define HCLGE_CFG_OFFSET_M GENMASK(19, 0)
68c0a5c7 382#define HCLGE_CFG_RD_LEN_S 24
5392902d 383#define HCLGE_CFG_RD_LEN_M GENMASK(27, 24)
68c0a5c7
S
384#define HCLGE_CFG_RD_LEN_BYTES 16
385#define HCLGE_CFG_RD_LEN_UNIT 4
386
387#define HCLGE_CFG_VMDQ_S 0
5392902d 388#define HCLGE_CFG_VMDQ_M GENMASK(7, 0)
68c0a5c7 389#define HCLGE_CFG_TC_NUM_S 8
5392902d 390#define HCLGE_CFG_TC_NUM_M GENMASK(15, 8)
68c0a5c7 391#define HCLGE_CFG_TQP_DESC_N_S 16
5392902d 392#define HCLGE_CFG_TQP_DESC_N_M GENMASK(31, 16)
68c0a5c7 393#define HCLGE_CFG_PHY_ADDR_S 0
39e2151f 394#define HCLGE_CFG_PHY_ADDR_M GENMASK(7, 0)
68c0a5c7 395#define HCLGE_CFG_MEDIA_TP_S 8
5392902d 396#define HCLGE_CFG_MEDIA_TP_M GENMASK(15, 8)
68c0a5c7 397#define HCLGE_CFG_RX_BUF_LEN_S 16
5392902d 398#define HCLGE_CFG_RX_BUF_LEN_M GENMASK(31, 16)
68c0a5c7 399#define HCLGE_CFG_MAC_ADDR_H_S 0
5392902d 400#define HCLGE_CFG_MAC_ADDR_H_M GENMASK(15, 0)
68c0a5c7 401#define HCLGE_CFG_DEFAULT_SPEED_S 16
5392902d 402#define HCLGE_CFG_DEFAULT_SPEED_M GENMASK(23, 16)
c408e202
PL
403#define HCLGE_CFG_RSS_SIZE_S 24
404#define HCLGE_CFG_RSS_SIZE_M GENMASK(31, 24)
68c0a5c7 405
d44f9b63 406struct hclge_cfg_param_cmd {
68c0a5c7
S
407 __le32 offset;
408 __le32 rsv;
409 __le32 param[4];
410};
411
412#define HCLGE_MAC_MODE 0x0
413#define HCLGE_DESC_NUM 0x40
414
415#define HCLGE_ALLOC_VALID_B 0
d44f9b63 416struct hclge_vf_num_cmd {
68c0a5c7
S
417 u8 alloc_valid;
418 u8 rsv[23];
419};
420
421#define HCLGE_RSS_DEFAULT_OUTPORT_B 4
422#define HCLGE_RSS_HASH_KEY_OFFSET_B 4
423#define HCLGE_RSS_HASH_KEY_NUM 16
d44f9b63 424struct hclge_rss_config_cmd {
68c0a5c7
S
425 u8 hash_config;
426 u8 rsv[7];
427 u8 hash_key[HCLGE_RSS_HASH_KEY_NUM];
428};
429
d44f9b63 430struct hclge_rss_input_tuple_cmd {
68c0a5c7
S
431 u8 ipv4_tcp_en;
432 u8 ipv4_udp_en;
433 u8 ipv4_sctp_en;
434 u8 ipv4_fragment_en;
435 u8 ipv6_tcp_en;
436 u8 ipv6_udp_en;
437 u8 ipv6_sctp_en;
438 u8 ipv6_fragment_en;
439 u8 rsv[16];
440};
441
442#define HCLGE_RSS_CFG_TBL_SIZE 16
443
d44f9b63 444struct hclge_rss_indirection_table_cmd {
a90bb9a5
YL
445 __le16 start_table_index;
446 __le16 rss_set_bitmap;
68c0a5c7
S
447 u8 rsv[4];
448 u8 rss_result[HCLGE_RSS_CFG_TBL_SIZE];
449};
450
451#define HCLGE_RSS_TC_OFFSET_S 0
5392902d 452#define HCLGE_RSS_TC_OFFSET_M GENMASK(9, 0)
68c0a5c7 453#define HCLGE_RSS_TC_SIZE_S 12
5392902d 454#define HCLGE_RSS_TC_SIZE_M GENMASK(14, 12)
68c0a5c7 455#define HCLGE_RSS_TC_VALID_B 15
d44f9b63 456struct hclge_rss_tc_mode_cmd {
a90bb9a5 457 __le16 rss_tc_mode[HCLGE_MAX_TC_NUM];
68c0a5c7
S
458 u8 rsv[8];
459};
460
461#define HCLGE_LINK_STS_B 0
462#define HCLGE_LINK_STATUS BIT(HCLGE_LINK_STS_B)
d44f9b63 463struct hclge_link_status_cmd {
68c0a5c7
S
464 u8 status;
465 u8 rsv[23];
466};
467
468struct hclge_promisc_param {
469 u8 vf_id;
470 u8 enable;
471};
472
473#define HCLGE_PROMISC_EN_B 1
474#define HCLGE_PROMISC_EN_ALL 0x7
475#define HCLGE_PROMISC_EN_UC 0x1
476#define HCLGE_PROMISC_EN_MC 0x2
477#define HCLGE_PROMISC_EN_BC 0x4
d44f9b63 478struct hclge_promisc_cfg_cmd {
68c0a5c7
S
479 u8 flag;
480 u8 vf_id;
481 __le16 rsv0;
482 u8 rsv1[20];
483};
484
485enum hclge_promisc_type {
486 HCLGE_UNICAST = 1,
487 HCLGE_MULTICAST = 2,
488 HCLGE_BROADCAST = 3,
489};
490
491#define HCLGE_MAC_TX_EN_B 6
492#define HCLGE_MAC_RX_EN_B 7
493#define HCLGE_MAC_PAD_TX_B 11
494#define HCLGE_MAC_PAD_RX_B 12
495#define HCLGE_MAC_1588_TX_B 13
496#define HCLGE_MAC_1588_RX_B 14
497#define HCLGE_MAC_APP_LP_B 15
498#define HCLGE_MAC_LINE_LP_B 16
499#define HCLGE_MAC_FCS_TX_B 17
500#define HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B 18
501#define HCLGE_MAC_RX_FCS_STRIP_B 19
502#define HCLGE_MAC_RX_FCS_B 20
503#define HCLGE_MAC_TX_UNDER_MIN_ERR_B 21
504#define HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B 22
505
d44f9b63 506struct hclge_config_mac_mode_cmd {
68c0a5c7
S
507 __le32 txrx_pad_fcs_loop_en;
508 u8 rsv[20];
509};
510
511#define HCLGE_CFG_SPEED_S 0
5392902d 512#define HCLGE_CFG_SPEED_M GENMASK(5, 0)
68c0a5c7
S
513
514#define HCLGE_CFG_DUPLEX_B 7
515#define HCLGE_CFG_DUPLEX_M BIT(HCLGE_CFG_DUPLEX_B)
516
d44f9b63 517struct hclge_config_mac_speed_dup_cmd {
68c0a5c7
S
518 u8 speed_dup;
519
520#define HCLGE_CFG_MAC_SPEED_CHANGE_EN_B 0
521 u8 mac_change_fec_en;
522 u8 rsv[22];
523};
524
525#define HCLGE_QUERY_SPEED_S 3
526#define HCLGE_QUERY_AN_B 0
527#define HCLGE_QUERY_DUPLEX_B 2
528
5392902d 529#define HCLGE_QUERY_SPEED_M GENMASK(4, 0)
68c0a5c7
S
530#define HCLGE_QUERY_AN_M BIT(HCLGE_QUERY_AN_B)
531#define HCLGE_QUERY_DUPLEX_M BIT(HCLGE_QUERY_DUPLEX_B)
532
d44f9b63 533struct hclge_query_an_speed_dup_cmd {
68c0a5c7
S
534 u8 an_syn_dup_speed;
535 u8 pause;
536 u8 rsv[23];
537};
538
5392902d 539#define HCLGE_RING_ID_MASK GENMASK(9, 0)
68c0a5c7
S
540#define HCLGE_TQP_ENABLE_B 0
541
542#define HCLGE_MAC_CFG_AN_EN_B 0
543#define HCLGE_MAC_CFG_AN_INT_EN_B 1
544#define HCLGE_MAC_CFG_AN_INT_MSK_B 2
545#define HCLGE_MAC_CFG_AN_INT_CLR_B 3
546#define HCLGE_MAC_CFG_AN_RST_B 4
547
548#define HCLGE_MAC_CFG_AN_EN BIT(HCLGE_MAC_CFG_AN_EN_B)
549
d44f9b63 550struct hclge_config_auto_neg_cmd {
68c0a5c7
S
551 __le32 cfg_an_cmd_flag;
552 u8 rsv[20];
553};
554
555#define HCLGE_MAC_MIN_MTU 64
556#define HCLGE_MAC_MAX_MTU 9728
557#define HCLGE_MAC_UPLINK_PORT 0x100
558
d44f9b63 559struct hclge_config_max_frm_size_cmd {
68c0a5c7
S
560 __le16 max_frm_size;
561 u8 rsv[22];
562};
563
564enum hclge_mac_vlan_tbl_opcode {
565 HCLGE_MAC_VLAN_ADD, /* Add new or modify mac_vlan */
566 HCLGE_MAC_VLAN_UPDATE, /* Modify other fields of this table */
567 HCLGE_MAC_VLAN_REMOVE, /* Remove a entry through mac_vlan key */
568 HCLGE_MAC_VLAN_LKUP, /* Lookup a entry through mac_vlan key */
569};
570
571#define HCLGE_MAC_VLAN_BIT0_EN_B 0x0
572#define HCLGE_MAC_VLAN_BIT1_EN_B 0x1
573#define HCLGE_MAC_EPORT_SW_EN_B 0xc
574#define HCLGE_MAC_EPORT_TYPE_B 0xb
575#define HCLGE_MAC_EPORT_VFID_S 0x3
5392902d 576#define HCLGE_MAC_EPORT_VFID_M GENMASK(10, 3)
68c0a5c7 577#define HCLGE_MAC_EPORT_PFID_S 0x0
5392902d 578#define HCLGE_MAC_EPORT_PFID_M GENMASK(2, 0)
d44f9b63 579struct hclge_mac_vlan_tbl_entry_cmd {
68c0a5c7
S
580 u8 flags;
581 u8 resp_code;
582 __le16 vlan_tag;
583 __le32 mac_addr_hi32;
584 __le16 mac_addr_lo16;
585 __le16 rsv1;
586 u8 entry_type;
587 u8 mc_mac_en;
588 __le16 egress_port;
589 __le16 egress_queue;
590 u8 rsv2[6];
591};
592
6f712727
PL
593#define HCLGE_VLAN_MASK_EN_B 0x0
594struct hclge_mac_vlan_mask_entry_cmd {
595 u8 rsv0[2];
596 u8 vlan_mask;
597 u8 rsv1;
598 u8 mac_mask[6];
599 u8 rsv2[14];
600};
601
68c0a5c7 602#define HCLGE_CFG_MTA_MAC_SEL_S 0x0
5392902d 603#define HCLGE_CFG_MTA_MAC_SEL_M GENMASK(1, 0)
68c0a5c7 604#define HCLGE_CFG_MTA_MAC_EN_B 0x7
d44f9b63 605struct hclge_mta_filter_mode_cmd {
68c0a5c7
S
606 u8 dmac_sel_en; /* Use lowest 2 bit as sel_mode, bit 7 as enable */
607 u8 rsv[23];
608};
609
610#define HCLGE_CFG_FUNC_MTA_ACCEPT_B 0x0
d44f9b63 611struct hclge_cfg_func_mta_filter_cmd {
68c0a5c7
S
612 u8 accept; /* Only used lowest 1 bit */
613 u8 function_id;
614 u8 rsv[22];
615};
616
617#define HCLGE_CFG_MTA_ITEM_ACCEPT_B 0x0
618#define HCLGE_CFG_MTA_ITEM_IDX_S 0x0
5392902d 619#define HCLGE_CFG_MTA_ITEM_IDX_M GENMASK(11, 0)
d44f9b63 620struct hclge_cfg_func_mta_item_cmd {
a90bb9a5 621 __le16 item_idx; /* Only used lowest 12 bit */
68c0a5c7
S
622 u8 accept; /* Only used lowest 1 bit */
623 u8 rsv[21];
624};
625
d44f9b63 626struct hclge_mac_vlan_add_cmd {
68c0a5c7
S
627 __le16 flags;
628 __le16 mac_addr_hi16;
629 __le32 mac_addr_lo32;
630 __le32 mac_addr_msk_hi32;
631 __le16 mac_addr_msk_lo16;
632 __le16 vlan_tag;
633 __le16 ingress_port;
634 __le16 egress_port;
635 u8 rsv[4];
636};
637
638#define HNS3_MAC_VLAN_CFG_FLAG_BIT 0
d44f9b63 639struct hclge_mac_vlan_remove_cmd {
68c0a5c7
S
640 __le16 flags;
641 __le16 mac_addr_hi16;
642 __le32 mac_addr_lo32;
643 __le32 mac_addr_msk_hi32;
644 __le16 mac_addr_msk_lo16;
645 __le16 vlan_tag;
646 __le16 ingress_port;
647 __le16 egress_port;
648 u8 rsv[4];
649};
650
d44f9b63 651struct hclge_vlan_filter_ctrl_cmd {
68c0a5c7
S
652 u8 vlan_type;
653 u8 vlan_fe;
654 u8 rsv[22];
655};
656
d44f9b63 657struct hclge_vlan_filter_pf_cfg_cmd {
68c0a5c7
S
658 u8 vlan_offset;
659 u8 vlan_cfg;
660 u8 rsv[2];
661 u8 vlan_offset_bitmap[20];
662};
663
d44f9b63 664struct hclge_vlan_filter_vf_cfg_cmd {
a90bb9a5 665 __le16 vlan_id;
68c0a5c7
S
666 u8 resp_code;
667 u8 rsv;
668 u8 vlan_cfg;
669 u8 rsv1[3];
670 u8 vf_bitmap[16];
671};
672
d44f9b63 673struct hclge_cfg_com_tqp_queue_cmd {
68c0a5c7
S
674 __le16 tqp_id;
675 __le16 stream_id;
676 u8 enable;
677 u8 rsv[19];
678};
679
d44f9b63 680struct hclge_cfg_tx_queue_pointer_cmd {
68c0a5c7
S
681 __le16 tqp_id;
682 __le16 tx_tail;
683 __le16 tx_head;
684 __le16 fbd_num;
685 __le16 ring_offset;
686 u8 rsv[14];
687};
688
689#define HCLGE_TSO_MSS_MIN_S 0
5392902d 690#define HCLGE_TSO_MSS_MIN_M GENMASK(13, 0)
68c0a5c7
S
691
692#define HCLGE_TSO_MSS_MAX_S 16
5392902d 693#define HCLGE_TSO_MSS_MAX_M GENMASK(29, 16)
68c0a5c7 694
d44f9b63 695struct hclge_cfg_tso_status_cmd {
68c0a5c7
S
696 __le16 tso_mss_min;
697 __le16 tso_mss_max;
698 u8 rsv[20];
699};
700
701#define HCLGE_TSO_MSS_MIN 256
702#define HCLGE_TSO_MSS_MAX 9668
703
704#define HCLGE_TQP_RESET_B 0
d44f9b63 705struct hclge_reset_tqp_queue_cmd {
68c0a5c7
S
706 __le16 tqp_id;
707 u8 reset_req;
708 u8 ready_to_reset;
709 u8 rsv[20];
710};
711
4ed340ab
L
712#define HCLGE_CFG_RESET_MAC_B 3
713#define HCLGE_CFG_RESET_FUNC_B 7
714struct hclge_reset_cmd {
715 u8 mac_func_reset;
716 u8 fun_reset_vfid;
717 u8 rsv[22];
718};
68c0a5c7
S
719#define HCLGE_DEFAULT_TX_BUF 0x4000 /* 16k bytes */
720#define HCLGE_TOTAL_PKT_BUF 0x108000 /* 1.03125M bytes */
721#define HCLGE_DEFAULT_DV 0xA000 /* 40k byte */
d221df4e 722#define HCLGE_DEFAULT_NON_DCB_DV 0x7800 /* 30K byte */
68c0a5c7
S
723
724#define HCLGE_TYPE_CRQ 0
725#define HCLGE_TYPE_CSQ 1
726#define HCLGE_NIC_CSQ_BASEADDR_L_REG 0x27000
727#define HCLGE_NIC_CSQ_BASEADDR_H_REG 0x27004
728#define HCLGE_NIC_CSQ_DEPTH_REG 0x27008
729#define HCLGE_NIC_CSQ_TAIL_REG 0x27010
730#define HCLGE_NIC_CSQ_HEAD_REG 0x27014
731#define HCLGE_NIC_CRQ_BASEADDR_L_REG 0x27018
732#define HCLGE_NIC_CRQ_BASEADDR_H_REG 0x2701c
733#define HCLGE_NIC_CRQ_DEPTH_REG 0x27020
734#define HCLGE_NIC_CRQ_TAIL_REG 0x27024
735#define HCLGE_NIC_CRQ_HEAD_REG 0x27028
736#define HCLGE_NIC_CMQ_EN_B 16
737#define HCLGE_NIC_CMQ_ENABLE BIT(HCLGE_NIC_CMQ_EN_B)
738#define HCLGE_NIC_CMQ_DESC_NUM 1024
739#define HCLGE_NIC_CMQ_DESC_NUM_S 3
740
741int hclge_cmd_init(struct hclge_dev *hdev);
742static inline void hclge_write_reg(void __iomem *base, u32 reg, u32 value)
743{
744 writel(value, base + reg);
745}
746
747#define hclge_write_dev(a, reg, value) \
748 hclge_write_reg((a)->io_base, (reg), (value))
749#define hclge_read_dev(a, reg) \
750 hclge_read_reg((a)->io_base, (reg))
751
752static inline u32 hclge_read_reg(u8 __iomem *base, u32 reg)
753{
754 u8 __iomem *reg_addr = READ_ONCE(base);
755
756 return readl(reg_addr + reg);
757}
758
759#define HCLGE_SEND_SYNC(flag) \
760 ((flag) & HCLGE_CMD_FLAG_NO_INTR)
761
762struct hclge_hw;
763int hclge_cmd_send(struct hclge_hw *hw, struct hclge_desc *desc, int num);
764void hclge_cmd_setup_basic_desc(struct hclge_desc *desc,
765 enum hclge_opcode_type opcode, bool is_read);
f7db940a 766void hclge_cmd_reuse_desc(struct hclge_desc *desc, bool is_read);
68c0a5c7
S
767
768int hclge_cmd_set_promisc_mode(struct hclge_dev *hdev,
769 struct hclge_promisc_param *param);
770
771enum hclge_cmd_status hclge_cmd_mdio_write(struct hclge_hw *hw,
772 struct hclge_desc *desc);
773enum hclge_cmd_status hclge_cmd_mdio_read(struct hclge_hw *hw,
774 struct hclge_desc *desc);
775
776void hclge_destroy_cmd_queue(struct hclge_hw *hw);
3efb960f 777int hclge_cmd_queue_init(struct hclge_dev *hdev);
68c0a5c7 778#endif