]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_main.h
net: hns3: add support for VF modify VLAN filter state
[mirror_ubuntu-jammy-kernel.git] / drivers / net / ethernet / hisilicon / hns3 / hns3pf / hclge_main.h
CommitLineData
2ef17216 1/* SPDX-License-Identifier: GPL-2.0+ */
d71d8381 2// Copyright (c) 2016-2017 Hisilicon Limited.
46a3df9f
S
3
4#ifndef __HCLGE_MAIN_H
5#define __HCLGE_MAIN_H
6#include <linux/fs.h>
7#include <linux/types.h>
8#include <linux/phy.h>
dc8131d8 9#include <linux/if_vlan.h>
a6345787 10#include <linux/kfifo.h>
dc8131d8 11
46a3df9f
S
12#include "hclge_cmd.h"
13#include "hnae3.h"
14
3c7624d8 15#define HCLGE_MOD_VERSION "1.0"
46a3df9f
S
16#define HCLGE_DRIVER_NAME "hclge"
17
39932473
JS
18#define HCLGE_MAX_PF_NUM 8
19
693e4415
GL
20#define HCLGE_VF_VPORT_START_NUM 1
21
d174ea75 22#define HCLGE_RD_FIRST_STATS_NUM 2
23#define HCLGE_RD_OTHER_STATS_NUM 4
24
46a3df9f
S
25#define HCLGE_INVALID_VPORT 0xffff
26
46a3df9f
S
27#define HCLGE_PF_CFG_BLOCK_SIZE 32
28#define HCLGE_PF_CFG_DESC_NUM \
29 (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES)
30
31#define HCLGE_VECTOR_REG_BASE 0x20000
3a6863e4 32#define HCLGE_VECTOR_EXT_REG_BASE 0x30000
466b0c00 33#define HCLGE_MISC_VECTOR_REG_BASE 0x20400
46a3df9f
S
34
35#define HCLGE_VECTOR_REG_OFFSET 0x4
3a6863e4 36#define HCLGE_VECTOR_REG_OFFSET_H 0x1000
46a3df9f
S
37#define HCLGE_VECTOR_VF_OFFSET 0x100000
38
ea4750ca
JS
39#define HCLGE_CMDQ_TX_ADDR_L_REG 0x27000
40#define HCLGE_CMDQ_TX_ADDR_H_REG 0x27004
41#define HCLGE_CMDQ_TX_DEPTH_REG 0x27008
42#define HCLGE_CMDQ_TX_TAIL_REG 0x27010
43#define HCLGE_CMDQ_TX_HEAD_REG 0x27014
44#define HCLGE_CMDQ_RX_ADDR_L_REG 0x27018
45#define HCLGE_CMDQ_RX_ADDR_H_REG 0x2701C
46#define HCLGE_CMDQ_RX_DEPTH_REG 0x27020
47#define HCLGE_CMDQ_RX_TAIL_REG 0x27024
48#define HCLGE_CMDQ_RX_HEAD_REG 0x27028
ea4750ca
JS
49#define HCLGE_CMDQ_INTR_STS_REG 0x27104
50#define HCLGE_CMDQ_INTR_EN_REG 0x27108
51#define HCLGE_CMDQ_INTR_GEN_REG 0x2710C
52
53/* bar registers for common func */
54#define HCLGE_VECTOR0_OTER_EN_REG 0x20600
ea4750ca 55#define HCLGE_GRO_EN_REG 0x28000
79664077 56#define HCLGE_RXD_ADV_LAYOUT_EN_REG 0x28008
ea4750ca
JS
57
58/* bar registers for rcb */
59#define HCLGE_RING_RX_ADDR_L_REG 0x80000
60#define HCLGE_RING_RX_ADDR_H_REG 0x80004
61#define HCLGE_RING_RX_BD_NUM_REG 0x80008
62#define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C
63#define HCLGE_RING_RX_MERGE_EN_REG 0x80014
64#define HCLGE_RING_RX_TAIL_REG 0x80018
65#define HCLGE_RING_RX_HEAD_REG 0x8001C
66#define HCLGE_RING_RX_FBD_NUM_REG 0x80020
67#define HCLGE_RING_RX_OFFSET_REG 0x80024
68#define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028
69#define HCLGE_RING_RX_STASH_REG 0x80030
70#define HCLGE_RING_RX_BD_ERR_REG 0x80034
71#define HCLGE_RING_TX_ADDR_L_REG 0x80040
72#define HCLGE_RING_TX_ADDR_H_REG 0x80044
73#define HCLGE_RING_TX_BD_NUM_REG 0x80048
74#define HCLGE_RING_TX_PRIORITY_REG 0x8004C
75#define HCLGE_RING_TX_TC_REG 0x80050
76#define HCLGE_RING_TX_MERGE_EN_REG 0x80054
77#define HCLGE_RING_TX_TAIL_REG 0x80058
78#define HCLGE_RING_TX_HEAD_REG 0x8005C
79#define HCLGE_RING_TX_FBD_NUM_REG 0x80060
80#define HCLGE_RING_TX_OFFSET_REG 0x80064
81#define HCLGE_RING_TX_EBD_NUM_REG 0x80068
82#define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070
83#define HCLGE_RING_TX_BD_ERR_REG 0x80074
84#define HCLGE_RING_EN_REG 0x80090
85
86/* bar registers for tqp interrupt */
87#define HCLGE_TQP_INTR_CTRL_REG 0x20000
88#define HCLGE_TQP_INTR_GL0_REG 0x20100
89#define HCLGE_TQP_INTR_GL1_REG 0x20200
90#define HCLGE_TQP_INTR_GL2_REG 0x20300
91#define HCLGE_TQP_INTR_RL_REG 0x20900
92
46a3df9f 93#define HCLGE_RSS_IND_TBL_SIZE 512
5392902d 94#define HCLGE_RSS_SET_BITMAP_MSK GENMASK(15, 0)
46a3df9f
S
95#define HCLGE_RSS_KEY_SIZE 40
96#define HCLGE_RSS_HASH_ALGO_TOEPLITZ 0
97#define HCLGE_RSS_HASH_ALGO_SIMPLE 1
98#define HCLGE_RSS_HASH_ALGO_SYMMETRIC 2
c79301d8 99#define HCLGE_RSS_HASH_ALGO_MASK GENMASK(3, 0)
46a3df9f 100
f7db940a
L
101#define HCLGE_RSS_INPUT_TUPLE_OTHER GENMASK(3, 0)
102#define HCLGE_RSS_INPUT_TUPLE_SCTP GENMASK(4, 0)
103#define HCLGE_D_PORT_BIT BIT(0)
104#define HCLGE_S_PORT_BIT BIT(1)
105#define HCLGE_D_IP_BIT BIT(2)
106#define HCLGE_S_IP_BIT BIT(3)
107#define HCLGE_V_TAG_BIT BIT(4)
ab6e32d2
JS
108#define HCLGE_RSS_INPUT_TUPLE_SCTP_NO_PORT \
109 (HCLGE_D_IP_BIT | HCLGE_S_IP_BIT | HCLGE_V_TAG_BIT)
f7db940a 110
46a3df9f
S
111#define HCLGE_RSS_TC_SIZE_0 1
112#define HCLGE_RSS_TC_SIZE_1 2
113#define HCLGE_RSS_TC_SIZE_2 4
114#define HCLGE_RSS_TC_SIZE_3 8
115#define HCLGE_RSS_TC_SIZE_4 16
116#define HCLGE_RSS_TC_SIZE_5 32
117#define HCLGE_RSS_TC_SIZE_6 64
118#define HCLGE_RSS_TC_SIZE_7 128
119
39932473
JS
120#define HCLGE_UMV_TBL_SIZE 3072
121#define HCLGE_DEFAULT_UMV_SPACE_PER_PF \
122 (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM)
123
e8df45c2 124#define HCLGE_TQP_RESET_TRY_TIMES 200
46a3df9f
S
125
126#define HCLGE_PHY_PAGE_MDIX 0
127#define HCLGE_PHY_PAGE_COPPER 0
128
129/* Page Selection Reg. */
130#define HCLGE_PHY_PAGE_REG 22
131
132/* Copper Specific Control Register */
133#define HCLGE_PHY_CSC_REG 16
134
135/* Copper Specific Status Register */
136#define HCLGE_PHY_CSS_REG 17
137
a10829c4 138#define HCLGE_PHY_MDIX_CTRL_S 5
5392902d 139#define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5)
46a3df9f 140
a10829c4
JS
141#define HCLGE_PHY_MDIX_STATUS_B 6
142#define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11
46a3df9f 143
9027d043
GL
144#define HCLGE_GET_DFX_REG_TYPE_CNT 4
145
5f6ea83f
PL
146/* Factor used to calculate offset and bitmap of VF num */
147#define HCLGE_VF_NUM_PER_CMD 64
5f6ea83f 148
3f094bd1
GH
149#define HCLGE_MAX_QSET_NUM 1024
150
1a7ff828
JZ
151#define HCLGE_DBG_RESET_INFO_LEN 1024
152
11732868
JS
153enum HLCGE_PORT_TYPE {
154 HOST_PORT,
155 NETWORK_PORT
156};
157
dd2956ea
YM
158#define PF_VPORT_ID 0
159
11732868
JS
160#define HCLGE_PF_ID_S 0
161#define HCLGE_PF_ID_M GENMASK(2, 0)
162#define HCLGE_VF_ID_S 3
163#define HCLGE_VF_ID_M GENMASK(10, 3)
164#define HCLGE_PORT_TYPE_B 11
165#define HCLGE_NETWORK_PORT_ID_S 0
166#define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0)
167
4ed340ab 168/* Reset related Registers */
6dd22bbc 169#define HCLGE_PF_OTHER_INT_REG 0x20600
4ed340ab 170#define HCLGE_MISC_RESET_STS_REG 0x20700
9ca8d1a7 171#define HCLGE_MISC_VECTOR_INT_STS 0x20800
4ed340ab 172#define HCLGE_GLOBAL_RESET_REG 0x20A00
f8a91784
JS
173#define HCLGE_GLOBAL_RESET_BIT 0
174#define HCLGE_CORE_RESET_BIT 1
65e41e7e 175#define HCLGE_IMP_RESET_BIT 2
74e78d6b 176#define HCLGE_RESET_INT_M GENMASK(7, 5)
4ed340ab
L
177#define HCLGE_FUN_RST_ING 0x20C00
178#define HCLGE_FUN_RST_ING_B 0
179
180/* Vector0 register bits define */
181#define HCLGE_VECTOR0_GLOBALRESET_INT_B 5
182#define HCLGE_VECTOR0_CORERESET_INT_B 6
183#define HCLGE_VECTOR0_IMPRESET_INT_B 7
184
c1a81619
SM
185/* Vector0 interrupt CMDQ event source register(RW) */
186#define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100
187/* CMDQ register bits for RX event(=MBX event) */
188#define HCLGE_VECTOR0_RX_CMDQ_INT_B 1
189
6dd22bbc 190#define HCLGE_VECTOR0_IMP_RESET_INT_B 1
a83d2961
WL
191#define HCLGE_VECTOR0_IMP_CMDQ_ERR_B 4U
192#define HCLGE_VECTOR0_IMP_RD_POISON_B 5U
6dd22bbc 193
2866ccb2 194#define HCLGE_MAC_DEFAULT_FRAME \
a0b43717 195 (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN)
2866ccb2
FL
196#define HCLGE_MAC_MIN_FRAME 64
197#define HCLGE_MAC_MAX_FRAME 9728
198
0979aa0b
FL
199#define HCLGE_SUPPORT_1G_BIT BIT(0)
200#define HCLGE_SUPPORT_10G_BIT BIT(1)
201#define HCLGE_SUPPORT_25G_BIT BIT(2)
202#define HCLGE_SUPPORT_50G_BIT BIT(3)
203#define HCLGE_SUPPORT_100G_BIT BIT(4)
88d10bd6
JS
204/* to be compatible with exsit board */
205#define HCLGE_SUPPORT_40G_BIT BIT(5)
f18635d5
JS
206#define HCLGE_SUPPORT_100M_BIT BIT(6)
207#define HCLGE_SUPPORT_10M_BIT BIT(7)
ae6f010c 208#define HCLGE_SUPPORT_200G_BIT BIT(8)
f18635d5
JS
209#define HCLGE_SUPPORT_GE \
210 (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT)
0979aa0b 211
46a3df9f
S
212enum HCLGE_DEV_STATE {
213 HCLGE_STATE_REINITING,
214 HCLGE_STATE_DOWN,
215 HCLGE_STATE_DISABLED,
216 HCLGE_STATE_REMOVING,
bd9109c9 217 HCLGE_STATE_NIC_REGISTERED,
2a0bfc36 218 HCLGE_STATE_ROCE_REGISTERED,
46a3df9f 219 HCLGE_STATE_SERVICE_INITED,
cb1b9f77
SM
220 HCLGE_STATE_RST_SERVICE_SCHED,
221 HCLGE_STATE_RST_HANDLING,
c1a81619 222 HCLGE_STATE_MBX_SERVICE_SCHED,
46a3df9f 223 HCLGE_STATE_MBX_HANDLING,
c5f65480 224 HCLGE_STATE_STATISTICS_UPDATING,
8d40854f 225 HCLGE_STATE_CMD_DISABLE,
1c6dfe6f 226 HCLGE_STATE_LINK_UPDATING,
d5432455 227 HCLGE_STATE_RST_FAIL,
fc4243b8
JS
228 HCLGE_STATE_FD_TBL_CHANGED,
229 HCLGE_STATE_FD_CLEAR_ALL,
67b0e142 230 HCLGE_STATE_FD_USER_DEF_CHANGED,
46a3df9f
S
231 HCLGE_STATE_MAX
232};
233
ca1d7669
SM
234enum hclge_evt_cause {
235 HCLGE_VECTOR0_EVENT_RST,
236 HCLGE_VECTOR0_EVENT_MBX,
f6162d44 237 HCLGE_VECTOR0_EVENT_ERR,
ca1d7669
SM
238 HCLGE_VECTOR0_EVENT_OTHER,
239};
240
46a3df9f 241enum HCLGE_MAC_SPEED {
5d497936 242 HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */
46a3df9f
S
243 HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */
244 HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */
245 HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */
246 HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */
247 HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */
248 HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */
249 HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */
ae6f010c
GH
250 HCLGE_MAC_SPEED_100G = 100000, /* 100000 Mbps = 100 Gbps */
251 HCLGE_MAC_SPEED_200G = 200000 /* 200000 Mbps = 200 Gbps */
46a3df9f
S
252};
253
254enum HCLGE_MAC_DUPLEX {
255 HCLGE_MAC_HALF,
256 HCLGE_MAC_FULL
257};
258
88d10bd6
JS
259#define QUERY_SFP_SPEED 0
260#define QUERY_ACTIVE_SPEED 1
261
46a3df9f 262struct hclge_mac {
ded45d40 263 u8 mac_id;
46a3df9f
S
264 u8 phy_addr;
265 u8 flag;
88d10bd6 266 u8 media_type; /* port media type, e.g. fibre/copper/backplane */
46a3df9f
S
267 u8 mac_addr[ETH_ALEN];
268 u8 autoneg;
269 u8 duplex;
88d10bd6
JS
270 u8 support_autoneg;
271 u8 speed_type; /* 0: sfp speed, 1: active speed */
46a3df9f 272 u32 speed;
ee9e4424 273 u32 max_speed;
88d10bd6
JS
274 u32 speed_ability; /* speed ability supported by current media */
275 u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */
7e6ec914
JS
276 u32 fec_mode; /* active fec mode */
277 u32 user_fec_mode;
278 u32 fec_ability;
a3a0ff01 279 int link; /* store the link status of mac & phy (if phy exists) */
46a3df9f
S
280 struct phy_device *phydev;
281 struct mii_bus *mdio_bus;
282 phy_interface_t phy_if;
0979aa0b
FL
283 __ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
284 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising);
46a3df9f
S
285};
286
287struct hclge_hw {
288 void __iomem *io_base;
30ae7f8a 289 void __iomem *mem_base;
46a3df9f
S
290 struct hclge_mac mac;
291 int num_vec;
292 struct hclge_cmq cmq;
46a3df9f
S
293};
294
295/* TQP stats */
296struct hlcge_tqp_stats {
297 /* query_tqp_tx_queue_statistics ,opcode id: 0x0B03 */
298 u64 rcb_tx_ring_pktnum_rcd; /* 32bit */
299 /* query_tqp_rx_queue_statistics ,opcode id: 0x0B13 */
300 u64 rcb_rx_ring_pktnum_rcd; /* 32bit */
301};
302
303struct hclge_tqp {
fdace1bc
JS
304 /* copy of device pointer from pci_dev,
305 * used when perform DMA mapping
306 */
307 struct device *dev;
46a3df9f
S
308 struct hnae3_queue q;
309 struct hlcge_tqp_stats tqp_stats;
310 u16 index; /* Global index in a NIC controller */
311
312 bool alloced;
313};
314
315enum hclge_fc_mode {
316 HCLGE_FC_NONE,
317 HCLGE_FC_RX_PAUSE,
318 HCLGE_FC_TX_PAUSE,
319 HCLGE_FC_FULL,
320 HCLGE_FC_PFC,
321 HCLGE_FC_DEFAULT
322};
323
2ba30662
JS
324enum hclge_vlan_fltr_cap {
325 HCLGE_VLAN_FLTR_DEF,
326 HCLGE_VLAN_FLTR_CAN_MDF,
327};
ed8fb4b2
JS
328enum hclge_link_fail_code {
329 HCLGE_LF_NORMAL,
330 HCLGE_LF_REF_CLOCK_LOST,
331 HCLGE_LF_XSFP_TX_DISABLE,
332 HCLGE_LF_XSFP_ABSENT,
333};
334
fac24df7
JS
335#define HCLGE_LINK_STATUS_DOWN 0
336#define HCLGE_LINK_STATUS_UP 1
337
46a3df9f
S
338#define HCLGE_PG_NUM 4
339#define HCLGE_SCH_MODE_SP 0
340#define HCLGE_SCH_MODE_DWRR 1
341struct hclge_pg_info {
342 u8 pg_id;
343 u8 pg_sch_mode; /* 0: sp; 1: dwrr */
344 u8 tc_bit_map;
345 u32 bw_limit;
346 u8 tc_dwrr[HNAE3_MAX_TC];
347};
348
349struct hclge_tc_info {
350 u8 tc_id;
351 u8 tc_sch_mode; /* 0: sp; 1: dwrr */
46a3df9f
S
352 u8 pgid;
353 u32 bw_limit;
354};
355
356struct hclge_cfg {
46a3df9f 357 u8 tc_num;
2ba30662 358 u8 vlan_fliter_cap;
46a3df9f
S
359 u16 tqp_desc_num;
360 u16 rx_buf_len;
f1c2e66d
GL
361 u16 vf_rss_size_max;
362 u16 pf_rss_size_max;
46a3df9f
S
363 u8 phy_addr;
364 u8 media_type;
365 u8 mac_addr[ETH_ALEN];
366 u8 default_speed;
367 u32 numa_node_map;
ae6f010c 368 u16 speed_ability;
39932473 369 u16 umv_space;
46a3df9f
S
370};
371
372struct hclge_tm_info {
373 u8 num_tc;
374 u8 num_pg; /* It must be 1 if vNET-Base schd */
375 u8 pg_dwrr[HCLGE_PG_NUM];
c5795c53 376 u8 prio_tc[HNAE3_MAX_USER_PRIO];
46a3df9f
S
377 struct hclge_pg_info pg_info[HCLGE_PG_NUM];
378 struct hclge_tc_info tc_info[HNAE3_MAX_TC];
379 enum hclge_fc_mode fc_mode;
380 u8 hw_pfc_map; /* Allow for packet drop or not on this TC */
d3ad430a 381 u8 pfc_en; /* PFC enabled or not for user priority */
46a3df9f
S
382};
383
384struct hclge_comm_stats_str {
385 char desc[ETH_GSTRING_LEN];
386 unsigned long offset;
387};
388
46a3df9f
S
389/* mac stats ,opcode id: 0x0032 */
390struct hclge_mac_stats {
391 u64 mac_tx_mac_pause_num;
392 u64 mac_rx_mac_pause_num;
393 u64 mac_tx_pfc_pri0_pkt_num;
394 u64 mac_tx_pfc_pri1_pkt_num;
395 u64 mac_tx_pfc_pri2_pkt_num;
396 u64 mac_tx_pfc_pri3_pkt_num;
397 u64 mac_tx_pfc_pri4_pkt_num;
398 u64 mac_tx_pfc_pri5_pkt_num;
399 u64 mac_tx_pfc_pri6_pkt_num;
400 u64 mac_tx_pfc_pri7_pkt_num;
401 u64 mac_rx_pfc_pri0_pkt_num;
402 u64 mac_rx_pfc_pri1_pkt_num;
403 u64 mac_rx_pfc_pri2_pkt_num;
404 u64 mac_rx_pfc_pri3_pkt_num;
405 u64 mac_rx_pfc_pri4_pkt_num;
406 u64 mac_rx_pfc_pri5_pkt_num;
407 u64 mac_rx_pfc_pri6_pkt_num;
408 u64 mac_rx_pfc_pri7_pkt_num;
409 u64 mac_tx_total_pkt_num;
410 u64 mac_tx_total_oct_num;
411 u64 mac_tx_good_pkt_num;
412 u64 mac_tx_bad_pkt_num;
413 u64 mac_tx_good_oct_num;
414 u64 mac_tx_bad_oct_num;
415 u64 mac_tx_uni_pkt_num;
416 u64 mac_tx_multi_pkt_num;
417 u64 mac_tx_broad_pkt_num;
418 u64 mac_tx_undersize_pkt_num;
200a88c6 419 u64 mac_tx_oversize_pkt_num;
46a3df9f
S
420 u64 mac_tx_64_oct_pkt_num;
421 u64 mac_tx_65_127_oct_pkt_num;
422 u64 mac_tx_128_255_oct_pkt_num;
423 u64 mac_tx_256_511_oct_pkt_num;
424 u64 mac_tx_512_1023_oct_pkt_num;
425 u64 mac_tx_1024_1518_oct_pkt_num;
91f384f6
JS
426 u64 mac_tx_1519_2047_oct_pkt_num;
427 u64 mac_tx_2048_4095_oct_pkt_num;
428 u64 mac_tx_4096_8191_oct_pkt_num;
dbecc779
XW
429 u64 rsv0;
430 u64 mac_tx_8192_9216_oct_pkt_num;
431 u64 mac_tx_9217_12287_oct_pkt_num;
91f384f6
JS
432 u64 mac_tx_12288_16383_oct_pkt_num;
433 u64 mac_tx_1519_max_good_oct_pkt_num;
434 u64 mac_tx_1519_max_bad_oct_pkt_num;
435
46a3df9f
S
436 u64 mac_rx_total_pkt_num;
437 u64 mac_rx_total_oct_num;
438 u64 mac_rx_good_pkt_num;
439 u64 mac_rx_bad_pkt_num;
440 u64 mac_rx_good_oct_num;
441 u64 mac_rx_bad_oct_num;
442 u64 mac_rx_uni_pkt_num;
443 u64 mac_rx_multi_pkt_num;
444 u64 mac_rx_broad_pkt_num;
445 u64 mac_rx_undersize_pkt_num;
200a88c6 446 u64 mac_rx_oversize_pkt_num;
46a3df9f
S
447 u64 mac_rx_64_oct_pkt_num;
448 u64 mac_rx_65_127_oct_pkt_num;
449 u64 mac_rx_128_255_oct_pkt_num;
450 u64 mac_rx_256_511_oct_pkt_num;
451 u64 mac_rx_512_1023_oct_pkt_num;
452 u64 mac_rx_1024_1518_oct_pkt_num;
91f384f6
JS
453 u64 mac_rx_1519_2047_oct_pkt_num;
454 u64 mac_rx_2048_4095_oct_pkt_num;
455 u64 mac_rx_4096_8191_oct_pkt_num;
dbecc779
XW
456 u64 rsv1;
457 u64 mac_rx_8192_9216_oct_pkt_num;
458 u64 mac_rx_9217_12287_oct_pkt_num;
91f384f6
JS
459 u64 mac_rx_12288_16383_oct_pkt_num;
460 u64 mac_rx_1519_max_good_oct_pkt_num;
461 u64 mac_rx_1519_max_bad_oct_pkt_num;
46a3df9f 462
a6c51c26
JS
463 u64 mac_tx_fragment_pkt_num;
464 u64 mac_tx_undermin_pkt_num;
465 u64 mac_tx_jabber_pkt_num;
466 u64 mac_tx_err_all_pkt_num;
467 u64 mac_tx_from_app_good_pkt_num;
468 u64 mac_tx_from_app_bad_pkt_num;
469 u64 mac_rx_fragment_pkt_num;
470 u64 mac_rx_undermin_pkt_num;
471 u64 mac_rx_jabber_pkt_num;
472 u64 mac_rx_fcs_err_pkt_num;
473 u64 mac_rx_send_app_good_pkt_num;
474 u64 mac_rx_send_app_bad_pkt_num;
d174ea75 475 u64 mac_tx_pfc_pause_pkt_num;
476 u64 mac_rx_pfc_pause_pkt_num;
477 u64 mac_tx_ctrl_pkt_num;
478 u64 mac_rx_ctrl_pkt_num;
46a3df9f
S
479};
480
1c6dfe6f 481#define HCLGE_STATS_TIMER_INTERVAL 300UL
46a3df9f 482
5f6ea83f
PL
483struct hclge_vlan_type_cfg {
484 u16 rx_ot_fst_vlan_type;
485 u16 rx_ot_sec_vlan_type;
486 u16 rx_in_fst_vlan_type;
487 u16 rx_in_sec_vlan_type;
488 u16 tx_ot_vlan_type;
489 u16 tx_in_vlan_type;
490};
491
d695964d
JS
492enum HCLGE_FD_MODE {
493 HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1,
494 HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2,
495 HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1,
496 HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2,
497};
498
499enum HCLGE_FD_KEY_TYPE {
500 HCLGE_FD_KEY_BASE_ON_PTYPE,
501 HCLGE_FD_KEY_BASE_ON_TUPLE,
502};
503
504enum HCLGE_FD_STAGE {
505 HCLGE_FD_STAGE_1,
506 HCLGE_FD_STAGE_2,
e91e388c 507 MAX_STAGE_NUM,
d695964d
JS
508};
509
510/* OUTER_XXX indicates tuples in tunnel header of tunnel packet
511 * INNER_XXX indicate tuples in tunneled header of tunnel packet or
512 * tuples of non-tunnel packet
513 */
514enum HCLGE_FD_TUPLE {
515 OUTER_DST_MAC,
516 OUTER_SRC_MAC,
517 OUTER_VLAN_TAG_FST,
518 OUTER_VLAN_TAG_SEC,
519 OUTER_ETH_TYPE,
520 OUTER_L2_RSV,
521 OUTER_IP_TOS,
522 OUTER_IP_PROTO,
523 OUTER_SRC_IP,
524 OUTER_DST_IP,
525 OUTER_L3_RSV,
526 OUTER_SRC_PORT,
527 OUTER_DST_PORT,
528 OUTER_L4_RSV,
529 OUTER_TUN_VNI,
530 OUTER_TUN_FLOW_ID,
531 INNER_DST_MAC,
532 INNER_SRC_MAC,
533 INNER_VLAN_TAG_FST,
534 INNER_VLAN_TAG_SEC,
535 INNER_ETH_TYPE,
536 INNER_L2_RSV,
537 INNER_IP_TOS,
538 INNER_IP_PROTO,
539 INNER_SRC_IP,
540 INNER_DST_IP,
541 INNER_L3_RSV,
542 INNER_SRC_PORT,
543 INNER_DST_PORT,
544 INNER_L4_RSV,
545 MAX_TUPLE,
546};
547
67b0e142
JS
548#define HCLGE_FD_TUPLE_USER_DEF_TUPLES \
549 (BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV))
550
d695964d
JS
551enum HCLGE_FD_META_DATA {
552 PACKET_TYPE_ID,
553 IP_FRAGEMENT,
554 ROCE_TYPE,
555 NEXT_KEY,
556 VLAN_NUMBER,
557 SRC_VPORT,
558 DST_VPORT,
559 TUNNEL_PACKET,
560 MAX_META_DATA,
561};
562
fb72699d
JS
563enum HCLGE_FD_KEY_OPT {
564 KEY_OPT_U8,
565 KEY_OPT_LE16,
566 KEY_OPT_LE32,
567 KEY_OPT_MAC,
568 KEY_OPT_IP,
569 KEY_OPT_VNI,
570};
571
d695964d
JS
572struct key_info {
573 u8 key_type;
e91e388c 574 u8 key_length; /* use bit as unit */
fb72699d
JS
575 enum HCLGE_FD_KEY_OPT key_opt;
576 int offset;
577 int moffset;
d695964d
JS
578};
579
d695964d
JS
580#define MAX_KEY_LENGTH 400
581#define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4)
582#define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4)
583#define MAX_META_DATA_LENGTH 32
584
67b0e142
JS
585#define HCLGE_FD_MAX_USER_DEF_OFFSET 9000
586#define HCLGE_FD_USER_DEF_DATA GENMASK(15, 0)
587#define HCLGE_FD_USER_DEF_OFFSET GENMASK(15, 0)
588#define HCLGE_FD_USER_DEF_OFFSET_UNMASK GENMASK(15, 0)
589
44122887
JS
590/* assigned by firmware, the real filter number for each pf may be less */
591#define MAX_FD_FILTER_NUM 4096
1c6dfe6f 592#define HCLGE_ARFS_EXPIRE_INTERVAL 5UL
44122887
JS
593
594enum HCLGE_FD_ACTIVE_RULE_TYPE {
595 HCLGE_FD_RULE_NONE,
596 HCLGE_FD_ARFS_ACTIVE,
597 HCLGE_FD_EP_ACTIVE,
0205ec04 598 HCLGE_FD_TC_FLOWER_ACTIVE,
44122887
JS
599};
600
d695964d
JS
601enum HCLGE_FD_PACKET_TYPE {
602 NIC_PACKET,
603 ROCE_PACKET,
604};
605
11732868 606enum HCLGE_FD_ACTION {
0f993fe2 607 HCLGE_FD_ACTION_SELECT_QUEUE,
11732868 608 HCLGE_FD_ACTION_DROP_PACKET,
0f993fe2 609 HCLGE_FD_ACTION_SELECT_TC,
11732868
JS
610};
611
fc4243b8
JS
612enum HCLGE_FD_NODE_STATE {
613 HCLGE_FD_TO_ADD,
614 HCLGE_FD_TO_DEL,
615 HCLGE_FD_ACTIVE,
616 HCLGE_FD_DELETED,
617};
618
67b0e142
JS
619enum HCLGE_FD_USER_DEF_LAYER {
620 HCLGE_FD_USER_DEF_NONE,
621 HCLGE_FD_USER_DEF_L2,
622 HCLGE_FD_USER_DEF_L3,
623 HCLGE_FD_USER_DEF_L4,
624};
625
626#define HCLGE_FD_USER_DEF_LAYER_NUM 3
627struct hclge_fd_user_def_cfg {
628 u16 ref_cnt;
629 u16 offset;
630};
631
632struct hclge_fd_user_def_info {
633 enum HCLGE_FD_USER_DEF_LAYER layer;
634 u16 data;
635 u16 data_mask;
636 u16 offset;
637};
638
d695964d
JS
639struct hclge_fd_key_cfg {
640 u8 key_sel;
641 u8 inner_sipv6_word_en;
642 u8 inner_dipv6_word_en;
643 u8 outer_sipv6_word_en;
644 u8 outer_dipv6_word_en;
645 u32 tuple_active;
646 u32 meta_data_active;
647};
648
649struct hclge_fd_cfg {
650 u8 fd_mode;
e91e388c 651 u16 max_key_length; /* use bit as unit */
e91e388c
JS
652 u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */
653 u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */
654 struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM];
67b0e142 655 struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM];
d695964d
JS
656};
657
e91e388c
JS
658#define IPV4_INDEX 3
659#define IPV6_SIZE 4
11732868 660struct hclge_fd_rule_tuples {
e91e388c
JS
661 u8 src_mac[ETH_ALEN];
662 u8 dst_mac[ETH_ALEN];
663 /* Be compatible for ip address of both ipv4 and ipv6.
664 * For ipv4 address, we store it in src/dst_ip[3].
665 */
666 u32 src_ip[IPV6_SIZE];
667 u32 dst_ip[IPV6_SIZE];
11732868
JS
668 u16 src_port;
669 u16 dst_port;
670 u16 vlan_tag1;
671 u16 ether_proto;
67b0e142
JS
672 u16 l2_user_def;
673 u16 l3_user_def;
674 u32 l4_user_def;
11732868
JS
675 u8 ip_tos;
676 u8 ip_proto;
677};
678
679struct hclge_fd_rule {
680 struct hlist_node rule_node;
681 struct hclge_fd_rule_tuples tuples;
682 struct hclge_fd_rule_tuples tuples_mask;
683 u32 unused_tuple;
684 u32 flow_type;
0205ec04
JS
685 union {
686 struct {
687 unsigned long cookie;
688 u8 tc;
689 } cls_flower;
690 struct {
691 u16 flow_id; /* only used for arfs */
692 } arfs;
67b0e142
JS
693 struct {
694 struct hclge_fd_user_def_info user_def;
695 } ep;
0205ec04 696 };
11732868 697 u16 queue_id;
0205ec04 698 u16 vf_id;
11732868 699 u16 location;
44122887 700 enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type;
fc4243b8 701 enum HCLGE_FD_NODE_STATE state;
0205ec04 702 u8 action;
11732868
JS
703};
704
705struct hclge_fd_ad_data {
706 u16 ad_id;
707 u8 drop_packet;
708 u8 forward_to_direct_queue;
709 u16 queue_id;
710 u8 use_counter;
711 u8 counter_id;
712 u8 use_next_stage;
713 u8 write_rule_id_to_bd;
714 u8 next_input_key;
715 u16 rule_id;
0f993fe2
JS
716 u16 tc_size;
717 u8 override_tc;
11732868
JS
718};
719
ee4bcd3b
JS
720enum HCLGE_MAC_NODE_STATE {
721 HCLGE_MAC_TO_ADD,
722 HCLGE_MAC_TO_DEL,
723 HCLGE_MAC_ACTIVE
724};
725
726struct hclge_mac_node {
6dd86902 727 struct list_head node;
ee4bcd3b 728 enum HCLGE_MAC_NODE_STATE state;
6dd86902 729 u8 mac_addr[ETH_ALEN];
730};
731
732enum HCLGE_MAC_ADDR_TYPE {
733 HCLGE_MAC_ADDR_UC,
734 HCLGE_MAC_ADDR_MC
735};
736
c6075b19 737struct hclge_vport_vlan_cfg {
738 struct list_head node;
739 int hd_tbl_status;
740 u16 vlan_id;
741};
742
f02eb82d
HT
743struct hclge_rst_stats {
744 u32 reset_done_cnt; /* the number of reset has completed */
745 u32 hw_reset_done_cnt; /* the number of HW reset has completed */
746 u32 pf_rst_cnt; /* the number of PF reset */
747 u32 flr_rst_cnt; /* the number of FLR */
f02eb82d
HT
748 u32 global_rst_cnt; /* the number of GLOBAL */
749 u32 imp_rst_cnt; /* the number of IMP reset */
750 u32 reset_cnt; /* the number of reset */
0ecf1f7b 751 u32 reset_fail_cnt; /* the number of reset fail */
f02eb82d
HT
752};
753
a6345787
WL
754/* time and register status when mac tunnel interruption occur */
755struct hclge_mac_tnl_stats {
756 u64 time;
757 u32 status;
758};
759
b37ce587 760#define HCLGE_RESET_INTERVAL (10 * HZ)
7cf9c069 761#define HCLGE_WAIT_RESET_DONE 100
b37ce587 762
ebaf1908
WL
763#pragma pack(1)
764struct hclge_vf_vlan_cfg {
765 u8 mbx_cmd;
766 u8 subcode;
060e9acc
JS
767 union {
768 struct {
769 u8 is_kill;
770 u16 vlan;
771 u16 proto;
772 };
773 u8 enable;
774 };
ebaf1908
WL
775};
776
777#pragma pack()
778
11732868
JS
779/* For each bit of TCAM entry, it uses a pair of 'x' and
780 * 'y' to indicate which value to match, like below:
781 * ----------------------------------
782 * | bit x | bit y | search value |
783 * ----------------------------------
784 * | 0 | 0 | always hit |
785 * ----------------------------------
786 * | 1 | 0 | match '0' |
787 * ----------------------------------
788 * | 0 | 1 | match '1' |
789 * ----------------------------------
790 * | 1 | 1 | invalid |
791 * ----------------------------------
792 * Then for input key(k) and mask(v), we can calculate the value by
793 * the formulae:
794 * x = (~k) & v
795 * y = (k ^ ~v) & k
796 */
9393eb50 797#define calc_x(x, k, v) (x = ~(k) & (v))
11732868
JS
798#define calc_y(y, k, v) \
799 do { \
800 const typeof(k) _k_ = (k); \
801 const typeof(v) _v_ = (v); \
802 (y) = (_k_ ^ ~_v_) & (_k_); \
803 } while (0)
804
a6345787 805#define HCLGE_MAC_TNL_LOG_SIZE 8
dc8131d8 806#define HCLGE_VPORT_NUM 256
46a3df9f
S
807struct hclge_dev {
808 struct pci_dev *pdev;
809 struct hnae3_ae_dev *ae_dev;
810 struct hclge_hw hw;
466b0c00 811 struct hclge_misc_vector misc_vector;
1c6dfe6f 812 struct hclge_mac_stats mac_stats;
46a3df9f 813 unsigned long state;
6b9a97ee 814 unsigned long flr_state;
0742ed7c 815 unsigned long last_reset_time;
46a3df9f 816
4ed340ab 817 enum hnae3_reset_type reset_type;
0742ed7c 818 enum hnae3_reset_type reset_level;
720bd583 819 unsigned long default_reset_request;
cb1b9f77 820 unsigned long reset_request; /* reset has been requested */
ca1d7669 821 unsigned long reset_pending; /* client rst is pending to be served */
f02eb82d 822 struct hclge_rst_stats rst_stats;
8627bded 823 struct semaphore reset_sem; /* protect reset process */
46a3df9f 824 u32 fw_version;
46a3df9f
S
825 u16 num_tqps; /* Num task queue pairs of this PF */
826 u16 num_req_vfs; /* Num VFs requested for this PF */
827
fdace1bc 828 u16 base_tqp_pid; /* Base task tqp physical id of this PF */
46a3df9f 829 u16 alloc_rss_size; /* Allocated RSS task queue */
f1c2e66d
GL
830 u16 vf_rss_size_max; /* HW defined VF max RSS task queue */
831 u16 pf_rss_size_max; /* HW defined PF max RSS task queue */
46a3df9f 832
fdace1bc 833 u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */
46a3df9f
S
834 u16 num_alloc_vport; /* Num vports this driver supports */
835 u32 numa_node_mask;
836 u16 rx_buf_len;
c0425944
PL
837 u16 num_tx_desc; /* desc num of per tx queue */
838 u16 num_rx_desc; /* desc num of per rx queue */
46a3df9f 839 u8 hw_tc_map;
46a3df9f 840 enum hclge_fc_mode fc_mode_last_time;
5d497936 841 u8 support_sfp_query;
46a3df9f
S
842
843#define HCLGE_FLAG_TC_BASE_SCH_MODE 1
844#define HCLGE_FLAG_VNET_BASE_SCH_MODE 2
845 u8 tx_sch_mode;
cacde272
YL
846 u8 tc_max;
847 u8 pfc_max;
46a3df9f
S
848
849 u8 default_up;
cacde272 850 u8 dcbx_cap;
46a3df9f
S
851 struct hclge_tm_info tm_info;
852
853 u16 num_msi;
854 u16 num_msi_left;
855 u16 num_msi_used;
856 u32 base_msi_vector;
46a3df9f 857 u16 *vector_status;
887c3820 858 int *vector_irq;
580a05f9 859 u16 num_nic_msi; /* Num of nic vectors for this PF */
887c3820
SM
860 u16 num_roce_msi; /* Num of roce vectors for this PF */
861 int roce_base_vector;
46a3df9f 862
46a3df9f
S
863 unsigned long service_timer_period;
864 unsigned long service_timer_previous;
65e41e7e 865 struct timer_list reset_timer;
7be1b9f3 866 struct delayed_work service_task;
46a3df9f
S
867
868 bool cur_promisc;
869 int num_alloc_vfs; /* Actual number of VFs allocated */
870
871 struct hclge_tqp *htqp;
872 struct hclge_vport *vport;
873
874 struct dentry *hclge_dbgfs;
875
876 struct hnae3_client *nic_client;
877 struct hnae3_client *roce_client;
878
887c3820
SM
879#define HCLGE_FLAG_MAIN BIT(0)
880#define HCLGE_FLAG_DCB_CAPABLE BIT(1)
881#define HCLGE_FLAG_DCB_ENABLE BIT(2)
882#define HCLGE_FLAG_MQPRIO_ENABLE BIT(3)
46a3df9f
S
883 u32 flag;
884
885 u32 pkt_buf_size; /* Total pf buf size for tx/rx */
368686be
YL
886 u32 tx_buf_size; /* Tx buffer size for each TC */
887 u32 dv_buf_size; /* Dv buffer size for each TC */
888
46a3df9f 889 u32 mps; /* Max packet size */
818f1675
YL
890 /* vport_lock protect resource shared by vports */
891 struct mutex vport_lock;
46a3df9f 892
5f6ea83f 893 struct hclge_vlan_type_cfg vlan_type_cfg;
716aaac1 894
dc8131d8 895 unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)];
81a9255e 896 unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
d695964d 897
ee4bcd3b
JS
898 unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
899
d695964d 900 struct hclge_fd_cfg fd_cfg;
dd74f815 901 struct hlist_head fd_rule_list;
44122887 902 spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */
dd74f815 903 u16 hclge_fd_rule_num;
1c6dfe6f
YL
904 unsigned long serv_processed_cnt;
905 unsigned long last_serv_processed;
44122887
JS
906 unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)];
907 enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type;
9abeb7d8 908 u8 fd_en;
39932473
JS
909
910 u16 wanted_umv_size;
911 /* max available unicast mac vlan space */
912 u16 max_umv_size;
913 /* private unicast mac vlan space, it's same for PF and its VFs */
914 u16 priv_umv_size;
915 /* unicast mac vlan space shared by PF and its VFs */
916 u16 share_umv_size;
6dd86902 917
a6345787
WL
918 DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats,
919 HCLGE_MAC_TNL_LOG_SIZE);
08125454
YL
920
921 /* affinity mask and notify for misc interrupt */
922 cpumask_t affinity_mask;
923 struct irq_affinity_notify affinity_notify;
5f6ea83f
PL
924};
925
926/* VPort level vlan tag configuration for TX direction */
927struct hclge_tx_vtag_cfg {
dcb35cce
PL
928 bool accept_tag1; /* Whether accept tag1 packet from host */
929 bool accept_untag1; /* Whether accept untag1 packet from host */
930 bool accept_tag2;
931 bool accept_untag2;
5f6ea83f
PL
932 bool insert_tag1_en; /* Whether insert inner vlan tag */
933 bool insert_tag2_en; /* Whether insert outer vlan tag */
934 u16 default_tag1; /* The default inner vlan tag to insert */
935 u16 default_tag2; /* The default outer vlan tag to insert */
592b0179 936 bool tag_shift_mode_en;
5f6ea83f
PL
937};
938
939/* VPort level vlan tag configuration for RX direction */
940struct hclge_rx_vtag_cfg {
592b0179
GL
941 bool rx_vlan_offload_en; /* Whether enable rx vlan offload */
942 bool strip_tag1_en; /* Whether strip inner vlan tag */
943 bool strip_tag2_en; /* Whether strip outer vlan tag */
944 bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */
945 bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */
946 bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */
947 bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */
46a3df9f
S
948};
949
6f2af429
YL
950struct hclge_rss_tuple_cfg {
951 u8 ipv4_tcp_en;
952 u8 ipv4_udp_en;
953 u8 ipv4_sctp_en;
954 u8 ipv4_fragment_en;
955 u8 ipv6_tcp_en;
956 u8 ipv6_udp_en;
957 u8 ipv6_sctp_en;
958 u8 ipv6_fragment_en;
959};
960
a6d818e3
YL
961enum HCLGE_VPORT_STATE {
962 HCLGE_VPORT_STATE_ALIVE,
ee4bcd3b 963 HCLGE_VPORT_STATE_MAC_TBL_CHANGE,
1e6e7610 964 HCLGE_VPORT_STATE_PROMISC_CHANGE,
2ba30662 965 HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE,
a6d818e3
YL
966 HCLGE_VPORT_STATE_MAX
967};
968
741fca16
JS
969struct hclge_vlan_info {
970 u16 vlan_proto; /* so far support 802.1Q only */
971 u16 qos;
972 u16 vlan_tag;
973};
974
975struct hclge_port_base_vlan_config {
976 u16 state;
977 struct hclge_vlan_info vlan_info;
978};
979
6430f744
YM
980struct hclge_vf_info {
981 int link_state;
982 u8 mac[ETH_ALEN];
22044f95 983 u32 spoofchk;
ee9e4424 984 u32 max_tx_rate;
e196ec75 985 u32 trusted;
1e6e7610
JS
986 u8 request_uc_en;
987 u8 request_mc_en;
988 u8 request_bc_en;
6430f744
YM
989};
990
46a3df9f
S
991struct hclge_vport {
992 u16 alloc_tqps; /* Allocated Tx/Rx queues */
993
994 u8 rss_hash_key[HCLGE_RSS_KEY_SIZE]; /* User configured hash keys */
995 /* User configured lookup table entries */
87ce161e 996 u16 *rss_indirection_tbl;
89523cfa 997 int rss_algo; /* User configured hash algorithm */
6f2af429
YL
998 /* User configured rss tuple sets */
999 struct hclge_rss_tuple_cfg rss_tuple_sets;
89523cfa 1000
68ece54e 1001 u16 alloc_rss_size;
46a3df9f
S
1002
1003 u16 qs_offset;
2566f106 1004 u32 bw_limit; /* VSI BW Limit (0 = disabled) */
46a3df9f
S
1005 u8 dwrr;
1006
2ba30662
JS
1007 bool req_vlan_fltr_en;
1008 bool cur_vlan_fltr_en;
fe4144d4 1009 unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)];
741fca16 1010 struct hclge_port_base_vlan_config port_base_vlan_cfg;
5f6ea83f
PL
1011 struct hclge_tx_vtag_cfg txvlan_cfg;
1012 struct hclge_rx_vtag_cfg rxvlan_cfg;
1013
39932473
JS
1014 u16 used_umv_num;
1015
ebaf1908 1016 u16 vport_id;
46a3df9f
S
1017 struct hclge_dev *back; /* Back reference to associated dev */
1018 struct hnae3_handle nic;
1019 struct hnae3_handle roce;
a6d818e3
YL
1020
1021 unsigned long state;
1022 unsigned long last_active_jiffies;
818f1675 1023 u32 mps; /* Max packet size */
6430f744 1024 struct hclge_vf_info vf_info;
6dd86902 1025
c631c696
JS
1026 u8 overflow_promisc_flags;
1027 u8 last_promisc_flags;
1028
ee4bcd3b 1029 spinlock_t mac_list_lock; /* protect mac address need to add/detele */
6dd86902 1030 struct list_head uc_mac_list; /* Store VF unicast table */
1031 struct list_head mc_mac_list; /* Store VF multicast table */
c6075b19 1032 struct list_head vlan_list; /* Store VF vlan table */
46a3df9f
S
1033};
1034
e196ec75
JS
1035int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc,
1036 bool en_mc_pmc, bool en_bc_pmc);
46a3df9f
S
1037int hclge_add_uc_addr_common(struct hclge_vport *vport,
1038 const unsigned char *addr);
1039int hclge_rm_uc_addr_common(struct hclge_vport *vport,
1040 const unsigned char *addr);
1041int hclge_add_mc_addr_common(struct hclge_vport *vport,
1042 const unsigned char *addr);
1043int hclge_rm_mc_addr_common(struct hclge_vport *vport,
1044 const unsigned char *addr);
1045
46a3df9f 1046struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle);
84e095d6
SM
1047int hclge_bind_ring_with_vector(struct hclge_vport *vport,
1048 int vector_id, bool en,
1049 struct hnae3_ring_chain_node *ring_chain);
1050
46a3df9f
S
1051static inline int hclge_get_queue_id(struct hnae3_queue *queue)
1052{
1053 struct hclge_tqp *tqp = container_of(queue, struct hclge_tqp, q);
1054
1055 return tqp->index;
1056}
1057
6dd22bbc
HT
1058static inline bool hclge_is_reset_pending(struct hclge_dev *hdev)
1059{
1060 return !!hdev->reset_pending;
1061}
1062
dea846e8 1063int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport);
46a3df9f 1064int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex);
dc8131d8
YL
1065int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto,
1066 u16 vlan_id, bool is_kill);
b2641e2a 1067int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable);
77f255c1
YL
1068
1069int hclge_buffer_alloc(struct hclge_dev *hdev);
1070int hclge_rss_init_hw(struct hclge_dev *hdev);
268f5dfa 1071void hclge_rss_indir_init_cfg(struct hclge_dev *hdev);
dde1a86e
SM
1072
1073void hclge_mbx_handler(struct hclge_dev *hdev);
8fa86551 1074int hclge_reset_tqp(struct hnae3_handle *handle);
1770a7a3 1075int hclge_cfg_flowctrl(struct hclge_dev *hdev);
2bfbd35d 1076int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id);
a6d818e3
YL
1077int hclge_vport_start(struct hclge_vport *vport);
1078void hclge_vport_stop(struct hclge_vport *vport);
818f1675 1079int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu);
5e69ea7e 1080int hclge_dbg_read_cmd(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd,
04987ca1 1081 char *buf, int len);
0c29d191 1082u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id);
af013903
HT
1083int hclge_notify_client(struct hclge_dev *hdev,
1084 enum hnae3_reset_notify_type type);
ee4bcd3b
JS
1085int hclge_update_mac_list(struct hclge_vport *vport,
1086 enum HCLGE_MAC_NODE_STATE state,
1087 enum HCLGE_MAC_ADDR_TYPE mac_type,
1088 const unsigned char *addr);
1089int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport,
1090 const u8 *old_addr, const u8 *new_addr);
6dd86902 1091void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list,
1092 enum HCLGE_MAC_ADDR_TYPE mac_type);
c6075b19 1093void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list);
1094void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev);
ee4bcd3b 1095void hclge_restore_mac_table_common(struct hclge_vport *vport);
039ba863 1096void hclge_restore_vport_vlan_table(struct hclge_vport *vport);
21e043cd
JS
1097int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state,
1098 struct hclge_vlan_info *vlan_info);
92f11ea1 1099int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid,
f2dbf0ed
JS
1100 u16 state,
1101 struct hclge_vlan_info *vlan_info);
ed8fb4b2 1102void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time);
ddb54554
GH
1103int hclge_query_bd_num_cmd_send(struct hclge_dev *hdev,
1104 struct hclge_desc *desc);
a83d2961
WL
1105void hclge_report_hw_error(struct hclge_dev *hdev,
1106 enum hnae3_hw_error_type type);
e196ec75 1107void hclge_inform_vf_promisc_info(struct hclge_vport *vport);
1a7ff828 1108int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len);
18b6e31f 1109int hclge_push_vf_link_status(struct hclge_vport *vport);
fa6a262a 1110int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en);
46a3df9f 1111#endif