]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/intel/i40e/i40e_adminq.c
i40e: let firmware catch the NVM busy error
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / intel / i40e / i40e_adminq.c
CommitLineData
56a62fc8
JB
1/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
dc641b73 4 * Copyright(c) 2013 - 2014 Intel Corporation.
56a62fc8
JB
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
dc641b73
GR
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
56a62fc8
JB
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#include "i40e_status.h"
28#include "i40e_type.h"
29#include "i40e_register.h"
30#include "i40e_adminq.h"
31#include "i40e_prototype.h"
32
af28eec9
SH
33static void i40e_resume_aq(struct i40e_hw *hw);
34
c9296ad2
SN
35/**
36 * i40e_is_nvm_update_op - return true if this is an NVM update operation
37 * @desc: API request descriptor
38 **/
39static inline bool i40e_is_nvm_update_op(struct i40e_aq_desc *desc)
40{
cd552cb4
SN
41 return (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_erase)) ||
42 (desc->opcode == cpu_to_le16(i40e_aqc_opc_nvm_update));
c9296ad2
SN
43}
44
56a62fc8
JB
45/**
46 * i40e_adminq_init_regs - Initialize AdminQ registers
47 * @hw: pointer to the hardware structure
48 *
49 * This assumes the alloc_asq and alloc_arq functions have already been called
50 **/
51static void i40e_adminq_init_regs(struct i40e_hw *hw)
52{
53 /* set head and tail registers in our local struct */
e7f2e4b9 54 if (i40e_is_vf(hw)) {
56a62fc8
JB
55 hw->aq.asq.tail = I40E_VF_ATQT1;
56 hw->aq.asq.head = I40E_VF_ATQH1;
17e6a845 57 hw->aq.asq.len = I40E_VF_ATQLEN1;
87dc3464
SN
58 hw->aq.asq.bal = I40E_VF_ATQBAL1;
59 hw->aq.asq.bah = I40E_VF_ATQBAH1;
56a62fc8
JB
60 hw->aq.arq.tail = I40E_VF_ARQT1;
61 hw->aq.arq.head = I40E_VF_ARQH1;
17e6a845 62 hw->aq.arq.len = I40E_VF_ARQLEN1;
87dc3464
SN
63 hw->aq.arq.bal = I40E_VF_ARQBAL1;
64 hw->aq.arq.bah = I40E_VF_ARQBAH1;
56a62fc8
JB
65 } else {
66 hw->aq.asq.tail = I40E_PF_ATQT;
67 hw->aq.asq.head = I40E_PF_ATQH;
17e6a845 68 hw->aq.asq.len = I40E_PF_ATQLEN;
87dc3464
SN
69 hw->aq.asq.bal = I40E_PF_ATQBAL;
70 hw->aq.asq.bah = I40E_PF_ATQBAH;
56a62fc8
JB
71 hw->aq.arq.tail = I40E_PF_ARQT;
72 hw->aq.arq.head = I40E_PF_ARQH;
17e6a845 73 hw->aq.arq.len = I40E_PF_ARQLEN;
87dc3464
SN
74 hw->aq.arq.bal = I40E_PF_ARQBAL;
75 hw->aq.arq.bah = I40E_PF_ARQBAH;
56a62fc8
JB
76 }
77}
78
79/**
80 * i40e_alloc_adminq_asq_ring - Allocate Admin Queue send rings
81 * @hw: pointer to the hardware structure
82 **/
83static i40e_status i40e_alloc_adminq_asq_ring(struct i40e_hw *hw)
84{
85 i40e_status ret_code;
56a62fc8 86
90bb776a 87 ret_code = i40e_allocate_dma_mem(hw, &hw->aq.asq.desc_buf,
56a62fc8
JB
88 i40e_mem_atq_ring,
89 (hw->aq.num_asq_entries *
90 sizeof(struct i40e_aq_desc)),
91 I40E_ADMINQ_DESC_ALIGNMENT);
92 if (ret_code)
93 return ret_code;
94
90bb776a 95 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.cmd_buf,
56a62fc8
JB
96 (hw->aq.num_asq_entries *
97 sizeof(struct i40e_asq_cmd_details)));
98 if (ret_code) {
90bb776a 99 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
56a62fc8
JB
100 return ret_code;
101 }
102
56a62fc8
JB
103 return ret_code;
104}
105
106/**
107 * i40e_alloc_adminq_arq_ring - Allocate Admin Queue receive rings
108 * @hw: pointer to the hardware structure
109 **/
110static i40e_status i40e_alloc_adminq_arq_ring(struct i40e_hw *hw)
111{
112 i40e_status ret_code;
113
90bb776a 114 ret_code = i40e_allocate_dma_mem(hw, &hw->aq.arq.desc_buf,
56a62fc8
JB
115 i40e_mem_arq_ring,
116 (hw->aq.num_arq_entries *
117 sizeof(struct i40e_aq_desc)),
118 I40E_ADMINQ_DESC_ALIGNMENT);
56a62fc8
JB
119
120 return ret_code;
121}
122
123/**
124 * i40e_free_adminq_asq - Free Admin Queue send rings
125 * @hw: pointer to the hardware structure
126 *
127 * This assumes the posted send buffers have already been cleaned
128 * and de-allocated
129 **/
130static void i40e_free_adminq_asq(struct i40e_hw *hw)
131{
90bb776a 132 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
56a62fc8
JB
133}
134
135/**
136 * i40e_free_adminq_arq - Free Admin Queue receive rings
137 * @hw: pointer to the hardware structure
138 *
139 * This assumes the posted receive buffers have already been cleaned
140 * and de-allocated
141 **/
142static void i40e_free_adminq_arq(struct i40e_hw *hw)
143{
90bb776a 144 i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
56a62fc8
JB
145}
146
147/**
148 * i40e_alloc_arq_bufs - Allocate pre-posted buffers for the receive queue
98d44381 149 * @hw: pointer to the hardware structure
56a62fc8
JB
150 **/
151static i40e_status i40e_alloc_arq_bufs(struct i40e_hw *hw)
152{
153 i40e_status ret_code;
154 struct i40e_aq_desc *desc;
56a62fc8
JB
155 struct i40e_dma_mem *bi;
156 int i;
157
158 /* We'll be allocating the buffer info memory first, then we can
159 * allocate the mapped buffers for the event processing
160 */
161
162 /* buffer_info structures do not need alignment */
90bb776a
DC
163 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.arq.dma_head,
164 (hw->aq.num_arq_entries * sizeof(struct i40e_dma_mem)));
56a62fc8
JB
165 if (ret_code)
166 goto alloc_arq_bufs;
90bb776a 167 hw->aq.arq.r.arq_bi = (struct i40e_dma_mem *)hw->aq.arq.dma_head.va;
56a62fc8
JB
168
169 /* allocate the mapped buffers */
170 for (i = 0; i < hw->aq.num_arq_entries; i++) {
171 bi = &hw->aq.arq.r.arq_bi[i];
172 ret_code = i40e_allocate_dma_mem(hw, bi,
173 i40e_mem_arq_buf,
174 hw->aq.arq_buf_size,
175 I40E_ADMINQ_DESC_ALIGNMENT);
176 if (ret_code)
177 goto unwind_alloc_arq_bufs;
178
179 /* now configure the descriptors for use */
180 desc = I40E_ADMINQ_DESC(hw->aq.arq, i);
181
182 desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
183 if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
184 desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
185 desc->opcode = 0;
186 /* This is in accordance with Admin queue design, there is no
187 * register for buffer size configuration
188 */
189 desc->datalen = cpu_to_le16((u16)bi->size);
190 desc->retval = 0;
191 desc->cookie_high = 0;
192 desc->cookie_low = 0;
193 desc->params.external.addr_high =
194 cpu_to_le32(upper_32_bits(bi->pa));
195 desc->params.external.addr_low =
196 cpu_to_le32(lower_32_bits(bi->pa));
197 desc->params.external.param0 = 0;
198 desc->params.external.param1 = 0;
199 }
200
201alloc_arq_bufs:
202 return ret_code;
203
204unwind_alloc_arq_bufs:
205 /* don't try to free the one that failed... */
206 i--;
207 for (; i >= 0; i--)
208 i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
90bb776a 209 i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
56a62fc8
JB
210
211 return ret_code;
212}
213
214/**
215 * i40e_alloc_asq_bufs - Allocate empty buffer structs for the send queue
98d44381 216 * @hw: pointer to the hardware structure
56a62fc8
JB
217 **/
218static i40e_status i40e_alloc_asq_bufs(struct i40e_hw *hw)
219{
220 i40e_status ret_code;
56a62fc8
JB
221 struct i40e_dma_mem *bi;
222 int i;
223
224 /* No mapped memory needed yet, just the buffer info structures */
90bb776a
DC
225 ret_code = i40e_allocate_virt_mem(hw, &hw->aq.asq.dma_head,
226 (hw->aq.num_asq_entries * sizeof(struct i40e_dma_mem)));
56a62fc8
JB
227 if (ret_code)
228 goto alloc_asq_bufs;
90bb776a 229 hw->aq.asq.r.asq_bi = (struct i40e_dma_mem *)hw->aq.asq.dma_head.va;
56a62fc8
JB
230
231 /* allocate the mapped buffers */
232 for (i = 0; i < hw->aq.num_asq_entries; i++) {
233 bi = &hw->aq.asq.r.asq_bi[i];
234 ret_code = i40e_allocate_dma_mem(hw, bi,
235 i40e_mem_asq_buf,
236 hw->aq.asq_buf_size,
237 I40E_ADMINQ_DESC_ALIGNMENT);
238 if (ret_code)
239 goto unwind_alloc_asq_bufs;
240 }
241alloc_asq_bufs:
242 return ret_code;
243
244unwind_alloc_asq_bufs:
245 /* don't try to free the one that failed... */
246 i--;
247 for (; i >= 0; i--)
248 i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
90bb776a 249 i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
56a62fc8
JB
250
251 return ret_code;
252}
253
254/**
255 * i40e_free_arq_bufs - Free receive queue buffer info elements
98d44381 256 * @hw: pointer to the hardware structure
56a62fc8
JB
257 **/
258static void i40e_free_arq_bufs(struct i40e_hw *hw)
259{
56a62fc8
JB
260 int i;
261
90bb776a 262 /* free descriptors */
56a62fc8
JB
263 for (i = 0; i < hw->aq.num_arq_entries; i++)
264 i40e_free_dma_mem(hw, &hw->aq.arq.r.arq_bi[i]);
265
90bb776a
DC
266 /* free the descriptor memory */
267 i40e_free_dma_mem(hw, &hw->aq.arq.desc_buf);
268
269 /* free the dma header */
270 i40e_free_virt_mem(hw, &hw->aq.arq.dma_head);
56a62fc8
JB
271}
272
273/**
274 * i40e_free_asq_bufs - Free send queue buffer info elements
98d44381 275 * @hw: pointer to the hardware structure
56a62fc8
JB
276 **/
277static void i40e_free_asq_bufs(struct i40e_hw *hw)
278{
56a62fc8
JB
279 int i;
280
281 /* only unmap if the address is non-NULL */
282 for (i = 0; i < hw->aq.num_asq_entries; i++)
283 if (hw->aq.asq.r.asq_bi[i].pa)
284 i40e_free_dma_mem(hw, &hw->aq.asq.r.asq_bi[i]);
285
90bb776a
DC
286 /* free the buffer info list */
287 i40e_free_virt_mem(hw, &hw->aq.asq.cmd_buf);
288
289 /* free the descriptor memory */
290 i40e_free_dma_mem(hw, &hw->aq.asq.desc_buf);
291
292 /* free the dma header */
293 i40e_free_virt_mem(hw, &hw->aq.asq.dma_head);
56a62fc8
JB
294}
295
296/**
297 * i40e_config_asq_regs - configure ASQ registers
98d44381 298 * @hw: pointer to the hardware structure
56a62fc8
JB
299 *
300 * Configure base address and length registers for the transmit queue
301 **/
e03af1e1 302static i40e_status i40e_config_asq_regs(struct i40e_hw *hw)
56a62fc8 303{
e03af1e1
KK
304 i40e_status ret_code = 0;
305 u32 reg = 0;
306
80a977e7
MK
307 /* Clear Head and Tail */
308 wr32(hw, hw->aq.asq.head, 0);
309 wr32(hw, hw->aq.asq.tail, 0);
310
87dc3464
SN
311 /* set starting point */
312 wr32(hw, hw->aq.asq.len, (hw->aq.num_asq_entries |
313 I40E_PF_ATQLEN_ATQENABLE_MASK));
314 wr32(hw, hw->aq.asq.bal, lower_32_bits(hw->aq.asq.desc_buf.pa));
315 wr32(hw, hw->aq.asq.bah, upper_32_bits(hw->aq.asq.desc_buf.pa));
e03af1e1
KK
316
317 /* Check one register to verify that config was applied */
87dc3464 318 reg = rd32(hw, hw->aq.asq.bal);
e03af1e1
KK
319 if (reg != lower_32_bits(hw->aq.asq.desc_buf.pa))
320 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
321
322 return ret_code;
56a62fc8
JB
323}
324
325/**
326 * i40e_config_arq_regs - ARQ register configuration
98d44381 327 * @hw: pointer to the hardware structure
56a62fc8
JB
328 *
329 * Configure base address and length registers for the receive (event queue)
330 **/
e03af1e1 331static i40e_status i40e_config_arq_regs(struct i40e_hw *hw)
56a62fc8 332{
e03af1e1
KK
333 i40e_status ret_code = 0;
334 u32 reg = 0;
335
80a977e7
MK
336 /* Clear Head and Tail */
337 wr32(hw, hw->aq.arq.head, 0);
338 wr32(hw, hw->aq.arq.tail, 0);
339
87dc3464
SN
340 /* set starting point */
341 wr32(hw, hw->aq.arq.len, (hw->aq.num_arq_entries |
342 I40E_PF_ARQLEN_ARQENABLE_MASK));
343 wr32(hw, hw->aq.arq.bal, lower_32_bits(hw->aq.arq.desc_buf.pa));
344 wr32(hw, hw->aq.arq.bah, upper_32_bits(hw->aq.arq.desc_buf.pa));
56a62fc8
JB
345
346 /* Update tail in the HW to post pre-allocated buffers */
347 wr32(hw, hw->aq.arq.tail, hw->aq.num_arq_entries - 1);
e03af1e1
KK
348
349 /* Check one register to verify that config was applied */
87dc3464 350 reg = rd32(hw, hw->aq.arq.bal);
e03af1e1
KK
351 if (reg != lower_32_bits(hw->aq.arq.desc_buf.pa))
352 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
353
354 return ret_code;
56a62fc8
JB
355}
356
357/**
358 * i40e_init_asq - main initialization routine for ASQ
98d44381 359 * @hw: pointer to the hardware structure
56a62fc8
JB
360 *
361 * This is the main initialization routine for the Admin Send Queue
362 * Prior to calling this function, drivers *MUST* set the following fields
363 * in the hw->aq structure:
364 * - hw->aq.num_asq_entries
365 * - hw->aq.arq_buf_size
366 *
367 * Do *NOT* hold the lock when calling this as the memory allocation routines
368 * called are not going to be atomic context safe
369 **/
370static i40e_status i40e_init_asq(struct i40e_hw *hw)
371{
372 i40e_status ret_code = 0;
373
374 if (hw->aq.asq.count > 0) {
375 /* queue already initialized */
376 ret_code = I40E_ERR_NOT_READY;
377 goto init_adminq_exit;
378 }
379
380 /* verify input for valid configuration */
381 if ((hw->aq.num_asq_entries == 0) ||
382 (hw->aq.asq_buf_size == 0)) {
383 ret_code = I40E_ERR_CONFIG;
384 goto init_adminq_exit;
385 }
386
387 hw->aq.asq.next_to_use = 0;
388 hw->aq.asq.next_to_clean = 0;
389 hw->aq.asq.count = hw->aq.num_asq_entries;
390
391 /* allocate the ring memory */
392 ret_code = i40e_alloc_adminq_asq_ring(hw);
393 if (ret_code)
394 goto init_adminq_exit;
395
396 /* allocate buffers in the rings */
397 ret_code = i40e_alloc_asq_bufs(hw);
398 if (ret_code)
399 goto init_adminq_free_rings;
400
401 /* initialize base registers */
e03af1e1
KK
402 ret_code = i40e_config_asq_regs(hw);
403 if (ret_code)
404 goto init_adminq_free_rings;
56a62fc8
JB
405
406 /* success! */
407 goto init_adminq_exit;
408
409init_adminq_free_rings:
410 i40e_free_adminq_asq(hw);
411
412init_adminq_exit:
413 return ret_code;
414}
415
416/**
417 * i40e_init_arq - initialize ARQ
98d44381 418 * @hw: pointer to the hardware structure
56a62fc8
JB
419 *
420 * The main initialization routine for the Admin Receive (Event) Queue.
421 * Prior to calling this function, drivers *MUST* set the following fields
422 * in the hw->aq structure:
423 * - hw->aq.num_asq_entries
424 * - hw->aq.arq_buf_size
425 *
426 * Do *NOT* hold the lock when calling this as the memory allocation routines
427 * called are not going to be atomic context safe
428 **/
429static i40e_status i40e_init_arq(struct i40e_hw *hw)
430{
431 i40e_status ret_code = 0;
432
433 if (hw->aq.arq.count > 0) {
434 /* queue already initialized */
435 ret_code = I40E_ERR_NOT_READY;
436 goto init_adminq_exit;
437 }
438
439 /* verify input for valid configuration */
440 if ((hw->aq.num_arq_entries == 0) ||
441 (hw->aq.arq_buf_size == 0)) {
442 ret_code = I40E_ERR_CONFIG;
443 goto init_adminq_exit;
444 }
445
446 hw->aq.arq.next_to_use = 0;
447 hw->aq.arq.next_to_clean = 0;
448 hw->aq.arq.count = hw->aq.num_arq_entries;
449
450 /* allocate the ring memory */
451 ret_code = i40e_alloc_adminq_arq_ring(hw);
452 if (ret_code)
453 goto init_adminq_exit;
454
455 /* allocate buffers in the rings */
456 ret_code = i40e_alloc_arq_bufs(hw);
457 if (ret_code)
458 goto init_adminq_free_rings;
459
460 /* initialize base registers */
e03af1e1
KK
461 ret_code = i40e_config_arq_regs(hw);
462 if (ret_code)
463 goto init_adminq_free_rings;
56a62fc8
JB
464
465 /* success! */
466 goto init_adminq_exit;
467
468init_adminq_free_rings:
469 i40e_free_adminq_arq(hw);
470
471init_adminq_exit:
472 return ret_code;
473}
474
475/**
476 * i40e_shutdown_asq - shutdown the ASQ
98d44381 477 * @hw: pointer to the hardware structure
56a62fc8
JB
478 *
479 * The main shutdown routine for the Admin Send Queue
480 **/
481static i40e_status i40e_shutdown_asq(struct i40e_hw *hw)
482{
483 i40e_status ret_code = 0;
484
485 if (hw->aq.asq.count == 0)
486 return I40E_ERR_NOT_READY;
487
488 /* Stop firmware AdminQ processing */
17e6a845
SN
489 wr32(hw, hw->aq.asq.head, 0);
490 wr32(hw, hw->aq.asq.tail, 0);
491 wr32(hw, hw->aq.asq.len, 0);
4346940b
SN
492 wr32(hw, hw->aq.asq.bal, 0);
493 wr32(hw, hw->aq.asq.bah, 0);
56a62fc8
JB
494
495 /* make sure lock is available */
496 mutex_lock(&hw->aq.asq_mutex);
497
498 hw->aq.asq.count = 0; /* to indicate uninitialized queue */
499
500 /* free ring buffers */
501 i40e_free_asq_bufs(hw);
56a62fc8
JB
502
503 mutex_unlock(&hw->aq.asq_mutex);
504
505 return ret_code;
506}
507
508/**
509 * i40e_shutdown_arq - shutdown ARQ
98d44381 510 * @hw: pointer to the hardware structure
56a62fc8
JB
511 *
512 * The main shutdown routine for the Admin Receive Queue
513 **/
514static i40e_status i40e_shutdown_arq(struct i40e_hw *hw)
515{
516 i40e_status ret_code = 0;
517
518 if (hw->aq.arq.count == 0)
519 return I40E_ERR_NOT_READY;
520
521 /* Stop firmware AdminQ processing */
17e6a845
SN
522 wr32(hw, hw->aq.arq.head, 0);
523 wr32(hw, hw->aq.arq.tail, 0);
524 wr32(hw, hw->aq.arq.len, 0);
4346940b
SN
525 wr32(hw, hw->aq.arq.bal, 0);
526 wr32(hw, hw->aq.arq.bah, 0);
56a62fc8
JB
527
528 /* make sure lock is available */
529 mutex_lock(&hw->aq.arq_mutex);
530
531 hw->aq.arq.count = 0; /* to indicate uninitialized queue */
532
533 /* free ring buffers */
534 i40e_free_arq_bufs(hw);
56a62fc8
JB
535
536 mutex_unlock(&hw->aq.arq_mutex);
537
538 return ret_code;
539}
540
541/**
542 * i40e_init_adminq - main initialization routine for Admin Queue
98d44381 543 * @hw: pointer to the hardware structure
56a62fc8
JB
544 *
545 * Prior to calling this function, drivers *MUST* set the following fields
546 * in the hw->aq structure:
547 * - hw->aq.num_asq_entries
548 * - hw->aq.num_arq_entries
549 * - hw->aq.arq_buf_size
550 * - hw->aq.asq_buf_size
551 **/
552i40e_status i40e_init_adminq(struct i40e_hw *hw)
553{
56a62fc8 554 i40e_status ret_code;
d4946cf5
SN
555 u16 eetrack_lo, eetrack_hi;
556 int retry = 0;
56a62fc8
JB
557
558 /* verify input for valid configuration */
559 if ((hw->aq.num_arq_entries == 0) ||
560 (hw->aq.num_asq_entries == 0) ||
561 (hw->aq.arq_buf_size == 0) ||
562 (hw->aq.asq_buf_size == 0)) {
563 ret_code = I40E_ERR_CONFIG;
564 goto init_adminq_exit;
565 }
566
567 /* initialize locks */
568 mutex_init(&hw->aq.asq_mutex);
569 mutex_init(&hw->aq.arq_mutex);
570
571 /* Set up register offsets */
572 i40e_adminq_init_regs(hw);
573
09c4e56b
KK
574 /* setup ASQ command write back timeout */
575 hw->aq.asq_cmd_timeout = I40E_ASQ_CMD_TIMEOUT;
576
56a62fc8
JB
577 /* allocate the ASQ */
578 ret_code = i40e_init_asq(hw);
579 if (ret_code)
580 goto init_adminq_destroy_locks;
581
582 /* allocate the ARQ */
583 ret_code = i40e_init_arq(hw);
584 if (ret_code)
585 goto init_adminq_free_asq;
586
d4946cf5
SN
587 /* There are some cases where the firmware may not be quite ready
588 * for AdminQ operations, so we retry the AdminQ setup a few times
589 * if we see timeouts in this first AQ call.
590 */
591 do {
592 ret_code = i40e_aq_get_firmware_version(hw,
593 &hw->aq.fw_maj_ver,
594 &hw->aq.fw_min_ver,
595 &hw->aq.api_maj_ver,
596 &hw->aq.api_min_ver,
597 NULL);
598 if (ret_code != I40E_ERR_ADMIN_QUEUE_TIMEOUT)
599 break;
600 retry++;
601 msleep(100);
602 i40e_resume_aq(hw);
603 } while (retry < 10);
604 if (ret_code != I40E_SUCCESS)
56a62fc8
JB
605 goto init_adminq_free_arq;
606
981b7545 607 /* get the NVM version info */
56a62fc8
JB
608 i40e_read_nvm_word(hw, I40E_SR_NVM_IMAGE_VERSION, &hw->nvm.version);
609 i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_LO, &eetrack_lo);
610 i40e_read_nvm_word(hw, I40E_SR_NVM_EETRACK_HI, &eetrack_hi);
611 hw->nvm.eetrack = (eetrack_hi << 16) | eetrack_lo;
612
7e612411 613 if (hw->aq.api_maj_ver > I40E_FW_API_VERSION_MAJOR) {
981b7545
SN
614 ret_code = I40E_ERR_FIRMWARE_API_VERSION;
615 goto init_adminq_free_arq;
616 }
617
ff2ff3b4
SN
618 /* pre-emptive resource lock release */
619 i40e_aq_release_resource(hw, I40E_NVM_RESOURCE_ID, 0, NULL);
620
56a62fc8
JB
621 ret_code = i40e_aq_set_hmc_resource_profile(hw,
622 I40E_HMC_PROFILE_DEFAULT,
623 0,
624 NULL);
625 ret_code = 0;
626
627 /* success! */
628 goto init_adminq_exit;
629
630init_adminq_free_arq:
631 i40e_shutdown_arq(hw);
632init_adminq_free_asq:
633 i40e_shutdown_asq(hw);
634init_adminq_destroy_locks:
635
636init_adminq_exit:
637 return ret_code;
638}
639
640/**
641 * i40e_shutdown_adminq - shutdown routine for the Admin Queue
98d44381 642 * @hw: pointer to the hardware structure
56a62fc8
JB
643 **/
644i40e_status i40e_shutdown_adminq(struct i40e_hw *hw)
645{
646 i40e_status ret_code = 0;
647
e1860d8f
ASJ
648 if (i40e_check_asq_alive(hw))
649 i40e_aq_queue_shutdown(hw, true);
650
56a62fc8
JB
651 i40e_shutdown_asq(hw);
652 i40e_shutdown_arq(hw);
653
654 /* destroy the locks */
655
656 return ret_code;
657}
658
659/**
660 * i40e_clean_asq - cleans Admin send queue
98d44381 661 * @hw: pointer to the hardware structure
56a62fc8
JB
662 *
663 * returns the number of free desc
664 **/
665static u16 i40e_clean_asq(struct i40e_hw *hw)
666{
667 struct i40e_adminq_ring *asq = &(hw->aq.asq);
668 struct i40e_asq_cmd_details *details;
669 u16 ntc = asq->next_to_clean;
670 struct i40e_aq_desc desc_cb;
671 struct i40e_aq_desc *desc;
672
673 desc = I40E_ADMINQ_DESC(*asq, ntc);
674 details = I40E_ADMINQ_DETAILS(*asq, ntc);
675 while (rd32(hw, hw->aq.asq.head) != ntc) {
80a977e7
MK
676 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
677 "%s: ntc %d head %d.\n", __func__, ntc,
678 rd32(hw, hw->aq.asq.head));
679
56a62fc8
JB
680 if (details->callback) {
681 I40E_ADMINQ_CALLBACK cb_func =
682 (I40E_ADMINQ_CALLBACK)details->callback;
683 desc_cb = *desc;
684 cb_func(hw, &desc_cb);
685 }
a63fa1cd
MW
686 memset(desc, 0, sizeof(*desc));
687 memset(details, 0, sizeof(*details));
56a62fc8
JB
688 ntc++;
689 if (ntc == asq->count)
690 ntc = 0;
691 desc = I40E_ADMINQ_DESC(*asq, ntc);
692 details = I40E_ADMINQ_DETAILS(*asq, ntc);
693 }
694
695 asq->next_to_clean = ntc;
696
697 return I40E_DESC_UNUSED(asq);
698}
699
700/**
701 * i40e_asq_done - check if FW has processed the Admin Send Queue
702 * @hw: pointer to the hw struct
703 *
704 * Returns true if the firmware has processed all descriptors on the
705 * admin send queue. Returns false if there are still requests pending.
706 **/
af28eec9 707static bool i40e_asq_done(struct i40e_hw *hw)
56a62fc8
JB
708{
709 /* AQ designers suggest use of head for better
710 * timing reliability than DD bit
711 */
922680b9 712 return rd32(hw, hw->aq.asq.head) == hw->aq.asq.next_to_use;
56a62fc8
JB
713
714}
715
716/**
717 * i40e_asq_send_command - send command to Admin Queue
718 * @hw: pointer to the hw struct
719 * @desc: prefilled descriptor describing the command (non DMA mem)
720 * @buff: buffer to use for indirect commands
721 * @buff_size: size of buffer for indirect commands
922680b9 722 * @cmd_details: pointer to command details structure
56a62fc8
JB
723 *
724 * This is the main send command driver routine for the Admin Queue send
725 * queue. It runs the queue, cleans the queue, etc
726 **/
727i40e_status i40e_asq_send_command(struct i40e_hw *hw,
728 struct i40e_aq_desc *desc,
729 void *buff, /* can be NULL */
730 u16 buff_size,
731 struct i40e_asq_cmd_details *cmd_details)
732{
733 i40e_status status = 0;
734 struct i40e_dma_mem *dma_buff = NULL;
735 struct i40e_asq_cmd_details *details;
736 struct i40e_aq_desc *desc_on_ring;
737 bool cmd_completed = false;
738 u16 retval = 0;
80a977e7
MK
739 u32 val = 0;
740
741 val = rd32(hw, hw->aq.asq.head);
742 if (val >= hw->aq.num_asq_entries) {
743 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
744 "AQTX: head overrun at %d\n", val);
745 status = I40E_ERR_QUEUE_EMPTY;
746 goto asq_send_command_exit;
747 }
56a62fc8
JB
748
749 if (hw->aq.asq.count == 0) {
750 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
751 "AQTX: Admin queue not initialized.\n");
752 status = I40E_ERR_QUEUE_EMPTY;
753 goto asq_send_command_exit;
754 }
755
756 details = I40E_ADMINQ_DETAILS(hw->aq.asq, hw->aq.asq.next_to_use);
757 if (cmd_details) {
d7595a22 758 *details = *cmd_details;
56a62fc8
JB
759
760 /* If the cmd_details are defined copy the cookie. The
761 * cpu_to_le32 is not needed here because the data is ignored
762 * by the FW, only used by the driver
763 */
764 if (details->cookie) {
765 desc->cookie_high =
766 cpu_to_le32(upper_32_bits(details->cookie));
767 desc->cookie_low =
768 cpu_to_le32(lower_32_bits(details->cookie));
769 }
770 } else {
771 memset(details, 0, sizeof(struct i40e_asq_cmd_details));
772 }
773
774 /* clear requested flags and then set additional flags if defined */
775 desc->flags &= ~cpu_to_le16(details->flags_dis);
776 desc->flags |= cpu_to_le16(details->flags_ena);
777
778 mutex_lock(&hw->aq.asq_mutex);
779
780 if (buff_size > hw->aq.asq_buf_size) {
781 i40e_debug(hw,
782 I40E_DEBUG_AQ_MESSAGE,
783 "AQTX: Invalid buffer size: %d.\n",
784 buff_size);
785 status = I40E_ERR_INVALID_SIZE;
786 goto asq_send_command_error;
787 }
788
789 if (details->postpone && !details->async) {
790 i40e_debug(hw,
791 I40E_DEBUG_AQ_MESSAGE,
792 "AQTX: Async flag not set along with postpone flag");
793 status = I40E_ERR_PARAM;
794 goto asq_send_command_error;
795 }
796
797 /* call clean and check queue available function to reclaim the
798 * descriptors that were processed by FW, the function returns the
799 * number of desc available
800 */
801 /* the clean function called here could be called in a separate thread
802 * in case of asynchronous completions
803 */
804 if (i40e_clean_asq(hw) == 0) {
805 i40e_debug(hw,
806 I40E_DEBUG_AQ_MESSAGE,
807 "AQTX: Error queue is full.\n");
808 status = I40E_ERR_ADMIN_QUEUE_FULL;
809 goto asq_send_command_error;
810 }
811
812 /* initialize the temp desc pointer with the right desc */
813 desc_on_ring = I40E_ADMINQ_DESC(hw->aq.asq, hw->aq.asq.next_to_use);
814
815 /* if the desc is available copy the temp desc to the right place */
d7595a22 816 *desc_on_ring = *desc;
56a62fc8
JB
817
818 /* if buff is not NULL assume indirect command */
819 if (buff != NULL) {
820 dma_buff = &(hw->aq.asq.r.asq_bi[hw->aq.asq.next_to_use]);
821 /* copy the user buff into the respective DMA buff */
822 memcpy(dma_buff->va, buff, buff_size);
823 desc_on_ring->datalen = cpu_to_le16(buff_size);
824
825 /* Update the address values in the desc with the pa value
826 * for respective buffer
827 */
828 desc_on_ring->params.external.addr_high =
829 cpu_to_le32(upper_32_bits(dma_buff->pa));
830 desc_on_ring->params.external.addr_low =
831 cpu_to_le32(lower_32_bits(dma_buff->pa));
832 }
833
834 /* bump the tail */
66d90e7d 835 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQTX: desc and buffer:\n");
f905dd62
SN
836 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc_on_ring,
837 buff, buff_size);
56a62fc8
JB
838 (hw->aq.asq.next_to_use)++;
839 if (hw->aq.asq.next_to_use == hw->aq.asq.count)
840 hw->aq.asq.next_to_use = 0;
841 if (!details->postpone)
842 wr32(hw, hw->aq.asq.tail, hw->aq.asq.next_to_use);
843
844 /* if cmd_details are not defined or async flag is not set,
845 * we need to wait for desc write back
846 */
847 if (!details->async && !details->postpone) {
848 u32 total_delay = 0;
56a62fc8
JB
849
850 do {
851 /* AQ designers suggest use of head for better
852 * timing reliability than DD bit
853 */
854 if (i40e_asq_done(hw))
855 break;
0db4e162
KK
856 usleep_range(1000, 2000);
857 total_delay++;
ec9a7db7 858 } while (total_delay < hw->aq.asq_cmd_timeout);
56a62fc8
JB
859 }
860
861 /* if ready, copy the desc back to temp */
862 if (i40e_asq_done(hw)) {
d7595a22 863 *desc = *desc_on_ring;
56a62fc8
JB
864 if (buff != NULL)
865 memcpy(buff, dma_buff->va, buff_size);
866 retval = le16_to_cpu(desc->retval);
867 if (retval != 0) {
868 i40e_debug(hw,
869 I40E_DEBUG_AQ_MESSAGE,
870 "AQTX: Command completed with error 0x%X.\n",
871 retval);
66d90e7d 872
56a62fc8
JB
873 /* strip off FW internal code */
874 retval &= 0xff;
875 }
876 cmd_completed = true;
877 if ((enum i40e_admin_queue_err)retval == I40E_AQ_RC_OK)
878 status = 0;
879 else
880 status = I40E_ERR_ADMIN_QUEUE_ERROR;
881 hw->aq.asq_last_status = (enum i40e_admin_queue_err)retval;
882 }
883
e3effd73
SN
884 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE,
885 "AQTX: desc and buffer writeback:\n");
f905dd62 886 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, buff, buff_size);
66d90e7d 887
56a62fc8
JB
888 /* update the error if time out occurred */
889 if ((!cmd_completed) &&
890 (!details->async && !details->postpone)) {
891 i40e_debug(hw,
892 I40E_DEBUG_AQ_MESSAGE,
893 "AQTX: Writeback timeout.\n");
894 status = I40E_ERR_ADMIN_QUEUE_TIMEOUT;
895 }
896
897asq_send_command_error:
898 mutex_unlock(&hw->aq.asq_mutex);
899asq_send_command_exit:
900 return status;
901}
902
903/**
904 * i40e_fill_default_direct_cmd_desc - AQ descriptor helper function
905 * @desc: pointer to the temp descriptor (non DMA mem)
906 * @opcode: the opcode can be used to decide which flags to turn off or on
907 *
908 * Fill the desc with default values
909 **/
910void i40e_fill_default_direct_cmd_desc(struct i40e_aq_desc *desc,
911 u16 opcode)
912{
913 /* zero out the desc */
914 memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
915 desc->opcode = cpu_to_le16(opcode);
ab954cba 916 desc->flags = cpu_to_le16(I40E_AQ_FLAG_SI);
56a62fc8
JB
917}
918
919/**
920 * i40e_clean_arq_element
921 * @hw: pointer to the hw struct
922 * @e: event info from the receive descriptor, includes any buffers
923 * @pending: number of events that could be left to process
924 *
925 * This function cleans one Admin Receive Queue element and returns
926 * the contents through e. It can also return how many events are
927 * left to process through 'pending'
928 **/
929i40e_status i40e_clean_arq_element(struct i40e_hw *hw,
930 struct i40e_arq_event_info *e,
931 u16 *pending)
932{
933 i40e_status ret_code = 0;
934 u16 ntc = hw->aq.arq.next_to_clean;
935 struct i40e_aq_desc *desc;
936 struct i40e_dma_mem *bi;
937 u16 desc_idx;
938 u16 datalen;
939 u16 flags;
940 u16 ntu;
941
942 /* take the lock before we start messing with the ring */
943 mutex_lock(&hw->aq.arq_mutex);
944
945 /* set next_to_use to head */
946 ntu = (rd32(hw, hw->aq.arq.head) & I40E_PF_ARQH_ARQH_MASK);
947 if (ntu == ntc) {
948 /* nothing to do - shouldn't need to update ring's values */
56a62fc8
JB
949 ret_code = I40E_ERR_ADMIN_QUEUE_NO_WORK;
950 goto clean_arq_element_out;
951 }
952
953 /* now clean the next descriptor */
954 desc = I40E_ADMINQ_DESC(hw->aq.arq, ntc);
955 desc_idx = ntc;
56a62fc8
JB
956
957 flags = le16_to_cpu(desc->flags);
958 if (flags & I40E_AQ_FLAG_ERR) {
959 ret_code = I40E_ERR_ADMIN_QUEUE_ERROR;
960 hw->aq.arq_last_status =
961 (enum i40e_admin_queue_err)le16_to_cpu(desc->retval);
962 i40e_debug(hw,
963 I40E_DEBUG_AQ_MESSAGE,
964 "AQRX: Event received with error 0x%X.\n",
965 hw->aq.arq_last_status);
56a62fc8
JB
966 }
967
77813d0a
KK
968 e->desc = *desc;
969 datalen = le16_to_cpu(desc->datalen);
1001dc37
MW
970 e->msg_len = min(datalen, e->buf_len);
971 if (e->msg_buf != NULL && (e->msg_len != 0))
77813d0a 972 memcpy(e->msg_buf, hw->aq.arq.r.arq_bi[desc_idx].va,
1001dc37 973 e->msg_len);
77813d0a 974
66d90e7d 975 i40e_debug(hw, I40E_DEBUG_AQ_MESSAGE, "AQRX: desc and buffer:\n");
f905dd62
SN
976 i40e_debug_aq(hw, I40E_DEBUG_AQ_COMMAND, (void *)desc, e->msg_buf,
977 hw->aq.arq_buf_size);
66d90e7d 978
56a62fc8
JB
979 /* Restore the original datalen and buffer address in the desc,
980 * FW updates datalen to indicate the event message
981 * size
982 */
983 bi = &hw->aq.arq.r.arq_bi[ntc];
90077773
MW
984 memset((void *)desc, 0, sizeof(struct i40e_aq_desc));
985
986 desc->flags = cpu_to_le16(I40E_AQ_FLAG_BUF);
987 if (hw->aq.arq_buf_size > I40E_AQ_LARGE_BUF)
988 desc->flags |= cpu_to_le16(I40E_AQ_FLAG_LB);
56a62fc8
JB
989 desc->datalen = cpu_to_le16((u16)bi->size);
990 desc->params.external.addr_high = cpu_to_le32(upper_32_bits(bi->pa));
991 desc->params.external.addr_low = cpu_to_le32(lower_32_bits(bi->pa));
992
993 /* set tail = the last cleaned desc index. */
994 wr32(hw, hw->aq.arq.tail, ntc);
995 /* ntc is updated to tail + 1 */
996 ntc++;
997 if (ntc == hw->aq.num_arq_entries)
998 ntc = 0;
999 hw->aq.arq.next_to_clean = ntc;
1000 hw->aq.arq.next_to_use = ntu;
1001
1002clean_arq_element_out:
1003 /* Set pending if needed, unlock and return */
1004 if (pending != NULL)
1005 *pending = (ntc > ntu ? hw->aq.arq.count : 0) + (ntu - ntc);
1006 mutex_unlock(&hw->aq.arq_mutex);
1007
cd552cb4 1008 if (i40e_is_nvm_update_op(&e->desc)) {
cd552cb4
SN
1009 if (hw->aq.nvm_release_on_done) {
1010 i40e_release_nvm(hw);
1011 hw->aq.nvm_release_on_done = false;
1012 }
1013 }
1014
56a62fc8
JB
1015 return ret_code;
1016}
1017
af28eec9 1018static void i40e_resume_aq(struct i40e_hw *hw)
56a62fc8 1019{
56a62fc8
JB
1020 /* Registers are reset after PF reset */
1021 hw->aq.asq.next_to_use = 0;
1022 hw->aq.asq.next_to_clean = 0;
1023
1024 i40e_config_asq_regs(hw);
56a62fc8
JB
1025
1026 hw->aq.arq.next_to_use = 0;
1027 hw->aq.arq.next_to_clean = 0;
1028
1029 i40e_config_arq_regs(hw);
56a62fc8 1030}